blob: b931d0bd7a64e424005ca52314c7052b6da58a76 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjälä124abe02015-09-08 13:40:45 +030086 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 long timeout = msecs_to_jiffies_timeout(1);
88 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030089 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090 DEFINE_WAIT(wait);
91
Ville Syrjälä124abe02015-09-08 13:40:45 +030092 vblank_start = adjusted_mode->crtc_vblank_start;
93 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 vblank_start = DIV_ROUND_UP(vblank_start, 2);
95
96 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010097 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
98 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 max = vblank_start - 1;
100
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200101 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200102
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100106 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Jesse Barnesd637ce32015-09-17 08:08:32 -0700109 crtc->debug.min_vbl = min;
110 crtc->debug.max_vbl = max;
111 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300112
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300113 for (;;) {
114 /*
115 * prepare_to_wait() has a memory barrier, which guarantees
116 * other CPUs can see the task state update by the time we
117 * read the scanline.
118 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300119 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300120
121 scanline = intel_get_crtc_scanline(crtc);
122 if (scanline < min || scanline > max)
123 break;
124
125 if (timeout <= 0) {
126 DRM_ERROR("Potential atomic update failure on pipe %c\n",
127 pipe_name(crtc->pipe));
128 break;
129 }
130
131 local_irq_enable();
132
133 timeout = schedule_timeout(timeout);
134
135 local_irq_disable();
136 }
137
Ville Syrjälä210871b62014-05-22 19:00:50 +0300138 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100140 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barneseb120ef2015-09-15 14:19:32 -0700142 crtc->debug.scanline_start = scanline;
143 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200144 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145
Jesse Barnesd637ce32015-09-17 08:08:32 -0700146 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300147}
148
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200149/**
150 * intel_pipe_update_end() - end update of a set of display registers
151 * @crtc: the crtc of which the registers were updated
152 * @start_vbl_count: start vblank counter (used for error checking)
153 *
154 * Mark the end of an update started with intel_pipe_update_start(). This
155 * re-enables interrupts and verifies the update was actually completed
156 * before a vblank using the value of @start_vbl_count.
157 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200158void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300159{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200162 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300165
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200166 if (work) {
167 work->flip_queued_vblank = end_vbl_count;
168 smp_mb__before_atomic();
169 atomic_set(&work->pending, 1);
170 }
171
Jesse Barnesd637ce32015-09-17 08:08:32 -0700172 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300173
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200174 /* We're still in the vblank-evade critical section, this can't race.
175 * Would be slightly nice to just grab the vblank count and arm the
176 * event outside of the critical section - the spinlock might spin for a
177 * while ... */
178 if (crtc->base.state->event) {
179 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
180
181 spin_lock(&crtc->base.dev->event_lock);
182 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
183 spin_unlock(&crtc->base.dev->event_lock);
184
185 crtc->base.state->event = NULL;
186 }
187
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300188 local_irq_enable();
189
Bing Niua94f2b92017-03-08 15:14:03 -0500190 if (intel_vgpu_active(dev_priv))
191 return;
192
Jesse Barneseb120ef2015-09-15 14:19:32 -0700193 if (crtc->debug.start_vbl_count &&
194 crtc->debug.start_vbl_count != end_vbl_count) {
195 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
196 pipe_name(pipe), crtc->debug.start_vbl_count,
197 end_vbl_count,
198 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
199 crtc->debug.min_vbl, crtc->debug.max_vbl,
200 crtc->debug.scanline_start, scanline_end);
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100201 } else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
202 VBLANK_EVASION_TIME_US)
203 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
204 pipe_name(pipe),
205 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
206 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300207}
208
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800209static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100210skl_update_plane(struct drm_plane *drm_plane,
211 const struct intel_crtc_state *crtc_state,
212 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213{
214 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100215 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000216 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100217 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200218 enum plane_id plane_id = intel_plane->id;
219 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200220 u32 plane_ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100221 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200222 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200223 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200224 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300225 int crtc_x = plane_state->base.dst.x1;
226 int crtc_y = plane_state->base.dst.y1;
227 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
228 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200229 uint32_t x = plane_state->main.x;
230 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300231 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
232 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200233 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000234
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +0200235 plane_ctl = PLANE_CTL_ENABLE;
236
Ville Syrjälä78587de2017-03-09 17:44:32 +0200237 if (!IS_GEMINILAKE(dev_priv)) {
Ander Conselvan de Oliveira47f9ea82017-01-26 13:24:22 +0200238 plane_ctl |=
239 PLANE_CTL_PIPE_GAMMA_ENABLE |
240 PLANE_CTL_PIPE_CSC_ENABLE |
241 PLANE_CTL_PLANE_GAMMA_DISABLE;
242 }
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000243
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200244 plane_ctl |= skl_plane_ctl_format(fb->format->format);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200245 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
Chandra Konduruc3318792015-04-15 15:15:02 -0700246 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000247
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200248 if (key->flags & I915_SET_COLORKEY_DESTINATION)
249 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
250 else if (key->flags & I915_SET_COLORKEY_SOURCE)
251 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
252
Ville Syrjälä6687c902015-09-15 13:16:41 +0300253 /* Sizes are 0 based */
254 src_w--;
255 src_h--;
256 crtc_w--;
257 crtc_h--;
258
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200259 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
260
Ville Syrjälä78587de2017-03-09 17:44:32 +0200261 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200262 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
263 PLANE_COLOR_PIPE_GAMMA_ENABLE |
264 PLANE_COLOR_PIPE_CSC_ENABLE |
265 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200266 }
267
268 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200269 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
270 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
271 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200272 }
273
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200274 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
275 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
276 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700277
278 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100279 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100280 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300281 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700282
Imre Deak7494bcd2016-05-12 16:18:49 +0300283 scaler = &crtc_state->scaler_state.scalers[scaler_id];
284
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200285 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
286 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
287 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
288 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
289 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
290 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700291
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200292 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700293 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200294 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700295 }
296
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200297 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
298 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
299 intel_plane_ggtt_offset(plane_state) + surf_addr);
300 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
301
302 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000303}
304
305static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200306skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000307{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300308 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100309 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300310 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200311 enum plane_id plane_id = intel_plane->id;
312 enum pipe pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200313 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000314
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200315 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000316
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200317 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
318
319 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
320 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
321
322 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000323}
324
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000325static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300326chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
327{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100328 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200329 enum plane_id plane_id = intel_plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300330
331 /* Seems RGB data bypasses the CSC always */
332 if (!format_is_yuv(format))
333 return;
334
335 /*
336 * BT.601 limited range YCbCr -> full range RGB
337 *
338 * |r| | 6537 4769 0| |cr |
339 * |g| = |-3330 4769 -1605| x |y-64|
340 * |b| | 0 4769 8263| |cb |
341 *
342 * Cb and Cr apparently come in as signed already, so no
343 * need for any offset. For Y we need to remove the offset.
344 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200345 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
346 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
347 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300348
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200349 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
350 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
351 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
352 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
353 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300354
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200355 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
356 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
357 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300358
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200359 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
360 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
361 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300362}
363
364static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100365vlv_update_plane(struct drm_plane *dplane,
366 const struct intel_crtc_state *crtc_state,
367 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700368{
369 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100370 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700371 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100372 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200373 enum pipe pipe = intel_plane->pipe;
374 enum plane_id plane_id = intel_plane->id;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700375 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200376 u32 sprsurf_offset, linear_offset;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200377 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100378 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300379 int crtc_x = plane_state->base.dst.x1;
380 int crtc_y = plane_state->base.dst.y1;
381 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
382 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
383 uint32_t x = plane_state->base.src.x1 >> 16;
384 uint32_t y = plane_state->base.src.y1 >> 16;
385 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
386 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200387 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700388
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200389 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700390
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200391 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700392 case DRM_FORMAT_YUYV:
393 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
394 break;
395 case DRM_FORMAT_YVYU:
396 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
397 break;
398 case DRM_FORMAT_UYVY:
399 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
400 break;
401 case DRM_FORMAT_VYUY:
402 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
403 break;
404 case DRM_FORMAT_RGB565:
405 sprctl |= SP_FORMAT_BGR565;
406 break;
407 case DRM_FORMAT_XRGB8888:
408 sprctl |= SP_FORMAT_BGRX8888;
409 break;
410 case DRM_FORMAT_ARGB8888:
411 sprctl |= SP_FORMAT_BGRA8888;
412 break;
413 case DRM_FORMAT_XBGR2101010:
414 sprctl |= SP_FORMAT_RGBX1010102;
415 break;
416 case DRM_FORMAT_ABGR2101010:
417 sprctl |= SP_FORMAT_RGBA1010102;
418 break;
419 case DRM_FORMAT_XBGR8888:
420 sprctl |= SP_FORMAT_RGBX8888;
421 break;
422 case DRM_FORMAT_ABGR8888:
423 sprctl |= SP_FORMAT_RGBA8888;
424 break;
425 default:
426 /*
427 * If we get here one of the upper layers failed to filter
428 * out the unsupported plane formats
429 */
430 BUG();
431 break;
432 }
433
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800434 /*
435 * Enable gamma to match primary/cursor plane behaviour.
436 * FIXME should be user controllable via propertiesa.
437 */
438 sprctl |= SP_GAMMA_ENABLE;
439
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200440 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700441 sprctl |= SP_TILED;
442
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200443 if (rotation & DRM_ROTATE_180)
444 sprctl |= SP_ROTATE_180;
445
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200446 if (rotation & DRM_REFLECT_X)
447 sprctl |= SP_MIRROR;
448
Ville Syrjälä78587de2017-03-09 17:44:32 +0200449 if (key->flags & I915_SET_COLORKEY_SOURCE)
450 sprctl |= SP_SOURCE_KEY;
451
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700452 /* Sizes are 0 based */
453 src_w--;
454 src_h--;
455 crtc_w--;
456 crtc_h--;
457
Ville Syrjälä29490562016-01-20 18:02:50 +0200458 intel_add_fb_offsets(&x, &y, plane_state, 0);
459 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700460
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200461 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530462 x += src_w;
463 y += src_h;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200464 } else if (rotation & DRM_REFLECT_X) {
465 x += src_w;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530466 }
467
Ville Syrjälä29490562016-01-20 18:02:50 +0200468 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300469
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200470 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
471
Ville Syrjälä78587de2017-03-09 17:44:32 +0200472 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
473 chv_update_csc(intel_plane, fb->format->format);
474
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200475 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200476 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
477 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
478 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200479 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200480 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
481 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200482
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200483 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200484 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700485 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200486 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700487
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200488 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300489
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200490 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
491 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
492 I915_WRITE_FW(SPSURF(pipe, plane_id),
493 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
494 POSTING_READ_FW(SPSURF(pipe, plane_id));
495
496 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700497}
498
499static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200500vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700501{
502 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100503 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700504 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200505 enum pipe pipe = intel_plane->pipe;
506 enum plane_id plane_id = intel_plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200507 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700508
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200509 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200510
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200511 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
512
513 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
514 POSTING_READ_FW(SPSURF(pipe, plane_id));
515
516 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700517}
518
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700519static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100520ivb_update_plane(struct drm_plane *plane,
521 const struct intel_crtc_state *crtc_state,
522 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800523{
524 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100525 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800526 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100527 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200528 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800529 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200530 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200531 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100532 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300533 int crtc_x = plane_state->base.dst.x1;
534 int crtc_y = plane_state->base.dst.y1;
535 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
536 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
537 uint32_t x = plane_state->base.src.x1 >> 16;
538 uint32_t y = plane_state->base.src.y1 >> 16;
539 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
540 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200541 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800542
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200543 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800544
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200545 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800546 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530547 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800548 break;
549 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530550 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800551 break;
552 case DRM_FORMAT_YUYV:
553 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800554 break;
555 case DRM_FORMAT_YVYU:
556 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800557 break;
558 case DRM_FORMAT_UYVY:
559 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800560 break;
561 case DRM_FORMAT_VYUY:
562 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800563 break;
564 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200565 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800566 }
567
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800568 /*
569 * Enable gamma to match primary/cursor plane behaviour.
570 * FIXME should be user controllable via propertiesa.
571 */
572 sprctl |= SPRITE_GAMMA_ENABLE;
573
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200574 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800575 sprctl |= SPRITE_TILED;
576
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200577 if (rotation & DRM_ROTATE_180)
578 sprctl |= SPRITE_ROTATE_180;
579
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100580 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300581 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
582 else
583 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
584
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100585 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200586 sprctl |= SPRITE_PIPE_CSC_ENABLE;
587
Ville Syrjälä78587de2017-03-09 17:44:32 +0200588 if (key->flags & I915_SET_COLORKEY_DESTINATION)
589 sprctl |= SPRITE_DEST_KEY;
590 else if (key->flags & I915_SET_COLORKEY_SOURCE)
591 sprctl |= SPRITE_SOURCE_KEY;
592
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800593 /* Sizes are 0 based */
594 src_w--;
595 src_h--;
596 crtc_w--;
597 crtc_h--;
598
Ville Syrjälä8553c182013-12-05 15:51:39 +0200599 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800600 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800601
Ville Syrjälä29490562016-01-20 18:02:50 +0200602 intel_add_fb_offsets(&x, &y, plane_state, 0);
603 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800604
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200605 /* HSW+ does this automagically in hardware */
606 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
607 rotation & DRM_ROTATE_180) {
608 x += src_w;
609 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530610 }
611
Ville Syrjälä29490562016-01-20 18:02:50 +0200612 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300613
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200614 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
615
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200616 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200617 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
618 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
619 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200620 }
621
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200622 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
623 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200624
Damien Lespiau5a35e992012-10-26 18:20:12 +0100625 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
626 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100627 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200628 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200629 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200630 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100631 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200632 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100633
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200634 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100635 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200636 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
637 I915_WRITE_FW(SPRCTL(pipe), sprctl);
638 I915_WRITE_FW(SPRSURF(pipe),
639 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
640 POSTING_READ_FW(SPRSURF(pipe));
641
642 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800643}
644
645static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200646ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800647{
648 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100649 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800650 struct intel_plane *intel_plane = to_intel_plane(plane);
651 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200652 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800653
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200654 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
655
656 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800657 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100658 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200659 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300660
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200661 I915_WRITE_FW(SPRSURF(pipe), 0);
662 POSTING_READ_FW(SPRSURF(pipe));
663
664 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800665}
666
667static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100668ilk_update_plane(struct drm_plane *plane,
669 const struct intel_crtc_state *crtc_state,
670 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800671{
672 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100673 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800674 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100675 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200676 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100677 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200678 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200679 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100680 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300681 int crtc_x = plane_state->base.dst.x1;
682 int crtc_y = plane_state->base.dst.y1;
683 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
684 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
685 uint32_t x = plane_state->base.src.x1 >> 16;
686 uint32_t y = plane_state->base.src.y1 >> 16;
687 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
688 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200689 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800690
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200691 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800692
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200693 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800694 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800695 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800696 break;
697 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800698 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800699 break;
700 case DRM_FORMAT_YUYV:
701 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800702 break;
703 case DRM_FORMAT_YVYU:
704 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800705 break;
706 case DRM_FORMAT_UYVY:
707 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800708 break;
709 case DRM_FORMAT_VYUY:
710 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800711 break;
712 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200713 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800714 }
715
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800716 /*
717 * Enable gamma to match primary/cursor plane behaviour.
718 * FIXME should be user controllable via propertiesa.
719 */
720 dvscntr |= DVS_GAMMA_ENABLE;
721
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200722 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800723 dvscntr |= DVS_TILED;
724
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200725 if (rotation & DRM_ROTATE_180)
726 dvscntr |= DVS_ROTATE_180;
727
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100728 if (IS_GEN6(dev_priv))
Chris Wilsond1686ae2012-04-10 11:41:49 +0100729 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800730
Ville Syrjälä78587de2017-03-09 17:44:32 +0200731 if (key->flags & I915_SET_COLORKEY_DESTINATION)
732 dvscntr |= DVS_DEST_KEY;
733 else if (key->flags & I915_SET_COLORKEY_SOURCE)
734 dvscntr |= DVS_SOURCE_KEY;
735
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800736 /* Sizes are 0 based */
737 src_w--;
738 src_h--;
739 crtc_w--;
740 crtc_h--;
741
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100742 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200743 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800744 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
745
Ville Syrjälä29490562016-01-20 18:02:50 +0200746 intel_add_fb_offsets(&x, &y, plane_state, 0);
747 dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100748
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200749 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530750 x += src_w;
751 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530752 }
753
Ville Syrjälä29490562016-01-20 18:02:50 +0200754 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300755
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200756 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
757
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200758 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200759 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
760 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
761 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200762 }
763
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200764 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
765 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200766
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200767 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200768 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100769 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200770 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100771
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200772 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
773 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
774 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
775 I915_WRITE_FW(DVSSURF(pipe),
776 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
777 POSTING_READ_FW(DVSSURF(pipe));
778
779 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800780}
781
782static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200783ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800784{
785 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100786 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800787 struct intel_plane *intel_plane = to_intel_plane(plane);
788 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200789 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800790
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200791 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
792
793 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800794 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200795 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200796
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200797 I915_WRITE_FW(DVSSURF(pipe), 0);
798 POSTING_READ_FW(DVSSURF(pipe));
799
800 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800801}
802
Jesse Barnes8ea30862012-01-03 08:05:39 -0800803static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300804intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200805 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300806 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800807{
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100808 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200809 struct drm_crtc *crtc = state->base.crtc;
810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800811 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800812 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300813 int crtc_x, crtc_y;
814 unsigned int crtc_w, crtc_h;
815 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300816 struct drm_rect *src = &state->base.src;
817 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300818 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300819 int hscale, vscale;
820 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700821 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200822 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800823
Rob Clark1638d302016-11-05 11:08:08 -0400824 *src = drm_plane_state_src(&state->base);
825 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300826
Matt Ropercf4c7c12014-12-04 10:27:42 -0800827 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300828 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200829 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800830 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700831
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800832 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300833 if (intel_plane->pipe != intel_crtc->pipe) {
834 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800835 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300836 }
837
838 /* FIXME check all gen limits */
839 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
840 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
841 return -EINVAL;
842 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800843
Chandra Konduru225c2282015-05-18 16:18:44 -0700844 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100845 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700846 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200847 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700848 can_scale = 1;
849 min_scale = 1;
850 max_scale = skl_max_scale(intel_crtc, crtc_state);
851 } else {
852 can_scale = 0;
853 min_scale = DRM_PLANE_HELPER_NO_SCALING;
854 max_scale = DRM_PLANE_HELPER_NO_SCALING;
855 }
856 } else {
857 can_scale = intel_plane->can_scale;
858 max_scale = intel_plane->max_downscale << 16;
859 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
860 }
861
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300862 /*
863 * FIXME the following code does a bunch of fuzzy adjustments to the
864 * coordinates and sizes. We probably need some way to decide whether
865 * more strict checking should be done instead.
866 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300867 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800868 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530869
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300870 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300871 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300872
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300873 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300874 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800875
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300876 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800877
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300878 crtc_x = dst->x1;
879 crtc_y = dst->y1;
880 crtc_w = drm_rect_width(dst);
881 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100882
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300883 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300884 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300885 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300886 if (hscale < 0) {
887 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200888 drm_rect_debug_print("src: ", src, true);
889 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300890
891 return hscale;
892 }
893
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300894 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300895 if (vscale < 0) {
896 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200897 drm_rect_debug_print("src: ", src, true);
898 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300899
900 return vscale;
901 }
902
Ville Syrjälä17316932013-04-24 18:52:38 +0300903 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300904 drm_rect_adjust_size(src,
905 drm_rect_width(dst) * hscale - drm_rect_width(src),
906 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300907
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300908 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800909 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530910
Ville Syrjälä17316932013-04-24 18:52:38 +0300911 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800912 WARN_ON(src->x1 < (int) state->base.src_x ||
913 src->y1 < (int) state->base.src_y ||
914 src->x2 > (int) state->base.src_x + state->base.src_w ||
915 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300916
917 /*
918 * Hardware doesn't handle subpixel coordinates.
919 * Adjust to (macro)pixel boundary, but be careful not to
920 * increase the source viewport size, because that could
921 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300922 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300923 src_x = src->x1 >> 16;
924 src_w = drm_rect_width(src) >> 16;
925 src_y = src->y1 >> 16;
926 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300927
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200928 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300929 src_x &= ~1;
930 src_w &= ~1;
931
932 /*
933 * Must keep src and dst the
934 * same if we can't scale.
935 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700936 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300937 crtc_w &= ~1;
938
939 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300940 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300941 }
942 }
943
944 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300945 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300946 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200947 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300948
Chandra Konduru225c2282015-05-18 16:18:44 -0700949 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300950
951 /* FIXME interlacing min height is 6 */
952
953 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300954 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300955
956 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300957 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300958
Ville Syrjäläac484962016-01-20 21:05:26 +0200959 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300960
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100961 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700962 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300963 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
964 return -EINVAL;
965 }
966 }
967
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300968 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700969 src->x1 = src_x << 16;
970 src->x2 = (src_x + src_w) << 16;
971 src->y1 = src_y << 16;
972 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300973 }
974
975 dst->x1 = crtc_x;
976 dst->x2 = crtc_x + crtc_w;
977 dst->y1 = crtc_y;
978 dst->y2 = crtc_y + crtc_h;
979
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100980 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200981 ret = skl_check_plane_surface(state);
982 if (ret)
983 return ret;
984 }
985
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300986 return 0;
987}
988
Jesse Barnes8ea30862012-01-03 08:05:39 -0800989int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
990 struct drm_file *file_priv)
991{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100992 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800993 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800994 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200995 struct drm_plane_state *plane_state;
996 struct drm_atomic_state *state;
997 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800998 int ret = 0;
999
Jesse Barnes8ea30862012-01-03 08:05:39 -08001000 /* Make sure we don't try to enable both src & dest simultaneously */
1001 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
1002 return -EINVAL;
1003
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001004 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001005 set->flags & I915_SET_COLORKEY_DESTINATION)
1006 return -EINVAL;
1007
Rob Clark7707e652014-07-17 23:30:04 -04001008 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001009 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
1010 return -ENOENT;
1011
1012 drm_modeset_acquire_init(&ctx, 0);
1013
1014 state = drm_atomic_state_alloc(plane->dev);
1015 if (!state) {
1016 ret = -ENOMEM;
1017 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001018 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001019 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001020
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001021 while (1) {
1022 plane_state = drm_atomic_get_plane_state(state, plane);
1023 ret = PTR_ERR_OR_ZERO(plane_state);
1024 if (!ret) {
1025 to_intel_plane_state(plane_state)->ckey = *set;
1026 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001027 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001028
1029 if (ret != -EDEADLK)
1030 break;
1031
1032 drm_atomic_state_clear(state);
1033 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001034 }
1035
Chris Wilson08536952016-10-14 13:18:18 +01001036 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001037out:
1038 drm_modeset_drop_locks(&ctx);
1039 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001040 return ret;
1041}
1042
Damien Lespiaudada2d52015-05-12 16:13:22 +01001043static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001044 DRM_FORMAT_XRGB8888,
1045 DRM_FORMAT_YUYV,
1046 DRM_FORMAT_YVYU,
1047 DRM_FORMAT_UYVY,
1048 DRM_FORMAT_VYUY,
1049};
1050
Damien Lespiaudada2d52015-05-12 16:13:22 +01001051static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001052 DRM_FORMAT_XBGR8888,
1053 DRM_FORMAT_XRGB8888,
1054 DRM_FORMAT_YUYV,
1055 DRM_FORMAT_YVYU,
1056 DRM_FORMAT_UYVY,
1057 DRM_FORMAT_VYUY,
1058};
1059
Damien Lespiaudada2d52015-05-12 16:13:22 +01001060static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001061 DRM_FORMAT_RGB565,
1062 DRM_FORMAT_ABGR8888,
1063 DRM_FORMAT_ARGB8888,
1064 DRM_FORMAT_XBGR8888,
1065 DRM_FORMAT_XRGB8888,
1066 DRM_FORMAT_XBGR2101010,
1067 DRM_FORMAT_ABGR2101010,
1068 DRM_FORMAT_YUYV,
1069 DRM_FORMAT_YVYU,
1070 DRM_FORMAT_UYVY,
1071 DRM_FORMAT_VYUY,
1072};
1073
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001074static uint32_t skl_plane_formats[] = {
1075 DRM_FORMAT_RGB565,
1076 DRM_FORMAT_ABGR8888,
1077 DRM_FORMAT_ARGB8888,
1078 DRM_FORMAT_XBGR8888,
1079 DRM_FORMAT_XRGB8888,
1080 DRM_FORMAT_YUYV,
1081 DRM_FORMAT_YVYU,
1082 DRM_FORMAT_UYVY,
1083 DRM_FORMAT_VYUY,
1084};
1085
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001086struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001087intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1088 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001089{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001090 struct intel_plane *intel_plane = NULL;
1091 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001092 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001093 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001094 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001095 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001096 int ret;
1097
Daniel Vetterb14c5672013-09-19 12:18:32 +02001098 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001099 if (!intel_plane) {
1100 ret = -ENOMEM;
1101 goto fail;
1102 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001103
Matt Roper8e7d6882015-01-21 16:35:41 -08001104 state = intel_create_plane_state(&intel_plane->base);
1105 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001106 ret = -ENOMEM;
1107 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001108 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001109 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001110
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001111 if (INTEL_GEN(dev_priv) >= 9) {
1112 intel_plane->can_scale = true;
1113 state->scaler_id = -1;
1114
1115 intel_plane->update_plane = skl_update_plane;
1116 intel_plane->disable_plane = skl_disable_plane;
1117
1118 plane_formats = skl_plane_formats;
1119 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1120 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1121 intel_plane->can_scale = false;
1122 intel_plane->max_downscale = 1;
1123
1124 intel_plane->update_plane = vlv_update_plane;
1125 intel_plane->disable_plane = vlv_disable_plane;
1126
1127 plane_formats = vlv_plane_formats;
1128 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1129 } else if (INTEL_GEN(dev_priv) >= 7) {
1130 if (IS_IVYBRIDGE(dev_priv)) {
1131 intel_plane->can_scale = true;
1132 intel_plane->max_downscale = 2;
1133 } else {
1134 intel_plane->can_scale = false;
1135 intel_plane->max_downscale = 1;
1136 }
1137
1138 intel_plane->update_plane = ivb_update_plane;
1139 intel_plane->disable_plane = ivb_disable_plane;
1140
1141 plane_formats = snb_plane_formats;
1142 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1143 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001144 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001145 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001146
Chris Wilsond1686ae2012-04-10 11:41:49 +01001147 intel_plane->update_plane = ilk_update_plane;
1148 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001149
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001150 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001151 plane_formats = snb_plane_formats;
1152 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1153 } else {
1154 plane_formats = ilk_plane_formats;
1155 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1156 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001157 }
1158
Dave Airlie5481e272016-10-25 16:36:13 +10001159 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001160 supported_rotations =
1161 DRM_ROTATE_0 | DRM_ROTATE_90 |
1162 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001163 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1164 supported_rotations =
1165 DRM_ROTATE_0 | DRM_ROTATE_180 |
1166 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001167 } else {
1168 supported_rotations =
1169 DRM_ROTATE_0 | DRM_ROTATE_180;
1170 }
1171
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001172 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001173 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001174 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301175 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001176 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001177
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001178 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001179
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001180 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001181 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1182 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001183 plane_formats, num_plane_formats,
1184 DRM_PLANE_TYPE_OVERLAY,
1185 "plane %d%c", plane + 2, pipe_name(pipe));
1186 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001187 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1188 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001189 plane_formats, num_plane_formats,
1190 DRM_PLANE_TYPE_OVERLAY,
1191 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001192 if (ret)
1193 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001194
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001195 drm_plane_create_rotation_property(&intel_plane->base,
1196 DRM_ROTATE_0,
1197 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301198
Matt Roperea2c67b2014-12-23 10:41:52 -08001199 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1200
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001201 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001202
1203fail:
1204 kfree(state);
1205 kfree(intel_plane);
1206
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001207 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001208}