blob: ed4db9276c59db15143c464cc62008d8caa53980 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjälä124abe02015-09-08 13:40:45 +030086 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 long timeout = msecs_to_jiffies_timeout(1);
88 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030089 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090 DEFINE_WAIT(wait);
91
Ville Syrjälä124abe02015-09-08 13:40:45 +030092 vblank_start = adjusted_mode->crtc_vblank_start;
93 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 vblank_start = DIV_ROUND_UP(vblank_start, 2);
95
96 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010097 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
98 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 max = vblank_start - 1;
100
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200101 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200102
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100106 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Jesse Barnesd637ce32015-09-17 08:08:32 -0700109 crtc->debug.min_vbl = min;
110 crtc->debug.max_vbl = max;
111 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300112
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300113 for (;;) {
114 /*
115 * prepare_to_wait() has a memory barrier, which guarantees
116 * other CPUs can see the task state update by the time we
117 * read the scanline.
118 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300119 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300120
121 scanline = intel_get_crtc_scanline(crtc);
122 if (scanline < min || scanline > max)
123 break;
124
125 if (timeout <= 0) {
126 DRM_ERROR("Potential atomic update failure on pipe %c\n",
127 pipe_name(crtc->pipe));
128 break;
129 }
130
131 local_irq_enable();
132
133 timeout = schedule_timeout(timeout);
134
135 local_irq_disable();
136 }
137
Ville Syrjälä210871b62014-05-22 19:00:50 +0300138 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100140 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barneseb120ef2015-09-15 14:19:32 -0700142 crtc->debug.scanline_start = scanline;
143 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200144 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145
Jesse Barnesd637ce32015-09-17 08:08:32 -0700146 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300147}
148
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200149/**
150 * intel_pipe_update_end() - end update of a set of display registers
151 * @crtc: the crtc of which the registers were updated
152 * @start_vbl_count: start vblank counter (used for error checking)
153 *
154 * Mark the end of an update started with intel_pipe_update_start(). This
155 * re-enables interrupts and verifies the update was actually completed
156 * before a vblank using the value of @start_vbl_count.
157 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200158void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300159{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200162 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300165
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200166 if (work) {
167 work->flip_queued_vblank = end_vbl_count;
168 smp_mb__before_atomic();
169 atomic_set(&work->pending, 1);
170 }
171
Jesse Barnesd637ce32015-09-17 08:08:32 -0700172 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300173
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200174 /* We're still in the vblank-evade critical section, this can't race.
175 * Would be slightly nice to just grab the vblank count and arm the
176 * event outside of the critical section - the spinlock might spin for a
177 * while ... */
178 if (crtc->base.state->event) {
179 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
180
181 spin_lock(&crtc->base.dev->event_lock);
182 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
183 spin_unlock(&crtc->base.dev->event_lock);
184
185 crtc->base.state->event = NULL;
186 }
187
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300188 local_irq_enable();
189
Bing Niua94f2b92017-03-08 15:14:03 -0500190 if (intel_vgpu_active(dev_priv))
191 return;
192
Jesse Barneseb120ef2015-09-15 14:19:32 -0700193 if (crtc->debug.start_vbl_count &&
194 crtc->debug.start_vbl_count != end_vbl_count) {
195 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
196 pipe_name(pipe), crtc->debug.start_vbl_count,
197 end_vbl_count,
198 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
199 crtc->debug.min_vbl, crtc->debug.max_vbl,
200 crtc->debug.scanline_start, scanline_end);
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100201 } else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
202 VBLANK_EVASION_TIME_US)
203 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
204 pipe_name(pipe),
205 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
206 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300207}
208
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800209static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100210skl_update_plane(struct drm_plane *drm_plane,
211 const struct intel_crtc_state *crtc_state,
212 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213{
214 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100215 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000216 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100217 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200218 enum plane_id plane_id = intel_plane->id;
219 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200220 u32 plane_ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100221 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200222 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200223 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200224 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300225 int crtc_x = plane_state->base.dst.x1;
226 int crtc_y = plane_state->base.dst.y1;
227 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
228 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200229 uint32_t x = plane_state->main.x;
230 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300231 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
232 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200233 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000234
Ville Syrjälä2e881262017-03-17 23:17:56 +0200235 plane_ctl = skl_plane_ctl(crtc_state, plane_state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200236
Ville Syrjälä6687c902015-09-15 13:16:41 +0300237 /* Sizes are 0 based */
238 src_w--;
239 src_h--;
240 crtc_w--;
241 crtc_h--;
242
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200243 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
244
Ville Syrjälä78587de2017-03-09 17:44:32 +0200245 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200246 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
247 PLANE_COLOR_PIPE_GAMMA_ENABLE |
248 PLANE_COLOR_PIPE_CSC_ENABLE |
249 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200250 }
251
252 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200253 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
254 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
255 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200256 }
257
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200258 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
259 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
260 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700261
262 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100263 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100264 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300265 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700266
Imre Deak7494bcd2016-05-12 16:18:49 +0300267 scaler = &crtc_state->scaler_state.scalers[scaler_id];
268
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200269 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
270 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
271 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
272 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
273 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
274 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700275
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200276 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700277 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200278 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700279 }
280
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200281 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
282 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
283 intel_plane_ggtt_offset(plane_state) + surf_addr);
284 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
285
286 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000287}
288
289static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200290skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000291{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300292 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100293 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300294 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200295 enum plane_id plane_id = intel_plane->id;
296 enum pipe pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200297 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000298
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200299 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000300
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200301 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
302
303 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
304 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
305
306 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000307}
308
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000309static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300310chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
311{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100312 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200313 enum plane_id plane_id = intel_plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300314
315 /* Seems RGB data bypasses the CSC always */
316 if (!format_is_yuv(format))
317 return;
318
319 /*
320 * BT.601 limited range YCbCr -> full range RGB
321 *
322 * |r| | 6537 4769 0| |cr |
323 * |g| = |-3330 4769 -1605| x |y-64|
324 * |b| | 0 4769 8263| |cb |
325 *
326 * Cb and Cr apparently come in as signed already, so no
327 * need for any offset. For Y we need to remove the offset.
328 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200329 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
330 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
331 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300332
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200333 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
334 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
335 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
336 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
337 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300338
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200339 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
340 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
341 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300342
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200343 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
344 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
345 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300346}
347
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200348static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
349 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700350{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200351 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200352 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100353 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200354 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700355
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200356 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700357
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200358 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700359 case DRM_FORMAT_YUYV:
360 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
361 break;
362 case DRM_FORMAT_YVYU:
363 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
364 break;
365 case DRM_FORMAT_UYVY:
366 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
367 break;
368 case DRM_FORMAT_VYUY:
369 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
370 break;
371 case DRM_FORMAT_RGB565:
372 sprctl |= SP_FORMAT_BGR565;
373 break;
374 case DRM_FORMAT_XRGB8888:
375 sprctl |= SP_FORMAT_BGRX8888;
376 break;
377 case DRM_FORMAT_ARGB8888:
378 sprctl |= SP_FORMAT_BGRA8888;
379 break;
380 case DRM_FORMAT_XBGR2101010:
381 sprctl |= SP_FORMAT_RGBX1010102;
382 break;
383 case DRM_FORMAT_ABGR2101010:
384 sprctl |= SP_FORMAT_RGBA1010102;
385 break;
386 case DRM_FORMAT_XBGR8888:
387 sprctl |= SP_FORMAT_RGBX8888;
388 break;
389 case DRM_FORMAT_ABGR8888:
390 sprctl |= SP_FORMAT_RGBA8888;
391 break;
392 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200393 MISSING_CASE(fb->format->format);
394 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700395 }
396
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200397 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700398 sprctl |= SP_TILED;
399
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200400 if (rotation & DRM_ROTATE_180)
401 sprctl |= SP_ROTATE_180;
402
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200403 if (rotation & DRM_REFLECT_X)
404 sprctl |= SP_MIRROR;
405
Ville Syrjälä78587de2017-03-09 17:44:32 +0200406 if (key->flags & I915_SET_COLORKEY_SOURCE)
407 sprctl |= SP_SOURCE_KEY;
408
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200409 return sprctl;
410}
411
412static void
413vlv_update_plane(struct drm_plane *dplane,
414 const struct intel_crtc_state *crtc_state,
415 const struct intel_plane_state *plane_state)
416{
417 struct drm_device *dev = dplane->dev;
418 struct drm_i915_private *dev_priv = to_i915(dev);
419 struct intel_plane *intel_plane = to_intel_plane(dplane);
420 struct drm_framebuffer *fb = plane_state->base.fb;
421 enum pipe pipe = intel_plane->pipe;
422 enum plane_id plane_id = intel_plane->id;
423 u32 sprctl;
424 u32 sprsurf_offset, linear_offset;
425 unsigned int rotation = plane_state->base.rotation;
426 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
427 int crtc_x = plane_state->base.dst.x1;
428 int crtc_y = plane_state->base.dst.y1;
429 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
430 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
431 uint32_t x = plane_state->base.src.x1 >> 16;
432 uint32_t y = plane_state->base.src.y1 >> 16;
433 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
434 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
435 unsigned long irqflags;
436
437 sprctl = vlv_sprite_ctl(crtc_state, plane_state);
438
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700439 /* Sizes are 0 based */
440 src_w--;
441 src_h--;
442 crtc_w--;
443 crtc_h--;
444
Ville Syrjälä29490562016-01-20 18:02:50 +0200445 intel_add_fb_offsets(&x, &y, plane_state, 0);
446 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700447
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200448 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530449 x += src_w;
450 y += src_h;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200451 } else if (rotation & DRM_REFLECT_X) {
452 x += src_w;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530453 }
454
Ville Syrjälä29490562016-01-20 18:02:50 +0200455 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300456
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200457 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
458
Ville Syrjälä78587de2017-03-09 17:44:32 +0200459 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
460 chv_update_csc(intel_plane, fb->format->format);
461
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200462 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200463 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
464 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
465 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200466 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200467 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
468 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200469
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200470 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200471 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700472 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200473 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700474
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200475 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300476
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200477 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
478 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
479 I915_WRITE_FW(SPSURF(pipe, plane_id),
480 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
481 POSTING_READ_FW(SPSURF(pipe, plane_id));
482
483 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700484}
485
486static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200487vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700488{
489 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100490 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700491 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200492 enum pipe pipe = intel_plane->pipe;
493 enum plane_id plane_id = intel_plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200494 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700495
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200496 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200497
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200498 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
499
500 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
501 POSTING_READ_FW(SPSURF(pipe, plane_id));
502
503 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700504}
505
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700506static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100507ivb_update_plane(struct drm_plane *plane,
508 const struct intel_crtc_state *crtc_state,
509 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800510{
511 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100512 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800513 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100514 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200515 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800516 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200517 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200518 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100519 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300520 int crtc_x = plane_state->base.dst.x1;
521 int crtc_y = plane_state->base.dst.y1;
522 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
523 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
524 uint32_t x = plane_state->base.src.x1 >> 16;
525 uint32_t y = plane_state->base.src.y1 >> 16;
526 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
527 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200528 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800529
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200530 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800531
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200532 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800533 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530534 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800535 break;
536 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530537 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800538 break;
539 case DRM_FORMAT_YUYV:
540 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800541 break;
542 case DRM_FORMAT_YVYU:
543 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800544 break;
545 case DRM_FORMAT_UYVY:
546 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800547 break;
548 case DRM_FORMAT_VYUY:
549 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800550 break;
551 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200552 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800553 }
554
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800555 /*
556 * Enable gamma to match primary/cursor plane behaviour.
557 * FIXME should be user controllable via propertiesa.
558 */
559 sprctl |= SPRITE_GAMMA_ENABLE;
560
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200561 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800562 sprctl |= SPRITE_TILED;
563
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200564 if (rotation & DRM_ROTATE_180)
565 sprctl |= SPRITE_ROTATE_180;
566
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100567 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300568 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
569 else
570 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
571
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100572 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200573 sprctl |= SPRITE_PIPE_CSC_ENABLE;
574
Ville Syrjälä78587de2017-03-09 17:44:32 +0200575 if (key->flags & I915_SET_COLORKEY_DESTINATION)
576 sprctl |= SPRITE_DEST_KEY;
577 else if (key->flags & I915_SET_COLORKEY_SOURCE)
578 sprctl |= SPRITE_SOURCE_KEY;
579
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800580 /* Sizes are 0 based */
581 src_w--;
582 src_h--;
583 crtc_w--;
584 crtc_h--;
585
Ville Syrjälä8553c182013-12-05 15:51:39 +0200586 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800587 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800588
Ville Syrjälä29490562016-01-20 18:02:50 +0200589 intel_add_fb_offsets(&x, &y, plane_state, 0);
590 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800591
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200592 /* HSW+ does this automagically in hardware */
593 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
594 rotation & DRM_ROTATE_180) {
595 x += src_w;
596 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530597 }
598
Ville Syrjälä29490562016-01-20 18:02:50 +0200599 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300600
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200601 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
602
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200603 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200604 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
605 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
606 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200607 }
608
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200609 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
610 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200611
Damien Lespiau5a35e992012-10-26 18:20:12 +0100612 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
613 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100614 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200615 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200616 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200617 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100618 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200619 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100620
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200621 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100622 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200623 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
624 I915_WRITE_FW(SPRCTL(pipe), sprctl);
625 I915_WRITE_FW(SPRSURF(pipe),
626 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
627 POSTING_READ_FW(SPRSURF(pipe));
628
629 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800630}
631
632static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200633ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800634{
635 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100636 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800637 struct intel_plane *intel_plane = to_intel_plane(plane);
638 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200639 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800640
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200641 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
642
643 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800644 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100645 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200646 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300647
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200648 I915_WRITE_FW(SPRSURF(pipe), 0);
649 POSTING_READ_FW(SPRSURF(pipe));
650
651 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800652}
653
654static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100655ilk_update_plane(struct drm_plane *plane,
656 const struct intel_crtc_state *crtc_state,
657 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800658{
659 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100660 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800661 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100662 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200663 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100664 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200665 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200666 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100667 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300668 int crtc_x = plane_state->base.dst.x1;
669 int crtc_y = plane_state->base.dst.y1;
670 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
671 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
672 uint32_t x = plane_state->base.src.x1 >> 16;
673 uint32_t y = plane_state->base.src.y1 >> 16;
674 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
675 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200676 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800677
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200678 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800679
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200680 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800681 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800682 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800683 break;
684 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800685 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800686 break;
687 case DRM_FORMAT_YUYV:
688 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800689 break;
690 case DRM_FORMAT_YVYU:
691 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800692 break;
693 case DRM_FORMAT_UYVY:
694 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800695 break;
696 case DRM_FORMAT_VYUY:
697 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800698 break;
699 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200700 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800701 }
702
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800703 /*
704 * Enable gamma to match primary/cursor plane behaviour.
705 * FIXME should be user controllable via propertiesa.
706 */
707 dvscntr |= DVS_GAMMA_ENABLE;
708
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200709 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800710 dvscntr |= DVS_TILED;
711
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200712 if (rotation & DRM_ROTATE_180)
713 dvscntr |= DVS_ROTATE_180;
714
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100715 if (IS_GEN6(dev_priv))
Chris Wilsond1686ae2012-04-10 11:41:49 +0100716 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800717
Ville Syrjälä78587de2017-03-09 17:44:32 +0200718 if (key->flags & I915_SET_COLORKEY_DESTINATION)
719 dvscntr |= DVS_DEST_KEY;
720 else if (key->flags & I915_SET_COLORKEY_SOURCE)
721 dvscntr |= DVS_SOURCE_KEY;
722
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800723 /* Sizes are 0 based */
724 src_w--;
725 src_h--;
726 crtc_w--;
727 crtc_h--;
728
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100729 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200730 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800731 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
732
Ville Syrjälä29490562016-01-20 18:02:50 +0200733 intel_add_fb_offsets(&x, &y, plane_state, 0);
734 dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100735
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200736 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530737 x += src_w;
738 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530739 }
740
Ville Syrjälä29490562016-01-20 18:02:50 +0200741 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300742
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200743 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
744
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200745 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200746 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
747 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
748 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200749 }
750
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200751 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
752 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200753
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200754 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200755 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100756 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200757 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100758
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200759 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
760 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
761 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
762 I915_WRITE_FW(DVSSURF(pipe),
763 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
764 POSTING_READ_FW(DVSSURF(pipe));
765
766 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800767}
768
769static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200770ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800771{
772 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100773 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800774 struct intel_plane *intel_plane = to_intel_plane(plane);
775 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200776 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800777
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200778 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
779
780 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800781 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200782 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200783
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200784 I915_WRITE_FW(DVSSURF(pipe), 0);
785 POSTING_READ_FW(DVSSURF(pipe));
786
787 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800788}
789
Jesse Barnes8ea30862012-01-03 08:05:39 -0800790static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300791intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200792 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300793 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800794{
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100795 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200796 struct drm_crtc *crtc = state->base.crtc;
797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800798 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800799 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300800 int crtc_x, crtc_y;
801 unsigned int crtc_w, crtc_h;
802 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300803 struct drm_rect *src = &state->base.src;
804 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300805 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300806 int hscale, vscale;
807 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700808 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200809 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800810
Rob Clark1638d302016-11-05 11:08:08 -0400811 *src = drm_plane_state_src(&state->base);
812 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300813
Matt Ropercf4c7c12014-12-04 10:27:42 -0800814 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300815 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200816 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800817 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700818
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800819 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300820 if (intel_plane->pipe != intel_crtc->pipe) {
821 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800822 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300823 }
824
825 /* FIXME check all gen limits */
826 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
827 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
828 return -EINVAL;
829 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800830
Chandra Konduru225c2282015-05-18 16:18:44 -0700831 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100832 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700833 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200834 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700835 can_scale = 1;
836 min_scale = 1;
837 max_scale = skl_max_scale(intel_crtc, crtc_state);
838 } else {
839 can_scale = 0;
840 min_scale = DRM_PLANE_HELPER_NO_SCALING;
841 max_scale = DRM_PLANE_HELPER_NO_SCALING;
842 }
843 } else {
844 can_scale = intel_plane->can_scale;
845 max_scale = intel_plane->max_downscale << 16;
846 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
847 }
848
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300849 /*
850 * FIXME the following code does a bunch of fuzzy adjustments to the
851 * coordinates and sizes. We probably need some way to decide whether
852 * more strict checking should be done instead.
853 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300854 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800855 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530856
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300857 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300858 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300859
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300860 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300861 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800862
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300863 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800864
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300865 crtc_x = dst->x1;
866 crtc_y = dst->y1;
867 crtc_w = drm_rect_width(dst);
868 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100869
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300870 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300871 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300872 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300873 if (hscale < 0) {
874 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200875 drm_rect_debug_print("src: ", src, true);
876 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300877
878 return hscale;
879 }
880
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300881 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300882 if (vscale < 0) {
883 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200884 drm_rect_debug_print("src: ", src, true);
885 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300886
887 return vscale;
888 }
889
Ville Syrjälä17316932013-04-24 18:52:38 +0300890 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300891 drm_rect_adjust_size(src,
892 drm_rect_width(dst) * hscale - drm_rect_width(src),
893 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300894
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300895 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800896 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530897
Ville Syrjälä17316932013-04-24 18:52:38 +0300898 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800899 WARN_ON(src->x1 < (int) state->base.src_x ||
900 src->y1 < (int) state->base.src_y ||
901 src->x2 > (int) state->base.src_x + state->base.src_w ||
902 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300903
904 /*
905 * Hardware doesn't handle subpixel coordinates.
906 * Adjust to (macro)pixel boundary, but be careful not to
907 * increase the source viewport size, because that could
908 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300909 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300910 src_x = src->x1 >> 16;
911 src_w = drm_rect_width(src) >> 16;
912 src_y = src->y1 >> 16;
913 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300914
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200915 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300916 src_x &= ~1;
917 src_w &= ~1;
918
919 /*
920 * Must keep src and dst the
921 * same if we can't scale.
922 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700923 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300924 crtc_w &= ~1;
925
926 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300927 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300928 }
929 }
930
931 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300932 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300933 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200934 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300935
Chandra Konduru225c2282015-05-18 16:18:44 -0700936 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300937
938 /* FIXME interlacing min height is 6 */
939
940 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300941 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300942
943 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300944 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300945
Ville Syrjäläac484962016-01-20 21:05:26 +0200946 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300947
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100948 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700949 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300950 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
951 return -EINVAL;
952 }
953 }
954
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300955 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700956 src->x1 = src_x << 16;
957 src->x2 = (src_x + src_w) << 16;
958 src->y1 = src_y << 16;
959 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300960 }
961
962 dst->x1 = crtc_x;
963 dst->x2 = crtc_x + crtc_w;
964 dst->y1 = crtc_y;
965 dst->y2 = crtc_y + crtc_h;
966
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100967 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200968 ret = skl_check_plane_surface(state);
969 if (ret)
970 return ret;
971 }
972
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300973 return 0;
974}
975
Jesse Barnes8ea30862012-01-03 08:05:39 -0800976int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
977 struct drm_file *file_priv)
978{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100979 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800980 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800981 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200982 struct drm_plane_state *plane_state;
983 struct drm_atomic_state *state;
984 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800985 int ret = 0;
986
Jesse Barnes8ea30862012-01-03 08:05:39 -0800987 /* Make sure we don't try to enable both src & dest simultaneously */
988 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
989 return -EINVAL;
990
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100991 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200992 set->flags & I915_SET_COLORKEY_DESTINATION)
993 return -EINVAL;
994
Rob Clark7707e652014-07-17 23:30:04 -0400995 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200996 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
997 return -ENOENT;
998
999 drm_modeset_acquire_init(&ctx, 0);
1000
1001 state = drm_atomic_state_alloc(plane->dev);
1002 if (!state) {
1003 ret = -ENOMEM;
1004 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001005 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001006 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001007
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001008 while (1) {
1009 plane_state = drm_atomic_get_plane_state(state, plane);
1010 ret = PTR_ERR_OR_ZERO(plane_state);
1011 if (!ret) {
1012 to_intel_plane_state(plane_state)->ckey = *set;
1013 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001014 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001015
1016 if (ret != -EDEADLK)
1017 break;
1018
1019 drm_atomic_state_clear(state);
1020 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001021 }
1022
Chris Wilson08536952016-10-14 13:18:18 +01001023 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001024out:
1025 drm_modeset_drop_locks(&ctx);
1026 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001027 return ret;
1028}
1029
Damien Lespiaudada2d52015-05-12 16:13:22 +01001030static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001031 DRM_FORMAT_XRGB8888,
1032 DRM_FORMAT_YUYV,
1033 DRM_FORMAT_YVYU,
1034 DRM_FORMAT_UYVY,
1035 DRM_FORMAT_VYUY,
1036};
1037
Damien Lespiaudada2d52015-05-12 16:13:22 +01001038static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001039 DRM_FORMAT_XBGR8888,
1040 DRM_FORMAT_XRGB8888,
1041 DRM_FORMAT_YUYV,
1042 DRM_FORMAT_YVYU,
1043 DRM_FORMAT_UYVY,
1044 DRM_FORMAT_VYUY,
1045};
1046
Damien Lespiaudada2d52015-05-12 16:13:22 +01001047static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001048 DRM_FORMAT_RGB565,
1049 DRM_FORMAT_ABGR8888,
1050 DRM_FORMAT_ARGB8888,
1051 DRM_FORMAT_XBGR8888,
1052 DRM_FORMAT_XRGB8888,
1053 DRM_FORMAT_XBGR2101010,
1054 DRM_FORMAT_ABGR2101010,
1055 DRM_FORMAT_YUYV,
1056 DRM_FORMAT_YVYU,
1057 DRM_FORMAT_UYVY,
1058 DRM_FORMAT_VYUY,
1059};
1060
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001061static uint32_t skl_plane_formats[] = {
1062 DRM_FORMAT_RGB565,
1063 DRM_FORMAT_ABGR8888,
1064 DRM_FORMAT_ARGB8888,
1065 DRM_FORMAT_XBGR8888,
1066 DRM_FORMAT_XRGB8888,
1067 DRM_FORMAT_YUYV,
1068 DRM_FORMAT_YVYU,
1069 DRM_FORMAT_UYVY,
1070 DRM_FORMAT_VYUY,
1071};
1072
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001073struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001074intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1075 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001076{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001077 struct intel_plane *intel_plane = NULL;
1078 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001079 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001080 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001081 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001082 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001083 int ret;
1084
Daniel Vetterb14c5672013-09-19 12:18:32 +02001085 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001086 if (!intel_plane) {
1087 ret = -ENOMEM;
1088 goto fail;
1089 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001090
Matt Roper8e7d6882015-01-21 16:35:41 -08001091 state = intel_create_plane_state(&intel_plane->base);
1092 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001093 ret = -ENOMEM;
1094 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001095 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001096 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001097
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001098 if (INTEL_GEN(dev_priv) >= 9) {
1099 intel_plane->can_scale = true;
1100 state->scaler_id = -1;
1101
1102 intel_plane->update_plane = skl_update_plane;
1103 intel_plane->disable_plane = skl_disable_plane;
1104
1105 plane_formats = skl_plane_formats;
1106 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1107 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1108 intel_plane->can_scale = false;
1109 intel_plane->max_downscale = 1;
1110
1111 intel_plane->update_plane = vlv_update_plane;
1112 intel_plane->disable_plane = vlv_disable_plane;
1113
1114 plane_formats = vlv_plane_formats;
1115 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1116 } else if (INTEL_GEN(dev_priv) >= 7) {
1117 if (IS_IVYBRIDGE(dev_priv)) {
1118 intel_plane->can_scale = true;
1119 intel_plane->max_downscale = 2;
1120 } else {
1121 intel_plane->can_scale = false;
1122 intel_plane->max_downscale = 1;
1123 }
1124
1125 intel_plane->update_plane = ivb_update_plane;
1126 intel_plane->disable_plane = ivb_disable_plane;
1127
1128 plane_formats = snb_plane_formats;
1129 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1130 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001131 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001132 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001133
Chris Wilsond1686ae2012-04-10 11:41:49 +01001134 intel_plane->update_plane = ilk_update_plane;
1135 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001136
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001137 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001138 plane_formats = snb_plane_formats;
1139 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1140 } else {
1141 plane_formats = ilk_plane_formats;
1142 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1143 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001144 }
1145
Dave Airlie5481e272016-10-25 16:36:13 +10001146 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001147 supported_rotations =
1148 DRM_ROTATE_0 | DRM_ROTATE_90 |
1149 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001150 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1151 supported_rotations =
1152 DRM_ROTATE_0 | DRM_ROTATE_180 |
1153 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001154 } else {
1155 supported_rotations =
1156 DRM_ROTATE_0 | DRM_ROTATE_180;
1157 }
1158
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001159 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001160 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001161 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301162 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001163 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001164
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001165 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001166
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001167 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001168 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1169 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001170 plane_formats, num_plane_formats,
1171 DRM_PLANE_TYPE_OVERLAY,
1172 "plane %d%c", plane + 2, pipe_name(pipe));
1173 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001174 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1175 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001176 plane_formats, num_plane_formats,
1177 DRM_PLANE_TYPE_OVERLAY,
1178 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001179 if (ret)
1180 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001181
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001182 drm_plane_create_rotation_property(&intel_plane->base,
1183 DRM_ROTATE_0,
1184 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301185
Matt Roperea2c67b2014-12-23 10:41:52 -08001186 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1187
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001188 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001189
1190fail:
1191 kfree(state);
1192 kfree(intel_plane);
1193
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001194 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001195}