blob: b0d6e3e28d07d64699ef68f1d2c3846ff8697aa4 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Ben Widawsky714244e2017-08-01 09:58:16 -070033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030036#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070037#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080038#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080039#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010040#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080042#include "i915_drv.h"
43
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030044static bool
45format_is_yuv(uint32_t format)
46{
47 switch (format) {
48 case DRM_FORMAT_YUYV:
49 case DRM_FORMAT_UYVY:
50 case DRM_FORMAT_VYUY:
51 case DRM_FORMAT_YVYU:
52 return true;
53 default:
54 return false;
55 }
56}
57
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030058int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
59 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030060{
61 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030062 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030063 return 1;
64
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030065 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
66 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030067}
68
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010069#define VBLANK_EVASION_TIME_US 100
70
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020071/**
72 * intel_pipe_update_start() - start update of a set of display registers
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030073 * @new_crtc_state: the new crtc state
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020074 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030081 * avoid random delays.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020082 */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030083void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030084{
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030085 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020086 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030087 const struct drm_display_mode *adjusted_mode = &new_crtc_state->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030088 long timeout = msecs_to_jiffies_timeout(1);
89 int scanline, min, max, vblank_start;
Ville Syrjälä210871b62014-05-22 19:00:50 +030090 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +020091 bool need_vlv_dsi_wa = (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +030092 intel_crtc_has_type(new_crtc_state, INTEL_OUTPUT_DSI);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030093 DEFINE_WAIT(wait);
94
Ville Syrjälä124abe02015-09-08 13:40:45 +030095 vblank_start = adjusted_mode->crtc_vblank_start;
96 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030097 vblank_start = DIV_ROUND_UP(vblank_start, 2);
98
99 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100100 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
101 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300102 max = vblank_start - 1;
103
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200104 local_irq_disable();
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200105
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300106 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100109 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a832015-07-13 16:30:32 +0200110 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300111
Jesse Barnesd637ce32015-09-17 08:08:32 -0700112 crtc->debug.min_vbl = min;
113 crtc->debug.max_vbl = max;
114 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300115
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300116 for (;;) {
117 /*
118 * prepare_to_wait() has a memory barrier, which guarantees
119 * other CPUs can see the task state update by the time we
120 * read the scanline.
121 */
Ville Syrjälä210871b62014-05-22 19:00:50 +0300122 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300123
124 scanline = intel_get_crtc_scanline(crtc);
125 if (scanline < min || scanline > max)
126 break;
127
128 if (timeout <= 0) {
129 DRM_ERROR("Potential atomic update failure on pipe %c\n",
130 pipe_name(crtc->pipe));
131 break;
132 }
133
134 local_irq_enable();
135
136 timeout = schedule_timeout(timeout);
137
138 local_irq_disable();
139 }
140
Ville Syrjälä210871b62014-05-22 19:00:50 +0300141 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300142
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100143 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300144
Ville Syrjäläec1b4ee2016-12-15 19:47:34 +0200145 /*
146 * On VLV/CHV DSI the scanline counter would appear to
147 * increment approx. 1/3 of a scanline before start of vblank.
148 * The registers still get latched at start of vblank however.
149 * This means we must not write any registers on the first
150 * line of vblank (since not the whole line is actually in
151 * vblank). And unfortunately we can't use the interrupt to
152 * wait here since it will fire too soon. We could use the
153 * frame start interrupt instead since it will fire after the
154 * critical scanline, but that would require more changes
155 * in the interrupt code. So for now we'll just do the nasty
156 * thing and poll for the bad scanline to pass us by.
157 *
158 * FIXME figure out if BXT+ DSI suffers from this as well
159 */
160 while (need_vlv_dsi_wa && scanline == vblank_start)
161 scanline = intel_get_crtc_scanline(crtc);
162
Jesse Barneseb120ef2015-09-15 14:19:32 -0700163 crtc->debug.scanline_start = scanline;
164 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200165 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300166
Jesse Barnesd637ce32015-09-17 08:08:32 -0700167 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300168}
169
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200170/**
171 * intel_pipe_update_end() - end update of a set of display registers
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300172 * @new_crtc_state: the new crtc state
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200173 *
174 * Mark the end of an update started with intel_pipe_update_start(). This
175 * re-enables interrupts and verifies the update was actually completed
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300176 * before a vblank.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200177 */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300178void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300179{
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300180 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300181 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700182 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200183 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200184 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500185 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300186
Jesse Barnesd637ce32015-09-17 08:08:32 -0700187 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300188
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200189 /* We're still in the vblank-evade critical section, this can't race.
190 * Would be slightly nice to just grab the vblank count and arm the
191 * event outside of the critical section - the spinlock might spin for a
192 * while ... */
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300193 if (new_crtc_state->base.event) {
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200194 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
195
196 spin_lock(&crtc->base.dev->event_lock);
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300197 drm_crtc_arm_vblank_event(&crtc->base, new_crtc_state->base.event);
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200198 spin_unlock(&crtc->base.dev->event_lock);
199
Ville Syrjäläd3a8fb32017-08-23 18:22:21 +0300200 new_crtc_state->base.event = NULL;
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200201 }
202
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300203 local_irq_enable();
204
Bing Niua94f2b92017-03-08 15:14:03 -0500205 if (intel_vgpu_active(dev_priv))
206 return;
207
Jesse Barneseb120ef2015-09-15 14:19:32 -0700208 if (crtc->debug.start_vbl_count &&
209 crtc->debug.start_vbl_count != end_vbl_count) {
210 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
211 pipe_name(pipe), crtc->debug.start_vbl_count,
212 end_vbl_count,
213 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
214 crtc->debug.min_vbl, crtc->debug.max_vbl,
215 crtc->debug.scanline_start, scanline_end);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300216 }
217#ifdef CONFIG_DRM_I915_DEBUG_VBLANK_EVADE
218 else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
219 VBLANK_EVASION_TIME_US)
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100220 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
221 pipe_name(pipe),
222 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
223 VBLANK_EVASION_TIME_US);
Ville Syrjälä7b8cd332017-05-07 20:12:52 +0300224#endif
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300225}
226
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800227static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300228skl_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100229 const struct intel_crtc_state *crtc_state,
230 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000231{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300232 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
233 const struct drm_framebuffer *fb = plane_state->base.fb;
234 enum plane_id plane_id = plane->id;
235 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200236 u32 plane_ctl = plane_state->ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100237 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200238 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200239 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200240 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -0700241 u32 aux_stride = skl_plane_stride(fb, 1, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300242 int crtc_x = plane_state->base.dst.x1;
243 int crtc_y = plane_state->base.dst.y1;
244 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
245 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200246 uint32_t x = plane_state->main.x;
247 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300248 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
249 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200250 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000251
Ville Syrjälä6687c902015-09-15 13:16:41 +0300252 /* Sizes are 0 based */
253 src_w--;
254 src_h--;
255 crtc_w--;
256 crtc_h--;
257
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200258 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
259
Rodrigo Vivi6602be02017-07-06 14:01:13 -0700260 if (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200261 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
262 PLANE_COLOR_PIPE_GAMMA_ENABLE |
263 PLANE_COLOR_PIPE_CSC_ENABLE |
264 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200265 }
266
267 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200268 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
269 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
270 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200271 }
272
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200273 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
274 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
275 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Ville Syrjälä2e2adb02017-08-01 09:58:13 -0700276 I915_WRITE_FW(PLANE_AUX_DIST(pipe, plane_id),
277 (plane_state->aux.offset - surf_addr) | aux_stride);
278 I915_WRITE_FW(PLANE_AUX_OFFSET(pipe, plane_id),
279 (plane_state->aux.y << 16) | plane_state->aux.x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700280
281 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100282 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100283 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300284 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700285
Imre Deak7494bcd2016-05-12 16:18:49 +0300286 scaler = &crtc_state->scaler_state.scalers[scaler_id];
287
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200288 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
289 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
290 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
291 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
292 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
293 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700294
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200295 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700296 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200297 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700298 }
299
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200300 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
301 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
302 intel_plane_ggtt_offset(plane_state) + surf_addr);
303 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
304
305 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000306}
307
308static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300309skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000310{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300311 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
312 enum plane_id plane_id = plane->id;
313 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200314 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000315
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200316 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000317
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200318 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
319
320 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
321 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
322
323 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000324}
325
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000326static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300327chv_update_csc(struct intel_plane *plane, uint32_t format)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300328{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300329 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
330 enum plane_id plane_id = plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300331
332 /* Seems RGB data bypasses the CSC always */
333 if (!format_is_yuv(format))
334 return;
335
336 /*
337 * BT.601 limited range YCbCr -> full range RGB
338 *
339 * |r| | 6537 4769 0| |cr |
340 * |g| = |-3330 4769 -1605| x |y-64|
341 * |b| | 0 4769 8263| |cb |
342 *
343 * Cb and Cr apparently come in as signed already, so no
344 * need for any offset. For Y we need to remove the offset.
345 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200346 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
347 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
348 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300349
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200350 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
351 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
352 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
353 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
354 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300355
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200356 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
357 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
358 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300359
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200360 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
361 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
362 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300363}
364
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200365static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
366 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700367{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200368 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200369 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100370 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200371 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700372
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200373 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700374
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200375 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700376 case DRM_FORMAT_YUYV:
377 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
378 break;
379 case DRM_FORMAT_YVYU:
380 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
381 break;
382 case DRM_FORMAT_UYVY:
383 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
384 break;
385 case DRM_FORMAT_VYUY:
386 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
387 break;
388 case DRM_FORMAT_RGB565:
389 sprctl |= SP_FORMAT_BGR565;
390 break;
391 case DRM_FORMAT_XRGB8888:
392 sprctl |= SP_FORMAT_BGRX8888;
393 break;
394 case DRM_FORMAT_ARGB8888:
395 sprctl |= SP_FORMAT_BGRA8888;
396 break;
397 case DRM_FORMAT_XBGR2101010:
398 sprctl |= SP_FORMAT_RGBX1010102;
399 break;
400 case DRM_FORMAT_ABGR2101010:
401 sprctl |= SP_FORMAT_RGBA1010102;
402 break;
403 case DRM_FORMAT_XBGR8888:
404 sprctl |= SP_FORMAT_RGBX8888;
405 break;
406 case DRM_FORMAT_ABGR8888:
407 sprctl |= SP_FORMAT_RGBA8888;
408 break;
409 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200410 MISSING_CASE(fb->format->format);
411 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700412 }
413
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200414 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700415 sprctl |= SP_TILED;
416
Robert Fossc2c446a2017-05-19 16:50:17 -0400417 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200418 sprctl |= SP_ROTATE_180;
419
Robert Fossc2c446a2017-05-19 16:50:17 -0400420 if (rotation & DRM_MODE_REFLECT_X)
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200421 sprctl |= SP_MIRROR;
422
Ville Syrjälä78587de2017-03-09 17:44:32 +0200423 if (key->flags & I915_SET_COLORKEY_SOURCE)
424 sprctl |= SP_SOURCE_KEY;
425
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200426 return sprctl;
427}
428
429static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300430vlv_update_plane(struct intel_plane *plane,
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200431 const struct intel_crtc_state *crtc_state,
432 const struct intel_plane_state *plane_state)
433{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300434 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
435 const struct drm_framebuffer *fb = plane_state->base.fb;
436 enum pipe pipe = plane->pipe;
437 enum plane_id plane_id = plane->id;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200438 u32 sprctl = plane_state->ctl;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200439 u32 sprsurf_offset = plane_state->main.offset;
440 u32 linear_offset;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200441 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
442 int crtc_x = plane_state->base.dst.x1;
443 int crtc_y = plane_state->base.dst.y1;
444 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
445 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200446 uint32_t x = plane_state->main.x;
447 uint32_t y = plane_state->main.y;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200448 unsigned long irqflags;
449
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700450 /* Sizes are 0 based */
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700451 crtc_w--;
452 crtc_h--;
453
Ville Syrjälä29490562016-01-20 18:02:50 +0200454 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300455
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200456 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
457
Ville Syrjälä78587de2017-03-09 17:44:32 +0200458 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300459 chv_update_csc(plane, fb->format->format);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200460
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200461 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200462 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
463 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
464 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200465 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200466 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
467 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200468
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200469 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200470 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700471 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200472 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700473
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200474 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300475
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200476 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
477 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
478 I915_WRITE_FW(SPSURF(pipe, plane_id),
479 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
480 POSTING_READ_FW(SPSURF(pipe, plane_id));
481
482 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700483}
484
485static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300486vlv_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700487{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300488 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
489 enum pipe pipe = plane->pipe;
490 enum plane_id plane_id = plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200491 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700492
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200493 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200494
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200495 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
496
497 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
498 POSTING_READ_FW(SPSURF(pipe, plane_id));
499
500 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700501}
502
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200503static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
504 const struct intel_plane_state *plane_state)
505{
506 struct drm_i915_private *dev_priv =
507 to_i915(plane_state->base.plane->dev);
508 const struct drm_framebuffer *fb = plane_state->base.fb;
509 unsigned int rotation = plane_state->base.rotation;
510 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
511 u32 sprctl;
512
513 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
514
515 if (IS_IVYBRIDGE(dev_priv))
516 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
517
518 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
519 sprctl |= SPRITE_PIPE_CSC_ENABLE;
520
521 switch (fb->format->format) {
522 case DRM_FORMAT_XBGR8888:
523 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
524 break;
525 case DRM_FORMAT_XRGB8888:
526 sprctl |= SPRITE_FORMAT_RGBX888;
527 break;
528 case DRM_FORMAT_YUYV:
529 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
530 break;
531 case DRM_FORMAT_YVYU:
532 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
533 break;
534 case DRM_FORMAT_UYVY:
535 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
536 break;
537 case DRM_FORMAT_VYUY:
538 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
539 break;
540 default:
541 MISSING_CASE(fb->format->format);
542 return 0;
543 }
544
545 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
546 sprctl |= SPRITE_TILED;
547
Robert Fossc2c446a2017-05-19 16:50:17 -0400548 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200549 sprctl |= SPRITE_ROTATE_180;
550
551 if (key->flags & I915_SET_COLORKEY_DESTINATION)
552 sprctl |= SPRITE_DEST_KEY;
553 else if (key->flags & I915_SET_COLORKEY_SOURCE)
554 sprctl |= SPRITE_SOURCE_KEY;
555
556 return sprctl;
557}
558
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700559static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300560ivb_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100561 const struct intel_crtc_state *crtc_state,
562 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800563{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300564 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
565 const struct drm_framebuffer *fb = plane_state->base.fb;
566 enum pipe pipe = plane->pipe;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200567 u32 sprctl = plane_state->ctl, sprscale = 0;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200568 u32 sprsurf_offset = plane_state->main.offset;
569 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100570 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300571 int crtc_x = plane_state->base.dst.x1;
572 int crtc_y = plane_state->base.dst.y1;
573 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
574 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200575 uint32_t x = plane_state->main.x;
576 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300577 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
578 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200579 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800580
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800581 /* Sizes are 0 based */
582 src_w--;
583 src_h--;
584 crtc_w--;
585 crtc_h--;
586
Ville Syrjälä8553c182013-12-05 15:51:39 +0200587 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800588 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800589
Ville Syrjälä29490562016-01-20 18:02:50 +0200590 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300591
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200592 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
593
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200594 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200595 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
596 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
597 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200598 }
599
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200600 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
601 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200602
Damien Lespiau5a35e992012-10-26 18:20:12 +0100603 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
604 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100605 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200606 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200607 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200608 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100609 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200610 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100611
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200612 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300613 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200614 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
615 I915_WRITE_FW(SPRCTL(pipe), sprctl);
616 I915_WRITE_FW(SPRSURF(pipe),
617 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
618 POSTING_READ_FW(SPRSURF(pipe));
619
620 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800621}
622
623static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300624ivb_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800625{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300626 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
627 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200628 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800629
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200630 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
631
632 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800633 /* Can't leave the scaler enabled... */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300634 if (plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200635 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300636
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200637 I915_WRITE_FW(SPRSURF(pipe), 0);
638 POSTING_READ_FW(SPRSURF(pipe));
639
640 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800641}
642
Ville Syrjäläab330812017-04-21 21:14:32 +0300643static u32 g4x_sprite_ctl(const struct intel_crtc_state *crtc_state,
Ville Syrjälä0a375142017-03-17 23:18:00 +0200644 const struct intel_plane_state *plane_state)
645{
646 struct drm_i915_private *dev_priv =
647 to_i915(plane_state->base.plane->dev);
648 const struct drm_framebuffer *fb = plane_state->base.fb;
649 unsigned int rotation = plane_state->base.rotation;
650 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
651 u32 dvscntr;
652
653 dvscntr = DVS_ENABLE | DVS_GAMMA_ENABLE;
654
655 if (IS_GEN6(dev_priv))
656 dvscntr |= DVS_TRICKLE_FEED_DISABLE;
657
658 switch (fb->format->format) {
659 case DRM_FORMAT_XBGR8888:
660 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
661 break;
662 case DRM_FORMAT_XRGB8888:
663 dvscntr |= DVS_FORMAT_RGBX888;
664 break;
665 case DRM_FORMAT_YUYV:
666 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
667 break;
668 case DRM_FORMAT_YVYU:
669 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
670 break;
671 case DRM_FORMAT_UYVY:
672 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
673 break;
674 case DRM_FORMAT_VYUY:
675 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
676 break;
677 default:
678 MISSING_CASE(fb->format->format);
679 return 0;
680 }
681
682 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
683 dvscntr |= DVS_TILED;
684
Robert Fossc2c446a2017-05-19 16:50:17 -0400685 if (rotation & DRM_MODE_ROTATE_180)
Ville Syrjälä0a375142017-03-17 23:18:00 +0200686 dvscntr |= DVS_ROTATE_180;
687
688 if (key->flags & I915_SET_COLORKEY_DESTINATION)
689 dvscntr |= DVS_DEST_KEY;
690 else if (key->flags & I915_SET_COLORKEY_SOURCE)
691 dvscntr |= DVS_SOURCE_KEY;
692
693 return dvscntr;
694}
695
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800696static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300697g4x_update_plane(struct intel_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100698 const struct intel_crtc_state *crtc_state,
699 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800700{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300701 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
702 const struct drm_framebuffer *fb = plane_state->base.fb;
703 enum pipe pipe = plane->pipe;
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200704 u32 dvscntr = plane_state->ctl, dvsscale = 0;
705 u32 dvssurf_offset = plane_state->main.offset;
706 u32 linear_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100707 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300708 int crtc_x = plane_state->base.dst.x1;
709 int crtc_y = plane_state->base.dst.y1;
710 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
711 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200712 uint32_t x = plane_state->main.x;
713 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300714 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
715 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200716 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800717
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800718 /* Sizes are 0 based */
719 src_w--;
720 src_h--;
721 crtc_w--;
722 crtc_h--;
723
Ville Syrjälä8368f012013-12-05 15:51:31 +0200724 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800725 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
726
Ville Syrjälä29490562016-01-20 18:02:50 +0200727 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300728
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200729 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
730
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200731 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200732 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
733 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
734 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200735 }
736
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200737 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
738 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200739
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200740 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200741 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100742 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200743 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100744
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200745 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
746 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
747 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
748 I915_WRITE_FW(DVSSURF(pipe),
749 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
750 POSTING_READ_FW(DVSSURF(pipe));
751
752 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800753}
754
755static void
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300756g4x_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800757{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300758 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
759 enum pipe pipe = plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200760 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800761
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200762 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
763
764 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800765 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200766 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200767
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200768 I915_WRITE_FW(DVSSURF(pipe), 0);
769 POSTING_READ_FW(DVSSURF(pipe));
770
771 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800772}
773
Jesse Barnes8ea30862012-01-03 08:05:39 -0800774static int
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300775intel_check_sprite_plane(struct intel_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200776 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300777 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800778{
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300779 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
780 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Matt Roper2b875c22014-12-01 15:40:13 -0800781 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300782 int crtc_x, crtc_y;
783 unsigned int crtc_w, crtc_h;
784 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300785 struct drm_rect *src = &state->base.src;
786 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300787 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300788 int hscale, vscale;
789 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700790 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200791 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800792
Rob Clark1638d302016-11-05 11:08:08 -0400793 *src = drm_plane_state_src(&state->base);
794 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300795
Matt Ropercf4c7c12014-12-04 10:27:42 -0800796 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300797 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200798 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800799 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700800
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800801 /* Don't modify another pipe's plane */
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300802 if (plane->pipe != crtc->pipe) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300803 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800804 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300805 }
806
807 /* FIXME check all gen limits */
808 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
809 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
810 return -EINVAL;
811 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800812
Chandra Konduru225c2282015-05-18 16:18:44 -0700813 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100814 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700815 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200816 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700817 can_scale = 1;
818 min_scale = 1;
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300819 max_scale = skl_max_scale(crtc, crtc_state);
Chandra Konduru225c2282015-05-18 16:18:44 -0700820 } else {
821 can_scale = 0;
822 min_scale = DRM_PLANE_HELPER_NO_SCALING;
823 max_scale = DRM_PLANE_HELPER_NO_SCALING;
824 }
825 } else {
Ville Syrjälä282dbf92017-03-27 21:55:33 +0300826 can_scale = plane->can_scale;
827 max_scale = plane->max_downscale << 16;
828 min_scale = plane->can_scale ? 1 : (1 << 16);
Chandra Konduru225c2282015-05-18 16:18:44 -0700829 }
830
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300831 /*
832 * FIXME the following code does a bunch of fuzzy adjustments to the
833 * coordinates and sizes. We probably need some way to decide whether
834 * more strict checking should be done instead.
835 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300836 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800837 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530838
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300839 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300840 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300841
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300842 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300843 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800844
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300845 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800846
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300847 crtc_x = dst->x1;
848 crtc_y = dst->y1;
849 crtc_w = drm_rect_width(dst);
850 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100851
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300852 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300853 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300854 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300855 if (hscale < 0) {
856 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200857 drm_rect_debug_print("src: ", src, true);
858 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300859
860 return hscale;
861 }
862
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300863 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300864 if (vscale < 0) {
865 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200866 drm_rect_debug_print("src: ", src, true);
867 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300868
869 return vscale;
870 }
871
Ville Syrjälä17316932013-04-24 18:52:38 +0300872 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300873 drm_rect_adjust_size(src,
874 drm_rect_width(dst) * hscale - drm_rect_width(src),
875 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300876
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300877 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800878 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530879
Ville Syrjälä17316932013-04-24 18:52:38 +0300880 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800881 WARN_ON(src->x1 < (int) state->base.src_x ||
882 src->y1 < (int) state->base.src_y ||
883 src->x2 > (int) state->base.src_x + state->base.src_w ||
884 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300885
886 /*
887 * Hardware doesn't handle subpixel coordinates.
888 * Adjust to (macro)pixel boundary, but be careful not to
889 * increase the source viewport size, because that could
890 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300891 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300892 src_x = src->x1 >> 16;
893 src_w = drm_rect_width(src) >> 16;
894 src_y = src->y1 >> 16;
895 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300896
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200897 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300898 src_x &= ~1;
899 src_w &= ~1;
900
901 /*
902 * Must keep src and dst the
903 * same if we can't scale.
904 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700905 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300906 crtc_w &= ~1;
907
908 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300909 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300910 }
911 }
912
913 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300914 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300915 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200916 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300917
Chandra Konduru225c2282015-05-18 16:18:44 -0700918 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300919
920 /* FIXME interlacing min height is 6 */
921
922 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300923 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300924
925 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300926 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300927
Ville Syrjäläac484962016-01-20 21:05:26 +0200928 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300929
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100930 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700931 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300932 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
933 return -EINVAL;
934 }
935 }
936
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300937 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700938 src->x1 = src_x << 16;
939 src->x2 = (src_x + src_w) << 16;
940 src->y1 = src_y << 16;
941 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300942 }
943
944 dst->x1 = crtc_x;
945 dst->x2 = crtc_x + crtc_w;
946 dst->y1 = crtc_y;
947 dst->y2 = crtc_y + crtc_h;
948
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100949 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200950 ret = skl_check_plane_surface(state);
951 if (ret)
952 return ret;
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200953
954 state->ctl = skl_plane_ctl(crtc_state, state);
955 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200956 ret = i9xx_check_plane_surface(state);
957 if (ret)
958 return ret;
959
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200960 state->ctl = vlv_sprite_ctl(crtc_state, state);
961 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200962 ret = i9xx_check_plane_surface(state);
963 if (ret)
964 return ret;
965
Ville Syrjäläa0864d52017-03-23 21:27:09 +0200966 state->ctl = ivb_sprite_ctl(crtc_state, state);
967 } else {
Ville Syrjäläf9407ae2017-03-23 21:27:12 +0200968 ret = i9xx_check_plane_surface(state);
969 if (ret)
970 return ret;
971
Ville Syrjäläab330812017-04-21 21:14:32 +0300972 state->ctl = g4x_sprite_ctl(crtc_state, state);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200973 }
974
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300975 return 0;
976}
977
Jesse Barnes8ea30862012-01-03 08:05:39 -0800978int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
979 struct drm_file *file_priv)
980{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100981 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800982 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800983 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200984 struct drm_plane_state *plane_state;
985 struct drm_atomic_state *state;
986 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800987 int ret = 0;
988
Jesse Barnes8ea30862012-01-03 08:05:39 -0800989 /* Make sure we don't try to enable both src & dest simultaneously */
990 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
991 return -EINVAL;
992
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100993 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200994 set->flags & I915_SET_COLORKEY_DESTINATION)
995 return -EINVAL;
996
Rob Clark7707e652014-07-17 23:30:04 -0400997 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200998 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
999 return -ENOENT;
1000
1001 drm_modeset_acquire_init(&ctx, 0);
1002
1003 state = drm_atomic_state_alloc(plane->dev);
1004 if (!state) {
1005 ret = -ENOMEM;
1006 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001007 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001008 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001009
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001010 while (1) {
1011 plane_state = drm_atomic_get_plane_state(state, plane);
1012 ret = PTR_ERR_OR_ZERO(plane_state);
1013 if (!ret) {
1014 to_intel_plane_state(plane_state)->ckey = *set;
1015 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001016 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001017
1018 if (ret != -EDEADLK)
1019 break;
1020
1021 drm_atomic_state_clear(state);
1022 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001023 }
1024
Chris Wilson08536952016-10-14 13:18:18 +01001025 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001026out:
1027 drm_modeset_drop_locks(&ctx);
1028 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001029 return ret;
1030}
1031
Ville Syrjäläab330812017-04-21 21:14:32 +03001032static const uint32_t g4x_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001033 DRM_FORMAT_XRGB8888,
1034 DRM_FORMAT_YUYV,
1035 DRM_FORMAT_YVYU,
1036 DRM_FORMAT_UYVY,
1037 DRM_FORMAT_VYUY,
1038};
1039
Ben Widawsky714244e2017-08-01 09:58:16 -07001040static const uint64_t i9xx_plane_format_modifiers[] = {
1041 I915_FORMAT_MOD_X_TILED,
1042 DRM_FORMAT_MOD_LINEAR,
1043 DRM_FORMAT_MOD_INVALID
1044};
1045
Damien Lespiaudada2d52015-05-12 16:13:22 +01001046static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001047 DRM_FORMAT_XBGR8888,
1048 DRM_FORMAT_XRGB8888,
1049 DRM_FORMAT_YUYV,
1050 DRM_FORMAT_YVYU,
1051 DRM_FORMAT_UYVY,
1052 DRM_FORMAT_VYUY,
1053};
1054
Damien Lespiaudada2d52015-05-12 16:13:22 +01001055static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001056 DRM_FORMAT_RGB565,
1057 DRM_FORMAT_ABGR8888,
1058 DRM_FORMAT_ARGB8888,
1059 DRM_FORMAT_XBGR8888,
1060 DRM_FORMAT_XRGB8888,
1061 DRM_FORMAT_XBGR2101010,
1062 DRM_FORMAT_ABGR2101010,
1063 DRM_FORMAT_YUYV,
1064 DRM_FORMAT_YVYU,
1065 DRM_FORMAT_UYVY,
1066 DRM_FORMAT_VYUY,
1067};
1068
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001069static uint32_t skl_plane_formats[] = {
1070 DRM_FORMAT_RGB565,
1071 DRM_FORMAT_ABGR8888,
1072 DRM_FORMAT_ARGB8888,
1073 DRM_FORMAT_XBGR8888,
1074 DRM_FORMAT_XRGB8888,
1075 DRM_FORMAT_YUYV,
1076 DRM_FORMAT_YVYU,
1077 DRM_FORMAT_UYVY,
1078 DRM_FORMAT_VYUY,
1079};
1080
Ben Widawsky714244e2017-08-01 09:58:16 -07001081static const uint64_t skl_plane_format_modifiers[] = {
1082 I915_FORMAT_MOD_X_TILED,
1083 DRM_FORMAT_MOD_LINEAR,
1084 DRM_FORMAT_MOD_INVALID
1085};
1086
1087static bool g4x_sprite_plane_format_mod_supported(struct drm_plane *plane,
1088 uint32_t format,
1089 uint64_t modifier)
1090{
1091 switch (format) {
1092 case DRM_FORMAT_XBGR8888:
1093 case DRM_FORMAT_XRGB8888:
1094 case DRM_FORMAT_YUYV:
1095 case DRM_FORMAT_YVYU:
1096 case DRM_FORMAT_UYVY:
1097 case DRM_FORMAT_VYUY:
1098 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1099 modifier == I915_FORMAT_MOD_X_TILED)
1100 return true;
1101 /* fall through */
1102 default:
1103 return false;
1104 }
1105}
1106
1107static bool vlv_sprite_plane_format_mod_supported(struct drm_plane *plane,
1108 uint32_t format,
1109 uint64_t modifier)
1110{
1111 switch (format) {
1112 case DRM_FORMAT_YUYV:
1113 case DRM_FORMAT_YVYU:
1114 case DRM_FORMAT_UYVY:
1115 case DRM_FORMAT_VYUY:
1116 case DRM_FORMAT_RGB565:
1117 case DRM_FORMAT_XRGB8888:
1118 case DRM_FORMAT_ARGB8888:
1119 case DRM_FORMAT_XBGR2101010:
1120 case DRM_FORMAT_ABGR2101010:
1121 case DRM_FORMAT_XBGR8888:
1122 case DRM_FORMAT_ABGR8888:
1123 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1124 modifier == I915_FORMAT_MOD_X_TILED)
1125 return true;
1126 /* fall through */
1127 default:
1128 return false;
1129 }
1130}
1131
1132static bool skl_sprite_plane_format_mod_supported(struct drm_plane *plane,
1133 uint32_t format,
1134 uint64_t modifier)
1135{
1136 /* This is the same as primary plane since SKL has universal planes */
1137 switch (format) {
1138 case DRM_FORMAT_XRGB8888:
1139 case DRM_FORMAT_XBGR8888:
1140 case DRM_FORMAT_ARGB8888:
1141 case DRM_FORMAT_ABGR8888:
1142 case DRM_FORMAT_RGB565:
1143 case DRM_FORMAT_XRGB2101010:
1144 case DRM_FORMAT_XBGR2101010:
1145 case DRM_FORMAT_YUYV:
1146 case DRM_FORMAT_YVYU:
1147 case DRM_FORMAT_UYVY:
1148 case DRM_FORMAT_VYUY:
1149 if (modifier == I915_FORMAT_MOD_Yf_TILED)
1150 return true;
1151 /* fall through */
1152 case DRM_FORMAT_C8:
1153 if (modifier == DRM_FORMAT_MOD_LINEAR ||
1154 modifier == I915_FORMAT_MOD_X_TILED ||
1155 modifier == I915_FORMAT_MOD_Y_TILED)
1156 return true;
1157 /* fall through */
1158 default:
1159 return false;
1160 }
1161}
1162
1163static bool intel_sprite_plane_format_mod_supported(struct drm_plane *plane,
1164 uint32_t format,
1165 uint64_t modifier)
1166{
1167 struct drm_i915_private *dev_priv = to_i915(plane->dev);
1168
1169 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
1170 return false;
1171
1172 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
1173 modifier != DRM_FORMAT_MOD_LINEAR)
1174 return false;
1175
1176 if (INTEL_GEN(dev_priv) >= 9)
1177 return skl_sprite_plane_format_mod_supported(plane, format, modifier);
1178 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1179 return vlv_sprite_plane_format_mod_supported(plane, format, modifier);
1180 else
1181 return g4x_sprite_plane_format_mod_supported(plane, format, modifier);
1182
1183 unreachable();
1184}
1185
Colin Ian King2d567582017-08-11 14:49:38 +01001186static const struct drm_plane_funcs intel_sprite_plane_funcs = {
Ben Widawsky714244e2017-08-01 09:58:16 -07001187 .update_plane = drm_atomic_helper_update_plane,
1188 .disable_plane = drm_atomic_helper_disable_plane,
1189 .destroy = intel_plane_destroy,
1190 .atomic_get_property = intel_plane_atomic_get_property,
1191 .atomic_set_property = intel_plane_atomic_set_property,
1192 .atomic_duplicate_state = intel_plane_duplicate_state,
1193 .atomic_destroy_state = intel_plane_destroy_state,
1194 .format_mod_supported = intel_sprite_plane_format_mod_supported,
1195};
1196
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001197struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001198intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001200{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001201 struct intel_plane *intel_plane = NULL;
1202 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001203 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001204 const uint32_t *plane_formats;
Ben Widawsky714244e2017-08-01 09:58:16 -07001205 const uint64_t *modifiers;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001206 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001207 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001208 int ret;
1209
Daniel Vetterb14c5672013-09-19 12:18:32 +02001210 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001211 if (!intel_plane) {
1212 ret = -ENOMEM;
1213 goto fail;
1214 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001215
Matt Roper8e7d6882015-01-21 16:35:41 -08001216 state = intel_create_plane_state(&intel_plane->base);
1217 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001218 ret = -ENOMEM;
1219 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001220 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001221 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001222
Ben Widawsky714244e2017-08-01 09:58:16 -07001223 if (INTEL_GEN(dev_priv) >= 10) {
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001224 intel_plane->can_scale = true;
1225 state->scaler_id = -1;
1226
1227 intel_plane->update_plane = skl_update_plane;
1228 intel_plane->disable_plane = skl_disable_plane;
1229
1230 plane_formats = skl_plane_formats;
1231 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001232 modifiers = skl_plane_format_modifiers;
1233 } else if (INTEL_GEN(dev_priv) >= 9) {
1234 intel_plane->can_scale = true;
1235 state->scaler_id = -1;
1236
1237 intel_plane->update_plane = skl_update_plane;
1238 intel_plane->disable_plane = skl_disable_plane;
1239
1240 plane_formats = skl_plane_formats;
1241 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1242 modifiers = skl_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001243 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1244 intel_plane->can_scale = false;
1245 intel_plane->max_downscale = 1;
1246
1247 intel_plane->update_plane = vlv_update_plane;
1248 intel_plane->disable_plane = vlv_disable_plane;
1249
1250 plane_formats = vlv_plane_formats;
1251 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001252 modifiers = i9xx_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001253 } else if (INTEL_GEN(dev_priv) >= 7) {
1254 if (IS_IVYBRIDGE(dev_priv)) {
1255 intel_plane->can_scale = true;
1256 intel_plane->max_downscale = 2;
1257 } else {
1258 intel_plane->can_scale = false;
1259 intel_plane->max_downscale = 1;
1260 }
1261
1262 intel_plane->update_plane = ivb_update_plane;
1263 intel_plane->disable_plane = ivb_disable_plane;
1264
1265 plane_formats = snb_plane_formats;
1266 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
Ben Widawsky714244e2017-08-01 09:58:16 -07001267 modifiers = i9xx_plane_format_modifiers;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001268 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001269 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001270 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001271
Ville Syrjäläab330812017-04-21 21:14:32 +03001272 intel_plane->update_plane = g4x_update_plane;
1273 intel_plane->disable_plane = g4x_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001274
Ben Widawsky714244e2017-08-01 09:58:16 -07001275 modifiers = i9xx_plane_format_modifiers;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001276 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001277 plane_formats = snb_plane_formats;
1278 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1279 } else {
Ville Syrjäläab330812017-04-21 21:14:32 +03001280 plane_formats = g4x_plane_formats;
1281 num_plane_formats = ARRAY_SIZE(g4x_plane_formats);
Chris Wilsond1686ae2012-04-10 11:41:49 +01001282 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001283 }
1284
Dave Airlie5481e272016-10-25 16:36:13 +10001285 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001286 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001287 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
1288 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001289 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1290 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001291 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
1292 DRM_MODE_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001293 } else {
1294 supported_rotations =
Robert Fossc2c446a2017-05-19 16:50:17 -04001295 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001296 }
1297
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001298 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001299 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001300 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301301 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001302 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001303
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001304 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001305
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001306 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001307 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
Ben Widawsky714244e2017-08-01 09:58:16 -07001308 possible_crtcs, &intel_sprite_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001309 plane_formats, num_plane_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -07001310 modifiers,
1311 DRM_PLANE_TYPE_OVERLAY,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001312 "plane %d%c", plane + 2, pipe_name(pipe));
1313 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001314 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
Ben Widawsky714244e2017-08-01 09:58:16 -07001315 possible_crtcs, &intel_sprite_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001316 plane_formats, num_plane_formats,
Ben Widawsky714244e2017-08-01 09:58:16 -07001317 modifiers,
1318 DRM_PLANE_TYPE_OVERLAY,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001319 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001320 if (ret)
1321 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001322
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001323 drm_plane_create_rotation_property(&intel_plane->base,
Robert Fossc2c446a2017-05-19 16:50:17 -04001324 DRM_MODE_ROTATE_0,
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001325 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301326
Matt Roperea2c67b2014-12-23 10:41:52 -08001327 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1328
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001329 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001330
1331fail:
1332 kfree(state);
1333 kfree(intel_plane);
1334
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001335 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001336}