Christoph Hellwig | bc50ad7 | 2019-02-18 09:36:29 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2011-2014, Intel Corporation. |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef _NVME_H |
| 7 | #define _NVME_H |
| 8 | |
| 9 | #include <linux/nvme.h> |
Christoph Hellwig | a6a5149 | 2017-10-18 16:59:25 +0200 | [diff] [blame] | 10 | #include <linux/cdev.h> |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 11 | #include <linux/pci.h> |
| 12 | #include <linux/kref.h> |
| 13 | #include <linux/blk-mq.h> |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 14 | #include <linux/lightnvm.h> |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 15 | #include <linux/sed-opal.h> |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 16 | #include <linux/fault-inject.h> |
Johannes Thumshirn | 978628e | 2018-05-17 13:52:50 +0200 | [diff] [blame] | 17 | #include <linux/rcupdate.h> |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 18 | #include <linux/wait.h> |
James Smart | 4d2ce68 | 2020-05-19 17:05:51 +0300 | [diff] [blame^] | 19 | #include <linux/t10-pi.h> |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 20 | |
Hannes Reinecke | 35fe0d1 | 2019-07-24 15:47:55 +0200 | [diff] [blame] | 21 | #include <trace/events/block.h> |
| 22 | |
Marc Olson | 8ae4e44 | 2017-09-06 17:23:56 -0700 | [diff] [blame] | 23 | extern unsigned int nvme_io_timeout; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 24 | #define NVME_IO_TIMEOUT (nvme_io_timeout * HZ) |
| 25 | |
Marc Olson | 8ae4e44 | 2017-09-06 17:23:56 -0700 | [diff] [blame] | 26 | extern unsigned int admin_timeout; |
Christoph Hellwig | 21d3471 | 2015-11-26 09:08:36 +0100 | [diff] [blame] | 27 | #define ADMIN_TIMEOUT (admin_timeout * HZ) |
| 28 | |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 29 | #define NVME_DEFAULT_KATO 5 |
| 30 | #define NVME_KATO_GRACE 10 |
| 31 | |
Israel Rukshin | 38e1800 | 2019-11-24 18:38:30 +0200 | [diff] [blame] | 32 | #ifdef CONFIG_ARCH_NO_SG_CHAIN |
| 33 | #define NVME_INLINE_SG_CNT 0 |
| 34 | #else |
| 35 | #define NVME_INLINE_SG_CNT 2 |
| 36 | #endif |
| 37 | |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 38 | extern struct workqueue_struct *nvme_wq; |
Roy Shterman | b227c59 | 2018-01-14 12:39:02 +0200 | [diff] [blame] | 39 | extern struct workqueue_struct *nvme_reset_wq; |
| 40 | extern struct workqueue_struct *nvme_delete_wq; |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 41 | |
Matias Bjørling | ca06408 | 2015-10-29 17:57:29 +0900 | [diff] [blame] | 42 | enum { |
| 43 | NVME_NS_LBA = 0, |
| 44 | NVME_NS_LIGHTNVM = 1, |
| 45 | }; |
| 46 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 47 | /* |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 48 | * List of workarounds for devices that required behavior not specified in |
| 49 | * the standard. |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 50 | */ |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 51 | enum nvme_quirks { |
| 52 | /* |
| 53 | * Prefers I/O aligned to a stripe size specified in a vendor |
| 54 | * specific Identify field. |
| 55 | */ |
| 56 | NVME_QUIRK_STRIPE_SIZE = (1 << 0), |
Keith Busch | 540c801 | 2015-10-22 15:45:06 -0600 | [diff] [blame] | 57 | |
| 58 | /* |
| 59 | * The controller doesn't handle Identify value others than 0 or 1 |
| 60 | * correctly. |
| 61 | */ |
| 62 | NVME_QUIRK_IDENTIFY_CNS = (1 << 1), |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 63 | |
| 64 | /* |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 65 | * The controller deterministically returns O's on reads to |
| 66 | * logical blocks that deallocate was called on. |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 67 | */ |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 68 | NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2), |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 69 | |
| 70 | /* |
| 71 | * The controller needs a delay before starts checking the device |
| 72 | * readiness, which is done by reading the NVME_CSTS_RDY bit. |
| 73 | */ |
| 74 | NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3), |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 75 | |
| 76 | /* |
| 77 | * APST should not be used. |
| 78 | */ |
| 79 | NVME_QUIRK_NO_APST = (1 << 4), |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 80 | |
| 81 | /* |
| 82 | * The deepest sleep state should not be used. |
| 83 | */ |
| 84 | NVME_QUIRK_NO_DEEPEST_PS = (1 << 5), |
Christoph Hellwig | 608cc4b | 2017-09-06 11:45:24 +0200 | [diff] [blame] | 85 | |
| 86 | /* |
| 87 | * Supports the LighNVM command set if indicated in vs[1]. |
| 88 | */ |
| 89 | NVME_QUIRK_LIGHTNVM = (1 << 6), |
Jens Axboe | 9abd68e | 2018-05-08 10:25:15 -0600 | [diff] [blame] | 90 | |
| 91 | /* |
| 92 | * Set MEDIUM priority on SQ creation |
| 93 | */ |
| 94 | NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7), |
James Dingwall | 6299358 | 2019-01-08 10:20:51 -0700 | [diff] [blame] | 95 | |
| 96 | /* |
| 97 | * Ignore device provided subnqn. |
| 98 | */ |
| 99 | NVME_QUIRK_IGNORE_DEV_SUBNQN = (1 << 8), |
Christoph Hellwig | 7b210e4 | 2019-03-13 18:55:05 +0100 | [diff] [blame] | 100 | |
| 101 | /* |
| 102 | * Broken Write Zeroes. |
| 103 | */ |
| 104 | NVME_QUIRK_DISABLE_WRITE_ZEROES = (1 << 9), |
Mario Limonciello | cb32de1 | 2019-08-16 15:16:19 -0500 | [diff] [blame] | 105 | |
| 106 | /* |
| 107 | * Force simple suspend/resume path. |
| 108 | */ |
| 109 | NVME_QUIRK_SIMPLE_SUSPEND = (1 << 10), |
Linus Torvalds | 7ad67ca | 2019-09-17 16:57:47 -0700 | [diff] [blame] | 110 | |
| 111 | /* |
Benjamin Herrenschmidt | 6634133 | 2019-08-07 17:51:21 +1000 | [diff] [blame] | 112 | * Use only one interrupt vector for all queues |
| 113 | */ |
Linus Torvalds | 7ad67ca | 2019-09-17 16:57:47 -0700 | [diff] [blame] | 114 | NVME_QUIRK_SINGLE_VECTOR = (1 << 11), |
Benjamin Herrenschmidt | 6634133 | 2019-08-07 17:51:21 +1000 | [diff] [blame] | 115 | |
| 116 | /* |
| 117 | * Use non-standard 128 bytes SQEs. |
| 118 | */ |
Linus Torvalds | 7ad67ca | 2019-09-17 16:57:47 -0700 | [diff] [blame] | 119 | NVME_QUIRK_128_BYTES_SQES = (1 << 12), |
Benjamin Herrenschmidt | d38e9f0 | 2019-08-07 17:51:22 +1000 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * Prevent tag overlap between queues |
| 123 | */ |
Linus Torvalds | 7ad67ca | 2019-09-17 16:57:47 -0700 | [diff] [blame] | 124 | NVME_QUIRK_SHARED_TAGS = (1 << 13), |
Akinobu Mita | 6c6aa2f | 2019-11-15 00:40:01 +0900 | [diff] [blame] | 125 | |
| 126 | /* |
| 127 | * Don't change the value of the temperature threshold feature |
| 128 | */ |
| 129 | NVME_QUIRK_NO_TEMP_THRESH_CHANGE = (1 << 14), |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 130 | }; |
| 131 | |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 132 | /* |
| 133 | * Common request structure for NVMe passthrough. All drivers must have |
| 134 | * this structure as the first member of their request-private data. |
| 135 | */ |
| 136 | struct nvme_request { |
| 137 | struct nvme_command *cmd; |
| 138 | union nvme_result result; |
Christoph Hellwig | 44e44b2 | 2017-04-05 19:18:11 +0200 | [diff] [blame] | 139 | u8 retries; |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 140 | u8 flags; |
| 141 | u16 status; |
Sagi Grimberg | 59e29ce | 2018-06-29 16:50:00 -0600 | [diff] [blame] | 142 | struct nvme_ctrl *ctrl; |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 143 | }; |
| 144 | |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 145 | /* |
| 146 | * Mark a bio as coming in through the mpath node. |
| 147 | */ |
| 148 | #define REQ_NVME_MPATH REQ_DRV |
| 149 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 150 | enum { |
| 151 | NVME_REQ_CANCELLED = (1 << 0), |
James Smart | bb06ec31 | 2018-04-12 09:16:15 -0600 | [diff] [blame] | 152 | NVME_REQ_USERCMD = (1 << 1), |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 153 | }; |
| 154 | |
| 155 | static inline struct nvme_request *nvme_req(struct request *req) |
| 156 | { |
| 157 | return blk_mq_rq_to_pdu(req); |
| 158 | } |
| 159 | |
Keith Busch | 5d87eb9 | 2018-06-29 16:50:01 -0600 | [diff] [blame] | 160 | static inline u16 nvme_req_qid(struct request *req) |
| 161 | { |
| 162 | if (!req->rq_disk) |
| 163 | return 0; |
| 164 | return blk_mq_unique_tag_to_hwq(blk_mq_unique_tag(req)) + 1; |
| 165 | } |
| 166 | |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 167 | /* The below value is the specific amount of delay needed before checking |
| 168 | * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the |
| 169 | * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was |
| 170 | * found empirically. |
| 171 | */ |
Jeff Lien | 8c97eec | 2017-11-21 10:44:37 -0600 | [diff] [blame] | 172 | #define NVME_QUIRK_DELAY_AMOUNT 2300 |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 173 | |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 174 | enum nvme_ctrl_state { |
| 175 | NVME_CTRL_NEW, |
| 176 | NVME_CTRL_LIVE, |
| 177 | NVME_CTRL_RESETTING, |
Max Gurtovoy | ad6a0a5 | 2018-01-31 18:31:24 +0200 | [diff] [blame] | 178 | NVME_CTRL_CONNECTING, |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 179 | NVME_CTRL_DELETING, |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 180 | NVME_CTRL_DEAD, |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 181 | }; |
| 182 | |
Akinobu Mita | a364645 | 2019-06-20 08:49:02 +0200 | [diff] [blame] | 183 | struct nvme_fault_inject { |
| 184 | #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS |
| 185 | struct fault_attr attr; |
| 186 | struct dentry *parent; |
| 187 | bool dont_retry; /* DNR, do not retry */ |
| 188 | u16 status; /* status code */ |
| 189 | #endif |
| 190 | }; |
| 191 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 192 | struct nvme_ctrl { |
Sagi Grimberg | 6e3ca03e | 2018-11-02 10:28:15 -0700 | [diff] [blame] | 193 | bool comp_seen; |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 194 | enum nvme_ctrl_state state; |
Andy Lutomirski | bd4da3a | 2017-02-22 13:32:36 -0700 | [diff] [blame] | 195 | bool identified; |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 196 | spinlock_t lock; |
Keith Busch | e7ad43c | 2019-01-28 09:46:07 -0700 | [diff] [blame] | 197 | struct mutex scan_lock; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 198 | const struct nvme_ctrl_ops *ops; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 199 | struct request_queue *admin_q; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 200 | struct request_queue *connect_q; |
Sagi Grimberg | e7832cb | 2019-08-02 19:33:59 -0700 | [diff] [blame] | 201 | struct request_queue *fabrics_q; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 202 | struct device *dev; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 203 | int instance; |
Hannes Reinecke | 103e515 | 2018-11-16 09:22:29 +0100 | [diff] [blame] | 204 | int numa_node; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 205 | struct blk_mq_tag_set *tagset; |
Sagi Grimberg | 34b6c23 | 2017-07-10 09:22:29 +0300 | [diff] [blame] | 206 | struct blk_mq_tag_set *admin_tagset; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 207 | struct list_head namespaces; |
Jianchao Wang | 765cc031 | 2018-02-12 20:54:46 +0800 | [diff] [blame] | 208 | struct rw_semaphore namespaces_rwsem; |
Christoph Hellwig | d22524a | 2017-10-18 13:25:42 +0200 | [diff] [blame] | 209 | struct device ctrl_device; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 210 | struct device *device; /* char device */ |
Christoph Hellwig | a6a5149 | 2017-10-18 16:59:25 +0200 | [diff] [blame] | 211 | struct cdev cdev; |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 212 | struct work_struct reset_work; |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 213 | struct work_struct delete_work; |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 214 | wait_queue_head_t state_wq; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 215 | |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 216 | struct nvme_subsystem *subsys; |
| 217 | struct list_head subsys_entry; |
| 218 | |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 219 | struct opal_dev *opal_dev; |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 220 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 221 | char name[12]; |
Christoph Hellwig | 76e3914 | 2016-04-16 14:57:58 -0400 | [diff] [blame] | 222 | u16 cntlid; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 223 | |
| 224 | u32 ctrl_config; |
Arnav Dawn | b6dccf7 | 2017-07-12 16:10:40 +0530 | [diff] [blame] | 225 | u16 mtfa; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 226 | u32 queue_count; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 227 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 228 | u64 cap; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 229 | u32 page_size; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 230 | u32 max_hw_sectors; |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 231 | u32 max_segments; |
Keith Busch | 49cd84b | 2018-11-27 09:40:57 -0700 | [diff] [blame] | 232 | u16 crdt[3]; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 233 | u16 oncs; |
Scott Bauer | 8a9ae52 | 2017-02-17 13:59:40 +0100 | [diff] [blame] | 234 | u16 oacs; |
Jens Axboe | f5d1184 | 2017-06-27 12:03:06 -0600 | [diff] [blame] | 235 | u16 nssa; |
| 236 | u16 nr_streams; |
Keith Busch | f968688 | 2019-09-26 12:44:39 +0900 | [diff] [blame] | 237 | u16 sqsize; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 238 | u32 max_namespaces; |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 239 | atomic_t abort_limit; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 240 | u8 vwc; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 241 | u32 vs; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 242 | u32 sgls; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 243 | u16 kas; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 244 | u8 npss; |
| 245 | u8 apsta; |
Guenter Roeck | 400b6a7 | 2019-11-06 06:35:18 -0800 | [diff] [blame] | 246 | u16 wctemp; |
| 247 | u16 cctemp; |
Hannes Reinecke | c0561f8 | 2018-05-22 11:09:55 +0200 | [diff] [blame] | 248 | u32 oaes; |
Keith Busch | e3d7874 | 2017-11-07 15:13:14 -0700 | [diff] [blame] | 249 | u32 aen_result; |
Sagi Grimberg | 3e53ba3 | 2018-11-02 10:28:14 -0700 | [diff] [blame] | 250 | u32 ctratt; |
Martin K. Petersen | 07fbd32 | 2017-08-25 19:14:50 -0400 | [diff] [blame] | 251 | unsigned int shutdown_timeout; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 252 | unsigned int kato; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 253 | bool subsystem; |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 254 | unsigned long quirks; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 255 | struct nvme_id_power_state psd[32]; |
Keith Busch | 84fef62 | 2017-11-07 10:28:32 -0700 | [diff] [blame] | 256 | struct nvme_effects_log *effects; |
Christoph Hellwig | 5955be2 | 2016-04-26 13:51:59 +0200 | [diff] [blame] | 257 | struct work_struct scan_work; |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 258 | struct work_struct async_event_work; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 259 | struct delayed_work ka_work; |
Roland Dreier | 0a34e46 | 2018-01-11 13:38:15 -0800 | [diff] [blame] | 260 | struct nvme_command ka_cmd; |
Arnav Dawn | b6dccf7 | 2017-07-12 16:10:40 +0530 | [diff] [blame] | 261 | struct work_struct fw_act_work; |
Christoph Hellwig | 30d9096 | 2018-05-25 18:17:41 +0200 | [diff] [blame] | 262 | unsigned long events; |
Israel Rukshin | ce15181 | 2020-03-24 17:29:43 +0200 | [diff] [blame] | 263 | bool created; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 264 | |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 265 | #ifdef CONFIG_NVME_MULTIPATH |
| 266 | /* asymmetric namespace access: */ |
| 267 | u8 anacap; |
| 268 | u8 anatt; |
| 269 | u32 anagrpmax; |
| 270 | u32 nanagrpid; |
| 271 | struct mutex ana_lock; |
| 272 | struct nvme_ana_rsp_hdr *ana_log_buf; |
| 273 | size_t ana_log_size; |
| 274 | struct timer_list anatt_timer; |
| 275 | struct work_struct ana_work; |
| 276 | #endif |
| 277 | |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 278 | /* Power saving configuration */ |
| 279 | u64 ps_max_latency_us; |
Kai-Heng Feng | 76a5af8 | 2017-06-26 16:39:54 -0400 | [diff] [blame] | 280 | bool apst_enabled; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 281 | |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 282 | /* PCIe only: */ |
Christoph Hellwig | fe6d53c | 2017-05-12 17:16:10 +0200 | [diff] [blame] | 283 | u32 hmpre; |
| 284 | u32 hmmin; |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 285 | u32 hmminds; |
| 286 | u16 hmmaxd; |
Christoph Hellwig | fe6d53c | 2017-05-12 17:16:10 +0200 | [diff] [blame] | 287 | |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 288 | /* Fabrics only */ |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 289 | u32 ioccsz; |
| 290 | u32 iorcsz; |
| 291 | u16 icdoff; |
| 292 | u16 maxcmd; |
Sagi Grimberg | fdf9dfa | 2017-05-04 13:33:15 +0300 | [diff] [blame] | 293 | int nr_reconnects; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 294 | struct nvmf_ctrl_options *opts; |
Jens Axboe | cb5b726 | 2018-12-12 09:18:11 -0700 | [diff] [blame] | 295 | |
| 296 | struct page *discard_page; |
| 297 | unsigned long discard_page_busy; |
Akinobu Mita | f79d5fd | 2019-06-09 23:17:01 +0900 | [diff] [blame] | 298 | |
| 299 | struct nvme_fault_inject fault_inject; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 300 | }; |
| 301 | |
Hannes Reinecke | 75c10e7 | 2019-02-18 11:43:26 +0100 | [diff] [blame] | 302 | enum nvme_iopolicy { |
| 303 | NVME_IOPOLICY_NUMA, |
| 304 | NVME_IOPOLICY_RR, |
| 305 | }; |
| 306 | |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 307 | struct nvme_subsystem { |
| 308 | int instance; |
| 309 | struct device dev; |
| 310 | /* |
| 311 | * Because we unregister the device on the last put we need |
| 312 | * a separate refcount. |
| 313 | */ |
| 314 | struct kref ref; |
| 315 | struct list_head entry; |
| 316 | struct mutex lock; |
| 317 | struct list_head ctrls; |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 318 | struct list_head nsheads; |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 319 | char subnqn[NVMF_NQN_SIZE]; |
| 320 | char serial[20]; |
| 321 | char model[40]; |
| 322 | char firmware_rev[8]; |
| 323 | u8 cmic; |
| 324 | u16 vendor_id; |
Bart Van Assche | 81adb86 | 2019-06-28 09:53:31 -0700 | [diff] [blame] | 325 | u16 awupf; /* 0's based awupf value. */ |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 326 | struct ida ns_ida; |
Hannes Reinecke | 75c10e7 | 2019-02-18 11:43:26 +0100 | [diff] [blame] | 327 | #ifdef CONFIG_NVME_MULTIPATH |
| 328 | enum nvme_iopolicy iopolicy; |
| 329 | #endif |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 330 | }; |
| 331 | |
Christoph Hellwig | 002fab0 | 2017-11-09 13:50:16 +0100 | [diff] [blame] | 332 | /* |
| 333 | * Container structure for uniqueue namespace identifiers. |
| 334 | */ |
| 335 | struct nvme_ns_ids { |
| 336 | u8 eui64[8]; |
| 337 | u8 nguid[16]; |
| 338 | uuid_t uuid; |
| 339 | }; |
| 340 | |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 341 | /* |
| 342 | * Anchor structure for namespaces. There is one for each namespace in a |
| 343 | * NVMe subsystem that any of our controllers can see, and the namespace |
| 344 | * structure for each controller is chained of it. For private namespaces |
| 345 | * there is a 1:1 relation to our namespace structures, that is ->list |
| 346 | * only ever has a single entry for private namespaces. |
| 347 | */ |
| 348 | struct nvme_ns_head { |
| 349 | struct list_head list; |
| 350 | struct srcu_struct srcu; |
| 351 | struct nvme_subsystem *subsys; |
| 352 | unsigned ns_id; |
| 353 | struct nvme_ns_ids ids; |
| 354 | struct list_head entry; |
| 355 | struct kref ref; |
Keith Busch | 0c284db | 2020-04-09 09:09:02 -0700 | [diff] [blame] | 356 | bool shared; |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 357 | int instance; |
Christoph Hellwig | f333444 | 2018-09-11 09:51:29 +0200 | [diff] [blame] | 358 | #ifdef CONFIG_NVME_MULTIPATH |
| 359 | struct gendisk *disk; |
| 360 | struct bio_list requeue_list; |
| 361 | spinlock_t requeue_lock; |
| 362 | struct work_struct requeue_work; |
| 363 | struct mutex lock; |
| 364 | struct nvme_ns __rcu *current_path[]; |
| 365 | #endif |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 366 | }; |
| 367 | |
Max Gurtovoy | ffc89b1 | 2020-05-19 17:05:49 +0300 | [diff] [blame] | 368 | enum nvme_ns_features { |
| 369 | NVME_NS_EXT_LBAS = 1 << 0, /* support extended LBA format */ |
Max Gurtovoy | b29f848 | 2020-05-19 17:05:50 +0300 | [diff] [blame] | 370 | NVME_NS_METADATA_SUPPORTED = 1 << 1, /* support getting generated md */ |
Max Gurtovoy | ffc89b1 | 2020-05-19 17:05:49 +0300 | [diff] [blame] | 371 | }; |
| 372 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 373 | struct nvme_ns { |
| 374 | struct list_head list; |
| 375 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 376 | struct nvme_ctrl *ctrl; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 377 | struct request_queue *queue; |
| 378 | struct gendisk *disk; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 379 | #ifdef CONFIG_NVME_MULTIPATH |
| 380 | enum nvme_ana_state ana_state; |
| 381 | u32 ana_grpid; |
| 382 | #endif |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 383 | struct list_head siblings; |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 384 | struct nvm_dev *ndev; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 385 | struct kref kref; |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 386 | struct nvme_ns_head *head; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 387 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 388 | int lba_shift; |
| 389 | u16 ms; |
Jens Axboe | f5d1184 | 2017-06-27 12:03:06 -0600 | [diff] [blame] | 390 | u16 sgs; |
| 391 | u32 sws; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 392 | u8 pi_type; |
Max Gurtovoy | ffc89b1 | 2020-05-19 17:05:49 +0300 | [diff] [blame] | 393 | unsigned long features; |
Keith Busch | 646017a | 2016-02-24 09:15:54 -0700 | [diff] [blame] | 394 | unsigned long flags; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 395 | #define NVME_NS_REMOVING 0 |
| 396 | #define NVME_NS_DEAD 1 |
| 397 | #define NVME_NS_ANA_PENDING 2 |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 398 | |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 399 | struct nvme_fault_inject fault_inject; |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 400 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 401 | }; |
| 402 | |
James Smart | 4d2ce68 | 2020-05-19 17:05:51 +0300 | [diff] [blame^] | 403 | /* NVMe ns supports metadata actions by the controller (generate/strip) */ |
| 404 | static inline bool nvme_ns_has_pi(struct nvme_ns *ns) |
| 405 | { |
| 406 | return ns->pi_type && ns->ms == sizeof(struct t10_pi_tuple); |
| 407 | } |
| 408 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 409 | struct nvme_ctrl_ops { |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 410 | const char *name; |
Sagi Grimberg | e439bb1 | 2016-02-10 10:03:29 -0800 | [diff] [blame] | 411 | struct module *module; |
Christoph Hellwig | d3d5b87 | 2017-05-20 15:14:44 +0200 | [diff] [blame] | 412 | unsigned int flags; |
| 413 | #define NVME_F_FABRICS (1 << 0) |
Christoph Hellwig | c81bfba | 2017-05-20 15:14:45 +0200 | [diff] [blame] | 414 | #define NVME_F_METADATA_SUPPORTED (1 << 1) |
Logan Gunthorpe | e0596ab | 2018-10-04 15:27:44 -0600 | [diff] [blame] | 415 | #define NVME_F_PCI_P2PDMA (1 << 2) |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 416 | int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 417 | int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val); |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 418 | int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 419 | void (*free_ctrl)(struct nvme_ctrl *ctrl); |
Keith Busch | ad22c35 | 2017-11-07 15:13:12 -0700 | [diff] [blame] | 420 | void (*submit_async_event)(struct nvme_ctrl *ctrl); |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 421 | void (*delete_ctrl)(struct nvme_ctrl *ctrl); |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 422 | int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 423 | }; |
| 424 | |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 425 | #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS |
Akinobu Mita | a364645 | 2019-06-20 08:49:02 +0200 | [diff] [blame] | 426 | void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj, |
| 427 | const char *dev_name); |
| 428 | void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inject); |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 429 | void nvme_should_fail(struct request *req); |
| 430 | #else |
Akinobu Mita | a364645 | 2019-06-20 08:49:02 +0200 | [diff] [blame] | 431 | static inline void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj, |
| 432 | const char *dev_name) |
| 433 | { |
| 434 | } |
| 435 | static inline void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inj) |
| 436 | { |
| 437 | } |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 438 | static inline void nvme_should_fail(struct request *req) {} |
| 439 | #endif |
| 440 | |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 441 | static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl) |
| 442 | { |
| 443 | if (!ctrl->subsystem) |
| 444 | return -ENOTTY; |
| 445 | return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65); |
| 446 | } |
| 447 | |
Damien Le Moal | 314d48d | 2019-10-21 12:40:03 +0900 | [diff] [blame] | 448 | /* |
| 449 | * Convert a 512B sector number to a device logical block number. |
| 450 | */ |
| 451 | static inline u64 nvme_sect_to_lba(struct nvme_ns *ns, sector_t sector) |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 452 | { |
Damien Le Moal | 314d48d | 2019-10-21 12:40:03 +0900 | [diff] [blame] | 453 | return sector >> (ns->lba_shift - SECTOR_SHIFT); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 454 | } |
| 455 | |
Damien Le Moal | e08f2ae | 2019-10-21 12:40:04 +0900 | [diff] [blame] | 456 | /* |
| 457 | * Convert a device logical block number to a 512B sector number. |
| 458 | */ |
| 459 | static inline sector_t nvme_lba_to_sect(struct nvme_ns *ns, u64 lba) |
| 460 | { |
| 461 | return lba << (ns->lba_shift - SECTOR_SHIFT); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 462 | } |
| 463 | |
Keith Busch | 71fb90e | 2020-04-03 09:24:01 -0700 | [diff] [blame] | 464 | /* |
| 465 | * Convert byte length to nvme's 0-based num dwords |
| 466 | */ |
| 467 | static inline u32 nvme_bytes_to_numd(size_t len) |
| 468 | { |
| 469 | return (len >> 2) - 1; |
| 470 | } |
| 471 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 472 | static inline void nvme_end_request(struct request *req, __le16 status, |
| 473 | union nvme_result result) |
Christoph Hellwig | 15a190f7 | 2015-10-16 07:58:39 +0200 | [diff] [blame] | 474 | { |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 475 | struct nvme_request *rq = nvme_req(req); |
| 476 | |
| 477 | rq->status = le16_to_cpu(status) >> 1; |
| 478 | rq->result = result; |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 479 | /* inject error when permitted by fault injection framework */ |
| 480 | nvme_should_fail(req); |
Christoph Hellwig | 08e0029 | 2017-04-20 16:03:09 +0200 | [diff] [blame] | 481 | blk_mq_complete_request(req); |
Christoph Hellwig | 15a190f7 | 2015-10-16 07:58:39 +0200 | [diff] [blame] | 482 | } |
| 483 | |
Christoph Hellwig | d22524a | 2017-10-18 13:25:42 +0200 | [diff] [blame] | 484 | static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl) |
| 485 | { |
| 486 | get_device(ctrl->device); |
| 487 | } |
| 488 | |
| 489 | static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl) |
| 490 | { |
| 491 | put_device(ctrl->device); |
| 492 | } |
| 493 | |
Israel Rukshin | 58a8df6 | 2019-10-13 19:57:31 +0300 | [diff] [blame] | 494 | static inline bool nvme_is_aen_req(u16 qid, __u16 command_id) |
| 495 | { |
| 496 | return !qid && command_id >= NVME_AQ_BLK_MQ_DEPTH; |
| 497 | } |
| 498 | |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 499 | void nvme_complete_rq(struct request *req); |
Jens Axboe | 7baa857 | 2018-11-08 10:24:07 -0700 | [diff] [blame] | 500 | bool nvme_cancel_request(struct request *req, void *data, bool reserved); |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 501 | bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl, |
| 502 | enum nvme_ctrl_state new_state); |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 503 | bool nvme_wait_reset(struct nvme_ctrl *ctrl); |
Sagi Grimberg | b5b0504 | 2019-07-22 17:06:54 -0700 | [diff] [blame] | 504 | int nvme_disable_ctrl(struct nvme_ctrl *ctrl); |
Sagi Grimberg | c0f2f45 | 2019-07-22 17:06:53 -0700 | [diff] [blame] | 505 | int nvme_enable_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 506 | int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 507 | int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev, |
| 508 | const struct nvme_ctrl_ops *ops, unsigned long quirks); |
Keith Busch | 53029b0 | 2015-11-28 15:41:02 +0100 | [diff] [blame] | 509 | void nvme_uninit_ctrl(struct nvme_ctrl *ctrl); |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 510 | void nvme_start_ctrl(struct nvme_ctrl *ctrl); |
| 511 | void nvme_stop_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 512 | int nvme_init_identify(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 513 | |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 514 | void nvme_remove_namespaces(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 515 | |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 516 | int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len, |
| 517 | bool send); |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 518 | |
Christoph Hellwig | 7bf5853 | 2016-11-10 07:32:34 -0800 | [diff] [blame] | 519 | void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status, |
Christoph Hellwig | 287a63e | 2018-05-17 18:31:46 +0200 | [diff] [blame] | 520 | volatile union nvme_result *res); |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 521 | |
Keith Busch | 2564626 | 2016-01-04 09:10:57 -0700 | [diff] [blame] | 522 | void nvme_stop_queues(struct nvme_ctrl *ctrl); |
| 523 | void nvme_start_queues(struct nvme_ctrl *ctrl); |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 524 | void nvme_kill_queues(struct nvme_ctrl *ctrl); |
Keith Busch | d6135c3a | 2019-05-14 14:46:09 -0600 | [diff] [blame] | 525 | void nvme_sync_queues(struct nvme_ctrl *ctrl); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 526 | void nvme_unfreeze(struct nvme_ctrl *ctrl); |
| 527 | void nvme_wait_freeze(struct nvme_ctrl *ctrl); |
| 528 | void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout); |
| 529 | void nvme_start_freeze(struct nvme_ctrl *ctrl); |
Sagi Grimberg | 363c9aa | 2015-12-24 15:26:59 +0100 | [diff] [blame] | 530 | |
Christoph Hellwig | eb71f43 | 2016-06-13 16:45:23 +0200 | [diff] [blame] | 531 | #define NVME_QID_ANY -1 |
Christoph Hellwig | 4160982 | 2015-11-20 09:00:02 +0100 | [diff] [blame] | 532 | struct request *nvme_alloc_request(struct request_queue *q, |
Bart Van Assche | 9a95e4e | 2017-11-09 10:49:59 -0800 | [diff] [blame] | 533 | struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid); |
Max Gurtovoy | f7f1fc3 | 2018-07-30 00:15:33 +0300 | [diff] [blame] | 534 | void nvme_cleanup_cmd(struct request *req); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 535 | blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req, |
Ming Lin | 8093f7c | 2016-04-12 13:10:14 -0600 | [diff] [blame] | 536 | struct nvme_command *cmd); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 537 | int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd, |
| 538 | void *buf, unsigned bufflen); |
| 539 | int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd, |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 540 | union nvme_result *result, void *buffer, unsigned bufflen, |
Bart Van Assche | 9a95e4e | 2017-11-09 10:49:59 -0800 | [diff] [blame] | 541 | unsigned timeout, int qid, int at_head, |
Sagi Grimberg | 6287b51 | 2018-12-14 11:06:07 -0800 | [diff] [blame] | 542 | blk_mq_req_flags_t flags, bool poll); |
Keith Busch | 1a87ee6 | 2019-05-27 01:29:01 +0900 | [diff] [blame] | 543 | int nvme_set_features(struct nvme_ctrl *dev, unsigned int fid, |
| 544 | unsigned int dword11, void *buffer, size_t buflen, |
| 545 | u32 *result); |
| 546 | int nvme_get_features(struct nvme_ctrl *dev, unsigned int fid, |
| 547 | unsigned int dword11, void *buffer, size_t buflen, |
| 548 | u32 *result); |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 549 | int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count); |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 550 | void nvme_stop_keep_alive(struct nvme_ctrl *ctrl); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 551 | int nvme_reset_ctrl(struct nvme_ctrl *ctrl); |
Sagi Grimberg | 79c48cc | 2018-01-14 12:39:00 +0200 | [diff] [blame] | 552 | int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl); |
Keith Busch | c1ac9a4b | 2019-09-04 10:06:11 -0600 | [diff] [blame] | 553 | int nvme_try_sched_reset(struct nvme_ctrl *ctrl); |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 554 | int nvme_delete_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 555 | |
Christoph Hellwig | 0e98719 | 2018-06-06 14:39:00 +0200 | [diff] [blame] | 556 | int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp, |
| 557 | void *log, size_t size, u64 offset); |
Matias Bjørling | d558fb5 | 2018-03-21 20:27:07 +0100 | [diff] [blame] | 558 | |
Hannes Reinecke | 33b14f67 | 2018-09-28 08:17:20 +0200 | [diff] [blame] | 559 | extern const struct attribute_group *nvme_ns_id_attr_groups[]; |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 560 | extern const struct block_device_operations nvme_ns_head_ops; |
| 561 | |
| 562 | #ifdef CONFIG_NVME_MULTIPATH |
Marta Rybczynska | 66b20ac | 2019-07-23 07:41:20 +0200 | [diff] [blame] | 563 | static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl) |
| 564 | { |
| 565 | return ctrl->ana_log_buf != NULL; |
| 566 | } |
| 567 | |
Sagi Grimberg | b9156da | 2019-07-31 11:00:26 -0700 | [diff] [blame] | 568 | void nvme_mpath_unfreeze(struct nvme_subsystem *subsys); |
| 569 | void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys); |
| 570 | void nvme_mpath_start_freeze(struct nvme_subsystem *subsys); |
Keith Busch | a785dbc | 2018-04-26 14:22:41 -0600 | [diff] [blame] | 571 | void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns, |
| 572 | struct nvme_ctrl *ctrl, int *flags); |
John Meneghini | 764e933 | 2020-02-20 10:05:38 +0900 | [diff] [blame] | 573 | bool nvme_failover_req(struct request *req); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 574 | void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl); |
| 575 | int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head); |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 576 | void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 577 | void nvme_mpath_remove_disk(struct nvme_ns_head *head); |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 578 | int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id); |
| 579 | void nvme_mpath_uninit(struct nvme_ctrl *ctrl); |
| 580 | void nvme_mpath_stop(struct nvme_ctrl *ctrl); |
Sagi Grimberg | 0157ec8 | 2019-07-25 11:56:57 -0700 | [diff] [blame] | 581 | bool nvme_mpath_clear_current_path(struct nvme_ns *ns); |
| 582 | void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 583 | struct nvme_ns *nvme_find_path(struct nvme_ns_head *head); |
Sagi Grimberg | 479a322 | 2017-12-21 15:07:27 +0200 | [diff] [blame] | 584 | |
| 585 | static inline void nvme_mpath_check_last_path(struct nvme_ns *ns) |
| 586 | { |
| 587 | struct nvme_ns_head *head = ns->head; |
| 588 | |
| 589 | if (head->disk && list_empty(&head->list)) |
| 590 | kblockd_schedule_work(&head->requeue_work); |
| 591 | } |
| 592 | |
Hannes Reinecke | 35fe0d1 | 2019-07-24 15:47:55 +0200 | [diff] [blame] | 593 | static inline void nvme_trace_bio_complete(struct request *req, |
| 594 | blk_status_t status) |
| 595 | { |
| 596 | struct nvme_ns *ns = req->q->queuedata; |
| 597 | |
| 598 | if (req->cmd_flags & REQ_NVME_MPATH) |
| 599 | trace_block_bio_complete(ns->head->disk->queue, |
| 600 | req->bio, status); |
| 601 | } |
| 602 | |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 603 | extern struct device_attribute dev_attr_ana_grpid; |
| 604 | extern struct device_attribute dev_attr_ana_state; |
Hannes Reinecke | 75c10e7 | 2019-02-18 11:43:26 +0100 | [diff] [blame] | 605 | extern struct device_attribute subsys_attr_iopolicy; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 606 | |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 607 | #else |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 608 | static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl) |
| 609 | { |
| 610 | return false; |
| 611 | } |
Keith Busch | a785dbc | 2018-04-26 14:22:41 -0600 | [diff] [blame] | 612 | /* |
| 613 | * Without the multipath code enabled, multiple controller per subsystems are |
| 614 | * visible as devices and thus we cannot use the subsystem instance. |
| 615 | */ |
| 616 | static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns, |
| 617 | struct nvme_ctrl *ctrl, int *flags) |
| 618 | { |
| 619 | sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance); |
| 620 | } |
| 621 | |
John Meneghini | 764e933 | 2020-02-20 10:05:38 +0900 | [diff] [blame] | 622 | static inline bool nvme_failover_req(struct request *req) |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 623 | { |
John Meneghini | 764e933 | 2020-02-20 10:05:38 +0900 | [diff] [blame] | 624 | return false; |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 625 | } |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 626 | static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl) |
| 627 | { |
| 628 | } |
| 629 | static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl, |
| 630 | struct nvme_ns_head *head) |
| 631 | { |
| 632 | return 0; |
| 633 | } |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 634 | static inline void nvme_mpath_add_disk(struct nvme_ns *ns, |
| 635 | struct nvme_id_ns *id) |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 636 | { |
| 637 | } |
| 638 | static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head) |
| 639 | { |
| 640 | } |
Sagi Grimberg | 0157ec8 | 2019-07-25 11:56:57 -0700 | [diff] [blame] | 641 | static inline bool nvme_mpath_clear_current_path(struct nvme_ns *ns) |
| 642 | { |
| 643 | return false; |
| 644 | } |
| 645 | static inline void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl) |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 646 | { |
| 647 | } |
Sagi Grimberg | 479a322 | 2017-12-21 15:07:27 +0200 | [diff] [blame] | 648 | static inline void nvme_mpath_check_last_path(struct nvme_ns *ns) |
| 649 | { |
| 650 | } |
Hannes Reinecke | 35fe0d1 | 2019-07-24 15:47:55 +0200 | [diff] [blame] | 651 | static inline void nvme_trace_bio_complete(struct request *req, |
| 652 | blk_status_t status) |
| 653 | { |
| 654 | } |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 655 | static inline int nvme_mpath_init(struct nvme_ctrl *ctrl, |
| 656 | struct nvme_id_ctrl *id) |
| 657 | { |
Christoph Hellwig | 14a1336 | 2018-11-20 16:57:54 +0100 | [diff] [blame] | 658 | if (ctrl->subsys->cmic & (1 << 3)) |
| 659 | dev_warn(ctrl->device, |
| 660 | "Please enable CONFIG_NVME_MULTIPATH for full support of multi-port devices.\n"); |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 661 | return 0; |
| 662 | } |
| 663 | static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl) |
| 664 | { |
| 665 | } |
| 666 | static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl) |
| 667 | { |
| 668 | } |
Sagi Grimberg | b9156da | 2019-07-31 11:00:26 -0700 | [diff] [blame] | 669 | static inline void nvme_mpath_unfreeze(struct nvme_subsystem *subsys) |
| 670 | { |
| 671 | } |
| 672 | static inline void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys) |
| 673 | { |
| 674 | } |
| 675 | static inline void nvme_mpath_start_freeze(struct nvme_subsystem *subsys) |
| 676 | { |
| 677 | } |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 678 | #endif /* CONFIG_NVME_MULTIPATH */ |
| 679 | |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 680 | #ifdef CONFIG_NVM |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 681 | int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node); |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 682 | void nvme_nvm_unregister(struct nvme_ns *ns); |
Hannes Reinecke | 33b14f67 | 2018-09-28 08:17:20 +0200 | [diff] [blame] | 683 | extern const struct attribute_group nvme_nvm_attr_group; |
Matias Bjørling | 84d4add | 2017-01-31 13:17:16 +0100 | [diff] [blame] | 684 | int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg); |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 685 | #else |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 686 | static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 687 | int node) |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 688 | { |
| 689 | return 0; |
| 690 | } |
| 691 | |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 692 | static inline void nvme_nvm_unregister(struct nvme_ns *ns) {}; |
Matias Bjørling | 84d4add | 2017-01-31 13:17:16 +0100 | [diff] [blame] | 693 | static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, |
| 694 | unsigned long arg) |
| 695 | { |
| 696 | return -ENOTTY; |
| 697 | } |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 698 | #endif /* CONFIG_NVM */ |
| 699 | |
Simon A. F. Lund | 40267ef | 2016-09-16 14:25:08 +0200 | [diff] [blame] | 700 | static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev) |
| 701 | { |
| 702 | return dev_to_disk(dev)->private_data; |
| 703 | } |
Matias Bjørling | ca06408 | 2015-10-29 17:57:29 +0900 | [diff] [blame] | 704 | |
Guenter Roeck | 400b6a7 | 2019-11-06 06:35:18 -0800 | [diff] [blame] | 705 | #ifdef CONFIG_NVME_HWMON |
| 706 | void nvme_hwmon_init(struct nvme_ctrl *ctrl); |
| 707 | #else |
| 708 | static inline void nvme_hwmon_init(struct nvme_ctrl *ctrl) { } |
| 709 | #endif |
| 710 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 711 | #endif /* _NVME_H */ |