blob: c83ff69338d834d7150502961bf13479bfc46c13 [file] [log] [blame]
Christoph Hellwigbc50ad72019-02-18 09:36:29 +01001/* SPDX-License-Identifier: GPL-2.0 */
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02002/*
3 * Copyright (c) 2011-2014, Intel Corporation.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02004 */
5
6#ifndef _NVME_H
7#define _NVME_H
8
9#include <linux/nvme.h>
Christoph Hellwiga6a51492017-10-18 16:59:25 +020010#include <linux/cdev.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020011#include <linux/pci.h>
12#include <linux/kref.h>
13#include <linux/blk-mq.h>
Matias Bjørlingb0b4e092016-09-16 14:25:07 +020014#include <linux/lightnvm.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070015#include <linux/sed-opal.h>
Thomas Taib9e03852018-02-08 13:38:29 -050016#include <linux/fault-inject.h>
Johannes Thumshirn978628e2018-05-17 13:52:50 +020017#include <linux/rcupdate.h>
Keith Buschc1ac9a4b2019-09-04 10:06:11 -060018#include <linux/wait.h>
James Smart4d2ce682020-05-19 17:05:51 +030019#include <linux/t10-pi.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020020
Hannes Reinecke35fe0d12019-07-24 15:47:55 +020021#include <trace/events/block.h>
22
Marc Olson8ae4e442017-09-06 17:23:56 -070023extern unsigned int nvme_io_timeout;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020024#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
25
Marc Olson8ae4e442017-09-06 17:23:56 -070026extern unsigned int admin_timeout;
Christoph Hellwig21d34712015-11-26 09:08:36 +010027#define ADMIN_TIMEOUT (admin_timeout * HZ)
28
Sagi Grimberg038bd4c2016-06-13 16:45:28 +020029#define NVME_DEFAULT_KATO 5
30#define NVME_KATO_GRACE 10
31
Israel Rukshin38e18002019-11-24 18:38:30 +020032#ifdef CONFIG_ARCH_NO_SG_CHAIN
33#define NVME_INLINE_SG_CNT 0
34#else
35#define NVME_INLINE_SG_CNT 2
36#endif
37
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020038extern struct workqueue_struct *nvme_wq;
Roy Shtermanb227c592018-01-14 12:39:02 +020039extern struct workqueue_struct *nvme_reset_wq;
40extern struct workqueue_struct *nvme_delete_wq;
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020041
Matias Bjørlingca064082015-10-29 17:57:29 +090042enum {
43 NVME_NS_LBA = 0,
44 NVME_NS_LIGHTNVM = 1,
45};
46
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020047/*
Christoph Hellwig106198e2015-11-26 10:07:41 +010048 * List of workarounds for devices that required behavior not specified in
49 * the standard.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020050 */
Christoph Hellwig106198e2015-11-26 10:07:41 +010051enum nvme_quirks {
52 /*
53 * Prefers I/O aligned to a stripe size specified in a vendor
54 * specific Identify field.
55 */
56 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
Keith Busch540c8012015-10-22 15:45:06 -060057
58 /*
59 * The controller doesn't handle Identify value others than 0 or 1
60 * correctly.
61 */
62 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
Keith Busch08095e72016-03-04 13:15:17 -070063
64 /*
Christoph Hellwige850fd12017-04-05 19:21:13 +020065 * The controller deterministically returns O's on reads to
66 * logical blocks that deallocate was called on.
Keith Busch08095e72016-03-04 13:15:17 -070067 */
Christoph Hellwige850fd12017-04-05 19:21:13 +020068 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -030069
70 /*
71 * The controller needs a delay before starts checking the device
72 * readiness, which is done by reading the NVME_CSTS_RDY bit.
73 */
74 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
Andy Lutomirskic5552fd2017-02-07 10:08:45 -080075
76 /*
77 * APST should not be used.
78 */
79 NVME_QUIRK_NO_APST = (1 << 4),
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070080
81 /*
82 * The deepest sleep state should not be used.
83 */
84 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
Christoph Hellwig608cc4b2017-09-06 11:45:24 +020085
86 /*
87 * Supports the LighNVM command set if indicated in vs[1].
88 */
89 NVME_QUIRK_LIGHTNVM = (1 << 6),
Jens Axboe9abd68e2018-05-08 10:25:15 -060090
91 /*
92 * Set MEDIUM priority on SQ creation
93 */
94 NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7),
James Dingwall62993582019-01-08 10:20:51 -070095
96 /*
97 * Ignore device provided subnqn.
98 */
99 NVME_QUIRK_IGNORE_DEV_SUBNQN = (1 << 8),
Christoph Hellwig7b210e42019-03-13 18:55:05 +0100100
101 /*
102 * Broken Write Zeroes.
103 */
104 NVME_QUIRK_DISABLE_WRITE_ZEROES = (1 << 9),
Mario Limonciellocb32de12019-08-16 15:16:19 -0500105
106 /*
107 * Force simple suspend/resume path.
108 */
109 NVME_QUIRK_SIMPLE_SUSPEND = (1 << 10),
Linus Torvalds7ad67ca2019-09-17 16:57:47 -0700110
111 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +1000112 * Use only one interrupt vector for all queues
113 */
Linus Torvalds7ad67ca2019-09-17 16:57:47 -0700114 NVME_QUIRK_SINGLE_VECTOR = (1 << 11),
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +1000115
116 /*
117 * Use non-standard 128 bytes SQEs.
118 */
Linus Torvalds7ad67ca2019-09-17 16:57:47 -0700119 NVME_QUIRK_128_BYTES_SQES = (1 << 12),
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +1000120
121 /*
122 * Prevent tag overlap between queues
123 */
Linus Torvalds7ad67ca2019-09-17 16:57:47 -0700124 NVME_QUIRK_SHARED_TAGS = (1 << 13),
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +0900125
126 /*
127 * Don't change the value of the temperature threshold feature
128 */
129 NVME_QUIRK_NO_TEMP_THRESH_CHANGE = (1 << 14),
Christoph Hellwig106198e2015-11-26 10:07:41 +0100130};
131
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800132/*
133 * Common request structure for NVMe passthrough. All drivers must have
134 * this structure as the first member of their request-private data.
135 */
136struct nvme_request {
137 struct nvme_command *cmd;
138 union nvme_result result;
Christoph Hellwig44e44b22017-04-05 19:18:11 +0200139 u8 retries;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200140 u8 flags;
141 u16 status;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600142 struct nvme_ctrl *ctrl;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200143};
144
Christoph Hellwig32acab32017-11-02 12:59:30 +0100145/*
146 * Mark a bio as coming in through the mpath node.
147 */
148#define REQ_NVME_MPATH REQ_DRV
149
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200150enum {
151 NVME_REQ_CANCELLED = (1 << 0),
James Smartbb06ec312018-04-12 09:16:15 -0600152 NVME_REQ_USERCMD = (1 << 1),
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800153};
154
155static inline struct nvme_request *nvme_req(struct request *req)
156{
157 return blk_mq_rq_to_pdu(req);
158}
159
Keith Busch5d87eb92018-06-29 16:50:01 -0600160static inline u16 nvme_req_qid(struct request *req)
161{
162 if (!req->rq_disk)
163 return 0;
164 return blk_mq_unique_tag_to_hwq(blk_mq_unique_tag(req)) + 1;
165}
166
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300167/* The below value is the specific amount of delay needed before checking
168 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
169 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
170 * found empirically.
171 */
Jeff Lien8c97eec2017-11-21 10:44:37 -0600172#define NVME_QUIRK_DELAY_AMOUNT 2300
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300173
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200174enum nvme_ctrl_state {
175 NVME_CTRL_NEW,
176 NVME_CTRL_LIVE,
177 NVME_CTRL_RESETTING,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +0200178 NVME_CTRL_CONNECTING,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200179 NVME_CTRL_DELETING,
Keith Busch0ff9d4e2016-05-12 08:37:14 -0600180 NVME_CTRL_DEAD,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200181};
182
Akinobu Mitaa3646452019-06-20 08:49:02 +0200183struct nvme_fault_inject {
184#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
185 struct fault_attr attr;
186 struct dentry *parent;
187 bool dont_retry; /* DNR, do not retry */
188 u16 status; /* status code */
189#endif
190};
191
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100192struct nvme_ctrl {
Sagi Grimberg6e3ca03e2018-11-02 10:28:15 -0700193 bool comp_seen;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200194 enum nvme_ctrl_state state;
Andy Lutomirskibd4da3a2017-02-22 13:32:36 -0700195 bool identified;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200196 spinlock_t lock;
Keith Busche7ad43c2019-01-28 09:46:07 -0700197 struct mutex scan_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100198 const struct nvme_ctrl_ops *ops;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200199 struct request_queue *admin_q;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200200 struct request_queue *connect_q;
Sagi Grimberge7832cb2019-08-02 19:33:59 -0700201 struct request_queue *fabrics_q;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200202 struct device *dev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200203 int instance;
Hannes Reinecke103e5152018-11-16 09:22:29 +0100204 int numa_node;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100205 struct blk_mq_tag_set *tagset;
Sagi Grimberg34b6c232017-07-10 09:22:29 +0300206 struct blk_mq_tag_set *admin_tagset;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100207 struct list_head namespaces;
Jianchao Wang765cc0312018-02-12 20:54:46 +0800208 struct rw_semaphore namespaces_rwsem;
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200209 struct device ctrl_device;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100210 struct device *device; /* char device */
Christoph Hellwiga6a51492017-10-18 16:59:25 +0200211 struct cdev cdev;
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200212 struct work_struct reset_work;
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200213 struct work_struct delete_work;
Keith Buschc1ac9a4b2019-09-04 10:06:11 -0600214 wait_queue_head_t state_wq;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100215
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100216 struct nvme_subsystem *subsys;
217 struct list_head subsys_entry;
218
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100219 struct opal_dev *opal_dev;
Scott Bauera98e58e52017-02-03 12:50:32 -0700220
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200221 char name[12];
Christoph Hellwig76e39142016-04-16 14:57:58 -0400222 u16 cntlid;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100223
224 u32 ctrl_config;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530225 u16 mtfa;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +0300226 u32 queue_count;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100227
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +0300228 u64 cap;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100229 u32 page_size;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200230 u32 max_hw_sectors;
Jens Axboe943e9422018-06-21 09:49:37 -0600231 u32 max_segments;
Keith Busch49cd84b2018-11-27 09:40:57 -0700232 u16 crdt[3];
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200233 u16 oncs;
Scott Bauer8a9ae522017-02-17 13:59:40 +0100234 u16 oacs;
Jens Axboef5d11842017-06-27 12:03:06 -0600235 u16 nssa;
236 u16 nr_streams;
Keith Buschf9686882019-09-26 12:44:39 +0900237 u16 sqsize;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200238 u32 max_namespaces;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100239 atomic_t abort_limit;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200240 u8 vwc;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100241 u32 vs;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200242 u32 sgls;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200243 u16 kas;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800244 u8 npss;
245 u8 apsta;
Guenter Roeck400b6a72019-11-06 06:35:18 -0800246 u16 wctemp;
247 u16 cctemp;
Hannes Reineckec0561f82018-05-22 11:09:55 +0200248 u32 oaes;
Keith Busche3d78742017-11-07 15:13:14 -0700249 u32 aen_result;
Sagi Grimberg3e53ba32018-11-02 10:28:14 -0700250 u32 ctratt;
Martin K. Petersen07fbd322017-08-25 19:14:50 -0400251 unsigned int shutdown_timeout;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200252 unsigned int kato;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100253 bool subsystem;
Christoph Hellwig106198e2015-11-26 10:07:41 +0100254 unsigned long quirks;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800255 struct nvme_id_power_state psd[32];
Keith Busch84fef622017-11-07 10:28:32 -0700256 struct nvme_effects_log *effects;
Christoph Hellwig5955be22016-04-26 13:51:59 +0200257 struct work_struct scan_work;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200258 struct work_struct async_event_work;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200259 struct delayed_work ka_work;
Roland Dreier0a34e462018-01-11 13:38:15 -0800260 struct nvme_command ka_cmd;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530261 struct work_struct fw_act_work;
Christoph Hellwig30d90962018-05-25 18:17:41 +0200262 unsigned long events;
Israel Rukshince151812020-03-24 17:29:43 +0200263 bool created;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200264
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200265#ifdef CONFIG_NVME_MULTIPATH
266 /* asymmetric namespace access: */
267 u8 anacap;
268 u8 anatt;
269 u32 anagrpmax;
270 u32 nanagrpid;
271 struct mutex ana_lock;
272 struct nvme_ana_rsp_hdr *ana_log_buf;
273 size_t ana_log_size;
274 struct timer_list anatt_timer;
275 struct work_struct ana_work;
276#endif
277
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800278 /* Power saving configuration */
279 u64 ps_max_latency_us;
Kai-Heng Feng76a5af82017-06-26 16:39:54 -0400280 bool apst_enabled;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800281
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400282 /* PCIe only: */
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200283 u32 hmpre;
284 u32 hmmin;
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400285 u32 hmminds;
286 u16 hmmaxd;
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200287
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200288 /* Fabrics only */
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200289 u32 ioccsz;
290 u32 iorcsz;
291 u16 icdoff;
292 u16 maxcmd;
Sagi Grimbergfdf9dfa2017-05-04 13:33:15 +0300293 int nr_reconnects;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200294 struct nvmf_ctrl_options *opts;
Jens Axboecb5b7262018-12-12 09:18:11 -0700295
296 struct page *discard_page;
297 unsigned long discard_page_busy;
Akinobu Mitaf79d5fd2019-06-09 23:17:01 +0900298
299 struct nvme_fault_inject fault_inject;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200300};
301
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100302enum nvme_iopolicy {
303 NVME_IOPOLICY_NUMA,
304 NVME_IOPOLICY_RR,
305};
306
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100307struct nvme_subsystem {
308 int instance;
309 struct device dev;
310 /*
311 * Because we unregister the device on the last put we need
312 * a separate refcount.
313 */
314 struct kref ref;
315 struct list_head entry;
316 struct mutex lock;
317 struct list_head ctrls;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100318 struct list_head nsheads;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100319 char subnqn[NVMF_NQN_SIZE];
320 char serial[20];
321 char model[40];
322 char firmware_rev[8];
323 u8 cmic;
324 u16 vendor_id;
Bart Van Assche81adb862019-06-28 09:53:31 -0700325 u16 awupf; /* 0's based awupf value. */
Christoph Hellwiged754e52017-11-09 13:50:43 +0100326 struct ida ns_ida;
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100327#ifdef CONFIG_NVME_MULTIPATH
328 enum nvme_iopolicy iopolicy;
329#endif
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100330};
331
Christoph Hellwig002fab02017-11-09 13:50:16 +0100332/*
333 * Container structure for uniqueue namespace identifiers.
334 */
335struct nvme_ns_ids {
336 u8 eui64[8];
337 u8 nguid[16];
338 uuid_t uuid;
339};
340
Christoph Hellwiged754e52017-11-09 13:50:43 +0100341/*
342 * Anchor structure for namespaces. There is one for each namespace in a
343 * NVMe subsystem that any of our controllers can see, and the namespace
344 * structure for each controller is chained of it. For private namespaces
345 * there is a 1:1 relation to our namespace structures, that is ->list
346 * only ever has a single entry for private namespaces.
347 */
348struct nvme_ns_head {
349 struct list_head list;
350 struct srcu_struct srcu;
351 struct nvme_subsystem *subsys;
352 unsigned ns_id;
353 struct nvme_ns_ids ids;
354 struct list_head entry;
355 struct kref ref;
Keith Busch0c284db2020-04-09 09:09:02 -0700356 bool shared;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100357 int instance;
Christoph Hellwigf3334442018-09-11 09:51:29 +0200358#ifdef CONFIG_NVME_MULTIPATH
359 struct gendisk *disk;
360 struct bio_list requeue_list;
361 spinlock_t requeue_lock;
362 struct work_struct requeue_work;
363 struct mutex lock;
364 struct nvme_ns __rcu *current_path[];
365#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100366};
367
Max Gurtovoyffc89b12020-05-19 17:05:49 +0300368enum nvme_ns_features {
369 NVME_NS_EXT_LBAS = 1 << 0, /* support extended LBA format */
Max Gurtovoyb29f8482020-05-19 17:05:50 +0300370 NVME_NS_METADATA_SUPPORTED = 1 << 1, /* support getting generated md */
Max Gurtovoyffc89b12020-05-19 17:05:49 +0300371};
372
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200373struct nvme_ns {
374 struct list_head list;
375
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100376 struct nvme_ctrl *ctrl;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200377 struct request_queue *queue;
378 struct gendisk *disk;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200379#ifdef CONFIG_NVME_MULTIPATH
380 enum nvme_ana_state ana_state;
381 u32 ana_grpid;
382#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100383 struct list_head siblings;
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200384 struct nvm_dev *ndev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200385 struct kref kref;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100386 struct nvme_ns_head *head;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200387
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200388 int lba_shift;
389 u16 ms;
Jens Axboef5d11842017-06-27 12:03:06 -0600390 u16 sgs;
391 u32 sws;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200392 u8 pi_type;
Max Gurtovoyffc89b12020-05-19 17:05:49 +0300393 unsigned long features;
Keith Busch646017a2016-02-24 09:15:54 -0700394 unsigned long flags;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200395#define NVME_NS_REMOVING 0
396#define NVME_NS_DEAD 1
397#define NVME_NS_ANA_PENDING 2
Thomas Taib9e03852018-02-08 13:38:29 -0500398
Thomas Taib9e03852018-02-08 13:38:29 -0500399 struct nvme_fault_inject fault_inject;
Thomas Taib9e03852018-02-08 13:38:29 -0500400
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200401};
402
James Smart4d2ce682020-05-19 17:05:51 +0300403/* NVMe ns supports metadata actions by the controller (generate/strip) */
404static inline bool nvme_ns_has_pi(struct nvme_ns *ns)
405{
406 return ns->pi_type && ns->ms == sizeof(struct t10_pi_tuple);
407}
408
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100409struct nvme_ctrl_ops {
Ming Lin1a353d82016-06-13 16:45:24 +0200410 const char *name;
Sagi Grimberge439bb12016-02-10 10:03:29 -0800411 struct module *module;
Christoph Hellwigd3d5b872017-05-20 15:14:44 +0200412 unsigned int flags;
413#define NVME_F_FABRICS (1 << 0)
Christoph Hellwigc81bfba2017-05-20 15:14:45 +0200414#define NVME_F_METADATA_SUPPORTED (1 << 1)
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600415#define NVME_F_PCI_P2PDMA (1 << 2)
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100416 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100417 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100418 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100419 void (*free_ctrl)(struct nvme_ctrl *ctrl);
Keith Buschad22c352017-11-07 15:13:12 -0700420 void (*submit_async_event)(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200421 void (*delete_ctrl)(struct nvme_ctrl *ctrl);
Ming Lin1a353d82016-06-13 16:45:24 +0200422 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200423};
424
Thomas Taib9e03852018-02-08 13:38:29 -0500425#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
Akinobu Mitaa3646452019-06-20 08:49:02 +0200426void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
427 const char *dev_name);
428void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inject);
Thomas Taib9e03852018-02-08 13:38:29 -0500429void nvme_should_fail(struct request *req);
430#else
Akinobu Mitaa3646452019-06-20 08:49:02 +0200431static inline void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
432 const char *dev_name)
433{
434}
435static inline void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inj)
436{
437}
Thomas Taib9e03852018-02-08 13:38:29 -0500438static inline void nvme_should_fail(struct request *req) {}
439#endif
440
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100441static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
442{
443 if (!ctrl->subsystem)
444 return -ENOTTY;
445 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
446}
447
Damien Le Moal314d48d2019-10-21 12:40:03 +0900448/*
449 * Convert a 512B sector number to a device logical block number.
450 */
451static inline u64 nvme_sect_to_lba(struct nvme_ns *ns, sector_t sector)
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200452{
Damien Le Moal314d48d2019-10-21 12:40:03 +0900453 return sector >> (ns->lba_shift - SECTOR_SHIFT);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200454}
455
Damien Le Moale08f2ae2019-10-21 12:40:04 +0900456/*
457 * Convert a device logical block number to a 512B sector number.
458 */
459static inline sector_t nvme_lba_to_sect(struct nvme_ns *ns, u64 lba)
460{
461 return lba << (ns->lba_shift - SECTOR_SHIFT);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200462}
463
Keith Busch71fb90e2020-04-03 09:24:01 -0700464/*
465 * Convert byte length to nvme's 0-based num dwords
466 */
467static inline u32 nvme_bytes_to_numd(size_t len)
468{
469 return (len >> 2) - 1;
470}
471
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200472static inline void nvme_end_request(struct request *req, __le16 status,
473 union nvme_result result)
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200474{
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200475 struct nvme_request *rq = nvme_req(req);
476
477 rq->status = le16_to_cpu(status) >> 1;
478 rq->result = result;
Thomas Taib9e03852018-02-08 13:38:29 -0500479 /* inject error when permitted by fault injection framework */
480 nvme_should_fail(req);
Christoph Hellwig08e00292017-04-20 16:03:09 +0200481 blk_mq_complete_request(req);
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200482}
483
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200484static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
485{
486 get_device(ctrl->device);
487}
488
489static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
490{
491 put_device(ctrl->device);
492}
493
Israel Rukshin58a8df62019-10-13 19:57:31 +0300494static inline bool nvme_is_aen_req(u16 qid, __u16 command_id)
495{
496 return !qid && command_id >= NVME_AQ_BLK_MQ_DEPTH;
497}
498
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200499void nvme_complete_rq(struct request *req);
Jens Axboe7baa8572018-11-08 10:24:07 -0700500bool nvme_cancel_request(struct request *req, void *data, bool reserved);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200501bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
502 enum nvme_ctrl_state new_state);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -0600503bool nvme_wait_reset(struct nvme_ctrl *ctrl);
Sagi Grimbergb5b05042019-07-22 17:06:54 -0700504int nvme_disable_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergc0f2f452019-07-22 17:06:53 -0700505int nvme_enable_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100506int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100507int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
508 const struct nvme_ctrl_ops *ops, unsigned long quirks);
Keith Busch53029b02015-11-28 15:41:02 +0100509void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +0300510void nvme_start_ctrl(struct nvme_ctrl *ctrl);
511void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100512int nvme_init_identify(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100513
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100514void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100515
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100516int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
517 bool send);
Scott Bauera98e58e52017-02-03 12:50:32 -0700518
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800519void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
Christoph Hellwig287a63e2018-05-17 18:31:46 +0200520 volatile union nvme_result *res);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200521
Keith Busch25646262016-01-04 09:10:57 -0700522void nvme_stop_queues(struct nvme_ctrl *ctrl);
523void nvme_start_queues(struct nvme_ctrl *ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -0700524void nvme_kill_queues(struct nvme_ctrl *ctrl);
Keith Buschd6135c3a2019-05-14 14:46:09 -0600525void nvme_sync_queues(struct nvme_ctrl *ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -0500526void nvme_unfreeze(struct nvme_ctrl *ctrl);
527void nvme_wait_freeze(struct nvme_ctrl *ctrl);
528void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
529void nvme_start_freeze(struct nvme_ctrl *ctrl);
Sagi Grimberg363c9aa2015-12-24 15:26:59 +0100530
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200531#define NVME_QID_ANY -1
Christoph Hellwig41609822015-11-20 09:00:02 +0100532struct request *nvme_alloc_request(struct request_queue *q,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800533 struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid);
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300534void nvme_cleanup_cmd(struct request *req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200535blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
Ming Lin8093f7c2016-04-12 13:10:14 -0600536 struct nvme_command *cmd);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200537int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
538 void *buf, unsigned bufflen);
539int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800540 union nvme_result *result, void *buffer, unsigned bufflen,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800541 unsigned timeout, int qid, int at_head,
Sagi Grimberg6287b512018-12-14 11:06:07 -0800542 blk_mq_req_flags_t flags, bool poll);
Keith Busch1a87ee62019-05-27 01:29:01 +0900543int nvme_set_features(struct nvme_ctrl *dev, unsigned int fid,
544 unsigned int dword11, void *buffer, size_t buflen,
545 u32 *result);
546int nvme_get_features(struct nvme_ctrl *dev, unsigned int fid,
547 unsigned int dword11, void *buffer, size_t buflen,
548 u32 *result);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +0100549int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200550void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200551int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +0200552int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -0600553int nvme_try_sched_reset(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200554int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200555
Christoph Hellwig0e987192018-06-06 14:39:00 +0200556int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp,
557 void *log, size_t size, u64 offset);
Matias Bjørlingd558fb52018-03-21 20:27:07 +0100558
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200559extern const struct attribute_group *nvme_ns_id_attr_groups[];
Christoph Hellwig32acab32017-11-02 12:59:30 +0100560extern const struct block_device_operations nvme_ns_head_ops;
561
562#ifdef CONFIG_NVME_MULTIPATH
Marta Rybczynska66b20ac2019-07-23 07:41:20 +0200563static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
564{
565 return ctrl->ana_log_buf != NULL;
566}
567
Sagi Grimbergb9156da2019-07-31 11:00:26 -0700568void nvme_mpath_unfreeze(struct nvme_subsystem *subsys);
569void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys);
570void nvme_mpath_start_freeze(struct nvme_subsystem *subsys);
Keith Buscha785dbc2018-04-26 14:22:41 -0600571void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
572 struct nvme_ctrl *ctrl, int *flags);
John Meneghini764e9332020-02-20 10:05:38 +0900573bool nvme_failover_req(struct request *req);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100574void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl);
575int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200576void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100577void nvme_mpath_remove_disk(struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200578int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id);
579void nvme_mpath_uninit(struct nvme_ctrl *ctrl);
580void nvme_mpath_stop(struct nvme_ctrl *ctrl);
Sagi Grimberg0157ec82019-07-25 11:56:57 -0700581bool nvme_mpath_clear_current_path(struct nvme_ns *ns);
582void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100583struct nvme_ns *nvme_find_path(struct nvme_ns_head *head);
Sagi Grimberg479a3222017-12-21 15:07:27 +0200584
585static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
586{
587 struct nvme_ns_head *head = ns->head;
588
589 if (head->disk && list_empty(&head->list))
590 kblockd_schedule_work(&head->requeue_work);
591}
592
Hannes Reinecke35fe0d12019-07-24 15:47:55 +0200593static inline void nvme_trace_bio_complete(struct request *req,
594 blk_status_t status)
595{
596 struct nvme_ns *ns = req->q->queuedata;
597
598 if (req->cmd_flags & REQ_NVME_MPATH)
599 trace_block_bio_complete(ns->head->disk->queue,
600 req->bio, status);
601}
602
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200603extern struct device_attribute dev_attr_ana_grpid;
604extern struct device_attribute dev_attr_ana_state;
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100605extern struct device_attribute subsys_attr_iopolicy;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200606
Christoph Hellwig32acab32017-11-02 12:59:30 +0100607#else
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200608static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
609{
610 return false;
611}
Keith Buscha785dbc2018-04-26 14:22:41 -0600612/*
613 * Without the multipath code enabled, multiple controller per subsystems are
614 * visible as devices and thus we cannot use the subsystem instance.
615 */
616static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
617 struct nvme_ctrl *ctrl, int *flags)
618{
619 sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance);
620}
621
John Meneghini764e9332020-02-20 10:05:38 +0900622static inline bool nvme_failover_req(struct request *req)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100623{
John Meneghini764e9332020-02-20 10:05:38 +0900624 return false;
Christoph Hellwig32acab32017-11-02 12:59:30 +0100625}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100626static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl)
627{
628}
629static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,
630 struct nvme_ns_head *head)
631{
632 return 0;
633}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200634static inline void nvme_mpath_add_disk(struct nvme_ns *ns,
635 struct nvme_id_ns *id)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100636{
637}
638static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head)
639{
640}
Sagi Grimberg0157ec82019-07-25 11:56:57 -0700641static inline bool nvme_mpath_clear_current_path(struct nvme_ns *ns)
642{
643 return false;
644}
645static inline void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100646{
647}
Sagi Grimberg479a3222017-12-21 15:07:27 +0200648static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
649{
650}
Hannes Reinecke35fe0d12019-07-24 15:47:55 +0200651static inline void nvme_trace_bio_complete(struct request *req,
652 blk_status_t status)
653{
654}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200655static inline int nvme_mpath_init(struct nvme_ctrl *ctrl,
656 struct nvme_id_ctrl *id)
657{
Christoph Hellwig14a13362018-11-20 16:57:54 +0100658 if (ctrl->subsys->cmic & (1 << 3))
659 dev_warn(ctrl->device,
660"Please enable CONFIG_NVME_MULTIPATH for full support of multi-port devices.\n");
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200661 return 0;
662}
663static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl)
664{
665}
666static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl)
667{
668}
Sagi Grimbergb9156da2019-07-31 11:00:26 -0700669static inline void nvme_mpath_unfreeze(struct nvme_subsystem *subsys)
670{
671}
672static inline void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys)
673{
674}
675static inline void nvme_mpath_start_freeze(struct nvme_subsystem *subsys)
676{
677}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100678#endif /* CONFIG_NVME_MULTIPATH */
679
Keith Buschc4699e72015-11-28 16:49:22 +0100680#ifdef CONFIG_NVM
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100681int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200682void nvme_nvm_unregister(struct nvme_ns *ns);
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200683extern const struct attribute_group nvme_nvm_attr_group;
Matias Bjørling84d4add2017-01-31 13:17:16 +0100684int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
Keith Buschc4699e72015-11-28 16:49:22 +0100685#else
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200686static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100687 int node)
Keith Buschc4699e72015-11-28 16:49:22 +0100688{
689 return 0;
690}
691
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200692static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
Matias Bjørling84d4add2017-01-31 13:17:16 +0100693static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
694 unsigned long arg)
695{
696 return -ENOTTY;
697}
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100698#endif /* CONFIG_NVM */
699
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200700static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
701{
702 return dev_to_disk(dev)->private_data;
703}
Matias Bjørlingca064082015-10-29 17:57:29 +0900704
Guenter Roeck400b6a72019-11-06 06:35:18 -0800705#ifdef CONFIG_NVME_HWMON
706void nvme_hwmon_init(struct nvme_ctrl *ctrl);
707#else
708static inline void nvme_hwmon_init(struct nvme_ctrl *ctrl) { }
709#endif
710
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200711#endif /* _NVME_H */