blob: 6222439a077653a1c1bce86fbfb1065fa6e8a6a7 [file] [log] [blame]
Christoph Hellwigbc50ad72019-02-18 09:36:29 +01001/* SPDX-License-Identifier: GPL-2.0 */
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02002/*
3 * Copyright (c) 2011-2014, Intel Corporation.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02004 */
5
6#ifndef _NVME_H
7#define _NVME_H
8
9#include <linux/nvme.h>
Christoph Hellwiga6a51492017-10-18 16:59:25 +020010#include <linux/cdev.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020011#include <linux/pci.h>
12#include <linux/kref.h>
13#include <linux/blk-mq.h>
Matias Bjørlingb0b4e092016-09-16 14:25:07 +020014#include <linux/lightnvm.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070015#include <linux/sed-opal.h>
Thomas Taib9e03852018-02-08 13:38:29 -050016#include <linux/fault-inject.h>
Johannes Thumshirn978628e2018-05-17 13:52:50 +020017#include <linux/rcupdate.h>
Keith Buschc1ac9a4b2019-09-04 10:06:11 -060018#include <linux/wait.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020019
Hannes Reinecke35fe0d12019-07-24 15:47:55 +020020#include <trace/events/block.h>
21
Marc Olson8ae4e442017-09-06 17:23:56 -070022extern unsigned int nvme_io_timeout;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020023#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
24
Marc Olson8ae4e442017-09-06 17:23:56 -070025extern unsigned int admin_timeout;
Christoph Hellwig21d34712015-11-26 09:08:36 +010026#define ADMIN_TIMEOUT (admin_timeout * HZ)
27
Sagi Grimberg038bd4c2016-06-13 16:45:28 +020028#define NVME_DEFAULT_KATO 5
29#define NVME_KATO_GRACE 10
30
Israel Rukshin38e18002019-11-24 18:38:30 +020031#ifdef CONFIG_ARCH_NO_SG_CHAIN
32#define NVME_INLINE_SG_CNT 0
33#else
34#define NVME_INLINE_SG_CNT 2
35#endif
36
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020037extern struct workqueue_struct *nvme_wq;
Roy Shtermanb227c592018-01-14 12:39:02 +020038extern struct workqueue_struct *nvme_reset_wq;
39extern struct workqueue_struct *nvme_delete_wq;
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020040
Matias Bjørlingca064082015-10-29 17:57:29 +090041enum {
42 NVME_NS_LBA = 0,
43 NVME_NS_LIGHTNVM = 1,
44};
45
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020046/*
Christoph Hellwig106198e2015-11-26 10:07:41 +010047 * List of workarounds for devices that required behavior not specified in
48 * the standard.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020049 */
Christoph Hellwig106198e2015-11-26 10:07:41 +010050enum nvme_quirks {
51 /*
52 * Prefers I/O aligned to a stripe size specified in a vendor
53 * specific Identify field.
54 */
55 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
Keith Busch540c8012015-10-22 15:45:06 -060056
57 /*
58 * The controller doesn't handle Identify value others than 0 or 1
59 * correctly.
60 */
61 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
Keith Busch08095e72016-03-04 13:15:17 -070062
63 /*
Christoph Hellwige850fd12017-04-05 19:21:13 +020064 * The controller deterministically returns O's on reads to
65 * logical blocks that deallocate was called on.
Keith Busch08095e72016-03-04 13:15:17 -070066 */
Christoph Hellwige850fd12017-04-05 19:21:13 +020067 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -030068
69 /*
70 * The controller needs a delay before starts checking the device
71 * readiness, which is done by reading the NVME_CSTS_RDY bit.
72 */
73 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
Andy Lutomirskic5552fd2017-02-07 10:08:45 -080074
75 /*
76 * APST should not be used.
77 */
78 NVME_QUIRK_NO_APST = (1 << 4),
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070079
80 /*
81 * The deepest sleep state should not be used.
82 */
83 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
Christoph Hellwig608cc4b2017-09-06 11:45:24 +020084
85 /*
86 * Supports the LighNVM command set if indicated in vs[1].
87 */
88 NVME_QUIRK_LIGHTNVM = (1 << 6),
Jens Axboe9abd68e2018-05-08 10:25:15 -060089
90 /*
91 * Set MEDIUM priority on SQ creation
92 */
93 NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7),
James Dingwall62993582019-01-08 10:20:51 -070094
95 /*
96 * Ignore device provided subnqn.
97 */
98 NVME_QUIRK_IGNORE_DEV_SUBNQN = (1 << 8),
Christoph Hellwig7b210e42019-03-13 18:55:05 +010099
100 /*
101 * Broken Write Zeroes.
102 */
103 NVME_QUIRK_DISABLE_WRITE_ZEROES = (1 << 9),
Mario Limonciellocb32de12019-08-16 15:16:19 -0500104
105 /*
106 * Force simple suspend/resume path.
107 */
108 NVME_QUIRK_SIMPLE_SUSPEND = (1 << 10),
Linus Torvalds7ad67ca2019-09-17 16:57:47 -0700109
110 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +1000111 * Use only one interrupt vector for all queues
112 */
Linus Torvalds7ad67ca2019-09-17 16:57:47 -0700113 NVME_QUIRK_SINGLE_VECTOR = (1 << 11),
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +1000114
115 /*
116 * Use non-standard 128 bytes SQEs.
117 */
Linus Torvalds7ad67ca2019-09-17 16:57:47 -0700118 NVME_QUIRK_128_BYTES_SQES = (1 << 12),
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +1000119
120 /*
121 * Prevent tag overlap between queues
122 */
Linus Torvalds7ad67ca2019-09-17 16:57:47 -0700123 NVME_QUIRK_SHARED_TAGS = (1 << 13),
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +0900124
125 /*
126 * Don't change the value of the temperature threshold feature
127 */
128 NVME_QUIRK_NO_TEMP_THRESH_CHANGE = (1 << 14),
Christoph Hellwig106198e2015-11-26 10:07:41 +0100129};
130
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800131/*
132 * Common request structure for NVMe passthrough. All drivers must have
133 * this structure as the first member of their request-private data.
134 */
135struct nvme_request {
136 struct nvme_command *cmd;
137 union nvme_result result;
Christoph Hellwig44e44b22017-04-05 19:18:11 +0200138 u8 retries;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200139 u8 flags;
140 u16 status;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600141 struct nvme_ctrl *ctrl;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200142};
143
Christoph Hellwig32acab32017-11-02 12:59:30 +0100144/*
145 * Mark a bio as coming in through the mpath node.
146 */
147#define REQ_NVME_MPATH REQ_DRV
148
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200149enum {
150 NVME_REQ_CANCELLED = (1 << 0),
James Smartbb06ec312018-04-12 09:16:15 -0600151 NVME_REQ_USERCMD = (1 << 1),
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800152};
153
154static inline struct nvme_request *nvme_req(struct request *req)
155{
156 return blk_mq_rq_to_pdu(req);
157}
158
Keith Busch5d87eb92018-06-29 16:50:01 -0600159static inline u16 nvme_req_qid(struct request *req)
160{
161 if (!req->rq_disk)
162 return 0;
163 return blk_mq_unique_tag_to_hwq(blk_mq_unique_tag(req)) + 1;
164}
165
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300166/* The below value is the specific amount of delay needed before checking
167 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
168 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
169 * found empirically.
170 */
Jeff Lien8c97eec2017-11-21 10:44:37 -0600171#define NVME_QUIRK_DELAY_AMOUNT 2300
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300172
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200173enum nvme_ctrl_state {
174 NVME_CTRL_NEW,
175 NVME_CTRL_LIVE,
176 NVME_CTRL_RESETTING,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +0200177 NVME_CTRL_CONNECTING,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200178 NVME_CTRL_DELETING,
Keith Busch0ff9d4e2016-05-12 08:37:14 -0600179 NVME_CTRL_DEAD,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200180};
181
Akinobu Mitaa3646452019-06-20 08:49:02 +0200182struct nvme_fault_inject {
183#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
184 struct fault_attr attr;
185 struct dentry *parent;
186 bool dont_retry; /* DNR, do not retry */
187 u16 status; /* status code */
188#endif
189};
190
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100191struct nvme_ctrl {
Sagi Grimberg6e3ca03e2018-11-02 10:28:15 -0700192 bool comp_seen;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200193 enum nvme_ctrl_state state;
Andy Lutomirskibd4da3a2017-02-22 13:32:36 -0700194 bool identified;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200195 spinlock_t lock;
Keith Busche7ad43c2019-01-28 09:46:07 -0700196 struct mutex scan_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100197 const struct nvme_ctrl_ops *ops;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200198 struct request_queue *admin_q;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200199 struct request_queue *connect_q;
Sagi Grimberge7832cb2019-08-02 19:33:59 -0700200 struct request_queue *fabrics_q;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200201 struct device *dev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200202 int instance;
Hannes Reinecke103e5152018-11-16 09:22:29 +0100203 int numa_node;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100204 struct blk_mq_tag_set *tagset;
Sagi Grimberg34b6c232017-07-10 09:22:29 +0300205 struct blk_mq_tag_set *admin_tagset;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100206 struct list_head namespaces;
Jianchao Wang765cc0312018-02-12 20:54:46 +0800207 struct rw_semaphore namespaces_rwsem;
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200208 struct device ctrl_device;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100209 struct device *device; /* char device */
Christoph Hellwiga6a51492017-10-18 16:59:25 +0200210 struct cdev cdev;
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200211 struct work_struct reset_work;
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200212 struct work_struct delete_work;
Keith Buschc1ac9a4b2019-09-04 10:06:11 -0600213 wait_queue_head_t state_wq;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100214
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100215 struct nvme_subsystem *subsys;
216 struct list_head subsys_entry;
217
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100218 struct opal_dev *opal_dev;
Scott Bauera98e58e52017-02-03 12:50:32 -0700219
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200220 char name[12];
Christoph Hellwig76e39142016-04-16 14:57:58 -0400221 u16 cntlid;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100222
223 u32 ctrl_config;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530224 u16 mtfa;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +0300225 u32 queue_count;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100226
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +0300227 u64 cap;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100228 u32 page_size;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200229 u32 max_hw_sectors;
Jens Axboe943e9422018-06-21 09:49:37 -0600230 u32 max_segments;
Keith Busch49cd84b2018-11-27 09:40:57 -0700231 u16 crdt[3];
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200232 u16 oncs;
Scott Bauer8a9ae522017-02-17 13:59:40 +0100233 u16 oacs;
Jens Axboef5d11842017-06-27 12:03:06 -0600234 u16 nssa;
235 u16 nr_streams;
Keith Buschf9686882019-09-26 12:44:39 +0900236 u16 sqsize;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200237 u32 max_namespaces;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100238 atomic_t abort_limit;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200239 u8 vwc;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100240 u32 vs;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200241 u32 sgls;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200242 u16 kas;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800243 u8 npss;
244 u8 apsta;
Guenter Roeck400b6a72019-11-06 06:35:18 -0800245 u16 wctemp;
246 u16 cctemp;
Hannes Reineckec0561f82018-05-22 11:09:55 +0200247 u32 oaes;
Keith Busche3d78742017-11-07 15:13:14 -0700248 u32 aen_result;
Sagi Grimberg3e53ba32018-11-02 10:28:14 -0700249 u32 ctratt;
Martin K. Petersen07fbd322017-08-25 19:14:50 -0400250 unsigned int shutdown_timeout;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200251 unsigned int kato;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100252 bool subsystem;
Christoph Hellwig106198e2015-11-26 10:07:41 +0100253 unsigned long quirks;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800254 struct nvme_id_power_state psd[32];
Keith Busch84fef622017-11-07 10:28:32 -0700255 struct nvme_effects_log *effects;
Christoph Hellwig5955be22016-04-26 13:51:59 +0200256 struct work_struct scan_work;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200257 struct work_struct async_event_work;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200258 struct delayed_work ka_work;
Roland Dreier0a34e462018-01-11 13:38:15 -0800259 struct nvme_command ka_cmd;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530260 struct work_struct fw_act_work;
Christoph Hellwig30d90962018-05-25 18:17:41 +0200261 unsigned long events;
Israel Rukshince151812020-03-24 17:29:43 +0200262 bool created;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200263
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200264#ifdef CONFIG_NVME_MULTIPATH
265 /* asymmetric namespace access: */
266 u8 anacap;
267 u8 anatt;
268 u32 anagrpmax;
269 u32 nanagrpid;
270 struct mutex ana_lock;
271 struct nvme_ana_rsp_hdr *ana_log_buf;
272 size_t ana_log_size;
273 struct timer_list anatt_timer;
274 struct work_struct ana_work;
275#endif
276
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800277 /* Power saving configuration */
278 u64 ps_max_latency_us;
Kai-Heng Feng76a5af82017-06-26 16:39:54 -0400279 bool apst_enabled;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800280
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400281 /* PCIe only: */
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200282 u32 hmpre;
283 u32 hmmin;
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400284 u32 hmminds;
285 u16 hmmaxd;
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200286
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200287 /* Fabrics only */
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200288 u32 ioccsz;
289 u32 iorcsz;
290 u16 icdoff;
291 u16 maxcmd;
Sagi Grimbergfdf9dfa2017-05-04 13:33:15 +0300292 int nr_reconnects;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200293 struct nvmf_ctrl_options *opts;
Jens Axboecb5b7262018-12-12 09:18:11 -0700294
295 struct page *discard_page;
296 unsigned long discard_page_busy;
Akinobu Mitaf79d5fd2019-06-09 23:17:01 +0900297
298 struct nvme_fault_inject fault_inject;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200299};
300
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100301enum nvme_iopolicy {
302 NVME_IOPOLICY_NUMA,
303 NVME_IOPOLICY_RR,
304};
305
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100306struct nvme_subsystem {
307 int instance;
308 struct device dev;
309 /*
310 * Because we unregister the device on the last put we need
311 * a separate refcount.
312 */
313 struct kref ref;
314 struct list_head entry;
315 struct mutex lock;
316 struct list_head ctrls;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100317 struct list_head nsheads;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100318 char subnqn[NVMF_NQN_SIZE];
319 char serial[20];
320 char model[40];
321 char firmware_rev[8];
322 u8 cmic;
323 u16 vendor_id;
Bart Van Assche81adb862019-06-28 09:53:31 -0700324 u16 awupf; /* 0's based awupf value. */
Christoph Hellwiged754e52017-11-09 13:50:43 +0100325 struct ida ns_ida;
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100326#ifdef CONFIG_NVME_MULTIPATH
327 enum nvme_iopolicy iopolicy;
328#endif
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100329};
330
Christoph Hellwig002fab02017-11-09 13:50:16 +0100331/*
332 * Container structure for uniqueue namespace identifiers.
333 */
334struct nvme_ns_ids {
335 u8 eui64[8];
336 u8 nguid[16];
337 uuid_t uuid;
338};
339
Christoph Hellwiged754e52017-11-09 13:50:43 +0100340/*
341 * Anchor structure for namespaces. There is one for each namespace in a
342 * NVMe subsystem that any of our controllers can see, and the namespace
343 * structure for each controller is chained of it. For private namespaces
344 * there is a 1:1 relation to our namespace structures, that is ->list
345 * only ever has a single entry for private namespaces.
346 */
347struct nvme_ns_head {
348 struct list_head list;
349 struct srcu_struct srcu;
350 struct nvme_subsystem *subsys;
351 unsigned ns_id;
352 struct nvme_ns_ids ids;
353 struct list_head entry;
354 struct kref ref;
Keith Busch0c284db2020-04-09 09:09:02 -0700355 bool shared;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100356 int instance;
Christoph Hellwigf3334442018-09-11 09:51:29 +0200357#ifdef CONFIG_NVME_MULTIPATH
358 struct gendisk *disk;
359 struct bio_list requeue_list;
360 spinlock_t requeue_lock;
361 struct work_struct requeue_work;
362 struct mutex lock;
363 struct nvme_ns __rcu *current_path[];
364#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100365};
366
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200367struct nvme_ns {
368 struct list_head list;
369
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100370 struct nvme_ctrl *ctrl;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200371 struct request_queue *queue;
372 struct gendisk *disk;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200373#ifdef CONFIG_NVME_MULTIPATH
374 enum nvme_ana_state ana_state;
375 u32 ana_grpid;
376#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100377 struct list_head siblings;
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200378 struct nvm_dev *ndev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200379 struct kref kref;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100380 struct nvme_ns_head *head;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200381
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200382 int lba_shift;
383 u16 ms;
Jens Axboef5d11842017-06-27 12:03:06 -0600384 u16 sgs;
385 u32 sws;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200386 bool ext;
387 u8 pi_type;
Keith Busch646017a2016-02-24 09:15:54 -0700388 unsigned long flags;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200389#define NVME_NS_REMOVING 0
390#define NVME_NS_DEAD 1
391#define NVME_NS_ANA_PENDING 2
Christoph Hellwig57eeaf82017-08-16 15:47:37 +0200392 u16 noiob;
Thomas Taib9e03852018-02-08 13:38:29 -0500393
Thomas Taib9e03852018-02-08 13:38:29 -0500394 struct nvme_fault_inject fault_inject;
Thomas Taib9e03852018-02-08 13:38:29 -0500395
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200396};
397
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100398struct nvme_ctrl_ops {
Ming Lin1a353d82016-06-13 16:45:24 +0200399 const char *name;
Sagi Grimberge439bb12016-02-10 10:03:29 -0800400 struct module *module;
Christoph Hellwigd3d5b872017-05-20 15:14:44 +0200401 unsigned int flags;
402#define NVME_F_FABRICS (1 << 0)
Christoph Hellwigc81bfba2017-05-20 15:14:45 +0200403#define NVME_F_METADATA_SUPPORTED (1 << 1)
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600404#define NVME_F_PCI_P2PDMA (1 << 2)
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100405 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100406 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100407 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100408 void (*free_ctrl)(struct nvme_ctrl *ctrl);
Keith Buschad22c352017-11-07 15:13:12 -0700409 void (*submit_async_event)(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200410 void (*delete_ctrl)(struct nvme_ctrl *ctrl);
Ming Lin1a353d82016-06-13 16:45:24 +0200411 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200412};
413
Thomas Taib9e03852018-02-08 13:38:29 -0500414#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
Akinobu Mitaa3646452019-06-20 08:49:02 +0200415void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
416 const char *dev_name);
417void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inject);
Thomas Taib9e03852018-02-08 13:38:29 -0500418void nvme_should_fail(struct request *req);
419#else
Akinobu Mitaa3646452019-06-20 08:49:02 +0200420static inline void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
421 const char *dev_name)
422{
423}
424static inline void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inj)
425{
426}
Thomas Taib9e03852018-02-08 13:38:29 -0500427static inline void nvme_should_fail(struct request *req) {}
428#endif
429
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100430static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
431{
432 if (!ctrl->subsystem)
433 return -ENOTTY;
434 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
435}
436
Damien Le Moal314d48d2019-10-21 12:40:03 +0900437/*
438 * Convert a 512B sector number to a device logical block number.
439 */
440static inline u64 nvme_sect_to_lba(struct nvme_ns *ns, sector_t sector)
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200441{
Damien Le Moal314d48d2019-10-21 12:40:03 +0900442 return sector >> (ns->lba_shift - SECTOR_SHIFT);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200443}
444
Damien Le Moale08f2ae2019-10-21 12:40:04 +0900445/*
446 * Convert a device logical block number to a 512B sector number.
447 */
448static inline sector_t nvme_lba_to_sect(struct nvme_ns *ns, u64 lba)
449{
450 return lba << (ns->lba_shift - SECTOR_SHIFT);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200451}
452
Keith Busch71fb90e2020-04-03 09:24:01 -0700453/*
454 * Convert byte length to nvme's 0-based num dwords
455 */
456static inline u32 nvme_bytes_to_numd(size_t len)
457{
458 return (len >> 2) - 1;
459}
460
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200461static inline void nvme_end_request(struct request *req, __le16 status,
462 union nvme_result result)
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200463{
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200464 struct nvme_request *rq = nvme_req(req);
465
466 rq->status = le16_to_cpu(status) >> 1;
467 rq->result = result;
Thomas Taib9e03852018-02-08 13:38:29 -0500468 /* inject error when permitted by fault injection framework */
469 nvme_should_fail(req);
Christoph Hellwig08e00292017-04-20 16:03:09 +0200470 blk_mq_complete_request(req);
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200471}
472
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200473static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
474{
475 get_device(ctrl->device);
476}
477
478static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
479{
480 put_device(ctrl->device);
481}
482
Israel Rukshin58a8df62019-10-13 19:57:31 +0300483static inline bool nvme_is_aen_req(u16 qid, __u16 command_id)
484{
485 return !qid && command_id >= NVME_AQ_BLK_MQ_DEPTH;
486}
487
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200488void nvme_complete_rq(struct request *req);
Jens Axboe7baa8572018-11-08 10:24:07 -0700489bool nvme_cancel_request(struct request *req, void *data, bool reserved);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200490bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
491 enum nvme_ctrl_state new_state);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -0600492bool nvme_wait_reset(struct nvme_ctrl *ctrl);
Sagi Grimbergb5b05042019-07-22 17:06:54 -0700493int nvme_disable_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergc0f2f452019-07-22 17:06:53 -0700494int nvme_enable_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100495int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100496int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
497 const struct nvme_ctrl_ops *ops, unsigned long quirks);
Keith Busch53029b02015-11-28 15:41:02 +0100498void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +0300499void nvme_start_ctrl(struct nvme_ctrl *ctrl);
500void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100501void nvme_put_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100502int nvme_init_identify(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100503
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100504void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100505
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100506int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
507 bool send);
Scott Bauera98e58e52017-02-03 12:50:32 -0700508
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800509void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
Christoph Hellwig287a63e2018-05-17 18:31:46 +0200510 volatile union nvme_result *res);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200511
Keith Busch25646262016-01-04 09:10:57 -0700512void nvme_stop_queues(struct nvme_ctrl *ctrl);
513void nvme_start_queues(struct nvme_ctrl *ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -0700514void nvme_kill_queues(struct nvme_ctrl *ctrl);
Keith Buschd6135c3a2019-05-14 14:46:09 -0600515void nvme_sync_queues(struct nvme_ctrl *ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -0500516void nvme_unfreeze(struct nvme_ctrl *ctrl);
517void nvme_wait_freeze(struct nvme_ctrl *ctrl);
518void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
519void nvme_start_freeze(struct nvme_ctrl *ctrl);
Sagi Grimberg363c9aa2015-12-24 15:26:59 +0100520
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200521#define NVME_QID_ANY -1
Christoph Hellwig41609822015-11-20 09:00:02 +0100522struct request *nvme_alloc_request(struct request_queue *q,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800523 struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid);
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300524void nvme_cleanup_cmd(struct request *req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200525blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
Ming Lin8093f7c2016-04-12 13:10:14 -0600526 struct nvme_command *cmd);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200527int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
528 void *buf, unsigned bufflen);
529int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800530 union nvme_result *result, void *buffer, unsigned bufflen,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800531 unsigned timeout, int qid, int at_head,
Sagi Grimberg6287b512018-12-14 11:06:07 -0800532 blk_mq_req_flags_t flags, bool poll);
Keith Busch1a87ee62019-05-27 01:29:01 +0900533int nvme_set_features(struct nvme_ctrl *dev, unsigned int fid,
534 unsigned int dword11, void *buffer, size_t buflen,
535 u32 *result);
536int nvme_get_features(struct nvme_ctrl *dev, unsigned int fid,
537 unsigned int dword11, void *buffer, size_t buflen,
538 u32 *result);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +0100539int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200540void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200541int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +0200542int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -0600543int nvme_try_sched_reset(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200544int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200545
Christoph Hellwig0e987192018-06-06 14:39:00 +0200546int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp,
547 void *log, size_t size, u64 offset);
Matias Bjørlingd558fb52018-03-21 20:27:07 +0100548
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200549extern const struct attribute_group *nvme_ns_id_attr_groups[];
Christoph Hellwig32acab32017-11-02 12:59:30 +0100550extern const struct block_device_operations nvme_ns_head_ops;
551
552#ifdef CONFIG_NVME_MULTIPATH
Marta Rybczynska66b20ac2019-07-23 07:41:20 +0200553static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
554{
555 return ctrl->ana_log_buf != NULL;
556}
557
Sagi Grimbergb9156da2019-07-31 11:00:26 -0700558void nvme_mpath_unfreeze(struct nvme_subsystem *subsys);
559void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys);
560void nvme_mpath_start_freeze(struct nvme_subsystem *subsys);
Keith Buscha785dbc2018-04-26 14:22:41 -0600561void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
562 struct nvme_ctrl *ctrl, int *flags);
John Meneghini764e9332020-02-20 10:05:38 +0900563bool nvme_failover_req(struct request *req);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100564void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl);
565int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200566void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100567void nvme_mpath_remove_disk(struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200568int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id);
569void nvme_mpath_uninit(struct nvme_ctrl *ctrl);
570void nvme_mpath_stop(struct nvme_ctrl *ctrl);
Sagi Grimberg0157ec82019-07-25 11:56:57 -0700571bool nvme_mpath_clear_current_path(struct nvme_ns *ns);
572void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100573struct nvme_ns *nvme_find_path(struct nvme_ns_head *head);
Sagi Grimberg479a3222017-12-21 15:07:27 +0200574
575static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
576{
577 struct nvme_ns_head *head = ns->head;
578
579 if (head->disk && list_empty(&head->list))
580 kblockd_schedule_work(&head->requeue_work);
581}
582
Hannes Reinecke35fe0d12019-07-24 15:47:55 +0200583static inline void nvme_trace_bio_complete(struct request *req,
584 blk_status_t status)
585{
586 struct nvme_ns *ns = req->q->queuedata;
587
588 if (req->cmd_flags & REQ_NVME_MPATH)
589 trace_block_bio_complete(ns->head->disk->queue,
590 req->bio, status);
591}
592
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200593extern struct device_attribute dev_attr_ana_grpid;
594extern struct device_attribute dev_attr_ana_state;
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100595extern struct device_attribute subsys_attr_iopolicy;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200596
Christoph Hellwig32acab32017-11-02 12:59:30 +0100597#else
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200598static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
599{
600 return false;
601}
Keith Buscha785dbc2018-04-26 14:22:41 -0600602/*
603 * Without the multipath code enabled, multiple controller per subsystems are
604 * visible as devices and thus we cannot use the subsystem instance.
605 */
606static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
607 struct nvme_ctrl *ctrl, int *flags)
608{
609 sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance);
610}
611
John Meneghini764e9332020-02-20 10:05:38 +0900612static inline bool nvme_failover_req(struct request *req)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100613{
John Meneghini764e9332020-02-20 10:05:38 +0900614 return false;
Christoph Hellwig32acab32017-11-02 12:59:30 +0100615}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100616static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl)
617{
618}
619static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,
620 struct nvme_ns_head *head)
621{
622 return 0;
623}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200624static inline void nvme_mpath_add_disk(struct nvme_ns *ns,
625 struct nvme_id_ns *id)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100626{
627}
628static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head)
629{
630}
Sagi Grimberg0157ec82019-07-25 11:56:57 -0700631static inline bool nvme_mpath_clear_current_path(struct nvme_ns *ns)
632{
633 return false;
634}
635static inline void nvme_mpath_clear_ctrl_paths(struct nvme_ctrl *ctrl)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100636{
637}
Sagi Grimberg479a3222017-12-21 15:07:27 +0200638static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
639{
640}
Hannes Reinecke35fe0d12019-07-24 15:47:55 +0200641static inline void nvme_trace_bio_complete(struct request *req,
642 blk_status_t status)
643{
644}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200645static inline int nvme_mpath_init(struct nvme_ctrl *ctrl,
646 struct nvme_id_ctrl *id)
647{
Christoph Hellwig14a13362018-11-20 16:57:54 +0100648 if (ctrl->subsys->cmic & (1 << 3))
649 dev_warn(ctrl->device,
650"Please enable CONFIG_NVME_MULTIPATH for full support of multi-port devices.\n");
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200651 return 0;
652}
653static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl)
654{
655}
656static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl)
657{
658}
Sagi Grimbergb9156da2019-07-31 11:00:26 -0700659static inline void nvme_mpath_unfreeze(struct nvme_subsystem *subsys)
660{
661}
662static inline void nvme_mpath_wait_freeze(struct nvme_subsystem *subsys)
663{
664}
665static inline void nvme_mpath_start_freeze(struct nvme_subsystem *subsys)
666{
667}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100668#endif /* CONFIG_NVME_MULTIPATH */
669
Keith Buschc4699e72015-11-28 16:49:22 +0100670#ifdef CONFIG_NVM
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100671int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200672void nvme_nvm_unregister(struct nvme_ns *ns);
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200673extern const struct attribute_group nvme_nvm_attr_group;
Matias Bjørling84d4add2017-01-31 13:17:16 +0100674int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
Keith Buschc4699e72015-11-28 16:49:22 +0100675#else
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200676static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100677 int node)
Keith Buschc4699e72015-11-28 16:49:22 +0100678{
679 return 0;
680}
681
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200682static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
Matias Bjørling84d4add2017-01-31 13:17:16 +0100683static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
684 unsigned long arg)
685{
686 return -ENOTTY;
687}
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100688#endif /* CONFIG_NVM */
689
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200690static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
691{
692 return dev_to_disk(dev)->private_data;
693}
Matias Bjørlingca064082015-10-29 17:57:29 +0900694
Guenter Roeck400b6a72019-11-06 06:35:18 -0800695#ifdef CONFIG_NVME_HWMON
696void nvme_hwmon_init(struct nvme_ctrl *ctrl);
697#else
698static inline void nvme_hwmon_init(struct nvme_ctrl *ctrl) { }
699#endif
700
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200701#endif /* _NVME_H */