blob: 32a1f1cfdfb4459c3c0739fe4beb329b8f237348 [file] [log] [blame]
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02001/*
2 * Copyright (c) 2011-2014, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 */
13
14#ifndef _NVME_H
15#define _NVME_H
16
17#include <linux/nvme.h>
Christoph Hellwiga6a51492017-10-18 16:59:25 +020018#include <linux/cdev.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020019#include <linux/pci.h>
20#include <linux/kref.h>
21#include <linux/blk-mq.h>
Matias Bjørlingb0b4e092016-09-16 14:25:07 +020022#include <linux/lightnvm.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070023#include <linux/sed-opal.h>
Thomas Taib9e03852018-02-08 13:38:29 -050024#include <linux/fault-inject.h>
Johannes Thumshirn978628e2018-05-17 13:52:50 +020025#include <linux/rcupdate.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020026
Marc Olson8ae4e442017-09-06 17:23:56 -070027extern unsigned int nvme_io_timeout;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020028#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
29
Marc Olson8ae4e442017-09-06 17:23:56 -070030extern unsigned int admin_timeout;
Christoph Hellwig21d34712015-11-26 09:08:36 +010031#define ADMIN_TIMEOUT (admin_timeout * HZ)
32
Sagi Grimberg038bd4c2016-06-13 16:45:28 +020033#define NVME_DEFAULT_KATO 5
34#define NVME_KATO_GRACE 10
35
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020036extern struct workqueue_struct *nvme_wq;
Roy Shtermanb227c592018-01-14 12:39:02 +020037extern struct workqueue_struct *nvme_reset_wq;
38extern struct workqueue_struct *nvme_delete_wq;
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020039
Matias Bjørlingca064082015-10-29 17:57:29 +090040enum {
41 NVME_NS_LBA = 0,
42 NVME_NS_LIGHTNVM = 1,
43};
44
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020045/*
Christoph Hellwig106198e2015-11-26 10:07:41 +010046 * List of workarounds for devices that required behavior not specified in
47 * the standard.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020048 */
Christoph Hellwig106198e2015-11-26 10:07:41 +010049enum nvme_quirks {
50 /*
51 * Prefers I/O aligned to a stripe size specified in a vendor
52 * specific Identify field.
53 */
54 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
Keith Busch540c8012015-10-22 15:45:06 -060055
56 /*
57 * The controller doesn't handle Identify value others than 0 or 1
58 * correctly.
59 */
60 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
Keith Busch08095e72016-03-04 13:15:17 -070061
62 /*
Christoph Hellwige850fd12017-04-05 19:21:13 +020063 * The controller deterministically returns O's on reads to
64 * logical blocks that deallocate was called on.
Keith Busch08095e72016-03-04 13:15:17 -070065 */
Christoph Hellwige850fd12017-04-05 19:21:13 +020066 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -030067
68 /*
69 * The controller needs a delay before starts checking the device
70 * readiness, which is done by reading the NVME_CSTS_RDY bit.
71 */
72 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
Andy Lutomirskic5552fd2017-02-07 10:08:45 -080073
74 /*
75 * APST should not be used.
76 */
77 NVME_QUIRK_NO_APST = (1 << 4),
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070078
79 /*
80 * The deepest sleep state should not be used.
81 */
82 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
Christoph Hellwig608cc4b2017-09-06 11:45:24 +020083
84 /*
85 * Supports the LighNVM command set if indicated in vs[1].
86 */
87 NVME_QUIRK_LIGHTNVM = (1 << 6),
Jens Axboe9abd68e2018-05-08 10:25:15 -060088
89 /*
90 * Set MEDIUM priority on SQ creation
91 */
92 NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7),
Christoph Hellwig106198e2015-11-26 10:07:41 +010093};
94
Christoph Hellwigd49187e2016-11-10 07:32:33 -080095/*
96 * Common request structure for NVMe passthrough. All drivers must have
97 * this structure as the first member of their request-private data.
98 */
99struct nvme_request {
100 struct nvme_command *cmd;
101 union nvme_result result;
Christoph Hellwig44e44b22017-04-05 19:18:11 +0200102 u8 retries;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200103 u8 flags;
104 u16 status;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600105 struct nvme_ctrl *ctrl;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200106};
107
Christoph Hellwig32acab32017-11-02 12:59:30 +0100108/*
109 * Mark a bio as coming in through the mpath node.
110 */
111#define REQ_NVME_MPATH REQ_DRV
112
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200113enum {
114 NVME_REQ_CANCELLED = (1 << 0),
James Smartbb06ec312018-04-12 09:16:15 -0600115 NVME_REQ_USERCMD = (1 << 1),
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800116};
117
118static inline struct nvme_request *nvme_req(struct request *req)
119{
120 return blk_mq_rq_to_pdu(req);
121}
122
Keith Busch5d87eb92018-06-29 16:50:01 -0600123static inline u16 nvme_req_qid(struct request *req)
124{
125 if (!req->rq_disk)
126 return 0;
127 return blk_mq_unique_tag_to_hwq(blk_mq_unique_tag(req)) + 1;
128}
129
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300130/* The below value is the specific amount of delay needed before checking
131 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
132 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
133 * found empirically.
134 */
Jeff Lien8c97eec2017-11-21 10:44:37 -0600135#define NVME_QUIRK_DELAY_AMOUNT 2300
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300136
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200137enum nvme_ctrl_state {
138 NVME_CTRL_NEW,
139 NVME_CTRL_LIVE,
Jianchao Wang2b1b7e72018-01-06 08:01:58 +0800140 NVME_CTRL_ADMIN_ONLY, /* Only admin queue live */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200141 NVME_CTRL_RESETTING,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +0200142 NVME_CTRL_CONNECTING,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200143 NVME_CTRL_DELETING,
Keith Busch0ff9d4e2016-05-12 08:37:14 -0600144 NVME_CTRL_DEAD,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200145};
146
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100147struct nvme_ctrl {
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200148 enum nvme_ctrl_state state;
Andy Lutomirskibd4da3a2017-02-22 13:32:36 -0700149 bool identified;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200150 spinlock_t lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100151 const struct nvme_ctrl_ops *ops;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200152 struct request_queue *admin_q;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200153 struct request_queue *connect_q;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200154 struct device *dev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200155 int instance;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100156 struct blk_mq_tag_set *tagset;
Sagi Grimberg34b6c232017-07-10 09:22:29 +0300157 struct blk_mq_tag_set *admin_tagset;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100158 struct list_head namespaces;
Jianchao Wang765cc0312018-02-12 20:54:46 +0800159 struct rw_semaphore namespaces_rwsem;
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200160 struct device ctrl_device;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100161 struct device *device; /* char device */
Christoph Hellwiga6a51492017-10-18 16:59:25 +0200162 struct cdev cdev;
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200163 struct work_struct reset_work;
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200164 struct work_struct delete_work;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100165
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100166 struct nvme_subsystem *subsys;
167 struct list_head subsys_entry;
168
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100169 struct opal_dev *opal_dev;
Scott Bauera98e58e52017-02-03 12:50:32 -0700170
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200171 char name[12];
Christoph Hellwig76e39142016-04-16 14:57:58 -0400172 u16 cntlid;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100173
174 u32 ctrl_config;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530175 u16 mtfa;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +0300176 u32 queue_count;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100177
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +0300178 u64 cap;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100179 u32 page_size;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200180 u32 max_hw_sectors;
Jens Axboe943e9422018-06-21 09:49:37 -0600181 u32 max_segments;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200182 u16 oncs;
Scott Bauer8a9ae522017-02-17 13:59:40 +0100183 u16 oacs;
Jens Axboef5d11842017-06-27 12:03:06 -0600184 u16 nssa;
185 u16 nr_streams;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200186 u32 max_namespaces;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100187 atomic_t abort_limit;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200188 u8 vwc;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100189 u32 vs;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200190 u32 sgls;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200191 u16 kas;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800192 u8 npss;
193 u8 apsta;
Hannes Reineckec0561f82018-05-22 11:09:55 +0200194 u32 oaes;
Keith Busche3d78742017-11-07 15:13:14 -0700195 u32 aen_result;
Martin K. Petersen07fbd322017-08-25 19:14:50 -0400196 unsigned int shutdown_timeout;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200197 unsigned int kato;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100198 bool subsystem;
Christoph Hellwig106198e2015-11-26 10:07:41 +0100199 unsigned long quirks;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800200 struct nvme_id_power_state psd[32];
Keith Busch84fef622017-11-07 10:28:32 -0700201 struct nvme_effects_log *effects;
Christoph Hellwig5955be22016-04-26 13:51:59 +0200202 struct work_struct scan_work;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200203 struct work_struct async_event_work;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200204 struct delayed_work ka_work;
Roland Dreier0a34e462018-01-11 13:38:15 -0800205 struct nvme_command ka_cmd;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530206 struct work_struct fw_act_work;
Christoph Hellwig30d90962018-05-25 18:17:41 +0200207 unsigned long events;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200208
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200209#ifdef CONFIG_NVME_MULTIPATH
210 /* asymmetric namespace access: */
211 u8 anacap;
212 u8 anatt;
213 u32 anagrpmax;
214 u32 nanagrpid;
215 struct mutex ana_lock;
216 struct nvme_ana_rsp_hdr *ana_log_buf;
217 size_t ana_log_size;
218 struct timer_list anatt_timer;
219 struct work_struct ana_work;
220#endif
221
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800222 /* Power saving configuration */
223 u64 ps_max_latency_us;
Kai-Heng Feng76a5af82017-06-26 16:39:54 -0400224 bool apst_enabled;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800225
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400226 /* PCIe only: */
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200227 u32 hmpre;
228 u32 hmmin;
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400229 u32 hmminds;
230 u16 hmmaxd;
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200231
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200232 /* Fabrics only */
233 u16 sqsize;
234 u32 ioccsz;
235 u32 iorcsz;
236 u16 icdoff;
237 u16 maxcmd;
Sagi Grimbergfdf9dfa2017-05-04 13:33:15 +0300238 int nr_reconnects;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200239 struct nvmf_ctrl_options *opts;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200240};
241
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100242struct nvme_subsystem {
243 int instance;
244 struct device dev;
245 /*
246 * Because we unregister the device on the last put we need
247 * a separate refcount.
248 */
249 struct kref ref;
250 struct list_head entry;
251 struct mutex lock;
252 struct list_head ctrls;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100253 struct list_head nsheads;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100254 char subnqn[NVMF_NQN_SIZE];
255 char serial[20];
256 char model[40];
257 char firmware_rev[8];
258 u8 cmic;
259 u16 vendor_id;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100260 struct ida ns_ida;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100261};
262
Christoph Hellwig002fab02017-11-09 13:50:16 +0100263/*
264 * Container structure for uniqueue namespace identifiers.
265 */
266struct nvme_ns_ids {
267 u8 eui64[8];
268 u8 nguid[16];
269 uuid_t uuid;
270};
271
Christoph Hellwiged754e52017-11-09 13:50:43 +0100272/*
273 * Anchor structure for namespaces. There is one for each namespace in a
274 * NVMe subsystem that any of our controllers can see, and the namespace
275 * structure for each controller is chained of it. For private namespaces
276 * there is a 1:1 relation to our namespace structures, that is ->list
277 * only ever has a single entry for private namespaces.
278 */
279struct nvme_ns_head {
280 struct list_head list;
281 struct srcu_struct srcu;
282 struct nvme_subsystem *subsys;
283 unsigned ns_id;
284 struct nvme_ns_ids ids;
285 struct list_head entry;
286 struct kref ref;
287 int instance;
Christoph Hellwigf3334442018-09-11 09:51:29 +0200288#ifdef CONFIG_NVME_MULTIPATH
289 struct gendisk *disk;
290 struct bio_list requeue_list;
291 spinlock_t requeue_lock;
292 struct work_struct requeue_work;
293 struct mutex lock;
294 struct nvme_ns __rcu *current_path[];
295#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100296};
297
Thomas Taib9e03852018-02-08 13:38:29 -0500298#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
299struct nvme_fault_inject {
300 struct fault_attr attr;
301 struct dentry *parent;
302 bool dont_retry; /* DNR, do not retry */
303 u16 status; /* status code */
304};
305#endif
306
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200307struct nvme_ns {
308 struct list_head list;
309
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100310 struct nvme_ctrl *ctrl;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200311 struct request_queue *queue;
312 struct gendisk *disk;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200313#ifdef CONFIG_NVME_MULTIPATH
314 enum nvme_ana_state ana_state;
315 u32 ana_grpid;
316#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100317 struct list_head siblings;
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200318 struct nvm_dev *ndev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200319 struct kref kref;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100320 struct nvme_ns_head *head;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200321
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200322 int lba_shift;
323 u16 ms;
Jens Axboef5d11842017-06-27 12:03:06 -0600324 u16 sgs;
325 u32 sws;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200326 bool ext;
327 u8 pi_type;
Keith Busch646017a2016-02-24 09:15:54 -0700328 unsigned long flags;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200329#define NVME_NS_REMOVING 0
330#define NVME_NS_DEAD 1
331#define NVME_NS_ANA_PENDING 2
Christoph Hellwig57eeaf82017-08-16 15:47:37 +0200332 u16 noiob;
Thomas Taib9e03852018-02-08 13:38:29 -0500333
334#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
335 struct nvme_fault_inject fault_inject;
336#endif
337
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200338};
339
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100340struct nvme_ctrl_ops {
Ming Lin1a353d82016-06-13 16:45:24 +0200341 const char *name;
Sagi Grimberge439bb12016-02-10 10:03:29 -0800342 struct module *module;
Christoph Hellwigd3d5b872017-05-20 15:14:44 +0200343 unsigned int flags;
344#define NVME_F_FABRICS (1 << 0)
Christoph Hellwigc81bfba2017-05-20 15:14:45 +0200345#define NVME_F_METADATA_SUPPORTED (1 << 1)
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600346#define NVME_F_PCI_P2PDMA (1 << 2)
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100347 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100348 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100349 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100350 void (*free_ctrl)(struct nvme_ctrl *ctrl);
Keith Buschad22c352017-11-07 15:13:12 -0700351 void (*submit_async_event)(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200352 void (*delete_ctrl)(struct nvme_ctrl *ctrl);
Ming Lin1a353d82016-06-13 16:45:24 +0200353 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
Nitzan Carmib435ece2018-03-20 11:07:30 +0000354 void (*stop_ctrl)(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200355};
356
Thomas Taib9e03852018-02-08 13:38:29 -0500357#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
358void nvme_fault_inject_init(struct nvme_ns *ns);
359void nvme_fault_inject_fini(struct nvme_ns *ns);
360void nvme_should_fail(struct request *req);
361#else
362static inline void nvme_fault_inject_init(struct nvme_ns *ns) {}
363static inline void nvme_fault_inject_fini(struct nvme_ns *ns) {}
364static inline void nvme_should_fail(struct request *req) {}
365#endif
366
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100367static inline bool nvme_ctrl_ready(struct nvme_ctrl *ctrl)
368{
369 u32 val = 0;
370
371 if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val))
372 return false;
373 return val & NVME_CSTS_RDY;
374}
375
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100376static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
377{
378 if (!ctrl->subsystem)
379 return -ENOTTY;
380 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
381}
382
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200383static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
384{
385 return (sector >> (ns->lba_shift - 9));
386}
387
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200388static inline void nvme_end_request(struct request *req, __le16 status,
389 union nvme_result result)
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200390{
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200391 struct nvme_request *rq = nvme_req(req);
392
393 rq->status = le16_to_cpu(status) >> 1;
394 rq->result = result;
Thomas Taib9e03852018-02-08 13:38:29 -0500395 /* inject error when permitted by fault injection framework */
396 nvme_should_fail(req);
Christoph Hellwig08e00292017-04-20 16:03:09 +0200397 blk_mq_complete_request(req);
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200398}
399
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200400static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
401{
402 get_device(ctrl->device);
403}
404
405static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
406{
407 put_device(ctrl->device);
408}
409
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200410void nvme_complete_rq(struct request *req);
Jens Axboe7baa8572018-11-08 10:24:07 -0700411bool nvme_cancel_request(struct request *req, void *data, bool reserved);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200412bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
413 enum nvme_ctrl_state new_state);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100414int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
415int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
416int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100417int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
418 const struct nvme_ctrl_ops *ops, unsigned long quirks);
Keith Busch53029b02015-11-28 15:41:02 +0100419void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +0300420void nvme_start_ctrl(struct nvme_ctrl *ctrl);
421void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100422void nvme_put_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100423int nvme_init_identify(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100424
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100425void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100426
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100427int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
428 bool send);
Scott Bauera98e58e52017-02-03 12:50:32 -0700429
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800430void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
Christoph Hellwig287a63e2018-05-17 18:31:46 +0200431 volatile union nvme_result *res);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200432
Keith Busch25646262016-01-04 09:10:57 -0700433void nvme_stop_queues(struct nvme_ctrl *ctrl);
434void nvme_start_queues(struct nvme_ctrl *ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -0700435void nvme_kill_queues(struct nvme_ctrl *ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -0500436void nvme_unfreeze(struct nvme_ctrl *ctrl);
437void nvme_wait_freeze(struct nvme_ctrl *ctrl);
438void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
439void nvme_start_freeze(struct nvme_ctrl *ctrl);
Sagi Grimberg363c9aa2015-12-24 15:26:59 +0100440
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200441#define NVME_QID_ANY -1
Christoph Hellwig41609822015-11-20 09:00:02 +0100442struct request *nvme_alloc_request(struct request_queue *q,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800443 struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid);
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300444void nvme_cleanup_cmd(struct request *req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200445blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
Ming Lin8093f7c2016-04-12 13:10:14 -0600446 struct nvme_command *cmd);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200447int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
448 void *buf, unsigned bufflen);
449int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800450 union nvme_result *result, void *buffer, unsigned bufflen,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800451 unsigned timeout, int qid, int at_head,
452 blk_mq_req_flags_t flags);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +0100453int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200454void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200455int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +0200456int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200457int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
458int nvme_delete_ctrl_sync(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200459
Christoph Hellwig0e987192018-06-06 14:39:00 +0200460int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp,
461 void *log, size_t size, u64 offset);
Matias Bjørlingd558fb52018-03-21 20:27:07 +0100462
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200463extern const struct attribute_group *nvme_ns_id_attr_groups[];
Christoph Hellwig32acab32017-11-02 12:59:30 +0100464extern const struct block_device_operations nvme_ns_head_ops;
465
466#ifdef CONFIG_NVME_MULTIPATH
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200467bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl);
Keith Buscha785dbc2018-04-26 14:22:41 -0600468void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
469 struct nvme_ctrl *ctrl, int *flags);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100470void nvme_failover_req(struct request *req);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100471void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl);
472int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200473void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100474void nvme_mpath_remove_disk(struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200475int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id);
476void nvme_mpath_uninit(struct nvme_ctrl *ctrl);
477void nvme_mpath_stop(struct nvme_ctrl *ctrl);
Christoph Hellwigf3334442018-09-11 09:51:29 +0200478void nvme_mpath_clear_current_path(struct nvme_ns *ns);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100479struct nvme_ns *nvme_find_path(struct nvme_ns_head *head);
Sagi Grimberg479a3222017-12-21 15:07:27 +0200480
481static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
482{
483 struct nvme_ns_head *head = ns->head;
484
485 if (head->disk && list_empty(&head->list))
486 kblockd_schedule_work(&head->requeue_work);
487}
488
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200489extern struct device_attribute dev_attr_ana_grpid;
490extern struct device_attribute dev_attr_ana_state;
491
Christoph Hellwig32acab32017-11-02 12:59:30 +0100492#else
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200493static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
494{
495 return false;
496}
Keith Buscha785dbc2018-04-26 14:22:41 -0600497/*
498 * Without the multipath code enabled, multiple controller per subsystems are
499 * visible as devices and thus we cannot use the subsystem instance.
500 */
501static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
502 struct nvme_ctrl *ctrl, int *flags)
503{
504 sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance);
505}
506
Christoph Hellwig32acab32017-11-02 12:59:30 +0100507static inline void nvme_failover_req(struct request *req)
508{
509}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100510static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl)
511{
512}
513static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,
514 struct nvme_ns_head *head)
515{
516 return 0;
517}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200518static inline void nvme_mpath_add_disk(struct nvme_ns *ns,
519 struct nvme_id_ns *id)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100520{
521}
522static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head)
523{
524}
525static inline void nvme_mpath_clear_current_path(struct nvme_ns *ns)
526{
527}
Sagi Grimberg479a3222017-12-21 15:07:27 +0200528static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
529{
530}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200531static inline int nvme_mpath_init(struct nvme_ctrl *ctrl,
532 struct nvme_id_ctrl *id)
533{
534 return 0;
535}
536static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl)
537{
538}
539static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl)
540{
541}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100542#endif /* CONFIG_NVME_MULTIPATH */
543
Keith Buschc4699e72015-11-28 16:49:22 +0100544#ifdef CONFIG_NVM
Matias Bjørling96257a82018-03-30 00:05:05 +0200545void nvme_nvm_update_nvm_info(struct nvme_ns *ns);
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100546int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200547void nvme_nvm_unregister(struct nvme_ns *ns);
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200548extern const struct attribute_group nvme_nvm_attr_group;
Matias Bjørling84d4add2017-01-31 13:17:16 +0100549int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
Keith Buschc4699e72015-11-28 16:49:22 +0100550#else
Matias Bjørling96257a82018-03-30 00:05:05 +0200551static inline void nvme_nvm_update_nvm_info(struct nvme_ns *ns) {};
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200552static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100553 int node)
Keith Buschc4699e72015-11-28 16:49:22 +0100554{
555 return 0;
556}
557
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200558static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
Matias Bjørling84d4add2017-01-31 13:17:16 +0100559static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
560 unsigned long arg)
561{
562 return -ENOTTY;
563}
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100564#endif /* CONFIG_NVM */
565
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200566static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
567{
568 return dev_to_disk(dev)->private_data;
569}
Matias Bjørlingca064082015-10-29 17:57:29 +0900570
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100571int __init nvme_core_init(void);
572void nvme_core_exit(void);
573
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200574#endif /* _NVME_H */