Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2011-2014, Intel Corporation. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms and conditions of the GNU General Public License, |
| 6 | * version 2, as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 9 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 10 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 11 | * more details. |
| 12 | */ |
| 13 | |
| 14 | #ifndef _NVME_H |
| 15 | #define _NVME_H |
| 16 | |
| 17 | #include <linux/nvme.h> |
Christoph Hellwig | a6a5149 | 2017-10-18 16:59:25 +0200 | [diff] [blame] | 18 | #include <linux/cdev.h> |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 19 | #include <linux/pci.h> |
| 20 | #include <linux/kref.h> |
| 21 | #include <linux/blk-mq.h> |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 22 | #include <linux/lightnvm.h> |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 23 | #include <linux/sed-opal.h> |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 24 | #include <linux/fault-inject.h> |
Johannes Thumshirn | 978628e | 2018-05-17 13:52:50 +0200 | [diff] [blame] | 25 | #include <linux/rcupdate.h> |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 26 | |
Marc Olson | 8ae4e44 | 2017-09-06 17:23:56 -0700 | [diff] [blame] | 27 | extern unsigned int nvme_io_timeout; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 28 | #define NVME_IO_TIMEOUT (nvme_io_timeout * HZ) |
| 29 | |
Marc Olson | 8ae4e44 | 2017-09-06 17:23:56 -0700 | [diff] [blame] | 30 | extern unsigned int admin_timeout; |
Christoph Hellwig | 21d3471 | 2015-11-26 09:08:36 +0100 | [diff] [blame] | 31 | #define ADMIN_TIMEOUT (admin_timeout * HZ) |
| 32 | |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 33 | #define NVME_DEFAULT_KATO 5 |
| 34 | #define NVME_KATO_GRACE 10 |
| 35 | |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 36 | extern struct workqueue_struct *nvme_wq; |
Roy Shterman | b227c59 | 2018-01-14 12:39:02 +0200 | [diff] [blame] | 37 | extern struct workqueue_struct *nvme_reset_wq; |
| 38 | extern struct workqueue_struct *nvme_delete_wq; |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 39 | |
Matias Bjørling | ca06408 | 2015-10-29 17:57:29 +0900 | [diff] [blame] | 40 | enum { |
| 41 | NVME_NS_LBA = 0, |
| 42 | NVME_NS_LIGHTNVM = 1, |
| 43 | }; |
| 44 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 45 | /* |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 46 | * List of workarounds for devices that required behavior not specified in |
| 47 | * the standard. |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 48 | */ |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 49 | enum nvme_quirks { |
| 50 | /* |
| 51 | * Prefers I/O aligned to a stripe size specified in a vendor |
| 52 | * specific Identify field. |
| 53 | */ |
| 54 | NVME_QUIRK_STRIPE_SIZE = (1 << 0), |
Keith Busch | 540c801 | 2015-10-22 15:45:06 -0600 | [diff] [blame] | 55 | |
| 56 | /* |
| 57 | * The controller doesn't handle Identify value others than 0 or 1 |
| 58 | * correctly. |
| 59 | */ |
| 60 | NVME_QUIRK_IDENTIFY_CNS = (1 << 1), |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 61 | |
| 62 | /* |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 63 | * The controller deterministically returns O's on reads to |
| 64 | * logical blocks that deallocate was called on. |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 65 | */ |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 66 | NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2), |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 67 | |
| 68 | /* |
| 69 | * The controller needs a delay before starts checking the device |
| 70 | * readiness, which is done by reading the NVME_CSTS_RDY bit. |
| 71 | */ |
| 72 | NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3), |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * APST should not be used. |
| 76 | */ |
| 77 | NVME_QUIRK_NO_APST = (1 << 4), |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 78 | |
| 79 | /* |
| 80 | * The deepest sleep state should not be used. |
| 81 | */ |
| 82 | NVME_QUIRK_NO_DEEPEST_PS = (1 << 5), |
Christoph Hellwig | 608cc4b | 2017-09-06 11:45:24 +0200 | [diff] [blame] | 83 | |
| 84 | /* |
| 85 | * Supports the LighNVM command set if indicated in vs[1]. |
| 86 | */ |
| 87 | NVME_QUIRK_LIGHTNVM = (1 << 6), |
Jens Axboe | 9abd68e | 2018-05-08 10:25:15 -0600 | [diff] [blame] | 88 | |
| 89 | /* |
| 90 | * Set MEDIUM priority on SQ creation |
| 91 | */ |
| 92 | NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7), |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 93 | }; |
| 94 | |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 95 | /* |
| 96 | * Common request structure for NVMe passthrough. All drivers must have |
| 97 | * this structure as the first member of their request-private data. |
| 98 | */ |
| 99 | struct nvme_request { |
| 100 | struct nvme_command *cmd; |
| 101 | union nvme_result result; |
Christoph Hellwig | 44e44b2 | 2017-04-05 19:18:11 +0200 | [diff] [blame] | 102 | u8 retries; |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 103 | u8 flags; |
| 104 | u16 status; |
Sagi Grimberg | 59e29ce | 2018-06-29 16:50:00 -0600 | [diff] [blame] | 105 | struct nvme_ctrl *ctrl; |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 106 | }; |
| 107 | |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 108 | /* |
| 109 | * Mark a bio as coming in through the mpath node. |
| 110 | */ |
| 111 | #define REQ_NVME_MPATH REQ_DRV |
| 112 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 113 | enum { |
| 114 | NVME_REQ_CANCELLED = (1 << 0), |
James Smart | bb06ec31 | 2018-04-12 09:16:15 -0600 | [diff] [blame] | 115 | NVME_REQ_USERCMD = (1 << 1), |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 116 | }; |
| 117 | |
| 118 | static inline struct nvme_request *nvme_req(struct request *req) |
| 119 | { |
| 120 | return blk_mq_rq_to_pdu(req); |
| 121 | } |
| 122 | |
Keith Busch | 5d87eb9 | 2018-06-29 16:50:01 -0600 | [diff] [blame] | 123 | static inline u16 nvme_req_qid(struct request *req) |
| 124 | { |
| 125 | if (!req->rq_disk) |
| 126 | return 0; |
| 127 | return blk_mq_unique_tag_to_hwq(blk_mq_unique_tag(req)) + 1; |
| 128 | } |
| 129 | |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 130 | /* The below value is the specific amount of delay needed before checking |
| 131 | * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the |
| 132 | * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was |
| 133 | * found empirically. |
| 134 | */ |
Jeff Lien | 8c97eec | 2017-11-21 10:44:37 -0600 | [diff] [blame] | 135 | #define NVME_QUIRK_DELAY_AMOUNT 2300 |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 136 | |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 137 | enum nvme_ctrl_state { |
| 138 | NVME_CTRL_NEW, |
| 139 | NVME_CTRL_LIVE, |
Jianchao Wang | 2b1b7e7 | 2018-01-06 08:01:58 +0800 | [diff] [blame] | 140 | NVME_CTRL_ADMIN_ONLY, /* Only admin queue live */ |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 141 | NVME_CTRL_RESETTING, |
Max Gurtovoy | ad6a0a5 | 2018-01-31 18:31:24 +0200 | [diff] [blame] | 142 | NVME_CTRL_CONNECTING, |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 143 | NVME_CTRL_DELETING, |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 144 | NVME_CTRL_DEAD, |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 145 | }; |
| 146 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 147 | struct nvme_ctrl { |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 148 | enum nvme_ctrl_state state; |
Andy Lutomirski | bd4da3a | 2017-02-22 13:32:36 -0700 | [diff] [blame] | 149 | bool identified; |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 150 | spinlock_t lock; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 151 | const struct nvme_ctrl_ops *ops; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 152 | struct request_queue *admin_q; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 153 | struct request_queue *connect_q; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 154 | struct device *dev; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 155 | int instance; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 156 | struct blk_mq_tag_set *tagset; |
Sagi Grimberg | 34b6c23 | 2017-07-10 09:22:29 +0300 | [diff] [blame] | 157 | struct blk_mq_tag_set *admin_tagset; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 158 | struct list_head namespaces; |
Jianchao Wang | 765cc031 | 2018-02-12 20:54:46 +0800 | [diff] [blame] | 159 | struct rw_semaphore namespaces_rwsem; |
Christoph Hellwig | d22524a | 2017-10-18 13:25:42 +0200 | [diff] [blame] | 160 | struct device ctrl_device; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 161 | struct device *device; /* char device */ |
Christoph Hellwig | a6a5149 | 2017-10-18 16:59:25 +0200 | [diff] [blame] | 162 | struct cdev cdev; |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 163 | struct work_struct reset_work; |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 164 | struct work_struct delete_work; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 165 | |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 166 | struct nvme_subsystem *subsys; |
| 167 | struct list_head subsys_entry; |
| 168 | |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 169 | struct opal_dev *opal_dev; |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 170 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 171 | char name[12]; |
Christoph Hellwig | 76e3914 | 2016-04-16 14:57:58 -0400 | [diff] [blame] | 172 | u16 cntlid; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 173 | |
| 174 | u32 ctrl_config; |
Arnav Dawn | b6dccf7 | 2017-07-12 16:10:40 +0530 | [diff] [blame] | 175 | u16 mtfa; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 176 | u32 queue_count; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 177 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 178 | u64 cap; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 179 | u32 page_size; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 180 | u32 max_hw_sectors; |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 181 | u32 max_segments; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 182 | u16 oncs; |
Scott Bauer | 8a9ae52 | 2017-02-17 13:59:40 +0100 | [diff] [blame] | 183 | u16 oacs; |
Jens Axboe | f5d1184 | 2017-06-27 12:03:06 -0600 | [diff] [blame] | 184 | u16 nssa; |
| 185 | u16 nr_streams; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 186 | u32 max_namespaces; |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 187 | atomic_t abort_limit; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 188 | u8 vwc; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 189 | u32 vs; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 190 | u32 sgls; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 191 | u16 kas; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 192 | u8 npss; |
| 193 | u8 apsta; |
Hannes Reinecke | c0561f8 | 2018-05-22 11:09:55 +0200 | [diff] [blame] | 194 | u32 oaes; |
Keith Busch | e3d7874 | 2017-11-07 15:13:14 -0700 | [diff] [blame] | 195 | u32 aen_result; |
Martin K. Petersen | 07fbd32 | 2017-08-25 19:14:50 -0400 | [diff] [blame] | 196 | unsigned int shutdown_timeout; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 197 | unsigned int kato; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 198 | bool subsystem; |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 199 | unsigned long quirks; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 200 | struct nvme_id_power_state psd[32]; |
Keith Busch | 84fef62 | 2017-11-07 10:28:32 -0700 | [diff] [blame] | 201 | struct nvme_effects_log *effects; |
Christoph Hellwig | 5955be2 | 2016-04-26 13:51:59 +0200 | [diff] [blame] | 202 | struct work_struct scan_work; |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 203 | struct work_struct async_event_work; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 204 | struct delayed_work ka_work; |
Roland Dreier | 0a34e46 | 2018-01-11 13:38:15 -0800 | [diff] [blame] | 205 | struct nvme_command ka_cmd; |
Arnav Dawn | b6dccf7 | 2017-07-12 16:10:40 +0530 | [diff] [blame] | 206 | struct work_struct fw_act_work; |
Christoph Hellwig | 30d9096 | 2018-05-25 18:17:41 +0200 | [diff] [blame] | 207 | unsigned long events; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 208 | |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 209 | #ifdef CONFIG_NVME_MULTIPATH |
| 210 | /* asymmetric namespace access: */ |
| 211 | u8 anacap; |
| 212 | u8 anatt; |
| 213 | u32 anagrpmax; |
| 214 | u32 nanagrpid; |
| 215 | struct mutex ana_lock; |
| 216 | struct nvme_ana_rsp_hdr *ana_log_buf; |
| 217 | size_t ana_log_size; |
| 218 | struct timer_list anatt_timer; |
| 219 | struct work_struct ana_work; |
| 220 | #endif |
| 221 | |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 222 | /* Power saving configuration */ |
| 223 | u64 ps_max_latency_us; |
Kai-Heng Feng | 76a5af8 | 2017-06-26 16:39:54 -0400 | [diff] [blame] | 224 | bool apst_enabled; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 225 | |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 226 | /* PCIe only: */ |
Christoph Hellwig | fe6d53c | 2017-05-12 17:16:10 +0200 | [diff] [blame] | 227 | u32 hmpre; |
| 228 | u32 hmmin; |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 229 | u32 hmminds; |
| 230 | u16 hmmaxd; |
Christoph Hellwig | fe6d53c | 2017-05-12 17:16:10 +0200 | [diff] [blame] | 231 | |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 232 | /* Fabrics only */ |
| 233 | u16 sqsize; |
| 234 | u32 ioccsz; |
| 235 | u32 iorcsz; |
| 236 | u16 icdoff; |
| 237 | u16 maxcmd; |
Sagi Grimberg | fdf9dfa | 2017-05-04 13:33:15 +0300 | [diff] [blame] | 238 | int nr_reconnects; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 239 | struct nvmf_ctrl_options *opts; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 240 | }; |
| 241 | |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 242 | struct nvme_subsystem { |
| 243 | int instance; |
| 244 | struct device dev; |
| 245 | /* |
| 246 | * Because we unregister the device on the last put we need |
| 247 | * a separate refcount. |
| 248 | */ |
| 249 | struct kref ref; |
| 250 | struct list_head entry; |
| 251 | struct mutex lock; |
| 252 | struct list_head ctrls; |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 253 | struct list_head nsheads; |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 254 | char subnqn[NVMF_NQN_SIZE]; |
| 255 | char serial[20]; |
| 256 | char model[40]; |
| 257 | char firmware_rev[8]; |
| 258 | u8 cmic; |
| 259 | u16 vendor_id; |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 260 | struct ida ns_ida; |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 261 | }; |
| 262 | |
Christoph Hellwig | 002fab0 | 2017-11-09 13:50:16 +0100 | [diff] [blame] | 263 | /* |
| 264 | * Container structure for uniqueue namespace identifiers. |
| 265 | */ |
| 266 | struct nvme_ns_ids { |
| 267 | u8 eui64[8]; |
| 268 | u8 nguid[16]; |
| 269 | uuid_t uuid; |
| 270 | }; |
| 271 | |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 272 | /* |
| 273 | * Anchor structure for namespaces. There is one for each namespace in a |
| 274 | * NVMe subsystem that any of our controllers can see, and the namespace |
| 275 | * structure for each controller is chained of it. For private namespaces |
| 276 | * there is a 1:1 relation to our namespace structures, that is ->list |
| 277 | * only ever has a single entry for private namespaces. |
| 278 | */ |
| 279 | struct nvme_ns_head { |
| 280 | struct list_head list; |
| 281 | struct srcu_struct srcu; |
| 282 | struct nvme_subsystem *subsys; |
| 283 | unsigned ns_id; |
| 284 | struct nvme_ns_ids ids; |
| 285 | struct list_head entry; |
| 286 | struct kref ref; |
| 287 | int instance; |
Christoph Hellwig | f333444 | 2018-09-11 09:51:29 +0200 | [diff] [blame] | 288 | #ifdef CONFIG_NVME_MULTIPATH |
| 289 | struct gendisk *disk; |
| 290 | struct bio_list requeue_list; |
| 291 | spinlock_t requeue_lock; |
| 292 | struct work_struct requeue_work; |
| 293 | struct mutex lock; |
| 294 | struct nvme_ns __rcu *current_path[]; |
| 295 | #endif |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 296 | }; |
| 297 | |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 298 | #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS |
| 299 | struct nvme_fault_inject { |
| 300 | struct fault_attr attr; |
| 301 | struct dentry *parent; |
| 302 | bool dont_retry; /* DNR, do not retry */ |
| 303 | u16 status; /* status code */ |
| 304 | }; |
| 305 | #endif |
| 306 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 307 | struct nvme_ns { |
| 308 | struct list_head list; |
| 309 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 310 | struct nvme_ctrl *ctrl; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 311 | struct request_queue *queue; |
| 312 | struct gendisk *disk; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 313 | #ifdef CONFIG_NVME_MULTIPATH |
| 314 | enum nvme_ana_state ana_state; |
| 315 | u32 ana_grpid; |
| 316 | #endif |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 317 | struct list_head siblings; |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 318 | struct nvm_dev *ndev; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 319 | struct kref kref; |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 320 | struct nvme_ns_head *head; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 321 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 322 | int lba_shift; |
| 323 | u16 ms; |
Jens Axboe | f5d1184 | 2017-06-27 12:03:06 -0600 | [diff] [blame] | 324 | u16 sgs; |
| 325 | u32 sws; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 326 | bool ext; |
| 327 | u8 pi_type; |
Keith Busch | 646017a | 2016-02-24 09:15:54 -0700 | [diff] [blame] | 328 | unsigned long flags; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 329 | #define NVME_NS_REMOVING 0 |
| 330 | #define NVME_NS_DEAD 1 |
| 331 | #define NVME_NS_ANA_PENDING 2 |
Christoph Hellwig | 57eeaf8 | 2017-08-16 15:47:37 +0200 | [diff] [blame] | 332 | u16 noiob; |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 333 | |
| 334 | #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS |
| 335 | struct nvme_fault_inject fault_inject; |
| 336 | #endif |
| 337 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 338 | }; |
| 339 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 340 | struct nvme_ctrl_ops { |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 341 | const char *name; |
Sagi Grimberg | e439bb1 | 2016-02-10 10:03:29 -0800 | [diff] [blame] | 342 | struct module *module; |
Christoph Hellwig | d3d5b87 | 2017-05-20 15:14:44 +0200 | [diff] [blame] | 343 | unsigned int flags; |
| 344 | #define NVME_F_FABRICS (1 << 0) |
Christoph Hellwig | c81bfba | 2017-05-20 15:14:45 +0200 | [diff] [blame] | 345 | #define NVME_F_METADATA_SUPPORTED (1 << 1) |
Logan Gunthorpe | e0596ab | 2018-10-04 15:27:44 -0600 | [diff] [blame] | 346 | #define NVME_F_PCI_P2PDMA (1 << 2) |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 347 | int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 348 | int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val); |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 349 | int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 350 | void (*free_ctrl)(struct nvme_ctrl *ctrl); |
Keith Busch | ad22c35 | 2017-11-07 15:13:12 -0700 | [diff] [blame] | 351 | void (*submit_async_event)(struct nvme_ctrl *ctrl); |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 352 | void (*delete_ctrl)(struct nvme_ctrl *ctrl); |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 353 | int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size); |
Nitzan Carmi | b435ece | 2018-03-20 11:07:30 +0000 | [diff] [blame] | 354 | void (*stop_ctrl)(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 355 | }; |
| 356 | |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 357 | #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS |
| 358 | void nvme_fault_inject_init(struct nvme_ns *ns); |
| 359 | void nvme_fault_inject_fini(struct nvme_ns *ns); |
| 360 | void nvme_should_fail(struct request *req); |
| 361 | #else |
| 362 | static inline void nvme_fault_inject_init(struct nvme_ns *ns) {} |
| 363 | static inline void nvme_fault_inject_fini(struct nvme_ns *ns) {} |
| 364 | static inline void nvme_should_fail(struct request *req) {} |
| 365 | #endif |
| 366 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 367 | static inline bool nvme_ctrl_ready(struct nvme_ctrl *ctrl) |
| 368 | { |
| 369 | u32 val = 0; |
| 370 | |
| 371 | if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val)) |
| 372 | return false; |
| 373 | return val & NVME_CSTS_RDY; |
| 374 | } |
| 375 | |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 376 | static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl) |
| 377 | { |
| 378 | if (!ctrl->subsystem) |
| 379 | return -ENOTTY; |
| 380 | return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65); |
| 381 | } |
| 382 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 383 | static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector) |
| 384 | { |
| 385 | return (sector >> (ns->lba_shift - 9)); |
| 386 | } |
| 387 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 388 | static inline void nvme_end_request(struct request *req, __le16 status, |
| 389 | union nvme_result result) |
Christoph Hellwig | 15a190f7 | 2015-10-16 07:58:39 +0200 | [diff] [blame] | 390 | { |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 391 | struct nvme_request *rq = nvme_req(req); |
| 392 | |
| 393 | rq->status = le16_to_cpu(status) >> 1; |
| 394 | rq->result = result; |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 395 | /* inject error when permitted by fault injection framework */ |
| 396 | nvme_should_fail(req); |
Christoph Hellwig | 08e0029 | 2017-04-20 16:03:09 +0200 | [diff] [blame] | 397 | blk_mq_complete_request(req); |
Christoph Hellwig | 15a190f7 | 2015-10-16 07:58:39 +0200 | [diff] [blame] | 398 | } |
| 399 | |
Christoph Hellwig | d22524a | 2017-10-18 13:25:42 +0200 | [diff] [blame] | 400 | static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl) |
| 401 | { |
| 402 | get_device(ctrl->device); |
| 403 | } |
| 404 | |
| 405 | static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl) |
| 406 | { |
| 407 | put_device(ctrl->device); |
| 408 | } |
| 409 | |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 410 | void nvme_complete_rq(struct request *req); |
Jens Axboe | 7baa857 | 2018-11-08 10:24:07 -0700 | [diff] [blame^] | 411 | bool nvme_cancel_request(struct request *req, void *data, bool reserved); |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 412 | bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl, |
| 413 | enum nvme_ctrl_state new_state); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 414 | int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap); |
| 415 | int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap); |
| 416 | int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 417 | int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev, |
| 418 | const struct nvme_ctrl_ops *ops, unsigned long quirks); |
Keith Busch | 53029b0 | 2015-11-28 15:41:02 +0100 | [diff] [blame] | 419 | void nvme_uninit_ctrl(struct nvme_ctrl *ctrl); |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 420 | void nvme_start_ctrl(struct nvme_ctrl *ctrl); |
| 421 | void nvme_stop_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 422 | void nvme_put_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 423 | int nvme_init_identify(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 424 | |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 425 | void nvme_remove_namespaces(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 426 | |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 427 | int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len, |
| 428 | bool send); |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 429 | |
Christoph Hellwig | 7bf5853 | 2016-11-10 07:32:34 -0800 | [diff] [blame] | 430 | void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status, |
Christoph Hellwig | 287a63e | 2018-05-17 18:31:46 +0200 | [diff] [blame] | 431 | volatile union nvme_result *res); |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 432 | |
Keith Busch | 2564626 | 2016-01-04 09:10:57 -0700 | [diff] [blame] | 433 | void nvme_stop_queues(struct nvme_ctrl *ctrl); |
| 434 | void nvme_start_queues(struct nvme_ctrl *ctrl); |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 435 | void nvme_kill_queues(struct nvme_ctrl *ctrl); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 436 | void nvme_unfreeze(struct nvme_ctrl *ctrl); |
| 437 | void nvme_wait_freeze(struct nvme_ctrl *ctrl); |
| 438 | void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout); |
| 439 | void nvme_start_freeze(struct nvme_ctrl *ctrl); |
Sagi Grimberg | 363c9aa | 2015-12-24 15:26:59 +0100 | [diff] [blame] | 440 | |
Christoph Hellwig | eb71f43 | 2016-06-13 16:45:23 +0200 | [diff] [blame] | 441 | #define NVME_QID_ANY -1 |
Christoph Hellwig | 4160982 | 2015-11-20 09:00:02 +0100 | [diff] [blame] | 442 | struct request *nvme_alloc_request(struct request_queue *q, |
Bart Van Assche | 9a95e4e | 2017-11-09 10:49:59 -0800 | [diff] [blame] | 443 | struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid); |
Max Gurtovoy | f7f1fc3 | 2018-07-30 00:15:33 +0300 | [diff] [blame] | 444 | void nvme_cleanup_cmd(struct request *req); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 445 | blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req, |
Ming Lin | 8093f7c | 2016-04-12 13:10:14 -0600 | [diff] [blame] | 446 | struct nvme_command *cmd); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 447 | int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd, |
| 448 | void *buf, unsigned bufflen); |
| 449 | int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd, |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 450 | union nvme_result *result, void *buffer, unsigned bufflen, |
Bart Van Assche | 9a95e4e | 2017-11-09 10:49:59 -0800 | [diff] [blame] | 451 | unsigned timeout, int qid, int at_head, |
| 452 | blk_mq_req_flags_t flags); |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 453 | int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count); |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 454 | void nvme_stop_keep_alive(struct nvme_ctrl *ctrl); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 455 | int nvme_reset_ctrl(struct nvme_ctrl *ctrl); |
Sagi Grimberg | 79c48cc | 2018-01-14 12:39:00 +0200 | [diff] [blame] | 456 | int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl); |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 457 | int nvme_delete_ctrl(struct nvme_ctrl *ctrl); |
| 458 | int nvme_delete_ctrl_sync(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 459 | |
Christoph Hellwig | 0e98719 | 2018-06-06 14:39:00 +0200 | [diff] [blame] | 460 | int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp, |
| 461 | void *log, size_t size, u64 offset); |
Matias Bjørling | d558fb5 | 2018-03-21 20:27:07 +0100 | [diff] [blame] | 462 | |
Hannes Reinecke | 33b14f67 | 2018-09-28 08:17:20 +0200 | [diff] [blame] | 463 | extern const struct attribute_group *nvme_ns_id_attr_groups[]; |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 464 | extern const struct block_device_operations nvme_ns_head_ops; |
| 465 | |
| 466 | #ifdef CONFIG_NVME_MULTIPATH |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 467 | bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl); |
Keith Busch | a785dbc | 2018-04-26 14:22:41 -0600 | [diff] [blame] | 468 | void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns, |
| 469 | struct nvme_ctrl *ctrl, int *flags); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 470 | void nvme_failover_req(struct request *req); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 471 | void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl); |
| 472 | int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head); |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 473 | void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 474 | void nvme_mpath_remove_disk(struct nvme_ns_head *head); |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 475 | int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id); |
| 476 | void nvme_mpath_uninit(struct nvme_ctrl *ctrl); |
| 477 | void nvme_mpath_stop(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f333444 | 2018-09-11 09:51:29 +0200 | [diff] [blame] | 478 | void nvme_mpath_clear_current_path(struct nvme_ns *ns); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 479 | struct nvme_ns *nvme_find_path(struct nvme_ns_head *head); |
Sagi Grimberg | 479a322 | 2017-12-21 15:07:27 +0200 | [diff] [blame] | 480 | |
| 481 | static inline void nvme_mpath_check_last_path(struct nvme_ns *ns) |
| 482 | { |
| 483 | struct nvme_ns_head *head = ns->head; |
| 484 | |
| 485 | if (head->disk && list_empty(&head->list)) |
| 486 | kblockd_schedule_work(&head->requeue_work); |
| 487 | } |
| 488 | |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 489 | extern struct device_attribute dev_attr_ana_grpid; |
| 490 | extern struct device_attribute dev_attr_ana_state; |
| 491 | |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 492 | #else |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 493 | static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl) |
| 494 | { |
| 495 | return false; |
| 496 | } |
Keith Busch | a785dbc | 2018-04-26 14:22:41 -0600 | [diff] [blame] | 497 | /* |
| 498 | * Without the multipath code enabled, multiple controller per subsystems are |
| 499 | * visible as devices and thus we cannot use the subsystem instance. |
| 500 | */ |
| 501 | static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns, |
| 502 | struct nvme_ctrl *ctrl, int *flags) |
| 503 | { |
| 504 | sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance); |
| 505 | } |
| 506 | |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 507 | static inline void nvme_failover_req(struct request *req) |
| 508 | { |
| 509 | } |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 510 | static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl) |
| 511 | { |
| 512 | } |
| 513 | static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl, |
| 514 | struct nvme_ns_head *head) |
| 515 | { |
| 516 | return 0; |
| 517 | } |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 518 | static inline void nvme_mpath_add_disk(struct nvme_ns *ns, |
| 519 | struct nvme_id_ns *id) |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 520 | { |
| 521 | } |
| 522 | static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head) |
| 523 | { |
| 524 | } |
| 525 | static inline void nvme_mpath_clear_current_path(struct nvme_ns *ns) |
| 526 | { |
| 527 | } |
Sagi Grimberg | 479a322 | 2017-12-21 15:07:27 +0200 | [diff] [blame] | 528 | static inline void nvme_mpath_check_last_path(struct nvme_ns *ns) |
| 529 | { |
| 530 | } |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 531 | static inline int nvme_mpath_init(struct nvme_ctrl *ctrl, |
| 532 | struct nvme_id_ctrl *id) |
| 533 | { |
| 534 | return 0; |
| 535 | } |
| 536 | static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl) |
| 537 | { |
| 538 | } |
| 539 | static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl) |
| 540 | { |
| 541 | } |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 542 | #endif /* CONFIG_NVME_MULTIPATH */ |
| 543 | |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 544 | #ifdef CONFIG_NVM |
Matias Bjørling | 96257a8 | 2018-03-30 00:05:05 +0200 | [diff] [blame] | 545 | void nvme_nvm_update_nvm_info(struct nvme_ns *ns); |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 546 | int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node); |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 547 | void nvme_nvm_unregister(struct nvme_ns *ns); |
Hannes Reinecke | 33b14f67 | 2018-09-28 08:17:20 +0200 | [diff] [blame] | 548 | extern const struct attribute_group nvme_nvm_attr_group; |
Matias Bjørling | 84d4add | 2017-01-31 13:17:16 +0100 | [diff] [blame] | 549 | int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg); |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 550 | #else |
Matias Bjørling | 96257a8 | 2018-03-30 00:05:05 +0200 | [diff] [blame] | 551 | static inline void nvme_nvm_update_nvm_info(struct nvme_ns *ns) {}; |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 552 | static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 553 | int node) |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 554 | { |
| 555 | return 0; |
| 556 | } |
| 557 | |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 558 | static inline void nvme_nvm_unregister(struct nvme_ns *ns) {}; |
Matias Bjørling | 84d4add | 2017-01-31 13:17:16 +0100 | [diff] [blame] | 559 | static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, |
| 560 | unsigned long arg) |
| 561 | { |
| 562 | return -ENOTTY; |
| 563 | } |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 564 | #endif /* CONFIG_NVM */ |
| 565 | |
Simon A. F. Lund | 40267ef | 2016-09-16 14:25:08 +0200 | [diff] [blame] | 566 | static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev) |
| 567 | { |
| 568 | return dev_to_disk(dev)->private_data; |
| 569 | } |
Matias Bjørling | ca06408 | 2015-10-29 17:57:29 +0900 | [diff] [blame] | 570 | |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 571 | int __init nvme_core_init(void); |
| 572 | void nvme_core_exit(void); |
| 573 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 574 | #endif /* _NVME_H */ |