Christoph Hellwig | bc50ad7 | 2019-02-18 09:36:29 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2011-2014, Intel Corporation. |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef _NVME_H |
| 7 | #define _NVME_H |
| 8 | |
| 9 | #include <linux/nvme.h> |
Christoph Hellwig | a6a5149 | 2017-10-18 16:59:25 +0200 | [diff] [blame] | 10 | #include <linux/cdev.h> |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 11 | #include <linux/pci.h> |
| 12 | #include <linux/kref.h> |
| 13 | #include <linux/blk-mq.h> |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 14 | #include <linux/lightnvm.h> |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 15 | #include <linux/sed-opal.h> |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 16 | #include <linux/fault-inject.h> |
Johannes Thumshirn | 978628e | 2018-05-17 13:52:50 +0200 | [diff] [blame] | 17 | #include <linux/rcupdate.h> |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 18 | |
Marc Olson | 8ae4e44 | 2017-09-06 17:23:56 -0700 | [diff] [blame] | 19 | extern unsigned int nvme_io_timeout; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 20 | #define NVME_IO_TIMEOUT (nvme_io_timeout * HZ) |
| 21 | |
Marc Olson | 8ae4e44 | 2017-09-06 17:23:56 -0700 | [diff] [blame] | 22 | extern unsigned int admin_timeout; |
Christoph Hellwig | 21d3471 | 2015-11-26 09:08:36 +0100 | [diff] [blame] | 23 | #define ADMIN_TIMEOUT (admin_timeout * HZ) |
| 24 | |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 25 | #define NVME_DEFAULT_KATO 5 |
| 26 | #define NVME_KATO_GRACE 10 |
| 27 | |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 28 | extern struct workqueue_struct *nvme_wq; |
Roy Shterman | b227c59 | 2018-01-14 12:39:02 +0200 | [diff] [blame] | 29 | extern struct workqueue_struct *nvme_reset_wq; |
| 30 | extern struct workqueue_struct *nvme_delete_wq; |
Sagi Grimberg | 9a6327d | 2017-06-07 20:31:55 +0200 | [diff] [blame] | 31 | |
Matias Bjørling | ca06408 | 2015-10-29 17:57:29 +0900 | [diff] [blame] | 32 | enum { |
| 33 | NVME_NS_LBA = 0, |
| 34 | NVME_NS_LIGHTNVM = 1, |
| 35 | }; |
| 36 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 37 | /* |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 38 | * List of workarounds for devices that required behavior not specified in |
| 39 | * the standard. |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 40 | */ |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 41 | enum nvme_quirks { |
| 42 | /* |
| 43 | * Prefers I/O aligned to a stripe size specified in a vendor |
| 44 | * specific Identify field. |
| 45 | */ |
| 46 | NVME_QUIRK_STRIPE_SIZE = (1 << 0), |
Keith Busch | 540c801 | 2015-10-22 15:45:06 -0600 | [diff] [blame] | 47 | |
| 48 | /* |
| 49 | * The controller doesn't handle Identify value others than 0 or 1 |
| 50 | * correctly. |
| 51 | */ |
| 52 | NVME_QUIRK_IDENTIFY_CNS = (1 << 1), |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 53 | |
| 54 | /* |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 55 | * The controller deterministically returns O's on reads to |
| 56 | * logical blocks that deallocate was called on. |
Keith Busch | 08095e7 | 2016-03-04 13:15:17 -0700 | [diff] [blame] | 57 | */ |
Christoph Hellwig | e850fd1 | 2017-04-05 19:21:13 +0200 | [diff] [blame] | 58 | NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2), |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 59 | |
| 60 | /* |
| 61 | * The controller needs a delay before starts checking the device |
| 62 | * readiness, which is done by reading the NVME_CSTS_RDY bit. |
| 63 | */ |
| 64 | NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3), |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 65 | |
| 66 | /* |
| 67 | * APST should not be used. |
| 68 | */ |
| 69 | NVME_QUIRK_NO_APST = (1 << 4), |
Andy Lutomirski | ff5350a | 2017-04-20 13:37:55 -0700 | [diff] [blame] | 70 | |
| 71 | /* |
| 72 | * The deepest sleep state should not be used. |
| 73 | */ |
| 74 | NVME_QUIRK_NO_DEEPEST_PS = (1 << 5), |
Christoph Hellwig | 608cc4b | 2017-09-06 11:45:24 +0200 | [diff] [blame] | 75 | |
| 76 | /* |
| 77 | * Supports the LighNVM command set if indicated in vs[1]. |
| 78 | */ |
| 79 | NVME_QUIRK_LIGHTNVM = (1 << 6), |
Jens Axboe | 9abd68e | 2018-05-08 10:25:15 -0600 | [diff] [blame] | 80 | |
| 81 | /* |
| 82 | * Set MEDIUM priority on SQ creation |
| 83 | */ |
| 84 | NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7), |
James Dingwall | 6299358 | 2019-01-08 10:20:51 -0700 | [diff] [blame] | 85 | |
| 86 | /* |
| 87 | * Ignore device provided subnqn. |
| 88 | */ |
| 89 | NVME_QUIRK_IGNORE_DEV_SUBNQN = (1 << 8), |
Christoph Hellwig | 7b210e4 | 2019-03-13 18:55:05 +0100 | [diff] [blame] | 90 | |
| 91 | /* |
| 92 | * Broken Write Zeroes. |
| 93 | */ |
| 94 | NVME_QUIRK_DISABLE_WRITE_ZEROES = (1 << 9), |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 95 | }; |
| 96 | |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 97 | /* |
| 98 | * Common request structure for NVMe passthrough. All drivers must have |
| 99 | * this structure as the first member of their request-private data. |
| 100 | */ |
| 101 | struct nvme_request { |
| 102 | struct nvme_command *cmd; |
| 103 | union nvme_result result; |
Christoph Hellwig | 44e44b2 | 2017-04-05 19:18:11 +0200 | [diff] [blame] | 104 | u8 retries; |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 105 | u8 flags; |
| 106 | u16 status; |
Sagi Grimberg | 59e29ce | 2018-06-29 16:50:00 -0600 | [diff] [blame] | 107 | struct nvme_ctrl *ctrl; |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 108 | }; |
| 109 | |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 110 | /* |
| 111 | * Mark a bio as coming in through the mpath node. |
| 112 | */ |
| 113 | #define REQ_NVME_MPATH REQ_DRV |
| 114 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 115 | enum { |
| 116 | NVME_REQ_CANCELLED = (1 << 0), |
James Smart | bb06ec31 | 2018-04-12 09:16:15 -0600 | [diff] [blame] | 117 | NVME_REQ_USERCMD = (1 << 1), |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 118 | }; |
| 119 | |
| 120 | static inline struct nvme_request *nvme_req(struct request *req) |
| 121 | { |
| 122 | return blk_mq_rq_to_pdu(req); |
| 123 | } |
| 124 | |
Keith Busch | 5d87eb9 | 2018-06-29 16:50:01 -0600 | [diff] [blame] | 125 | static inline u16 nvme_req_qid(struct request *req) |
| 126 | { |
| 127 | if (!req->rq_disk) |
| 128 | return 0; |
| 129 | return blk_mq_unique_tag_to_hwq(blk_mq_unique_tag(req)) + 1; |
| 130 | } |
| 131 | |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 132 | /* The below value is the specific amount of delay needed before checking |
| 133 | * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the |
| 134 | * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was |
| 135 | * found empirically. |
| 136 | */ |
Jeff Lien | 8c97eec | 2017-11-21 10:44:37 -0600 | [diff] [blame] | 137 | #define NVME_QUIRK_DELAY_AMOUNT 2300 |
Guilherme G. Piccoli | 54adc01 | 2016-06-14 18:22:41 -0300 | [diff] [blame] | 138 | |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 139 | enum nvme_ctrl_state { |
| 140 | NVME_CTRL_NEW, |
| 141 | NVME_CTRL_LIVE, |
Jianchao Wang | 2b1b7e7 | 2018-01-06 08:01:58 +0800 | [diff] [blame] | 142 | NVME_CTRL_ADMIN_ONLY, /* Only admin queue live */ |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 143 | NVME_CTRL_RESETTING, |
Max Gurtovoy | ad6a0a5 | 2018-01-31 18:31:24 +0200 | [diff] [blame] | 144 | NVME_CTRL_CONNECTING, |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 145 | NVME_CTRL_DELETING, |
Keith Busch | 0ff9d4e | 2016-05-12 08:37:14 -0600 | [diff] [blame] | 146 | NVME_CTRL_DEAD, |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 147 | }; |
| 148 | |
Akinobu Mita | a364645 | 2019-06-20 08:49:02 +0200 | [diff] [blame] | 149 | struct nvme_fault_inject { |
| 150 | #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS |
| 151 | struct fault_attr attr; |
| 152 | struct dentry *parent; |
| 153 | bool dont_retry; /* DNR, do not retry */ |
| 154 | u16 status; /* status code */ |
| 155 | #endif |
| 156 | }; |
| 157 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 158 | struct nvme_ctrl { |
Sagi Grimberg | 6e3ca03e | 2018-11-02 10:28:15 -0700 | [diff] [blame] | 159 | bool comp_seen; |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 160 | enum nvme_ctrl_state state; |
Andy Lutomirski | bd4da3a | 2017-02-22 13:32:36 -0700 | [diff] [blame] | 161 | bool identified; |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 162 | spinlock_t lock; |
Keith Busch | e7ad43c | 2019-01-28 09:46:07 -0700 | [diff] [blame] | 163 | struct mutex scan_lock; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 164 | const struct nvme_ctrl_ops *ops; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 165 | struct request_queue *admin_q; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 166 | struct request_queue *connect_q; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 167 | struct device *dev; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 168 | int instance; |
Hannes Reinecke | 103e515 | 2018-11-16 09:22:29 +0100 | [diff] [blame] | 169 | int numa_node; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 170 | struct blk_mq_tag_set *tagset; |
Sagi Grimberg | 34b6c23 | 2017-07-10 09:22:29 +0300 | [diff] [blame] | 171 | struct blk_mq_tag_set *admin_tagset; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 172 | struct list_head namespaces; |
Jianchao Wang | 765cc031 | 2018-02-12 20:54:46 +0800 | [diff] [blame] | 173 | struct rw_semaphore namespaces_rwsem; |
Christoph Hellwig | d22524a | 2017-10-18 13:25:42 +0200 | [diff] [blame] | 174 | struct device ctrl_device; |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 175 | struct device *device; /* char device */ |
Christoph Hellwig | a6a5149 | 2017-10-18 16:59:25 +0200 | [diff] [blame] | 176 | struct cdev cdev; |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 177 | struct work_struct reset_work; |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 178 | struct work_struct delete_work; |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 179 | |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 180 | struct nvme_subsystem *subsys; |
| 181 | struct list_head subsys_entry; |
| 182 | |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 183 | struct opal_dev *opal_dev; |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 184 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 185 | char name[12]; |
Christoph Hellwig | 76e3914 | 2016-04-16 14:57:58 -0400 | [diff] [blame] | 186 | u16 cntlid; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 187 | |
| 188 | u32 ctrl_config; |
Arnav Dawn | b6dccf7 | 2017-07-12 16:10:40 +0530 | [diff] [blame] | 189 | u16 mtfa; |
Sagi Grimberg | d858e5f | 2017-04-24 10:58:29 +0300 | [diff] [blame] | 190 | u32 queue_count; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 191 | |
Sagi Grimberg | 20d0dfe | 2017-06-27 22:16:38 +0300 | [diff] [blame] | 192 | u64 cap; |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 193 | u32 page_size; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 194 | u32 max_hw_sectors; |
Jens Axboe | 943e942 | 2018-06-21 09:49:37 -0600 | [diff] [blame] | 195 | u32 max_segments; |
Keith Busch | 49cd84b | 2018-11-27 09:40:57 -0700 | [diff] [blame] | 196 | u16 crdt[3]; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 197 | u16 oncs; |
Scott Bauer | 8a9ae52 | 2017-02-17 13:59:40 +0100 | [diff] [blame] | 198 | u16 oacs; |
Jens Axboe | f5d1184 | 2017-06-27 12:03:06 -0600 | [diff] [blame] | 199 | u16 nssa; |
| 200 | u16 nr_streams; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 201 | u32 max_namespaces; |
Christoph Hellwig | 6bf25d1 | 2015-11-20 09:36:44 +0100 | [diff] [blame] | 202 | atomic_t abort_limit; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 203 | u8 vwc; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 204 | u32 vs; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 205 | u32 sgls; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 206 | u16 kas; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 207 | u8 npss; |
| 208 | u8 apsta; |
Hannes Reinecke | c0561f8 | 2018-05-22 11:09:55 +0200 | [diff] [blame] | 209 | u32 oaes; |
Keith Busch | e3d7874 | 2017-11-07 15:13:14 -0700 | [diff] [blame] | 210 | u32 aen_result; |
Sagi Grimberg | 3e53ba3 | 2018-11-02 10:28:14 -0700 | [diff] [blame] | 211 | u32 ctratt; |
Martin K. Petersen | 07fbd32 | 2017-08-25 19:14:50 -0400 | [diff] [blame] | 212 | unsigned int shutdown_timeout; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 213 | unsigned int kato; |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 214 | bool subsystem; |
Christoph Hellwig | 106198e | 2015-11-26 10:07:41 +0100 | [diff] [blame] | 215 | unsigned long quirks; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 216 | struct nvme_id_power_state psd[32]; |
Keith Busch | 84fef62 | 2017-11-07 10:28:32 -0700 | [diff] [blame] | 217 | struct nvme_effects_log *effects; |
Christoph Hellwig | 5955be2 | 2016-04-26 13:51:59 +0200 | [diff] [blame] | 218 | struct work_struct scan_work; |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 219 | struct work_struct async_event_work; |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 220 | struct delayed_work ka_work; |
Roland Dreier | 0a34e46 | 2018-01-11 13:38:15 -0800 | [diff] [blame] | 221 | struct nvme_command ka_cmd; |
Arnav Dawn | b6dccf7 | 2017-07-12 16:10:40 +0530 | [diff] [blame] | 222 | struct work_struct fw_act_work; |
Christoph Hellwig | 30d9096 | 2018-05-25 18:17:41 +0200 | [diff] [blame] | 223 | unsigned long events; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 224 | |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 225 | #ifdef CONFIG_NVME_MULTIPATH |
| 226 | /* asymmetric namespace access: */ |
| 227 | u8 anacap; |
| 228 | u8 anatt; |
| 229 | u32 anagrpmax; |
| 230 | u32 nanagrpid; |
| 231 | struct mutex ana_lock; |
| 232 | struct nvme_ana_rsp_hdr *ana_log_buf; |
| 233 | size_t ana_log_size; |
| 234 | struct timer_list anatt_timer; |
| 235 | struct work_struct ana_work; |
| 236 | #endif |
| 237 | |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 238 | /* Power saving configuration */ |
| 239 | u64 ps_max_latency_us; |
Kai-Heng Feng | 76a5af8 | 2017-06-26 16:39:54 -0400 | [diff] [blame] | 240 | bool apst_enabled; |
Andy Lutomirski | c5552fd | 2017-02-07 10:08:45 -0800 | [diff] [blame] | 241 | |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 242 | /* PCIe only: */ |
Christoph Hellwig | fe6d53c | 2017-05-12 17:16:10 +0200 | [diff] [blame] | 243 | u32 hmpre; |
| 244 | u32 hmmin; |
Christoph Hellwig | 044a9df | 2017-09-11 12:09:28 -0400 | [diff] [blame] | 245 | u32 hmminds; |
| 246 | u16 hmmaxd; |
Christoph Hellwig | fe6d53c | 2017-05-12 17:16:10 +0200 | [diff] [blame] | 247 | |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 248 | /* Fabrics only */ |
| 249 | u16 sqsize; |
| 250 | u32 ioccsz; |
| 251 | u32 iorcsz; |
| 252 | u16 icdoff; |
| 253 | u16 maxcmd; |
Sagi Grimberg | fdf9dfa | 2017-05-04 13:33:15 +0300 | [diff] [blame] | 254 | int nr_reconnects; |
Christoph Hellwig | 07bfcd0 | 2016-06-13 16:45:26 +0200 | [diff] [blame] | 255 | struct nvmf_ctrl_options *opts; |
Jens Axboe | cb5b726 | 2018-12-12 09:18:11 -0700 | [diff] [blame] | 256 | |
| 257 | struct page *discard_page; |
| 258 | unsigned long discard_page_busy; |
Akinobu Mita | f79d5fd | 2019-06-09 23:17:01 +0900 | [diff] [blame] | 259 | |
| 260 | struct nvme_fault_inject fault_inject; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 261 | }; |
| 262 | |
Hannes Reinecke | 75c10e7 | 2019-02-18 11:43:26 +0100 | [diff] [blame] | 263 | enum nvme_iopolicy { |
| 264 | NVME_IOPOLICY_NUMA, |
| 265 | NVME_IOPOLICY_RR, |
| 266 | }; |
| 267 | |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 268 | struct nvme_subsystem { |
| 269 | int instance; |
| 270 | struct device dev; |
| 271 | /* |
| 272 | * Because we unregister the device on the last put we need |
| 273 | * a separate refcount. |
| 274 | */ |
| 275 | struct kref ref; |
| 276 | struct list_head entry; |
| 277 | struct mutex lock; |
| 278 | struct list_head ctrls; |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 279 | struct list_head nsheads; |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 280 | char subnqn[NVMF_NQN_SIZE]; |
| 281 | char serial[20]; |
| 282 | char model[40]; |
| 283 | char firmware_rev[8]; |
| 284 | u8 cmic; |
| 285 | u16 vendor_id; |
Bart Van Assche | 81adb86 | 2019-06-28 09:53:31 -0700 | [diff] [blame^] | 286 | u16 awupf; /* 0's based awupf value. */ |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 287 | struct ida ns_ida; |
Hannes Reinecke | 75c10e7 | 2019-02-18 11:43:26 +0100 | [diff] [blame] | 288 | #ifdef CONFIG_NVME_MULTIPATH |
| 289 | enum nvme_iopolicy iopolicy; |
| 290 | #endif |
Christoph Hellwig | ab9e00c | 2017-11-09 13:48:55 +0100 | [diff] [blame] | 291 | }; |
| 292 | |
Christoph Hellwig | 002fab0 | 2017-11-09 13:50:16 +0100 | [diff] [blame] | 293 | /* |
| 294 | * Container structure for uniqueue namespace identifiers. |
| 295 | */ |
| 296 | struct nvme_ns_ids { |
| 297 | u8 eui64[8]; |
| 298 | u8 nguid[16]; |
| 299 | uuid_t uuid; |
| 300 | }; |
| 301 | |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 302 | /* |
| 303 | * Anchor structure for namespaces. There is one for each namespace in a |
| 304 | * NVMe subsystem that any of our controllers can see, and the namespace |
| 305 | * structure for each controller is chained of it. For private namespaces |
| 306 | * there is a 1:1 relation to our namespace structures, that is ->list |
| 307 | * only ever has a single entry for private namespaces. |
| 308 | */ |
| 309 | struct nvme_ns_head { |
| 310 | struct list_head list; |
| 311 | struct srcu_struct srcu; |
| 312 | struct nvme_subsystem *subsys; |
| 313 | unsigned ns_id; |
| 314 | struct nvme_ns_ids ids; |
| 315 | struct list_head entry; |
| 316 | struct kref ref; |
| 317 | int instance; |
Christoph Hellwig | f333444 | 2018-09-11 09:51:29 +0200 | [diff] [blame] | 318 | #ifdef CONFIG_NVME_MULTIPATH |
| 319 | struct gendisk *disk; |
| 320 | struct bio_list requeue_list; |
| 321 | spinlock_t requeue_lock; |
| 322 | struct work_struct requeue_work; |
| 323 | struct mutex lock; |
| 324 | struct nvme_ns __rcu *current_path[]; |
| 325 | #endif |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 326 | }; |
| 327 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 328 | struct nvme_ns { |
| 329 | struct list_head list; |
| 330 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 331 | struct nvme_ctrl *ctrl; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 332 | struct request_queue *queue; |
| 333 | struct gendisk *disk; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 334 | #ifdef CONFIG_NVME_MULTIPATH |
| 335 | enum nvme_ana_state ana_state; |
| 336 | u32 ana_grpid; |
| 337 | #endif |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 338 | struct list_head siblings; |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 339 | struct nvm_dev *ndev; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 340 | struct kref kref; |
Christoph Hellwig | ed754e5 | 2017-11-09 13:50:43 +0100 | [diff] [blame] | 341 | struct nvme_ns_head *head; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 342 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 343 | int lba_shift; |
| 344 | u16 ms; |
Jens Axboe | f5d1184 | 2017-06-27 12:03:06 -0600 | [diff] [blame] | 345 | u16 sgs; |
| 346 | u32 sws; |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 347 | bool ext; |
| 348 | u8 pi_type; |
Keith Busch | 646017a | 2016-02-24 09:15:54 -0700 | [diff] [blame] | 349 | unsigned long flags; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 350 | #define NVME_NS_REMOVING 0 |
| 351 | #define NVME_NS_DEAD 1 |
| 352 | #define NVME_NS_ANA_PENDING 2 |
Christoph Hellwig | 57eeaf8 | 2017-08-16 15:47:37 +0200 | [diff] [blame] | 353 | u16 noiob; |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 354 | |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 355 | struct nvme_fault_inject fault_inject; |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 356 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 357 | }; |
| 358 | |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 359 | struct nvme_ctrl_ops { |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 360 | const char *name; |
Sagi Grimberg | e439bb1 | 2016-02-10 10:03:29 -0800 | [diff] [blame] | 361 | struct module *module; |
Christoph Hellwig | d3d5b87 | 2017-05-20 15:14:44 +0200 | [diff] [blame] | 362 | unsigned int flags; |
| 363 | #define NVME_F_FABRICS (1 << 0) |
Christoph Hellwig | c81bfba | 2017-05-20 15:14:45 +0200 | [diff] [blame] | 364 | #define NVME_F_METADATA_SUPPORTED (1 << 1) |
Logan Gunthorpe | e0596ab | 2018-10-04 15:27:44 -0600 | [diff] [blame] | 365 | #define NVME_F_PCI_P2PDMA (1 << 2) |
Christoph Hellwig | 1c63dc6 | 2015-11-26 10:06:56 +0100 | [diff] [blame] | 366 | int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 367 | int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val); |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 368 | int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 369 | void (*free_ctrl)(struct nvme_ctrl *ctrl); |
Keith Busch | ad22c35 | 2017-11-07 15:13:12 -0700 | [diff] [blame] | 370 | void (*submit_async_event)(struct nvme_ctrl *ctrl); |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 371 | void (*delete_ctrl)(struct nvme_ctrl *ctrl); |
Ming Lin | 1a353d8 | 2016-06-13 16:45:24 +0200 | [diff] [blame] | 372 | int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 373 | }; |
| 374 | |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 375 | #ifdef CONFIG_FAULT_INJECTION_DEBUG_FS |
Akinobu Mita | a364645 | 2019-06-20 08:49:02 +0200 | [diff] [blame] | 376 | void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj, |
| 377 | const char *dev_name); |
| 378 | void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inject); |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 379 | void nvme_should_fail(struct request *req); |
| 380 | #else |
Akinobu Mita | a364645 | 2019-06-20 08:49:02 +0200 | [diff] [blame] | 381 | static inline void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj, |
| 382 | const char *dev_name) |
| 383 | { |
| 384 | } |
| 385 | static inline void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inj) |
| 386 | { |
| 387 | } |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 388 | static inline void nvme_should_fail(struct request *req) {} |
| 389 | #endif |
| 390 | |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 391 | static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl) |
| 392 | { |
| 393 | if (!ctrl->subsystem) |
| 394 | return -ENOTTY; |
| 395 | return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65); |
| 396 | } |
| 397 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 398 | static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector) |
| 399 | { |
| 400 | return (sector >> (ns->lba_shift - 9)); |
| 401 | } |
| 402 | |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 403 | static inline void nvme_end_request(struct request *req, __le16 status, |
| 404 | union nvme_result result) |
Christoph Hellwig | 15a190f7 | 2015-10-16 07:58:39 +0200 | [diff] [blame] | 405 | { |
Christoph Hellwig | 27fa9bc | 2017-04-20 16:02:57 +0200 | [diff] [blame] | 406 | struct nvme_request *rq = nvme_req(req); |
| 407 | |
| 408 | rq->status = le16_to_cpu(status) >> 1; |
| 409 | rq->result = result; |
Thomas Tai | b9e0385 | 2018-02-08 13:38:29 -0500 | [diff] [blame] | 410 | /* inject error when permitted by fault injection framework */ |
| 411 | nvme_should_fail(req); |
Christoph Hellwig | 08e0029 | 2017-04-20 16:03:09 +0200 | [diff] [blame] | 412 | blk_mq_complete_request(req); |
Christoph Hellwig | 15a190f7 | 2015-10-16 07:58:39 +0200 | [diff] [blame] | 413 | } |
| 414 | |
Christoph Hellwig | d22524a | 2017-10-18 13:25:42 +0200 | [diff] [blame] | 415 | static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl) |
| 416 | { |
| 417 | get_device(ctrl->device); |
| 418 | } |
| 419 | |
| 420 | static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl) |
| 421 | { |
| 422 | put_device(ctrl->device); |
| 423 | } |
| 424 | |
Christoph Hellwig | 77f02a7 | 2017-03-30 13:41:32 +0200 | [diff] [blame] | 425 | void nvme_complete_rq(struct request *req); |
Jens Axboe | 7baa857 | 2018-11-08 10:24:07 -0700 | [diff] [blame] | 426 | bool nvme_cancel_request(struct request *req, void *data, bool reserved); |
Christoph Hellwig | bb8d261 | 2016-04-26 13:51:57 +0200 | [diff] [blame] | 427 | bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl, |
| 428 | enum nvme_ctrl_state new_state); |
Christoph Hellwig | 5fd4ce1 | 2015-11-28 15:03:49 +0100 | [diff] [blame] | 429 | int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap); |
| 430 | int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap); |
| 431 | int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f3ca80f | 2015-11-28 15:40:19 +0100 | [diff] [blame] | 432 | int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev, |
| 433 | const struct nvme_ctrl_ops *ops, unsigned long quirks); |
Keith Busch | 53029b0 | 2015-11-28 15:41:02 +0100 | [diff] [blame] | 434 | void nvme_uninit_ctrl(struct nvme_ctrl *ctrl); |
Sagi Grimberg | d09f2b4 | 2017-07-02 10:56:43 +0300 | [diff] [blame] | 435 | void nvme_start_ctrl(struct nvme_ctrl *ctrl); |
| 436 | void nvme_stop_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 437 | void nvme_put_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 7fd8930 | 2015-11-28 15:37:52 +0100 | [diff] [blame] | 438 | int nvme_init_identify(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 439 | |
Christoph Hellwig | 5bae7f7 | 2015-11-28 15:39:07 +0100 | [diff] [blame] | 440 | void nvme_remove_namespaces(struct nvme_ctrl *ctrl); |
Christoph Hellwig | 1673f1f | 2015-11-26 10:54:19 +0100 | [diff] [blame] | 441 | |
Christoph Hellwig | 4f1244c | 2017-02-17 13:59:39 +0100 | [diff] [blame] | 442 | int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len, |
| 443 | bool send); |
Scott Bauer | a98e58e5 | 2017-02-03 12:50:32 -0700 | [diff] [blame] | 444 | |
Christoph Hellwig | 7bf5853 | 2016-11-10 07:32:34 -0800 | [diff] [blame] | 445 | void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status, |
Christoph Hellwig | 287a63e | 2018-05-17 18:31:46 +0200 | [diff] [blame] | 446 | volatile union nvme_result *res); |
Christoph Hellwig | f866fc42 | 2016-04-26 13:52:00 +0200 | [diff] [blame] | 447 | |
Keith Busch | 2564626 | 2016-01-04 09:10:57 -0700 | [diff] [blame] | 448 | void nvme_stop_queues(struct nvme_ctrl *ctrl); |
| 449 | void nvme_start_queues(struct nvme_ctrl *ctrl); |
Keith Busch | 69d9a99 | 2016-02-24 09:15:56 -0700 | [diff] [blame] | 450 | void nvme_kill_queues(struct nvme_ctrl *ctrl); |
Keith Busch | d6135c3a | 2019-05-14 14:46:09 -0600 | [diff] [blame] | 451 | void nvme_sync_queues(struct nvme_ctrl *ctrl); |
Keith Busch | 302ad8c | 2017-03-01 14:22:12 -0500 | [diff] [blame] | 452 | void nvme_unfreeze(struct nvme_ctrl *ctrl); |
| 453 | void nvme_wait_freeze(struct nvme_ctrl *ctrl); |
| 454 | void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout); |
| 455 | void nvme_start_freeze(struct nvme_ctrl *ctrl); |
Sagi Grimberg | 363c9aa | 2015-12-24 15:26:59 +0100 | [diff] [blame] | 456 | |
Christoph Hellwig | eb71f43 | 2016-06-13 16:45:23 +0200 | [diff] [blame] | 457 | #define NVME_QID_ANY -1 |
Christoph Hellwig | 4160982 | 2015-11-20 09:00:02 +0100 | [diff] [blame] | 458 | struct request *nvme_alloc_request(struct request_queue *q, |
Bart Van Assche | 9a95e4e | 2017-11-09 10:49:59 -0800 | [diff] [blame] | 459 | struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid); |
Max Gurtovoy | f7f1fc3 | 2018-07-30 00:15:33 +0300 | [diff] [blame] | 460 | void nvme_cleanup_cmd(struct request *req); |
Christoph Hellwig | fc17b65 | 2017-06-03 09:38:05 +0200 | [diff] [blame] | 461 | blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req, |
Ming Lin | 8093f7c | 2016-04-12 13:10:14 -0600 | [diff] [blame] | 462 | struct nvme_command *cmd); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 463 | int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd, |
| 464 | void *buf, unsigned bufflen); |
| 465 | int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd, |
Christoph Hellwig | d49187e | 2016-11-10 07:32:33 -0800 | [diff] [blame] | 466 | union nvme_result *result, void *buffer, unsigned bufflen, |
Bart Van Assche | 9a95e4e | 2017-11-09 10:49:59 -0800 | [diff] [blame] | 467 | unsigned timeout, int qid, int at_head, |
Sagi Grimberg | 6287b51 | 2018-12-14 11:06:07 -0800 | [diff] [blame] | 468 | blk_mq_req_flags_t flags, bool poll); |
Keith Busch | 1a87ee6 | 2019-05-27 01:29:01 +0900 | [diff] [blame] | 469 | int nvme_set_features(struct nvme_ctrl *dev, unsigned int fid, |
| 470 | unsigned int dword11, void *buffer, size_t buflen, |
| 471 | u32 *result); |
| 472 | int nvme_get_features(struct nvme_ctrl *dev, unsigned int fid, |
| 473 | unsigned int dword11, void *buffer, size_t buflen, |
| 474 | u32 *result); |
Christoph Hellwig | 9a0be7a | 2015-11-26 11:09:06 +0100 | [diff] [blame] | 475 | int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count); |
Sagi Grimberg | 038bd4c | 2016-06-13 16:45:28 +0200 | [diff] [blame] | 476 | void nvme_stop_keep_alive(struct nvme_ctrl *ctrl); |
Christoph Hellwig | d86c4d8 | 2017-06-15 15:41:08 +0200 | [diff] [blame] | 477 | int nvme_reset_ctrl(struct nvme_ctrl *ctrl); |
Sagi Grimberg | 79c48cc | 2018-01-14 12:39:00 +0200 | [diff] [blame] | 478 | int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl); |
Christoph Hellwig | c5017e8 | 2017-10-29 10:44:29 +0200 | [diff] [blame] | 479 | int nvme_delete_ctrl(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 480 | |
Christoph Hellwig | 0e98719 | 2018-06-06 14:39:00 +0200 | [diff] [blame] | 481 | int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp, |
| 482 | void *log, size_t size, u64 offset); |
Matias Bjørling | d558fb5 | 2018-03-21 20:27:07 +0100 | [diff] [blame] | 483 | |
Hannes Reinecke | 33b14f67 | 2018-09-28 08:17:20 +0200 | [diff] [blame] | 484 | extern const struct attribute_group *nvme_ns_id_attr_groups[]; |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 485 | extern const struct block_device_operations nvme_ns_head_ops; |
| 486 | |
| 487 | #ifdef CONFIG_NVME_MULTIPATH |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 488 | bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl); |
Keith Busch | a785dbc | 2018-04-26 14:22:41 -0600 | [diff] [blame] | 489 | void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns, |
| 490 | struct nvme_ctrl *ctrl, int *flags); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 491 | void nvme_failover_req(struct request *req); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 492 | void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl); |
| 493 | int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head); |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 494 | void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 495 | void nvme_mpath_remove_disk(struct nvme_ns_head *head); |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 496 | int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id); |
| 497 | void nvme_mpath_uninit(struct nvme_ctrl *ctrl); |
| 498 | void nvme_mpath_stop(struct nvme_ctrl *ctrl); |
Christoph Hellwig | f333444 | 2018-09-11 09:51:29 +0200 | [diff] [blame] | 499 | void nvme_mpath_clear_current_path(struct nvme_ns *ns); |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 500 | struct nvme_ns *nvme_find_path(struct nvme_ns_head *head); |
Sagi Grimberg | 479a322 | 2017-12-21 15:07:27 +0200 | [diff] [blame] | 501 | |
| 502 | static inline void nvme_mpath_check_last_path(struct nvme_ns *ns) |
| 503 | { |
| 504 | struct nvme_ns_head *head = ns->head; |
| 505 | |
| 506 | if (head->disk && list_empty(&head->list)) |
| 507 | kblockd_schedule_work(&head->requeue_work); |
| 508 | } |
| 509 | |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 510 | extern struct device_attribute dev_attr_ana_grpid; |
| 511 | extern struct device_attribute dev_attr_ana_state; |
Hannes Reinecke | 75c10e7 | 2019-02-18 11:43:26 +0100 | [diff] [blame] | 512 | extern struct device_attribute subsys_attr_iopolicy; |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 513 | |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 514 | #else |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 515 | static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl) |
| 516 | { |
| 517 | return false; |
| 518 | } |
Keith Busch | a785dbc | 2018-04-26 14:22:41 -0600 | [diff] [blame] | 519 | /* |
| 520 | * Without the multipath code enabled, multiple controller per subsystems are |
| 521 | * visible as devices and thus we cannot use the subsystem instance. |
| 522 | */ |
| 523 | static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns, |
| 524 | struct nvme_ctrl *ctrl, int *flags) |
| 525 | { |
| 526 | sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance); |
| 527 | } |
| 528 | |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 529 | static inline void nvme_failover_req(struct request *req) |
| 530 | { |
| 531 | } |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 532 | static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl) |
| 533 | { |
| 534 | } |
| 535 | static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl, |
| 536 | struct nvme_ns_head *head) |
| 537 | { |
| 538 | return 0; |
| 539 | } |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 540 | static inline void nvme_mpath_add_disk(struct nvme_ns *ns, |
| 541 | struct nvme_id_ns *id) |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 542 | { |
| 543 | } |
| 544 | static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head) |
| 545 | { |
| 546 | } |
| 547 | static inline void nvme_mpath_clear_current_path(struct nvme_ns *ns) |
| 548 | { |
| 549 | } |
Sagi Grimberg | 479a322 | 2017-12-21 15:07:27 +0200 | [diff] [blame] | 550 | static inline void nvme_mpath_check_last_path(struct nvme_ns *ns) |
| 551 | { |
| 552 | } |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 553 | static inline int nvme_mpath_init(struct nvme_ctrl *ctrl, |
| 554 | struct nvme_id_ctrl *id) |
| 555 | { |
Christoph Hellwig | 14a1336 | 2018-11-20 16:57:54 +0100 | [diff] [blame] | 556 | if (ctrl->subsys->cmic & (1 << 3)) |
| 557 | dev_warn(ctrl->device, |
| 558 | "Please enable CONFIG_NVME_MULTIPATH for full support of multi-port devices.\n"); |
Christoph Hellwig | 0d0b660 | 2018-05-14 08:48:54 +0200 | [diff] [blame] | 559 | return 0; |
| 560 | } |
| 561 | static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl) |
| 562 | { |
| 563 | } |
| 564 | static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl) |
| 565 | { |
| 566 | } |
Christoph Hellwig | 32acab3 | 2017-11-02 12:59:30 +0100 | [diff] [blame] | 567 | #endif /* CONFIG_NVME_MULTIPATH */ |
| 568 | |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 569 | #ifdef CONFIG_NVM |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 570 | int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node); |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 571 | void nvme_nvm_unregister(struct nvme_ns *ns); |
Hannes Reinecke | 33b14f67 | 2018-09-28 08:17:20 +0200 | [diff] [blame] | 572 | extern const struct attribute_group nvme_nvm_attr_group; |
Matias Bjørling | 84d4add | 2017-01-31 13:17:16 +0100 | [diff] [blame] | 573 | int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg); |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 574 | #else |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 575 | static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 576 | int node) |
Keith Busch | c4699e7 | 2015-11-28 16:49:22 +0100 | [diff] [blame] | 577 | { |
| 578 | return 0; |
| 579 | } |
| 580 | |
Matias Bjørling | b0b4e09 | 2016-09-16 14:25:07 +0200 | [diff] [blame] | 581 | static inline void nvme_nvm_unregister(struct nvme_ns *ns) {}; |
Matias Bjørling | 84d4add | 2017-01-31 13:17:16 +0100 | [diff] [blame] | 582 | static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, |
| 583 | unsigned long arg) |
| 584 | { |
| 585 | return -ENOTTY; |
| 586 | } |
Matias Bjørling | 3dc87dd | 2016-11-28 22:38:53 +0100 | [diff] [blame] | 587 | #endif /* CONFIG_NVM */ |
| 588 | |
Simon A. F. Lund | 40267ef | 2016-09-16 14:25:08 +0200 | [diff] [blame] | 589 | static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev) |
| 590 | { |
| 591 | return dev_to_disk(dev)->private_data; |
| 592 | } |
Matias Bjørling | ca06408 | 2015-10-29 17:57:29 +0900 | [diff] [blame] | 593 | |
Christoph Hellwig | f11bb3e | 2015-10-03 15:46:41 +0200 | [diff] [blame] | 594 | #endif /* _NVME_H */ |