blob: 716a876119c83a911bcc323c84edfc059bf3b7eb [file] [log] [blame]
Christoph Hellwigbc50ad72019-02-18 09:36:29 +01001/* SPDX-License-Identifier: GPL-2.0 */
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02002/*
3 * Copyright (c) 2011-2014, Intel Corporation.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02004 */
5
6#ifndef _NVME_H
7#define _NVME_H
8
9#include <linux/nvme.h>
Christoph Hellwiga6a51492017-10-18 16:59:25 +020010#include <linux/cdev.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020011#include <linux/pci.h>
12#include <linux/kref.h>
13#include <linux/blk-mq.h>
Matias Bjørlingb0b4e092016-09-16 14:25:07 +020014#include <linux/lightnvm.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070015#include <linux/sed-opal.h>
Thomas Taib9e03852018-02-08 13:38:29 -050016#include <linux/fault-inject.h>
Johannes Thumshirn978628e2018-05-17 13:52:50 +020017#include <linux/rcupdate.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020018
Marc Olson8ae4e442017-09-06 17:23:56 -070019extern unsigned int nvme_io_timeout;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020020#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
21
Marc Olson8ae4e442017-09-06 17:23:56 -070022extern unsigned int admin_timeout;
Christoph Hellwig21d34712015-11-26 09:08:36 +010023#define ADMIN_TIMEOUT (admin_timeout * HZ)
24
Sagi Grimberg038bd4c2016-06-13 16:45:28 +020025#define NVME_DEFAULT_KATO 5
26#define NVME_KATO_GRACE 10
27
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020028extern struct workqueue_struct *nvme_wq;
Roy Shtermanb227c592018-01-14 12:39:02 +020029extern struct workqueue_struct *nvme_reset_wq;
30extern struct workqueue_struct *nvme_delete_wq;
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020031
Matias Bjørlingca064082015-10-29 17:57:29 +090032enum {
33 NVME_NS_LBA = 0,
34 NVME_NS_LIGHTNVM = 1,
35};
36
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020037/*
Christoph Hellwig106198e2015-11-26 10:07:41 +010038 * List of workarounds for devices that required behavior not specified in
39 * the standard.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020040 */
Christoph Hellwig106198e2015-11-26 10:07:41 +010041enum nvme_quirks {
42 /*
43 * Prefers I/O aligned to a stripe size specified in a vendor
44 * specific Identify field.
45 */
46 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
Keith Busch540c8012015-10-22 15:45:06 -060047
48 /*
49 * The controller doesn't handle Identify value others than 0 or 1
50 * correctly.
51 */
52 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
Keith Busch08095e72016-03-04 13:15:17 -070053
54 /*
Christoph Hellwige850fd12017-04-05 19:21:13 +020055 * The controller deterministically returns O's on reads to
56 * logical blocks that deallocate was called on.
Keith Busch08095e72016-03-04 13:15:17 -070057 */
Christoph Hellwige850fd12017-04-05 19:21:13 +020058 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -030059
60 /*
61 * The controller needs a delay before starts checking the device
62 * readiness, which is done by reading the NVME_CSTS_RDY bit.
63 */
64 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
Andy Lutomirskic5552fd2017-02-07 10:08:45 -080065
66 /*
67 * APST should not be used.
68 */
69 NVME_QUIRK_NO_APST = (1 << 4),
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070070
71 /*
72 * The deepest sleep state should not be used.
73 */
74 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
Christoph Hellwig608cc4b2017-09-06 11:45:24 +020075
76 /*
77 * Supports the LighNVM command set if indicated in vs[1].
78 */
79 NVME_QUIRK_LIGHTNVM = (1 << 6),
Jens Axboe9abd68e2018-05-08 10:25:15 -060080
81 /*
82 * Set MEDIUM priority on SQ creation
83 */
84 NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7),
James Dingwall62993582019-01-08 10:20:51 -070085
86 /*
87 * Ignore device provided subnqn.
88 */
89 NVME_QUIRK_IGNORE_DEV_SUBNQN = (1 << 8),
Christoph Hellwig7b210e42019-03-13 18:55:05 +010090
91 /*
92 * Broken Write Zeroes.
93 */
94 NVME_QUIRK_DISABLE_WRITE_ZEROES = (1 << 9),
Christoph Hellwig106198e2015-11-26 10:07:41 +010095};
96
Christoph Hellwigd49187e2016-11-10 07:32:33 -080097/*
98 * Common request structure for NVMe passthrough. All drivers must have
99 * this structure as the first member of their request-private data.
100 */
101struct nvme_request {
102 struct nvme_command *cmd;
103 union nvme_result result;
Christoph Hellwig44e44b22017-04-05 19:18:11 +0200104 u8 retries;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200105 u8 flags;
106 u16 status;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600107 struct nvme_ctrl *ctrl;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200108};
109
Christoph Hellwig32acab32017-11-02 12:59:30 +0100110/*
111 * Mark a bio as coming in through the mpath node.
112 */
113#define REQ_NVME_MPATH REQ_DRV
114
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200115enum {
116 NVME_REQ_CANCELLED = (1 << 0),
James Smartbb06ec312018-04-12 09:16:15 -0600117 NVME_REQ_USERCMD = (1 << 1),
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800118};
119
120static inline struct nvme_request *nvme_req(struct request *req)
121{
122 return blk_mq_rq_to_pdu(req);
123}
124
Keith Busch5d87eb92018-06-29 16:50:01 -0600125static inline u16 nvme_req_qid(struct request *req)
126{
127 if (!req->rq_disk)
128 return 0;
129 return blk_mq_unique_tag_to_hwq(blk_mq_unique_tag(req)) + 1;
130}
131
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300132/* The below value is the specific amount of delay needed before checking
133 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
134 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
135 * found empirically.
136 */
Jeff Lien8c97eec2017-11-21 10:44:37 -0600137#define NVME_QUIRK_DELAY_AMOUNT 2300
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300138
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200139enum nvme_ctrl_state {
140 NVME_CTRL_NEW,
141 NVME_CTRL_LIVE,
Jianchao Wang2b1b7e72018-01-06 08:01:58 +0800142 NVME_CTRL_ADMIN_ONLY, /* Only admin queue live */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200143 NVME_CTRL_RESETTING,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +0200144 NVME_CTRL_CONNECTING,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200145 NVME_CTRL_DELETING,
Keith Busch0ff9d4e2016-05-12 08:37:14 -0600146 NVME_CTRL_DEAD,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200147};
148
Akinobu Mitaa3646452019-06-20 08:49:02 +0200149struct nvme_fault_inject {
150#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
151 struct fault_attr attr;
152 struct dentry *parent;
153 bool dont_retry; /* DNR, do not retry */
154 u16 status; /* status code */
155#endif
156};
157
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100158struct nvme_ctrl {
Sagi Grimberg6e3ca03e2018-11-02 10:28:15 -0700159 bool comp_seen;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200160 enum nvme_ctrl_state state;
Andy Lutomirskibd4da3a2017-02-22 13:32:36 -0700161 bool identified;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200162 spinlock_t lock;
Keith Busche7ad43c2019-01-28 09:46:07 -0700163 struct mutex scan_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100164 const struct nvme_ctrl_ops *ops;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200165 struct request_queue *admin_q;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200166 struct request_queue *connect_q;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200167 struct device *dev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200168 int instance;
Hannes Reinecke103e5152018-11-16 09:22:29 +0100169 int numa_node;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100170 struct blk_mq_tag_set *tagset;
Sagi Grimberg34b6c232017-07-10 09:22:29 +0300171 struct blk_mq_tag_set *admin_tagset;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100172 struct list_head namespaces;
Jianchao Wang765cc0312018-02-12 20:54:46 +0800173 struct rw_semaphore namespaces_rwsem;
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200174 struct device ctrl_device;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100175 struct device *device; /* char device */
Christoph Hellwiga6a51492017-10-18 16:59:25 +0200176 struct cdev cdev;
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200177 struct work_struct reset_work;
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200178 struct work_struct delete_work;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100179
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100180 struct nvme_subsystem *subsys;
181 struct list_head subsys_entry;
182
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100183 struct opal_dev *opal_dev;
Scott Bauera98e58e52017-02-03 12:50:32 -0700184
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200185 char name[12];
Christoph Hellwig76e39142016-04-16 14:57:58 -0400186 u16 cntlid;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100187
188 u32 ctrl_config;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530189 u16 mtfa;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +0300190 u32 queue_count;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100191
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +0300192 u64 cap;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100193 u32 page_size;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200194 u32 max_hw_sectors;
Jens Axboe943e9422018-06-21 09:49:37 -0600195 u32 max_segments;
Keith Busch49cd84b2018-11-27 09:40:57 -0700196 u16 crdt[3];
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200197 u16 oncs;
Scott Bauer8a9ae522017-02-17 13:59:40 +0100198 u16 oacs;
Jens Axboef5d11842017-06-27 12:03:06 -0600199 u16 nssa;
200 u16 nr_streams;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200201 u32 max_namespaces;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100202 atomic_t abort_limit;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200203 u8 vwc;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100204 u32 vs;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200205 u32 sgls;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200206 u16 kas;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800207 u8 npss;
208 u8 apsta;
Hannes Reineckec0561f82018-05-22 11:09:55 +0200209 u32 oaes;
Keith Busche3d78742017-11-07 15:13:14 -0700210 u32 aen_result;
Sagi Grimberg3e53ba32018-11-02 10:28:14 -0700211 u32 ctratt;
Martin K. Petersen07fbd322017-08-25 19:14:50 -0400212 unsigned int shutdown_timeout;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200213 unsigned int kato;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100214 bool subsystem;
Christoph Hellwig106198e2015-11-26 10:07:41 +0100215 unsigned long quirks;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800216 struct nvme_id_power_state psd[32];
Keith Busch84fef622017-11-07 10:28:32 -0700217 struct nvme_effects_log *effects;
Christoph Hellwig5955be22016-04-26 13:51:59 +0200218 struct work_struct scan_work;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200219 struct work_struct async_event_work;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200220 struct delayed_work ka_work;
Roland Dreier0a34e462018-01-11 13:38:15 -0800221 struct nvme_command ka_cmd;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530222 struct work_struct fw_act_work;
Christoph Hellwig30d90962018-05-25 18:17:41 +0200223 unsigned long events;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200224
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200225#ifdef CONFIG_NVME_MULTIPATH
226 /* asymmetric namespace access: */
227 u8 anacap;
228 u8 anatt;
229 u32 anagrpmax;
230 u32 nanagrpid;
231 struct mutex ana_lock;
232 struct nvme_ana_rsp_hdr *ana_log_buf;
233 size_t ana_log_size;
234 struct timer_list anatt_timer;
235 struct work_struct ana_work;
236#endif
237
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800238 /* Power saving configuration */
239 u64 ps_max_latency_us;
Kai-Heng Feng76a5af82017-06-26 16:39:54 -0400240 bool apst_enabled;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800241
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400242 /* PCIe only: */
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200243 u32 hmpre;
244 u32 hmmin;
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400245 u32 hmminds;
246 u16 hmmaxd;
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200247
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200248 /* Fabrics only */
249 u16 sqsize;
250 u32 ioccsz;
251 u32 iorcsz;
252 u16 icdoff;
253 u16 maxcmd;
Sagi Grimbergfdf9dfa2017-05-04 13:33:15 +0300254 int nr_reconnects;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200255 struct nvmf_ctrl_options *opts;
Jens Axboecb5b7262018-12-12 09:18:11 -0700256
257 struct page *discard_page;
258 unsigned long discard_page_busy;
Akinobu Mitaf79d5fd2019-06-09 23:17:01 +0900259
260 struct nvme_fault_inject fault_inject;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200261};
262
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100263enum nvme_iopolicy {
264 NVME_IOPOLICY_NUMA,
265 NVME_IOPOLICY_RR,
266};
267
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100268struct nvme_subsystem {
269 int instance;
270 struct device dev;
271 /*
272 * Because we unregister the device on the last put we need
273 * a separate refcount.
274 */
275 struct kref ref;
276 struct list_head entry;
277 struct mutex lock;
278 struct list_head ctrls;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100279 struct list_head nsheads;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100280 char subnqn[NVMF_NQN_SIZE];
281 char serial[20];
282 char model[40];
283 char firmware_rev[8];
284 u8 cmic;
285 u16 vendor_id;
Bart Van Assche81adb862019-06-28 09:53:31 -0700286 u16 awupf; /* 0's based awupf value. */
Christoph Hellwiged754e52017-11-09 13:50:43 +0100287 struct ida ns_ida;
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100288#ifdef CONFIG_NVME_MULTIPATH
289 enum nvme_iopolicy iopolicy;
290#endif
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100291};
292
Christoph Hellwig002fab02017-11-09 13:50:16 +0100293/*
294 * Container structure for uniqueue namespace identifiers.
295 */
296struct nvme_ns_ids {
297 u8 eui64[8];
298 u8 nguid[16];
299 uuid_t uuid;
300};
301
Christoph Hellwiged754e52017-11-09 13:50:43 +0100302/*
303 * Anchor structure for namespaces. There is one for each namespace in a
304 * NVMe subsystem that any of our controllers can see, and the namespace
305 * structure for each controller is chained of it. For private namespaces
306 * there is a 1:1 relation to our namespace structures, that is ->list
307 * only ever has a single entry for private namespaces.
308 */
309struct nvme_ns_head {
310 struct list_head list;
311 struct srcu_struct srcu;
312 struct nvme_subsystem *subsys;
313 unsigned ns_id;
314 struct nvme_ns_ids ids;
315 struct list_head entry;
316 struct kref ref;
317 int instance;
Christoph Hellwigf3334442018-09-11 09:51:29 +0200318#ifdef CONFIG_NVME_MULTIPATH
319 struct gendisk *disk;
320 struct bio_list requeue_list;
321 spinlock_t requeue_lock;
322 struct work_struct requeue_work;
323 struct mutex lock;
324 struct nvme_ns __rcu *current_path[];
325#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100326};
327
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200328struct nvme_ns {
329 struct list_head list;
330
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100331 struct nvme_ctrl *ctrl;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200332 struct request_queue *queue;
333 struct gendisk *disk;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200334#ifdef CONFIG_NVME_MULTIPATH
335 enum nvme_ana_state ana_state;
336 u32 ana_grpid;
337#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100338 struct list_head siblings;
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200339 struct nvm_dev *ndev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200340 struct kref kref;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100341 struct nvme_ns_head *head;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200342
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200343 int lba_shift;
344 u16 ms;
Jens Axboef5d11842017-06-27 12:03:06 -0600345 u16 sgs;
346 u32 sws;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200347 bool ext;
348 u8 pi_type;
Keith Busch646017a2016-02-24 09:15:54 -0700349 unsigned long flags;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200350#define NVME_NS_REMOVING 0
351#define NVME_NS_DEAD 1
352#define NVME_NS_ANA_PENDING 2
Christoph Hellwig57eeaf82017-08-16 15:47:37 +0200353 u16 noiob;
Thomas Taib9e03852018-02-08 13:38:29 -0500354
Thomas Taib9e03852018-02-08 13:38:29 -0500355 struct nvme_fault_inject fault_inject;
Thomas Taib9e03852018-02-08 13:38:29 -0500356
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200357};
358
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100359struct nvme_ctrl_ops {
Ming Lin1a353d82016-06-13 16:45:24 +0200360 const char *name;
Sagi Grimberge439bb12016-02-10 10:03:29 -0800361 struct module *module;
Christoph Hellwigd3d5b872017-05-20 15:14:44 +0200362 unsigned int flags;
363#define NVME_F_FABRICS (1 << 0)
Christoph Hellwigc81bfba2017-05-20 15:14:45 +0200364#define NVME_F_METADATA_SUPPORTED (1 << 1)
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600365#define NVME_F_PCI_P2PDMA (1 << 2)
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100366 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100367 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100368 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100369 void (*free_ctrl)(struct nvme_ctrl *ctrl);
Keith Buschad22c352017-11-07 15:13:12 -0700370 void (*submit_async_event)(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200371 void (*delete_ctrl)(struct nvme_ctrl *ctrl);
Ming Lin1a353d82016-06-13 16:45:24 +0200372 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200373};
374
Thomas Taib9e03852018-02-08 13:38:29 -0500375#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
Akinobu Mitaa3646452019-06-20 08:49:02 +0200376void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
377 const char *dev_name);
378void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inject);
Thomas Taib9e03852018-02-08 13:38:29 -0500379void nvme_should_fail(struct request *req);
380#else
Akinobu Mitaa3646452019-06-20 08:49:02 +0200381static inline void nvme_fault_inject_init(struct nvme_fault_inject *fault_inj,
382 const char *dev_name)
383{
384}
385static inline void nvme_fault_inject_fini(struct nvme_fault_inject *fault_inj)
386{
387}
Thomas Taib9e03852018-02-08 13:38:29 -0500388static inline void nvme_should_fail(struct request *req) {}
389#endif
390
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100391static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
392{
393 if (!ctrl->subsystem)
394 return -ENOTTY;
395 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
396}
397
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200398static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
399{
400 return (sector >> (ns->lba_shift - 9));
401}
402
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200403static inline void nvme_end_request(struct request *req, __le16 status,
404 union nvme_result result)
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200405{
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200406 struct nvme_request *rq = nvme_req(req);
407
408 rq->status = le16_to_cpu(status) >> 1;
409 rq->result = result;
Thomas Taib9e03852018-02-08 13:38:29 -0500410 /* inject error when permitted by fault injection framework */
411 nvme_should_fail(req);
Christoph Hellwig08e00292017-04-20 16:03:09 +0200412 blk_mq_complete_request(req);
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200413}
414
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200415static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
416{
417 get_device(ctrl->device);
418}
419
420static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
421{
422 put_device(ctrl->device);
423}
424
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200425void nvme_complete_rq(struct request *req);
Jens Axboe7baa8572018-11-08 10:24:07 -0700426bool nvme_cancel_request(struct request *req, void *data, bool reserved);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200427bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
428 enum nvme_ctrl_state new_state);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100429int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
430int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
431int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100432int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
433 const struct nvme_ctrl_ops *ops, unsigned long quirks);
Keith Busch53029b02015-11-28 15:41:02 +0100434void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +0300435void nvme_start_ctrl(struct nvme_ctrl *ctrl);
436void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100437void nvme_put_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100438int nvme_init_identify(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100439
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100440void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100441
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100442int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
443 bool send);
Scott Bauera98e58e52017-02-03 12:50:32 -0700444
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800445void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
Christoph Hellwig287a63e2018-05-17 18:31:46 +0200446 volatile union nvme_result *res);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200447
Keith Busch25646262016-01-04 09:10:57 -0700448void nvme_stop_queues(struct nvme_ctrl *ctrl);
449void nvme_start_queues(struct nvme_ctrl *ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -0700450void nvme_kill_queues(struct nvme_ctrl *ctrl);
Keith Buschd6135c3a2019-05-14 14:46:09 -0600451void nvme_sync_queues(struct nvme_ctrl *ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -0500452void nvme_unfreeze(struct nvme_ctrl *ctrl);
453void nvme_wait_freeze(struct nvme_ctrl *ctrl);
454void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
455void nvme_start_freeze(struct nvme_ctrl *ctrl);
Sagi Grimberg363c9aa2015-12-24 15:26:59 +0100456
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200457#define NVME_QID_ANY -1
Christoph Hellwig41609822015-11-20 09:00:02 +0100458struct request *nvme_alloc_request(struct request_queue *q,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800459 struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid);
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300460void nvme_cleanup_cmd(struct request *req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200461blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
Ming Lin8093f7c2016-04-12 13:10:14 -0600462 struct nvme_command *cmd);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200463int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
464 void *buf, unsigned bufflen);
465int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800466 union nvme_result *result, void *buffer, unsigned bufflen,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800467 unsigned timeout, int qid, int at_head,
Sagi Grimberg6287b512018-12-14 11:06:07 -0800468 blk_mq_req_flags_t flags, bool poll);
Keith Busch1a87ee62019-05-27 01:29:01 +0900469int nvme_set_features(struct nvme_ctrl *dev, unsigned int fid,
470 unsigned int dword11, void *buffer, size_t buflen,
471 u32 *result);
472int nvme_get_features(struct nvme_ctrl *dev, unsigned int fid,
473 unsigned int dword11, void *buffer, size_t buflen,
474 u32 *result);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +0100475int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200476void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200477int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +0200478int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200479int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200480
Christoph Hellwig0e987192018-06-06 14:39:00 +0200481int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp,
482 void *log, size_t size, u64 offset);
Matias Bjørlingd558fb52018-03-21 20:27:07 +0100483
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200484extern const struct attribute_group *nvme_ns_id_attr_groups[];
Christoph Hellwig32acab32017-11-02 12:59:30 +0100485extern const struct block_device_operations nvme_ns_head_ops;
486
487#ifdef CONFIG_NVME_MULTIPATH
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200488bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl);
Keith Buscha785dbc2018-04-26 14:22:41 -0600489void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
490 struct nvme_ctrl *ctrl, int *flags);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100491void nvme_failover_req(struct request *req);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100492void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl);
493int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200494void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100495void nvme_mpath_remove_disk(struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200496int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id);
497void nvme_mpath_uninit(struct nvme_ctrl *ctrl);
498void nvme_mpath_stop(struct nvme_ctrl *ctrl);
Christoph Hellwigf3334442018-09-11 09:51:29 +0200499void nvme_mpath_clear_current_path(struct nvme_ns *ns);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100500struct nvme_ns *nvme_find_path(struct nvme_ns_head *head);
Sagi Grimberg479a3222017-12-21 15:07:27 +0200501
502static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
503{
504 struct nvme_ns_head *head = ns->head;
505
506 if (head->disk && list_empty(&head->list))
507 kblockd_schedule_work(&head->requeue_work);
508}
509
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200510extern struct device_attribute dev_attr_ana_grpid;
511extern struct device_attribute dev_attr_ana_state;
Hannes Reinecke75c10e72019-02-18 11:43:26 +0100512extern struct device_attribute subsys_attr_iopolicy;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200513
Christoph Hellwig32acab32017-11-02 12:59:30 +0100514#else
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200515static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
516{
517 return false;
518}
Keith Buscha785dbc2018-04-26 14:22:41 -0600519/*
520 * Without the multipath code enabled, multiple controller per subsystems are
521 * visible as devices and thus we cannot use the subsystem instance.
522 */
523static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
524 struct nvme_ctrl *ctrl, int *flags)
525{
526 sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance);
527}
528
Christoph Hellwig32acab32017-11-02 12:59:30 +0100529static inline void nvme_failover_req(struct request *req)
530{
531}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100532static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl)
533{
534}
535static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,
536 struct nvme_ns_head *head)
537{
538 return 0;
539}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200540static inline void nvme_mpath_add_disk(struct nvme_ns *ns,
541 struct nvme_id_ns *id)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100542{
543}
544static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head)
545{
546}
547static inline void nvme_mpath_clear_current_path(struct nvme_ns *ns)
548{
549}
Sagi Grimberg479a3222017-12-21 15:07:27 +0200550static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
551{
552}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200553static inline int nvme_mpath_init(struct nvme_ctrl *ctrl,
554 struct nvme_id_ctrl *id)
555{
Christoph Hellwig14a13362018-11-20 16:57:54 +0100556 if (ctrl->subsys->cmic & (1 << 3))
557 dev_warn(ctrl->device,
558"Please enable CONFIG_NVME_MULTIPATH for full support of multi-port devices.\n");
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200559 return 0;
560}
561static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl)
562{
563}
564static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl)
565{
566}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100567#endif /* CONFIG_NVME_MULTIPATH */
568
Keith Buschc4699e72015-11-28 16:49:22 +0100569#ifdef CONFIG_NVM
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100570int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200571void nvme_nvm_unregister(struct nvme_ns *ns);
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200572extern const struct attribute_group nvme_nvm_attr_group;
Matias Bjørling84d4add2017-01-31 13:17:16 +0100573int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
Keith Buschc4699e72015-11-28 16:49:22 +0100574#else
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200575static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100576 int node)
Keith Buschc4699e72015-11-28 16:49:22 +0100577{
578 return 0;
579}
580
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200581static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
Matias Bjørling84d4add2017-01-31 13:17:16 +0100582static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
583 unsigned long arg)
584{
585 return -ENOTTY;
586}
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100587#endif /* CONFIG_NVM */
588
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200589static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
590{
591 return dev_to_disk(dev)->private_data;
592}
Matias Bjørlingca064082015-10-29 17:57:29 +0900593
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200594#endif /* _NVME_H */