blob: 35d9cee515f1bc3514b4e7f3cd27d5226c101762 [file] [log] [blame]
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02001/*
2 * Copyright (c) 2011-2014, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 */
13
14#ifndef _NVME_H
15#define _NVME_H
16
17#include <linux/nvme.h>
Christoph Hellwiga6a51492017-10-18 16:59:25 +020018#include <linux/cdev.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020019#include <linux/pci.h>
20#include <linux/kref.h>
21#include <linux/blk-mq.h>
Matias Bjørlingb0b4e092016-09-16 14:25:07 +020022#include <linux/lightnvm.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070023#include <linux/sed-opal.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020024
Marc Olson8ae4e442017-09-06 17:23:56 -070025extern unsigned int nvme_io_timeout;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020026#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
27
Marc Olson8ae4e442017-09-06 17:23:56 -070028extern unsigned int admin_timeout;
Christoph Hellwig21d34712015-11-26 09:08:36 +010029#define ADMIN_TIMEOUT (admin_timeout * HZ)
30
Sagi Grimberg038bd4c2016-06-13 16:45:28 +020031#define NVME_DEFAULT_KATO 5
32#define NVME_KATO_GRACE 10
33
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020034extern struct workqueue_struct *nvme_wq;
35
Matias Bjørlingca064082015-10-29 17:57:29 +090036enum {
37 NVME_NS_LBA = 0,
38 NVME_NS_LIGHTNVM = 1,
39};
40
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020041/*
Christoph Hellwig106198e2015-11-26 10:07:41 +010042 * List of workarounds for devices that required behavior not specified in
43 * the standard.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020044 */
Christoph Hellwig106198e2015-11-26 10:07:41 +010045enum nvme_quirks {
46 /*
47 * Prefers I/O aligned to a stripe size specified in a vendor
48 * specific Identify field.
49 */
50 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
Keith Busch540c8012015-10-22 15:45:06 -060051
52 /*
53 * The controller doesn't handle Identify value others than 0 or 1
54 * correctly.
55 */
56 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
Keith Busch08095e72016-03-04 13:15:17 -070057
58 /*
Christoph Hellwige850fd12017-04-05 19:21:13 +020059 * The controller deterministically returns O's on reads to
60 * logical blocks that deallocate was called on.
Keith Busch08095e72016-03-04 13:15:17 -070061 */
Christoph Hellwige850fd12017-04-05 19:21:13 +020062 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -030063
64 /*
65 * The controller needs a delay before starts checking the device
66 * readiness, which is done by reading the NVME_CSTS_RDY bit.
67 */
68 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
Andy Lutomirskic5552fd2017-02-07 10:08:45 -080069
70 /*
71 * APST should not be used.
72 */
73 NVME_QUIRK_NO_APST = (1 << 4),
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070074
75 /*
76 * The deepest sleep state should not be used.
77 */
78 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
Christoph Hellwig608cc4b2017-09-06 11:45:24 +020079
80 /*
81 * Supports the LighNVM command set if indicated in vs[1].
82 */
83 NVME_QUIRK_LIGHTNVM = (1 << 6),
Christoph Hellwig106198e2015-11-26 10:07:41 +010084};
85
Christoph Hellwigd49187e2016-11-10 07:32:33 -080086/*
87 * Common request structure for NVMe passthrough. All drivers must have
88 * this structure as the first member of their request-private data.
89 */
90struct nvme_request {
91 struct nvme_command *cmd;
92 union nvme_result result;
Christoph Hellwig44e44b22017-04-05 19:18:11 +020093 u8 retries;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +020094 u8 flags;
95 u16 status;
96};
97
98enum {
99 NVME_REQ_CANCELLED = (1 << 0),
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800100};
101
102static inline struct nvme_request *nvme_req(struct request *req)
103{
104 return blk_mq_rq_to_pdu(req);
105}
106
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300107/* The below value is the specific amount of delay needed before checking
108 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
109 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
110 * found empirically.
111 */
112#define NVME_QUIRK_DELAY_AMOUNT 2000
113
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200114enum nvme_ctrl_state {
115 NVME_CTRL_NEW,
116 NVME_CTRL_LIVE,
117 NVME_CTRL_RESETTING,
Christoph Hellwigdef61ec2016-07-06 21:55:49 +0900118 NVME_CTRL_RECONNECTING,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200119 NVME_CTRL_DELETING,
Keith Busch0ff9d4e2016-05-12 08:37:14 -0600120 NVME_CTRL_DEAD,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200121};
122
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100123struct nvme_ctrl {
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200124 enum nvme_ctrl_state state;
Andy Lutomirskibd4da3a2017-02-22 13:32:36 -0700125 bool identified;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200126 spinlock_t lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100127 const struct nvme_ctrl_ops *ops;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200128 struct request_queue *admin_q;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200129 struct request_queue *connect_q;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200130 struct device *dev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200131 int instance;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100132 struct blk_mq_tag_set *tagset;
Sagi Grimberg34b6c232017-07-10 09:22:29 +0300133 struct blk_mq_tag_set *admin_tagset;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100134 struct list_head namespaces;
Christoph Hellwig69d3b8a2015-12-24 15:27:00 +0100135 struct mutex namespaces_mutex;
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200136 struct device ctrl_device;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100137 struct device *device; /* char device */
Christoph Hellwiga6a51492017-10-18 16:59:25 +0200138 struct cdev cdev;
Keith Busch075790e2016-02-24 09:15:53 -0700139 struct ida ns_ida;
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200140 struct work_struct reset_work;
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200141 struct work_struct delete_work;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100142
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100143 struct opal_dev *opal_dev;
Scott Bauera98e58e52017-02-03 12:50:32 -0700144
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200145 char name[12];
146 char serial[20];
147 char model[40];
148 char firmware_rev[8];
Christoph Hellwig180de0072017-06-26 12:39:02 +0200149 char subnqn[NVMF_NQN_SIZE];
Christoph Hellwig76e39142016-04-16 14:57:58 -0400150 u16 cntlid;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100151
152 u32 ctrl_config;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530153 u16 mtfa;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +0300154 u32 queue_count;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100155
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +0300156 u64 cap;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100157 u32 page_size;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200158 u32 max_hw_sectors;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200159 u16 oncs;
Keith Busch118472a2016-02-18 09:57:48 -0700160 u16 vid;
Scott Bauer8a9ae522017-02-17 13:59:40 +0100161 u16 oacs;
Jens Axboef5d11842017-06-27 12:03:06 -0600162 u16 nssa;
163 u16 nr_streams;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100164 atomic_t abort_limit;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200165 u8 event_limit;
166 u8 vwc;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100167 u32 vs;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200168 u32 sgls;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200169 u16 kas;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800170 u8 npss;
171 u8 apsta;
Martin K. Petersen07fbd322017-08-25 19:14:50 -0400172 unsigned int shutdown_timeout;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200173 unsigned int kato;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100174 bool subsystem;
Christoph Hellwig106198e2015-11-26 10:07:41 +0100175 unsigned long quirks;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800176 struct nvme_id_power_state psd[32];
Christoph Hellwig5955be22016-04-26 13:51:59 +0200177 struct work_struct scan_work;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200178 struct work_struct async_event_work;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200179 struct delayed_work ka_work;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530180 struct work_struct fw_act_work;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200181
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800182 /* Power saving configuration */
183 u64 ps_max_latency_us;
Kai-Heng Feng76a5af82017-06-26 16:39:54 -0400184 bool apst_enabled;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800185
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400186 /* PCIe only: */
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200187 u32 hmpre;
188 u32 hmmin;
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400189 u32 hmminds;
190 u16 hmmaxd;
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200191
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200192 /* Fabrics only */
193 u16 sqsize;
194 u32 ioccsz;
195 u32 iorcsz;
196 u16 icdoff;
197 u16 maxcmd;
Sagi Grimbergfdf9dfa2017-05-04 13:33:15 +0300198 int nr_reconnects;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200199 struct nvmf_ctrl_options *opts;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200200};
201
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200202struct nvme_ns {
203 struct list_head list;
204
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100205 struct nvme_ctrl *ctrl;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200206 struct request_queue *queue;
207 struct gendisk *disk;
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200208 struct nvm_dev *ndev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200209 struct kref kref;
Keith Busch075790e2016-02-24 09:15:53 -0700210 int instance;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200211
Keith Busch2b9b6e82015-12-22 10:10:45 -0700212 u8 eui[8];
Johannes Thumshirn90985b82017-06-07 11:45:31 +0200213 u8 nguid[16];
Johannes Thumshirn3b22ba22017-06-07 11:45:34 +0200214 uuid_t uuid;
Keith Busch2b9b6e82015-12-22 10:10:45 -0700215
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200216 unsigned ns_id;
217 int lba_shift;
218 u16 ms;
Jens Axboef5d11842017-06-27 12:03:06 -0600219 u16 sgs;
220 u32 sws;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200221 bool ext;
222 u8 pi_type;
Keith Busch646017a2016-02-24 09:15:54 -0700223 unsigned long flags;
Keith Busch646017a2016-02-24 09:15:54 -0700224#define NVME_NS_REMOVING 0
Keith Busch69d9a992016-02-24 09:15:56 -0700225#define NVME_NS_DEAD 1
Christoph Hellwig57eeaf82017-08-16 15:47:37 +0200226 u16 noiob;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200227};
228
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100229struct nvme_ctrl_ops {
Ming Lin1a353d82016-06-13 16:45:24 +0200230 const char *name;
Sagi Grimberge439bb12016-02-10 10:03:29 -0800231 struct module *module;
Christoph Hellwigd3d5b872017-05-20 15:14:44 +0200232 unsigned int flags;
233#define NVME_F_FABRICS (1 << 0)
Christoph Hellwigc81bfba2017-05-20 15:14:45 +0200234#define NVME_F_METADATA_SUPPORTED (1 << 1)
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100235 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100236 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100237 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100238 void (*free_ctrl)(struct nvme_ctrl *ctrl);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200239 void (*submit_async_event)(struct nvme_ctrl *ctrl, int aer_idx);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200240 void (*delete_ctrl)(struct nvme_ctrl *ctrl);
Ming Lin1a353d82016-06-13 16:45:24 +0200241 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
Sagi Grimberg31b84462017-10-11 12:53:07 +0300242 int (*reinit_request)(void *data, struct request *rq);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200243};
244
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100245static inline bool nvme_ctrl_ready(struct nvme_ctrl *ctrl)
246{
247 u32 val = 0;
248
249 if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val))
250 return false;
251 return val & NVME_CSTS_RDY;
252}
253
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100254static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
255{
256 if (!ctrl->subsystem)
257 return -ENOTTY;
258 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
259}
260
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200261static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
262{
263 return (sector >> (ns->lba_shift - 9));
264}
265
Ming Lin69042422016-04-25 14:33:20 -0700266static inline void nvme_cleanup_cmd(struct request *req)
267{
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700268 if (req->rq_flags & RQF_SPECIAL_PAYLOAD) {
269 kfree(page_address(req->special_vec.bv_page) +
270 req->special_vec.bv_offset);
271 }
Ming Lin69042422016-04-25 14:33:20 -0700272}
273
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200274static inline void nvme_end_request(struct request *req, __le16 status,
275 union nvme_result result)
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200276{
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200277 struct nvme_request *rq = nvme_req(req);
278
279 rq->status = le16_to_cpu(status) >> 1;
280 rq->result = result;
Christoph Hellwig08e00292017-04-20 16:03:09 +0200281 blk_mq_complete_request(req);
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200282}
283
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200284static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
285{
286 get_device(ctrl->device);
287}
288
289static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
290{
291 put_device(ctrl->device);
292}
293
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200294void nvme_complete_rq(struct request *req);
Ming Linc55a2fd2016-05-18 14:05:02 -0700295void nvme_cancel_request(struct request *req, void *data, bool reserved);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200296bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
297 enum nvme_ctrl_state new_state);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100298int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
299int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
300int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100301int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
302 const struct nvme_ctrl_ops *ops, unsigned long quirks);
Keith Busch53029b02015-11-28 15:41:02 +0100303void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +0300304void nvme_start_ctrl(struct nvme_ctrl *ctrl);
305void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100306void nvme_put_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100307int nvme_init_identify(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100308
Christoph Hellwig5955be22016-04-26 13:51:59 +0200309void nvme_queue_scan(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100310void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100311
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100312int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
313 bool send);
Scott Bauera98e58e52017-02-03 12:50:32 -0700314
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200315#define NVME_NR_AERS 1
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800316void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
317 union nvme_result *res);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200318void nvme_queue_async_events(struct nvme_ctrl *ctrl);
319
Keith Busch25646262016-01-04 09:10:57 -0700320void nvme_stop_queues(struct nvme_ctrl *ctrl);
321void nvme_start_queues(struct nvme_ctrl *ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -0700322void nvme_kill_queues(struct nvme_ctrl *ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -0500323void nvme_unfreeze(struct nvme_ctrl *ctrl);
324void nvme_wait_freeze(struct nvme_ctrl *ctrl);
325void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
326void nvme_start_freeze(struct nvme_ctrl *ctrl);
Sagi Grimberg31b84462017-10-11 12:53:07 +0300327int nvme_reinit_tagset(struct nvme_ctrl *ctrl, struct blk_mq_tag_set *set);
Sagi Grimberg363c9aa2015-12-24 15:26:59 +0100328
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200329#define NVME_QID_ANY -1
Christoph Hellwig41609822015-11-20 09:00:02 +0100330struct request *nvme_alloc_request(struct request_queue *q,
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200331 struct nvme_command *cmd, unsigned int flags, int qid);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200332blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
Ming Lin8093f7c2016-04-12 13:10:14 -0600333 struct nvme_command *cmd);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200334int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
335 void *buf, unsigned bufflen);
336int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800337 union nvme_result *result, void *buffer, unsigned bufflen,
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200338 unsigned timeout, int qid, int at_head, int flags);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +0100339int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200340void nvme_start_keep_alive(struct nvme_ctrl *ctrl);
341void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200342int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200343int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
344int nvme_delete_ctrl_sync(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200345
Keith Buschc4699e72015-11-28 16:49:22 +0100346#ifdef CONFIG_NVM
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100347int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200348void nvme_nvm_unregister(struct nvme_ns *ns);
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100349int nvme_nvm_register_sysfs(struct nvme_ns *ns);
350void nvme_nvm_unregister_sysfs(struct nvme_ns *ns);
Matias Bjørling84d4add2017-01-31 13:17:16 +0100351int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
Keith Buschc4699e72015-11-28 16:49:22 +0100352#else
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200353static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100354 int node)
Keith Buschc4699e72015-11-28 16:49:22 +0100355{
356 return 0;
357}
358
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200359static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100360static inline int nvme_nvm_register_sysfs(struct nvme_ns *ns)
361{
362 return 0;
363}
364static inline void nvme_nvm_unregister_sysfs(struct nvme_ns *ns) {};
Matias Bjørling84d4add2017-01-31 13:17:16 +0100365static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
366 unsigned long arg)
367{
368 return -ENOTTY;
369}
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100370#endif /* CONFIG_NVM */
371
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200372static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
373{
374 return dev_to_disk(dev)->private_data;
375}
Matias Bjørlingca064082015-10-29 17:57:29 +0900376
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100377int __init nvme_core_init(void);
378void nvme_core_exit(void);
379
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200380#endif /* _NVME_H */