blob: f2594d468f29421131c891e6894f43fadb92f66d [file] [log] [blame]
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02001/*
2 * Copyright (c) 2011-2014, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 */
13
14#ifndef _NVME_H
15#define _NVME_H
16
17#include <linux/nvme.h>
Christoph Hellwiga6a51492017-10-18 16:59:25 +020018#include <linux/cdev.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020019#include <linux/pci.h>
20#include <linux/kref.h>
21#include <linux/blk-mq.h>
Matias Bjørlingb0b4e092016-09-16 14:25:07 +020022#include <linux/lightnvm.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070023#include <linux/sed-opal.h>
Thomas Taib9e03852018-02-08 13:38:29 -050024#include <linux/fault-inject.h>
Johannes Thumshirn978628e2018-05-17 13:52:50 +020025#include <linux/rcupdate.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020026
Marc Olson8ae4e442017-09-06 17:23:56 -070027extern unsigned int nvme_io_timeout;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020028#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
29
Marc Olson8ae4e442017-09-06 17:23:56 -070030extern unsigned int admin_timeout;
Christoph Hellwig21d34712015-11-26 09:08:36 +010031#define ADMIN_TIMEOUT (admin_timeout * HZ)
32
Sagi Grimberg038bd4c2016-06-13 16:45:28 +020033#define NVME_DEFAULT_KATO 5
34#define NVME_KATO_GRACE 10
35
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020036extern struct workqueue_struct *nvme_wq;
Roy Shtermanb227c592018-01-14 12:39:02 +020037extern struct workqueue_struct *nvme_reset_wq;
38extern struct workqueue_struct *nvme_delete_wq;
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020039
Matias Bjørlingca064082015-10-29 17:57:29 +090040enum {
41 NVME_NS_LBA = 0,
42 NVME_NS_LIGHTNVM = 1,
43};
44
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020045/*
Christoph Hellwig106198e2015-11-26 10:07:41 +010046 * List of workarounds for devices that required behavior not specified in
47 * the standard.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020048 */
Christoph Hellwig106198e2015-11-26 10:07:41 +010049enum nvme_quirks {
50 /*
51 * Prefers I/O aligned to a stripe size specified in a vendor
52 * specific Identify field.
53 */
54 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
Keith Busch540c8012015-10-22 15:45:06 -060055
56 /*
57 * The controller doesn't handle Identify value others than 0 or 1
58 * correctly.
59 */
60 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
Keith Busch08095e72016-03-04 13:15:17 -070061
62 /*
Christoph Hellwige850fd12017-04-05 19:21:13 +020063 * The controller deterministically returns O's on reads to
64 * logical blocks that deallocate was called on.
Keith Busch08095e72016-03-04 13:15:17 -070065 */
Christoph Hellwige850fd12017-04-05 19:21:13 +020066 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -030067
68 /*
69 * The controller needs a delay before starts checking the device
70 * readiness, which is done by reading the NVME_CSTS_RDY bit.
71 */
72 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
Andy Lutomirskic5552fd2017-02-07 10:08:45 -080073
74 /*
75 * APST should not be used.
76 */
77 NVME_QUIRK_NO_APST = (1 << 4),
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070078
79 /*
80 * The deepest sleep state should not be used.
81 */
82 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
Christoph Hellwig608cc4b2017-09-06 11:45:24 +020083
84 /*
85 * Supports the LighNVM command set if indicated in vs[1].
86 */
87 NVME_QUIRK_LIGHTNVM = (1 << 6),
Jens Axboe9abd68e2018-05-08 10:25:15 -060088
89 /*
90 * Set MEDIUM priority on SQ creation
91 */
92 NVME_QUIRK_MEDIUM_PRIO_SQ = (1 << 7),
Christoph Hellwig106198e2015-11-26 10:07:41 +010093};
94
Christoph Hellwigd49187e2016-11-10 07:32:33 -080095/*
96 * Common request structure for NVMe passthrough. All drivers must have
97 * this structure as the first member of their request-private data.
98 */
99struct nvme_request {
100 struct nvme_command *cmd;
101 union nvme_result result;
Christoph Hellwig44e44b22017-04-05 19:18:11 +0200102 u8 retries;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200103 u8 flags;
104 u16 status;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600105 struct nvme_ctrl *ctrl;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200106};
107
Christoph Hellwig32acab32017-11-02 12:59:30 +0100108/*
109 * Mark a bio as coming in through the mpath node.
110 */
111#define REQ_NVME_MPATH REQ_DRV
112
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200113enum {
114 NVME_REQ_CANCELLED = (1 << 0),
James Smartbb06ec312018-04-12 09:16:15 -0600115 NVME_REQ_USERCMD = (1 << 1),
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800116};
117
118static inline struct nvme_request *nvme_req(struct request *req)
119{
120 return blk_mq_rq_to_pdu(req);
121}
122
Keith Busch5d87eb92018-06-29 16:50:01 -0600123static inline u16 nvme_req_qid(struct request *req)
124{
125 if (!req->rq_disk)
126 return 0;
127 return blk_mq_unique_tag_to_hwq(blk_mq_unique_tag(req)) + 1;
128}
129
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300130/* The below value is the specific amount of delay needed before checking
131 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
132 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
133 * found empirically.
134 */
Jeff Lien8c97eec2017-11-21 10:44:37 -0600135#define NVME_QUIRK_DELAY_AMOUNT 2300
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300136
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200137enum nvme_ctrl_state {
138 NVME_CTRL_NEW,
139 NVME_CTRL_LIVE,
Jianchao Wang2b1b7e72018-01-06 08:01:58 +0800140 NVME_CTRL_ADMIN_ONLY, /* Only admin queue live */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200141 NVME_CTRL_RESETTING,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +0200142 NVME_CTRL_CONNECTING,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200143 NVME_CTRL_DELETING,
Keith Busch0ff9d4e2016-05-12 08:37:14 -0600144 NVME_CTRL_DEAD,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200145};
146
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100147struct nvme_ctrl {
Sagi Grimberg6e3ca03e2018-11-02 10:28:15 -0700148 bool comp_seen;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200149 enum nvme_ctrl_state state;
Andy Lutomirskibd4da3a2017-02-22 13:32:36 -0700150 bool identified;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200151 spinlock_t lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100152 const struct nvme_ctrl_ops *ops;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200153 struct request_queue *admin_q;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200154 struct request_queue *connect_q;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200155 struct device *dev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200156 int instance;
Hannes Reinecke103e5152018-11-16 09:22:29 +0100157 int numa_node;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100158 struct blk_mq_tag_set *tagset;
Sagi Grimberg34b6c232017-07-10 09:22:29 +0300159 struct blk_mq_tag_set *admin_tagset;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100160 struct list_head namespaces;
Jianchao Wang765cc0312018-02-12 20:54:46 +0800161 struct rw_semaphore namespaces_rwsem;
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200162 struct device ctrl_device;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100163 struct device *device; /* char device */
Christoph Hellwiga6a51492017-10-18 16:59:25 +0200164 struct cdev cdev;
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200165 struct work_struct reset_work;
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200166 struct work_struct delete_work;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100167
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100168 struct nvme_subsystem *subsys;
169 struct list_head subsys_entry;
170
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100171 struct opal_dev *opal_dev;
Scott Bauera98e58e52017-02-03 12:50:32 -0700172
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200173 char name[12];
Christoph Hellwig76e39142016-04-16 14:57:58 -0400174 u16 cntlid;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100175
176 u32 ctrl_config;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530177 u16 mtfa;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +0300178 u32 queue_count;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100179
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +0300180 u64 cap;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100181 u32 page_size;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200182 u32 max_hw_sectors;
Jens Axboe943e9422018-06-21 09:49:37 -0600183 u32 max_segments;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200184 u16 oncs;
Scott Bauer8a9ae522017-02-17 13:59:40 +0100185 u16 oacs;
Jens Axboef5d11842017-06-27 12:03:06 -0600186 u16 nssa;
187 u16 nr_streams;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200188 u32 max_namespaces;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100189 atomic_t abort_limit;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200190 u8 vwc;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100191 u32 vs;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200192 u32 sgls;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200193 u16 kas;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800194 u8 npss;
195 u8 apsta;
Hannes Reineckec0561f82018-05-22 11:09:55 +0200196 u32 oaes;
Keith Busche3d78742017-11-07 15:13:14 -0700197 u32 aen_result;
Sagi Grimberg3e53ba32018-11-02 10:28:14 -0700198 u32 ctratt;
Martin K. Petersen07fbd322017-08-25 19:14:50 -0400199 unsigned int shutdown_timeout;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200200 unsigned int kato;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100201 bool subsystem;
Christoph Hellwig106198e2015-11-26 10:07:41 +0100202 unsigned long quirks;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800203 struct nvme_id_power_state psd[32];
Keith Busch84fef622017-11-07 10:28:32 -0700204 struct nvme_effects_log *effects;
Christoph Hellwig5955be22016-04-26 13:51:59 +0200205 struct work_struct scan_work;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200206 struct work_struct async_event_work;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200207 struct delayed_work ka_work;
Roland Dreier0a34e462018-01-11 13:38:15 -0800208 struct nvme_command ka_cmd;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530209 struct work_struct fw_act_work;
Christoph Hellwig30d90962018-05-25 18:17:41 +0200210 unsigned long events;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200211
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200212#ifdef CONFIG_NVME_MULTIPATH
213 /* asymmetric namespace access: */
214 u8 anacap;
215 u8 anatt;
216 u32 anagrpmax;
217 u32 nanagrpid;
218 struct mutex ana_lock;
219 struct nvme_ana_rsp_hdr *ana_log_buf;
220 size_t ana_log_size;
221 struct timer_list anatt_timer;
222 struct work_struct ana_work;
223#endif
224
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800225 /* Power saving configuration */
226 u64 ps_max_latency_us;
Kai-Heng Feng76a5af82017-06-26 16:39:54 -0400227 bool apst_enabled;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800228
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400229 /* PCIe only: */
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200230 u32 hmpre;
231 u32 hmmin;
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400232 u32 hmminds;
233 u16 hmmaxd;
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200234
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200235 /* Fabrics only */
236 u16 sqsize;
237 u32 ioccsz;
238 u32 iorcsz;
239 u16 icdoff;
240 u16 maxcmd;
Sagi Grimbergfdf9dfa2017-05-04 13:33:15 +0300241 int nr_reconnects;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200242 struct nvmf_ctrl_options *opts;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200243};
244
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100245struct nvme_subsystem {
246 int instance;
247 struct device dev;
248 /*
249 * Because we unregister the device on the last put we need
250 * a separate refcount.
251 */
252 struct kref ref;
253 struct list_head entry;
254 struct mutex lock;
255 struct list_head ctrls;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100256 struct list_head nsheads;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100257 char subnqn[NVMF_NQN_SIZE];
258 char serial[20];
259 char model[40];
260 char firmware_rev[8];
261 u8 cmic;
262 u16 vendor_id;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100263 struct ida ns_ida;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100264};
265
Christoph Hellwig002fab02017-11-09 13:50:16 +0100266/*
267 * Container structure for uniqueue namespace identifiers.
268 */
269struct nvme_ns_ids {
270 u8 eui64[8];
271 u8 nguid[16];
272 uuid_t uuid;
273};
274
Christoph Hellwiged754e52017-11-09 13:50:43 +0100275/*
276 * Anchor structure for namespaces. There is one for each namespace in a
277 * NVMe subsystem that any of our controllers can see, and the namespace
278 * structure for each controller is chained of it. For private namespaces
279 * there is a 1:1 relation to our namespace structures, that is ->list
280 * only ever has a single entry for private namespaces.
281 */
282struct nvme_ns_head {
283 struct list_head list;
284 struct srcu_struct srcu;
285 struct nvme_subsystem *subsys;
286 unsigned ns_id;
287 struct nvme_ns_ids ids;
288 struct list_head entry;
289 struct kref ref;
290 int instance;
Christoph Hellwigf3334442018-09-11 09:51:29 +0200291#ifdef CONFIG_NVME_MULTIPATH
292 struct gendisk *disk;
293 struct bio_list requeue_list;
294 spinlock_t requeue_lock;
295 struct work_struct requeue_work;
296 struct mutex lock;
297 struct nvme_ns __rcu *current_path[];
298#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100299};
300
Thomas Taib9e03852018-02-08 13:38:29 -0500301#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
302struct nvme_fault_inject {
303 struct fault_attr attr;
304 struct dentry *parent;
305 bool dont_retry; /* DNR, do not retry */
306 u16 status; /* status code */
307};
308#endif
309
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200310struct nvme_ns {
311 struct list_head list;
312
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100313 struct nvme_ctrl *ctrl;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200314 struct request_queue *queue;
315 struct gendisk *disk;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200316#ifdef CONFIG_NVME_MULTIPATH
317 enum nvme_ana_state ana_state;
318 u32 ana_grpid;
319#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100320 struct list_head siblings;
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200321 struct nvm_dev *ndev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200322 struct kref kref;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100323 struct nvme_ns_head *head;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200324
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200325 int lba_shift;
326 u16 ms;
Jens Axboef5d11842017-06-27 12:03:06 -0600327 u16 sgs;
328 u32 sws;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200329 bool ext;
330 u8 pi_type;
Keith Busch646017a2016-02-24 09:15:54 -0700331 unsigned long flags;
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200332#define NVME_NS_REMOVING 0
333#define NVME_NS_DEAD 1
334#define NVME_NS_ANA_PENDING 2
Christoph Hellwig57eeaf82017-08-16 15:47:37 +0200335 u16 noiob;
Thomas Taib9e03852018-02-08 13:38:29 -0500336
337#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
338 struct nvme_fault_inject fault_inject;
339#endif
340
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200341};
342
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100343struct nvme_ctrl_ops {
Ming Lin1a353d82016-06-13 16:45:24 +0200344 const char *name;
Sagi Grimberge439bb12016-02-10 10:03:29 -0800345 struct module *module;
Christoph Hellwigd3d5b872017-05-20 15:14:44 +0200346 unsigned int flags;
347#define NVME_F_FABRICS (1 << 0)
Christoph Hellwigc81bfba2017-05-20 15:14:45 +0200348#define NVME_F_METADATA_SUPPORTED (1 << 1)
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600349#define NVME_F_PCI_P2PDMA (1 << 2)
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100350 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100351 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100352 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100353 void (*free_ctrl)(struct nvme_ctrl *ctrl);
Keith Buschad22c352017-11-07 15:13:12 -0700354 void (*submit_async_event)(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200355 void (*delete_ctrl)(struct nvme_ctrl *ctrl);
Ming Lin1a353d82016-06-13 16:45:24 +0200356 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
Nitzan Carmib435ece2018-03-20 11:07:30 +0000357 void (*stop_ctrl)(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200358};
359
Thomas Taib9e03852018-02-08 13:38:29 -0500360#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
361void nvme_fault_inject_init(struct nvme_ns *ns);
362void nvme_fault_inject_fini(struct nvme_ns *ns);
363void nvme_should_fail(struct request *req);
364#else
365static inline void nvme_fault_inject_init(struct nvme_ns *ns) {}
366static inline void nvme_fault_inject_fini(struct nvme_ns *ns) {}
367static inline void nvme_should_fail(struct request *req) {}
368#endif
369
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100370static inline bool nvme_ctrl_ready(struct nvme_ctrl *ctrl)
371{
372 u32 val = 0;
373
374 if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val))
375 return false;
376 return val & NVME_CSTS_RDY;
377}
378
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100379static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
380{
381 if (!ctrl->subsystem)
382 return -ENOTTY;
383 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
384}
385
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200386static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
387{
388 return (sector >> (ns->lba_shift - 9));
389}
390
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200391static inline void nvme_end_request(struct request *req, __le16 status,
392 union nvme_result result)
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200393{
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200394 struct nvme_request *rq = nvme_req(req);
395
396 rq->status = le16_to_cpu(status) >> 1;
397 rq->result = result;
Thomas Taib9e03852018-02-08 13:38:29 -0500398 /* inject error when permitted by fault injection framework */
399 nvme_should_fail(req);
Christoph Hellwig08e00292017-04-20 16:03:09 +0200400 blk_mq_complete_request(req);
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200401}
402
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200403static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
404{
405 get_device(ctrl->device);
406}
407
408static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
409{
410 put_device(ctrl->device);
411}
412
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200413void nvme_complete_rq(struct request *req);
Jens Axboe7baa8572018-11-08 10:24:07 -0700414bool nvme_cancel_request(struct request *req, void *data, bool reserved);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200415bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
416 enum nvme_ctrl_state new_state);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100417int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
418int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
419int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100420int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
421 const struct nvme_ctrl_ops *ops, unsigned long quirks);
Keith Busch53029b02015-11-28 15:41:02 +0100422void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +0300423void nvme_start_ctrl(struct nvme_ctrl *ctrl);
424void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100425void nvme_put_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100426int nvme_init_identify(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100427
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100428void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100429
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100430int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
431 bool send);
Scott Bauera98e58e52017-02-03 12:50:32 -0700432
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800433void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
Christoph Hellwig287a63e2018-05-17 18:31:46 +0200434 volatile union nvme_result *res);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200435
Keith Busch25646262016-01-04 09:10:57 -0700436void nvme_stop_queues(struct nvme_ctrl *ctrl);
437void nvme_start_queues(struct nvme_ctrl *ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -0700438void nvme_kill_queues(struct nvme_ctrl *ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -0500439void nvme_unfreeze(struct nvme_ctrl *ctrl);
440void nvme_wait_freeze(struct nvme_ctrl *ctrl);
441void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
442void nvme_start_freeze(struct nvme_ctrl *ctrl);
Sagi Grimberg363c9aa2015-12-24 15:26:59 +0100443
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200444#define NVME_QID_ANY -1
Christoph Hellwig41609822015-11-20 09:00:02 +0100445struct request *nvme_alloc_request(struct request_queue *q,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800446 struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid);
Max Gurtovoyf7f1fc32018-07-30 00:15:33 +0300447void nvme_cleanup_cmd(struct request *req);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200448blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
Ming Lin8093f7c2016-04-12 13:10:14 -0600449 struct nvme_command *cmd);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200450int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
451 void *buf, unsigned bufflen);
452int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800453 union nvme_result *result, void *buffer, unsigned bufflen,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800454 unsigned timeout, int qid, int at_head,
455 blk_mq_req_flags_t flags);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +0100456int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200457void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200458int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +0200459int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200460int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
461int nvme_delete_ctrl_sync(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200462
Christoph Hellwig0e987192018-06-06 14:39:00 +0200463int nvme_get_log(struct nvme_ctrl *ctrl, u32 nsid, u8 log_page, u8 lsp,
464 void *log, size_t size, u64 offset);
Matias Bjørlingd558fb52018-03-21 20:27:07 +0100465
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200466extern const struct attribute_group *nvme_ns_id_attr_groups[];
Christoph Hellwig32acab32017-11-02 12:59:30 +0100467extern const struct block_device_operations nvme_ns_head_ops;
468
469#ifdef CONFIG_NVME_MULTIPATH
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200470bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl);
Keith Buscha785dbc2018-04-26 14:22:41 -0600471void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
472 struct nvme_ctrl *ctrl, int *flags);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100473void nvme_failover_req(struct request *req);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100474void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl);
475int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200476void nvme_mpath_add_disk(struct nvme_ns *ns, struct nvme_id_ns *id);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100477void nvme_mpath_remove_disk(struct nvme_ns_head *head);
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200478int nvme_mpath_init(struct nvme_ctrl *ctrl, struct nvme_id_ctrl *id);
479void nvme_mpath_uninit(struct nvme_ctrl *ctrl);
480void nvme_mpath_stop(struct nvme_ctrl *ctrl);
Christoph Hellwigf3334442018-09-11 09:51:29 +0200481void nvme_mpath_clear_current_path(struct nvme_ns *ns);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100482struct nvme_ns *nvme_find_path(struct nvme_ns_head *head);
Sagi Grimberg479a3222017-12-21 15:07:27 +0200483
484static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
485{
486 struct nvme_ns_head *head = ns->head;
487
488 if (head->disk && list_empty(&head->list))
489 kblockd_schedule_work(&head->requeue_work);
490}
491
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200492extern struct device_attribute dev_attr_ana_grpid;
493extern struct device_attribute dev_attr_ana_state;
494
Christoph Hellwig32acab32017-11-02 12:59:30 +0100495#else
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200496static inline bool nvme_ctrl_use_ana(struct nvme_ctrl *ctrl)
497{
498 return false;
499}
Keith Buscha785dbc2018-04-26 14:22:41 -0600500/*
501 * Without the multipath code enabled, multiple controller per subsystems are
502 * visible as devices and thus we cannot use the subsystem instance.
503 */
504static inline void nvme_set_disk_name(char *disk_name, struct nvme_ns *ns,
505 struct nvme_ctrl *ctrl, int *flags)
506{
507 sprintf(disk_name, "nvme%dn%d", ctrl->instance, ns->head->instance);
508}
509
Christoph Hellwig32acab32017-11-02 12:59:30 +0100510static inline void nvme_failover_req(struct request *req)
511{
512}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100513static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl)
514{
515}
516static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,
517 struct nvme_ns_head *head)
518{
519 return 0;
520}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200521static inline void nvme_mpath_add_disk(struct nvme_ns *ns,
522 struct nvme_id_ns *id)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100523{
524}
525static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head)
526{
527}
528static inline void nvme_mpath_clear_current_path(struct nvme_ns *ns)
529{
530}
Sagi Grimberg479a3222017-12-21 15:07:27 +0200531static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
532{
533}
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200534static inline int nvme_mpath_init(struct nvme_ctrl *ctrl,
535 struct nvme_id_ctrl *id)
536{
Christoph Hellwig14a13362018-11-20 16:57:54 +0100537 if (ctrl->subsys->cmic & (1 << 3))
538 dev_warn(ctrl->device,
539"Please enable CONFIG_NVME_MULTIPATH for full support of multi-port devices.\n");
Christoph Hellwig0d0b6602018-05-14 08:48:54 +0200540 return 0;
541}
542static inline void nvme_mpath_uninit(struct nvme_ctrl *ctrl)
543{
544}
545static inline void nvme_mpath_stop(struct nvme_ctrl *ctrl)
546{
547}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100548#endif /* CONFIG_NVME_MULTIPATH */
549
Keith Buschc4699e72015-11-28 16:49:22 +0100550#ifdef CONFIG_NVM
Matias Bjørling96257a82018-03-30 00:05:05 +0200551void nvme_nvm_update_nvm_info(struct nvme_ns *ns);
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100552int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200553void nvme_nvm_unregister(struct nvme_ns *ns);
Hannes Reinecke33b14f672018-09-28 08:17:20 +0200554extern const struct attribute_group nvme_nvm_attr_group;
Matias Bjørling84d4add2017-01-31 13:17:16 +0100555int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
Keith Buschc4699e72015-11-28 16:49:22 +0100556#else
Matias Bjørling96257a82018-03-30 00:05:05 +0200557static inline void nvme_nvm_update_nvm_info(struct nvme_ns *ns) {};
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200558static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100559 int node)
Keith Buschc4699e72015-11-28 16:49:22 +0100560{
561 return 0;
562}
563
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200564static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
Matias Bjørling84d4add2017-01-31 13:17:16 +0100565static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
566 unsigned long arg)
567{
568 return -ENOTTY;
569}
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100570#endif /* CONFIG_NVM */
571
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200572static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
573{
574 return dev_to_disk(dev)->private_data;
575}
Matias Bjørlingca064082015-10-29 17:57:29 +0900576
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100577int __init nvme_core_init(void);
578void nvme_core_exit(void);
579
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200580#endif /* _NVME_H */