blob: 32db3f5dce7fdd9f178e1d20345cbd97a566fe0d [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700125 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf41245002014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
201 int launched;
202 struct list_head loaded_vmcss_on_cpu_link;
203};
204
Avi Kivity26bb0982009-09-07 11:14:12 +0300205struct shared_msr_entry {
206 unsigned index;
207 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200208 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300209};
210
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300211/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300212 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
213 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
214 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
215 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
216 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
217 * More than one of these structures may exist, if L1 runs multiple L2 guests.
218 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
219 * underlying hardware which will be used to run L2.
220 * This structure is packed to ensure that its layout is identical across
221 * machines (necessary for live migration).
222 * If there are changes in this struct, VMCS12_REVISION must be changed.
223 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300224typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300225struct __packed vmcs12 {
226 /* According to the Intel spec, a VMCS region must start with the
227 * following two fields. Then follow implementation-specific data.
228 */
229 u32 revision_id;
230 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300231
Nadav Har'El27d6c862011-05-25 23:06:59 +0300232 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
233 u32 padding[7]; /* room for future expansion */
234
Nadav Har'El22bd0352011-05-25 23:05:57 +0300235 u64 io_bitmap_a;
236 u64 io_bitmap_b;
237 u64 msr_bitmap;
238 u64 vm_exit_msr_store_addr;
239 u64 vm_exit_msr_load_addr;
240 u64 vm_entry_msr_load_addr;
241 u64 tsc_offset;
242 u64 virtual_apic_page_addr;
243 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800244 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300245 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800246 u64 eoi_exit_bitmap0;
247 u64 eoi_exit_bitmap1;
248 u64 eoi_exit_bitmap2;
249 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800250 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300251 u64 guest_physical_address;
252 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400253 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254 u64 guest_ia32_debugctl;
255 u64 guest_ia32_pat;
256 u64 guest_ia32_efer;
257 u64 guest_ia32_perf_global_ctrl;
258 u64 guest_pdptr0;
259 u64 guest_pdptr1;
260 u64 guest_pdptr2;
261 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100262 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300263 u64 host_ia32_pat;
264 u64 host_ia32_efer;
265 u64 host_ia32_perf_global_ctrl;
266 u64 padding64[8]; /* room for future expansion */
267 /*
268 * To allow migration of L1 (complete with its L2 guests) between
269 * machines of different natural widths (32 or 64 bit), we cannot have
270 * unsigned long fields with no explict size. We use u64 (aliased
271 * natural_width) instead. Luckily, x86 is little-endian.
272 */
273 natural_width cr0_guest_host_mask;
274 natural_width cr4_guest_host_mask;
275 natural_width cr0_read_shadow;
276 natural_width cr4_read_shadow;
277 natural_width cr3_target_value0;
278 natural_width cr3_target_value1;
279 natural_width cr3_target_value2;
280 natural_width cr3_target_value3;
281 natural_width exit_qualification;
282 natural_width guest_linear_address;
283 natural_width guest_cr0;
284 natural_width guest_cr3;
285 natural_width guest_cr4;
286 natural_width guest_es_base;
287 natural_width guest_cs_base;
288 natural_width guest_ss_base;
289 natural_width guest_ds_base;
290 natural_width guest_fs_base;
291 natural_width guest_gs_base;
292 natural_width guest_ldtr_base;
293 natural_width guest_tr_base;
294 natural_width guest_gdtr_base;
295 natural_width guest_idtr_base;
296 natural_width guest_dr7;
297 natural_width guest_rsp;
298 natural_width guest_rip;
299 natural_width guest_rflags;
300 natural_width guest_pending_dbg_exceptions;
301 natural_width guest_sysenter_esp;
302 natural_width guest_sysenter_eip;
303 natural_width host_cr0;
304 natural_width host_cr3;
305 natural_width host_cr4;
306 natural_width host_fs_base;
307 natural_width host_gs_base;
308 natural_width host_tr_base;
309 natural_width host_gdtr_base;
310 natural_width host_idtr_base;
311 natural_width host_ia32_sysenter_esp;
312 natural_width host_ia32_sysenter_eip;
313 natural_width host_rsp;
314 natural_width host_rip;
315 natural_width paddingl[8]; /* room for future expansion */
316 u32 pin_based_vm_exec_control;
317 u32 cpu_based_vm_exec_control;
318 u32 exception_bitmap;
319 u32 page_fault_error_code_mask;
320 u32 page_fault_error_code_match;
321 u32 cr3_target_count;
322 u32 vm_exit_controls;
323 u32 vm_exit_msr_store_count;
324 u32 vm_exit_msr_load_count;
325 u32 vm_entry_controls;
326 u32 vm_entry_msr_load_count;
327 u32 vm_entry_intr_info_field;
328 u32 vm_entry_exception_error_code;
329 u32 vm_entry_instruction_len;
330 u32 tpr_threshold;
331 u32 secondary_vm_exec_control;
332 u32 vm_instruction_error;
333 u32 vm_exit_reason;
334 u32 vm_exit_intr_info;
335 u32 vm_exit_intr_error_code;
336 u32 idt_vectoring_info_field;
337 u32 idt_vectoring_error_code;
338 u32 vm_exit_instruction_len;
339 u32 vmx_instruction_info;
340 u32 guest_es_limit;
341 u32 guest_cs_limit;
342 u32 guest_ss_limit;
343 u32 guest_ds_limit;
344 u32 guest_fs_limit;
345 u32 guest_gs_limit;
346 u32 guest_ldtr_limit;
347 u32 guest_tr_limit;
348 u32 guest_gdtr_limit;
349 u32 guest_idtr_limit;
350 u32 guest_es_ar_bytes;
351 u32 guest_cs_ar_bytes;
352 u32 guest_ss_ar_bytes;
353 u32 guest_ds_ar_bytes;
354 u32 guest_fs_ar_bytes;
355 u32 guest_gs_ar_bytes;
356 u32 guest_ldtr_ar_bytes;
357 u32 guest_tr_ar_bytes;
358 u32 guest_interruptibility_info;
359 u32 guest_activity_state;
360 u32 guest_sysenter_cs;
361 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100362 u32 vmx_preemption_timer_value;
363 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800365 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300366 u16 guest_es_selector;
367 u16 guest_cs_selector;
368 u16 guest_ss_selector;
369 u16 guest_ds_selector;
370 u16 guest_fs_selector;
371 u16 guest_gs_selector;
372 u16 guest_ldtr_selector;
373 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800374 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400375 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300376 u16 host_es_selector;
377 u16 host_cs_selector;
378 u16 host_ss_selector;
379 u16 host_ds_selector;
380 u16 host_fs_selector;
381 u16 host_gs_selector;
382 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300383};
384
385/*
386 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
387 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
388 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
389 */
390#define VMCS12_REVISION 0x11e57ed0
391
392/*
393 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
394 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
395 * current implementation, 4K are reserved to avoid future complications.
396 */
397#define VMCS12_SIZE 0x1000
398
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300399/* Used to remember the last vmcs02 used for some recently used vmcs12s */
400struct vmcs02_list {
401 struct list_head list;
402 gpa_t vmptr;
403 struct loaded_vmcs vmcs02;
404};
405
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300406/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300407 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
408 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
409 */
410struct nested_vmx {
411 /* Has the level1 guest done vmxon? */
412 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400413 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400414 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300415
416 /* The guest-physical address of the current VMCS L1 keeps for L2 */
417 gpa_t current_vmptr;
418 /* The host-usable pointer to the above */
419 struct page *current_vmcs12_page;
420 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700421 /*
422 * Cache of the guest's VMCS, existing outside of guest memory.
423 * Loaded from guest memory during VMPTRLD. Flushed to guest
424 * memory during VMXOFF, VMCLEAR, VMPTRLD.
425 */
426 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300427 /*
428 * Indicates if the shadow vmcs must be updated with the
429 * data hold by vmcs12
430 */
431 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300432
433 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
434 struct list_head vmcs02_pool;
435 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200436 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300437 /* L2 must run next, and mustn't decide to exit to L1. */
438 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300439 /*
440 * Guest pages referred to in vmcs02 with host-physical pointers, so
441 * we must keep them pinned while L2 runs.
442 */
443 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800444 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800445 struct page *pi_desc_page;
446 struct pi_desc *pi_desc;
447 bool pi_pending;
448 u16 posted_intr_nv;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100449
Radim Krčmářd048c092016-08-08 20:16:22 +0200450 unsigned long *msr_bitmap;
451
Jan Kiszkaf41245002014-03-07 20:03:13 +0100452 struct hrtimer preemption_timer;
453 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200454
455 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
456 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800457
Wanpeng Li5c614b32015-10-13 09:18:36 -0700458 u16 vpid02;
459 u16 last_vpid;
460
David Matlack0115f9c2016-11-29 18:14:06 -0800461 /*
462 * We only store the "true" versions of the VMX capability MSRs. We
463 * generate the "non-true" versions by setting the must-be-1 bits
464 * according to the SDM.
465 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_procbased_ctls_low;
467 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_secondary_ctls_low;
469 u32 nested_vmx_secondary_ctls_high;
470 u32 nested_vmx_pinbased_ctls_low;
471 u32 nested_vmx_pinbased_ctls_high;
472 u32 nested_vmx_exit_ctls_low;
473 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_entry_ctls_low;
475 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800476 u32 nested_vmx_misc_low;
477 u32 nested_vmx_misc_high;
478 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700479 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800480 u64 nested_vmx_basic;
481 u64 nested_vmx_cr0_fixed0;
482 u64 nested_vmx_cr0_fixed1;
483 u64 nested_vmx_cr4_fixed0;
484 u64 nested_vmx_cr4_fixed1;
485 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300486};
487
Yang Zhang01e439b2013-04-11 19:25:12 +0800488#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800489#define POSTED_INTR_SN 1
490
Yang Zhang01e439b2013-04-11 19:25:12 +0800491/* Posted-Interrupt Descriptor */
492struct pi_desc {
493 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800494 union {
495 struct {
496 /* bit 256 - Outstanding Notification */
497 u16 on : 1,
498 /* bit 257 - Suppress Notification */
499 sn : 1,
500 /* bit 271:258 - Reserved */
501 rsvd_1 : 14;
502 /* bit 279:272 - Notification Vector */
503 u8 nv;
504 /* bit 287:280 - Reserved */
505 u8 rsvd_2;
506 /* bit 319:288 - Notification Destination */
507 u32 ndst;
508 };
509 u64 control;
510 };
511 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800512} __aligned(64);
513
Yang Zhanga20ed542013-04-11 19:25:15 +0800514static bool pi_test_and_set_on(struct pi_desc *pi_desc)
515{
516 return test_and_set_bit(POSTED_INTR_ON,
517 (unsigned long *)&pi_desc->control);
518}
519
520static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
521{
522 return test_and_clear_bit(POSTED_INTR_ON,
523 (unsigned long *)&pi_desc->control);
524}
525
526static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
527{
528 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
529}
530
Feng Wuebbfc762015-09-18 22:29:46 +0800531static inline void pi_clear_sn(struct pi_desc *pi_desc)
532{
533 return clear_bit(POSTED_INTR_SN,
534 (unsigned long *)&pi_desc->control);
535}
536
537static inline void pi_set_sn(struct pi_desc *pi_desc)
538{
539 return set_bit(POSTED_INTR_SN,
540 (unsigned long *)&pi_desc->control);
541}
542
Paolo Bonziniad361092016-09-20 16:15:05 +0200543static inline void pi_clear_on(struct pi_desc *pi_desc)
544{
545 clear_bit(POSTED_INTR_ON,
546 (unsigned long *)&pi_desc->control);
547}
548
Feng Wuebbfc762015-09-18 22:29:46 +0800549static inline int pi_test_on(struct pi_desc *pi_desc)
550{
551 return test_bit(POSTED_INTR_ON,
552 (unsigned long *)&pi_desc->control);
553}
554
555static inline int pi_test_sn(struct pi_desc *pi_desc)
556{
557 return test_bit(POSTED_INTR_SN,
558 (unsigned long *)&pi_desc->control);
559}
560
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400561struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000562 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300563 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300564 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200565 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300566 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200567 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200568 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300569 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570 int nmsrs;
571 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800572 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300574 u64 msr_host_kernel_gs_base;
575 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400576#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200577 u32 vm_entry_controls_shadow;
578 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300579 /*
580 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
581 * non-nested (L1) guest, it always points to vmcs01. For a nested
582 * guest (L2), it points to a different VMCS.
583 */
584 struct loaded_vmcs vmcs01;
585 struct loaded_vmcs *loaded_vmcs;
586 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300587 struct msr_autoload {
588 unsigned nr;
589 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
590 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
591 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400592 struct {
593 int loaded;
594 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300595#ifdef CONFIG_X86_64
596 u16 ds_sel, es_sel;
597#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200598 int gs_ldt_reload_needed;
599 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000600 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700601 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700602 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400603 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200604 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300605 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300606 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300607 struct kvm_segment segs[8];
608 } rmode;
609 struct {
610 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300611 struct kvm_save_segment {
612 u16 selector;
613 unsigned long base;
614 u32 limit;
615 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300616 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300617 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800618 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300619 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200620
Andi Kleena0861c02009-06-08 17:37:09 +0800621 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800622
Yang Zhang01e439b2013-04-11 19:25:12 +0800623 /* Posted interrupt descriptor */
624 struct pi_desc pi_desc;
625
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300626 /* Support for a guest hypervisor (nested VMX) */
627 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200628
629 /* Dynamic PLE window. */
630 int ple_window;
631 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800632
633 /* Support for PML */
634#define PML_ENTITY_NUM 512
635 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800636
Yunhong Jiang64672c92016-06-13 14:19:59 -0700637 /* apic deadline value in host tsc */
638 u64 hv_deadline_tsc;
639
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800640 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800641
642 bool guest_pkru_valid;
643 u32 guest_pkru;
644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300769 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800770 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
771 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
772 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
773 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800774 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300775 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
776 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400777 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300778 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
779 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
780 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
781 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
782 FIELD64(GUEST_PDPTR0, guest_pdptr0),
783 FIELD64(GUEST_PDPTR1, guest_pdptr1),
784 FIELD64(GUEST_PDPTR2, guest_pdptr2),
785 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100786 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300787 FIELD64(HOST_IA32_PAT, host_ia32_pat),
788 FIELD64(HOST_IA32_EFER, host_ia32_efer),
789 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
790 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
791 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
792 FIELD(EXCEPTION_BITMAP, exception_bitmap),
793 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
794 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
795 FIELD(CR3_TARGET_COUNT, cr3_target_count),
796 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
797 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
798 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
799 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
800 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
801 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
802 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
803 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
804 FIELD(TPR_THRESHOLD, tpr_threshold),
805 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
806 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
807 FIELD(VM_EXIT_REASON, vm_exit_reason),
808 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
809 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
810 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
811 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
812 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
813 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
814 FIELD(GUEST_ES_LIMIT, guest_es_limit),
815 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
816 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
817 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
818 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
819 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
820 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
821 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
822 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
823 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
824 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
825 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
826 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
827 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
828 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
829 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
830 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
831 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
832 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
833 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
834 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
835 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100836 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300837 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
838 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
839 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
840 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
841 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
842 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
843 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
844 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
845 FIELD(EXIT_QUALIFICATION, exit_qualification),
846 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
847 FIELD(GUEST_CR0, guest_cr0),
848 FIELD(GUEST_CR3, guest_cr3),
849 FIELD(GUEST_CR4, guest_cr4),
850 FIELD(GUEST_ES_BASE, guest_es_base),
851 FIELD(GUEST_CS_BASE, guest_cs_base),
852 FIELD(GUEST_SS_BASE, guest_ss_base),
853 FIELD(GUEST_DS_BASE, guest_ds_base),
854 FIELD(GUEST_FS_BASE, guest_fs_base),
855 FIELD(GUEST_GS_BASE, guest_gs_base),
856 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
857 FIELD(GUEST_TR_BASE, guest_tr_base),
858 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
859 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
860 FIELD(GUEST_DR7, guest_dr7),
861 FIELD(GUEST_RSP, guest_rsp),
862 FIELD(GUEST_RIP, guest_rip),
863 FIELD(GUEST_RFLAGS, guest_rflags),
864 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
865 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
866 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
867 FIELD(HOST_CR0, host_cr0),
868 FIELD(HOST_CR3, host_cr3),
869 FIELD(HOST_CR4, host_cr4),
870 FIELD(HOST_FS_BASE, host_fs_base),
871 FIELD(HOST_GS_BASE, host_gs_base),
872 FIELD(HOST_TR_BASE, host_tr_base),
873 FIELD(HOST_GDTR_BASE, host_gdtr_base),
874 FIELD(HOST_IDTR_BASE, host_idtr_base),
875 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
876 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
877 FIELD(HOST_RSP, host_rsp),
878 FIELD(HOST_RIP, host_rip),
879};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300880
881static inline short vmcs_field_to_offset(unsigned long field)
882{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100883 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
884
885 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
886 vmcs_field_to_offset_table[field] == 0)
887 return -ENOENT;
888
Nadav Har'El22bd0352011-05-25 23:05:57 +0300889 return vmcs_field_to_offset_table[field];
890}
891
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300892static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
893{
David Matlack4f2777b2016-07-13 17:16:37 -0700894 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300895}
896
897static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
898{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200899 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800900 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300901 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800902
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300903 return page;
904}
905
906static void nested_release_page(struct page *page)
907{
908 kvm_release_page_dirty(page);
909}
910
911static void nested_release_page_clean(struct page *page)
912{
913 kvm_release_page_clean(page);
914}
915
Peter Feiner995f00a2017-06-30 17:26:32 -0700916static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300917static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700918static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800919static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200920static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300921static void vmx_set_segment(struct kvm_vcpu *vcpu,
922 struct kvm_segment *var, int seg);
923static void vmx_get_segment(struct kvm_vcpu *vcpu,
924 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200925static bool guest_state_valid(struct kvm_vcpu *vcpu);
926static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300927static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300928static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800929static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300930
Avi Kivity6aa8b732006-12-10 02:21:36 -0800931static DEFINE_PER_CPU(struct vmcs *, vmxarea);
932static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300933/*
934 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
935 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
936 */
937static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800938
Feng Wubf9f6ac2015-09-18 22:29:55 +0800939/*
940 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
941 * can find which vCPU should be waken up.
942 */
943static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
944static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
945
Radim Krčmář23611332016-09-29 22:41:33 +0200946enum {
947 VMX_IO_BITMAP_A,
948 VMX_IO_BITMAP_B,
949 VMX_MSR_BITMAP_LEGACY,
950 VMX_MSR_BITMAP_LONGMODE,
951 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
952 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
953 VMX_MSR_BITMAP_LEGACY_X2APIC,
954 VMX_MSR_BITMAP_LONGMODE_X2APIC,
955 VMX_VMREAD_BITMAP,
956 VMX_VMWRITE_BITMAP,
957 VMX_BITMAP_NR
958};
959
960static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
961
962#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
963#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
964#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
965#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
966#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
967#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
968#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
969#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
970#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
971#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300972
Avi Kivity110312c2010-12-21 12:54:20 +0200973static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200974static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200975
Sheng Yang2384d2b2008-01-17 15:14:33 +0800976static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
977static DEFINE_SPINLOCK(vmx_vpid_lock);
978
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300979static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 int size;
981 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300982 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300984 u32 pin_based_exec_ctrl;
985 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800986 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300987 u32 vmexit_ctrl;
988 u32 vmentry_ctrl;
989} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990
Hannes Ederefff9e52008-11-28 17:02:06 +0100991static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800992 u32 ept;
993 u32 vpid;
994} vmx_capability;
995
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996#define VMX_SEGMENT_FIELD(seg) \
997 [VCPU_SREG_##seg] = { \
998 .selector = GUEST_##seg##_SELECTOR, \
999 .base = GUEST_##seg##_BASE, \
1000 .limit = GUEST_##seg##_LIMIT, \
1001 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1002 }
1003
Mathias Krause772e0312012-08-30 01:30:19 +02001004static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005 unsigned selector;
1006 unsigned base;
1007 unsigned limit;
1008 unsigned ar_bytes;
1009} kvm_vmx_segment_fields[] = {
1010 VMX_SEGMENT_FIELD(CS),
1011 VMX_SEGMENT_FIELD(DS),
1012 VMX_SEGMENT_FIELD(ES),
1013 VMX_SEGMENT_FIELD(FS),
1014 VMX_SEGMENT_FIELD(GS),
1015 VMX_SEGMENT_FIELD(SS),
1016 VMX_SEGMENT_FIELD(TR),
1017 VMX_SEGMENT_FIELD(LDTR),
1018};
1019
Avi Kivity26bb0982009-09-07 11:14:12 +03001020static u64 host_efer;
1021
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001022static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1023
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001024/*
Brian Gerst8c065852010-07-17 09:03:26 -04001025 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001026 * away by decrementing the array size.
1027 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001029#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001030 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001031#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001032 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001033};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034
Jan Kiszka5bb16012016-02-09 20:14:21 +01001035static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036{
1037 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1038 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001039 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1040}
1041
Jan Kiszka6f054852016-02-09 20:15:18 +01001042static inline bool is_debug(u32 intr_info)
1043{
1044 return is_exception_n(intr_info, DB_VECTOR);
1045}
1046
1047static inline bool is_breakpoint(u32 intr_info)
1048{
1049 return is_exception_n(intr_info, BP_VECTOR);
1050}
1051
Jan Kiszka5bb16012016-02-09 20:14:21 +01001052static inline bool is_page_fault(u32 intr_info)
1053{
1054 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055}
1056
Gui Jianfeng31299942010-03-15 17:29:09 +08001057static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001058{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001059 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001060}
1061
Gui Jianfeng31299942010-03-15 17:29:09 +08001062static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001063{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001064 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001065}
1066
Gui Jianfeng31299942010-03-15 17:29:09 +08001067static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001068{
1069 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1070 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1071}
1072
Gui Jianfeng31299942010-03-15 17:29:09 +08001073static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001074{
1075 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1076 INTR_INFO_VALID_MASK)) ==
1077 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1078}
1079
Gui Jianfeng31299942010-03-15 17:29:09 +08001080static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001081{
Sheng Yang04547152009-04-01 15:52:31 +08001082 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001083}
1084
Gui Jianfeng31299942010-03-15 17:29:09 +08001085static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001086{
Sheng Yang04547152009-04-01 15:52:31 +08001087 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001088}
1089
Paolo Bonzini35754c92015-07-29 12:05:37 +02001090static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001091{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001092 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001093}
1094
Gui Jianfeng31299942010-03-15 17:29:09 +08001095static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001096{
Sheng Yang04547152009-04-01 15:52:31 +08001097 return vmcs_config.cpu_based_exec_ctrl &
1098 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001099}
1100
Avi Kivity774ead32007-12-26 13:57:04 +02001101static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001102{
Sheng Yang04547152009-04-01 15:52:31 +08001103 return vmcs_config.cpu_based_2nd_exec_ctrl &
1104 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1105}
1106
Yang Zhang8d146952013-01-25 10:18:50 +08001107static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1108{
1109 return vmcs_config.cpu_based_2nd_exec_ctrl &
1110 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1111}
1112
Yang Zhang83d4c282013-01-25 10:18:49 +08001113static inline bool cpu_has_vmx_apic_register_virt(void)
1114{
1115 return vmcs_config.cpu_based_2nd_exec_ctrl &
1116 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1117}
1118
Yang Zhangc7c9c562013-01-25 10:18:51 +08001119static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1120{
1121 return vmcs_config.cpu_based_2nd_exec_ctrl &
1122 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1123}
1124
Yunhong Jiang64672c92016-06-13 14:19:59 -07001125/*
1126 * Comment's format: document - errata name - stepping - processor name.
1127 * Refer from
1128 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1129 */
1130static u32 vmx_preemption_cpu_tfms[] = {
1131/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11320x000206E6,
1133/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1134/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1135/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11360x00020652,
1137/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11380x00020655,
1139/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1140/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1141/*
1142 * 320767.pdf - AAP86 - B1 -
1143 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1144 */
11450x000106E5,
1146/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11470x000106A0,
1148/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11490x000106A1,
1150/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11510x000106A4,
1152 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1153 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1154 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11550x000106A5,
1156};
1157
1158static inline bool cpu_has_broken_vmx_preemption_timer(void)
1159{
1160 u32 eax = cpuid_eax(0x00000001), i;
1161
1162 /* Clear the reserved bits */
1163 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001164 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001165 if (eax == vmx_preemption_cpu_tfms[i])
1166 return true;
1167
1168 return false;
1169}
1170
1171static inline bool cpu_has_vmx_preemption_timer(void)
1172{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001173 return vmcs_config.pin_based_exec_ctrl &
1174 PIN_BASED_VMX_PREEMPTION_TIMER;
1175}
1176
Yang Zhang01e439b2013-04-11 19:25:12 +08001177static inline bool cpu_has_vmx_posted_intr(void)
1178{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001179 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1180 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001181}
1182
1183static inline bool cpu_has_vmx_apicv(void)
1184{
1185 return cpu_has_vmx_apic_register_virt() &&
1186 cpu_has_vmx_virtual_intr_delivery() &&
1187 cpu_has_vmx_posted_intr();
1188}
1189
Sheng Yang04547152009-04-01 15:52:31 +08001190static inline bool cpu_has_vmx_flexpriority(void)
1191{
1192 return cpu_has_vmx_tpr_shadow() &&
1193 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001194}
1195
Marcelo Tosattie7997942009-06-11 12:07:40 -03001196static inline bool cpu_has_vmx_ept_execute_only(void)
1197{
Gui Jianfeng31299942010-03-15 17:29:09 +08001198 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001199}
1200
Marcelo Tosattie7997942009-06-11 12:07:40 -03001201static inline bool cpu_has_vmx_ept_2m_page(void)
1202{
Gui Jianfeng31299942010-03-15 17:29:09 +08001203 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001204}
1205
Sheng Yang878403b2010-01-05 19:02:29 +08001206static inline bool cpu_has_vmx_ept_1g_page(void)
1207{
Gui Jianfeng31299942010-03-15 17:29:09 +08001208 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001209}
1210
Sheng Yang4bc9b982010-06-02 14:05:24 +08001211static inline bool cpu_has_vmx_ept_4levels(void)
1212{
1213 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1214}
1215
Xudong Hao83c3a332012-05-28 19:33:35 +08001216static inline bool cpu_has_vmx_ept_ad_bits(void)
1217{
1218 return vmx_capability.ept & VMX_EPT_AD_BIT;
1219}
1220
Gui Jianfeng31299942010-03-15 17:29:09 +08001221static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001222{
Gui Jianfeng31299942010-03-15 17:29:09 +08001223 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001224}
1225
Gui Jianfeng31299942010-03-15 17:29:09 +08001226static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001227{
Gui Jianfeng31299942010-03-15 17:29:09 +08001228 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001229}
1230
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001231static inline bool cpu_has_vmx_invvpid_single(void)
1232{
1233 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1234}
1235
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001236static inline bool cpu_has_vmx_invvpid_global(void)
1237{
1238 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1239}
1240
Wanpeng Li08d839c2017-03-23 05:30:08 -07001241static inline bool cpu_has_vmx_invvpid(void)
1242{
1243 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1244}
1245
Gui Jianfeng31299942010-03-15 17:29:09 +08001246static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001247{
Sheng Yang04547152009-04-01 15:52:31 +08001248 return vmcs_config.cpu_based_2nd_exec_ctrl &
1249 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001250}
1251
Gui Jianfeng31299942010-03-15 17:29:09 +08001252static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001253{
1254 return vmcs_config.cpu_based_2nd_exec_ctrl &
1255 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1256}
1257
Gui Jianfeng31299942010-03-15 17:29:09 +08001258static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001259{
1260 return vmcs_config.cpu_based_2nd_exec_ctrl &
1261 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1262}
1263
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001264static inline bool cpu_has_vmx_basic_inout(void)
1265{
1266 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1267}
1268
Paolo Bonzini35754c92015-07-29 12:05:37 +02001269static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001270{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001271 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001272}
1273
Gui Jianfeng31299942010-03-15 17:29:09 +08001274static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001275{
Sheng Yang04547152009-04-01 15:52:31 +08001276 return vmcs_config.cpu_based_2nd_exec_ctrl &
1277 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001278}
1279
Gui Jianfeng31299942010-03-15 17:29:09 +08001280static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001281{
1282 return vmcs_config.cpu_based_2nd_exec_ctrl &
1283 SECONDARY_EXEC_RDTSCP;
1284}
1285
Mao, Junjiead756a12012-07-02 01:18:48 +00001286static inline bool cpu_has_vmx_invpcid(void)
1287{
1288 return vmcs_config.cpu_based_2nd_exec_ctrl &
1289 SECONDARY_EXEC_ENABLE_INVPCID;
1290}
1291
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001292static inline bool cpu_has_vmx_wbinvd_exit(void)
1293{
1294 return vmcs_config.cpu_based_2nd_exec_ctrl &
1295 SECONDARY_EXEC_WBINVD_EXITING;
1296}
1297
Abel Gordonabc4fc52013-04-18 14:35:25 +03001298static inline bool cpu_has_vmx_shadow_vmcs(void)
1299{
1300 u64 vmx_msr;
1301 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1302 /* check if the cpu supports writing r/o exit information fields */
1303 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1304 return false;
1305
1306 return vmcs_config.cpu_based_2nd_exec_ctrl &
1307 SECONDARY_EXEC_SHADOW_VMCS;
1308}
1309
Kai Huang843e4332015-01-28 10:54:28 +08001310static inline bool cpu_has_vmx_pml(void)
1311{
1312 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1313}
1314
Haozhong Zhang64903d62015-10-20 15:39:09 +08001315static inline bool cpu_has_vmx_tsc_scaling(void)
1316{
1317 return vmcs_config.cpu_based_2nd_exec_ctrl &
1318 SECONDARY_EXEC_TSC_SCALING;
1319}
1320
Sheng Yang04547152009-04-01 15:52:31 +08001321static inline bool report_flexpriority(void)
1322{
1323 return flexpriority_enabled;
1324}
1325
Jim Mattsonc7c2c7092017-05-05 11:28:09 -07001326static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1327{
1328 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1329}
1330
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001331static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1332{
1333 return vmcs12->cpu_based_vm_exec_control & bit;
1334}
1335
1336static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1337{
1338 return (vmcs12->cpu_based_vm_exec_control &
1339 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1340 (vmcs12->secondary_vm_exec_control & bit);
1341}
1342
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001343static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001344{
1345 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1346}
1347
Jan Kiszkaf41245002014-03-07 20:03:13 +01001348static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1349{
1350 return vmcs12->pin_based_vm_exec_control &
1351 PIN_BASED_VMX_PREEMPTION_TIMER;
1352}
1353
Nadav Har'El155a97a2013-08-05 11:07:16 +03001354static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1355{
1356 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1357}
1358
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001359static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1360{
1361 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1362 vmx_xsaves_supported();
1363}
1364
Bandan Dasc5f983f2017-05-05 15:25:14 -04001365static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1366{
1367 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1368}
1369
Wincy Vanf2b93282015-02-03 23:56:03 +08001370static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1371{
1372 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1373}
1374
Wanpeng Li5c614b32015-10-13 09:18:36 -07001375static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1376{
1377 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1378}
1379
Wincy Van82f0dd42015-02-03 23:57:18 +08001380static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1381{
1382 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1383}
1384
Wincy Van608406e2015-02-03 23:57:51 +08001385static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1386{
1387 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1388}
1389
Wincy Van705699a2015-02-03 23:58:17 +08001390static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1391{
1392 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1393}
1394
Jim Mattsonef85b672016-12-12 11:01:37 -08001395static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001396{
1397 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001398 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001399}
1400
Jan Kiszka533558b2014-01-04 18:47:20 +01001401static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1402 u32 exit_intr_info,
1403 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001404static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1405 struct vmcs12 *vmcs12,
1406 u32 reason, unsigned long qualification);
1407
Rusty Russell8b9cf982007-07-30 16:31:43 +10001408static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001409{
1410 int i;
1411
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001412 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001413 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001414 return i;
1415 return -1;
1416}
1417
Sheng Yang2384d2b2008-01-17 15:14:33 +08001418static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1419{
1420 struct {
1421 u64 vpid : 16;
1422 u64 rsvd : 48;
1423 u64 gva;
1424 } operand = { vpid, 0, gva };
1425
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001426 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001427 /* CF==1 or ZF==1 --> rc = -1 */
1428 "; ja 1f ; ud2 ; 1:"
1429 : : "a"(&operand), "c"(ext) : "cc", "memory");
1430}
1431
Sheng Yang14394422008-04-28 12:24:45 +08001432static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1433{
1434 struct {
1435 u64 eptp, gpa;
1436 } operand = {eptp, gpa};
1437
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001438 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001439 /* CF==1 or ZF==1 --> rc = -1 */
1440 "; ja 1f ; ud2 ; 1:\n"
1441 : : "a" (&operand), "c" (ext) : "cc", "memory");
1442}
1443
Avi Kivity26bb0982009-09-07 11:14:12 +03001444static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001445{
1446 int i;
1447
Rusty Russell8b9cf982007-07-30 16:31:43 +10001448 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001449 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001450 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001451 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001452}
1453
Avi Kivity6aa8b732006-12-10 02:21:36 -08001454static void vmcs_clear(struct vmcs *vmcs)
1455{
1456 u64 phys_addr = __pa(vmcs);
1457 u8 error;
1458
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001459 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001460 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001461 : "cc", "memory");
1462 if (error)
1463 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1464 vmcs, phys_addr);
1465}
1466
Nadav Har'Eld462b812011-05-24 15:26:10 +03001467static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1468{
1469 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001470 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1471 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001472 loaded_vmcs->cpu = -1;
1473 loaded_vmcs->launched = 0;
1474}
1475
Dongxiao Xu7725b892010-05-11 18:29:38 +08001476static void vmcs_load(struct vmcs *vmcs)
1477{
1478 u64 phys_addr = __pa(vmcs);
1479 u8 error;
1480
1481 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001482 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001483 : "cc", "memory");
1484 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001485 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001486 vmcs, phys_addr);
1487}
1488
Dave Young2965faa2015-09-09 15:38:55 -07001489#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001490/*
1491 * This bitmap is used to indicate whether the vmclear
1492 * operation is enabled on all cpus. All disabled by
1493 * default.
1494 */
1495static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1496
1497static inline void crash_enable_local_vmclear(int cpu)
1498{
1499 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1500}
1501
1502static inline void crash_disable_local_vmclear(int cpu)
1503{
1504 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1505}
1506
1507static inline int crash_local_vmclear_enabled(int cpu)
1508{
1509 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1510}
1511
1512static void crash_vmclear_local_loaded_vmcss(void)
1513{
1514 int cpu = raw_smp_processor_id();
1515 struct loaded_vmcs *v;
1516
1517 if (!crash_local_vmclear_enabled(cpu))
1518 return;
1519
1520 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1521 loaded_vmcss_on_cpu_link)
1522 vmcs_clear(v->vmcs);
1523}
1524#else
1525static inline void crash_enable_local_vmclear(int cpu) { }
1526static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001527#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001528
Nadav Har'Eld462b812011-05-24 15:26:10 +03001529static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001530{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001531 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001532 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001533
Nadav Har'Eld462b812011-05-24 15:26:10 +03001534 if (loaded_vmcs->cpu != cpu)
1535 return; /* vcpu migration can race with cpu offline */
1536 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001537 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001538 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001539 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001540
1541 /*
1542 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1543 * is before setting loaded_vmcs->vcpu to -1 which is done in
1544 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1545 * then adds the vmcs into percpu list before it is deleted.
1546 */
1547 smp_wmb();
1548
Nadav Har'Eld462b812011-05-24 15:26:10 +03001549 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001550 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551}
1552
Nadav Har'Eld462b812011-05-24 15:26:10 +03001553static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001554{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001555 int cpu = loaded_vmcs->cpu;
1556
1557 if (cpu != -1)
1558 smp_call_function_single(cpu,
1559 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001560}
1561
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001562static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001563{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001564 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001565 return;
1566
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001567 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001568 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001569}
1570
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001571static inline void vpid_sync_vcpu_global(void)
1572{
1573 if (cpu_has_vmx_invvpid_global())
1574 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1575}
1576
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001577static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001578{
1579 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001580 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001581 else
1582 vpid_sync_vcpu_global();
1583}
1584
Sheng Yang14394422008-04-28 12:24:45 +08001585static inline void ept_sync_global(void)
1586{
1587 if (cpu_has_vmx_invept_global())
1588 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1589}
1590
1591static inline void ept_sync_context(u64 eptp)
1592{
Avi Kivity089d0342009-03-23 18:26:32 +02001593 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001594 if (cpu_has_vmx_invept_context())
1595 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1596 else
1597 ept_sync_global();
1598 }
1599}
1600
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001601static __always_inline void vmcs_check16(unsigned long field)
1602{
1603 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1604 "16-bit accessor invalid for 64-bit field");
1605 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1606 "16-bit accessor invalid for 64-bit high field");
1607 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1608 "16-bit accessor invalid for 32-bit high field");
1609 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1610 "16-bit accessor invalid for natural width field");
1611}
1612
1613static __always_inline void vmcs_check32(unsigned long field)
1614{
1615 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1616 "32-bit accessor invalid for 16-bit field");
1617 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1618 "32-bit accessor invalid for natural width field");
1619}
1620
1621static __always_inline void vmcs_check64(unsigned long field)
1622{
1623 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1624 "64-bit accessor invalid for 16-bit field");
1625 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1626 "64-bit accessor invalid for 64-bit high field");
1627 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1628 "64-bit accessor invalid for 32-bit field");
1629 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1630 "64-bit accessor invalid for natural width field");
1631}
1632
1633static __always_inline void vmcs_checkl(unsigned long field)
1634{
1635 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1636 "Natural width accessor invalid for 16-bit field");
1637 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1638 "Natural width accessor invalid for 64-bit field");
1639 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1640 "Natural width accessor invalid for 64-bit high field");
1641 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1642 "Natural width accessor invalid for 32-bit field");
1643}
1644
1645static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001646{
Avi Kivity5e520e62011-05-15 10:13:12 -04001647 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648
Avi Kivity5e520e62011-05-15 10:13:12 -04001649 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1650 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651 return value;
1652}
1653
Avi Kivity96304212011-05-15 10:13:13 -04001654static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001656 vmcs_check16(field);
1657 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658}
1659
Avi Kivity96304212011-05-15 10:13:13 -04001660static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001661{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001662 vmcs_check32(field);
1663 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001664}
1665
Avi Kivity96304212011-05-15 10:13:13 -04001666static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001669#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001670 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001671#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001673#endif
1674}
1675
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676static __always_inline unsigned long vmcs_readl(unsigned long field)
1677{
1678 vmcs_checkl(field);
1679 return __vmcs_readl(field);
1680}
1681
Avi Kivitye52de1b2007-01-05 16:36:56 -08001682static noinline void vmwrite_error(unsigned long field, unsigned long value)
1683{
1684 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1685 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1686 dump_stack();
1687}
1688
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001689static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690{
1691 u8 error;
1692
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001693 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001694 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001695 if (unlikely(error))
1696 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001697}
1698
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001699static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001701 vmcs_check16(field);
1702 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703}
1704
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001705static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001707 vmcs_check32(field);
1708 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709}
1710
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001711static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001712{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001713 vmcs_check64(field);
1714 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001715#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001717 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001718#endif
1719}
1720
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001721static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001722{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001723 vmcs_checkl(field);
1724 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001725}
1726
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001727static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001728{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001729 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1730 "vmcs_clear_bits does not support 64-bit fields");
1731 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1732}
1733
1734static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1735{
1736 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1737 "vmcs_set_bits does not support 64-bit fields");
1738 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001739}
1740
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001741static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1742{
1743 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1744}
1745
Gleb Natapov2961e8762013-11-25 15:37:13 +02001746static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1747{
1748 vmcs_write32(VM_ENTRY_CONTROLS, val);
1749 vmx->vm_entry_controls_shadow = val;
1750}
1751
1752static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1753{
1754 if (vmx->vm_entry_controls_shadow != val)
1755 vm_entry_controls_init(vmx, val);
1756}
1757
1758static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1759{
1760 return vmx->vm_entry_controls_shadow;
1761}
1762
1763
1764static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1765{
1766 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1767}
1768
1769static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1770{
1771 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1772}
1773
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001774static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1775{
1776 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1777}
1778
Gleb Natapov2961e8762013-11-25 15:37:13 +02001779static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1780{
1781 vmcs_write32(VM_EXIT_CONTROLS, val);
1782 vmx->vm_exit_controls_shadow = val;
1783}
1784
1785static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1786{
1787 if (vmx->vm_exit_controls_shadow != val)
1788 vm_exit_controls_init(vmx, val);
1789}
1790
1791static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1792{
1793 return vmx->vm_exit_controls_shadow;
1794}
1795
1796
1797static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1798{
1799 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1800}
1801
1802static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1803{
1804 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1805}
1806
Avi Kivity2fb92db2011-04-27 19:42:18 +03001807static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1808{
1809 vmx->segment_cache.bitmask = 0;
1810}
1811
1812static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1813 unsigned field)
1814{
1815 bool ret;
1816 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1817
1818 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1819 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1820 vmx->segment_cache.bitmask = 0;
1821 }
1822 ret = vmx->segment_cache.bitmask & mask;
1823 vmx->segment_cache.bitmask |= mask;
1824 return ret;
1825}
1826
1827static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1828{
1829 u16 *p = &vmx->segment_cache.seg[seg].selector;
1830
1831 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1832 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1833 return *p;
1834}
1835
1836static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1837{
1838 ulong *p = &vmx->segment_cache.seg[seg].base;
1839
1840 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1841 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1842 return *p;
1843}
1844
1845static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1846{
1847 u32 *p = &vmx->segment_cache.seg[seg].limit;
1848
1849 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1850 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1851 return *p;
1852}
1853
1854static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1855{
1856 u32 *p = &vmx->segment_cache.seg[seg].ar;
1857
1858 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1859 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1860 return *p;
1861}
1862
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001863static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1864{
1865 u32 eb;
1866
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001867 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001868 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001869 if ((vcpu->guest_debug &
1870 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1871 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1872 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001873 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001874 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001875 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001876 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001877
1878 /* When we are running a nested L2 guest and L1 specified for it a
1879 * certain exception bitmap, we must trap the same exceptions and pass
1880 * them to L1. When running L2, we will only handle the exceptions
1881 * specified above if L1 did not want them.
1882 */
1883 if (is_guest_mode(vcpu))
1884 eb |= get_vmcs12(vcpu)->exception_bitmap;
1885
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001886 vmcs_write32(EXCEPTION_BITMAP, eb);
1887}
1888
Gleb Natapov2961e8762013-11-25 15:37:13 +02001889static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1890 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001891{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001892 vm_entry_controls_clearbit(vmx, entry);
1893 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001894}
1895
Avi Kivity61d2ef22010-04-28 16:40:38 +03001896static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1897{
1898 unsigned i;
1899 struct msr_autoload *m = &vmx->msr_autoload;
1900
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001901 switch (msr) {
1902 case MSR_EFER:
1903 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001904 clear_atomic_switch_msr_special(vmx,
1905 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001906 VM_EXIT_LOAD_IA32_EFER);
1907 return;
1908 }
1909 break;
1910 case MSR_CORE_PERF_GLOBAL_CTRL:
1911 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001912 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001913 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1914 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1915 return;
1916 }
1917 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001918 }
1919
Avi Kivity61d2ef22010-04-28 16:40:38 +03001920 for (i = 0; i < m->nr; ++i)
1921 if (m->guest[i].index == msr)
1922 break;
1923
1924 if (i == m->nr)
1925 return;
1926 --m->nr;
1927 m->guest[i] = m->guest[m->nr];
1928 m->host[i] = m->host[m->nr];
1929 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1930 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1931}
1932
Gleb Natapov2961e8762013-11-25 15:37:13 +02001933static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1934 unsigned long entry, unsigned long exit,
1935 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1936 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001937{
1938 vmcs_write64(guest_val_vmcs, guest_val);
1939 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001940 vm_entry_controls_setbit(vmx, entry);
1941 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001942}
1943
Avi Kivity61d2ef22010-04-28 16:40:38 +03001944static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1945 u64 guest_val, u64 host_val)
1946{
1947 unsigned i;
1948 struct msr_autoload *m = &vmx->msr_autoload;
1949
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001950 switch (msr) {
1951 case MSR_EFER:
1952 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001953 add_atomic_switch_msr_special(vmx,
1954 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001955 VM_EXIT_LOAD_IA32_EFER,
1956 GUEST_IA32_EFER,
1957 HOST_IA32_EFER,
1958 guest_val, host_val);
1959 return;
1960 }
1961 break;
1962 case MSR_CORE_PERF_GLOBAL_CTRL:
1963 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001964 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001965 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1966 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1967 GUEST_IA32_PERF_GLOBAL_CTRL,
1968 HOST_IA32_PERF_GLOBAL_CTRL,
1969 guest_val, host_val);
1970 return;
1971 }
1972 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001973 case MSR_IA32_PEBS_ENABLE:
1974 /* PEBS needs a quiescent period after being disabled (to write
1975 * a record). Disabling PEBS through VMX MSR swapping doesn't
1976 * provide that period, so a CPU could write host's record into
1977 * guest's memory.
1978 */
1979 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001980 }
1981
Avi Kivity61d2ef22010-04-28 16:40:38 +03001982 for (i = 0; i < m->nr; ++i)
1983 if (m->guest[i].index == msr)
1984 break;
1985
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001986 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001987 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001988 "Can't add msr %x\n", msr);
1989 return;
1990 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001991 ++m->nr;
1992 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1993 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1994 }
1995
1996 m->guest[i].index = msr;
1997 m->guest[i].value = guest_val;
1998 m->host[i].index = msr;
1999 m->host[i].value = host_val;
2000}
2001
Avi Kivity92c0d902009-10-29 11:00:16 +02002002static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002003{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002004 u64 guest_efer = vmx->vcpu.arch.efer;
2005 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002006
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002007 if (!enable_ept) {
2008 /*
2009 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2010 * host CPUID is more efficient than testing guest CPUID
2011 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2012 */
2013 if (boot_cpu_has(X86_FEATURE_SMEP))
2014 guest_efer |= EFER_NX;
2015 else if (!(guest_efer & EFER_NX))
2016 ignore_bits |= EFER_NX;
2017 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002018
Avi Kivity51c6cf62007-08-29 03:48:05 +03002019 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002020 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002021 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002022 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002023#ifdef CONFIG_X86_64
2024 ignore_bits |= EFER_LMA | EFER_LME;
2025 /* SCE is meaningful only in long mode on Intel */
2026 if (guest_efer & EFER_LMA)
2027 ignore_bits &= ~(u64)EFER_SCE;
2028#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002029
2030 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002031
2032 /*
2033 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2034 * On CPUs that support "load IA32_EFER", always switch EFER
2035 * atomically, since it's faster than switching it manually.
2036 */
2037 if (cpu_has_load_ia32_efer ||
2038 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002039 if (!(guest_efer & EFER_LMA))
2040 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002041 if (guest_efer != host_efer)
2042 add_atomic_switch_msr(vmx, MSR_EFER,
2043 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002044 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002045 } else {
2046 guest_efer &= ~ignore_bits;
2047 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002048
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002049 vmx->guest_msrs[efer_offset].data = guest_efer;
2050 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2051
2052 return true;
2053 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002054}
2055
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002056#ifdef CONFIG_X86_32
2057/*
2058 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2059 * VMCS rather than the segment table. KVM uses this helper to figure
2060 * out the current bases to poke them into the VMCS before entry.
2061 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002062static unsigned long segment_base(u16 selector)
2063{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002064 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002065 unsigned long v;
2066
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002067 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002068 return 0;
2069
Thomas Garnier45fc8752017-03-14 10:05:08 -07002070 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002071
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002072 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002073 u16 ldt_selector = kvm_read_ldt();
2074
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002075 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076 return 0;
2077
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002078 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002079 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002080 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002081 return v;
2082}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002083#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002084
Avi Kivity04d2cc72007-09-10 18:10:54 +03002085static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002086{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002087 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002088 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002089
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002090 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002091 return;
2092
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002093 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002094 /*
2095 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2096 * allow segment selectors with cpl > 0 or ti == 1.
2097 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002098 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002099 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002100 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002101 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002102 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002103 vmx->host_state.fs_reload_needed = 0;
2104 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002105 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002106 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002107 }
Avi Kivity9581d442010-10-19 16:46:55 +02002108 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002109 if (!(vmx->host_state.gs_sel & 7))
2110 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002111 else {
2112 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002113 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002114 }
2115
2116#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002117 savesegment(ds, vmx->host_state.ds_sel);
2118 savesegment(es, vmx->host_state.es_sel);
2119#endif
2120
2121#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002122 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2123 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2124#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002125 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2126 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002127#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002128
2129#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002130 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2131 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002132 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002133#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002134 if (boot_cpu_has(X86_FEATURE_MPX))
2135 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002136 for (i = 0; i < vmx->save_nmsrs; ++i)
2137 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002138 vmx->guest_msrs[i].data,
2139 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002140}
2141
Avi Kivitya9b21b62008-06-24 11:48:49 +03002142static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002143{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002144 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002145 return;
2146
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002147 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002148 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002149#ifdef CONFIG_X86_64
2150 if (is_long_mode(&vmx->vcpu))
2151 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2152#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002153 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002154 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002155#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002156 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002157#else
2158 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002159#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002160 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002161 if (vmx->host_state.fs_reload_needed)
2162 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002163#ifdef CONFIG_X86_64
2164 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2165 loadsegment(ds, vmx->host_state.ds_sel);
2166 loadsegment(es, vmx->host_state.es_sel);
2167 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002168#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002169 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002170#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002171 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002172#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002173 if (vmx->host_state.msr_host_bndcfgs)
2174 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002175 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002176}
2177
Avi Kivitya9b21b62008-06-24 11:48:49 +03002178static void vmx_load_host_state(struct vcpu_vmx *vmx)
2179{
2180 preempt_disable();
2181 __vmx_load_host_state(vmx);
2182 preempt_enable();
2183}
2184
Feng Wu28b835d2015-09-18 22:29:54 +08002185static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2186{
2187 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2188 struct pi_desc old, new;
2189 unsigned int dest;
2190
2191 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002192 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2193 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002194 return;
2195
2196 do {
2197 old.control = new.control = pi_desc->control;
2198
2199 /*
2200 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2201 * are two possible cases:
2202 * 1. After running 'pre_block', context switch
2203 * happened. For this case, 'sn' was set in
2204 * vmx_vcpu_put(), so we need to clear it here.
2205 * 2. After running 'pre_block', we were blocked,
2206 * and woken up by some other guy. For this case,
2207 * we don't need to do anything, 'pi_post_block'
2208 * will do everything for us. However, we cannot
2209 * check whether it is case #1 or case #2 here
2210 * (maybe, not needed), so we also clear sn here,
2211 * I think it is not a big deal.
2212 */
2213 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2214 if (vcpu->cpu != cpu) {
2215 dest = cpu_physical_id(cpu);
2216
2217 if (x2apic_enabled())
2218 new.ndst = dest;
2219 else
2220 new.ndst = (dest << 8) & 0xFF00;
2221 }
2222
2223 /* set 'NV' to 'notification vector' */
2224 new.nv = POSTED_INTR_VECTOR;
2225 }
2226
2227 /* Allow posting non-urgent interrupts */
2228 new.sn = 0;
2229 } while (cmpxchg(&pi_desc->control, old.control,
2230 new.control) != old.control);
2231}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002232
Peter Feinerc95ba922016-08-17 09:36:47 -07002233static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2234{
2235 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2236 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2237}
2238
Avi Kivity6aa8b732006-12-10 02:21:36 -08002239/*
2240 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2241 * vcpu mutex is already taken.
2242 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002243static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002245 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002246 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002247
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002248 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002249 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002250 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002251 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002252
2253 /*
2254 * Read loaded_vmcs->cpu should be before fetching
2255 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2256 * See the comments in __loaded_vmcs_clear().
2257 */
2258 smp_rmb();
2259
Nadav Har'Eld462b812011-05-24 15:26:10 +03002260 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2261 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002262 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002263 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002264 }
2265
2266 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2267 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2268 vmcs_load(vmx->loaded_vmcs->vmcs);
2269 }
2270
2271 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002272 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002273 unsigned long sysenter_esp;
2274
2275 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002276
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277 /*
2278 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002279 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002280 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002281 vmcs_writel(HOST_TR_BASE,
2282 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002283 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002285 /*
2286 * VM exits change the host TR limit to 0x67 after a VM
2287 * exit. This is okay, since 0x67 covers everything except
2288 * the IO bitmap and have have code to handle the IO bitmap
2289 * being lost after a VM exit.
2290 */
2291 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2292
Avi Kivity6aa8b732006-12-10 02:21:36 -08002293 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2294 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002295
Nadav Har'Eld462b812011-05-24 15:26:10 +03002296 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297 }
Feng Wu28b835d2015-09-18 22:29:54 +08002298
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002299 /* Setup TSC multiplier */
2300 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002301 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2302 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002303
Feng Wu28b835d2015-09-18 22:29:54 +08002304 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002305 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002306}
2307
2308static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2309{
2310 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2311
2312 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002313 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2314 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002315 return;
2316
2317 /* Set SN when the vCPU is preempted */
2318 if (vcpu->preempted)
2319 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002320}
2321
2322static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2323{
Feng Wu28b835d2015-09-18 22:29:54 +08002324 vmx_vcpu_pi_put(vcpu);
2325
Avi Kivitya9b21b62008-06-24 11:48:49 +03002326 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002327}
2328
Avi Kivityedcafe32009-12-30 18:07:40 +02002329static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2330
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002331/*
2332 * Return the cr0 value that a nested guest would read. This is a combination
2333 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2334 * its hypervisor (cr0_read_shadow).
2335 */
2336static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2337{
2338 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2339 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2340}
2341static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2342{
2343 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2344 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2345}
2346
Avi Kivity6aa8b732006-12-10 02:21:36 -08002347static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2348{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002349 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002350
Avi Kivity6de12732011-03-07 12:51:22 +02002351 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2352 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2353 rflags = vmcs_readl(GUEST_RFLAGS);
2354 if (to_vmx(vcpu)->rmode.vm86_active) {
2355 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2356 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2357 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2358 }
2359 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002360 }
Avi Kivity6de12732011-03-07 12:51:22 +02002361 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002362}
2363
2364static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2365{
Avi Kivity6de12732011-03-07 12:51:22 +02002366 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2367 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002368 if (to_vmx(vcpu)->rmode.vm86_active) {
2369 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002370 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002371 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002372 vmcs_writel(GUEST_RFLAGS, rflags);
2373}
2374
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002375static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2376{
2377 return to_vmx(vcpu)->guest_pkru;
2378}
2379
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002380static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002381{
2382 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2383 int ret = 0;
2384
2385 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002386 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002387 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002388 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002389
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002390 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002391}
2392
2393static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2394{
2395 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2396 u32 interruptibility = interruptibility_old;
2397
2398 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2399
Jan Kiszka48005f62010-02-19 19:38:07 +01002400 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002401 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002402 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002403 interruptibility |= GUEST_INTR_STATE_STI;
2404
2405 if ((interruptibility != interruptibility_old))
2406 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2407}
2408
Avi Kivity6aa8b732006-12-10 02:21:36 -08002409static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2410{
2411 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002412
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002413 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002414 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002415 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002416
Glauber Costa2809f5d2009-05-12 16:21:05 -04002417 /* skipping an emulated instruction also counts */
2418 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419}
2420
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002421/*
2422 * KVM wants to inject page-faults which it got to the guest. This function
2423 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002424 */
Gleb Natapove011c662013-09-25 12:51:35 +03002425static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002426{
2427 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2428
Gleb Natapove011c662013-09-25 12:51:35 +03002429 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002430 return 0;
2431
Wanpeng Lid4912212017-06-05 05:19:09 -07002432 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
Jan Kiszka533558b2014-01-04 18:47:20 +01002433 vmcs_read32(VM_EXIT_INTR_INFO),
2434 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002435 return 1;
2436}
2437
Avi Kivity298101d2007-11-25 13:41:11 +02002438static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002439 bool has_error_code, u32 error_code,
2440 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002441{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002442 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002443 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002444
Gleb Natapove011c662013-09-25 12:51:35 +03002445 if (!reinject && is_guest_mode(vcpu) &&
2446 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002447 return;
2448
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002449 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002450 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002451 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2452 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002453
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002454 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002455 int inc_eip = 0;
2456 if (kvm_exception_is_soft(nr))
2457 inc_eip = vcpu->arch.event_exit_inst_len;
2458 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002459 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002460 return;
2461 }
2462
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002463 if (kvm_exception_is_soft(nr)) {
2464 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2465 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002466 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2467 } else
2468 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2469
2470 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002471}
2472
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002473static bool vmx_rdtscp_supported(void)
2474{
2475 return cpu_has_vmx_rdtscp();
2476}
2477
Mao, Junjiead756a12012-07-02 01:18:48 +00002478static bool vmx_invpcid_supported(void)
2479{
2480 return cpu_has_vmx_invpcid() && enable_ept;
2481}
2482
Avi Kivity6aa8b732006-12-10 02:21:36 -08002483/*
Eddie Donga75beee2007-05-17 18:55:15 +03002484 * Swap MSR entry in host/guest MSR entry array.
2485 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002486static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002487{
Avi Kivity26bb0982009-09-07 11:14:12 +03002488 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002489
2490 tmp = vmx->guest_msrs[to];
2491 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2492 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002493}
2494
Yang Zhang8d146952013-01-25 10:18:50 +08002495static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2496{
2497 unsigned long *msr_bitmap;
2498
Wincy Van670125b2015-03-04 14:31:56 +08002499 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002500 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002501 else if (cpu_has_secondary_exec_ctrls() &&
2502 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2503 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002504 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2505 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002506 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2507 else
2508 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2509 } else {
2510 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002511 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2512 else
2513 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002514 }
Yang Zhang8d146952013-01-25 10:18:50 +08002515 } else {
2516 if (is_long_mode(vcpu))
2517 msr_bitmap = vmx_msr_bitmap_longmode;
2518 else
2519 msr_bitmap = vmx_msr_bitmap_legacy;
2520 }
2521
2522 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2523}
2524
Eddie Donga75beee2007-05-17 18:55:15 +03002525/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002526 * Set up the vmcs to automatically save and restore system
2527 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2528 * mode, as fiddling with msrs is very expensive.
2529 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002530static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002531{
Avi Kivity26bb0982009-09-07 11:14:12 +03002532 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002533
Eddie Donga75beee2007-05-17 18:55:15 +03002534 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002535#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002536 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002537 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002538 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002539 move_msr_up(vmx, index, save_nmsrs++);
2540 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002541 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002542 move_msr_up(vmx, index, save_nmsrs++);
2543 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002544 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002545 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002546 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002547 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002548 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002549 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002550 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002551 * if efer.sce is enabled.
2552 */
Brian Gerst8c065852010-07-17 09:03:26 -04002553 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002554 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002555 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002556 }
Eddie Donga75beee2007-05-17 18:55:15 +03002557#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002558 index = __find_msr_index(vmx, MSR_EFER);
2559 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002560 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002561
Avi Kivity26bb0982009-09-07 11:14:12 +03002562 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002563
Yang Zhang8d146952013-01-25 10:18:50 +08002564 if (cpu_has_vmx_msr_bitmap())
2565 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002566}
2567
2568/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002569 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002570 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2571 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002572 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002573static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002574{
2575 u64 host_tsc, tsc_offset;
2576
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002577 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002578 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002579 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002580}
2581
2582/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002583 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002584 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002585static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002586{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002587 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002588 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002589 * We're here if L1 chose not to trap WRMSR to TSC. According
2590 * to the spec, this should set L1's TSC; The offset that L1
2591 * set for L2 remains unchanged, and still needs to be added
2592 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002593 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002594 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002595 /* recalculate vmcs02.TSC_OFFSET: */
2596 vmcs12 = get_vmcs12(vcpu);
2597 vmcs_write64(TSC_OFFSET, offset +
2598 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2599 vmcs12->tsc_offset : 0));
2600 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002601 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2602 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002603 vmcs_write64(TSC_OFFSET, offset);
2604 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002605}
2606
Nadav Har'El801d3422011-05-25 23:02:23 +03002607static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2608{
2609 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2610 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2611}
2612
2613/*
2614 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2615 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2616 * all guests if the "nested" module option is off, and can also be disabled
2617 * for a single guest by disabling its VMX cpuid bit.
2618 */
2619static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2620{
2621 return nested && guest_cpuid_has_vmx(vcpu);
2622}
2623
Avi Kivity6aa8b732006-12-10 02:21:36 -08002624/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002625 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2626 * returned for the various VMX controls MSRs when nested VMX is enabled.
2627 * The same values should also be used to verify that vmcs12 control fields are
2628 * valid during nested entry from L1 to L2.
2629 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2630 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2631 * bit in the high half is on if the corresponding bit in the control field
2632 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002633 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002634static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002635{
2636 /*
2637 * Note that as a general rule, the high half of the MSRs (bits in
2638 * the control fields which may be 1) should be initialized by the
2639 * intersection of the underlying hardware's MSR (i.e., features which
2640 * can be supported) and the list of features we want to expose -
2641 * because they are known to be properly supported in our code.
2642 * Also, usually, the low half of the MSRs (bits which must be 1) can
2643 * be set to 0, meaning that L1 may turn off any of these bits. The
2644 * reason is that if one of these bits is necessary, it will appear
2645 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2646 * fields of vmcs01 and vmcs02, will turn these bits off - and
2647 * nested_vmx_exit_handled() will not pass related exits to L1.
2648 * These rules have exceptions below.
2649 */
2650
2651 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002652 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002653 vmx->nested.nested_vmx_pinbased_ctls_low,
2654 vmx->nested.nested_vmx_pinbased_ctls_high);
2655 vmx->nested.nested_vmx_pinbased_ctls_low |=
2656 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2657 vmx->nested.nested_vmx_pinbased_ctls_high &=
2658 PIN_BASED_EXT_INTR_MASK |
2659 PIN_BASED_NMI_EXITING |
2660 PIN_BASED_VIRTUAL_NMIS;
2661 vmx->nested.nested_vmx_pinbased_ctls_high |=
2662 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002663 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002664 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002665 vmx->nested.nested_vmx_pinbased_ctls_high |=
2666 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002667
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002668 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002669 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002670 vmx->nested.nested_vmx_exit_ctls_low,
2671 vmx->nested.nested_vmx_exit_ctls_high);
2672 vmx->nested.nested_vmx_exit_ctls_low =
2673 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002674
Wincy Vanb9c237b2015-02-03 23:56:30 +08002675 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002676#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002677 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002678#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002679 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002680 vmx->nested.nested_vmx_exit_ctls_high |=
2681 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002682 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002683 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2684
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002685 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002686 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002687
Jan Kiszka2996fca2014-06-16 13:59:43 +02002688 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002689 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002690
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691 /* entry controls */
2692 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002693 vmx->nested.nested_vmx_entry_ctls_low,
2694 vmx->nested.nested_vmx_entry_ctls_high);
2695 vmx->nested.nested_vmx_entry_ctls_low =
2696 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2697 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002698#ifdef CONFIG_X86_64
2699 VM_ENTRY_IA32E_MODE |
2700#endif
2701 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002702 vmx->nested.nested_vmx_entry_ctls_high |=
2703 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002704 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002705 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002706
Jan Kiszka2996fca2014-06-16 13:59:43 +02002707 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002708 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002709
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002710 /* cpu-based controls */
2711 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002712 vmx->nested.nested_vmx_procbased_ctls_low,
2713 vmx->nested.nested_vmx_procbased_ctls_high);
2714 vmx->nested.nested_vmx_procbased_ctls_low =
2715 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2716 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002717 CPU_BASED_VIRTUAL_INTR_PENDING |
2718 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002719 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2720 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2721 CPU_BASED_CR3_STORE_EXITING |
2722#ifdef CONFIG_X86_64
2723 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2724#endif
2725 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002726 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2727 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2728 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2729 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002730 /*
2731 * We can allow some features even when not supported by the
2732 * hardware. For example, L1 can specify an MSR bitmap - and we
2733 * can use it to avoid exits to L1 - even when L0 runs L2
2734 * without MSR bitmaps.
2735 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002736 vmx->nested.nested_vmx_procbased_ctls_high |=
2737 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002738 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002739
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002740 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002741 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002742 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2743
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002744 /* secondary cpu-based controls */
2745 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002746 vmx->nested.nested_vmx_secondary_ctls_low,
2747 vmx->nested.nested_vmx_secondary_ctls_high);
2748 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2749 vmx->nested.nested_vmx_secondary_ctls_high &=
Paolo Bonzinia5f46452017-03-30 11:55:32 +02002750 SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002751 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002752 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002753 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002754 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002755 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002756 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002757 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002758 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002759
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002760 if (enable_ept) {
2761 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002762 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002763 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002764 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002765 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002766 if (cpu_has_vmx_ept_execute_only())
2767 vmx->nested.nested_vmx_ept_caps |=
2768 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002769 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002770 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002771 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2772 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002773 if (enable_ept_ad_bits) {
2774 vmx->nested.nested_vmx_secondary_ctls_high |=
2775 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002776 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002777 }
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002778 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002779 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002780
Paolo Bonzinief697a72016-03-18 16:58:38 +01002781 /*
2782 * Old versions of KVM use the single-context version without
2783 * checking for support, so declare that it is supported even
2784 * though it is treated as global context. The alternative is
2785 * not failing the single-context invvpid, and it is worse.
2786 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002787 if (enable_vpid) {
2788 vmx->nested.nested_vmx_secondary_ctls_high |=
2789 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002790 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002791 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002792 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002793 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002794
Radim Krčmář0790ec12015-03-17 14:02:32 +01002795 if (enable_unrestricted_guest)
2796 vmx->nested.nested_vmx_secondary_ctls_high |=
2797 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2798
Jan Kiszkac18911a2013-03-13 16:06:41 +01002799 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002800 rdmsr(MSR_IA32_VMX_MISC,
2801 vmx->nested.nested_vmx_misc_low,
2802 vmx->nested.nested_vmx_misc_high);
2803 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2804 vmx->nested.nested_vmx_misc_low |=
2805 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002806 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002807 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002808
2809 /*
2810 * This MSR reports some information about VMX support. We
2811 * should return information about the VMX we emulate for the
2812 * guest, and the VMCS structure we give it - not about the
2813 * VMX support of the underlying hardware.
2814 */
2815 vmx->nested.nested_vmx_basic =
2816 VMCS12_REVISION |
2817 VMX_BASIC_TRUE_CTLS |
2818 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2819 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2820
2821 if (cpu_has_vmx_basic_inout())
2822 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2823
2824 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002825 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002826 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2827 * We picked the standard core2 setting.
2828 */
2829#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2830#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2831 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002832 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002833
2834 /* These MSRs specify bits which the guest must keep fixed off. */
2835 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2836 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002837
2838 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2839 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002840}
2841
David Matlack38991522016-11-29 18:14:08 -08002842/*
2843 * if fixed0[i] == 1: val[i] must be 1
2844 * if fixed1[i] == 0: val[i] must be 0
2845 */
2846static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2847{
2848 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002849}
2850
2851static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2852{
David Matlack38991522016-11-29 18:14:08 -08002853 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002854}
2855
2856static inline u64 vmx_control_msr(u32 low, u32 high)
2857{
2858 return low | ((u64)high << 32);
2859}
2860
David Matlack62cc6b9d2016-11-29 18:14:07 -08002861static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2862{
2863 superset &= mask;
2864 subset &= mask;
2865
2866 return (superset | subset) == superset;
2867}
2868
2869static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2870{
2871 const u64 feature_and_reserved =
2872 /* feature (except bit 48; see below) */
2873 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2874 /* reserved */
2875 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2876 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2877
2878 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2879 return -EINVAL;
2880
2881 /*
2882 * KVM does not emulate a version of VMX that constrains physical
2883 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2884 */
2885 if (data & BIT_ULL(48))
2886 return -EINVAL;
2887
2888 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2889 vmx_basic_vmcs_revision_id(data))
2890 return -EINVAL;
2891
2892 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2893 return -EINVAL;
2894
2895 vmx->nested.nested_vmx_basic = data;
2896 return 0;
2897}
2898
2899static int
2900vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2901{
2902 u64 supported;
2903 u32 *lowp, *highp;
2904
2905 switch (msr_index) {
2906 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2907 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2908 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2909 break;
2910 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2911 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2912 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2913 break;
2914 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2915 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2916 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2917 break;
2918 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2919 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2920 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2921 break;
2922 case MSR_IA32_VMX_PROCBASED_CTLS2:
2923 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2924 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2925 break;
2926 default:
2927 BUG();
2928 }
2929
2930 supported = vmx_control_msr(*lowp, *highp);
2931
2932 /* Check must-be-1 bits are still 1. */
2933 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2934 return -EINVAL;
2935
2936 /* Check must-be-0 bits are still 0. */
2937 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2938 return -EINVAL;
2939
2940 *lowp = data;
2941 *highp = data >> 32;
2942 return 0;
2943}
2944
2945static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
2946{
2947 const u64 feature_and_reserved_bits =
2948 /* feature */
2949 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
2950 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
2951 /* reserved */
2952 GENMASK_ULL(13, 9) | BIT_ULL(31);
2953 u64 vmx_misc;
2954
2955 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
2956 vmx->nested.nested_vmx_misc_high);
2957
2958 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
2959 return -EINVAL;
2960
2961 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
2962 PIN_BASED_VMX_PREEMPTION_TIMER) &&
2963 vmx_misc_preemption_timer_rate(data) !=
2964 vmx_misc_preemption_timer_rate(vmx_misc))
2965 return -EINVAL;
2966
2967 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
2968 return -EINVAL;
2969
2970 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
2971 return -EINVAL;
2972
2973 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
2974 return -EINVAL;
2975
2976 vmx->nested.nested_vmx_misc_low = data;
2977 vmx->nested.nested_vmx_misc_high = data >> 32;
2978 return 0;
2979}
2980
2981static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
2982{
2983 u64 vmx_ept_vpid_cap;
2984
2985 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
2986 vmx->nested.nested_vmx_vpid_caps);
2987
2988 /* Every bit is either reserved or a feature bit. */
2989 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
2990 return -EINVAL;
2991
2992 vmx->nested.nested_vmx_ept_caps = data;
2993 vmx->nested.nested_vmx_vpid_caps = data >> 32;
2994 return 0;
2995}
2996
2997static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2998{
2999 u64 *msr;
3000
3001 switch (msr_index) {
3002 case MSR_IA32_VMX_CR0_FIXED0:
3003 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3004 break;
3005 case MSR_IA32_VMX_CR4_FIXED0:
3006 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3007 break;
3008 default:
3009 BUG();
3010 }
3011
3012 /*
3013 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3014 * must be 1 in the restored value.
3015 */
3016 if (!is_bitwise_subset(data, *msr, -1ULL))
3017 return -EINVAL;
3018
3019 *msr = data;
3020 return 0;
3021}
3022
3023/*
3024 * Called when userspace is restoring VMX MSRs.
3025 *
3026 * Returns 0 on success, non-0 otherwise.
3027 */
3028static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3029{
3030 struct vcpu_vmx *vmx = to_vmx(vcpu);
3031
3032 switch (msr_index) {
3033 case MSR_IA32_VMX_BASIC:
3034 return vmx_restore_vmx_basic(vmx, data);
3035 case MSR_IA32_VMX_PINBASED_CTLS:
3036 case MSR_IA32_VMX_PROCBASED_CTLS:
3037 case MSR_IA32_VMX_EXIT_CTLS:
3038 case MSR_IA32_VMX_ENTRY_CTLS:
3039 /*
3040 * The "non-true" VMX capability MSRs are generated from the
3041 * "true" MSRs, so we do not support restoring them directly.
3042 *
3043 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3044 * should restore the "true" MSRs with the must-be-1 bits
3045 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3046 * DEFAULT SETTINGS".
3047 */
3048 return -EINVAL;
3049 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3050 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3051 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3052 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3053 case MSR_IA32_VMX_PROCBASED_CTLS2:
3054 return vmx_restore_control_msr(vmx, msr_index, data);
3055 case MSR_IA32_VMX_MISC:
3056 return vmx_restore_vmx_misc(vmx, data);
3057 case MSR_IA32_VMX_CR0_FIXED0:
3058 case MSR_IA32_VMX_CR4_FIXED0:
3059 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3060 case MSR_IA32_VMX_CR0_FIXED1:
3061 case MSR_IA32_VMX_CR4_FIXED1:
3062 /*
3063 * These MSRs are generated based on the vCPU's CPUID, so we
3064 * do not support restoring them directly.
3065 */
3066 return -EINVAL;
3067 case MSR_IA32_VMX_EPT_VPID_CAP:
3068 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3069 case MSR_IA32_VMX_VMCS_ENUM:
3070 vmx->nested.nested_vmx_vmcs_enum = data;
3071 return 0;
3072 default:
3073 /*
3074 * The rest of the VMX capability MSRs do not support restore.
3075 */
3076 return -EINVAL;
3077 }
3078}
3079
Jan Kiszkacae50132014-01-04 18:47:22 +01003080/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003081static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3082{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003083 struct vcpu_vmx *vmx = to_vmx(vcpu);
3084
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003085 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003086 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003087 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003088 break;
3089 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3090 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003091 *pdata = vmx_control_msr(
3092 vmx->nested.nested_vmx_pinbased_ctls_low,
3093 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003094 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3095 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003096 break;
3097 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3098 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003099 *pdata = vmx_control_msr(
3100 vmx->nested.nested_vmx_procbased_ctls_low,
3101 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003102 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3103 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003104 break;
3105 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3106 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003107 *pdata = vmx_control_msr(
3108 vmx->nested.nested_vmx_exit_ctls_low,
3109 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003110 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3111 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003112 break;
3113 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3114 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003115 *pdata = vmx_control_msr(
3116 vmx->nested.nested_vmx_entry_ctls_low,
3117 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003118 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3119 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003120 break;
3121 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003122 *pdata = vmx_control_msr(
3123 vmx->nested.nested_vmx_misc_low,
3124 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003125 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003126 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003127 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003128 break;
3129 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003130 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003131 break;
3132 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003133 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003134 break;
3135 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003136 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003137 break;
3138 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003139 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003140 break;
3141 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003142 *pdata = vmx_control_msr(
3143 vmx->nested.nested_vmx_secondary_ctls_low,
3144 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003145 break;
3146 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003147 *pdata = vmx->nested.nested_vmx_ept_caps |
3148 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003149 break;
3150 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003151 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003152 }
3153
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003154 return 0;
3155}
3156
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003157static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3158 uint64_t val)
3159{
3160 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3161
3162 return !(val & ~valid_bits);
3163}
3164
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003165/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166 * Reads an msr value (of 'msr_index') into 'pdata'.
3167 * Returns 0 on success, non-0 otherwise.
3168 * Assumes vcpu_load() was already called.
3169 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003170static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003171{
Avi Kivity26bb0982009-09-07 11:14:12 +03003172 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003174 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003175#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003176 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003177 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003178 break;
3179 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003180 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003181 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003182 case MSR_KERNEL_GS_BASE:
3183 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003184 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003185 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003186#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003187 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003188 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303189 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003190 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191 break;
3192 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003193 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194 break;
3195 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003196 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003197 break;
3198 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003199 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003200 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003201 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003202 if (!kvm_mpx_supported() ||
3203 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003204 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003205 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003206 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003207 case MSR_IA32_MCG_EXT_CTL:
3208 if (!msr_info->host_initiated &&
3209 !(to_vmx(vcpu)->msr_ia32_feature_control &
3210 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003211 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003212 msr_info->data = vcpu->arch.mcg_ext_ctl;
3213 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003214 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003215 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003216 break;
3217 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3218 if (!nested_vmx_allowed(vcpu))
3219 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003220 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003221 case MSR_IA32_XSS:
3222 if (!vmx_xsaves_supported())
3223 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003224 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003225 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003226 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003227 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003228 return 1;
3229 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003231 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003232 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003233 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003234 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003236 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 }
3238
Avi Kivity6aa8b732006-12-10 02:21:36 -08003239 return 0;
3240}
3241
Jan Kiszkacae50132014-01-04 18:47:22 +01003242static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3243
Avi Kivity6aa8b732006-12-10 02:21:36 -08003244/*
3245 * Writes msr value into into the appropriate "register".
3246 * Returns 0 on success, non-0 otherwise.
3247 * Assumes vcpu_load() was already called.
3248 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003249static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003251 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003252 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003253 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003254 u32 msr_index = msr_info->index;
3255 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003256
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003258 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003259 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003260 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003261#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003262 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003263 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003264 vmcs_writel(GUEST_FS_BASE, data);
3265 break;
3266 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003267 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268 vmcs_writel(GUEST_GS_BASE, data);
3269 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003270 case MSR_KERNEL_GS_BASE:
3271 vmx_load_host_state(vmx);
3272 vmx->msr_guest_kernel_gs_base = data;
3273 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003274#endif
3275 case MSR_IA32_SYSENTER_CS:
3276 vmcs_write32(GUEST_SYSENTER_CS, data);
3277 break;
3278 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003279 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003280 break;
3281 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003282 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003283 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003284 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003285 if (!kvm_mpx_supported() ||
3286 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003287 return 1;
Jim Mattson45316622017-05-23 11:52:54 -07003288 if (is_noncanonical_address(data & PAGE_MASK) ||
3289 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003290 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003291 vmcs_write64(GUEST_BNDCFGS, data);
3292 break;
3293 case MSR_IA32_TSC:
3294 kvm_write_tsc(vcpu, msr_info);
3295 break;
3296 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003297 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003298 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3299 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003300 vmcs_write64(GUEST_IA32_PAT, data);
3301 vcpu->arch.pat = data;
3302 break;
3303 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003304 ret = kvm_set_msr_common(vcpu, msr_info);
3305 break;
Will Auldba904632012-11-29 12:42:50 -08003306 case MSR_IA32_TSC_ADJUST:
3307 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003308 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003309 case MSR_IA32_MCG_EXT_CTL:
3310 if ((!msr_info->host_initiated &&
3311 !(to_vmx(vcpu)->msr_ia32_feature_control &
3312 FEATURE_CONTROL_LMCE)) ||
3313 (data & ~MCG_EXT_CTL_LMCE_EN))
3314 return 1;
3315 vcpu->arch.mcg_ext_ctl = data;
3316 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003317 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003318 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003319 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003320 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3321 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003322 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003323 if (msr_info->host_initiated && data == 0)
3324 vmx_leave_nested(vcpu);
3325 break;
3326 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003327 if (!msr_info->host_initiated)
3328 return 1; /* they are read-only */
3329 if (!nested_vmx_allowed(vcpu))
3330 return 1;
3331 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003332 case MSR_IA32_XSS:
3333 if (!vmx_xsaves_supported())
3334 return 1;
3335 /*
3336 * The only supported bit as of Skylake is bit 8, but
3337 * it is not supported on KVM.
3338 */
3339 if (data != 0)
3340 return 1;
3341 vcpu->arch.ia32_xss = data;
3342 if (vcpu->arch.ia32_xss != host_xss)
3343 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3344 vcpu->arch.ia32_xss, host_xss);
3345 else
3346 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3347 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003348 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003349 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003350 return 1;
3351 /* Check reserved bit, higher 32 bits should be zero */
3352 if ((data >> 32) != 0)
3353 return 1;
3354 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003356 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003357 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003358 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003359 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003360 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3361 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003362 ret = kvm_set_shared_msr(msr->index, msr->data,
3363 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003364 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003365 if (ret)
3366 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003367 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003368 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003369 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003370 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003371 }
3372
Eddie Dong2cc51562007-05-21 07:28:09 +03003373 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003374}
3375
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003376static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003377{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003378 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3379 switch (reg) {
3380 case VCPU_REGS_RSP:
3381 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3382 break;
3383 case VCPU_REGS_RIP:
3384 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3385 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003386 case VCPU_EXREG_PDPTR:
3387 if (enable_ept)
3388 ept_save_pdptrs(vcpu);
3389 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003390 default:
3391 break;
3392 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003393}
3394
Avi Kivity6aa8b732006-12-10 02:21:36 -08003395static __init int cpu_has_kvm_support(void)
3396{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003397 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003398}
3399
3400static __init int vmx_disabled_by_bios(void)
3401{
3402 u64 msr;
3403
3404 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003405 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003406 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003407 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3408 && tboot_enabled())
3409 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003410 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003411 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003412 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003413 && !tboot_enabled()) {
3414 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003415 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003416 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003417 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003418 /* launched w/o TXT and VMX disabled */
3419 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3420 && !tboot_enabled())
3421 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003422 }
3423
3424 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003425}
3426
Dongxiao Xu7725b892010-05-11 18:29:38 +08003427static void kvm_cpu_vmxon(u64 addr)
3428{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003429 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003430 intel_pt_handle_vmx(1);
3431
Dongxiao Xu7725b892010-05-11 18:29:38 +08003432 asm volatile (ASM_VMX_VMXON_RAX
3433 : : "a"(&addr), "m"(addr)
3434 : "memory", "cc");
3435}
3436
Radim Krčmář13a34e02014-08-28 15:13:03 +02003437static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438{
3439 int cpu = raw_smp_processor_id();
3440 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003441 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003442
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003443 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003444 return -EBUSY;
3445
Nadav Har'Eld462b812011-05-24 15:26:10 +03003446 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003447 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3448 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003449
3450 /*
3451 * Now we can enable the vmclear operation in kdump
3452 * since the loaded_vmcss_on_cpu list on this cpu
3453 * has been initialized.
3454 *
3455 * Though the cpu is not in VMX operation now, there
3456 * is no problem to enable the vmclear operation
3457 * for the loaded_vmcss_on_cpu list is empty!
3458 */
3459 crash_enable_local_vmclear(cpu);
3460
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003462
3463 test_bits = FEATURE_CONTROL_LOCKED;
3464 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3465 if (tboot_enabled())
3466 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3467
3468 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003469 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003470 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3471 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003472 kvm_cpu_vmxon(phys_addr);
3473 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003474
3475 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003476}
3477
Nadav Har'Eld462b812011-05-24 15:26:10 +03003478static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003479{
3480 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003481 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003482
Nadav Har'Eld462b812011-05-24 15:26:10 +03003483 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3484 loaded_vmcss_on_cpu_link)
3485 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003486}
3487
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003488
3489/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3490 * tricks.
3491 */
3492static void kvm_cpu_vmxoff(void)
3493{
3494 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003495
3496 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003497 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003498}
3499
Radim Krčmář13a34e02014-08-28 15:13:03 +02003500static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003501{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003502 vmclear_local_loaded_vmcss();
3503 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003504}
3505
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003506static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003507 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003508{
3509 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003510 u32 ctl = ctl_min | ctl_opt;
3511
3512 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3513
3514 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3515 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3516
3517 /* Ensure minimum (required) set of control bits are supported. */
3518 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003519 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003520
3521 *result = ctl;
3522 return 0;
3523}
3524
Avi Kivity110312c2010-12-21 12:54:20 +02003525static __init bool allow_1_setting(u32 msr, u32 ctl)
3526{
3527 u32 vmx_msr_low, vmx_msr_high;
3528
3529 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3530 return vmx_msr_high & ctl;
3531}
3532
Yang, Sheng002c7f72007-07-31 14:23:01 +03003533static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003534{
3535 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003536 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003537 u32 _pin_based_exec_control = 0;
3538 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003539 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003540 u32 _vmexit_control = 0;
3541 u32 _vmentry_control = 0;
3542
Raghavendra K T10166742012-02-07 23:19:20 +05303543 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003544#ifdef CONFIG_X86_64
3545 CPU_BASED_CR8_LOAD_EXITING |
3546 CPU_BASED_CR8_STORE_EXITING |
3547#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003548 CPU_BASED_CR3_LOAD_EXITING |
3549 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003550 CPU_BASED_USE_IO_BITMAPS |
3551 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003552 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003553 CPU_BASED_INVLPG_EXITING |
3554 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003555
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003556 if (!kvm_mwait_in_guest())
3557 min |= CPU_BASED_MWAIT_EXITING |
3558 CPU_BASED_MONITOR_EXITING;
3559
Sheng Yangf78e0e22007-10-29 09:40:42 +08003560 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003561 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003562 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003563 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3564 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003565 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003566#ifdef CONFIG_X86_64
3567 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3568 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3569 ~CPU_BASED_CR8_STORE_EXITING;
3570#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003571 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003572 min2 = 0;
3573 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003574 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003575 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003576 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003577 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003578 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003579 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003580 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003581 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003582 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003583 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003584 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003585 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003586 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003587 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003588 if (adjust_vmx_controls(min2, opt2,
3589 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003590 &_cpu_based_2nd_exec_control) < 0)
3591 return -EIO;
3592 }
3593#ifndef CONFIG_X86_64
3594 if (!(_cpu_based_2nd_exec_control &
3595 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3596 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3597#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003598
3599 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3600 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003601 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003602 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3603 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003604
Sheng Yangd56f5462008-04-25 10:13:16 +08003605 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003606 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3607 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003608 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3609 CPU_BASED_CR3_STORE_EXITING |
3610 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003611 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3612 vmx_capability.ept, vmx_capability.vpid);
3613 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003614
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003615 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003616#ifdef CONFIG_X86_64
3617 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3618#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003619 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003620 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003621 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3622 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003623 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003624
Paolo Bonzini2c828782017-03-27 14:37:28 +02003625 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3626 PIN_BASED_VIRTUAL_NMIS;
3627 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003628 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3629 &_pin_based_exec_control) < 0)
3630 return -EIO;
3631
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003632 if (cpu_has_broken_vmx_preemption_timer())
3633 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003634 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003635 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003636 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3637
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003638 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003639 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003640 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3641 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003642 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003643
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003644 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003645
3646 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3647 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003648 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003649
3650#ifdef CONFIG_X86_64
3651 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3652 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003653 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003654#endif
3655
3656 /* Require Write-Back (WB) memory type for VMCS accesses. */
3657 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003658 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003659
Yang, Sheng002c7f72007-07-31 14:23:01 +03003660 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003661 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003662 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003663 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003664
Yang, Sheng002c7f72007-07-31 14:23:01 +03003665 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3666 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003667 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003668 vmcs_conf->vmexit_ctrl = _vmexit_control;
3669 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003670
Avi Kivity110312c2010-12-21 12:54:20 +02003671 cpu_has_load_ia32_efer =
3672 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3673 VM_ENTRY_LOAD_IA32_EFER)
3674 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3675 VM_EXIT_LOAD_IA32_EFER);
3676
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003677 cpu_has_load_perf_global_ctrl =
3678 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3679 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3680 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3681 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3682
3683 /*
3684 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003685 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003686 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3687 *
3688 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3689 *
3690 * AAK155 (model 26)
3691 * AAP115 (model 30)
3692 * AAT100 (model 37)
3693 * BC86,AAY89,BD102 (model 44)
3694 * BA97 (model 46)
3695 *
3696 */
3697 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3698 switch (boot_cpu_data.x86_model) {
3699 case 26:
3700 case 30:
3701 case 37:
3702 case 44:
3703 case 46:
3704 cpu_has_load_perf_global_ctrl = false;
3705 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3706 "does not work properly. Using workaround\n");
3707 break;
3708 default:
3709 break;
3710 }
3711 }
3712
Borislav Petkov782511b2016-04-04 22:25:03 +02003713 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003714 rdmsrl(MSR_IA32_XSS, host_xss);
3715
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003716 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003717}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003718
3719static struct vmcs *alloc_vmcs_cpu(int cpu)
3720{
3721 int node = cpu_to_node(cpu);
3722 struct page *pages;
3723 struct vmcs *vmcs;
3724
Vlastimil Babka96db8002015-09-08 15:03:50 -07003725 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003726 if (!pages)
3727 return NULL;
3728 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003729 memset(vmcs, 0, vmcs_config.size);
3730 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731 return vmcs;
3732}
3733
3734static struct vmcs *alloc_vmcs(void)
3735{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003736 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003737}
3738
3739static void free_vmcs(struct vmcs *vmcs)
3740{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003741 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003742}
3743
Nadav Har'Eld462b812011-05-24 15:26:10 +03003744/*
3745 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3746 */
3747static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3748{
3749 if (!loaded_vmcs->vmcs)
3750 return;
3751 loaded_vmcs_clear(loaded_vmcs);
3752 free_vmcs(loaded_vmcs->vmcs);
3753 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003754 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003755}
3756
Sam Ravnborg39959582007-06-01 00:47:13 -07003757static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003758{
3759 int cpu;
3760
Zachary Amsden3230bb42009-09-29 11:38:37 -10003761 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003762 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003763 per_cpu(vmxarea, cpu) = NULL;
3764 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003765}
3766
Jim Mattson85fd5142017-07-07 12:51:41 -07003767enum vmcs_field_type {
3768 VMCS_FIELD_TYPE_U16 = 0,
3769 VMCS_FIELD_TYPE_U64 = 1,
3770 VMCS_FIELD_TYPE_U32 = 2,
3771 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3772};
3773
3774static inline int vmcs_field_type(unsigned long field)
3775{
3776 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3777 return VMCS_FIELD_TYPE_U32;
3778 return (field >> 13) & 0x3 ;
3779}
3780
3781static inline int vmcs_field_readonly(unsigned long field)
3782{
3783 return (((field >> 10) & 0x3) == 1);
3784}
3785
Bandan Dasfe2b2012014-04-21 15:20:14 -04003786static void init_vmcs_shadow_fields(void)
3787{
3788 int i, j;
3789
3790 /* No checks for read only fields yet */
3791
3792 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3793 switch (shadow_read_write_fields[i]) {
3794 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003795 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003796 continue;
3797 break;
3798 default:
3799 break;
3800 }
3801
3802 if (j < i)
3803 shadow_read_write_fields[j] =
3804 shadow_read_write_fields[i];
3805 j++;
3806 }
3807 max_shadow_read_write_fields = j;
3808
3809 /* shadowed fields guest access without vmexit */
3810 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003811 unsigned long field = shadow_read_write_fields[i];
3812
3813 clear_bit(field, vmx_vmwrite_bitmap);
3814 clear_bit(field, vmx_vmread_bitmap);
3815 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3816 clear_bit(field + 1, vmx_vmwrite_bitmap);
3817 clear_bit(field + 1, vmx_vmread_bitmap);
3818 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003819 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003820 for (i = 0; i < max_shadow_read_only_fields; i++) {
3821 unsigned long field = shadow_read_only_fields[i];
3822
3823 clear_bit(field, vmx_vmread_bitmap);
3824 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3825 clear_bit(field + 1, vmx_vmread_bitmap);
3826 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003827}
3828
Avi Kivity6aa8b732006-12-10 02:21:36 -08003829static __init int alloc_kvm_area(void)
3830{
3831 int cpu;
3832
Zachary Amsden3230bb42009-09-29 11:38:37 -10003833 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003834 struct vmcs *vmcs;
3835
3836 vmcs = alloc_vmcs_cpu(cpu);
3837 if (!vmcs) {
3838 free_kvm_area();
3839 return -ENOMEM;
3840 }
3841
3842 per_cpu(vmxarea, cpu) = vmcs;
3843 }
3844 return 0;
3845}
3846
Gleb Natapov14168782013-01-21 15:36:49 +02003847static bool emulation_required(struct kvm_vcpu *vcpu)
3848{
3849 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3850}
3851
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003852static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003853 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003854{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003855 if (!emulate_invalid_guest_state) {
3856 /*
3857 * CS and SS RPL should be equal during guest entry according
3858 * to VMX spec, but in reality it is not always so. Since vcpu
3859 * is in the middle of the transition from real mode to
3860 * protected mode it is safe to assume that RPL 0 is a good
3861 * default value.
3862 */
3863 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003864 save->selector &= ~SEGMENT_RPL_MASK;
3865 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003866 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003867 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003868 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003869}
3870
3871static void enter_pmode(struct kvm_vcpu *vcpu)
3872{
3873 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003874 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003875
Gleb Natapovd99e4152012-12-20 16:57:45 +02003876 /*
3877 * Update real mode segment cache. It may be not up-to-date if sement
3878 * register was written while vcpu was in a guest mode.
3879 */
3880 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3881 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3882 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3883 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3884 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3885 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3886
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003887 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003888
Avi Kivity2fb92db2011-04-27 19:42:18 +03003889 vmx_segment_cache_clear(vmx);
3890
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003891 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003892
3893 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003894 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3895 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003896 vmcs_writel(GUEST_RFLAGS, flags);
3897
Rusty Russell66aee912007-07-17 23:34:16 +10003898 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3899 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003900
3901 update_exception_bitmap(vcpu);
3902
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003903 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3904 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3905 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3906 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3907 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3908 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909}
3910
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003911static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003912{
Mathias Krause772e0312012-08-30 01:30:19 +02003913 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003914 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003915
Gleb Natapovd99e4152012-12-20 16:57:45 +02003916 var.dpl = 0x3;
3917 if (seg == VCPU_SREG_CS)
3918 var.type = 0x3;
3919
3920 if (!emulate_invalid_guest_state) {
3921 var.selector = var.base >> 4;
3922 var.base = var.base & 0xffff0;
3923 var.limit = 0xffff;
3924 var.g = 0;
3925 var.db = 0;
3926 var.present = 1;
3927 var.s = 1;
3928 var.l = 0;
3929 var.unusable = 0;
3930 var.type = 0x3;
3931 var.avl = 0;
3932 if (save->base & 0xf)
3933 printk_once(KERN_WARNING "kvm: segment base is not "
3934 "paragraph aligned when entering "
3935 "protected mode (seg=%d)", seg);
3936 }
3937
3938 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05003939 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003940 vmcs_write32(sf->limit, var.limit);
3941 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003942}
3943
3944static void enter_rmode(struct kvm_vcpu *vcpu)
3945{
3946 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003947 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003948
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003949 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3950 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3951 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3952 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3953 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003954 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3955 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003956
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003957 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003958
Gleb Natapov776e58e2011-03-13 12:34:27 +02003959 /*
3960 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003961 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003962 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003963 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003964 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3965 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003966
Avi Kivity2fb92db2011-04-27 19:42:18 +03003967 vmx_segment_cache_clear(vmx);
3968
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003969 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003970 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003971 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3972
3973 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003974 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003975
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003976 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003977
3978 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003979 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003980 update_exception_bitmap(vcpu);
3981
Gleb Natapovd99e4152012-12-20 16:57:45 +02003982 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3983 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3984 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3985 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3986 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3987 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003988
Eddie Dong8668a3c2007-10-10 14:26:45 +08003989 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003990}
3991
Amit Shah401d10d2009-02-20 22:53:37 +05303992static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3993{
3994 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003995 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3996
3997 if (!msr)
3998 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303999
Avi Kivity44ea2b12009-09-06 15:55:37 +03004000 /*
4001 * Force kernel_gs_base reloading before EFER changes, as control
4002 * of this msr depends on is_long_mode().
4003 */
4004 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004005 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304006 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004007 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304008 msr->data = efer;
4009 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004010 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304011
4012 msr->data = efer & ~EFER_LME;
4013 }
4014 setup_msrs(vmx);
4015}
4016
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004017#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004018
4019static void enter_lmode(struct kvm_vcpu *vcpu)
4020{
4021 u32 guest_tr_ar;
4022
Avi Kivity2fb92db2011-04-27 19:42:18 +03004023 vmx_segment_cache_clear(to_vmx(vcpu));
4024
Avi Kivity6aa8b732006-12-10 02:21:36 -08004025 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004026 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004027 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4028 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004029 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004030 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4031 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004032 }
Avi Kivityda38f432010-07-06 11:30:49 +03004033 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004034}
4035
4036static void exit_lmode(struct kvm_vcpu *vcpu)
4037{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004038 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004039 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004040}
4041
4042#endif
4043
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004044static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004045{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004046 if (enable_ept) {
4047 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4048 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004049 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004050 } else {
4051 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004052 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004053}
4054
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004055static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4056{
4057 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4058}
4059
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004060static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4061{
4062 if (enable_ept)
4063 vmx_flush_tlb(vcpu);
4064}
4065
Avi Kivitye8467fd2009-12-29 18:43:06 +02004066static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4067{
4068 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4069
4070 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4071 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4072}
4073
Avi Kivityaff48ba2010-12-05 18:56:11 +02004074static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4075{
4076 if (enable_ept && is_paging(vcpu))
4077 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4078 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4079}
4080
Anthony Liguori25c4c272007-04-27 09:29:21 +03004081static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004082{
Avi Kivityfc78f512009-12-07 12:16:48 +02004083 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4084
4085 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4086 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004087}
4088
Sheng Yang14394422008-04-28 12:24:45 +08004089static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4090{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004091 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4092
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004093 if (!test_bit(VCPU_EXREG_PDPTR,
4094 (unsigned long *)&vcpu->arch.regs_dirty))
4095 return;
4096
Sheng Yang14394422008-04-28 12:24:45 +08004097 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004098 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4099 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4100 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4101 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004102 }
4103}
4104
Avi Kivity8f5d5492009-05-31 18:41:29 +03004105static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4106{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004107 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4108
Avi Kivity8f5d5492009-05-31 18:41:29 +03004109 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004110 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4111 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4112 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4113 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004114 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004115
4116 __set_bit(VCPU_EXREG_PDPTR,
4117 (unsigned long *)&vcpu->arch.regs_avail);
4118 __set_bit(VCPU_EXREG_PDPTR,
4119 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004120}
4121
David Matlack38991522016-11-29 18:14:08 -08004122static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4123{
4124 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4125 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4126 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4127
4128 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4129 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4130 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4131 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4132
4133 return fixed_bits_valid(val, fixed0, fixed1);
4134}
4135
4136static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4137{
4138 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4139 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4140
4141 return fixed_bits_valid(val, fixed0, fixed1);
4142}
4143
4144static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4145{
4146 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4147 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4148
4149 return fixed_bits_valid(val, fixed0, fixed1);
4150}
4151
4152/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4153#define nested_guest_cr4_valid nested_cr4_valid
4154#define nested_host_cr4_valid nested_cr4_valid
4155
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004156static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004157
4158static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4159 unsigned long cr0,
4160 struct kvm_vcpu *vcpu)
4161{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004162 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4163 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004164 if (!(cr0 & X86_CR0_PG)) {
4165 /* From paging/starting to nonpaging */
4166 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004167 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004168 (CPU_BASED_CR3_LOAD_EXITING |
4169 CPU_BASED_CR3_STORE_EXITING));
4170 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004171 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004172 } else if (!is_paging(vcpu)) {
4173 /* From nonpaging to paging */
4174 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004175 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004176 ~(CPU_BASED_CR3_LOAD_EXITING |
4177 CPU_BASED_CR3_STORE_EXITING));
4178 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004179 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004180 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004181
4182 if (!(cr0 & X86_CR0_WP))
4183 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004184}
4185
Avi Kivity6aa8b732006-12-10 02:21:36 -08004186static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4187{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004188 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004189 unsigned long hw_cr0;
4190
Gleb Natapov50378782013-02-04 16:00:28 +02004191 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004192 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004193 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004194 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004195 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004196
Gleb Natapov218e7632013-01-21 15:36:45 +02004197 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4198 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004199
Gleb Natapov218e7632013-01-21 15:36:45 +02004200 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4201 enter_rmode(vcpu);
4202 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004203
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004204#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004205 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004206 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004207 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004208 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004209 exit_lmode(vcpu);
4210 }
4211#endif
4212
Avi Kivity089d0342009-03-23 18:26:32 +02004213 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004214 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4215
Avi Kivity6aa8b732006-12-10 02:21:36 -08004216 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004217 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004218 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004219
4220 /* depends on vcpu->arch.cr0 to be set to a new value */
4221 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004222}
4223
Peter Feiner995f00a2017-06-30 17:26:32 -07004224static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004225{
4226 u64 eptp;
4227
4228 /* TODO write the value reading from MSR */
4229 eptp = VMX_EPT_DEFAULT_MT |
4230 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Peter Feiner995f00a2017-06-30 17:26:32 -07004231 if (enable_ept_ad_bits &&
4232 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
Xudong Haob38f9932012-05-28 19:33:36 +08004233 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004234 eptp |= (root_hpa & PAGE_MASK);
4235
4236 return eptp;
4237}
4238
Avi Kivity6aa8b732006-12-10 02:21:36 -08004239static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4240{
Sheng Yang14394422008-04-28 12:24:45 +08004241 unsigned long guest_cr3;
4242 u64 eptp;
4243
4244 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004245 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004246 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004247 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004248 if (is_paging(vcpu) || is_guest_mode(vcpu))
4249 guest_cr3 = kvm_read_cr3(vcpu);
4250 else
4251 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004252 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004253 }
4254
Sheng Yang2384d2b2008-01-17 15:14:33 +08004255 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004256 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004257}
4258
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004259static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004260{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004261 /*
4262 * Pass through host's Machine Check Enable value to hw_cr4, which
4263 * is in force while we are in guest mode. Do not let guests control
4264 * this bit, even if host CR4.MCE == 0.
4265 */
4266 unsigned long hw_cr4 =
4267 (cr4_read_shadow() & X86_CR4_MCE) |
4268 (cr4 & ~X86_CR4_MCE) |
4269 (to_vmx(vcpu)->rmode.vm86_active ?
4270 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004271
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004272 if (cr4 & X86_CR4_VMXE) {
4273 /*
4274 * To use VMXON (and later other VMX instructions), a guest
4275 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4276 * So basically the check on whether to allow nested VMX
4277 * is here.
4278 */
4279 if (!nested_vmx_allowed(vcpu))
4280 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004281 }
David Matlack38991522016-11-29 18:14:08 -08004282
4283 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004284 return 1;
4285
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004286 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004287 if (enable_ept) {
4288 if (!is_paging(vcpu)) {
4289 hw_cr4 &= ~X86_CR4_PAE;
4290 hw_cr4 |= X86_CR4_PSE;
4291 } else if (!(cr4 & X86_CR4_PAE)) {
4292 hw_cr4 &= ~X86_CR4_PAE;
4293 }
4294 }
Sheng Yang14394422008-04-28 12:24:45 +08004295
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004296 if (!enable_unrestricted_guest && !is_paging(vcpu))
4297 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004298 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4299 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4300 * to be manually disabled when guest switches to non-paging
4301 * mode.
4302 *
4303 * If !enable_unrestricted_guest, the CPU is always running
4304 * with CR0.PG=1 and CR4 needs to be modified.
4305 * If enable_unrestricted_guest, the CPU automatically
4306 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004307 */
Huaitong Handdba2622016-03-22 16:51:15 +08004308 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004309
Sheng Yang14394422008-04-28 12:24:45 +08004310 vmcs_writel(CR4_READ_SHADOW, cr4);
4311 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004312 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004313}
4314
Avi Kivity6aa8b732006-12-10 02:21:36 -08004315static void vmx_get_segment(struct kvm_vcpu *vcpu,
4316 struct kvm_segment *var, int seg)
4317{
Avi Kivitya9179492011-01-03 14:28:52 +02004318 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004319 u32 ar;
4320
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004321 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004322 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004323 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004324 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004325 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004326 var->base = vmx_read_guest_seg_base(vmx, seg);
4327 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4328 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004329 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004330 var->base = vmx_read_guest_seg_base(vmx, seg);
4331 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4332 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4333 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004334 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004335 var->type = ar & 15;
4336 var->s = (ar >> 4) & 1;
4337 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004338 /*
4339 * Some userspaces do not preserve unusable property. Since usable
4340 * segment has to be present according to VMX spec we can use present
4341 * property to amend userspace bug by making unusable segment always
4342 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4343 * segment as unusable.
4344 */
4345 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004346 var->avl = (ar >> 12) & 1;
4347 var->l = (ar >> 13) & 1;
4348 var->db = (ar >> 14) & 1;
4349 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004350}
4351
Avi Kivitya9179492011-01-03 14:28:52 +02004352static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4353{
Avi Kivitya9179492011-01-03 14:28:52 +02004354 struct kvm_segment s;
4355
4356 if (to_vmx(vcpu)->rmode.vm86_active) {
4357 vmx_get_segment(vcpu, &s, seg);
4358 return s.base;
4359 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004360 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004361}
4362
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004363static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004364{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004365 struct vcpu_vmx *vmx = to_vmx(vcpu);
4366
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004367 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004368 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004369 else {
4370 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004371 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004372 }
Avi Kivity69c73022011-03-07 15:26:44 +02004373}
4374
Avi Kivity653e3102007-05-07 10:55:37 +03004375static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004377 u32 ar;
4378
Avi Kivityf0495f92012-06-07 17:06:10 +03004379 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004380 ar = 1 << 16;
4381 else {
4382 ar = var->type & 15;
4383 ar |= (var->s & 1) << 4;
4384 ar |= (var->dpl & 3) << 5;
4385 ar |= (var->present & 1) << 7;
4386 ar |= (var->avl & 1) << 12;
4387 ar |= (var->l & 1) << 13;
4388 ar |= (var->db & 1) << 14;
4389 ar |= (var->g & 1) << 15;
4390 }
Avi Kivity653e3102007-05-07 10:55:37 +03004391
4392 return ar;
4393}
4394
4395static void vmx_set_segment(struct kvm_vcpu *vcpu,
4396 struct kvm_segment *var, int seg)
4397{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004398 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004399 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004400
Avi Kivity2fb92db2011-04-27 19:42:18 +03004401 vmx_segment_cache_clear(vmx);
4402
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004403 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4404 vmx->rmode.segs[seg] = *var;
4405 if (seg == VCPU_SREG_TR)
4406 vmcs_write16(sf->selector, var->selector);
4407 else if (var->s)
4408 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004409 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004410 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004411
Avi Kivity653e3102007-05-07 10:55:37 +03004412 vmcs_writel(sf->base, var->base);
4413 vmcs_write32(sf->limit, var->limit);
4414 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004415
4416 /*
4417 * Fix the "Accessed" bit in AR field of segment registers for older
4418 * qemu binaries.
4419 * IA32 arch specifies that at the time of processor reset the
4420 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004421 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004422 * state vmexit when "unrestricted guest" mode is turned on.
4423 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4424 * tree. Newer qemu binaries with that qemu fix would not need this
4425 * kvm hack.
4426 */
4427 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004428 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004429
Gleb Natapovf924d662012-12-12 19:10:55 +02004430 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004431
4432out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004433 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004434}
4435
Avi Kivity6aa8b732006-12-10 02:21:36 -08004436static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4437{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004438 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004439
4440 *db = (ar >> 14) & 1;
4441 *l = (ar >> 13) & 1;
4442}
4443
Gleb Natapov89a27f42010-02-16 10:51:48 +02004444static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004445{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004446 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4447 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004448}
4449
Gleb Natapov89a27f42010-02-16 10:51:48 +02004450static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004451{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004452 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4453 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004454}
4455
Gleb Natapov89a27f42010-02-16 10:51:48 +02004456static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004458 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4459 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004460}
4461
Gleb Natapov89a27f42010-02-16 10:51:48 +02004462static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004463{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004464 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4465 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004466}
4467
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004468static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4469{
4470 struct kvm_segment var;
4471 u32 ar;
4472
4473 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004474 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004475 if (seg == VCPU_SREG_CS)
4476 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004477 ar = vmx_segment_access_rights(&var);
4478
4479 if (var.base != (var.selector << 4))
4480 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004481 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004482 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004483 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004484 return false;
4485
4486 return true;
4487}
4488
4489static bool code_segment_valid(struct kvm_vcpu *vcpu)
4490{
4491 struct kvm_segment cs;
4492 unsigned int cs_rpl;
4493
4494 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004495 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004496
Avi Kivity1872a3f2009-01-04 23:26:52 +02004497 if (cs.unusable)
4498 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004499 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004500 return false;
4501 if (!cs.s)
4502 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004503 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004504 if (cs.dpl > cs_rpl)
4505 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004506 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004507 if (cs.dpl != cs_rpl)
4508 return false;
4509 }
4510 if (!cs.present)
4511 return false;
4512
4513 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4514 return true;
4515}
4516
4517static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4518{
4519 struct kvm_segment ss;
4520 unsigned int ss_rpl;
4521
4522 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004523 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004524
Avi Kivity1872a3f2009-01-04 23:26:52 +02004525 if (ss.unusable)
4526 return true;
4527 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004528 return false;
4529 if (!ss.s)
4530 return false;
4531 if (ss.dpl != ss_rpl) /* DPL != RPL */
4532 return false;
4533 if (!ss.present)
4534 return false;
4535
4536 return true;
4537}
4538
4539static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4540{
4541 struct kvm_segment var;
4542 unsigned int rpl;
4543
4544 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004545 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004546
Avi Kivity1872a3f2009-01-04 23:26:52 +02004547 if (var.unusable)
4548 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004549 if (!var.s)
4550 return false;
4551 if (!var.present)
4552 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004553 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004554 if (var.dpl < rpl) /* DPL < RPL */
4555 return false;
4556 }
4557
4558 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4559 * rights flags
4560 */
4561 return true;
4562}
4563
4564static bool tr_valid(struct kvm_vcpu *vcpu)
4565{
4566 struct kvm_segment tr;
4567
4568 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4569
Avi Kivity1872a3f2009-01-04 23:26:52 +02004570 if (tr.unusable)
4571 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004572 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004573 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004574 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004575 return false;
4576 if (!tr.present)
4577 return false;
4578
4579 return true;
4580}
4581
4582static bool ldtr_valid(struct kvm_vcpu *vcpu)
4583{
4584 struct kvm_segment ldtr;
4585
4586 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4587
Avi Kivity1872a3f2009-01-04 23:26:52 +02004588 if (ldtr.unusable)
4589 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004590 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004591 return false;
4592 if (ldtr.type != 2)
4593 return false;
4594 if (!ldtr.present)
4595 return false;
4596
4597 return true;
4598}
4599
4600static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4601{
4602 struct kvm_segment cs, ss;
4603
4604 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4605 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4606
Nadav Amitb32a9912015-03-29 16:33:04 +03004607 return ((cs.selector & SEGMENT_RPL_MASK) ==
4608 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004609}
4610
4611/*
4612 * Check if guest state is valid. Returns true if valid, false if
4613 * not.
4614 * We assume that registers are always usable
4615 */
4616static bool guest_state_valid(struct kvm_vcpu *vcpu)
4617{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004618 if (enable_unrestricted_guest)
4619 return true;
4620
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004621 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004622 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004623 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4624 return false;
4625 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4626 return false;
4627 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4628 return false;
4629 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4630 return false;
4631 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4632 return false;
4633 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4634 return false;
4635 } else {
4636 /* protected mode guest state checks */
4637 if (!cs_ss_rpl_check(vcpu))
4638 return false;
4639 if (!code_segment_valid(vcpu))
4640 return false;
4641 if (!stack_segment_valid(vcpu))
4642 return false;
4643 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4644 return false;
4645 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4646 return false;
4647 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4648 return false;
4649 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4650 return false;
4651 if (!tr_valid(vcpu))
4652 return false;
4653 if (!ldtr_valid(vcpu))
4654 return false;
4655 }
4656 /* TODO:
4657 * - Add checks on RIP
4658 * - Add checks on RFLAGS
4659 */
4660
4661 return true;
4662}
4663
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004664static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4665{
4666 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4667}
4668
Mike Dayd77c26f2007-10-08 09:02:08 -04004669static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004670{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004671 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004672 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004673 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004674
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004675 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004676 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004677 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4678 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004679 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004680 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004681 r = kvm_write_guest_page(kvm, fn++, &data,
4682 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004683 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004684 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004685 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4686 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004687 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004688 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4689 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004690 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004691 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004692 r = kvm_write_guest_page(kvm, fn, &data,
4693 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4694 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004695out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004696 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004697 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004698}
4699
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004700static int init_rmode_identity_map(struct kvm *kvm)
4701{
Tang Chenf51770e2014-09-16 18:41:59 +08004702 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004703 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004704 u32 tmp;
4705
Avi Kivity089d0342009-03-23 18:26:32 +02004706 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004707 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004708
4709 /* Protect kvm->arch.ept_identity_pagetable_done. */
4710 mutex_lock(&kvm->slots_lock);
4711
Tang Chenf51770e2014-09-16 18:41:59 +08004712 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004713 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004714
Sheng Yangb927a3c2009-07-21 10:42:48 +08004715 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004716
4717 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004718 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004719 goto out2;
4720
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004721 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004722 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4723 if (r < 0)
4724 goto out;
4725 /* Set up identity-mapping pagetable for EPT in real mode */
4726 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4727 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4728 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4729 r = kvm_write_guest_page(kvm, identity_map_pfn,
4730 &tmp, i * sizeof(tmp), sizeof(tmp));
4731 if (r < 0)
4732 goto out;
4733 }
4734 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004735
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004736out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004737 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004738
4739out2:
4740 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004741 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004742}
4743
Avi Kivity6aa8b732006-12-10 02:21:36 -08004744static void seg_setup(int seg)
4745{
Mathias Krause772e0312012-08-30 01:30:19 +02004746 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004747 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004748
4749 vmcs_write16(sf->selector, 0);
4750 vmcs_writel(sf->base, 0);
4751 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004752 ar = 0x93;
4753 if (seg == VCPU_SREG_CS)
4754 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004755
4756 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004757}
4758
Sheng Yangf78e0e22007-10-29 09:40:42 +08004759static int alloc_apic_access_page(struct kvm *kvm)
4760{
Xiao Guangrong44841412012-09-07 14:14:20 +08004761 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004762 int r = 0;
4763
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004764 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004765 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004766 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004767 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4768 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004769 if (r)
4770 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004771
Tang Chen73a6d942014-09-11 13:38:00 +08004772 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004773 if (is_error_page(page)) {
4774 r = -EFAULT;
4775 goto out;
4776 }
4777
Tang Chenc24ae0d2014-09-24 15:57:58 +08004778 /*
4779 * Do not pin the page in memory, so that memory hot-unplug
4780 * is able to migrate it.
4781 */
4782 put_page(page);
4783 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004784out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004785 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004786 return r;
4787}
4788
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004789static int alloc_identity_pagetable(struct kvm *kvm)
4790{
Tang Chena255d472014-09-16 18:41:58 +08004791 /* Called with kvm->slots_lock held. */
4792
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004793 int r = 0;
4794
Tang Chena255d472014-09-16 18:41:58 +08004795 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4796
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004797 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4798 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004799
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004800 return r;
4801}
4802
Wanpeng Li991e7a02015-09-16 17:30:05 +08004803static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004804{
4805 int vpid;
4806
Avi Kivity919818a2009-03-23 18:01:29 +02004807 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004808 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004809 spin_lock(&vmx_vpid_lock);
4810 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004811 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004812 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004813 else
4814 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004815 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004816 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004817}
4818
Wanpeng Li991e7a02015-09-16 17:30:05 +08004819static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004820{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004821 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004822 return;
4823 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004824 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004825 spin_unlock(&vmx_vpid_lock);
4826}
4827
Yang Zhang8d146952013-01-25 10:18:50 +08004828#define MSR_TYPE_R 1
4829#define MSR_TYPE_W 2
4830static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4831 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004832{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004833 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004834
4835 if (!cpu_has_vmx_msr_bitmap())
4836 return;
4837
4838 /*
4839 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4840 * have the write-low and read-high bitmap offsets the wrong way round.
4841 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4842 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004843 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004844 if (type & MSR_TYPE_R)
4845 /* read-low */
4846 __clear_bit(msr, msr_bitmap + 0x000 / f);
4847
4848 if (type & MSR_TYPE_W)
4849 /* write-low */
4850 __clear_bit(msr, msr_bitmap + 0x800 / f);
4851
Sheng Yang25c5f222008-03-28 13:18:56 +08004852 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4853 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004854 if (type & MSR_TYPE_R)
4855 /* read-high */
4856 __clear_bit(msr, msr_bitmap + 0x400 / f);
4857
4858 if (type & MSR_TYPE_W)
4859 /* write-high */
4860 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4861
4862 }
4863}
4864
Wincy Vanf2b93282015-02-03 23:56:03 +08004865/*
4866 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4867 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4868 */
4869static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4870 unsigned long *msr_bitmap_nested,
4871 u32 msr, int type)
4872{
4873 int f = sizeof(unsigned long);
4874
4875 if (!cpu_has_vmx_msr_bitmap()) {
4876 WARN_ON(1);
4877 return;
4878 }
4879
4880 /*
4881 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4882 * have the write-low and read-high bitmap offsets the wrong way round.
4883 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4884 */
4885 if (msr <= 0x1fff) {
4886 if (type & MSR_TYPE_R &&
4887 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4888 /* read-low */
4889 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4890
4891 if (type & MSR_TYPE_W &&
4892 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4893 /* write-low */
4894 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4895
4896 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4897 msr &= 0x1fff;
4898 if (type & MSR_TYPE_R &&
4899 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4900 /* read-high */
4901 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4902
4903 if (type & MSR_TYPE_W &&
4904 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4905 /* write-high */
4906 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4907
4908 }
4909}
4910
Avi Kivity58972972009-02-24 22:26:47 +02004911static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4912{
4913 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004914 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4915 msr, MSR_TYPE_R | MSR_TYPE_W);
4916 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4917 msr, MSR_TYPE_R | MSR_TYPE_W);
4918}
4919
Radim Krčmář2e69f862016-09-29 22:41:32 +02004920static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004921{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004922 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004923 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004924 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004925 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004926 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004927 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004928 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004929 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004930 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004931 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004932 }
Avi Kivity58972972009-02-24 22:26:47 +02004933}
4934
Andrey Smetanind62caab2015-11-10 15:36:33 +03004935static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004936{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004937 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004938}
4939
David Hildenbrand6342c502017-01-25 11:58:58 +01004940static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08004941{
4942 struct vcpu_vmx *vmx = to_vmx(vcpu);
4943 int max_irr;
4944 void *vapic_page;
4945 u16 status;
4946
4947 if (vmx->nested.pi_desc &&
4948 vmx->nested.pi_pending) {
4949 vmx->nested.pi_pending = false;
4950 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
David Hildenbrand6342c502017-01-25 11:58:58 +01004951 return;
Wincy Van705699a2015-02-03 23:58:17 +08004952
4953 max_irr = find_last_bit(
4954 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4955
4956 if (max_irr == 256)
David Hildenbrand6342c502017-01-25 11:58:58 +01004957 return;
Wincy Van705699a2015-02-03 23:58:17 +08004958
4959 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08004960 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4961 kunmap(vmx->nested.virtual_apic_page);
4962
4963 status = vmcs_read16(GUEST_INTR_STATUS);
4964 if ((u8)max_irr > ((u8)status & 0xff)) {
4965 status &= ~0xff;
4966 status |= (u8)max_irr;
4967 vmcs_write16(GUEST_INTR_STATUS, status);
4968 }
4969 }
Wincy Van705699a2015-02-03 23:58:17 +08004970}
4971
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004972static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4973{
4974#ifdef CONFIG_SMP
4975 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004976 struct vcpu_vmx *vmx = to_vmx(vcpu);
4977
4978 /*
4979 * Currently, we don't support urgent interrupt,
4980 * all interrupts are recognized as non-urgent
4981 * interrupt, so we cannot post interrupts when
4982 * 'SN' is set.
4983 *
4984 * If the vcpu is in guest mode, it means it is
4985 * running instead of being scheduled out and
4986 * waiting in the run queue, and that's the only
4987 * case when 'SN' is set currently, warning if
4988 * 'SN' is set.
4989 */
4990 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4991
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004992 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4993 POSTED_INTR_VECTOR);
4994 return true;
4995 }
4996#endif
4997 return false;
4998}
4999
Wincy Van705699a2015-02-03 23:58:17 +08005000static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5001 int vector)
5002{
5003 struct vcpu_vmx *vmx = to_vmx(vcpu);
5004
5005 if (is_guest_mode(vcpu) &&
5006 vector == vmx->nested.posted_intr_nv) {
5007 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005008 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005009 /*
5010 * If a posted intr is not recognized by hardware,
5011 * we will accomplish it in the next vmentry.
5012 */
5013 vmx->nested.pi_pending = true;
5014 kvm_make_request(KVM_REQ_EVENT, vcpu);
5015 return 0;
5016 }
5017 return -1;
5018}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005019/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005020 * Send interrupt to vcpu via posted interrupt way.
5021 * 1. If target vcpu is running(non-root mode), send posted interrupt
5022 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5023 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5024 * interrupt from PIR in next vmentry.
5025 */
5026static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5027{
5028 struct vcpu_vmx *vmx = to_vmx(vcpu);
5029 int r;
5030
Wincy Van705699a2015-02-03 23:58:17 +08005031 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5032 if (!r)
5033 return;
5034
Yang Zhanga20ed542013-04-11 19:25:15 +08005035 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5036 return;
5037
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005038 /* If a previous notification has sent the IPI, nothing to do. */
5039 if (pi_test_and_set_on(&vmx->pi_desc))
5040 return;
5041
5042 if (!kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08005043 kvm_vcpu_kick(vcpu);
5044}
5045
Avi Kivity6aa8b732006-12-10 02:21:36 -08005046/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005047 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5048 * will not change in the lifetime of the guest.
5049 * Note that host-state that does change is set elsewhere. E.g., host-state
5050 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5051 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005052static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005053{
5054 u32 low32, high32;
5055 unsigned long tmpl;
5056 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005057 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005058
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005059 cr0 = read_cr0();
5060 WARN_ON(cr0 & X86_CR0_TS);
5061 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005062
5063 /*
5064 * Save the most likely value for this task's CR3 in the VMCS.
5065 * We can't use __get_current_cr3_fast() because we're not atomic.
5066 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005067 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005068 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5069 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005070
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005071 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005072 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005073 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5074 vmx->host_state.vmcs_host_cr4 = cr4;
5075
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005076 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005077#ifdef CONFIG_X86_64
5078 /*
5079 * Load null selectors, so we can avoid reloading them in
5080 * __vmx_load_host_state(), in case userspace uses the null selectors
5081 * too (the expected case).
5082 */
5083 vmcs_write16(HOST_DS_SELECTOR, 0);
5084 vmcs_write16(HOST_ES_SELECTOR, 0);
5085#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005086 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5087 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005088#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005089 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5090 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5091
5092 native_store_idt(&dt);
5093 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005094 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005095
Avi Kivity83287ea422012-09-16 15:10:57 +03005096 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005097
5098 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5099 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5100 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5101 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5102
5103 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5104 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5105 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5106 }
5107}
5108
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005109static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5110{
5111 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5112 if (enable_ept)
5113 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005114 if (is_guest_mode(&vmx->vcpu))
5115 vmx->vcpu.arch.cr4_guest_owned_bits &=
5116 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005117 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5118}
5119
Yang Zhang01e439b2013-04-11 19:25:12 +08005120static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5121{
5122 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5123
Andrey Smetanind62caab2015-11-10 15:36:33 +03005124 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005125 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005126 /* Enable the preemption timer dynamically */
5127 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005128 return pin_based_exec_ctrl;
5129}
5130
Andrey Smetanind62caab2015-11-10 15:36:33 +03005131static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5132{
5133 struct vcpu_vmx *vmx = to_vmx(vcpu);
5134
5135 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005136 if (cpu_has_secondary_exec_ctrls()) {
5137 if (kvm_vcpu_apicv_active(vcpu))
5138 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5139 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5140 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5141 else
5142 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5143 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5144 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5145 }
5146
5147 if (cpu_has_vmx_msr_bitmap())
5148 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005149}
5150
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005151static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5152{
5153 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005154
5155 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5156 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5157
Paolo Bonzini35754c92015-07-29 12:05:37 +02005158 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005159 exec_control &= ~CPU_BASED_TPR_SHADOW;
5160#ifdef CONFIG_X86_64
5161 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5162 CPU_BASED_CR8_LOAD_EXITING;
5163#endif
5164 }
5165 if (!enable_ept)
5166 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5167 CPU_BASED_CR3_LOAD_EXITING |
5168 CPU_BASED_INVLPG_EXITING;
5169 return exec_control;
5170}
5171
5172static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5173{
5174 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005175 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005176 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5177 if (vmx->vpid == 0)
5178 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5179 if (!enable_ept) {
5180 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5181 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005182 /* Enable INVPCID for non-ept guests may cause performance regression. */
5183 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005184 }
5185 if (!enable_unrestricted_guest)
5186 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5187 if (!ple_gap)
5188 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005189 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005190 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5191 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005192 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005193 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5194 (handle_vmptrld).
5195 We can NOT enable shadow_vmcs here because we don't have yet
5196 a current VMCS12
5197 */
5198 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005199
5200 if (!enable_pml)
5201 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005202
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005203 return exec_control;
5204}
5205
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005206static void ept_set_mmio_spte_mask(void)
5207{
5208 /*
5209 * EPT Misconfigurations can be generated if the value of bits 2:0
5210 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005211 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005212 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5213 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005214}
5215
Wanpeng Lif53cd632014-12-02 19:14:58 +08005216#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005217/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005218 * Sets up the vmcs for emulated real mode.
5219 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005220static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005221{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005222#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005223 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005224#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005225 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005226
Avi Kivity6aa8b732006-12-10 02:21:36 -08005227 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005228 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5229 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005230
Abel Gordon4607c2d2013-04-18 14:35:55 +03005231 if (enable_shadow_vmcs) {
5232 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5233 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5234 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005235 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005236 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005237
Avi Kivity6aa8b732006-12-10 02:21:36 -08005238 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5239
Avi Kivity6aa8b732006-12-10 02:21:36 -08005240 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005241 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005242 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005243
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005244 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005245
Dan Williamsdfa169b2016-06-02 11:17:24 -07005246 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005247 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5248 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005249 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005250
Andrey Smetanind62caab2015-11-10 15:36:33 +03005251 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005252 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5253 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5254 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5255 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5256
5257 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005258
Li RongQing0bcf2612015-12-03 13:29:34 +08005259 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005260 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005261 }
5262
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005263 if (ple_gap) {
5264 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005265 vmx->ple_window = ple_window;
5266 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005267 }
5268
Xiao Guangrongc3707952011-07-12 03:28:04 +08005269 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5270 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005271 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5272
Avi Kivity9581d442010-10-19 16:46:55 +02005273 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5274 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005275 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005276#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005277 rdmsrl(MSR_FS_BASE, a);
5278 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5279 rdmsrl(MSR_GS_BASE, a);
5280 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5281#else
5282 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5283 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5284#endif
5285
Eddie Dong2cc51562007-05-21 07:28:09 +03005286 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5287 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005288 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005289 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005290 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005291
Radim Krčmář74545702015-04-27 15:11:25 +02005292 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5293 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005294
Paolo Bonzini03916db2014-07-24 14:21:57 +02005295 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005296 u32 index = vmx_msr_index[i];
5297 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005298 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005299
5300 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5301 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005302 if (wrmsr_safe(index, data_low, data_high) < 0)
5303 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005304 vmx->guest_msrs[j].index = i;
5305 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005306 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005307 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005308 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005309
Gleb Natapov2961e8762013-11-25 15:37:13 +02005310
5311 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005312
5313 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005314 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005315
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005316 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5317 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5318
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005319 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005320
Wanpeng Lif53cd632014-12-02 19:14:58 +08005321 if (vmx_xsaves_supported())
5322 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5323
Peter Feiner4e595162016-07-07 14:49:58 -07005324 if (enable_pml) {
5325 ASSERT(vmx->pml_pg);
5326 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5327 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5328 }
5329
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005330 return 0;
5331}
5332
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005333static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005334{
5335 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005336 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005337 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005338
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005339 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005340
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005341 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005342 kvm_set_cr8(vcpu, 0);
5343
5344 if (!init_event) {
5345 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5346 MSR_IA32_APICBASE_ENABLE;
5347 if (kvm_vcpu_is_reset_bsp(vcpu))
5348 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5349 apic_base_msr.host_initiated = true;
5350 kvm_set_apic_base(vcpu, &apic_base_msr);
5351 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005352
Avi Kivity2fb92db2011-04-27 19:42:18 +03005353 vmx_segment_cache_clear(vmx);
5354
Avi Kivity5706be02008-08-20 15:07:31 +03005355 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005356 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005357 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005358
5359 seg_setup(VCPU_SREG_DS);
5360 seg_setup(VCPU_SREG_ES);
5361 seg_setup(VCPU_SREG_FS);
5362 seg_setup(VCPU_SREG_GS);
5363 seg_setup(VCPU_SREG_SS);
5364
5365 vmcs_write16(GUEST_TR_SELECTOR, 0);
5366 vmcs_writel(GUEST_TR_BASE, 0);
5367 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5368 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5369
5370 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5371 vmcs_writel(GUEST_LDTR_BASE, 0);
5372 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5373 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5374
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005375 if (!init_event) {
5376 vmcs_write32(GUEST_SYSENTER_CS, 0);
5377 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5378 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5379 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5380 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005381
5382 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005383 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005384
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005385 vmcs_writel(GUEST_GDTR_BASE, 0);
5386 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5387
5388 vmcs_writel(GUEST_IDTR_BASE, 0);
5389 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5390
Anthony Liguori443381a2010-12-06 10:53:38 -06005391 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005392 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005393 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005394
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005395 setup_msrs(vmx);
5396
Avi Kivity6aa8b732006-12-10 02:21:36 -08005397 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5398
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005399 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005400 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005401 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005402 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005403 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005404 vmcs_write32(TPR_THRESHOLD, 0);
5405 }
5406
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005407 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005408
Andrey Smetanind62caab2015-11-10 15:36:33 +03005409 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005410 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5411
Sheng Yang2384d2b2008-01-17 15:14:33 +08005412 if (vmx->vpid != 0)
5413 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5414
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005415 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005416 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005417 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005418 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005419 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005420
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005421 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005422
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005423 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005424}
5425
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005426/*
5427 * In nested virtualization, check if L1 asked to exit on external interrupts.
5428 * For most existing hypervisors, this will always return true.
5429 */
5430static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5431{
5432 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5433 PIN_BASED_EXT_INTR_MASK;
5434}
5435
Bandan Das77b0f5d2014-04-19 18:17:45 -04005436/*
5437 * In nested virtualization, check if L1 has set
5438 * VM_EXIT_ACK_INTR_ON_EXIT
5439 */
5440static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5441{
5442 return get_vmcs12(vcpu)->vm_exit_controls &
5443 VM_EXIT_ACK_INTR_ON_EXIT;
5444}
5445
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005446static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5447{
5448 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5449 PIN_BASED_NMI_EXITING;
5450}
5451
Jan Kiszkac9a79532014-03-07 20:03:15 +01005452static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005453{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005454 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5455 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005456}
5457
Jan Kiszkac9a79532014-03-07 20:03:15 +01005458static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005459{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005460 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005461 enable_irq_window(vcpu);
5462 return;
5463 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005464
Paolo Bonzini47c01522016-12-19 11:44:07 +01005465 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5466 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005467}
5468
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005469static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005470{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005471 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005472 uint32_t intr;
5473 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005474
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005475 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005476
Avi Kivityfa89a812008-09-01 15:57:51 +03005477 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005478 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005479 int inc_eip = 0;
5480 if (vcpu->arch.interrupt.soft)
5481 inc_eip = vcpu->arch.event_exit_inst_len;
5482 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005483 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005484 return;
5485 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005486 intr = irq | INTR_INFO_VALID_MASK;
5487 if (vcpu->arch.interrupt.soft) {
5488 intr |= INTR_TYPE_SOFT_INTR;
5489 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5490 vmx->vcpu.arch.event_exit_inst_len);
5491 } else
5492 intr |= INTR_TYPE_EXT_INTR;
5493 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005494}
5495
Sheng Yangf08864b2008-05-15 18:23:25 +08005496static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5497{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005498 struct vcpu_vmx *vmx = to_vmx(vcpu);
5499
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005500 if (!is_guest_mode(vcpu)) {
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005501 ++vcpu->stat.nmi_injections;
5502 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005503 }
5504
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005505 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005506 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005507 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005508 return;
5509 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005510
Sheng Yangf08864b2008-05-15 18:23:25 +08005511 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5512 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005513}
5514
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005515static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5516{
Avi Kivity9d58b932011-03-07 16:52:07 +02005517 if (to_vmx(vcpu)->nmi_known_unmasked)
5518 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005519 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005520}
5521
5522static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5523{
5524 struct vcpu_vmx *vmx = to_vmx(vcpu);
5525
Paolo Bonzini2c828782017-03-27 14:37:28 +02005526 vmx->nmi_known_unmasked = !masked;
5527 if (masked)
5528 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5529 GUEST_INTR_STATE_NMI);
5530 else
5531 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5532 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005533}
5534
Jan Kiszka2505dc92013-04-14 12:12:47 +02005535static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5536{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005537 if (to_vmx(vcpu)->nested.nested_run_pending)
5538 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005539
Jan Kiszka2505dc92013-04-14 12:12:47 +02005540 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5541 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5542 | GUEST_INTR_STATE_NMI));
5543}
5544
Gleb Natapov78646122009-03-23 12:12:11 +02005545static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5546{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005547 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5548 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005549 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5550 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005551}
5552
Izik Eiduscbc94022007-10-25 00:29:55 +02005553static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5554{
5555 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005556
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005557 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5558 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005559 if (ret)
5560 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005561 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005562 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005563}
5564
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005565static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005566{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005567 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005568 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005569 /*
5570 * Update instruction length as we may reinject the exception
5571 * from user space while in guest debugging mode.
5572 */
5573 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5574 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005575 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005576 return false;
5577 /* fall through */
5578 case DB_VECTOR:
5579 if (vcpu->guest_debug &
5580 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5581 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005582 /* fall through */
5583 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005584 case OF_VECTOR:
5585 case BR_VECTOR:
5586 case UD_VECTOR:
5587 case DF_VECTOR:
5588 case SS_VECTOR:
5589 case GP_VECTOR:
5590 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005591 return true;
5592 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005593 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005594 return false;
5595}
5596
5597static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5598 int vec, u32 err_code)
5599{
5600 /*
5601 * Instruction with address size override prefix opcode 0x67
5602 * Cause the #SS fault with 0 error code in VM86 mode.
5603 */
5604 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5605 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5606 if (vcpu->arch.halt_request) {
5607 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005608 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005609 }
5610 return 1;
5611 }
5612 return 0;
5613 }
5614
5615 /*
5616 * Forward all other exceptions that are valid in real mode.
5617 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5618 * the required debugging infrastructure rework.
5619 */
5620 kvm_queue_exception(vcpu, vec);
5621 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005622}
5623
Andi Kleena0861c02009-06-08 17:37:09 +08005624/*
5625 * Trigger machine check on the host. We assume all the MSRs are already set up
5626 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5627 * We pass a fake environment to the machine check handler because we want
5628 * the guest to be always treated like user space, no matter what context
5629 * it used internally.
5630 */
5631static void kvm_machine_check(void)
5632{
5633#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5634 struct pt_regs regs = {
5635 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5636 .flags = X86_EFLAGS_IF,
5637 };
5638
5639 do_machine_check(&regs, 0);
5640#endif
5641}
5642
Avi Kivity851ba692009-08-24 11:10:17 +03005643static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005644{
5645 /* already handled by vcpu_run */
5646 return 1;
5647}
5648
Avi Kivity851ba692009-08-24 11:10:17 +03005649static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005650{
Avi Kivity1155f762007-11-22 11:30:47 +02005651 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005652 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005653 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005654 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005655 u32 vect_info;
5656 enum emulation_result er;
5657
Avi Kivity1155f762007-11-22 11:30:47 +02005658 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005659 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005660
Andi Kleena0861c02009-06-08 17:37:09 +08005661 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005662 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005663
Jim Mattsonef85b672016-12-12 11:01:37 -08005664 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005665 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005666
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005667 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005668 if (is_guest_mode(vcpu)) {
5669 kvm_queue_exception(vcpu, UD_VECTOR);
5670 return 1;
5671 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005672 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005673 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005674 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005675 return 1;
5676 }
5677
Avi Kivity6aa8b732006-12-10 02:21:36 -08005678 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005679 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005680 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005681
5682 /*
5683 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5684 * MMIO, it is better to report an internal error.
5685 * See the comments in vmx_handle_exit.
5686 */
5687 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5688 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5689 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5690 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005691 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005692 vcpu->run->internal.data[0] = vect_info;
5693 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005694 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005695 return 0;
5696 }
5697
Avi Kivity6aa8b732006-12-10 02:21:36 -08005698 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005699 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005700 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005701 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005702 trace_kvm_page_fault(cr2, error_code);
5703
Gleb Natapov3298b752009-05-11 13:35:46 +03005704 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005705 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005706 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005707 }
5708
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005709 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005710
5711 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5712 return handle_rmode_exception(vcpu, ex_no, error_code);
5713
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005714 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005715 case AC_VECTOR:
5716 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5717 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005718 case DB_VECTOR:
5719 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5720 if (!(vcpu->guest_debug &
5721 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005722 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005723 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005724 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5725 skip_emulated_instruction(vcpu);
5726
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005727 kvm_queue_exception(vcpu, DB_VECTOR);
5728 return 1;
5729 }
5730 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5731 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5732 /* fall through */
5733 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005734 /*
5735 * Update instruction length as we may reinject #BP from
5736 * user space while in guest debugging mode. Reading it for
5737 * #DB as well causes no harm, it is not used in that case.
5738 */
5739 vmx->vcpu.arch.event_exit_inst_len =
5740 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005741 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005742 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005743 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5744 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005745 break;
5746 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005747 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5748 kvm_run->ex.exception = ex_no;
5749 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005750 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005751 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005752 return 0;
5753}
5754
Avi Kivity851ba692009-08-24 11:10:17 +03005755static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005756{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005757 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005758 return 1;
5759}
5760
Avi Kivity851ba692009-08-24 11:10:17 +03005761static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005762{
Avi Kivity851ba692009-08-24 11:10:17 +03005763 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005764 return 0;
5765}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005766
Avi Kivity851ba692009-08-24 11:10:17 +03005767static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005768{
He, Qingbfdaab02007-09-12 14:18:28 +08005769 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005770 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005771 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005772
He, Qingbfdaab02007-09-12 14:18:28 +08005773 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005774 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005775 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005776
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005777 ++vcpu->stat.io_exits;
5778
5779 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005780 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005781
5782 port = exit_qualification >> 16;
5783 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005784
Kyle Huey6affcbe2016-11-29 12:40:40 -08005785 ret = kvm_skip_emulated_instruction(vcpu);
5786
5787 /*
5788 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5789 * KVM_EXIT_DEBUG here.
5790 */
5791 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005792}
5793
Ingo Molnar102d8322007-02-19 14:37:47 +02005794static void
5795vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5796{
5797 /*
5798 * Patch in the VMCALL instruction:
5799 */
5800 hypercall[0] = 0x0f;
5801 hypercall[1] = 0x01;
5802 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005803}
5804
Guo Chao0fa06072012-06-28 15:16:19 +08005805/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005806static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5807{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005808 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005809 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5810 unsigned long orig_val = val;
5811
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005812 /*
5813 * We get here when L2 changed cr0 in a way that did not change
5814 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005815 * but did change L0 shadowed bits. So we first calculate the
5816 * effective cr0 value that L1 would like to write into the
5817 * hardware. It consists of the L2-owned bits from the new
5818 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005819 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005820 val = (val & ~vmcs12->cr0_guest_host_mask) |
5821 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5822
David Matlack38991522016-11-29 18:14:08 -08005823 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005824 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005825
5826 if (kvm_set_cr0(vcpu, val))
5827 return 1;
5828 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005829 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005830 } else {
5831 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005832 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005833 return 1;
David Matlack38991522016-11-29 18:14:08 -08005834
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005835 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005836 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005837}
5838
5839static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5840{
5841 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005842 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5843 unsigned long orig_val = val;
5844
5845 /* analogously to handle_set_cr0 */
5846 val = (val & ~vmcs12->cr4_guest_host_mask) |
5847 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5848 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005849 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005850 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005851 return 0;
5852 } else
5853 return kvm_set_cr4(vcpu, val);
5854}
5855
Avi Kivity851ba692009-08-24 11:10:17 +03005856static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005857{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005858 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005859 int cr;
5860 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005861 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005862 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005863
He, Qingbfdaab02007-09-12 14:18:28 +08005864 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005865 cr = exit_qualification & 15;
5866 reg = (exit_qualification >> 8) & 15;
5867 switch ((exit_qualification >> 4) & 3) {
5868 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005869 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005870 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005871 switch (cr) {
5872 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005873 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005874 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005875 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005876 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005877 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005878 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005879 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005880 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005881 case 8: {
5882 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005883 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005884 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005885 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005886 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005887 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005888 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005889 return ret;
5890 /*
5891 * TODO: we might be squashing a
5892 * KVM_GUESTDBG_SINGLESTEP-triggered
5893 * KVM_EXIT_DEBUG here.
5894 */
Avi Kivity851ba692009-08-24 11:10:17 +03005895 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005896 return 0;
5897 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005898 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005899 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005900 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005901 WARN_ONCE(1, "Guest should always own CR0.TS");
5902 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005903 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005904 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005905 case 1: /*mov from cr*/
5906 switch (cr) {
5907 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005908 val = kvm_read_cr3(vcpu);
5909 kvm_register_write(vcpu, reg, val);
5910 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005911 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005912 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005913 val = kvm_get_cr8(vcpu);
5914 kvm_register_write(vcpu, reg, val);
5915 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005916 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005917 }
5918 break;
5919 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005920 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005921 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005922 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005923
Kyle Huey6affcbe2016-11-29 12:40:40 -08005924 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005925 default:
5926 break;
5927 }
Avi Kivity851ba692009-08-24 11:10:17 +03005928 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005929 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005930 (int)(exit_qualification >> 4) & 3, cr);
5931 return 0;
5932}
5933
Avi Kivity851ba692009-08-24 11:10:17 +03005934static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005935{
He, Qingbfdaab02007-09-12 14:18:28 +08005936 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005937 int dr, dr7, reg;
5938
5939 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5940 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5941
5942 /* First, if DR does not exist, trigger UD */
5943 if (!kvm_require_dr(vcpu, dr))
5944 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005945
Jan Kiszkaf2483412010-01-20 18:20:20 +01005946 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005947 if (!kvm_require_cpl(vcpu, 0))
5948 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005949 dr7 = vmcs_readl(GUEST_DR7);
5950 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005951 /*
5952 * As the vm-exit takes precedence over the debug trap, we
5953 * need to emulate the latter, either for the host or the
5954 * guest debugging itself.
5955 */
5956 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005957 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005958 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005959 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005960 vcpu->run->debug.arch.exception = DB_VECTOR;
5961 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005962 return 0;
5963 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005964 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005965 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005966 kvm_queue_exception(vcpu, DB_VECTOR);
5967 return 1;
5968 }
5969 }
5970
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005971 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005972 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5973 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005974
5975 /*
5976 * No more DR vmexits; force a reload of the debug registers
5977 * and reenter on this instruction. The next vmexit will
5978 * retrieve the full state of the debug registers.
5979 */
5980 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5981 return 1;
5982 }
5983
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005984 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5985 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005986 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005987
5988 if (kvm_get_dr(vcpu, dr, &val))
5989 return 1;
5990 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005991 } else
Nadav Amit57773922014-06-18 17:19:23 +03005992 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005993 return 1;
5994
Kyle Huey6affcbe2016-11-29 12:40:40 -08005995 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005996}
5997
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005998static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5999{
6000 return vcpu->arch.dr6;
6001}
6002
6003static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6004{
6005}
6006
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006007static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6008{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006009 get_debugreg(vcpu->arch.db[0], 0);
6010 get_debugreg(vcpu->arch.db[1], 1);
6011 get_debugreg(vcpu->arch.db[2], 2);
6012 get_debugreg(vcpu->arch.db[3], 3);
6013 get_debugreg(vcpu->arch.dr6, 6);
6014 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6015
6016 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006017 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006018}
6019
Gleb Natapov020df072010-04-13 10:05:23 +03006020static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6021{
6022 vmcs_writel(GUEST_DR7, val);
6023}
6024
Avi Kivity851ba692009-08-24 11:10:17 +03006025static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006026{
Kyle Huey6a908b62016-11-29 12:40:37 -08006027 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006028}
6029
Avi Kivity851ba692009-08-24 11:10:17 +03006030static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006031{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006032 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006033 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006034
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006035 msr_info.index = ecx;
6036 msr_info.host_initiated = false;
6037 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006038 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006039 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006040 return 1;
6041 }
6042
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006043 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006044
Avi Kivity6aa8b732006-12-10 02:21:36 -08006045 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006046 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6047 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006048 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006049}
6050
Avi Kivity851ba692009-08-24 11:10:17 +03006051static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006052{
Will Auld8fe8ab42012-11-29 12:42:12 -08006053 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006054 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6055 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6056 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006057
Will Auld8fe8ab42012-11-29 12:42:12 -08006058 msr.data = data;
6059 msr.index = ecx;
6060 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006061 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006062 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006063 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006064 return 1;
6065 }
6066
Avi Kivity59200272010-01-25 19:47:02 +02006067 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006068 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006069}
6070
Avi Kivity851ba692009-08-24 11:10:17 +03006071static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006072{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006073 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006074 return 1;
6075}
6076
Avi Kivity851ba692009-08-24 11:10:17 +03006077static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006078{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006079 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6080 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006081
Avi Kivity3842d132010-07-27 12:30:24 +03006082 kvm_make_request(KVM_REQ_EVENT, vcpu);
6083
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006084 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006085 return 1;
6086}
6087
Avi Kivity851ba692009-08-24 11:10:17 +03006088static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006089{
Avi Kivityd3bef152007-06-05 15:53:05 +03006090 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006091}
6092
Avi Kivity851ba692009-08-24 11:10:17 +03006093static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006094{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006095 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006096}
6097
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006098static int handle_invd(struct kvm_vcpu *vcpu)
6099{
Andre Przywara51d8b662010-12-21 11:12:02 +01006100 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006101}
6102
Avi Kivity851ba692009-08-24 11:10:17 +03006103static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006104{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006105 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006106
6107 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006108 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006109}
6110
Avi Kivityfee84b02011-11-10 14:57:25 +02006111static int handle_rdpmc(struct kvm_vcpu *vcpu)
6112{
6113 int err;
6114
6115 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006116 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006117}
6118
Avi Kivity851ba692009-08-24 11:10:17 +03006119static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006120{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006121 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006122}
6123
Dexuan Cui2acf9232010-06-10 11:27:12 +08006124static int handle_xsetbv(struct kvm_vcpu *vcpu)
6125{
6126 u64 new_bv = kvm_read_edx_eax(vcpu);
6127 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6128
6129 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006130 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006131 return 1;
6132}
6133
Wanpeng Lif53cd632014-12-02 19:14:58 +08006134static int handle_xsaves(struct kvm_vcpu *vcpu)
6135{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006136 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006137 WARN(1, "this should never happen\n");
6138 return 1;
6139}
6140
6141static int handle_xrstors(struct kvm_vcpu *vcpu)
6142{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006143 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006144 WARN(1, "this should never happen\n");
6145 return 1;
6146}
6147
Avi Kivity851ba692009-08-24 11:10:17 +03006148static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006149{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006150 if (likely(fasteoi)) {
6151 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6152 int access_type, offset;
6153
6154 access_type = exit_qualification & APIC_ACCESS_TYPE;
6155 offset = exit_qualification & APIC_ACCESS_OFFSET;
6156 /*
6157 * Sane guest uses MOV to write EOI, with written value
6158 * not cared. So make a short-circuit here by avoiding
6159 * heavy instruction emulation.
6160 */
6161 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6162 (offset == APIC_EOI)) {
6163 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006164 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006165 }
6166 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006167 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006168}
6169
Yang Zhangc7c9c562013-01-25 10:18:51 +08006170static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6171{
6172 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6173 int vector = exit_qualification & 0xff;
6174
6175 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6176 kvm_apic_set_eoi_accelerated(vcpu, vector);
6177 return 1;
6178}
6179
Yang Zhang83d4c282013-01-25 10:18:49 +08006180static int handle_apic_write(struct kvm_vcpu *vcpu)
6181{
6182 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6183 u32 offset = exit_qualification & 0xfff;
6184
6185 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6186 kvm_apic_write_nodecode(vcpu, offset);
6187 return 1;
6188}
6189
Avi Kivity851ba692009-08-24 11:10:17 +03006190static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006191{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006192 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006193 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006194 bool has_error_code = false;
6195 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006196 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006197 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006198
6199 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006200 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006201 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006202
6203 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6204
6205 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006206 if (reason == TASK_SWITCH_GATE && idt_v) {
6207 switch (type) {
6208 case INTR_TYPE_NMI_INTR:
6209 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006210 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006211 break;
6212 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006213 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006214 kvm_clear_interrupt_queue(vcpu);
6215 break;
6216 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006217 if (vmx->idt_vectoring_info &
6218 VECTORING_INFO_DELIVER_CODE_MASK) {
6219 has_error_code = true;
6220 error_code =
6221 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6222 }
6223 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006224 case INTR_TYPE_SOFT_EXCEPTION:
6225 kvm_clear_exception_queue(vcpu);
6226 break;
6227 default:
6228 break;
6229 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006230 }
Izik Eidus37817f22008-03-24 23:14:53 +02006231 tss_selector = exit_qualification;
6232
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006233 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6234 type != INTR_TYPE_EXT_INTR &&
6235 type != INTR_TYPE_NMI_INTR))
6236 skip_emulated_instruction(vcpu);
6237
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006238 if (kvm_task_switch(vcpu, tss_selector,
6239 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6240 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006241 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6242 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6243 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006244 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006245 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006246
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006247 /*
6248 * TODO: What about debug traps on tss switch?
6249 * Are we supposed to inject them and update dr6?
6250 */
6251
6252 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006253}
6254
Avi Kivity851ba692009-08-24 11:10:17 +03006255static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006256{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006257 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006258 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006259 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006260
Sheng Yangf9c617f2009-03-25 10:08:52 +08006261 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006262
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006263 /*
6264 * EPT violation happened while executing iret from NMI,
6265 * "blocked by NMI" bit has to be set before next VM entry.
6266 * There are errata that may cause this bit to not be set:
6267 * AAK134, BY25.
6268 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006269 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006270 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006271 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6272
Sheng Yang14394422008-04-28 12:24:45 +08006273 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006274 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006275
Junaid Shahid27959a42016-12-06 16:46:10 -08006276 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006277 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006278 ? PFERR_USER_MASK : 0;
6279 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006280 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006281 ? PFERR_WRITE_MASK : 0;
6282 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006283 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006284 ? PFERR_FETCH_MASK : 0;
6285 /* ept page table entry is present? */
6286 error_code |= (exit_qualification &
6287 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6288 EPT_VIOLATION_EXECUTABLE))
6289 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006290
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006291 vcpu->arch.gpa_available = true;
Yang Zhang25d92082013-08-06 12:00:32 +03006292 vcpu->arch.exit_qualification = exit_qualification;
6293
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006294 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006295}
6296
Avi Kivity851ba692009-08-24 11:10:17 +03006297static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006298{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006299 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006300 gpa_t gpa;
6301
6302 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006303 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006304 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006305 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006306 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006307
Paolo Bonzini450869d2015-11-04 13:41:21 +01006308 ret = handle_mmio_page_fault(vcpu, gpa, true);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006309 vcpu->arch.gpa_available = true;
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006310 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006311 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6312 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006313
6314 if (unlikely(ret == RET_MMIO_PF_INVALID))
6315 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6316
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006317 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006318 return 1;
6319
6320 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006321 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006322
Avi Kivity851ba692009-08-24 11:10:17 +03006323 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6324 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006325
6326 return 0;
6327}
6328
Avi Kivity851ba692009-08-24 11:10:17 +03006329static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006330{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006331 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6332 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006333 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006334 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006335
6336 return 1;
6337}
6338
Mohammed Gamal80ced182009-09-01 12:48:18 +02006339static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006340{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006341 struct vcpu_vmx *vmx = to_vmx(vcpu);
6342 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006343 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006344 u32 cpu_exec_ctrl;
6345 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006346 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006347
6348 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6349 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006350
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006351 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006352 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006353 return handle_interrupt_window(&vmx->vcpu);
6354
Radim Krčmář72875d82017-04-26 22:32:19 +02006355 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006356 return 1;
6357
Gleb Natapov991eebf2013-04-11 12:10:51 +03006358 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006359
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006360 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006361 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006362 ret = 0;
6363 goto out;
6364 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006365
Avi Kivityde5f70e2012-06-12 20:22:28 +03006366 if (err != EMULATE_DONE) {
6367 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6368 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6369 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006370 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006371 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006372
Gleb Natapov8d76c492013-05-08 18:38:44 +03006373 if (vcpu->arch.halt_request) {
6374 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006375 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006376 goto out;
6377 }
6378
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006379 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006380 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006381 if (need_resched())
6382 schedule();
6383 }
6384
Mohammed Gamal80ced182009-09-01 12:48:18 +02006385out:
6386 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006387}
6388
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006389static int __grow_ple_window(int val)
6390{
6391 if (ple_window_grow < 1)
6392 return ple_window;
6393
6394 val = min(val, ple_window_actual_max);
6395
6396 if (ple_window_grow < ple_window)
6397 val *= ple_window_grow;
6398 else
6399 val += ple_window_grow;
6400
6401 return val;
6402}
6403
6404static int __shrink_ple_window(int val, int modifier, int minimum)
6405{
6406 if (modifier < 1)
6407 return ple_window;
6408
6409 if (modifier < ple_window)
6410 val /= modifier;
6411 else
6412 val -= modifier;
6413
6414 return max(val, minimum);
6415}
6416
6417static void grow_ple_window(struct kvm_vcpu *vcpu)
6418{
6419 struct vcpu_vmx *vmx = to_vmx(vcpu);
6420 int old = vmx->ple_window;
6421
6422 vmx->ple_window = __grow_ple_window(old);
6423
6424 if (vmx->ple_window != old)
6425 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006426
6427 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006428}
6429
6430static void shrink_ple_window(struct kvm_vcpu *vcpu)
6431{
6432 struct vcpu_vmx *vmx = to_vmx(vcpu);
6433 int old = vmx->ple_window;
6434
6435 vmx->ple_window = __shrink_ple_window(old,
6436 ple_window_shrink, ple_window);
6437
6438 if (vmx->ple_window != old)
6439 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006440
6441 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006442}
6443
6444/*
6445 * ple_window_actual_max is computed to be one grow_ple_window() below
6446 * ple_window_max. (See __grow_ple_window for the reason.)
6447 * This prevents overflows, because ple_window_max is int.
6448 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6449 * this process.
6450 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6451 */
6452static void update_ple_window_actual_max(void)
6453{
6454 ple_window_actual_max =
6455 __shrink_ple_window(max(ple_window_max, ple_window),
6456 ple_window_grow, INT_MIN);
6457}
6458
Feng Wubf9f6ac2015-09-18 22:29:55 +08006459/*
6460 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6461 */
6462static void wakeup_handler(void)
6463{
6464 struct kvm_vcpu *vcpu;
6465 int cpu = smp_processor_id();
6466
6467 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6468 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6469 blocked_vcpu_list) {
6470 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6471
6472 if (pi_test_on(pi_desc) == 1)
6473 kvm_vcpu_kick(vcpu);
6474 }
6475 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6476}
6477
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006478void vmx_enable_tdp(void)
6479{
6480 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6481 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6482 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6483 0ull, VMX_EPT_EXECUTABLE_MASK,
6484 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Peter Feiner995f00a2017-06-30 17:26:32 -07006485 VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006486
6487 ept_set_mmio_spte_mask();
6488 kvm_enable_tdp();
6489}
6490
Tiejun Chenf2c76482014-10-28 10:14:47 +08006491static __init int hardware_setup(void)
6492{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006493 int r = -ENOMEM, i, msr;
6494
6495 rdmsrl_safe(MSR_EFER, &host_efer);
6496
6497 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6498 kvm_define_shared_msr(i, vmx_msr_index[i]);
6499
Radim Krčmář23611332016-09-29 22:41:33 +02006500 for (i = 0; i < VMX_BITMAP_NR; i++) {
6501 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6502 if (!vmx_bitmap[i])
6503 goto out;
6504 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006505
6506 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006507 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6508 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6509
6510 /*
6511 * Allow direct access to the PC debug port (it is often used for I/O
6512 * delays, but the vmexits simply slow things down).
6513 */
6514 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6515 clear_bit(0x80, vmx_io_bitmap_a);
6516
6517 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6518
6519 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6520 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6521
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006522 if (setup_vmcs_config(&vmcs_config) < 0) {
6523 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006524 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006525 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006526
6527 if (boot_cpu_has(X86_FEATURE_NX))
6528 kvm_enable_efer_bits(EFER_NX);
6529
Wanpeng Li08d839c2017-03-23 05:30:08 -07006530 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6531 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006532 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006533
Tiejun Chenf2c76482014-10-28 10:14:47 +08006534 if (!cpu_has_vmx_shadow_vmcs())
6535 enable_shadow_vmcs = 0;
6536 if (enable_shadow_vmcs)
6537 init_vmcs_shadow_fields();
6538
6539 if (!cpu_has_vmx_ept() ||
6540 !cpu_has_vmx_ept_4levels()) {
6541 enable_ept = 0;
6542 enable_unrestricted_guest = 0;
6543 enable_ept_ad_bits = 0;
6544 }
6545
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006546 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006547 enable_ept_ad_bits = 0;
6548
6549 if (!cpu_has_vmx_unrestricted_guest())
6550 enable_unrestricted_guest = 0;
6551
Paolo Bonziniad15a292015-01-30 16:18:49 +01006552 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006553 flexpriority_enabled = 0;
6554
Paolo Bonziniad15a292015-01-30 16:18:49 +01006555 /*
6556 * set_apic_access_page_addr() is used to reload apic access
6557 * page upon invalidation. No need to do anything if not
6558 * using the APIC_ACCESS_ADDR VMCS field.
6559 */
6560 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006561 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006562
6563 if (!cpu_has_vmx_tpr_shadow())
6564 kvm_x86_ops->update_cr8_intercept = NULL;
6565
6566 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6567 kvm_disable_largepages();
6568
6569 if (!cpu_has_vmx_ple())
6570 ple_gap = 0;
6571
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006572 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006573 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006574 kvm_x86_ops->sync_pir_to_irr = NULL;
6575 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006576
Haozhong Zhang64903d62015-10-20 15:39:09 +08006577 if (cpu_has_vmx_tsc_scaling()) {
6578 kvm_has_tsc_control = true;
6579 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6580 kvm_tsc_scaling_ratio_frac_bits = 48;
6581 }
6582
Tiejun Chenbaa03522014-12-23 16:21:11 +08006583 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6584 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6585 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6586 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6587 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6588 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006589
Wanpeng Lic63e4562016-09-23 19:17:16 +08006590 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6591 vmx_msr_bitmap_legacy, PAGE_SIZE);
6592 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6593 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006594 memcpy(vmx_msr_bitmap_legacy_x2apic,
6595 vmx_msr_bitmap_legacy, PAGE_SIZE);
6596 memcpy(vmx_msr_bitmap_longmode_x2apic,
6597 vmx_msr_bitmap_longmode, PAGE_SIZE);
6598
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006599 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6600
Radim Krčmář40d83382016-09-29 22:41:31 +02006601 for (msr = 0x800; msr <= 0x8ff; msr++) {
6602 if (msr == 0x839 /* TMCCT */)
6603 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006604 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006605 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006606
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006607 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006608 * TPR reads and writes can be virtualized even if virtual interrupt
6609 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006610 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006611 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6612 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6613
Roman Kagan3ce424e2016-05-18 17:48:20 +03006614 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006615 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006616 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006617 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006618
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006619 if (enable_ept)
6620 vmx_enable_tdp();
6621 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006622 kvm_disable_tdp();
6623
6624 update_ple_window_actual_max();
6625
Kai Huang843e4332015-01-28 10:54:28 +08006626 /*
6627 * Only enable PML when hardware supports PML feature, and both EPT
6628 * and EPT A/D bit features are enabled -- PML depends on them to work.
6629 */
6630 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6631 enable_pml = 0;
6632
6633 if (!enable_pml) {
6634 kvm_x86_ops->slot_enable_log_dirty = NULL;
6635 kvm_x86_ops->slot_disable_log_dirty = NULL;
6636 kvm_x86_ops->flush_log_dirty = NULL;
6637 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6638 }
6639
Yunhong Jiang64672c92016-06-13 14:19:59 -07006640 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6641 u64 vmx_msr;
6642
6643 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6644 cpu_preemption_timer_multi =
6645 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6646 } else {
6647 kvm_x86_ops->set_hv_timer = NULL;
6648 kvm_x86_ops->cancel_hv_timer = NULL;
6649 }
6650
Feng Wubf9f6ac2015-09-18 22:29:55 +08006651 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6652
Ashok Rajc45dcc72016-06-22 14:59:56 +08006653 kvm_mce_cap_supported |= MCG_LMCE_P;
6654
Tiejun Chenf2c76482014-10-28 10:14:47 +08006655 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006656
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006657out:
Radim Krčmář23611332016-09-29 22:41:33 +02006658 for (i = 0; i < VMX_BITMAP_NR; i++)
6659 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006660
6661 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006662}
6663
6664static __exit void hardware_unsetup(void)
6665{
Radim Krčmář23611332016-09-29 22:41:33 +02006666 int i;
6667
6668 for (i = 0; i < VMX_BITMAP_NR; i++)
6669 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006670
Tiejun Chenf2c76482014-10-28 10:14:47 +08006671 free_kvm_area();
6672}
6673
Avi Kivity6aa8b732006-12-10 02:21:36 -08006674/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006675 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6676 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6677 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006678static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006679{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006680 if (ple_gap)
6681 grow_ple_window(vcpu);
6682
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006683 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006684 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006685}
6686
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006687static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006688{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006689 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006690}
6691
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006692static int handle_mwait(struct kvm_vcpu *vcpu)
6693{
6694 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6695 return handle_nop(vcpu);
6696}
6697
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006698static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6699{
6700 return 1;
6701}
6702
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006703static int handle_monitor(struct kvm_vcpu *vcpu)
6704{
6705 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6706 return handle_nop(vcpu);
6707}
6708
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006709/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006710 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6711 * We could reuse a single VMCS for all the L2 guests, but we also want the
6712 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6713 * allows keeping them loaded on the processor, and in the future will allow
6714 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6715 * every entry if they never change.
6716 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6717 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6718 *
6719 * The following functions allocate and free a vmcs02 in this pool.
6720 */
6721
6722/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6723static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6724{
6725 struct vmcs02_list *item;
6726 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6727 if (item->vmptr == vmx->nested.current_vmptr) {
6728 list_move(&item->list, &vmx->nested.vmcs02_pool);
6729 return &item->vmcs02;
6730 }
6731
6732 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6733 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006734 item = list_last_entry(&vmx->nested.vmcs02_pool,
6735 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006736 item->vmptr = vmx->nested.current_vmptr;
6737 list_move(&item->list, &vmx->nested.vmcs02_pool);
6738 return &item->vmcs02;
6739 }
6740
6741 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006742 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006743 if (!item)
6744 return NULL;
6745 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006746 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006747 if (!item->vmcs02.vmcs) {
6748 kfree(item);
6749 return NULL;
6750 }
6751 loaded_vmcs_init(&item->vmcs02);
6752 item->vmptr = vmx->nested.current_vmptr;
6753 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6754 vmx->nested.vmcs02_num++;
6755 return &item->vmcs02;
6756}
6757
6758/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6759static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6760{
6761 struct vmcs02_list *item;
6762 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6763 if (item->vmptr == vmptr) {
6764 free_loaded_vmcs(&item->vmcs02);
6765 list_del(&item->list);
6766 kfree(item);
6767 vmx->nested.vmcs02_num--;
6768 return;
6769 }
6770}
6771
6772/*
6773 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006774 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6775 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006776 */
6777static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6778{
6779 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006780
6781 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006782 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006783 /*
6784 * Something will leak if the above WARN triggers. Better than
6785 * a use-after-free.
6786 */
6787 if (vmx->loaded_vmcs == &item->vmcs02)
6788 continue;
6789
6790 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006791 list_del(&item->list);
6792 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006793 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006794 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006795}
6796
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006797/*
6798 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6799 * set the success or error code of an emulated VMX instruction, as specified
6800 * by Vol 2B, VMX Instruction Reference, "Conventions".
6801 */
6802static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6803{
6804 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6805 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6806 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6807}
6808
6809static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6810{
6811 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6812 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6813 X86_EFLAGS_SF | X86_EFLAGS_OF))
6814 | X86_EFLAGS_CF);
6815}
6816
Abel Gordon145c28d2013-04-18 14:36:55 +03006817static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006818 u32 vm_instruction_error)
6819{
6820 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6821 /*
6822 * failValid writes the error number to the current VMCS, which
6823 * can't be done there isn't a current VMCS.
6824 */
6825 nested_vmx_failInvalid(vcpu);
6826 return;
6827 }
6828 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6829 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6830 X86_EFLAGS_SF | X86_EFLAGS_OF))
6831 | X86_EFLAGS_ZF);
6832 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6833 /*
6834 * We don't need to force a shadow sync because
6835 * VM_INSTRUCTION_ERROR is not shadowed
6836 */
6837}
Abel Gordon145c28d2013-04-18 14:36:55 +03006838
Wincy Vanff651cb2014-12-11 08:52:58 +03006839static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6840{
6841 /* TODO: not to reset guest simply here. */
6842 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006843 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006844}
6845
Jan Kiszkaf41245002014-03-07 20:03:13 +01006846static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6847{
6848 struct vcpu_vmx *vmx =
6849 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6850
6851 vmx->nested.preemption_timer_expired = true;
6852 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6853 kvm_vcpu_kick(&vmx->vcpu);
6854
6855 return HRTIMER_NORESTART;
6856}
6857
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006858/*
Bandan Das19677e32014-05-06 02:19:15 -04006859 * Decode the memory-address operand of a vmx instruction, as recorded on an
6860 * exit caused by such an instruction (run by a guest hypervisor).
6861 * On success, returns 0. When the operand is invalid, returns 1 and throws
6862 * #UD or #GP.
6863 */
6864static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6865 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006866 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006867{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006868 gva_t off;
6869 bool exn;
6870 struct kvm_segment s;
6871
Bandan Das19677e32014-05-06 02:19:15 -04006872 /*
6873 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6874 * Execution", on an exit, vmx_instruction_info holds most of the
6875 * addressing components of the operand. Only the displacement part
6876 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6877 * For how an actual address is calculated from all these components,
6878 * refer to Vol. 1, "Operand Addressing".
6879 */
6880 int scaling = vmx_instruction_info & 3;
6881 int addr_size = (vmx_instruction_info >> 7) & 7;
6882 bool is_reg = vmx_instruction_info & (1u << 10);
6883 int seg_reg = (vmx_instruction_info >> 15) & 7;
6884 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6885 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6886 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6887 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6888
6889 if (is_reg) {
6890 kvm_queue_exception(vcpu, UD_VECTOR);
6891 return 1;
6892 }
6893
6894 /* Addr = segment_base + offset */
6895 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006896 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006897 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006898 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006899 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006900 off += kvm_register_read(vcpu, index_reg)<<scaling;
6901 vmx_get_segment(vcpu, &s, seg_reg);
6902 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006903
6904 if (addr_size == 1) /* 32 bit */
6905 *ret &= 0xffffffff;
6906
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006907 /* Checks for #GP/#SS exceptions. */
6908 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006909 if (is_long_mode(vcpu)) {
6910 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6911 * non-canonical form. This is the only check on the memory
6912 * destination for long mode!
6913 */
6914 exn = is_noncanonical_address(*ret);
6915 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006916 /* Protected mode: apply checks for segment validity in the
6917 * following order:
6918 * - segment type check (#GP(0) may be thrown)
6919 * - usability check (#GP(0)/#SS(0))
6920 * - limit check (#GP(0)/#SS(0))
6921 */
6922 if (wr)
6923 /* #GP(0) if the destination operand is located in a
6924 * read-only data segment or any code segment.
6925 */
6926 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6927 else
6928 /* #GP(0) if the source operand is located in an
6929 * execute-only code segment
6930 */
6931 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006932 if (exn) {
6933 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6934 return 1;
6935 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006936 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6937 */
6938 exn = (s.unusable != 0);
6939 /* Protected mode: #GP(0)/#SS(0) if the memory
6940 * operand is outside the segment limit.
6941 */
6942 exn = exn || (off + sizeof(u64) > s.limit);
6943 }
6944 if (exn) {
6945 kvm_queue_exception_e(vcpu,
6946 seg_reg == VCPU_SREG_SS ?
6947 SS_VECTOR : GP_VECTOR,
6948 0);
6949 return 1;
6950 }
6951
Bandan Das19677e32014-05-06 02:19:15 -04006952 return 0;
6953}
6954
Radim Krčmářcbf71272017-05-19 15:48:51 +02006955static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006956{
6957 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04006958 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04006959
6960 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006961 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006962 return 1;
6963
Radim Krčmářcbf71272017-05-19 15:48:51 +02006964 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
6965 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04006966 kvm_inject_page_fault(vcpu, &e);
6967 return 1;
6968 }
6969
Bandan Das3573e222014-05-06 02:19:16 -04006970 return 0;
6971}
6972
Jim Mattsone29acc52016-11-30 12:03:43 -08006973static int enter_vmx_operation(struct kvm_vcpu *vcpu)
6974{
6975 struct vcpu_vmx *vmx = to_vmx(vcpu);
6976 struct vmcs *shadow_vmcs;
6977
6978 if (cpu_has_vmx_msr_bitmap()) {
6979 vmx->nested.msr_bitmap =
6980 (unsigned long *)__get_free_page(GFP_KERNEL);
6981 if (!vmx->nested.msr_bitmap)
6982 goto out_msr_bitmap;
6983 }
6984
6985 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6986 if (!vmx->nested.cached_vmcs12)
6987 goto out_cached_vmcs12;
6988
6989 if (enable_shadow_vmcs) {
6990 shadow_vmcs = alloc_vmcs();
6991 if (!shadow_vmcs)
6992 goto out_shadow_vmcs;
6993 /* mark vmcs as shadow */
6994 shadow_vmcs->revision_id |= (1u << 31);
6995 /* init shadow vmcs */
6996 vmcs_clear(shadow_vmcs);
6997 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
6998 }
6999
7000 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7001 vmx->nested.vmcs02_num = 0;
7002
7003 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7004 HRTIMER_MODE_REL_PINNED);
7005 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7006
7007 vmx->nested.vmxon = true;
7008 return 0;
7009
7010out_shadow_vmcs:
7011 kfree(vmx->nested.cached_vmcs12);
7012
7013out_cached_vmcs12:
7014 free_page((unsigned long)vmx->nested.msr_bitmap);
7015
7016out_msr_bitmap:
7017 return -ENOMEM;
7018}
7019
Bandan Das3573e222014-05-06 02:19:16 -04007020/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007021 * Emulate the VMXON instruction.
7022 * Currently, we just remember that VMX is active, and do not save or even
7023 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7024 * do not currently need to store anything in that guest-allocated memory
7025 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7026 * argument is different from the VMXON pointer (which the spec says they do).
7027 */
7028static int handle_vmon(struct kvm_vcpu *vcpu)
7029{
Jim Mattsone29acc52016-11-30 12:03:43 -08007030 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007031 gpa_t vmptr;
7032 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007033 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007034 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7035 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007036
Jim Mattson70f3aac2017-04-26 08:53:46 -07007037 /*
7038 * The Intel VMX Instruction Reference lists a bunch of bits that are
7039 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7040 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7041 * Otherwise, we should fail with #UD. But most faulting conditions
7042 * have already been checked by hardware, prior to the VM-exit for
7043 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7044 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007045 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007046 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007047 kvm_queue_exception(vcpu, UD_VECTOR);
7048 return 1;
7049 }
7050
Abel Gordon145c28d2013-04-18 14:36:55 +03007051 if (vmx->nested.vmxon) {
7052 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007053 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007054 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007055
Haozhong Zhang3b840802016-06-22 14:59:54 +08007056 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007057 != VMXON_NEEDED_FEATURES) {
7058 kvm_inject_gp(vcpu, 0);
7059 return 1;
7060 }
7061
Radim Krčmářcbf71272017-05-19 15:48:51 +02007062 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007063 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007064
7065 /*
7066 * SDM 3: 24.11.5
7067 * The first 4 bytes of VMXON region contain the supported
7068 * VMCS revision identifier
7069 *
7070 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7071 * which replaces physical address width with 32
7072 */
7073 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7074 nested_vmx_failInvalid(vcpu);
7075 return kvm_skip_emulated_instruction(vcpu);
7076 }
7077
7078 page = nested_get_page(vcpu, vmptr);
7079 if (page == NULL) {
7080 nested_vmx_failInvalid(vcpu);
7081 return kvm_skip_emulated_instruction(vcpu);
7082 }
7083 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7084 kunmap(page);
7085 nested_release_page_clean(page);
7086 nested_vmx_failInvalid(vcpu);
7087 return kvm_skip_emulated_instruction(vcpu);
7088 }
7089 kunmap(page);
7090 nested_release_page_clean(page);
7091
7092 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007093 ret = enter_vmx_operation(vcpu);
7094 if (ret)
7095 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007096
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007097 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007098 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007099}
7100
7101/*
7102 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7103 * for running VMX instructions (except VMXON, whose prerequisites are
7104 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007105 * Note that many of these exceptions have priority over VM exits, so they
7106 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007107 */
7108static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7109{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007110 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007111 kvm_queue_exception(vcpu, UD_VECTOR);
7112 return 0;
7113 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007114 return 1;
7115}
7116
Abel Gordone7953d72013-04-18 14:37:55 +03007117static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7118{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007119 if (vmx->nested.current_vmptr == -1ull)
7120 return;
7121
7122 /* current_vmptr and current_vmcs12 are always set/reset together */
7123 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7124 return;
7125
Abel Gordon012f83c2013-04-18 14:39:25 +03007126 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007127 /* copy to memory all shadowed fields in case
7128 they were modified */
7129 copy_shadow_to_vmcs12(vmx);
7130 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007131 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7132 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007133 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007134 }
Wincy Van705699a2015-02-03 23:58:17 +08007135 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007136
7137 /* Flush VMCS12 to guest memory */
7138 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7139 VMCS12_SIZE);
7140
Abel Gordone7953d72013-04-18 14:37:55 +03007141 kunmap(vmx->nested.current_vmcs12_page);
7142 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007143 vmx->nested.current_vmptr = -1ull;
7144 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007145}
7146
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007147/*
7148 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7149 * just stops using VMX.
7150 */
7151static void free_nested(struct vcpu_vmx *vmx)
7152{
7153 if (!vmx->nested.vmxon)
7154 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007155
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007156 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007157 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007158 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007159 if (vmx->nested.msr_bitmap) {
7160 free_page((unsigned long)vmx->nested.msr_bitmap);
7161 vmx->nested.msr_bitmap = NULL;
7162 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007163 if (enable_shadow_vmcs) {
7164 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7165 free_vmcs(vmx->vmcs01.shadow_vmcs);
7166 vmx->vmcs01.shadow_vmcs = NULL;
7167 }
David Matlack4f2777b2016-07-13 17:16:37 -07007168 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007169 /* Unpin physical memory we referred to in current vmcs02 */
7170 if (vmx->nested.apic_access_page) {
7171 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007172 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007173 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007174 if (vmx->nested.virtual_apic_page) {
7175 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007176 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007177 }
Wincy Van705699a2015-02-03 23:58:17 +08007178 if (vmx->nested.pi_desc_page) {
7179 kunmap(vmx->nested.pi_desc_page);
7180 nested_release_page(vmx->nested.pi_desc_page);
7181 vmx->nested.pi_desc_page = NULL;
7182 vmx->nested.pi_desc = NULL;
7183 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007184
7185 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007186}
7187
7188/* Emulate the VMXOFF instruction */
7189static int handle_vmoff(struct kvm_vcpu *vcpu)
7190{
7191 if (!nested_vmx_check_permission(vcpu))
7192 return 1;
7193 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007194 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007195 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007196}
7197
Nadav Har'El27d6c862011-05-25 23:06:59 +03007198/* Emulate the VMCLEAR instruction */
7199static int handle_vmclear(struct kvm_vcpu *vcpu)
7200{
7201 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007202 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007203 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007204
7205 if (!nested_vmx_check_permission(vcpu))
7206 return 1;
7207
Radim Krčmářcbf71272017-05-19 15:48:51 +02007208 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007209 return 1;
7210
Radim Krčmářcbf71272017-05-19 15:48:51 +02007211 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7212 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7213 return kvm_skip_emulated_instruction(vcpu);
7214 }
7215
7216 if (vmptr == vmx->nested.vmxon_ptr) {
7217 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7218 return kvm_skip_emulated_instruction(vcpu);
7219 }
7220
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007221 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007222 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007223
Jim Mattson587d7e722017-03-02 12:41:48 -08007224 kvm_vcpu_write_guest(vcpu,
7225 vmptr + offsetof(struct vmcs12, launch_state),
7226 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007227
7228 nested_free_vmcs02(vmx, vmptr);
7229
Nadav Har'El27d6c862011-05-25 23:06:59 +03007230 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007231 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007232}
7233
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007234static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7235
7236/* Emulate the VMLAUNCH instruction */
7237static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7238{
7239 return nested_vmx_run(vcpu, true);
7240}
7241
7242/* Emulate the VMRESUME instruction */
7243static int handle_vmresume(struct kvm_vcpu *vcpu)
7244{
7245
7246 return nested_vmx_run(vcpu, false);
7247}
7248
Nadav Har'El49f705c2011-05-25 23:08:30 +03007249/*
7250 * Read a vmcs12 field. Since these can have varying lengths and we return
7251 * one type, we chose the biggest type (u64) and zero-extend the return value
7252 * to that size. Note that the caller, handle_vmread, might need to use only
7253 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7254 * 64-bit fields are to be returned).
7255 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007256static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7257 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007258{
7259 short offset = vmcs_field_to_offset(field);
7260 char *p;
7261
7262 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007263 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007264
7265 p = ((char *)(get_vmcs12(vcpu))) + offset;
7266
7267 switch (vmcs_field_type(field)) {
7268 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7269 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007270 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007271 case VMCS_FIELD_TYPE_U16:
7272 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007273 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007274 case VMCS_FIELD_TYPE_U32:
7275 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007276 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007277 case VMCS_FIELD_TYPE_U64:
7278 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007279 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007280 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007281 WARN_ON(1);
7282 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007283 }
7284}
7285
Abel Gordon20b97fe2013-04-18 14:36:25 +03007286
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007287static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7288 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007289 short offset = vmcs_field_to_offset(field);
7290 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7291 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007292 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007293
7294 switch (vmcs_field_type(field)) {
7295 case VMCS_FIELD_TYPE_U16:
7296 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007297 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007298 case VMCS_FIELD_TYPE_U32:
7299 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007300 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007301 case VMCS_FIELD_TYPE_U64:
7302 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007303 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007304 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7305 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007306 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007307 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007308 WARN_ON(1);
7309 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007310 }
7311
7312}
7313
Abel Gordon16f5b902013-04-18 14:38:25 +03007314static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7315{
7316 int i;
7317 unsigned long field;
7318 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007319 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007320 const unsigned long *fields = shadow_read_write_fields;
7321 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007322
Jan Kiszka282da872014-10-08 18:05:39 +02007323 preempt_disable();
7324
Abel Gordon16f5b902013-04-18 14:38:25 +03007325 vmcs_load(shadow_vmcs);
7326
7327 for (i = 0; i < num_fields; i++) {
7328 field = fields[i];
7329 switch (vmcs_field_type(field)) {
7330 case VMCS_FIELD_TYPE_U16:
7331 field_value = vmcs_read16(field);
7332 break;
7333 case VMCS_FIELD_TYPE_U32:
7334 field_value = vmcs_read32(field);
7335 break;
7336 case VMCS_FIELD_TYPE_U64:
7337 field_value = vmcs_read64(field);
7338 break;
7339 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7340 field_value = vmcs_readl(field);
7341 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007342 default:
7343 WARN_ON(1);
7344 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007345 }
7346 vmcs12_write_any(&vmx->vcpu, field, field_value);
7347 }
7348
7349 vmcs_clear(shadow_vmcs);
7350 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007351
7352 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007353}
7354
Abel Gordonc3114422013-04-18 14:38:55 +03007355static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7356{
Mathias Krausec2bae892013-06-26 20:36:21 +02007357 const unsigned long *fields[] = {
7358 shadow_read_write_fields,
7359 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007360 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007361 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007362 max_shadow_read_write_fields,
7363 max_shadow_read_only_fields
7364 };
7365 int i, q;
7366 unsigned long field;
7367 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007368 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007369
7370 vmcs_load(shadow_vmcs);
7371
Mathias Krausec2bae892013-06-26 20:36:21 +02007372 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007373 for (i = 0; i < max_fields[q]; i++) {
7374 field = fields[q][i];
7375 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7376
7377 switch (vmcs_field_type(field)) {
7378 case VMCS_FIELD_TYPE_U16:
7379 vmcs_write16(field, (u16)field_value);
7380 break;
7381 case VMCS_FIELD_TYPE_U32:
7382 vmcs_write32(field, (u32)field_value);
7383 break;
7384 case VMCS_FIELD_TYPE_U64:
7385 vmcs_write64(field, (u64)field_value);
7386 break;
7387 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7388 vmcs_writel(field, (long)field_value);
7389 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007390 default:
7391 WARN_ON(1);
7392 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007393 }
7394 }
7395 }
7396
7397 vmcs_clear(shadow_vmcs);
7398 vmcs_load(vmx->loaded_vmcs->vmcs);
7399}
7400
Nadav Har'El49f705c2011-05-25 23:08:30 +03007401/*
7402 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7403 * used before) all generate the same failure when it is missing.
7404 */
7405static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7406{
7407 struct vcpu_vmx *vmx = to_vmx(vcpu);
7408 if (vmx->nested.current_vmptr == -1ull) {
7409 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007410 return 0;
7411 }
7412 return 1;
7413}
7414
7415static int handle_vmread(struct kvm_vcpu *vcpu)
7416{
7417 unsigned long field;
7418 u64 field_value;
7419 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7420 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7421 gva_t gva = 0;
7422
Kyle Hueyeb277562016-11-29 12:40:39 -08007423 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007424 return 1;
7425
Kyle Huey6affcbe2016-11-29 12:40:40 -08007426 if (!nested_vmx_check_vmcs12(vcpu))
7427 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007428
Nadav Har'El49f705c2011-05-25 23:08:30 +03007429 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007430 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007431 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007432 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007433 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007434 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007435 }
7436 /*
7437 * Now copy part of this value to register or memory, as requested.
7438 * Note that the number of bits actually copied is 32 or 64 depending
7439 * on the guest's mode (32 or 64 bit), not on the given field's length.
7440 */
7441 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007442 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007443 field_value);
7444 } else {
7445 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007446 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007447 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007448 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007449 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7450 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7451 }
7452
7453 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007454 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007455}
7456
7457
7458static int handle_vmwrite(struct kvm_vcpu *vcpu)
7459{
7460 unsigned long field;
7461 gva_t gva;
7462 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7463 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007464 /* The value to write might be 32 or 64 bits, depending on L1's long
7465 * mode, and eventually we need to write that into a field of several
7466 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007467 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007468 * bits into the vmcs12 field.
7469 */
7470 u64 field_value = 0;
7471 struct x86_exception e;
7472
Kyle Hueyeb277562016-11-29 12:40:39 -08007473 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007474 return 1;
7475
Kyle Huey6affcbe2016-11-29 12:40:40 -08007476 if (!nested_vmx_check_vmcs12(vcpu))
7477 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007478
Nadav Har'El49f705c2011-05-25 23:08:30 +03007479 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007480 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007481 (((vmx_instruction_info) >> 3) & 0xf));
7482 else {
7483 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007484 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007485 return 1;
7486 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007487 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007488 kvm_inject_page_fault(vcpu, &e);
7489 return 1;
7490 }
7491 }
7492
7493
Nadav Amit27e6fb52014-06-18 17:19:26 +03007494 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007495 if (vmcs_field_readonly(field)) {
7496 nested_vmx_failValid(vcpu,
7497 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007498 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007499 }
7500
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007501 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007502 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007503 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007504 }
7505
7506 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007507 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007508}
7509
Jim Mattsona8bc2842016-11-30 12:03:44 -08007510static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7511{
7512 vmx->nested.current_vmptr = vmptr;
7513 if (enable_shadow_vmcs) {
7514 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7515 SECONDARY_EXEC_SHADOW_VMCS);
7516 vmcs_write64(VMCS_LINK_POINTER,
7517 __pa(vmx->vmcs01.shadow_vmcs));
7518 vmx->nested.sync_shadow_vmcs = true;
7519 }
7520}
7521
Nadav Har'El63846662011-05-25 23:07:29 +03007522/* Emulate the VMPTRLD instruction */
7523static int handle_vmptrld(struct kvm_vcpu *vcpu)
7524{
7525 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007526 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007527
7528 if (!nested_vmx_check_permission(vcpu))
7529 return 1;
7530
Radim Krčmářcbf71272017-05-19 15:48:51 +02007531 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007532 return 1;
7533
Radim Krčmářcbf71272017-05-19 15:48:51 +02007534 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7535 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7536 return kvm_skip_emulated_instruction(vcpu);
7537 }
7538
7539 if (vmptr == vmx->nested.vmxon_ptr) {
7540 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7541 return kvm_skip_emulated_instruction(vcpu);
7542 }
7543
Nadav Har'El63846662011-05-25 23:07:29 +03007544 if (vmx->nested.current_vmptr != vmptr) {
7545 struct vmcs12 *new_vmcs12;
7546 struct page *page;
7547 page = nested_get_page(vcpu, vmptr);
7548 if (page == NULL) {
7549 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007550 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007551 }
7552 new_vmcs12 = kmap(page);
7553 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7554 kunmap(page);
7555 nested_release_page_clean(page);
7556 nested_vmx_failValid(vcpu,
7557 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007558 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007559 }
Nadav Har'El63846662011-05-25 23:07:29 +03007560
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007561 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007562 vmx->nested.current_vmcs12 = new_vmcs12;
7563 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007564 /*
7565 * Load VMCS12 from guest memory since it is not already
7566 * cached.
7567 */
7568 memcpy(vmx->nested.cached_vmcs12,
7569 vmx->nested.current_vmcs12, VMCS12_SIZE);
Jim Mattsona8bc2842016-11-30 12:03:44 -08007570 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007571 }
7572
7573 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007574 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007575}
7576
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007577/* Emulate the VMPTRST instruction */
7578static int handle_vmptrst(struct kvm_vcpu *vcpu)
7579{
7580 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7581 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7582 gva_t vmcs_gva;
7583 struct x86_exception e;
7584
7585 if (!nested_vmx_check_permission(vcpu))
7586 return 1;
7587
7588 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007589 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007590 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007591 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007592 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7593 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7594 sizeof(u64), &e)) {
7595 kvm_inject_page_fault(vcpu, &e);
7596 return 1;
7597 }
7598 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007599 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007600}
7601
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007602/* Emulate the INVEPT instruction */
7603static int handle_invept(struct kvm_vcpu *vcpu)
7604{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007605 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007606 u32 vmx_instruction_info, types;
7607 unsigned long type;
7608 gva_t gva;
7609 struct x86_exception e;
7610 struct {
7611 u64 eptp, gpa;
7612 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007613
Wincy Vanb9c237b2015-02-03 23:56:30 +08007614 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7615 SECONDARY_EXEC_ENABLE_EPT) ||
7616 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007617 kvm_queue_exception(vcpu, UD_VECTOR);
7618 return 1;
7619 }
7620
7621 if (!nested_vmx_check_permission(vcpu))
7622 return 1;
7623
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007624 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007625 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007626
Wincy Vanb9c237b2015-02-03 23:56:30 +08007627 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007628
Jim Mattson85c856b2016-10-26 08:38:38 -07007629 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007630 nested_vmx_failValid(vcpu,
7631 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007632 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007633 }
7634
7635 /* According to the Intel VMX instruction reference, the memory
7636 * operand is read even if it isn't needed (e.g., for type==global)
7637 */
7638 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007639 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007640 return 1;
7641 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7642 sizeof(operand), &e)) {
7643 kvm_inject_page_fault(vcpu, &e);
7644 return 1;
7645 }
7646
7647 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007648 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007649 /*
7650 * TODO: track mappings and invalidate
7651 * single context requests appropriately
7652 */
7653 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007654 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007655 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007656 nested_vmx_succeed(vcpu);
7657 break;
7658 default:
7659 BUG_ON(1);
7660 break;
7661 }
7662
Kyle Huey6affcbe2016-11-29 12:40:40 -08007663 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007664}
7665
Petr Matouseka642fc32014-09-23 20:22:30 +02007666static int handle_invvpid(struct kvm_vcpu *vcpu)
7667{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007668 struct vcpu_vmx *vmx = to_vmx(vcpu);
7669 u32 vmx_instruction_info;
7670 unsigned long type, types;
7671 gva_t gva;
7672 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007673 struct {
7674 u64 vpid;
7675 u64 gla;
7676 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007677
7678 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7679 SECONDARY_EXEC_ENABLE_VPID) ||
7680 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7681 kvm_queue_exception(vcpu, UD_VECTOR);
7682 return 1;
7683 }
7684
7685 if (!nested_vmx_check_permission(vcpu))
7686 return 1;
7687
7688 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7689 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7690
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007691 types = (vmx->nested.nested_vmx_vpid_caps &
7692 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007693
Jim Mattson85c856b2016-10-26 08:38:38 -07007694 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007695 nested_vmx_failValid(vcpu,
7696 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007697 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007698 }
7699
7700 /* according to the intel vmx instruction reference, the memory
7701 * operand is read even if it isn't needed (e.g., for type==global)
7702 */
7703 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7704 vmx_instruction_info, false, &gva))
7705 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007706 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7707 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007708 kvm_inject_page_fault(vcpu, &e);
7709 return 1;
7710 }
Jim Mattson40352602017-06-28 09:37:37 -07007711 if (operand.vpid >> 16) {
7712 nested_vmx_failValid(vcpu,
7713 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7714 return kvm_skip_emulated_instruction(vcpu);
7715 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007716
7717 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007718 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Jim Mattson40352602017-06-28 09:37:37 -07007719 if (is_noncanonical_address(operand.gla)) {
7720 nested_vmx_failValid(vcpu,
7721 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7722 return kvm_skip_emulated_instruction(vcpu);
7723 }
7724 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007725 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007726 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007727 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007728 nested_vmx_failValid(vcpu,
7729 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007730 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007731 }
7732 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007733 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007734 break;
7735 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007736 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007737 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007738 }
7739
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007740 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7741 nested_vmx_succeed(vcpu);
7742
Kyle Huey6affcbe2016-11-29 12:40:40 -08007743 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007744}
7745
Kai Huang843e4332015-01-28 10:54:28 +08007746static int handle_pml_full(struct kvm_vcpu *vcpu)
7747{
7748 unsigned long exit_qualification;
7749
7750 trace_kvm_pml_full(vcpu->vcpu_id);
7751
7752 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7753
7754 /*
7755 * PML buffer FULL happened while executing iret from NMI,
7756 * "blocked by NMI" bit has to be set before next VM entry.
7757 */
7758 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007759 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7760 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7761 GUEST_INTR_STATE_NMI);
7762
7763 /*
7764 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7765 * here.., and there's no userspace involvement needed for PML.
7766 */
7767 return 1;
7768}
7769
Yunhong Jiang64672c92016-06-13 14:19:59 -07007770static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7771{
7772 kvm_lapic_expired_hv_timer(vcpu);
7773 return 1;
7774}
7775
Nadav Har'El0140cae2011-05-25 23:06:28 +03007776/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007777 * The exit handlers return 1 if the exit was handled fully and guest execution
7778 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7779 * to be done to userspace and return 0.
7780 */
Mathias Krause772e0312012-08-30 01:30:19 +02007781static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007782 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7783 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007784 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007785 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007786 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007787 [EXIT_REASON_CR_ACCESS] = handle_cr,
7788 [EXIT_REASON_DR_ACCESS] = handle_dr,
7789 [EXIT_REASON_CPUID] = handle_cpuid,
7790 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7791 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7792 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7793 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007794 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007795 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007796 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007797 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007798 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007799 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007800 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007801 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007802 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007803 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007804 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007805 [EXIT_REASON_VMOFF] = handle_vmoff,
7806 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007807 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7808 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007809 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007810 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007811 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007812 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007813 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007814 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007815 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7816 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007817 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007818 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007819 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007820 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007821 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007822 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007823 [EXIT_REASON_XSAVES] = handle_xsaves,
7824 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007825 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007826 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007827};
7828
7829static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007830 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007831
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007832static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7833 struct vmcs12 *vmcs12)
7834{
7835 unsigned long exit_qualification;
7836 gpa_t bitmap, last_bitmap;
7837 unsigned int port;
7838 int size;
7839 u8 b;
7840
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007841 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007842 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007843
7844 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7845
7846 port = exit_qualification >> 16;
7847 size = (exit_qualification & 7) + 1;
7848
7849 last_bitmap = (gpa_t)-1;
7850 b = -1;
7851
7852 while (size > 0) {
7853 if (port < 0x8000)
7854 bitmap = vmcs12->io_bitmap_a;
7855 else if (port < 0x10000)
7856 bitmap = vmcs12->io_bitmap_b;
7857 else
Joe Perches1d804d02015-03-30 16:46:09 -07007858 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007859 bitmap += (port & 0x7fff) / 8;
7860
7861 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007862 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007863 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007864 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007865 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007866
7867 port++;
7868 size--;
7869 last_bitmap = bitmap;
7870 }
7871
Joe Perches1d804d02015-03-30 16:46:09 -07007872 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007873}
7874
Nadav Har'El644d7112011-05-25 23:12:35 +03007875/*
7876 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7877 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7878 * disinterest in the current event (read or write a specific MSR) by using an
7879 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7880 */
7881static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7882 struct vmcs12 *vmcs12, u32 exit_reason)
7883{
7884 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7885 gpa_t bitmap;
7886
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007887 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007888 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007889
7890 /*
7891 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7892 * for the four combinations of read/write and low/high MSR numbers.
7893 * First we need to figure out which of the four to use:
7894 */
7895 bitmap = vmcs12->msr_bitmap;
7896 if (exit_reason == EXIT_REASON_MSR_WRITE)
7897 bitmap += 2048;
7898 if (msr_index >= 0xc0000000) {
7899 msr_index -= 0xc0000000;
7900 bitmap += 1024;
7901 }
7902
7903 /* Then read the msr_index'th bit from this bitmap: */
7904 if (msr_index < 1024*8) {
7905 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007906 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007907 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007908 return 1 & (b >> (msr_index & 7));
7909 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007910 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007911}
7912
7913/*
7914 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7915 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7916 * intercept (via guest_host_mask etc.) the current event.
7917 */
7918static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7919 struct vmcs12 *vmcs12)
7920{
7921 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7922 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007923 int reg;
7924 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03007925
7926 switch ((exit_qualification >> 4) & 3) {
7927 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007928 reg = (exit_qualification >> 8) & 15;
7929 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007930 switch (cr) {
7931 case 0:
7932 if (vmcs12->cr0_guest_host_mask &
7933 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007934 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007935 break;
7936 case 3:
7937 if ((vmcs12->cr3_target_count >= 1 &&
7938 vmcs12->cr3_target_value0 == val) ||
7939 (vmcs12->cr3_target_count >= 2 &&
7940 vmcs12->cr3_target_value1 == val) ||
7941 (vmcs12->cr3_target_count >= 3 &&
7942 vmcs12->cr3_target_value2 == val) ||
7943 (vmcs12->cr3_target_count >= 4 &&
7944 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007945 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007946 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007947 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007948 break;
7949 case 4:
7950 if (vmcs12->cr4_guest_host_mask &
7951 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007952 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007953 break;
7954 case 8:
7955 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007956 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007957 break;
7958 }
7959 break;
7960 case 2: /* clts */
7961 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7962 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007963 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007964 break;
7965 case 1: /* mov from cr */
7966 switch (cr) {
7967 case 3:
7968 if (vmcs12->cpu_based_vm_exec_control &
7969 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007970 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007971 break;
7972 case 8:
7973 if (vmcs12->cpu_based_vm_exec_control &
7974 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007975 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007976 break;
7977 }
7978 break;
7979 case 3: /* lmsw */
7980 /*
7981 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7982 * cr0. Other attempted changes are ignored, with no exit.
7983 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007984 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03007985 if (vmcs12->cr0_guest_host_mask & 0xe &
7986 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007987 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007988 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7989 !(vmcs12->cr0_read_shadow & 0x1) &&
7990 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007991 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007992 break;
7993 }
Joe Perches1d804d02015-03-30 16:46:09 -07007994 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007995}
7996
7997/*
7998 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7999 * should handle it ourselves in L0 (and then continue L2). Only call this
8000 * when in is_guest_mode (L2).
8001 */
8002static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
8003{
Nadav Har'El644d7112011-05-25 23:12:35 +03008004 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8005 struct vcpu_vmx *vmx = to_vmx(vcpu);
8006 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01008007 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008008
Jan Kiszka542060e2014-01-04 18:47:21 +01008009 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8010 vmcs_readl(EXIT_QUALIFICATION),
8011 vmx->idt_vectoring_info,
8012 intr_info,
8013 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8014 KVM_ISA_VMX);
8015
Nadav Har'El644d7112011-05-25 23:12:35 +03008016 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008017 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008018
8019 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008020 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8021 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008022 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008023 }
8024
8025 switch (exit_reason) {
8026 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008027 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008028 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008029 else if (is_page_fault(intr_info))
8030 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008031 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008032 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008033 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008034 else if (is_debug(intr_info) &&
8035 vcpu->guest_debug &
8036 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8037 return false;
8038 else if (is_breakpoint(intr_info) &&
8039 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8040 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008041 return vmcs12->exception_bitmap &
8042 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8043 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008044 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008045 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008046 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008047 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008048 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008049 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008050 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008051 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008052 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008053 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008054 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008055 case EXIT_REASON_HLT:
8056 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8057 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008058 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008059 case EXIT_REASON_INVLPG:
8060 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8061 case EXIT_REASON_RDPMC:
8062 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008063 case EXIT_REASON_RDRAND:
8064 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8065 case EXIT_REASON_RDSEED:
8066 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008067 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008068 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8069 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8070 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8071 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8072 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8073 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008074 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008075 /*
8076 * VMX instructions trap unconditionally. This allows L1 to
8077 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8078 */
Joe Perches1d804d02015-03-30 16:46:09 -07008079 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008080 case EXIT_REASON_CR_ACCESS:
8081 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8082 case EXIT_REASON_DR_ACCESS:
8083 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8084 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008085 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008086 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8087 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008088 case EXIT_REASON_MSR_READ:
8089 case EXIT_REASON_MSR_WRITE:
8090 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8091 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008092 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008093 case EXIT_REASON_MWAIT_INSTRUCTION:
8094 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008095 case EXIT_REASON_MONITOR_TRAP_FLAG:
8096 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008097 case EXIT_REASON_MONITOR_INSTRUCTION:
8098 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8099 case EXIT_REASON_PAUSE_INSTRUCTION:
8100 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8101 nested_cpu_has2(vmcs12,
8102 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8103 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008104 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008105 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008106 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008107 case EXIT_REASON_APIC_ACCESS:
8108 return nested_cpu_has2(vmcs12,
8109 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008110 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008111 case EXIT_REASON_EOI_INDUCED:
8112 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008113 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008114 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008115 /*
8116 * L0 always deals with the EPT violation. If nested EPT is
8117 * used, and the nested mmu code discovers that the address is
8118 * missing in the guest EPT table (EPT12), the EPT violation
8119 * will be injected with nested_ept_inject_page_fault()
8120 */
Joe Perches1d804d02015-03-30 16:46:09 -07008121 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008122 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008123 /*
8124 * L2 never uses directly L1's EPT, but rather L0's own EPT
8125 * table (shadow on EPT) or a merged EPT table that L0 built
8126 * (EPT on EPT). So any problems with the structure of the
8127 * table is L0's fault.
8128 */
Joe Perches1d804d02015-03-30 16:46:09 -07008129 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008130 case EXIT_REASON_WBINVD:
8131 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8132 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008133 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008134 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8135 /*
8136 * This should never happen, since it is not possible to
8137 * set XSS to a non-zero value---neither in L1 nor in L2.
8138 * If if it were, XSS would have to be checked against
8139 * the XSS exit bitmap in vmcs12.
8140 */
8141 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008142 case EXIT_REASON_PREEMPTION_TIMER:
8143 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008144 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008145 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008146 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008147 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008148 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008149 }
8150}
8151
Avi Kivity586f9602010-11-18 13:09:54 +02008152static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8153{
8154 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8155 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8156}
8157
Kai Huanga3eaa862015-11-04 13:46:05 +08008158static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008159{
Kai Huanga3eaa862015-11-04 13:46:05 +08008160 if (vmx->pml_pg) {
8161 __free_page(vmx->pml_pg);
8162 vmx->pml_pg = NULL;
8163 }
Kai Huang843e4332015-01-28 10:54:28 +08008164}
8165
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008166static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008167{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008168 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008169 u64 *pml_buf;
8170 u16 pml_idx;
8171
8172 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8173
8174 /* Do nothing if PML buffer is empty */
8175 if (pml_idx == (PML_ENTITY_NUM - 1))
8176 return;
8177
8178 /* PML index always points to next available PML buffer entity */
8179 if (pml_idx >= PML_ENTITY_NUM)
8180 pml_idx = 0;
8181 else
8182 pml_idx++;
8183
8184 pml_buf = page_address(vmx->pml_pg);
8185 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8186 u64 gpa;
8187
8188 gpa = pml_buf[pml_idx];
8189 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008190 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008191 }
8192
8193 /* reset PML index */
8194 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8195}
8196
8197/*
8198 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8199 * Called before reporting dirty_bitmap to userspace.
8200 */
8201static void kvm_flush_pml_buffers(struct kvm *kvm)
8202{
8203 int i;
8204 struct kvm_vcpu *vcpu;
8205 /*
8206 * We only need to kick vcpu out of guest mode here, as PML buffer
8207 * is flushed at beginning of all VMEXITs, and it's obvious that only
8208 * vcpus running in guest are possible to have unflushed GPAs in PML
8209 * buffer.
8210 */
8211 kvm_for_each_vcpu(i, vcpu, kvm)
8212 kvm_vcpu_kick(vcpu);
8213}
8214
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008215static void vmx_dump_sel(char *name, uint32_t sel)
8216{
8217 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008218 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008219 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8220 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8221 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8222}
8223
8224static void vmx_dump_dtsel(char *name, uint32_t limit)
8225{
8226 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8227 name, vmcs_read32(limit),
8228 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8229}
8230
8231static void dump_vmcs(void)
8232{
8233 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8234 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8235 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8236 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8237 u32 secondary_exec_control = 0;
8238 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008239 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008240 int i, n;
8241
8242 if (cpu_has_secondary_exec_ctrls())
8243 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8244
8245 pr_err("*** Guest State ***\n");
8246 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8247 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8248 vmcs_readl(CR0_GUEST_HOST_MASK));
8249 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8250 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8251 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8252 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8253 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8254 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008255 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8256 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8257 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8258 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008259 }
8260 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8261 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8262 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8263 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8264 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8265 vmcs_readl(GUEST_SYSENTER_ESP),
8266 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8267 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8268 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8269 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8270 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8271 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8272 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8273 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8274 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8275 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8276 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8277 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8278 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008279 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8280 efer, vmcs_read64(GUEST_IA32_PAT));
8281 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8282 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008283 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8284 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008285 pr_err("PerfGlobCtl = 0x%016llx\n",
8286 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008287 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008288 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008289 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8290 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8291 vmcs_read32(GUEST_ACTIVITY_STATE));
8292 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8293 pr_err("InterruptStatus = %04x\n",
8294 vmcs_read16(GUEST_INTR_STATUS));
8295
8296 pr_err("*** Host State ***\n");
8297 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8298 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8299 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8300 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8301 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8302 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8303 vmcs_read16(HOST_TR_SELECTOR));
8304 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8305 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8306 vmcs_readl(HOST_TR_BASE));
8307 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8308 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8309 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8310 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8311 vmcs_readl(HOST_CR4));
8312 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8313 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8314 vmcs_read32(HOST_IA32_SYSENTER_CS),
8315 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8316 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008317 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8318 vmcs_read64(HOST_IA32_EFER),
8319 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008320 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008321 pr_err("PerfGlobCtl = 0x%016llx\n",
8322 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008323
8324 pr_err("*** Control State ***\n");
8325 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8326 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8327 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8328 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8329 vmcs_read32(EXCEPTION_BITMAP),
8330 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8331 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8332 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8333 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8334 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8335 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8336 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8337 vmcs_read32(VM_EXIT_INTR_INFO),
8338 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8339 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8340 pr_err(" reason=%08x qualification=%016lx\n",
8341 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8342 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8343 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8344 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008345 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008346 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008347 pr_err("TSC Multiplier = 0x%016llx\n",
8348 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008349 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8350 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8351 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8352 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8353 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008354 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008355 n = vmcs_read32(CR3_TARGET_COUNT);
8356 for (i = 0; i + 1 < n; i += 4)
8357 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8358 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8359 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8360 if (i < n)
8361 pr_err("CR3 target%u=%016lx\n",
8362 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8363 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8364 pr_err("PLE Gap=%08x Window=%08x\n",
8365 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8366 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8367 pr_err("Virtual processor ID = 0x%04x\n",
8368 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8369}
8370
Avi Kivity6aa8b732006-12-10 02:21:36 -08008371/*
8372 * The guest has exited. See if we can fix it or if we need userspace
8373 * assistance.
8374 */
Avi Kivity851ba692009-08-24 11:10:17 +03008375static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008376{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008377 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008378 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008379 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008380
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008381 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01008382 vcpu->arch.gpa_available = false;
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008383
Kai Huang843e4332015-01-28 10:54:28 +08008384 /*
8385 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8386 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8387 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8388 * mode as if vcpus is in root mode, the PML buffer must has been
8389 * flushed already.
8390 */
8391 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008392 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008393
Mohammed Gamal80ced182009-09-01 12:48:18 +02008394 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008395 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008396 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008397
Nadav Har'El644d7112011-05-25 23:12:35 +03008398 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008399 nested_vmx_vmexit(vcpu, exit_reason,
8400 vmcs_read32(VM_EXIT_INTR_INFO),
8401 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008402 return 1;
8403 }
8404
Mohammed Gamal51207022010-05-31 22:40:54 +03008405 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008406 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008407 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8408 vcpu->run->fail_entry.hardware_entry_failure_reason
8409 = exit_reason;
8410 return 0;
8411 }
8412
Avi Kivity29bd8a72007-09-10 17:27:03 +03008413 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008414 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8415 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008416 = vmcs_read32(VM_INSTRUCTION_ERROR);
8417 return 0;
8418 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008419
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008420 /*
8421 * Note:
8422 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8423 * delivery event since it indicates guest is accessing MMIO.
8424 * The vm-exit can be triggered again after return to guest that
8425 * will cause infinite loop.
8426 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008427 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008428 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008429 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008430 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008431 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8432 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8433 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008434 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008435 vcpu->run->internal.data[0] = vectoring_info;
8436 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008437 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8438 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8439 vcpu->run->internal.ndata++;
8440 vcpu->run->internal.data[3] =
8441 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8442 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008443 return 0;
8444 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008445
Avi Kivity6aa8b732006-12-10 02:21:36 -08008446 if (exit_reason < kvm_vmx_max_exit_handlers
8447 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008448 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008449 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008450 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8451 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008452 kvm_queue_exception(vcpu, UD_VECTOR);
8453 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008454 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008455}
8456
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008457static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008458{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008459 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8460
8461 if (is_guest_mode(vcpu) &&
8462 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8463 return;
8464
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008465 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008466 vmcs_write32(TPR_THRESHOLD, 0);
8467 return;
8468 }
8469
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008470 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008471}
8472
Yang Zhang8d146952013-01-25 10:18:50 +08008473static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8474{
8475 u32 sec_exec_control;
8476
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008477 /* Postpone execution until vmcs01 is the current VMCS. */
8478 if (is_guest_mode(vcpu)) {
8479 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8480 return;
8481 }
8482
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008483 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008484 return;
8485
Paolo Bonzini35754c92015-07-29 12:05:37 +02008486 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008487 return;
8488
8489 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8490
8491 if (set) {
8492 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8493 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8494 } else {
8495 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8496 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008497 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008498 }
8499 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8500
8501 vmx_set_msr_bitmap(vcpu);
8502}
8503
Tang Chen38b99172014-09-24 15:57:54 +08008504static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8505{
8506 struct vcpu_vmx *vmx = to_vmx(vcpu);
8507
8508 /*
8509 * Currently we do not handle the nested case where L2 has an
8510 * APIC access page of its own; that page is still pinned.
8511 * Hence, we skip the case where the VCPU is in guest mode _and_
8512 * L1 prepared an APIC access page for L2.
8513 *
8514 * For the case where L1 and L2 share the same APIC access page
8515 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8516 * in the vmcs12), this function will only update either the vmcs01
8517 * or the vmcs02. If the former, the vmcs02 will be updated by
8518 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8519 * the next L2->L1 exit.
8520 */
8521 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008522 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008523 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008524 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008525 vmx_flush_tlb_ept_only(vcpu);
8526 }
Tang Chen38b99172014-09-24 15:57:54 +08008527}
8528
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008529static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008530{
8531 u16 status;
8532 u8 old;
8533
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008534 if (max_isr == -1)
8535 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008536
8537 status = vmcs_read16(GUEST_INTR_STATUS);
8538 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008539 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008540 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008541 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008542 vmcs_write16(GUEST_INTR_STATUS, status);
8543 }
8544}
8545
8546static void vmx_set_rvi(int vector)
8547{
8548 u16 status;
8549 u8 old;
8550
Wei Wang4114c272014-11-05 10:53:43 +08008551 if (vector == -1)
8552 vector = 0;
8553
Yang Zhangc7c9c562013-01-25 10:18:51 +08008554 status = vmcs_read16(GUEST_INTR_STATUS);
8555 old = (u8)status & 0xff;
8556 if ((u8)vector != old) {
8557 status &= ~0xff;
8558 status |= (u8)vector;
8559 vmcs_write16(GUEST_INTR_STATUS, status);
8560 }
8561}
8562
8563static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8564{
Wanpeng Li963fee12014-07-17 19:03:00 +08008565 if (!is_guest_mode(vcpu)) {
8566 vmx_set_rvi(max_irr);
8567 return;
8568 }
8569
Wei Wang4114c272014-11-05 10:53:43 +08008570 if (max_irr == -1)
8571 return;
8572
Wanpeng Li963fee12014-07-17 19:03:00 +08008573 /*
Wei Wang4114c272014-11-05 10:53:43 +08008574 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8575 * handles it.
8576 */
8577 if (nested_exit_on_intr(vcpu))
8578 return;
8579
8580 /*
8581 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008582 * is run without virtual interrupt delivery.
8583 */
8584 if (!kvm_event_needs_reinjection(vcpu) &&
8585 vmx_interrupt_allowed(vcpu)) {
8586 kvm_queue_interrupt(vcpu, max_irr, false);
8587 vmx_inject_irq(vcpu);
8588 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008589}
8590
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008591static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008592{
8593 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008594 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008595
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008596 WARN_ON(!vcpu->arch.apicv_active);
8597 if (pi_test_on(&vmx->pi_desc)) {
8598 pi_clear_on(&vmx->pi_desc);
8599 /*
8600 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8601 * But on x86 this is just a compiler barrier anyway.
8602 */
8603 smp_mb__after_atomic();
8604 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8605 } else {
8606 max_irr = kvm_lapic_find_highest_irr(vcpu);
8607 }
8608 vmx_hwapic_irr_update(vcpu, max_irr);
8609 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008610}
8611
Andrey Smetanin63086302015-11-10 15:36:32 +03008612static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008613{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008614 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008615 return;
8616
Yang Zhangc7c9c562013-01-25 10:18:51 +08008617 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8618 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8619 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8620 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8621}
8622
Paolo Bonzini967235d2016-12-19 14:03:45 +01008623static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8624{
8625 struct vcpu_vmx *vmx = to_vmx(vcpu);
8626
8627 pi_clear_on(&vmx->pi_desc);
8628 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8629}
8630
Avi Kivity51aa01d2010-07-20 14:31:20 +03008631static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008632{
Avi Kivity00eba012011-03-07 17:24:54 +02008633 u32 exit_intr_info;
8634
8635 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8636 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8637 return;
8638
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008639 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008640 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008641
8642 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008643 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008644 kvm_machine_check();
8645
Gleb Natapov20f65982009-05-11 13:35:55 +03008646 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008647 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008648 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008649 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008650 kvm_after_handle_nmi(&vmx->vcpu);
8651 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008652}
Gleb Natapov20f65982009-05-11 13:35:55 +03008653
Yang Zhanga547c6d2013-04-11 19:25:10 +08008654static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8655{
8656 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008657 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008658
Yang Zhanga547c6d2013-04-11 19:25:10 +08008659 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8660 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8661 unsigned int vector;
8662 unsigned long entry;
8663 gate_desc *desc;
8664 struct vcpu_vmx *vmx = to_vmx(vcpu);
8665#ifdef CONFIG_X86_64
8666 unsigned long tmp;
8667#endif
8668
8669 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8670 desc = (gate_desc *)vmx->host_idt_base + vector;
8671 entry = gate_offset(*desc);
8672 asm volatile(
8673#ifdef CONFIG_X86_64
8674 "mov %%" _ASM_SP ", %[sp]\n\t"
8675 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8676 "push $%c[ss]\n\t"
8677 "push %[sp]\n\t"
8678#endif
8679 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008680 __ASM_SIZE(push) " $%c[cs]\n\t"
8681 "call *%[entry]\n\t"
8682 :
8683#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008684 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008685#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008686 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008687 :
8688 [entry]"r"(entry),
8689 [ss]"i"(__KERNEL_DS),
8690 [cs]"i"(__KERNEL_CS)
8691 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008692 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008693}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05008694STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008695
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008696static bool vmx_has_high_real_mode_segbase(void)
8697{
8698 return enable_unrestricted_guest || emulate_invalid_guest_state;
8699}
8700
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008701static bool vmx_mpx_supported(void)
8702{
8703 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8704 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8705}
8706
Wanpeng Li55412b22014-12-02 19:21:30 +08008707static bool vmx_xsaves_supported(void)
8708{
8709 return vmcs_config.cpu_based_2nd_exec_ctrl &
8710 SECONDARY_EXEC_XSAVES;
8711}
8712
Avi Kivity51aa01d2010-07-20 14:31:20 +03008713static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8714{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008715 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008716 bool unblock_nmi;
8717 u8 vector;
8718 bool idtv_info_valid;
8719
8720 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008721
Paolo Bonzini2c828782017-03-27 14:37:28 +02008722 if (vmx->nmi_known_unmasked)
8723 return;
8724 /*
8725 * Can't use vmx->exit_intr_info since we're not sure what
8726 * the exit reason is.
8727 */
8728 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8729 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8730 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8731 /*
8732 * SDM 3: 27.7.1.2 (September 2008)
8733 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8734 * a guest IRET fault.
8735 * SDM 3: 23.2.2 (September 2008)
8736 * Bit 12 is undefined in any of the following cases:
8737 * If the VM exit sets the valid bit in the IDT-vectoring
8738 * information field.
8739 * If the VM exit is due to a double fault.
8740 */
8741 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8742 vector != DF_VECTOR && !idtv_info_valid)
8743 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8744 GUEST_INTR_STATE_NMI);
8745 else
8746 vmx->nmi_known_unmasked =
8747 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8748 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008749}
8750
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008751static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008752 u32 idt_vectoring_info,
8753 int instr_len_field,
8754 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008755{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008756 u8 vector;
8757 int type;
8758 bool idtv_info_valid;
8759
8760 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008761
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008762 vcpu->arch.nmi_injected = false;
8763 kvm_clear_exception_queue(vcpu);
8764 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008765
8766 if (!idtv_info_valid)
8767 return;
8768
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008769 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008770
Avi Kivity668f6122008-07-02 09:28:55 +03008771 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8772 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008773
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008774 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008775 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008776 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008777 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008778 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008779 * Clear bit "block by NMI" before VM entry if a NMI
8780 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008781 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008782 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008783 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008784 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008785 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008786 /* fall through */
8787 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008788 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008789 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008790 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008791 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008792 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008793 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008794 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008795 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008796 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008797 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008798 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008799 break;
8800 default:
8801 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008802 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008803}
8804
Avi Kivity83422e12010-07-20 14:43:23 +03008805static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8806{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008807 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008808 VM_EXIT_INSTRUCTION_LEN,
8809 IDT_VECTORING_ERROR_CODE);
8810}
8811
Avi Kivityb463a6f2010-07-20 15:06:17 +03008812static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8813{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008814 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008815 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8816 VM_ENTRY_INSTRUCTION_LEN,
8817 VM_ENTRY_EXCEPTION_ERROR_CODE);
8818
8819 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8820}
8821
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008822static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8823{
8824 int i, nr_msrs;
8825 struct perf_guest_switch_msr *msrs;
8826
8827 msrs = perf_guest_get_msrs(&nr_msrs);
8828
8829 if (!msrs)
8830 return;
8831
8832 for (i = 0; i < nr_msrs; i++)
8833 if (msrs[i].host == msrs[i].guest)
8834 clear_atomic_switch_msr(vmx, msrs[i].msr);
8835 else
8836 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8837 msrs[i].host);
8838}
8839
Jiang Biao33365e72016-11-03 15:03:37 +08008840static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008841{
8842 struct vcpu_vmx *vmx = to_vmx(vcpu);
8843 u64 tscl;
8844 u32 delta_tsc;
8845
8846 if (vmx->hv_deadline_tsc == -1)
8847 return;
8848
8849 tscl = rdtsc();
8850 if (vmx->hv_deadline_tsc > tscl)
8851 /* sure to be 32 bit only because checked on set_hv_timer */
8852 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8853 cpu_preemption_timer_multi);
8854 else
8855 delta_tsc = 0;
8856
8857 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8858}
8859
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008860static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008861{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008862 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008863 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008864
Avi Kivity104f2262010-11-18 13:12:52 +02008865 /* Don't enter VMX if guest state is invalid, let the exit handler
8866 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008867 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008868 return;
8869
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008870 if (vmx->ple_window_dirty) {
8871 vmx->ple_window_dirty = false;
8872 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8873 }
8874
Abel Gordon012f83c2013-04-18 14:39:25 +03008875 if (vmx->nested.sync_shadow_vmcs) {
8876 copy_vmcs12_to_shadow(vmx);
8877 vmx->nested.sync_shadow_vmcs = false;
8878 }
8879
Avi Kivity104f2262010-11-18 13:12:52 +02008880 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8881 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8882 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8883 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8884
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008885 cr3 = __get_current_cr3_fast();
8886 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
8887 vmcs_writel(HOST_CR3, cr3);
8888 vmx->host_state.vmcs_host_cr3 = cr3;
8889 }
8890
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008891 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008892 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8893 vmcs_writel(HOST_CR4, cr4);
8894 vmx->host_state.vmcs_host_cr4 = cr4;
8895 }
8896
Avi Kivity104f2262010-11-18 13:12:52 +02008897 /* When single-stepping over STI and MOV SS, we must clear the
8898 * corresponding interruptibility bits in the guest state. Otherwise
8899 * vmentry fails as it then expects bit 14 (BS) in pending debug
8900 * exceptions being set, but that's not correct for the guest debugging
8901 * case. */
8902 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8903 vmx_set_interrupt_shadow(vcpu, 0);
8904
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008905 if (vmx->guest_pkru_valid)
8906 __write_pkru(vmx->guest_pkru);
8907
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008908 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008909 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008910
Yunhong Jiang64672c92016-06-13 14:19:59 -07008911 vmx_arm_hv_timer(vcpu);
8912
Nadav Har'Eld462b812011-05-24 15:26:10 +03008913 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008914 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008915 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008916 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8917 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8918 "push %%" _ASM_CX " \n\t"
8919 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008920 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008921 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008922 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008923 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008924 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008925 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8926 "mov %%cr2, %%" _ASM_DX " \n\t"
8927 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008928 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008929 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008930 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008931 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008932 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008933 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008934 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8935 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8936 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8937 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8938 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8939 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008940#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008941 "mov %c[r8](%0), %%r8 \n\t"
8942 "mov %c[r9](%0), %%r9 \n\t"
8943 "mov %c[r10](%0), %%r10 \n\t"
8944 "mov %c[r11](%0), %%r11 \n\t"
8945 "mov %c[r12](%0), %%r12 \n\t"
8946 "mov %c[r13](%0), %%r13 \n\t"
8947 "mov %c[r14](%0), %%r14 \n\t"
8948 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008949#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008950 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008951
Avi Kivity6aa8b732006-12-10 02:21:36 -08008952 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008953 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008954 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008955 "jmp 2f \n\t"
8956 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8957 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008958 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008959 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008960 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008961 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8962 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8963 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8964 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8965 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8966 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8967 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008968#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008969 "mov %%r8, %c[r8](%0) \n\t"
8970 "mov %%r9, %c[r9](%0) \n\t"
8971 "mov %%r10, %c[r10](%0) \n\t"
8972 "mov %%r11, %c[r11](%0) \n\t"
8973 "mov %%r12, %c[r12](%0) \n\t"
8974 "mov %%r13, %c[r13](%0) \n\t"
8975 "mov %%r14, %c[r14](%0) \n\t"
8976 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008977#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008978 "mov %%cr2, %%" _ASM_AX " \n\t"
8979 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008980
Avi Kivityb188c81f2012-09-16 15:10:58 +03008981 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008982 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008983 ".pushsection .rodata \n\t"
8984 ".global vmx_return \n\t"
8985 "vmx_return: " _ASM_PTR " 2b \n\t"
8986 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008987 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008988 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008989 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008990 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008991 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8992 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8993 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8994 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8995 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8996 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8997 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008998#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008999 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9000 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9001 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9002 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9003 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9004 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9005 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9006 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009007#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009008 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9009 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009010 : "cc", "memory"
9011#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009012 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009013 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009014#else
9015 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009016#endif
9017 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009018
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009019 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9020 if (debugctlmsr)
9021 update_debugctlmsr(debugctlmsr);
9022
Avi Kivityaa67f602012-08-01 16:48:03 +03009023#ifndef CONFIG_X86_64
9024 /*
9025 * The sysexit path does not restore ds/es, so we must set them to
9026 * a reasonable value ourselves.
9027 *
9028 * We can't defer this to vmx_load_host_state() since that function
9029 * may be executed in interrupt context, which saves and restore segments
9030 * around it, nullifying its effect.
9031 */
9032 loadsegment(ds, __USER_DS);
9033 loadsegment(es, __USER_DS);
9034#endif
9035
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009036 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009037 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009038 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009039 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009040 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009041 vcpu->arch.regs_dirty = 0;
9042
Avi Kivity1155f762007-11-22 11:30:47 +02009043 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9044
Nadav Har'Eld462b812011-05-24 15:26:10 +03009045 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009046
Avi Kivity51aa01d2010-07-20 14:31:20 +03009047 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009048
Gleb Natapove0b890d2013-09-25 12:51:33 +03009049 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009050 * eager fpu is enabled if PKEY is supported and CR4 is switched
9051 * back on host, so it is safe to read guest PKRU from current
9052 * XSAVE.
9053 */
9054 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9055 vmx->guest_pkru = __read_pkru();
9056 if (vmx->guest_pkru != vmx->host_pkru) {
9057 vmx->guest_pkru_valid = true;
9058 __write_pkru(vmx->host_pkru);
9059 } else
9060 vmx->guest_pkru_valid = false;
9061 }
9062
9063 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009064 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9065 * we did not inject a still-pending event to L1 now because of
9066 * nested_run_pending, we need to re-enable this bit.
9067 */
9068 if (vmx->nested.nested_run_pending)
9069 kvm_make_request(KVM_REQ_EVENT, vcpu);
9070
9071 vmx->nested.nested_run_pending = 0;
9072
Avi Kivity51aa01d2010-07-20 14:31:20 +03009073 vmx_complete_atomic_exit(vmx);
9074 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009075 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009076}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009077STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009078
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009079static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009080{
9081 struct vcpu_vmx *vmx = to_vmx(vcpu);
9082 int cpu;
9083
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009084 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009085 return;
9086
9087 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009088 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009089 vmx_vcpu_put(vcpu);
9090 vmx_vcpu_load(vcpu, cpu);
9091 vcpu->cpu = cpu;
9092 put_cpu();
9093}
9094
Jim Mattson2f1fe812016-07-08 15:36:06 -07009095/*
9096 * Ensure that the current vmcs of the logical processor is the
9097 * vmcs01 of the vcpu before calling free_nested().
9098 */
9099static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9100{
9101 struct vcpu_vmx *vmx = to_vmx(vcpu);
9102 int r;
9103
9104 r = vcpu_load(vcpu);
9105 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009106 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009107 free_nested(vmx);
9108 vcpu_put(vcpu);
9109}
9110
Avi Kivity6aa8b732006-12-10 02:21:36 -08009111static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9112{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009113 struct vcpu_vmx *vmx = to_vmx(vcpu);
9114
Kai Huang843e4332015-01-28 10:54:28 +08009115 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009116 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009117 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009118 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009119 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009120 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009121 kfree(vmx->guest_msrs);
9122 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009123 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009124}
9125
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009126static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009127{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009128 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009129 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009130 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009131
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009132 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009133 return ERR_PTR(-ENOMEM);
9134
Wanpeng Li991e7a02015-09-16 17:30:05 +08009135 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009136
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009137 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9138 if (err)
9139 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009140
Peter Feiner4e595162016-07-07 14:49:58 -07009141 err = -ENOMEM;
9142
9143 /*
9144 * If PML is turned on, failure on enabling PML just results in failure
9145 * of creating the vcpu, therefore we can simplify PML logic (by
9146 * avoiding dealing with cases, such as enabling PML partially on vcpus
9147 * for the guest, etc.
9148 */
9149 if (enable_pml) {
9150 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9151 if (!vmx->pml_pg)
9152 goto uninit_vcpu;
9153 }
9154
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009155 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009156 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9157 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009158
Peter Feiner4e595162016-07-07 14:49:58 -07009159 if (!vmx->guest_msrs)
9160 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009161
Nadav Har'Eld462b812011-05-24 15:26:10 +03009162 vmx->loaded_vmcs = &vmx->vmcs01;
9163 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009164 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009165 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009166 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009167 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009168
Avi Kivity15ad7142007-07-11 18:17:21 +03009169 cpu = get_cpu();
9170 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009171 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009172 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009173 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009174 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009175 if (err)
9176 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009177 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009178 err = alloc_apic_access_page(kvm);
9179 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009180 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009181 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009182
Sheng Yangb927a3c2009-07-21 10:42:48 +08009183 if (enable_ept) {
9184 if (!kvm->arch.ept_identity_map_addr)
9185 kvm->arch.ept_identity_map_addr =
9186 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009187 err = init_rmode_identity_map(kvm);
9188 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009189 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009190 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009191
Wanpeng Li5c614b32015-10-13 09:18:36 -07009192 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009193 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009194 vmx->nested.vpid02 = allocate_vpid();
9195 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009196
Wincy Van705699a2015-02-03 23:58:17 +08009197 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009198 vmx->nested.current_vmptr = -1ull;
9199 vmx->nested.current_vmcs12 = NULL;
9200
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009201 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9202
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009203 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009204
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009205free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009206 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009207 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009208free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009209 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009210free_pml:
9211 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009212uninit_vcpu:
9213 kvm_vcpu_uninit(&vmx->vcpu);
9214free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009215 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009216 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009217 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009218}
9219
Yang, Sheng002c7f72007-07-31 14:23:01 +03009220static void __init vmx_check_processor_compat(void *rtn)
9221{
9222 struct vmcs_config vmcs_conf;
9223
9224 *(int *)rtn = 0;
9225 if (setup_vmcs_config(&vmcs_conf) < 0)
9226 *(int *)rtn = -EIO;
9227 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9228 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9229 smp_processor_id());
9230 *(int *)rtn = -EIO;
9231 }
9232}
9233
Sheng Yang67253af2008-04-25 10:20:22 +08009234static int get_ept_level(void)
9235{
9236 return VMX_EPT_DEFAULT_GAW + 1;
9237}
9238
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009239static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009240{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009241 u8 cache;
9242 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009243
Sheng Yang522c68c2009-04-27 20:35:43 +08009244 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009245 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009246 * 2. EPT with VT-d:
9247 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009248 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009249 * b. VT-d with snooping control feature: snooping control feature of
9250 * VT-d engine can guarantee the cache correctness. Just set it
9251 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009252 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009253 * consistent with host MTRR
9254 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009255 if (is_mmio) {
9256 cache = MTRR_TYPE_UNCACHABLE;
9257 goto exit;
9258 }
9259
9260 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009261 ipat = VMX_EPT_IPAT_BIT;
9262 cache = MTRR_TYPE_WRBACK;
9263 goto exit;
9264 }
9265
9266 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9267 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009268 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009269 cache = MTRR_TYPE_WRBACK;
9270 else
9271 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009272 goto exit;
9273 }
9274
Xiao Guangrongff536042015-06-15 16:55:22 +08009275 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009276
9277exit:
9278 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009279}
9280
Sheng Yang17cc3932010-01-05 19:02:27 +08009281static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009282{
Sheng Yang878403b2010-01-05 19:02:29 +08009283 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9284 return PT_DIRECTORY_LEVEL;
9285 else
9286 /* For shadow and EPT supported 1GB page */
9287 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009288}
9289
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009290static void vmcs_set_secondary_exec_control(u32 new_ctl)
9291{
9292 /*
9293 * These bits in the secondary execution controls field
9294 * are dynamic, the others are mostly based on the hypervisor
9295 * architecture and the guest's CPUID. Do not touch the
9296 * dynamic bits.
9297 */
9298 u32 mask =
9299 SECONDARY_EXEC_SHADOW_VMCS |
9300 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9301 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9302
9303 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9304
9305 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9306 (new_ctl & ~mask) | (cur_ctl & mask));
9307}
9308
David Matlack8322ebb2016-11-29 18:14:09 -08009309/*
9310 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9311 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9312 */
9313static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9314{
9315 struct vcpu_vmx *vmx = to_vmx(vcpu);
9316 struct kvm_cpuid_entry2 *entry;
9317
9318 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9319 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9320
9321#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9322 if (entry && (entry->_reg & (_cpuid_mask))) \
9323 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9324} while (0)
9325
9326 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9327 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9328 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9329 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9330 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9331 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9332 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9333 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9334 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9335 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9336 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9337 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9338 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9339 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9340 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9341
9342 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9343 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9344 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9345 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9346 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9347 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9348 cr4_fixed1_update(bit(11), ecx, bit(2));
9349
9350#undef cr4_fixed1_update
9351}
9352
Sheng Yang0e851882009-12-18 16:48:46 +08009353static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9354{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009355 struct kvm_cpuid_entry2 *best;
9356 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009357 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009358
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009359 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009360 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9361 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009362 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009363
Paolo Bonzini8b972652015-09-15 17:34:42 +02009364 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009365 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009366 vmx->nested.nested_vmx_secondary_ctls_high |=
9367 SECONDARY_EXEC_RDTSCP;
9368 else
9369 vmx->nested.nested_vmx_secondary_ctls_high &=
9370 ~SECONDARY_EXEC_RDTSCP;
9371 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009372 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009373
Mao, Junjiead756a12012-07-02 01:18:48 +00009374 /* Exposing INVPCID only when PCID is exposed */
9375 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9376 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009377 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9378 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009379 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009380
Mao, Junjiead756a12012-07-02 01:18:48 +00009381 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009382 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009383 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009384
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009385 if (cpu_has_secondary_exec_ctrls())
9386 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009387
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009388 if (nested_vmx_allowed(vcpu))
9389 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9390 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9391 else
9392 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9393 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009394
9395 if (nested_vmx_allowed(vcpu))
9396 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009397}
9398
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009399static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9400{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009401 if (func == 1 && nested)
9402 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009403}
9404
Yang Zhang25d92082013-08-06 12:00:32 +03009405static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9406 struct x86_exception *fault)
9407{
Jan Kiszka533558b2014-01-04 18:47:20 +01009408 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009409 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009410 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009411 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009412
Bandan Dasc5f983f2017-05-05 15:25:14 -04009413 if (vmx->nested.pml_full) {
9414 exit_reason = EXIT_REASON_PML_FULL;
9415 vmx->nested.pml_full = false;
9416 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9417 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009418 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009419 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009420 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009421
9422 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009423 vmcs12->guest_physical_address = fault->address;
9424}
9425
Peter Feiner995f00a2017-06-30 17:26:32 -07009426static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9427{
9428 return nested_ept_get_cr3(vcpu) & VMX_EPT_AD_ENABLE_BIT;
9429}
9430
Nadav Har'El155a97a2013-08-05 11:07:16 +03009431/* Callbacks for nested_ept_init_mmu_context: */
9432
9433static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9434{
9435 /* return the page table to be shadowed - in our case, EPT12 */
9436 return get_vmcs12(vcpu)->ept_pointer;
9437}
9438
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009439static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009440{
Peter Feiner995f00a2017-06-30 17:26:32 -07009441 bool wants_ad;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009442
Paolo Bonziniad896af2013-10-02 16:56:14 +02009443 WARN_ON(mmu_is_nested(vcpu));
Peter Feiner995f00a2017-06-30 17:26:32 -07009444 wants_ad = nested_ept_ad_enabled(vcpu);
9445 if (wants_ad && !enable_ept_ad_bits)
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009446 return 1;
9447
9448 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009449 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009450 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009451 VMX_EPT_EXECUTE_ONLY_BIT,
Peter Feiner995f00a2017-06-30 17:26:32 -07009452 wants_ad);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009453 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9454 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9455 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9456
9457 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009458 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009459}
9460
9461static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9462{
9463 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9464}
9465
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009466static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9467 u16 error_code)
9468{
9469 bool inequality, bit;
9470
9471 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9472 inequality =
9473 (error_code & vmcs12->page_fault_error_code_mask) !=
9474 vmcs12->page_fault_error_code_match;
9475 return inequality ^ bit;
9476}
9477
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009478static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9479 struct x86_exception *fault)
9480{
9481 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9482
9483 WARN_ON(!is_guest_mode(vcpu));
9484
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009485 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009486 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9487 vmcs_read32(VM_EXIT_INTR_INFO),
9488 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009489 else
9490 kvm_inject_page_fault(vcpu, fault);
9491}
9492
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009493static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9494 struct vmcs12 *vmcs12);
9495
9496static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009497 struct vmcs12 *vmcs12)
9498{
9499 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009500 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009501
9502 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009503 /*
9504 * Translate L1 physical address to host physical
9505 * address for vmcs02. Keep the page pinned, so this
9506 * physical address remains valid. We keep a reference
9507 * to it so we can release it later.
9508 */
9509 if (vmx->nested.apic_access_page) /* shouldn't happen */
9510 nested_release_page(vmx->nested.apic_access_page);
9511 vmx->nested.apic_access_page =
9512 nested_get_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009513 /*
9514 * If translation failed, no matter: This feature asks
9515 * to exit when accessing the given address, and if it
9516 * can never be accessed, this feature won't do
9517 * anything anyway.
9518 */
9519 if (vmx->nested.apic_access_page) {
9520 hpa = page_to_phys(vmx->nested.apic_access_page);
9521 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9522 } else {
9523 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9524 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9525 }
9526 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9527 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9528 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9529 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9530 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009531 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009532
9533 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009534 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9535 nested_release_page(vmx->nested.virtual_apic_page);
9536 vmx->nested.virtual_apic_page =
9537 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9538
9539 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009540 * If translation failed, VM entry will fail because
9541 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9542 * Failing the vm entry is _not_ what the processor
9543 * does but it's basically the only possibility we
9544 * have. We could still enter the guest if CR8 load
9545 * exits are enabled, CR8 store exits are enabled, and
9546 * virtualize APIC access is disabled; in this case
9547 * the processor would never use the TPR shadow and we
9548 * could simply clear the bit from the execution
9549 * control. But such a configuration is useless, so
9550 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009551 */
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009552 if (vmx->nested.virtual_apic_page) {
9553 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9554 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9555 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009556 }
9557
Wincy Van705699a2015-02-03 23:58:17 +08009558 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009559 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9560 kunmap(vmx->nested.pi_desc_page);
9561 nested_release_page(vmx->nested.pi_desc_page);
9562 }
9563 vmx->nested.pi_desc_page =
9564 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
Wincy Van705699a2015-02-03 23:58:17 +08009565 vmx->nested.pi_desc =
9566 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9567 if (!vmx->nested.pi_desc) {
9568 nested_release_page_clean(vmx->nested.pi_desc_page);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009569 return;
Wincy Van705699a2015-02-03 23:58:17 +08009570 }
9571 vmx->nested.pi_desc =
9572 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9573 (unsigned long)(vmcs12->posted_intr_desc_addr &
9574 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009575 vmcs_write64(POSTED_INTR_DESC_ADDR,
9576 page_to_phys(vmx->nested.pi_desc_page) +
9577 (unsigned long)(vmcs12->posted_intr_desc_addr &
9578 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009579 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009580 if (cpu_has_vmx_msr_bitmap() &&
9581 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9582 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9583 ;
9584 else
9585 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9586 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009587}
9588
Jan Kiszkaf41245002014-03-07 20:03:13 +01009589static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9590{
9591 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9592 struct vcpu_vmx *vmx = to_vmx(vcpu);
9593
9594 if (vcpu->arch.virtual_tsc_khz == 0)
9595 return;
9596
9597 /* Make sure short timeouts reliably trigger an immediate vmexit.
9598 * hrtimer_start does not guarantee this. */
9599 if (preemption_timeout <= 1) {
9600 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9601 return;
9602 }
9603
9604 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9605 preemption_timeout *= 1000000;
9606 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9607 hrtimer_start(&vmx->nested.preemption_timer,
9608 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9609}
9610
Jim Mattson56a20512017-07-06 16:33:06 -07009611static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9612 struct vmcs12 *vmcs12)
9613{
9614 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9615 return 0;
9616
9617 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9618 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9619 return -EINVAL;
9620
9621 return 0;
9622}
9623
Wincy Van3af18d92015-02-03 23:49:31 +08009624static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9625 struct vmcs12 *vmcs12)
9626{
Wincy Van3af18d92015-02-03 23:49:31 +08009627 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9628 return 0;
9629
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009630 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009631 return -EINVAL;
9632
9633 return 0;
9634}
9635
9636/*
9637 * Merge L0's and L1's MSR bitmap, return false to indicate that
9638 * we do not use the hardware.
9639 */
9640static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9641 struct vmcs12 *vmcs12)
9642{
Wincy Van82f0dd42015-02-03 23:57:18 +08009643 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009644 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009645 unsigned long *msr_bitmap_l1;
9646 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009647
Radim Krčmářd048c092016-08-08 20:16:22 +02009648 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009649 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9650 return false;
9651
9652 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář05d8d342017-03-07 17:51:49 +01009653 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009654 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009655 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009656
Radim Krčmářd048c092016-08-08 20:16:22 +02009657 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9658
Wincy Vanf2b93282015-02-03 23:56:03 +08009659 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009660 if (nested_cpu_has_apic_reg_virt(vmcs12))
9661 for (msr = 0x800; msr <= 0x8ff; msr++)
9662 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009663 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009664 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009665
9666 nested_vmx_disable_intercept_for_msr(
9667 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009668 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9669 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009670
Wincy Van608406e2015-02-03 23:57:51 +08009671 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009672 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009673 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009674 APIC_BASE_MSR + (APIC_EOI >> 4),
9675 MSR_TYPE_W);
9676 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009677 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009678 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9679 MSR_TYPE_W);
9680 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009681 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009682 kunmap(page);
9683 nested_release_page_clean(page);
9684
9685 return true;
9686}
9687
9688static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9689 struct vmcs12 *vmcs12)
9690{
Wincy Van82f0dd42015-02-03 23:57:18 +08009691 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009692 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009693 !nested_cpu_has_vid(vmcs12) &&
9694 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009695 return 0;
9696
9697 /*
9698 * If virtualize x2apic mode is enabled,
9699 * virtualize apic access must be disabled.
9700 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009701 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9702 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009703 return -EINVAL;
9704
Wincy Van608406e2015-02-03 23:57:51 +08009705 /*
9706 * If virtual interrupt delivery is enabled,
9707 * we must exit on external interrupts.
9708 */
9709 if (nested_cpu_has_vid(vmcs12) &&
9710 !nested_exit_on_intr(vcpu))
9711 return -EINVAL;
9712
Wincy Van705699a2015-02-03 23:58:17 +08009713 /*
9714 * bits 15:8 should be zero in posted_intr_nv,
9715 * the descriptor address has been already checked
9716 * in nested_get_vmcs12_pages.
9717 */
9718 if (nested_cpu_has_posted_intr(vmcs12) &&
9719 (!nested_cpu_has_vid(vmcs12) ||
9720 !nested_exit_intr_ack_set(vcpu) ||
9721 vmcs12->posted_intr_nv & 0xff00))
9722 return -EINVAL;
9723
Wincy Vanf2b93282015-02-03 23:56:03 +08009724 /* tpr shadow is needed by all apicv features. */
9725 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9726 return -EINVAL;
9727
9728 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009729}
9730
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009731static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9732 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009733 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009734{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009735 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009736 u64 count, addr;
9737
9738 if (vmcs12_read_any(vcpu, count_field, &count) ||
9739 vmcs12_read_any(vcpu, addr_field, &addr)) {
9740 WARN_ON(1);
9741 return -EINVAL;
9742 }
9743 if (count == 0)
9744 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009745 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009746 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9747 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009748 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009749 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9750 addr_field, maxphyaddr, count, addr);
9751 return -EINVAL;
9752 }
9753 return 0;
9754}
9755
9756static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9757 struct vmcs12 *vmcs12)
9758{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009759 if (vmcs12->vm_exit_msr_load_count == 0 &&
9760 vmcs12->vm_exit_msr_store_count == 0 &&
9761 vmcs12->vm_entry_msr_load_count == 0)
9762 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009763 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009764 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009765 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009766 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009767 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009768 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009769 return -EINVAL;
9770 return 0;
9771}
9772
Bandan Dasc5f983f2017-05-05 15:25:14 -04009773static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
9774 struct vmcs12 *vmcs12)
9775{
9776 u64 address = vmcs12->pml_address;
9777 int maxphyaddr = cpuid_maxphyaddr(vcpu);
9778
9779 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
9780 if (!nested_cpu_has_ept(vmcs12) ||
9781 !IS_ALIGNED(address, 4096) ||
9782 address >> maxphyaddr)
9783 return -EINVAL;
9784 }
9785
9786 return 0;
9787}
9788
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009789static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9790 struct vmx_msr_entry *e)
9791{
9792 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009793 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009794 return -EINVAL;
9795 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9796 e->index == MSR_IA32_UCODE_REV)
9797 return -EINVAL;
9798 if (e->reserved != 0)
9799 return -EINVAL;
9800 return 0;
9801}
9802
9803static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9804 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009805{
9806 if (e->index == MSR_FS_BASE ||
9807 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009808 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9809 nested_vmx_msr_check_common(vcpu, e))
9810 return -EINVAL;
9811 return 0;
9812}
9813
9814static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9815 struct vmx_msr_entry *e)
9816{
9817 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9818 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009819 return -EINVAL;
9820 return 0;
9821}
9822
9823/*
9824 * Load guest's/host's msr at nested entry/exit.
9825 * return 0 for success, entry index for failure.
9826 */
9827static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9828{
9829 u32 i;
9830 struct vmx_msr_entry e;
9831 struct msr_data msr;
9832
9833 msr.host_initiated = false;
9834 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009835 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9836 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009837 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009838 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9839 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009840 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009841 }
9842 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009843 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009844 "%s check failed (%u, 0x%x, 0x%x)\n",
9845 __func__, i, e.index, e.reserved);
9846 goto fail;
9847 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009848 msr.index = e.index;
9849 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009850 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009851 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009852 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9853 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009854 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009855 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009856 }
9857 return 0;
9858fail:
9859 return i + 1;
9860}
9861
9862static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9863{
9864 u32 i;
9865 struct vmx_msr_entry e;
9866
9867 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009868 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009869 if (kvm_vcpu_read_guest(vcpu,
9870 gpa + i * sizeof(e),
9871 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009872 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009873 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9874 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009875 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009876 }
9877 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009878 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009879 "%s check failed (%u, 0x%x, 0x%x)\n",
9880 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009881 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009882 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009883 msr_info.host_initiated = false;
9884 msr_info.index = e.index;
9885 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009886 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009887 "%s cannot read MSR (%u, 0x%x)\n",
9888 __func__, i, e.index);
9889 return -EINVAL;
9890 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009891 if (kvm_vcpu_write_guest(vcpu,
9892 gpa + i * sizeof(e) +
9893 offsetof(struct vmx_msr_entry, value),
9894 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009895 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009896 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009897 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009898 return -EINVAL;
9899 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009900 }
9901 return 0;
9902}
9903
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009904static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
9905{
9906 unsigned long invalid_mask;
9907
9908 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
9909 return (val & invalid_mask) == 0;
9910}
9911
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009912/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009913 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
9914 * emulating VM entry into a guest with EPT enabled.
9915 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9916 * is assigned to entry_failure_code on failure.
9917 */
9918static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -08009919 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009920{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009921 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009922 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009923 *entry_failure_code = ENTRY_FAIL_DEFAULT;
9924 return 1;
9925 }
9926
9927 /*
9928 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
9929 * must not be dereferenced.
9930 */
9931 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
9932 !nested_ept) {
9933 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
9934 *entry_failure_code = ENTRY_FAIL_PDPTE;
9935 return 1;
9936 }
9937 }
9938
9939 vcpu->arch.cr3 = cr3;
9940 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
9941 }
9942
9943 kvm_mmu_reset_context(vcpu);
9944 return 0;
9945}
9946
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009947/*
9948 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9949 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009950 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009951 * guest in a way that will both be appropriate to L1's requests, and our
9952 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9953 * function also has additional necessary side-effects, like setting various
9954 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +01009955 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9956 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009957 */
Ladi Prosekee146c12016-11-30 16:03:09 +01009958static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -08009959 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009960{
9961 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -04009962 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009963
9964 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9965 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9966 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9967 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9968 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9969 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9970 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9971 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9972 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9973 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9974 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9975 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9976 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9977 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9978 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9979 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9980 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9981 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9982 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9983 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9984 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9985 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9986 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9987 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9988 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9989 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9990 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9991 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9992 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9993 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9994 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9995 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9996 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9997 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9998 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9999 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10000
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010001 if (from_vmentry &&
10002 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010003 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10004 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10005 } else {
10006 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10007 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10008 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010009 if (from_vmentry) {
10010 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10011 vmcs12->vm_entry_intr_info_field);
10012 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10013 vmcs12->vm_entry_exception_error_code);
10014 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10015 vmcs12->vm_entry_instruction_len);
10016 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10017 vmcs12->guest_interruptibility_info);
10018 } else {
10019 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10020 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010021 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010022 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010023 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10024 vmcs12->guest_pending_dbg_exceptions);
10025 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10026 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10027
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010028 if (nested_cpu_has_xsaves(vmcs12))
10029 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010030 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10031
Jan Kiszkaf41245002014-03-07 20:03:13 +010010032 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010033
Paolo Bonzini9314006db2016-07-06 13:23:51 +020010034 /* Preemption timer setting is only taken from vmcs01. */
10035 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10036 exec_control |= vmcs_config.pin_based_exec_ctrl;
10037 if (vmx->hv_deadline_tsc == -1)
10038 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10039
10040 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010041 if (nested_cpu_has_posted_intr(vmcs12)) {
10042 /*
10043 * Note that we use L0's vector here and in
10044 * vmx_deliver_nested_posted_interrupt.
10045 */
10046 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10047 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +080010048 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010049 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010050 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010051 }
Wincy Van705699a2015-02-03 23:58:17 +080010052
Jan Kiszkaf41245002014-03-07 20:03:13 +010010053 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010054
Jan Kiszkaf41245002014-03-07 20:03:13 +010010055 vmx->nested.preemption_timer_expired = false;
10056 if (nested_cpu_has_preemption_timer(vmcs12))
10057 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010058
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010059 /*
10060 * Whether page-faults are trapped is determined by a combination of
10061 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10062 * If enable_ept, L0 doesn't care about page faults and we should
10063 * set all of these to L1's desires. However, if !enable_ept, L0 does
10064 * care about (at least some) page faults, and because it is not easy
10065 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10066 * to exit on each and every L2 page fault. This is done by setting
10067 * MASK=MATCH=0 and (see below) EB.PF=1.
10068 * Note that below we don't need special code to set EB.PF beyond the
10069 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10070 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10071 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10072 *
10073 * A problem with this approach (when !enable_ept) is that L1 may be
10074 * injected with more page faults than it asked for. This could have
10075 * caused problems, but in practice existing hypervisors don't care.
10076 * To fix this, we will need to emulate the PFEC checking (on the L1
10077 * page tables), using walk_addr(), when injecting PFs to L1.
10078 */
10079 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10080 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10081 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10082 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10083
10084 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf41245002014-03-07 20:03:13 +010010085 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010086
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010087 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010088 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010089 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010090 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010091 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010092 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010093 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10094 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10095 ~SECONDARY_EXEC_ENABLE_PML;
10096 exec_control |= vmcs12_exec_ctrl;
10097 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010098
Wincy Van608406e2015-02-03 23:57:51 +080010099 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10100 vmcs_write64(EOI_EXIT_BITMAP0,
10101 vmcs12->eoi_exit_bitmap0);
10102 vmcs_write64(EOI_EXIT_BITMAP1,
10103 vmcs12->eoi_exit_bitmap1);
10104 vmcs_write64(EOI_EXIT_BITMAP2,
10105 vmcs12->eoi_exit_bitmap2);
10106 vmcs_write64(EOI_EXIT_BITMAP3,
10107 vmcs12->eoi_exit_bitmap3);
10108 vmcs_write16(GUEST_INTR_STATUS,
10109 vmcs12->guest_intr_status);
10110 }
10111
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010112 /*
10113 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10114 * nested_get_vmcs12_pages will either fix it up or
10115 * remove the VM execution control.
10116 */
10117 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10118 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10119
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010120 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10121 }
10122
10123
10124 /*
10125 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10126 * Some constant fields are set here by vmx_set_constant_host_state().
10127 * Other fields are different per CPU, and will be set later when
10128 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10129 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010130 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010131
10132 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010133 * Set the MSR load/store lists to match L0's settings.
10134 */
10135 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10136 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10137 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10138 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10139 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10140
10141 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010142 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10143 * entry, but only if the current (host) sp changed from the value
10144 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10145 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10146 * here we just force the write to happen on entry.
10147 */
10148 vmx->host_rsp = 0;
10149
10150 exec_control = vmx_exec_control(vmx); /* L0's desires */
10151 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10152 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10153 exec_control &= ~CPU_BASED_TPR_SHADOW;
10154 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010155
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010156 /*
10157 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10158 * nested_get_vmcs12_pages can't fix it up, the illegal value
10159 * will result in a VM entry failure.
10160 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010161 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010162 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010163 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10164 }
10165
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010166 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010167 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010168 * Rather, exit every time.
10169 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010170 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10171 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10172
10173 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10174
10175 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10176 * bitwise-or of what L1 wants to trap for L2, and what we want to
10177 * trap. Note that CR0.TS also needs updating - we do this later.
10178 */
10179 update_exception_bitmap(vcpu);
10180 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10181 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10182
Nadav Har'El8049d652013-08-05 11:07:06 +030010183 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10184 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10185 * bits are further modified by vmx_set_efer() below.
10186 */
Jan Kiszkaf41245002014-03-07 20:03:13 +010010187 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010188
10189 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10190 * emulated by vmx_set_efer(), below.
10191 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010192 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010193 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10194 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010195 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10196
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010197 if (from_vmentry &&
10198 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010199 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010200 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010201 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010202 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010203 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010204
10205 set_cr4_guest_host_mask(vmx);
10206
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010207 if (from_vmentry &&
10208 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010209 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10210
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010211 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10212 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010213 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010214 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010215 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010216 if (kvm_has_tsc_control)
10217 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010218
10219 if (enable_vpid) {
10220 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010221 * There is no direct mapping between vpid02 and vpid12, the
10222 * vpid02 is per-vCPU for L0 and reused while the value of
10223 * vpid12 is changed w/ one invvpid during nested vmentry.
10224 * The vpid12 is allocated by L1 for L2, so it will not
10225 * influence global bitmap(for vpid01 and vpid02 allocation)
10226 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010227 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010228 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10229 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10230 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10231 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10232 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10233 }
10234 } else {
10235 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10236 vmx_flush_tlb(vcpu);
10237 }
10238
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010239 }
10240
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010241 if (enable_pml) {
10242 /*
10243 * Conceptually we want to copy the PML address and index from
10244 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10245 * since we always flush the log on each vmexit, this happens
10246 * to be equivalent to simply resetting the fields in vmcs02.
10247 */
10248 ASSERT(vmx->pml_pg);
10249 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10250 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10251 }
10252
Nadav Har'El155a97a2013-08-05 11:07:16 +030010253 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010254 if (nested_ept_init_mmu_context(vcpu)) {
10255 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10256 return 1;
10257 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010258 } else if (nested_cpu_has2(vmcs12,
10259 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10260 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010261 }
10262
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010263 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010264 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10265 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010266 * The CR0_READ_SHADOW is what L2 should have expected to read given
10267 * the specifications by L1; It's not enough to take
10268 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10269 * have more bits than L1 expected.
10270 */
10271 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10272 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10273
10274 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10275 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10276
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010277 if (from_vmentry &&
10278 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010279 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10280 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10281 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10282 else
10283 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10284 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10285 vmx_set_efer(vcpu, vcpu->arch.efer);
10286
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010287 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010288 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010289 entry_failure_code))
10290 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010291
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010292 if (!enable_ept)
10293 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10294
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010295 /*
10296 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10297 */
10298 if (enable_ept) {
10299 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10300 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10301 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10302 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10303 }
10304
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010305 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10306 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010307 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010308}
10309
Jim Mattsonca0bde22016-11-30 12:03:46 -080010310static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10311{
10312 struct vcpu_vmx *vmx = to_vmx(vcpu);
10313
10314 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10315 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10316 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10317
Jim Mattson56a20512017-07-06 16:33:06 -070010318 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10319 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10320
Jim Mattsonca0bde22016-11-30 12:03:46 -080010321 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10322 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10323
10324 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10325 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10326
10327 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10328 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10329
Bandan Dasc5f983f2017-05-05 15:25:14 -040010330 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10331 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10332
Jim Mattsonca0bde22016-11-30 12:03:46 -080010333 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10334 vmx->nested.nested_vmx_procbased_ctls_low,
10335 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010336 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10337 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10338 vmx->nested.nested_vmx_secondary_ctls_low,
10339 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010340 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10341 vmx->nested.nested_vmx_pinbased_ctls_low,
10342 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10343 !vmx_control_verify(vmcs12->vm_exit_controls,
10344 vmx->nested.nested_vmx_exit_ctls_low,
10345 vmx->nested.nested_vmx_exit_ctls_high) ||
10346 !vmx_control_verify(vmcs12->vm_entry_controls,
10347 vmx->nested.nested_vmx_entry_ctls_low,
10348 vmx->nested.nested_vmx_entry_ctls_high))
10349 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10350
Jim Mattsonc7c2c7092017-05-05 11:28:09 -070010351 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10352 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10353
Jim Mattsonca0bde22016-11-30 12:03:46 -080010354 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10355 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10356 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10357 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10358
10359 return 0;
10360}
10361
10362static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10363 u32 *exit_qual)
10364{
10365 bool ia32e;
10366
10367 *exit_qual = ENTRY_FAIL_DEFAULT;
10368
10369 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10370 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10371 return 1;
10372
10373 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10374 vmcs12->vmcs_link_pointer != -1ull) {
10375 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10376 return 1;
10377 }
10378
10379 /*
10380 * If the load IA32_EFER VM-entry control is 1, the following checks
10381 * are performed on the field for the IA32_EFER MSR:
10382 * - Bits reserved in the IA32_EFER MSR must be 0.
10383 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10384 * the IA-32e mode guest VM-exit control. It must also be identical
10385 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10386 * CR0.PG) is 1.
10387 */
10388 if (to_vmx(vcpu)->nested.nested_run_pending &&
10389 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10390 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10391 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10392 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10393 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10394 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10395 return 1;
10396 }
10397
10398 /*
10399 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10400 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10401 * the values of the LMA and LME bits in the field must each be that of
10402 * the host address-space size VM-exit control.
10403 */
10404 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10405 ia32e = (vmcs12->vm_exit_controls &
10406 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10407 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10408 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10409 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10410 return 1;
10411 }
10412
10413 return 0;
10414}
10415
Jim Mattson858e25c2016-11-30 12:03:47 -080010416static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10417{
10418 struct vcpu_vmx *vmx = to_vmx(vcpu);
10419 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10420 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010421 u32 msr_entry_idx;
10422 u32 exit_qual;
10423
10424 vmcs02 = nested_get_current_vmcs02(vmx);
10425 if (!vmcs02)
10426 return -ENOMEM;
10427
10428 enter_guest_mode(vcpu);
10429
10430 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10431 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10432
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010433 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010434 vmx_segment_cache_clear(vmx);
10435
10436 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10437 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010438 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010439 nested_vmx_entry_failure(vcpu, vmcs12,
10440 EXIT_REASON_INVALID_STATE, exit_qual);
10441 return 1;
10442 }
10443
10444 nested_get_vmcs12_pages(vcpu, vmcs12);
10445
10446 msr_entry_idx = nested_vmx_load_msr(vcpu,
10447 vmcs12->vm_entry_msr_load_addr,
10448 vmcs12->vm_entry_msr_load_count);
10449 if (msr_entry_idx) {
10450 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010451 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010452 nested_vmx_entry_failure(vcpu, vmcs12,
10453 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10454 return 1;
10455 }
10456
Jim Mattson858e25c2016-11-30 12:03:47 -080010457 /*
10458 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10459 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10460 * returned as far as L1 is concerned. It will only return (and set
10461 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10462 */
10463 return 0;
10464}
10465
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010466/*
10467 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10468 * for running an L2 nested guest.
10469 */
10470static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10471{
10472 struct vmcs12 *vmcs12;
10473 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010474 u32 exit_qual;
10475 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010476
Kyle Hueyeb277562016-11-29 12:40:39 -080010477 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010478 return 1;
10479
Kyle Hueyeb277562016-11-29 12:40:39 -080010480 if (!nested_vmx_check_vmcs12(vcpu))
10481 goto out;
10482
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010483 vmcs12 = get_vmcs12(vcpu);
10484
Abel Gordon012f83c2013-04-18 14:39:25 +030010485 if (enable_shadow_vmcs)
10486 copy_shadow_to_vmcs12(vmx);
10487
Nadav Har'El7c177932011-05-25 23:12:04 +030010488 /*
10489 * The nested entry process starts with enforcing various prerequisites
10490 * on vmcs12 as required by the Intel SDM, and act appropriately when
10491 * they fail: As the SDM explains, some conditions should cause the
10492 * instruction to fail, while others will cause the instruction to seem
10493 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10494 * To speed up the normal (success) code path, we should avoid checking
10495 * for misconfigurations which will anyway be caught by the processor
10496 * when using the merged vmcs02.
10497 */
10498 if (vmcs12->launch_state == launch) {
10499 nested_vmx_failValid(vcpu,
10500 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10501 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010502 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010503 }
10504
Jim Mattsonca0bde22016-11-30 12:03:46 -080010505 ret = check_vmentry_prereqs(vcpu, vmcs12);
10506 if (ret) {
10507 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010508 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010509 }
10510
Nadav Har'El7c177932011-05-25 23:12:04 +030010511 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010512 * After this point, the trap flag no longer triggers a singlestep trap
10513 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10514 * This is not 100% correct; for performance reasons, we delegate most
10515 * of the checks on host state to the processor. If those fail,
10516 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010517 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010518 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010519
Jim Mattsonca0bde22016-11-30 12:03:46 -080010520 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10521 if (ret) {
10522 nested_vmx_entry_failure(vcpu, vmcs12,
10523 EXIT_REASON_INVALID_STATE, exit_qual);
10524 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010525 }
10526
10527 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010528 * We're finally done with prerequisite checking, and can start with
10529 * the nested entry.
10530 */
10531
Jim Mattson858e25c2016-11-30 12:03:47 -080010532 ret = enter_vmx_non_root_mode(vcpu, true);
10533 if (ret)
10534 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010535
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010536 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010537 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010538
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010539 vmx->nested.nested_run_pending = 1;
10540
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010541 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010542
10543out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010544 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010545}
10546
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010547/*
10548 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10549 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10550 * This function returns the new value we should put in vmcs12.guest_cr0.
10551 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10552 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10553 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10554 * didn't trap the bit, because if L1 did, so would L0).
10555 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10556 * been modified by L2, and L1 knows it. So just leave the old value of
10557 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10558 * isn't relevant, because if L0 traps this bit it can set it to anything.
10559 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10560 * changed these bits, and therefore they need to be updated, but L0
10561 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10562 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10563 */
10564static inline unsigned long
10565vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10566{
10567 return
10568 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10569 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10570 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10571 vcpu->arch.cr0_guest_owned_bits));
10572}
10573
10574static inline unsigned long
10575vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10576{
10577 return
10578 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10579 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10580 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10581 vcpu->arch.cr4_guest_owned_bits));
10582}
10583
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010584static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10585 struct vmcs12 *vmcs12)
10586{
10587 u32 idt_vectoring;
10588 unsigned int nr;
10589
Gleb Natapov851eb6672013-09-25 12:51:34 +030010590 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010591 nr = vcpu->arch.exception.nr;
10592 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10593
10594 if (kvm_exception_is_soft(nr)) {
10595 vmcs12->vm_exit_instruction_len =
10596 vcpu->arch.event_exit_inst_len;
10597 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10598 } else
10599 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10600
10601 if (vcpu->arch.exception.has_error_code) {
10602 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10603 vmcs12->idt_vectoring_error_code =
10604 vcpu->arch.exception.error_code;
10605 }
10606
10607 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010608 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010609 vmcs12->idt_vectoring_info_field =
10610 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10611 } else if (vcpu->arch.interrupt.pending) {
10612 nr = vcpu->arch.interrupt.nr;
10613 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10614
10615 if (vcpu->arch.interrupt.soft) {
10616 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10617 vmcs12->vm_entry_instruction_len =
10618 vcpu->arch.event_exit_inst_len;
10619 } else
10620 idt_vectoring |= INTR_TYPE_EXT_INTR;
10621
10622 vmcs12->idt_vectoring_info_field = idt_vectoring;
10623 }
10624}
10625
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010626static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10627{
10628 struct vcpu_vmx *vmx = to_vmx(vcpu);
10629
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010630 if (vcpu->arch.exception.pending ||
10631 vcpu->arch.nmi_injected ||
10632 vcpu->arch.interrupt.pending)
10633 return -EBUSY;
10634
Jan Kiszkaf41245002014-03-07 20:03:13 +010010635 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10636 vmx->nested.preemption_timer_expired) {
10637 if (vmx->nested.nested_run_pending)
10638 return -EBUSY;
10639 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10640 return 0;
10641 }
10642
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010643 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010644 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010645 return -EBUSY;
10646 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10647 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10648 INTR_INFO_VALID_MASK, 0);
10649 /*
10650 * The NMI-triggered VM exit counts as injection:
10651 * clear this one and block further NMIs.
10652 */
10653 vcpu->arch.nmi_pending = 0;
10654 vmx_set_nmi_mask(vcpu, true);
10655 return 0;
10656 }
10657
10658 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10659 nested_exit_on_intr(vcpu)) {
10660 if (vmx->nested.nested_run_pending)
10661 return -EBUSY;
10662 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010663 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010664 }
10665
David Hildenbrand6342c502017-01-25 11:58:58 +010010666 vmx_complete_nested_posted_interrupt(vcpu);
10667 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010668}
10669
Jan Kiszkaf41245002014-03-07 20:03:13 +010010670static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10671{
10672 ktime_t remaining =
10673 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10674 u64 value;
10675
10676 if (ktime_to_ns(remaining) <= 0)
10677 return 0;
10678
10679 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10680 do_div(value, 1000000);
10681 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10682}
10683
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010684/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010685 * Update the guest state fields of vmcs12 to reflect changes that
10686 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10687 * VM-entry controls is also updated, since this is really a guest
10688 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010689 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010690static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010691{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010692 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10693 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10694
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010695 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10696 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10697 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10698
10699 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10700 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10701 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10702 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10703 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10704 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10705 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10706 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10707 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10708 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10709 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10710 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10711 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10712 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10713 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10714 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10715 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10716 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10717 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10718 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10719 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10720 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10721 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10722 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10723 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10724 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10725 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10726 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10727 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10728 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10729 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10730 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10731 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10732 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10733 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10734 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10735
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010736 vmcs12->guest_interruptibility_info =
10737 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10738 vmcs12->guest_pending_dbg_exceptions =
10739 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010740 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10741 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10742 else
10743 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010744
Jan Kiszkaf41245002014-03-07 20:03:13 +010010745 if (nested_cpu_has_preemption_timer(vmcs12)) {
10746 if (vmcs12->vm_exit_controls &
10747 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10748 vmcs12->vmx_preemption_timer_value =
10749 vmx_get_preemption_timer_value(vcpu);
10750 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10751 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010752
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010753 /*
10754 * In some cases (usually, nested EPT), L2 is allowed to change its
10755 * own CR3 without exiting. If it has changed it, we must keep it.
10756 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10757 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10758 *
10759 * Additionally, restore L2's PDPTR to vmcs12.
10760 */
10761 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010762 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010763 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10764 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10765 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10766 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10767 }
10768
Jim Mattsond281e132017-06-01 12:44:46 -070010769 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010770
Wincy Van608406e2015-02-03 23:57:51 +080010771 if (nested_cpu_has_vid(vmcs12))
10772 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10773
Jan Kiszkac18911a2013-03-13 16:06:41 +010010774 vmcs12->vm_entry_controls =
10775 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010776 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010777
Jan Kiszka2996fca2014-06-16 13:59:43 +020010778 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10779 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10780 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10781 }
10782
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010783 /* TODO: These cannot have changed unless we have MSR bitmaps and
10784 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010785 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010786 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010787 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10788 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010789 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10790 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10791 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010792 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010793 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010794}
10795
10796/*
10797 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10798 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10799 * and this function updates it to reflect the changes to the guest state while
10800 * L2 was running (and perhaps made some exits which were handled directly by L0
10801 * without going back to L1), and to reflect the exit reason.
10802 * Note that we do not have to copy here all VMCS fields, just those that
10803 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10804 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10805 * which already writes to vmcs12 directly.
10806 */
10807static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10808 u32 exit_reason, u32 exit_intr_info,
10809 unsigned long exit_qualification)
10810{
10811 /* update guest state fields: */
10812 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010813
10814 /* update exit information fields: */
10815
Jan Kiszka533558b2014-01-04 18:47:20 +010010816 vmcs12->vm_exit_reason = exit_reason;
10817 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010818
Jan Kiszka533558b2014-01-04 18:47:20 +010010819 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010820 if ((vmcs12->vm_exit_intr_info &
10821 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10822 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10823 vmcs12->vm_exit_intr_error_code =
10824 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010825 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010826 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10827 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10828
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010829 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070010830 vmcs12->launch_state = 1;
10831
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010832 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10833 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010834 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010835
10836 /*
10837 * Transfer the event that L0 or L1 may wanted to inject into
10838 * L2 to IDT_VECTORING_INFO_FIELD.
10839 */
10840 vmcs12_save_pending_event(vcpu, vmcs12);
10841 }
10842
10843 /*
10844 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10845 * preserved above and would only end up incorrectly in L1.
10846 */
10847 vcpu->arch.nmi_injected = false;
10848 kvm_clear_exception_queue(vcpu);
10849 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010850}
10851
10852/*
10853 * A part of what we need to when the nested L2 guest exits and we want to
10854 * run its L1 parent, is to reset L1's guest state to the host state specified
10855 * in vmcs12.
10856 * This function is to be called not only on normal nested exit, but also on
10857 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10858 * Failures During or After Loading Guest State").
10859 * This function should be called when the active VMCS is L1's (vmcs01).
10860 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010861static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10862 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010863{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010864 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080010865 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010866
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010867 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10868 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010869 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010870 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10871 else
10872 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10873 vmx_set_efer(vcpu, vcpu->arch.efer);
10874
10875 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10876 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010877 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010878 /*
10879 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010880 * actually changed, because vmx_set_cr0 refers to efer set above.
10881 *
10882 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
10883 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010884 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010885 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4dbf2013-09-03 21:11:45 +020010886 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010887
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010888 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010889 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10890 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10891
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010892 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010893
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010894 /*
10895 * Only PDPTE load can fail as the value of cr3 was checked on entry and
10896 * couldn't have changed.
10897 */
10898 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
10899 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010900
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010901 if (!enable_ept)
10902 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10903
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010904 if (enable_vpid) {
10905 /*
10906 * Trivially support vpid by letting L2s share their parent
10907 * L1's vpid. TODO: move to a more elaborate solution, giving
10908 * each L2 its own vpid and exposing the vpid feature to L1.
10909 */
10910 vmx_flush_tlb(vcpu);
10911 }
10912
10913
10914 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10915 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10916 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10917 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10918 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010919
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010920 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10921 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10922 vmcs_write64(GUEST_BNDCFGS, 0);
10923
Jan Kiszka44811c02013-08-04 17:17:27 +020010924 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010925 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010926 vcpu->arch.pat = vmcs12->host_ia32_pat;
10927 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010928 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10929 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10930 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010931
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010932 /* Set L1 segment info according to Intel SDM
10933 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10934 seg = (struct kvm_segment) {
10935 .base = 0,
10936 .limit = 0xFFFFFFFF,
10937 .selector = vmcs12->host_cs_selector,
10938 .type = 11,
10939 .present = 1,
10940 .s = 1,
10941 .g = 1
10942 };
10943 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10944 seg.l = 1;
10945 else
10946 seg.db = 1;
10947 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10948 seg = (struct kvm_segment) {
10949 .base = 0,
10950 .limit = 0xFFFFFFFF,
10951 .type = 3,
10952 .present = 1,
10953 .s = 1,
10954 .db = 1,
10955 .g = 1
10956 };
10957 seg.selector = vmcs12->host_ds_selector;
10958 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10959 seg.selector = vmcs12->host_es_selector;
10960 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10961 seg.selector = vmcs12->host_ss_selector;
10962 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10963 seg.selector = vmcs12->host_fs_selector;
10964 seg.base = vmcs12->host_fs_base;
10965 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10966 seg.selector = vmcs12->host_gs_selector;
10967 seg.base = vmcs12->host_gs_base;
10968 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10969 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010970 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010971 .limit = 0x67,
10972 .selector = vmcs12->host_tr_selector,
10973 .type = 11,
10974 .present = 1
10975 };
10976 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10977
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010978 kvm_set_dr(vcpu, 7, 0x400);
10979 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010980
Wincy Van3af18d92015-02-03 23:49:31 +080010981 if (cpu_has_vmx_msr_bitmap())
10982 vmx_set_msr_bitmap(vcpu);
10983
Wincy Vanff651cb2014-12-11 08:52:58 +030010984 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10985 vmcs12->vm_exit_msr_load_count))
10986 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010987}
10988
10989/*
10990 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10991 * and modify vmcs12 to make it see what it would expect to see there if
10992 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10993 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010994static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10995 u32 exit_intr_info,
10996 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010997{
10998 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010999 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011000 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011001
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011002 /* trying to cancel vmlaunch/vmresume is a bug */
11003 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11004
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011005 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011006 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11007 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011008
Wincy Vanff651cb2014-12-11 08:52:58 +030011009 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11010 vmcs12->vm_exit_msr_store_count))
11011 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11012
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011013 if (unlikely(vmx->fail))
11014 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11015
David Hildenbrand1279a6b12017-03-20 10:00:08 +010011016 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Wanpeng Lif3380ca52014-08-05 12:42:23 +080011017
Bandan Das77b0f5d2014-04-19 18:17:45 -040011018 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
11019 && nested_exit_intr_ack_set(vcpu)) {
11020 int irq = kvm_cpu_get_interrupt(vcpu);
11021 WARN_ON(irq < 0);
11022 vmcs12->vm_exit_intr_info = irq |
11023 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11024 }
11025
Jan Kiszka542060e2014-01-04 18:47:21 +010011026 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11027 vmcs12->exit_qualification,
11028 vmcs12->idt_vectoring_info_field,
11029 vmcs12->vm_exit_intr_info,
11030 vmcs12->vm_exit_intr_error_code,
11031 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011032
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011033 vm_entry_controls_reset_shadow(vmx);
11034 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011035 vmx_segment_cache_clear(vmx);
11036
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011037 /* if no vmcs02 cache requested, remove the one we used */
11038 if (VMCS02_POOL_SIZE == 0)
11039 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11040
11041 load_vmcs12_host_state(vcpu, vmcs12);
11042
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011043 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011044 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11045 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011046 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011047 if (vmx->hv_deadline_tsc == -1)
11048 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11049 PIN_BASED_VMX_PREEMPTION_TIMER);
11050 else
11051 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11052 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011053 if (kvm_has_tsc_control)
11054 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011055
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011056 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11057 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11058 vmx_set_virtual_x2apic_mode(vcpu,
11059 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011060 } else if (!nested_cpu_has_ept(vmcs12) &&
11061 nested_cpu_has2(vmcs12,
11062 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11063 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011064 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011065
11066 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11067 vmx->host_rsp = 0;
11068
11069 /* Unpin physical memory we referred to in vmcs02 */
11070 if (vmx->nested.apic_access_page) {
11071 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011072 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011073 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011074 if (vmx->nested.virtual_apic_page) {
11075 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011076 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011077 }
Wincy Van705699a2015-02-03 23:58:17 +080011078 if (vmx->nested.pi_desc_page) {
11079 kunmap(vmx->nested.pi_desc_page);
11080 nested_release_page(vmx->nested.pi_desc_page);
11081 vmx->nested.pi_desc_page = NULL;
11082 vmx->nested.pi_desc = NULL;
11083 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011084
11085 /*
Tang Chen38b99172014-09-24 15:57:54 +080011086 * We are now running in L2, mmu_notifier will force to reload the
11087 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11088 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011089 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011090
11091 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011092 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11093 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11094 * success or failure flag accordingly.
11095 */
11096 if (unlikely(vmx->fail)) {
11097 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011098 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011099 } else
11100 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011101 if (enable_shadow_vmcs)
11102 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011103
11104 /* in case we halted in L2 */
11105 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011106}
11107
Nadav Har'El7c177932011-05-25 23:12:04 +030011108/*
Jan Kiszka42124922014-01-04 18:47:19 +010011109 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11110 */
11111static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11112{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011113 if (is_guest_mode(vcpu)) {
11114 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011115 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011116 }
Jan Kiszka42124922014-01-04 18:47:19 +010011117 free_nested(to_vmx(vcpu));
11118}
11119
11120/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011121 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11122 * 23.7 "VM-entry failures during or after loading guest state" (this also
11123 * lists the acceptable exit-reason and exit-qualification parameters).
11124 * It should only be called before L2 actually succeeded to run, and when
11125 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11126 */
11127static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11128 struct vmcs12 *vmcs12,
11129 u32 reason, unsigned long qualification)
11130{
11131 load_vmcs12_host_state(vcpu, vmcs12);
11132 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11133 vmcs12->exit_qualification = qualification;
11134 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011135 if (enable_shadow_vmcs)
11136 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011137}
11138
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011139static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11140 struct x86_instruction_info *info,
11141 enum x86_intercept_stage stage)
11142{
11143 return X86EMUL_CONTINUE;
11144}
11145
Yunhong Jiang64672c92016-06-13 14:19:59 -070011146#ifdef CONFIG_X86_64
11147/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11148static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11149 u64 divisor, u64 *result)
11150{
11151 u64 low = a << shift, high = a >> (64 - shift);
11152
11153 /* To avoid the overflow on divq */
11154 if (high >= divisor)
11155 return 1;
11156
11157 /* Low hold the result, high hold rem which is discarded */
11158 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11159 "rm" (divisor), "0" (low), "1" (high));
11160 *result = low;
11161
11162 return 0;
11163}
11164
11165static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11166{
11167 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011168 u64 tscl = rdtsc();
11169 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11170 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011171
11172 /* Convert to host delta tsc if tsc scaling is enabled */
11173 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11174 u64_shl_div_u64(delta_tsc,
11175 kvm_tsc_scaling_ratio_frac_bits,
11176 vcpu->arch.tsc_scaling_ratio,
11177 &delta_tsc))
11178 return -ERANGE;
11179
11180 /*
11181 * If the delta tsc can't fit in the 32 bit after the multi shift,
11182 * we can't use the preemption timer.
11183 * It's possible that it fits on later vmentries, but checking
11184 * on every vmentry is costly so we just use an hrtimer.
11185 */
11186 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11187 return -ERANGE;
11188
11189 vmx->hv_deadline_tsc = tscl + delta_tsc;
11190 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11191 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011192
11193 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011194}
11195
11196static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11197{
11198 struct vcpu_vmx *vmx = to_vmx(vcpu);
11199 vmx->hv_deadline_tsc = -1;
11200 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11201 PIN_BASED_VMX_PREEMPTION_TIMER);
11202}
11203#endif
11204
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011205static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011206{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011207 if (ple_gap)
11208 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011209}
11210
Kai Huang843e4332015-01-28 10:54:28 +080011211static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11212 struct kvm_memory_slot *slot)
11213{
11214 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11215 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11216}
11217
11218static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11219 struct kvm_memory_slot *slot)
11220{
11221 kvm_mmu_slot_set_dirty(kvm, slot);
11222}
11223
11224static void vmx_flush_log_dirty(struct kvm *kvm)
11225{
11226 kvm_flush_pml_buffers(kvm);
11227}
11228
Bandan Dasc5f983f2017-05-05 15:25:14 -040011229static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11230{
11231 struct vmcs12 *vmcs12;
11232 struct vcpu_vmx *vmx = to_vmx(vcpu);
11233 gpa_t gpa;
11234 struct page *page = NULL;
11235 u64 *pml_address;
11236
11237 if (is_guest_mode(vcpu)) {
11238 WARN_ON_ONCE(vmx->nested.pml_full);
11239
11240 /*
11241 * Check if PML is enabled for the nested guest.
11242 * Whether eptp bit 6 is set is already checked
11243 * as part of A/D emulation.
11244 */
11245 vmcs12 = get_vmcs12(vcpu);
11246 if (!nested_cpu_has_pml(vmcs12))
11247 return 0;
11248
Dan Carpenter47698862017-05-10 22:43:17 +030011249 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011250 vmx->nested.pml_full = true;
11251 return 1;
11252 }
11253
11254 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11255
11256 page = nested_get_page(vcpu, vmcs12->pml_address);
11257 if (!page)
11258 return 0;
11259
11260 pml_address = kmap(page);
11261 pml_address[vmcs12->guest_pml_index--] = gpa;
11262 kunmap(page);
11263 nested_release_page_clean(page);
11264 }
11265
11266 return 0;
11267}
11268
Kai Huang843e4332015-01-28 10:54:28 +080011269static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11270 struct kvm_memory_slot *memslot,
11271 gfn_t offset, unsigned long mask)
11272{
11273 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11274}
11275
Feng Wuefc64402015-09-18 22:29:51 +080011276/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011277 * This routine does the following things for vCPU which is going
11278 * to be blocked if VT-d PI is enabled.
11279 * - Store the vCPU to the wakeup list, so when interrupts happen
11280 * we can find the right vCPU to wake up.
11281 * - Change the Posted-interrupt descriptor as below:
11282 * 'NDST' <-- vcpu->pre_pcpu
11283 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11284 * - If 'ON' is set during this process, which means at least one
11285 * interrupt is posted for this vCPU, we cannot block it, in
11286 * this case, return 1, otherwise, return 0.
11287 *
11288 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011289static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011290{
11291 unsigned long flags;
11292 unsigned int dest;
11293 struct pi_desc old, new;
11294 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11295
11296 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011297 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11298 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011299 return 0;
11300
11301 vcpu->pre_pcpu = vcpu->cpu;
11302 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11303 vcpu->pre_pcpu), flags);
11304 list_add_tail(&vcpu->blocked_vcpu_list,
11305 &per_cpu(blocked_vcpu_on_cpu,
11306 vcpu->pre_pcpu));
11307 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11308 vcpu->pre_pcpu), flags);
11309
11310 do {
11311 old.control = new.control = pi_desc->control;
11312
11313 /*
11314 * We should not block the vCPU if
11315 * an interrupt is posted for it.
11316 */
11317 if (pi_test_on(pi_desc) == 1) {
11318 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11319 vcpu->pre_pcpu), flags);
11320 list_del(&vcpu->blocked_vcpu_list);
11321 spin_unlock_irqrestore(
11322 &per_cpu(blocked_vcpu_on_cpu_lock,
11323 vcpu->pre_pcpu), flags);
11324 vcpu->pre_pcpu = -1;
11325
11326 return 1;
11327 }
11328
11329 WARN((pi_desc->sn == 1),
11330 "Warning: SN field of posted-interrupts "
11331 "is set before blocking\n");
11332
11333 /*
11334 * Since vCPU can be preempted during this process,
11335 * vcpu->cpu could be different with pre_pcpu, we
11336 * need to set pre_pcpu as the destination of wakeup
11337 * notification event, then we can find the right vCPU
11338 * to wakeup in wakeup handler if interrupts happen
11339 * when the vCPU is in blocked state.
11340 */
11341 dest = cpu_physical_id(vcpu->pre_pcpu);
11342
11343 if (x2apic_enabled())
11344 new.ndst = dest;
11345 else
11346 new.ndst = (dest << 8) & 0xFF00;
11347
11348 /* set 'NV' to 'wakeup vector' */
11349 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11350 } while (cmpxchg(&pi_desc->control, old.control,
11351 new.control) != old.control);
11352
11353 return 0;
11354}
11355
Yunhong Jiangbc225122016-06-13 14:19:58 -070011356static int vmx_pre_block(struct kvm_vcpu *vcpu)
11357{
11358 if (pi_pre_block(vcpu))
11359 return 1;
11360
Yunhong Jiang64672c92016-06-13 14:19:59 -070011361 if (kvm_lapic_hv_timer_in_use(vcpu))
11362 kvm_lapic_switch_to_sw_timer(vcpu);
11363
Yunhong Jiangbc225122016-06-13 14:19:58 -070011364 return 0;
11365}
11366
11367static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011368{
11369 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11370 struct pi_desc old, new;
11371 unsigned int dest;
11372 unsigned long flags;
11373
11374 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011375 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11376 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011377 return;
11378
11379 do {
11380 old.control = new.control = pi_desc->control;
11381
11382 dest = cpu_physical_id(vcpu->cpu);
11383
11384 if (x2apic_enabled())
11385 new.ndst = dest;
11386 else
11387 new.ndst = (dest << 8) & 0xFF00;
11388
11389 /* Allow posting non-urgent interrupts */
11390 new.sn = 0;
11391
11392 /* set 'NV' to 'notification vector' */
11393 new.nv = POSTED_INTR_VECTOR;
11394 } while (cmpxchg(&pi_desc->control, old.control,
11395 new.control) != old.control);
11396
11397 if(vcpu->pre_pcpu != -1) {
11398 spin_lock_irqsave(
11399 &per_cpu(blocked_vcpu_on_cpu_lock,
11400 vcpu->pre_pcpu), flags);
11401 list_del(&vcpu->blocked_vcpu_list);
11402 spin_unlock_irqrestore(
11403 &per_cpu(blocked_vcpu_on_cpu_lock,
11404 vcpu->pre_pcpu), flags);
11405 vcpu->pre_pcpu = -1;
11406 }
11407}
11408
Yunhong Jiangbc225122016-06-13 14:19:58 -070011409static void vmx_post_block(struct kvm_vcpu *vcpu)
11410{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011411 if (kvm_x86_ops->set_hv_timer)
11412 kvm_lapic_switch_to_hv_timer(vcpu);
11413
Yunhong Jiangbc225122016-06-13 14:19:58 -070011414 pi_post_block(vcpu);
11415}
11416
Feng Wubf9f6ac2015-09-18 22:29:55 +080011417/*
Feng Wuefc64402015-09-18 22:29:51 +080011418 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11419 *
11420 * @kvm: kvm
11421 * @host_irq: host irq of the interrupt
11422 * @guest_irq: gsi of the interrupt
11423 * @set: set or unset PI
11424 * returns 0 on success, < 0 on failure
11425 */
11426static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11427 uint32_t guest_irq, bool set)
11428{
11429 struct kvm_kernel_irq_routing_entry *e;
11430 struct kvm_irq_routing_table *irq_rt;
11431 struct kvm_lapic_irq irq;
11432 struct kvm_vcpu *vcpu;
11433 struct vcpu_data vcpu_info;
11434 int idx, ret = -EINVAL;
11435
11436 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011437 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11438 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011439 return 0;
11440
11441 idx = srcu_read_lock(&kvm->irq_srcu);
11442 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11443 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11444
11445 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11446 if (e->type != KVM_IRQ_ROUTING_MSI)
11447 continue;
11448 /*
11449 * VT-d PI cannot support posting multicast/broadcast
11450 * interrupts to a vCPU, we still use interrupt remapping
11451 * for these kind of interrupts.
11452 *
11453 * For lowest-priority interrupts, we only support
11454 * those with single CPU as the destination, e.g. user
11455 * configures the interrupts via /proc/irq or uses
11456 * irqbalance to make the interrupts single-CPU.
11457 *
11458 * We will support full lowest-priority interrupt later.
11459 */
11460
Radim Krčmář371313132016-07-12 22:09:27 +020011461 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011462 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11463 /*
11464 * Make sure the IRTE is in remapped mode if
11465 * we don't handle it in posted mode.
11466 */
11467 ret = irq_set_vcpu_affinity(host_irq, NULL);
11468 if (ret < 0) {
11469 printk(KERN_INFO
11470 "failed to back to remapped mode, irq: %u\n",
11471 host_irq);
11472 goto out;
11473 }
11474
Feng Wuefc64402015-09-18 22:29:51 +080011475 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011476 }
Feng Wuefc64402015-09-18 22:29:51 +080011477
11478 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11479 vcpu_info.vector = irq.vector;
11480
Feng Wub6ce9782016-01-25 16:53:35 +080011481 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011482 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11483
11484 if (set)
11485 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11486 else {
11487 /* suppress notification event before unposting */
11488 pi_set_sn(vcpu_to_pi_desc(vcpu));
11489 ret = irq_set_vcpu_affinity(host_irq, NULL);
11490 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11491 }
11492
11493 if (ret < 0) {
11494 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11495 __func__);
11496 goto out;
11497 }
11498 }
11499
11500 ret = 0;
11501out:
11502 srcu_read_unlock(&kvm->irq_srcu, idx);
11503 return ret;
11504}
11505
Ashok Rajc45dcc72016-06-22 14:59:56 +080011506static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11507{
11508 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11509 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11510 FEATURE_CONTROL_LMCE;
11511 else
11512 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11513 ~FEATURE_CONTROL_LMCE;
11514}
11515
Kees Cook404f6aa2016-08-08 16:29:06 -070011516static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011517 .cpu_has_kvm_support = cpu_has_kvm_support,
11518 .disabled_by_bios = vmx_disabled_by_bios,
11519 .hardware_setup = hardware_setup,
11520 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011521 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011522 .hardware_enable = hardware_enable,
11523 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011524 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011525 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011526
11527 .vcpu_create = vmx_create_vcpu,
11528 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011529 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011530
Avi Kivity04d2cc72007-09-10 18:10:54 +030011531 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011532 .vcpu_load = vmx_vcpu_load,
11533 .vcpu_put = vmx_vcpu_put,
11534
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011535 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011536 .get_msr = vmx_get_msr,
11537 .set_msr = vmx_set_msr,
11538 .get_segment_base = vmx_get_segment_base,
11539 .get_segment = vmx_get_segment,
11540 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011541 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011542 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011543 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011544 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011545 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011546 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011547 .set_cr3 = vmx_set_cr3,
11548 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011549 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011550 .get_idt = vmx_get_idt,
11551 .set_idt = vmx_set_idt,
11552 .get_gdt = vmx_get_gdt,
11553 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011554 .get_dr6 = vmx_get_dr6,
11555 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011556 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011557 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011558 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011559 .get_rflags = vmx_get_rflags,
11560 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011561
11562 .get_pkru = vmx_get_pkru,
11563
Avi Kivity6aa8b732006-12-10 02:21:36 -080011564 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011565
Avi Kivity6aa8b732006-12-10 02:21:36 -080011566 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011567 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011568 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011569 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11570 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011571 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011572 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011573 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011574 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011575 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011576 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011577 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011578 .get_nmi_mask = vmx_get_nmi_mask,
11579 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011580 .enable_nmi_window = enable_nmi_window,
11581 .enable_irq_window = enable_irq_window,
11582 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011583 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011584 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011585 .get_enable_apicv = vmx_get_enable_apicv,
11586 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011587 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011588 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011589 .hwapic_irr_update = vmx_hwapic_irr_update,
11590 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011591 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11592 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011593
Izik Eiduscbc94022007-10-25 00:29:55 +020011594 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011595 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011596 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011597
Avi Kivity586f9602010-11-18 13:09:54 +020011598 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011599
Sheng Yang17cc3932010-01-05 19:02:27 +080011600 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011601
11602 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011603
11604 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011605 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011606
11607 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011608
11609 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011610
11611 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011612
11613 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011614
11615 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011616 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011617 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011618 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011619
11620 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011621
11622 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011623
11624 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11625 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11626 .flush_log_dirty = vmx_flush_log_dirty,
11627 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040011628 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020011629
Feng Wubf9f6ac2015-09-18 22:29:55 +080011630 .pre_block = vmx_pre_block,
11631 .post_block = vmx_post_block,
11632
Wei Huang25462f72015-06-19 15:45:05 +020011633 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011634
11635 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011636
11637#ifdef CONFIG_X86_64
11638 .set_hv_timer = vmx_set_hv_timer,
11639 .cancel_hv_timer = vmx_cancel_hv_timer,
11640#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011641
11642 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011643};
11644
11645static int __init vmx_init(void)
11646{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011647 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11648 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011649 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011650 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011651
Dave Young2965faa2015-09-09 15:38:55 -070011652#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011653 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11654 crash_vmclear_local_loaded_vmcss);
11655#endif
11656
He, Qingfdef3ad2007-04-30 09:45:24 +030011657 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011658}
11659
11660static void __exit vmx_exit(void)
11661{
Dave Young2965faa2015-09-09 15:38:55 -070011662#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011663 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011664 synchronize_rcu();
11665#endif
11666
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011667 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011668}
11669
11670module_init(vmx_init)
11671module_exit(vmx_exit)