blob: 5a3bb1a697a226e68874c5a2a49a57c946822be3 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050036#include <linux/frame.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030038#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040039
Feng Wu28b835d2015-09-18 22:29:54 +080040#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080041#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080042#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020043#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020044#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080045#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020046#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020047#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010048#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080049#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010050#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080051#include <asm/irq_remapping.h>
Andy Lutomirskid6e41f12017-05-28 10:00:17 -070052#include <asm/mmu_context.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080053
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020055#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030056
Avi Kivity4ecac3f2008-05-13 13:23:38 +030057#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040058#define __ex_clear(x, reg) \
59 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030060
Avi Kivity6aa8b732006-12-10 02:21:36 -080061MODULE_AUTHOR("Qumranet");
62MODULE_LICENSE("GPL");
63
Josh Triplette9bda3b2012-03-20 23:33:51 -070064static const struct x86_cpu_id vmx_cpu_id[] = {
65 X86_FEATURE_MATCH(X86_FEATURE_VMX),
66 {}
67};
68MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
69
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020074module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020075
Rusty Russell476bc002012-01-13 09:32:18 +103076static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020077module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080078
Rusty Russell476bc002012-01-13 09:32:18 +103079static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070080module_param_named(unrestricted_guest,
81 enable_unrestricted_guest, bool, S_IRUGO);
82
Xudong Hao83c3a332012-05-28 19:33:35 +080083static bool __read_mostly enable_ept_ad_bits = 1;
84module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
85
Avi Kivitya27685c2012-06-12 20:30:18 +030086static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020087module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030088
Rusty Russell476bc002012-01-13 09:32:18 +103089static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030090module_param(fasteoi, bool, S_IRUGO);
91
Yang Zhang5a717852013-04-11 19:25:16 +080092static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080093module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080094
Abel Gordonabc4fc52013-04-18 14:35:25 +030095static bool __read_mostly enable_shadow_vmcs = 1;
96module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030097/*
98 * If nested=1, nested virtualization is supported, i.e., guests may use
99 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
100 * use VMX instructions.
101 */
Rusty Russell476bc002012-01-13 09:32:18 +1030102static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300103module_param(nested, bool, S_IRUGO);
104
Wanpeng Li20300092014-12-02 19:14:59 +0800105static u64 __read_mostly host_xss;
106
Kai Huang843e4332015-01-28 10:54:28 +0800107static bool __read_mostly enable_pml = 1;
108module_param_named(pml, enable_pml, bool, S_IRUGO);
109
Haozhong Zhang64903d62015-10-20 15:39:09 +0800110#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
111
Yunhong Jiang64672c92016-06-13 14:19:59 -0700112/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
113static int __read_mostly cpu_preemption_timer_multi;
114static bool __read_mostly enable_preemption_timer = 1;
115#ifdef CONFIG_X86_64
116module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
117#endif
118
Gleb Natapov50378782013-02-04 16:00:28 +0200119#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
120#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200121#define KVM_VM_CR0_ALWAYS_ON \
122 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200123#define KVM_CR4_GUEST_OWNED_BITS \
124 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700125 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200126
Avi Kivitycdc0e242009-12-06 17:21:14 +0200127#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
128#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
129
Avi Kivity78ac8b42010-04-08 18:19:35 +0300130#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
131
Jan Kiszkaf41245002014-03-07 20:03:13 +0100132#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
133
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800134/*
Jan Dakinevich16c2aec2016-10-28 07:00:30 +0300135 * Hyper-V requires all of these, so mark them as supported even though
136 * they are just treated the same as all-context.
137 */
138#define VMX_VPID_EXTENT_SUPPORTED_MASK \
139 (VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT | \
140 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT | \
141 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT | \
142 VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)
143
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800144/*
145 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
146 * ple_gap: upper bound on the amount of time between two successive
147 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500148 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800149 * ple_window: upper bound on the amount of time a guest is allowed to execute
150 * in a PAUSE loop. Tests indicate that most spinlocks are held for
151 * less than 2^12 cycles
152 * Time is measured based on a counter that runs at the same rate as the TSC,
153 * refer SDM volume 3b section 21.6.13 & 22.1.3.
154 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200155#define KVM_VMX_DEFAULT_PLE_GAP 128
156#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
157#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
158#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
159#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
160 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
161
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800162static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
163module_param(ple_gap, int, S_IRUGO);
164
165static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
166module_param(ple_window, int, S_IRUGO);
167
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200168/* Default doubles per-vcpu window every exit. */
169static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
170module_param(ple_window_grow, int, S_IRUGO);
171
172/* Default resets per-vcpu window every exit to ple_window. */
173static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
174module_param(ple_window_shrink, int, S_IRUGO);
175
176/* Default is to compute the maximum so we can never overflow. */
177static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
178static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
179module_param(ple_window_max, int, S_IRUGO);
180
Avi Kivity83287ea422012-09-16 15:10:57 +0300181extern const ulong vmx_return;
182
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200183#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300184#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300185
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400186struct vmcs {
187 u32 revision_id;
188 u32 abort;
189 char data[0];
190};
191
Nadav Har'Eld462b812011-05-24 15:26:10 +0300192/*
193 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
194 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
195 * loaded on this CPU (so we can clear them if the CPU goes down).
196 */
197struct loaded_vmcs {
198 struct vmcs *vmcs;
Jim Mattson355f4fb2016-10-28 08:29:39 -0700199 struct vmcs *shadow_vmcs;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300200 int cpu;
201 int launched;
202 struct list_head loaded_vmcss_on_cpu_link;
203};
204
Avi Kivity26bb0982009-09-07 11:14:12 +0300205struct shared_msr_entry {
206 unsigned index;
207 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200208 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300209};
210
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300211/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300212 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
213 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
214 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
215 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
216 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
217 * More than one of these structures may exist, if L1 runs multiple L2 guests.
218 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
219 * underlying hardware which will be used to run L2.
220 * This structure is packed to ensure that its layout is identical across
221 * machines (necessary for live migration).
222 * If there are changes in this struct, VMCS12_REVISION must be changed.
223 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300224typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300225struct __packed vmcs12 {
226 /* According to the Intel spec, a VMCS region must start with the
227 * following two fields. Then follow implementation-specific data.
228 */
229 u32 revision_id;
230 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300231
Nadav Har'El27d6c862011-05-25 23:06:59 +0300232 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
233 u32 padding[7]; /* room for future expansion */
234
Nadav Har'El22bd0352011-05-25 23:05:57 +0300235 u64 io_bitmap_a;
236 u64 io_bitmap_b;
237 u64 msr_bitmap;
238 u64 vm_exit_msr_store_addr;
239 u64 vm_exit_msr_load_addr;
240 u64 vm_entry_msr_load_addr;
241 u64 tsc_offset;
242 u64 virtual_apic_page_addr;
243 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800244 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300245 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800246 u64 eoi_exit_bitmap0;
247 u64 eoi_exit_bitmap1;
248 u64 eoi_exit_bitmap2;
249 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800250 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300251 u64 guest_physical_address;
252 u64 vmcs_link_pointer;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400253 u64 pml_address;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300254 u64 guest_ia32_debugctl;
255 u64 guest_ia32_pat;
256 u64 guest_ia32_efer;
257 u64 guest_ia32_perf_global_ctrl;
258 u64 guest_pdptr0;
259 u64 guest_pdptr1;
260 u64 guest_pdptr2;
261 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100262 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300263 u64 host_ia32_pat;
264 u64 host_ia32_efer;
265 u64 host_ia32_perf_global_ctrl;
266 u64 padding64[8]; /* room for future expansion */
267 /*
268 * To allow migration of L1 (complete with its L2 guests) between
269 * machines of different natural widths (32 or 64 bit), we cannot have
270 * unsigned long fields with no explict size. We use u64 (aliased
271 * natural_width) instead. Luckily, x86 is little-endian.
272 */
273 natural_width cr0_guest_host_mask;
274 natural_width cr4_guest_host_mask;
275 natural_width cr0_read_shadow;
276 natural_width cr4_read_shadow;
277 natural_width cr3_target_value0;
278 natural_width cr3_target_value1;
279 natural_width cr3_target_value2;
280 natural_width cr3_target_value3;
281 natural_width exit_qualification;
282 natural_width guest_linear_address;
283 natural_width guest_cr0;
284 natural_width guest_cr3;
285 natural_width guest_cr4;
286 natural_width guest_es_base;
287 natural_width guest_cs_base;
288 natural_width guest_ss_base;
289 natural_width guest_ds_base;
290 natural_width guest_fs_base;
291 natural_width guest_gs_base;
292 natural_width guest_ldtr_base;
293 natural_width guest_tr_base;
294 natural_width guest_gdtr_base;
295 natural_width guest_idtr_base;
296 natural_width guest_dr7;
297 natural_width guest_rsp;
298 natural_width guest_rip;
299 natural_width guest_rflags;
300 natural_width guest_pending_dbg_exceptions;
301 natural_width guest_sysenter_esp;
302 natural_width guest_sysenter_eip;
303 natural_width host_cr0;
304 natural_width host_cr3;
305 natural_width host_cr4;
306 natural_width host_fs_base;
307 natural_width host_gs_base;
308 natural_width host_tr_base;
309 natural_width host_gdtr_base;
310 natural_width host_idtr_base;
311 natural_width host_ia32_sysenter_esp;
312 natural_width host_ia32_sysenter_eip;
313 natural_width host_rsp;
314 natural_width host_rip;
315 natural_width paddingl[8]; /* room for future expansion */
316 u32 pin_based_vm_exec_control;
317 u32 cpu_based_vm_exec_control;
318 u32 exception_bitmap;
319 u32 page_fault_error_code_mask;
320 u32 page_fault_error_code_match;
321 u32 cr3_target_count;
322 u32 vm_exit_controls;
323 u32 vm_exit_msr_store_count;
324 u32 vm_exit_msr_load_count;
325 u32 vm_entry_controls;
326 u32 vm_entry_msr_load_count;
327 u32 vm_entry_intr_info_field;
328 u32 vm_entry_exception_error_code;
329 u32 vm_entry_instruction_len;
330 u32 tpr_threshold;
331 u32 secondary_vm_exec_control;
332 u32 vm_instruction_error;
333 u32 vm_exit_reason;
334 u32 vm_exit_intr_info;
335 u32 vm_exit_intr_error_code;
336 u32 idt_vectoring_info_field;
337 u32 idt_vectoring_error_code;
338 u32 vm_exit_instruction_len;
339 u32 vmx_instruction_info;
340 u32 guest_es_limit;
341 u32 guest_cs_limit;
342 u32 guest_ss_limit;
343 u32 guest_ds_limit;
344 u32 guest_fs_limit;
345 u32 guest_gs_limit;
346 u32 guest_ldtr_limit;
347 u32 guest_tr_limit;
348 u32 guest_gdtr_limit;
349 u32 guest_idtr_limit;
350 u32 guest_es_ar_bytes;
351 u32 guest_cs_ar_bytes;
352 u32 guest_ss_ar_bytes;
353 u32 guest_ds_ar_bytes;
354 u32 guest_fs_ar_bytes;
355 u32 guest_gs_ar_bytes;
356 u32 guest_ldtr_ar_bytes;
357 u32 guest_tr_ar_bytes;
358 u32 guest_interruptibility_info;
359 u32 guest_activity_state;
360 u32 guest_sysenter_cs;
361 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100362 u32 vmx_preemption_timer_value;
363 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800365 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300366 u16 guest_es_selector;
367 u16 guest_cs_selector;
368 u16 guest_ss_selector;
369 u16 guest_ds_selector;
370 u16 guest_fs_selector;
371 u16 guest_gs_selector;
372 u16 guest_ldtr_selector;
373 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800374 u16 guest_intr_status;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400375 u16 guest_pml_index;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300376 u16 host_es_selector;
377 u16 host_cs_selector;
378 u16 host_ss_selector;
379 u16 host_ds_selector;
380 u16 host_fs_selector;
381 u16 host_gs_selector;
382 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300383};
384
385/*
386 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
387 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
388 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
389 */
390#define VMCS12_REVISION 0x11e57ed0
391
392/*
393 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
394 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
395 * current implementation, 4K are reserved to avoid future complications.
396 */
397#define VMCS12_SIZE 0x1000
398
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300399/* Used to remember the last vmcs02 used for some recently used vmcs12s */
400struct vmcs02_list {
401 struct list_head list;
402 gpa_t vmptr;
403 struct loaded_vmcs vmcs02;
404};
405
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300406/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300407 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
408 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
409 */
410struct nested_vmx {
411 /* Has the level1 guest done vmxon? */
412 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400413 gpa_t vmxon_ptr;
Bandan Dasc5f983f2017-05-05 15:25:14 -0400414 bool pml_full;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300415
416 /* The guest-physical address of the current VMCS L1 keeps for L2 */
417 gpa_t current_vmptr;
418 /* The host-usable pointer to the above */
419 struct page *current_vmcs12_page;
420 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700421 /*
422 * Cache of the guest's VMCS, existing outside of guest memory.
423 * Loaded from guest memory during VMPTRLD. Flushed to guest
424 * memory during VMXOFF, VMCLEAR, VMPTRLD.
425 */
426 struct vmcs12 *cached_vmcs12;
Abel Gordon012f83c2013-04-18 14:39:25 +0300427 /*
428 * Indicates if the shadow vmcs must be updated with the
429 * data hold by vmcs12
430 */
431 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300432
433 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
434 struct list_head vmcs02_pool;
435 int vmcs02_num;
Radim Krčmářdccbfcf2016-08-08 20:16:23 +0200436 bool change_vmcs01_virtual_x2apic_mode;
Nadav Har'El644d7112011-05-25 23:12:35 +0300437 /* L2 must run next, and mustn't decide to exit to L1. */
438 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300439 /*
440 * Guest pages referred to in vmcs02 with host-physical pointers, so
441 * we must keep them pinned while L2 runs.
442 */
443 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800444 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800445 struct page *pi_desc_page;
446 struct pi_desc *pi_desc;
447 bool pi_pending;
448 u16 posted_intr_nv;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100449
Radim Krčmářd048c092016-08-08 20:16:22 +0200450 unsigned long *msr_bitmap;
451
Jan Kiszkaf41245002014-03-07 20:03:13 +0100452 struct hrtimer preemption_timer;
453 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200454
455 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
456 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800457
Wanpeng Li5c614b32015-10-13 09:18:36 -0700458 u16 vpid02;
459 u16 last_vpid;
460
David Matlack0115f9c2016-11-29 18:14:06 -0800461 /*
462 * We only store the "true" versions of the VMX capability MSRs. We
463 * generate the "non-true" versions by setting the must-be-1 bits
464 * according to the SDM.
465 */
Wincy Vanb9c237b2015-02-03 23:56:30 +0800466 u32 nested_vmx_procbased_ctls_low;
467 u32 nested_vmx_procbased_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800468 u32 nested_vmx_secondary_ctls_low;
469 u32 nested_vmx_secondary_ctls_high;
470 u32 nested_vmx_pinbased_ctls_low;
471 u32 nested_vmx_pinbased_ctls_high;
472 u32 nested_vmx_exit_ctls_low;
473 u32 nested_vmx_exit_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800474 u32 nested_vmx_entry_ctls_low;
475 u32 nested_vmx_entry_ctls_high;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800476 u32 nested_vmx_misc_low;
477 u32 nested_vmx_misc_high;
478 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700479 u32 nested_vmx_vpid_caps;
David Matlack62cc6b9d2016-11-29 18:14:07 -0800480 u64 nested_vmx_basic;
481 u64 nested_vmx_cr0_fixed0;
482 u64 nested_vmx_cr0_fixed1;
483 u64 nested_vmx_cr4_fixed0;
484 u64 nested_vmx_cr4_fixed1;
485 u64 nested_vmx_vmcs_enum;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300486};
487
Yang Zhang01e439b2013-04-11 19:25:12 +0800488#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800489#define POSTED_INTR_SN 1
490
Yang Zhang01e439b2013-04-11 19:25:12 +0800491/* Posted-Interrupt Descriptor */
492struct pi_desc {
493 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800494 union {
495 struct {
496 /* bit 256 - Outstanding Notification */
497 u16 on : 1,
498 /* bit 257 - Suppress Notification */
499 sn : 1,
500 /* bit 271:258 - Reserved */
501 rsvd_1 : 14;
502 /* bit 279:272 - Notification Vector */
503 u8 nv;
504 /* bit 287:280 - Reserved */
505 u8 rsvd_2;
506 /* bit 319:288 - Notification Destination */
507 u32 ndst;
508 };
509 u64 control;
510 };
511 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800512} __aligned(64);
513
Yang Zhanga20ed542013-04-11 19:25:15 +0800514static bool pi_test_and_set_on(struct pi_desc *pi_desc)
515{
516 return test_and_set_bit(POSTED_INTR_ON,
517 (unsigned long *)&pi_desc->control);
518}
519
520static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
521{
522 return test_and_clear_bit(POSTED_INTR_ON,
523 (unsigned long *)&pi_desc->control);
524}
525
526static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
527{
528 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
529}
530
Feng Wuebbfc762015-09-18 22:29:46 +0800531static inline void pi_clear_sn(struct pi_desc *pi_desc)
532{
533 return clear_bit(POSTED_INTR_SN,
534 (unsigned long *)&pi_desc->control);
535}
536
537static inline void pi_set_sn(struct pi_desc *pi_desc)
538{
539 return set_bit(POSTED_INTR_SN,
540 (unsigned long *)&pi_desc->control);
541}
542
Paolo Bonziniad361092016-09-20 16:15:05 +0200543static inline void pi_clear_on(struct pi_desc *pi_desc)
544{
545 clear_bit(POSTED_INTR_ON,
546 (unsigned long *)&pi_desc->control);
547}
548
Feng Wuebbfc762015-09-18 22:29:46 +0800549static inline int pi_test_on(struct pi_desc *pi_desc)
550{
551 return test_bit(POSTED_INTR_ON,
552 (unsigned long *)&pi_desc->control);
553}
554
555static inline int pi_test_sn(struct pi_desc *pi_desc)
556{
557 return test_bit(POSTED_INTR_SN,
558 (unsigned long *)&pi_desc->control);
559}
560
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400561struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000562 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300563 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300564 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200565 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300566 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200567 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200568 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300569 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400570 int nmsrs;
571 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800572 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400573#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300574 u64 msr_host_kernel_gs_base;
575 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400576#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200577 u32 vm_entry_controls_shadow;
578 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300579 /*
580 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
581 * non-nested (L1) guest, it always points to vmcs01. For a nested
582 * guest (L2), it points to a different VMCS.
583 */
584 struct loaded_vmcs vmcs01;
585 struct loaded_vmcs *loaded_vmcs;
586 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300587 struct msr_autoload {
588 unsigned nr;
589 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
590 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
591 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400592 struct {
593 int loaded;
594 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300595#ifdef CONFIG_X86_64
596 u16 ds_sel, es_sel;
597#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200598 int gs_ldt_reload_needed;
599 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000600 u64 msr_host_bndcfgs;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -0700601 unsigned long vmcs_host_cr3; /* May not match real cr3 */
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700602 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400603 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200604 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300605 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300606 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300607 struct kvm_segment segs[8];
608 } rmode;
609 struct {
610 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300611 struct kvm_save_segment {
612 u16 selector;
613 unsigned long base;
614 u32 limit;
615 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300616 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300617 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800618 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300619 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200620
Andi Kleena0861c02009-06-08 17:37:09 +0800621 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800622
Yang Zhang01e439b2013-04-11 19:25:12 +0800623 /* Posted interrupt descriptor */
624 struct pi_desc pi_desc;
625
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300626 /* Support for a guest hypervisor (nested VMX) */
627 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200628
629 /* Dynamic PLE window. */
630 int ple_window;
631 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800632
633 /* Support for PML */
634#define PML_ENTITY_NUM 512
635 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800636
Yunhong Jiang64672c92016-06-13 14:19:59 -0700637 /* apic deadline value in host tsc */
638 u64 hv_deadline_tsc;
639
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800640 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800641
642 bool guest_pkru_valid;
643 u32 guest_pkru;
644 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800645
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800646 /*
647 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
648 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
649 * in msr_ia32_feature_control_valid_bits.
650 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800651 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800652 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400653};
654
Avi Kivity2fb92db2011-04-27 19:42:18 +0300655enum segment_cache_field {
656 SEG_FIELD_SEL = 0,
657 SEG_FIELD_BASE = 1,
658 SEG_FIELD_LIMIT = 2,
659 SEG_FIELD_AR = 3,
660
661 SEG_FIELD_NR = 4
662};
663
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400664static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
665{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000666 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400667}
668
Feng Wuefc64402015-09-18 22:29:51 +0800669static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
670{
671 return &(to_vmx(vcpu)->pi_desc);
672}
673
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
675#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
676#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
677 [number##_HIGH] = VMCS12_OFFSET(name)+4
678
Abel Gordon4607c2d2013-04-18 14:35:55 +0300679
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 /*
682 * We do NOT shadow fields that are modified when L0
683 * traps and emulates any vmx instruction (e.g. VMPTRLD,
684 * VMXON...) executed by L1.
685 * For example, VM_INSTRUCTION_ERROR is read
686 * by L1 if a vmx instruction fails (part of the error path).
687 * Note the code assumes this logic. If for some reason
688 * we start shadowing these fields then we need to
689 * force a shadow sync when L0 emulates vmx instructions
690 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
691 * by nested_vmx_failValid)
692 */
693 VM_EXIT_REASON,
694 VM_EXIT_INTR_INFO,
695 VM_EXIT_INSTRUCTION_LEN,
696 IDT_VECTORING_INFO_FIELD,
697 IDT_VECTORING_ERROR_CODE,
698 VM_EXIT_INTR_ERROR_CODE,
699 EXIT_QUALIFICATION,
700 GUEST_LINEAR_ADDRESS,
701 GUEST_PHYSICAL_ADDRESS
702};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400703static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300704 ARRAY_SIZE(shadow_read_only_fields);
705
Bandan Dasfe2b2012014-04-21 15:20:14 -0400706static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800707 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300708 GUEST_RIP,
709 GUEST_RSP,
710 GUEST_CR0,
711 GUEST_CR3,
712 GUEST_CR4,
713 GUEST_INTERRUPTIBILITY_INFO,
714 GUEST_RFLAGS,
715 GUEST_CS_SELECTOR,
716 GUEST_CS_AR_BYTES,
717 GUEST_CS_LIMIT,
718 GUEST_CS_BASE,
719 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100720 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300721 CR0_GUEST_HOST_MASK,
722 CR0_READ_SHADOW,
723 CR4_READ_SHADOW,
724 TSC_OFFSET,
725 EXCEPTION_BITMAP,
726 CPU_BASED_VM_EXEC_CONTROL,
727 VM_ENTRY_EXCEPTION_ERROR_CODE,
728 VM_ENTRY_INTR_INFO_FIELD,
729 VM_ENTRY_INSTRUCTION_LEN,
730 VM_ENTRY_EXCEPTION_ERROR_CODE,
731 HOST_FS_BASE,
732 HOST_GS_BASE,
733 HOST_FS_SELECTOR,
734 HOST_GS_SELECTOR
735};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400736static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300737 ARRAY_SIZE(shadow_read_write_fields);
738
Mathias Krause772e0312012-08-30 01:30:19 +0200739static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300740 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800741 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300742 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
743 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
744 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
745 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
746 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
747 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
748 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
749 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800750 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400751 FIELD(GUEST_PML_INDEX, guest_pml_index),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300752 FIELD(HOST_ES_SELECTOR, host_es_selector),
753 FIELD(HOST_CS_SELECTOR, host_cs_selector),
754 FIELD(HOST_SS_SELECTOR, host_ss_selector),
755 FIELD(HOST_DS_SELECTOR, host_ds_selector),
756 FIELD(HOST_FS_SELECTOR, host_fs_selector),
757 FIELD(HOST_GS_SELECTOR, host_gs_selector),
758 FIELD(HOST_TR_SELECTOR, host_tr_selector),
759 FIELD64(IO_BITMAP_A, io_bitmap_a),
760 FIELD64(IO_BITMAP_B, io_bitmap_b),
761 FIELD64(MSR_BITMAP, msr_bitmap),
762 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
763 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
764 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
765 FIELD64(TSC_OFFSET, tsc_offset),
766 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
767 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800768 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300769 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800770 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
771 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
772 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
773 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800774 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300775 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
776 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
Bandan Dasc5f983f2017-05-05 15:25:14 -0400777 FIELD64(PML_ADDRESS, pml_address),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300778 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
779 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
780 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
781 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
782 FIELD64(GUEST_PDPTR0, guest_pdptr0),
783 FIELD64(GUEST_PDPTR1, guest_pdptr1),
784 FIELD64(GUEST_PDPTR2, guest_pdptr2),
785 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100786 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300787 FIELD64(HOST_IA32_PAT, host_ia32_pat),
788 FIELD64(HOST_IA32_EFER, host_ia32_efer),
789 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
790 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
791 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
792 FIELD(EXCEPTION_BITMAP, exception_bitmap),
793 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
794 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
795 FIELD(CR3_TARGET_COUNT, cr3_target_count),
796 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
797 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
798 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
799 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
800 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
801 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
802 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
803 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
804 FIELD(TPR_THRESHOLD, tpr_threshold),
805 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
806 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
807 FIELD(VM_EXIT_REASON, vm_exit_reason),
808 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
809 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
810 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
811 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
812 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
813 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
814 FIELD(GUEST_ES_LIMIT, guest_es_limit),
815 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
816 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
817 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
818 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
819 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
820 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
821 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
822 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
823 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
824 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
825 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
826 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
827 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
828 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
829 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
830 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
831 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
832 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
833 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
834 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
835 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100836 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300837 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
838 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
839 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
840 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
841 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
842 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
843 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
844 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
845 FIELD(EXIT_QUALIFICATION, exit_qualification),
846 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
847 FIELD(GUEST_CR0, guest_cr0),
848 FIELD(GUEST_CR3, guest_cr3),
849 FIELD(GUEST_CR4, guest_cr4),
850 FIELD(GUEST_ES_BASE, guest_es_base),
851 FIELD(GUEST_CS_BASE, guest_cs_base),
852 FIELD(GUEST_SS_BASE, guest_ss_base),
853 FIELD(GUEST_DS_BASE, guest_ds_base),
854 FIELD(GUEST_FS_BASE, guest_fs_base),
855 FIELD(GUEST_GS_BASE, guest_gs_base),
856 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
857 FIELD(GUEST_TR_BASE, guest_tr_base),
858 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
859 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
860 FIELD(GUEST_DR7, guest_dr7),
861 FIELD(GUEST_RSP, guest_rsp),
862 FIELD(GUEST_RIP, guest_rip),
863 FIELD(GUEST_RFLAGS, guest_rflags),
864 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
865 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
866 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
867 FIELD(HOST_CR0, host_cr0),
868 FIELD(HOST_CR3, host_cr3),
869 FIELD(HOST_CR4, host_cr4),
870 FIELD(HOST_FS_BASE, host_fs_base),
871 FIELD(HOST_GS_BASE, host_gs_base),
872 FIELD(HOST_TR_BASE, host_tr_base),
873 FIELD(HOST_GDTR_BASE, host_gdtr_base),
874 FIELD(HOST_IDTR_BASE, host_idtr_base),
875 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
876 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
877 FIELD(HOST_RSP, host_rsp),
878 FIELD(HOST_RIP, host_rip),
879};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300880
881static inline short vmcs_field_to_offset(unsigned long field)
882{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100883 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
884
885 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
886 vmcs_field_to_offset_table[field] == 0)
887 return -ENOENT;
888
Nadav Har'El22bd0352011-05-25 23:05:57 +0300889 return vmcs_field_to_offset_table[field];
890}
891
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300892static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
893{
David Matlack4f2777b2016-07-13 17:16:37 -0700894 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300895}
896
897static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
898{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200899 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800900 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300901 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800902
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300903 return page;
904}
905
906static void nested_release_page(struct page *page)
907{
908 kvm_release_page_dirty(page);
909}
910
911static void nested_release_page_clean(struct page *page)
912{
913 kvm_release_page_clean(page);
914}
915
Peter Feiner995f00a2017-06-30 17:26:32 -0700916static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300917static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Peter Feiner995f00a2017-06-30 17:26:32 -0700918static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800919static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200920static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300921static void vmx_set_segment(struct kvm_vcpu *vcpu,
922 struct kvm_segment *var, int seg);
923static void vmx_get_segment(struct kvm_vcpu *vcpu,
924 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200925static bool guest_state_valid(struct kvm_vcpu *vcpu);
926static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300927static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300928static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800929static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300930
Avi Kivity6aa8b732006-12-10 02:21:36 -0800931static DEFINE_PER_CPU(struct vmcs *, vmxarea);
932static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300933/*
934 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
935 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
936 */
937static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800938
Feng Wubf9f6ac2015-09-18 22:29:55 +0800939/*
940 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
941 * can find which vCPU should be waken up.
942 */
943static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
944static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
945
Radim Krčmář23611332016-09-29 22:41:33 +0200946enum {
947 VMX_IO_BITMAP_A,
948 VMX_IO_BITMAP_B,
949 VMX_MSR_BITMAP_LEGACY,
950 VMX_MSR_BITMAP_LONGMODE,
951 VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
952 VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
953 VMX_MSR_BITMAP_LEGACY_X2APIC,
954 VMX_MSR_BITMAP_LONGMODE_X2APIC,
955 VMX_VMREAD_BITMAP,
956 VMX_VMWRITE_BITMAP,
957 VMX_BITMAP_NR
958};
959
960static unsigned long *vmx_bitmap[VMX_BITMAP_NR];
961
962#define vmx_io_bitmap_a (vmx_bitmap[VMX_IO_BITMAP_A])
963#define vmx_io_bitmap_b (vmx_bitmap[VMX_IO_BITMAP_B])
964#define vmx_msr_bitmap_legacy (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
965#define vmx_msr_bitmap_longmode (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
966#define vmx_msr_bitmap_legacy_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
967#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
968#define vmx_msr_bitmap_legacy_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
969#define vmx_msr_bitmap_longmode_x2apic (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
970#define vmx_vmread_bitmap (vmx_bitmap[VMX_VMREAD_BITMAP])
971#define vmx_vmwrite_bitmap (vmx_bitmap[VMX_VMWRITE_BITMAP])
He, Qingfdef3ad2007-04-30 09:45:24 +0300972
Avi Kivity110312c2010-12-21 12:54:20 +0200973static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200974static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200975
Sheng Yang2384d2b2008-01-17 15:14:33 +0800976static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
977static DEFINE_SPINLOCK(vmx_vpid_lock);
978
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300979static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 int size;
981 int order;
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +0300982 u32 basic_cap;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300984 u32 pin_based_exec_ctrl;
985 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800986 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300987 u32 vmexit_ctrl;
988 u32 vmentry_ctrl;
989} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990
Hannes Ederefff9e52008-11-28 17:02:06 +0100991static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800992 u32 ept;
993 u32 vpid;
994} vmx_capability;
995
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996#define VMX_SEGMENT_FIELD(seg) \
997 [VCPU_SREG_##seg] = { \
998 .selector = GUEST_##seg##_SELECTOR, \
999 .base = GUEST_##seg##_BASE, \
1000 .limit = GUEST_##seg##_LIMIT, \
1001 .ar_bytes = GUEST_##seg##_AR_BYTES, \
1002 }
1003
Mathias Krause772e0312012-08-30 01:30:19 +02001004static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005 unsigned selector;
1006 unsigned base;
1007 unsigned limit;
1008 unsigned ar_bytes;
1009} kvm_vmx_segment_fields[] = {
1010 VMX_SEGMENT_FIELD(CS),
1011 VMX_SEGMENT_FIELD(DS),
1012 VMX_SEGMENT_FIELD(ES),
1013 VMX_SEGMENT_FIELD(FS),
1014 VMX_SEGMENT_FIELD(GS),
1015 VMX_SEGMENT_FIELD(SS),
1016 VMX_SEGMENT_FIELD(TR),
1017 VMX_SEGMENT_FIELD(LDTR),
1018};
1019
Avi Kivity26bb0982009-09-07 11:14:12 +03001020static u64 host_efer;
1021
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001022static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
1023
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001024/*
Brian Gerst8c065852010-07-17 09:03:26 -04001025 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001026 * away by decrementing the array size.
1027 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001029#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +03001030 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001031#endif
Brian Gerst8c065852010-07-17 09:03:26 -04001032 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -08001033};
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034
Jan Kiszka5bb16012016-02-09 20:14:21 +01001035static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036{
1037 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1038 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +01001039 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
1040}
1041
Jan Kiszka6f054852016-02-09 20:15:18 +01001042static inline bool is_debug(u32 intr_info)
1043{
1044 return is_exception_n(intr_info, DB_VECTOR);
1045}
1046
1047static inline bool is_breakpoint(u32 intr_info)
1048{
1049 return is_exception_n(intr_info, BP_VECTOR);
1050}
1051
Jan Kiszka5bb16012016-02-09 20:14:21 +01001052static inline bool is_page_fault(u32 intr_info)
1053{
1054 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055}
1056
Gui Jianfeng31299942010-03-15 17:29:09 +08001057static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001058{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001059 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001060}
1061
Gui Jianfeng31299942010-03-15 17:29:09 +08001062static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001063{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001064 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001065}
1066
Gui Jianfeng31299942010-03-15 17:29:09 +08001067static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001068{
1069 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1070 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1071}
1072
Gui Jianfeng31299942010-03-15 17:29:09 +08001073static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001074{
1075 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1076 INTR_INFO_VALID_MASK)) ==
1077 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1078}
1079
Gui Jianfeng31299942010-03-15 17:29:09 +08001080static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001081{
Sheng Yang04547152009-04-01 15:52:31 +08001082 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001083}
1084
Gui Jianfeng31299942010-03-15 17:29:09 +08001085static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001086{
Sheng Yang04547152009-04-01 15:52:31 +08001087 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001088}
1089
Paolo Bonzini35754c92015-07-29 12:05:37 +02001090static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001091{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001092 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001093}
1094
Gui Jianfeng31299942010-03-15 17:29:09 +08001095static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001096{
Sheng Yang04547152009-04-01 15:52:31 +08001097 return vmcs_config.cpu_based_exec_ctrl &
1098 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001099}
1100
Avi Kivity774ead32007-12-26 13:57:04 +02001101static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001102{
Sheng Yang04547152009-04-01 15:52:31 +08001103 return vmcs_config.cpu_based_2nd_exec_ctrl &
1104 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1105}
1106
Yang Zhang8d146952013-01-25 10:18:50 +08001107static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1108{
1109 return vmcs_config.cpu_based_2nd_exec_ctrl &
1110 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1111}
1112
Yang Zhang83d4c282013-01-25 10:18:49 +08001113static inline bool cpu_has_vmx_apic_register_virt(void)
1114{
1115 return vmcs_config.cpu_based_2nd_exec_ctrl &
1116 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1117}
1118
Yang Zhangc7c9c562013-01-25 10:18:51 +08001119static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1120{
1121 return vmcs_config.cpu_based_2nd_exec_ctrl &
1122 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1123}
1124
Yunhong Jiang64672c92016-06-13 14:19:59 -07001125/*
1126 * Comment's format: document - errata name - stepping - processor name.
1127 * Refer from
1128 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1129 */
1130static u32 vmx_preemption_cpu_tfms[] = {
1131/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
11320x000206E6,
1133/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1134/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1135/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
11360x00020652,
1137/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
11380x00020655,
1139/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1140/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1141/*
1142 * 320767.pdf - AAP86 - B1 -
1143 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1144 */
11450x000106E5,
1146/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11470x000106A0,
1148/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11490x000106A1,
1150/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11510x000106A4,
1152 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1153 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1154 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11550x000106A5,
1156};
1157
1158static inline bool cpu_has_broken_vmx_preemption_timer(void)
1159{
1160 u32 eax = cpuid_eax(0x00000001), i;
1161
1162 /* Clear the reserved bits */
1163 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001164 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001165 if (eax == vmx_preemption_cpu_tfms[i])
1166 return true;
1167
1168 return false;
1169}
1170
1171static inline bool cpu_has_vmx_preemption_timer(void)
1172{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001173 return vmcs_config.pin_based_exec_ctrl &
1174 PIN_BASED_VMX_PREEMPTION_TIMER;
1175}
1176
Yang Zhang01e439b2013-04-11 19:25:12 +08001177static inline bool cpu_has_vmx_posted_intr(void)
1178{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001179 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1180 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001181}
1182
1183static inline bool cpu_has_vmx_apicv(void)
1184{
1185 return cpu_has_vmx_apic_register_virt() &&
1186 cpu_has_vmx_virtual_intr_delivery() &&
1187 cpu_has_vmx_posted_intr();
1188}
1189
Sheng Yang04547152009-04-01 15:52:31 +08001190static inline bool cpu_has_vmx_flexpriority(void)
1191{
1192 return cpu_has_vmx_tpr_shadow() &&
1193 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001194}
1195
Marcelo Tosattie7997942009-06-11 12:07:40 -03001196static inline bool cpu_has_vmx_ept_execute_only(void)
1197{
Gui Jianfeng31299942010-03-15 17:29:09 +08001198 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001199}
1200
Marcelo Tosattie7997942009-06-11 12:07:40 -03001201static inline bool cpu_has_vmx_ept_2m_page(void)
1202{
Gui Jianfeng31299942010-03-15 17:29:09 +08001203 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001204}
1205
Sheng Yang878403b2010-01-05 19:02:29 +08001206static inline bool cpu_has_vmx_ept_1g_page(void)
1207{
Gui Jianfeng31299942010-03-15 17:29:09 +08001208 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001209}
1210
Sheng Yang4bc9b982010-06-02 14:05:24 +08001211static inline bool cpu_has_vmx_ept_4levels(void)
1212{
1213 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1214}
1215
Xudong Hao83c3a332012-05-28 19:33:35 +08001216static inline bool cpu_has_vmx_ept_ad_bits(void)
1217{
1218 return vmx_capability.ept & VMX_EPT_AD_BIT;
1219}
1220
Gui Jianfeng31299942010-03-15 17:29:09 +08001221static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001222{
Gui Jianfeng31299942010-03-15 17:29:09 +08001223 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001224}
1225
Gui Jianfeng31299942010-03-15 17:29:09 +08001226static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001227{
Gui Jianfeng31299942010-03-15 17:29:09 +08001228 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001229}
1230
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001231static inline bool cpu_has_vmx_invvpid_single(void)
1232{
1233 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1234}
1235
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001236static inline bool cpu_has_vmx_invvpid_global(void)
1237{
1238 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1239}
1240
Wanpeng Li08d839c2017-03-23 05:30:08 -07001241static inline bool cpu_has_vmx_invvpid(void)
1242{
1243 return vmx_capability.vpid & VMX_VPID_INVVPID_BIT;
1244}
1245
Gui Jianfeng31299942010-03-15 17:29:09 +08001246static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001247{
Sheng Yang04547152009-04-01 15:52:31 +08001248 return vmcs_config.cpu_based_2nd_exec_ctrl &
1249 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001250}
1251
Gui Jianfeng31299942010-03-15 17:29:09 +08001252static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001253{
1254 return vmcs_config.cpu_based_2nd_exec_ctrl &
1255 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1256}
1257
Gui Jianfeng31299942010-03-15 17:29:09 +08001258static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001259{
1260 return vmcs_config.cpu_based_2nd_exec_ctrl &
1261 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1262}
1263
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03001264static inline bool cpu_has_vmx_basic_inout(void)
1265{
1266 return (((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
1267}
1268
Paolo Bonzini35754c92015-07-29 12:05:37 +02001269static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001270{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001271 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001272}
1273
Gui Jianfeng31299942010-03-15 17:29:09 +08001274static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001275{
Sheng Yang04547152009-04-01 15:52:31 +08001276 return vmcs_config.cpu_based_2nd_exec_ctrl &
1277 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001278}
1279
Gui Jianfeng31299942010-03-15 17:29:09 +08001280static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001281{
1282 return vmcs_config.cpu_based_2nd_exec_ctrl &
1283 SECONDARY_EXEC_RDTSCP;
1284}
1285
Mao, Junjiead756a12012-07-02 01:18:48 +00001286static inline bool cpu_has_vmx_invpcid(void)
1287{
1288 return vmcs_config.cpu_based_2nd_exec_ctrl &
1289 SECONDARY_EXEC_ENABLE_INVPCID;
1290}
1291
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001292static inline bool cpu_has_vmx_wbinvd_exit(void)
1293{
1294 return vmcs_config.cpu_based_2nd_exec_ctrl &
1295 SECONDARY_EXEC_WBINVD_EXITING;
1296}
1297
Abel Gordonabc4fc52013-04-18 14:35:25 +03001298static inline bool cpu_has_vmx_shadow_vmcs(void)
1299{
1300 u64 vmx_msr;
1301 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1302 /* check if the cpu supports writing r/o exit information fields */
1303 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1304 return false;
1305
1306 return vmcs_config.cpu_based_2nd_exec_ctrl &
1307 SECONDARY_EXEC_SHADOW_VMCS;
1308}
1309
Kai Huang843e4332015-01-28 10:54:28 +08001310static inline bool cpu_has_vmx_pml(void)
1311{
1312 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1313}
1314
Haozhong Zhang64903d62015-10-20 15:39:09 +08001315static inline bool cpu_has_vmx_tsc_scaling(void)
1316{
1317 return vmcs_config.cpu_based_2nd_exec_ctrl &
1318 SECONDARY_EXEC_TSC_SCALING;
1319}
1320
Sheng Yang04547152009-04-01 15:52:31 +08001321static inline bool report_flexpriority(void)
1322{
1323 return flexpriority_enabled;
1324}
1325
Jim Mattsonc7c2c7092017-05-05 11:28:09 -07001326static inline unsigned nested_cpu_vmx_misc_cr3_count(struct kvm_vcpu *vcpu)
1327{
1328 return vmx_misc_cr3_count(to_vmx(vcpu)->nested.nested_vmx_misc_low);
1329}
1330
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001331static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1332{
1333 return vmcs12->cpu_based_vm_exec_control & bit;
1334}
1335
1336static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1337{
1338 return (vmcs12->cpu_based_vm_exec_control &
1339 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1340 (vmcs12->secondary_vm_exec_control & bit);
1341}
1342
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001343static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001344{
1345 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1346}
1347
Jan Kiszkaf41245002014-03-07 20:03:13 +01001348static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1349{
1350 return vmcs12->pin_based_vm_exec_control &
1351 PIN_BASED_VMX_PREEMPTION_TIMER;
1352}
1353
Nadav Har'El155a97a2013-08-05 11:07:16 +03001354static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1355{
1356 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1357}
1358
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001359static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1360{
1361 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1362 vmx_xsaves_supported();
1363}
1364
Bandan Dasc5f983f2017-05-05 15:25:14 -04001365static inline bool nested_cpu_has_pml(struct vmcs12 *vmcs12)
1366{
1367 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML);
1368}
1369
Wincy Vanf2b93282015-02-03 23:56:03 +08001370static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1371{
1372 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1373}
1374
Wanpeng Li5c614b32015-10-13 09:18:36 -07001375static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1376{
1377 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1378}
1379
Wincy Van82f0dd42015-02-03 23:57:18 +08001380static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1381{
1382 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1383}
1384
Wincy Van608406e2015-02-03 23:57:51 +08001385static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1386{
1387 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1388}
1389
Wincy Van705699a2015-02-03 23:58:17 +08001390static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1391{
1392 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1393}
1394
Jim Mattsonef85b672016-12-12 11:01:37 -08001395static inline bool is_nmi(u32 intr_info)
Nadav Har'El644d7112011-05-25 23:12:35 +03001396{
1397 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
Jim Mattsonef85b672016-12-12 11:01:37 -08001398 == (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
Nadav Har'El644d7112011-05-25 23:12:35 +03001399}
1400
Jan Kiszka533558b2014-01-04 18:47:20 +01001401static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1402 u32 exit_intr_info,
1403 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001404static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1405 struct vmcs12 *vmcs12,
1406 u32 reason, unsigned long qualification);
1407
Rusty Russell8b9cf982007-07-30 16:31:43 +10001408static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001409{
1410 int i;
1411
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001412 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001413 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001414 return i;
1415 return -1;
1416}
1417
Sheng Yang2384d2b2008-01-17 15:14:33 +08001418static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1419{
1420 struct {
1421 u64 vpid : 16;
1422 u64 rsvd : 48;
1423 u64 gva;
1424 } operand = { vpid, 0, gva };
1425
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001426 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001427 /* CF==1 or ZF==1 --> rc = -1 */
1428 "; ja 1f ; ud2 ; 1:"
1429 : : "a"(&operand), "c"(ext) : "cc", "memory");
1430}
1431
Sheng Yang14394422008-04-28 12:24:45 +08001432static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1433{
1434 struct {
1435 u64 eptp, gpa;
1436 } operand = {eptp, gpa};
1437
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001438 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001439 /* CF==1 or ZF==1 --> rc = -1 */
1440 "; ja 1f ; ud2 ; 1:\n"
1441 : : "a" (&operand), "c" (ext) : "cc", "memory");
1442}
1443
Avi Kivity26bb0982009-09-07 11:14:12 +03001444static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001445{
1446 int i;
1447
Rusty Russell8b9cf982007-07-30 16:31:43 +10001448 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001449 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001450 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001451 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001452}
1453
Avi Kivity6aa8b732006-12-10 02:21:36 -08001454static void vmcs_clear(struct vmcs *vmcs)
1455{
1456 u64 phys_addr = __pa(vmcs);
1457 u8 error;
1458
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001459 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001460 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001461 : "cc", "memory");
1462 if (error)
1463 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1464 vmcs, phys_addr);
1465}
1466
Nadav Har'Eld462b812011-05-24 15:26:10 +03001467static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1468{
1469 vmcs_clear(loaded_vmcs->vmcs);
Jim Mattson355f4fb2016-10-28 08:29:39 -07001470 if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
1471 vmcs_clear(loaded_vmcs->shadow_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001472 loaded_vmcs->cpu = -1;
1473 loaded_vmcs->launched = 0;
1474}
1475
Dongxiao Xu7725b892010-05-11 18:29:38 +08001476static void vmcs_load(struct vmcs *vmcs)
1477{
1478 u64 phys_addr = __pa(vmcs);
1479 u8 error;
1480
1481 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001482 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001483 : "cc", "memory");
1484 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001485 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001486 vmcs, phys_addr);
1487}
1488
Dave Young2965faa2015-09-09 15:38:55 -07001489#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001490/*
1491 * This bitmap is used to indicate whether the vmclear
1492 * operation is enabled on all cpus. All disabled by
1493 * default.
1494 */
1495static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1496
1497static inline void crash_enable_local_vmclear(int cpu)
1498{
1499 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1500}
1501
1502static inline void crash_disable_local_vmclear(int cpu)
1503{
1504 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1505}
1506
1507static inline int crash_local_vmclear_enabled(int cpu)
1508{
1509 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1510}
1511
1512static void crash_vmclear_local_loaded_vmcss(void)
1513{
1514 int cpu = raw_smp_processor_id();
1515 struct loaded_vmcs *v;
1516
1517 if (!crash_local_vmclear_enabled(cpu))
1518 return;
1519
1520 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1521 loaded_vmcss_on_cpu_link)
1522 vmcs_clear(v->vmcs);
1523}
1524#else
1525static inline void crash_enable_local_vmclear(int cpu) { }
1526static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001527#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001528
Nadav Har'Eld462b812011-05-24 15:26:10 +03001529static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001530{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001531 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001532 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001533
Nadav Har'Eld462b812011-05-24 15:26:10 +03001534 if (loaded_vmcs->cpu != cpu)
1535 return; /* vcpu migration can race with cpu offline */
1536 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001537 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001538 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001539 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001540
1541 /*
1542 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1543 * is before setting loaded_vmcs->vcpu to -1 which is done in
1544 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1545 * then adds the vmcs into percpu list before it is deleted.
1546 */
1547 smp_wmb();
1548
Nadav Har'Eld462b812011-05-24 15:26:10 +03001549 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001550 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551}
1552
Nadav Har'Eld462b812011-05-24 15:26:10 +03001553static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001554{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001555 int cpu = loaded_vmcs->cpu;
1556
1557 if (cpu != -1)
1558 smp_call_function_single(cpu,
1559 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001560}
1561
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001562static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001563{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001564 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001565 return;
1566
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001567 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001568 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001569}
1570
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001571static inline void vpid_sync_vcpu_global(void)
1572{
1573 if (cpu_has_vmx_invvpid_global())
1574 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1575}
1576
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001577static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001578{
1579 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001580 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001581 else
1582 vpid_sync_vcpu_global();
1583}
1584
Sheng Yang14394422008-04-28 12:24:45 +08001585static inline void ept_sync_global(void)
1586{
1587 if (cpu_has_vmx_invept_global())
1588 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1589}
1590
1591static inline void ept_sync_context(u64 eptp)
1592{
Avi Kivity089d0342009-03-23 18:26:32 +02001593 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001594 if (cpu_has_vmx_invept_context())
1595 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1596 else
1597 ept_sync_global();
1598 }
1599}
1600
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001601static __always_inline void vmcs_check16(unsigned long field)
1602{
1603 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1604 "16-bit accessor invalid for 64-bit field");
1605 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1606 "16-bit accessor invalid for 64-bit high field");
1607 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1608 "16-bit accessor invalid for 32-bit high field");
1609 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1610 "16-bit accessor invalid for natural width field");
1611}
1612
1613static __always_inline void vmcs_check32(unsigned long field)
1614{
1615 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1616 "32-bit accessor invalid for 16-bit field");
1617 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1618 "32-bit accessor invalid for natural width field");
1619}
1620
1621static __always_inline void vmcs_check64(unsigned long field)
1622{
1623 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1624 "64-bit accessor invalid for 16-bit field");
1625 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1626 "64-bit accessor invalid for 64-bit high field");
1627 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1628 "64-bit accessor invalid for 32-bit field");
1629 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1630 "64-bit accessor invalid for natural width field");
1631}
1632
1633static __always_inline void vmcs_checkl(unsigned long field)
1634{
1635 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1636 "Natural width accessor invalid for 16-bit field");
1637 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1638 "Natural width accessor invalid for 64-bit field");
1639 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1640 "Natural width accessor invalid for 64-bit high field");
1641 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1642 "Natural width accessor invalid for 32-bit field");
1643}
1644
1645static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001646{
Avi Kivity5e520e62011-05-15 10:13:12 -04001647 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648
Avi Kivity5e520e62011-05-15 10:13:12 -04001649 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1650 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651 return value;
1652}
1653
Avi Kivity96304212011-05-15 10:13:13 -04001654static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001656 vmcs_check16(field);
1657 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658}
1659
Avi Kivity96304212011-05-15 10:13:13 -04001660static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001661{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001662 vmcs_check32(field);
1663 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001664}
1665
Avi Kivity96304212011-05-15 10:13:13 -04001666static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001669#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001670 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001671#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001672 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001673#endif
1674}
1675
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001676static __always_inline unsigned long vmcs_readl(unsigned long field)
1677{
1678 vmcs_checkl(field);
1679 return __vmcs_readl(field);
1680}
1681
Avi Kivitye52de1b2007-01-05 16:36:56 -08001682static noinline void vmwrite_error(unsigned long field, unsigned long value)
1683{
1684 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1685 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1686 dump_stack();
1687}
1688
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001689static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690{
1691 u8 error;
1692
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001693 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001694 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001695 if (unlikely(error))
1696 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001697}
1698
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001699static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001701 vmcs_check16(field);
1702 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703}
1704
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001705static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001707 vmcs_check32(field);
1708 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709}
1710
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001711static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001712{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001713 vmcs_check64(field);
1714 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001715#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001717 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001718#endif
1719}
1720
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001721static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001722{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001723 vmcs_checkl(field);
1724 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001725}
1726
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001727static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001728{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001729 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1730 "vmcs_clear_bits does not support 64-bit fields");
1731 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1732}
1733
1734static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1735{
1736 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1737 "vmcs_set_bits does not support 64-bit fields");
1738 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001739}
1740
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001741static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1742{
1743 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1744}
1745
Gleb Natapov2961e8762013-11-25 15:37:13 +02001746static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1747{
1748 vmcs_write32(VM_ENTRY_CONTROLS, val);
1749 vmx->vm_entry_controls_shadow = val;
1750}
1751
1752static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1753{
1754 if (vmx->vm_entry_controls_shadow != val)
1755 vm_entry_controls_init(vmx, val);
1756}
1757
1758static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1759{
1760 return vmx->vm_entry_controls_shadow;
1761}
1762
1763
1764static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1765{
1766 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1767}
1768
1769static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1770{
1771 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1772}
1773
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001774static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1775{
1776 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1777}
1778
Gleb Natapov2961e8762013-11-25 15:37:13 +02001779static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1780{
1781 vmcs_write32(VM_EXIT_CONTROLS, val);
1782 vmx->vm_exit_controls_shadow = val;
1783}
1784
1785static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1786{
1787 if (vmx->vm_exit_controls_shadow != val)
1788 vm_exit_controls_init(vmx, val);
1789}
1790
1791static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1792{
1793 return vmx->vm_exit_controls_shadow;
1794}
1795
1796
1797static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1798{
1799 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1800}
1801
1802static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1803{
1804 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1805}
1806
Avi Kivity2fb92db2011-04-27 19:42:18 +03001807static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1808{
1809 vmx->segment_cache.bitmask = 0;
1810}
1811
1812static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1813 unsigned field)
1814{
1815 bool ret;
1816 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1817
1818 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1819 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1820 vmx->segment_cache.bitmask = 0;
1821 }
1822 ret = vmx->segment_cache.bitmask & mask;
1823 vmx->segment_cache.bitmask |= mask;
1824 return ret;
1825}
1826
1827static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1828{
1829 u16 *p = &vmx->segment_cache.seg[seg].selector;
1830
1831 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1832 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1833 return *p;
1834}
1835
1836static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1837{
1838 ulong *p = &vmx->segment_cache.seg[seg].base;
1839
1840 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1841 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1842 return *p;
1843}
1844
1845static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1846{
1847 u32 *p = &vmx->segment_cache.seg[seg].limit;
1848
1849 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1850 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1851 return *p;
1852}
1853
1854static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1855{
1856 u32 *p = &vmx->segment_cache.seg[seg].ar;
1857
1858 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1859 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1860 return *p;
1861}
1862
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001863static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1864{
1865 u32 eb;
1866
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001867 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001868 (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001869 if ((vcpu->guest_debug &
1870 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1871 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1872 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001873 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001874 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001875 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001876 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001877
1878 /* When we are running a nested L2 guest and L1 specified for it a
1879 * certain exception bitmap, we must trap the same exceptions and pass
1880 * them to L1. When running L2, we will only handle the exceptions
1881 * specified above if L1 did not want them.
1882 */
1883 if (is_guest_mode(vcpu))
1884 eb |= get_vmcs12(vcpu)->exception_bitmap;
1885
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001886 vmcs_write32(EXCEPTION_BITMAP, eb);
1887}
1888
Gleb Natapov2961e8762013-11-25 15:37:13 +02001889static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1890 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001891{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001892 vm_entry_controls_clearbit(vmx, entry);
1893 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001894}
1895
Avi Kivity61d2ef22010-04-28 16:40:38 +03001896static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1897{
1898 unsigned i;
1899 struct msr_autoload *m = &vmx->msr_autoload;
1900
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001901 switch (msr) {
1902 case MSR_EFER:
1903 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001904 clear_atomic_switch_msr_special(vmx,
1905 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001906 VM_EXIT_LOAD_IA32_EFER);
1907 return;
1908 }
1909 break;
1910 case MSR_CORE_PERF_GLOBAL_CTRL:
1911 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001912 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001913 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1914 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1915 return;
1916 }
1917 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001918 }
1919
Avi Kivity61d2ef22010-04-28 16:40:38 +03001920 for (i = 0; i < m->nr; ++i)
1921 if (m->guest[i].index == msr)
1922 break;
1923
1924 if (i == m->nr)
1925 return;
1926 --m->nr;
1927 m->guest[i] = m->guest[m->nr];
1928 m->host[i] = m->host[m->nr];
1929 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1930 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1931}
1932
Gleb Natapov2961e8762013-11-25 15:37:13 +02001933static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1934 unsigned long entry, unsigned long exit,
1935 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1936 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001937{
1938 vmcs_write64(guest_val_vmcs, guest_val);
1939 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001940 vm_entry_controls_setbit(vmx, entry);
1941 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001942}
1943
Avi Kivity61d2ef22010-04-28 16:40:38 +03001944static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1945 u64 guest_val, u64 host_val)
1946{
1947 unsigned i;
1948 struct msr_autoload *m = &vmx->msr_autoload;
1949
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001950 switch (msr) {
1951 case MSR_EFER:
1952 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001953 add_atomic_switch_msr_special(vmx,
1954 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001955 VM_EXIT_LOAD_IA32_EFER,
1956 GUEST_IA32_EFER,
1957 HOST_IA32_EFER,
1958 guest_val, host_val);
1959 return;
1960 }
1961 break;
1962 case MSR_CORE_PERF_GLOBAL_CTRL:
1963 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001964 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001965 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1966 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1967 GUEST_IA32_PERF_GLOBAL_CTRL,
1968 HOST_IA32_PERF_GLOBAL_CTRL,
1969 guest_val, host_val);
1970 return;
1971 }
1972 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001973 case MSR_IA32_PEBS_ENABLE:
1974 /* PEBS needs a quiescent period after being disabled (to write
1975 * a record). Disabling PEBS through VMX MSR swapping doesn't
1976 * provide that period, so a CPU could write host's record into
1977 * guest's memory.
1978 */
1979 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001980 }
1981
Avi Kivity61d2ef22010-04-28 16:40:38 +03001982 for (i = 0; i < m->nr; ++i)
1983 if (m->guest[i].index == msr)
1984 break;
1985
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001986 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001987 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001988 "Can't add msr %x\n", msr);
1989 return;
1990 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001991 ++m->nr;
1992 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1993 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1994 }
1995
1996 m->guest[i].index = msr;
1997 m->guest[i].value = guest_val;
1998 m->host[i].index = msr;
1999 m->host[i].value = host_val;
2000}
2001
Avi Kivity92c0d902009-10-29 11:00:16 +02002002static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03002003{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002004 u64 guest_efer = vmx->vcpu.arch.efer;
2005 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03002006
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002007 if (!enable_ept) {
2008 /*
2009 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
2010 * host CPUID is more efficient than testing guest CPUID
2011 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
2012 */
2013 if (boot_cpu_has(X86_FEATURE_SMEP))
2014 guest_efer |= EFER_NX;
2015 else if (!(guest_efer & EFER_NX))
2016 ignore_bits |= EFER_NX;
2017 }
Roel Kluin3a34a882009-08-04 02:08:45 -07002018
Avi Kivity51c6cf62007-08-29 03:48:05 +03002019 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002020 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03002021 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002022 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03002023#ifdef CONFIG_X86_64
2024 ignore_bits |= EFER_LMA | EFER_LME;
2025 /* SCE is meaningful only in long mode on Intel */
2026 if (guest_efer & EFER_LMA)
2027 ignore_bits &= ~(u64)EFER_SCE;
2028#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03002029
2030 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08002031
2032 /*
2033 * On EPT, we can't emulate NX, so we must switch EFER atomically.
2034 * On CPUs that support "load IA32_EFER", always switch EFER
2035 * atomically, since it's faster than switching it manually.
2036 */
2037 if (cpu_has_load_ia32_efer ||
2038 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03002039 if (!(guest_efer & EFER_LMA))
2040 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08002041 if (guest_efer != host_efer)
2042 add_atomic_switch_msr(vmx, MSR_EFER,
2043 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002044 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002045 } else {
2046 guest_efer &= ~ignore_bits;
2047 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002048
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002049 vmx->guest_msrs[efer_offset].data = guest_efer;
2050 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2051
2052 return true;
2053 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002054}
2055
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002056#ifdef CONFIG_X86_32
2057/*
2058 * On 32-bit kernels, VM exits still load the FS and GS bases from the
2059 * VMCS rather than the segment table. KVM uses this helper to figure
2060 * out the current bases to poke them into the VMCS before entry.
2061 */
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002062static unsigned long segment_base(u16 selector)
2063{
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002064 struct desc_struct *table;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002065 unsigned long v;
2066
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002067 if (!(selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002068 return 0;
2069
Thomas Garnier45fc8752017-03-14 10:05:08 -07002070 table = get_current_gdt_ro();
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002071
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002072 if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002073 u16 ldt_selector = kvm_read_ldt();
2074
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002075 if (!(ldt_selector & ~SEGMENT_RPL_MASK))
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002076 return 0;
2077
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002078 table = (struct desc_struct *)segment_base(ldt_selector);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002079 }
Andy Lutomirski8c2e41f2017-02-20 08:56:12 -08002080 v = get_desc_base(&table[selector >> 3]);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002081 return v;
2082}
Andy Lutomirskie28baea2017-02-20 08:56:11 -08002083#endif
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002084
Avi Kivity04d2cc72007-09-10 18:10:54 +03002085static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002086{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002087 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002088 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002089
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002090 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002091 return;
2092
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002093 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002094 /*
2095 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2096 * allow segment selectors with cpl > 0 or ti == 1.
2097 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002098 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002099 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002100 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002101 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002102 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002103 vmx->host_state.fs_reload_needed = 0;
2104 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002105 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002106 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002107 }
Avi Kivity9581d442010-10-19 16:46:55 +02002108 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002109 if (!(vmx->host_state.gs_sel & 7))
2110 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002111 else {
2112 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002113 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002114 }
2115
2116#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002117 savesegment(ds, vmx->host_state.ds_sel);
2118 savesegment(es, vmx->host_state.es_sel);
2119#endif
2120
2121#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002122 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2123 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2124#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002125 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2126 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002127#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002128
2129#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002130 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2131 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002132 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002133#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002134 if (boot_cpu_has(X86_FEATURE_MPX))
2135 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002136 for (i = 0; i < vmx->save_nmsrs; ++i)
2137 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002138 vmx->guest_msrs[i].data,
2139 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002140}
2141
Avi Kivitya9b21b62008-06-24 11:48:49 +03002142static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002143{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002144 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002145 return;
2146
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002147 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002148 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002149#ifdef CONFIG_X86_64
2150 if (is_long_mode(&vmx->vcpu))
2151 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2152#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002153 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002154 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002155#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002156 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002157#else
2158 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002159#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002160 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002161 if (vmx->host_state.fs_reload_needed)
2162 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002163#ifdef CONFIG_X86_64
2164 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2165 loadsegment(ds, vmx->host_state.ds_sel);
2166 loadsegment(es, vmx->host_state.es_sel);
2167 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002168#endif
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002169 invalidate_tss_limit();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002170#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002171 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002172#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002173 if (vmx->host_state.msr_host_bndcfgs)
2174 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Thomas Garnier45fc8752017-03-14 10:05:08 -07002175 load_fixmap_gdt(raw_smp_processor_id());
Avi Kivity33ed6322007-05-02 16:54:03 +03002176}
2177
Avi Kivitya9b21b62008-06-24 11:48:49 +03002178static void vmx_load_host_state(struct vcpu_vmx *vmx)
2179{
2180 preempt_disable();
2181 __vmx_load_host_state(vmx);
2182 preempt_enable();
2183}
2184
Feng Wu28b835d2015-09-18 22:29:54 +08002185static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2186{
2187 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2188 struct pi_desc old, new;
2189 unsigned int dest;
2190
2191 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002192 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2193 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002194 return;
2195
2196 do {
2197 old.control = new.control = pi_desc->control;
2198
2199 /*
2200 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2201 * are two possible cases:
2202 * 1. After running 'pre_block', context switch
2203 * happened. For this case, 'sn' was set in
2204 * vmx_vcpu_put(), so we need to clear it here.
2205 * 2. After running 'pre_block', we were blocked,
2206 * and woken up by some other guy. For this case,
2207 * we don't need to do anything, 'pi_post_block'
2208 * will do everything for us. However, we cannot
2209 * check whether it is case #1 or case #2 here
2210 * (maybe, not needed), so we also clear sn here,
2211 * I think it is not a big deal.
2212 */
2213 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2214 if (vcpu->cpu != cpu) {
2215 dest = cpu_physical_id(cpu);
2216
2217 if (x2apic_enabled())
2218 new.ndst = dest;
2219 else
2220 new.ndst = (dest << 8) & 0xFF00;
2221 }
2222
2223 /* set 'NV' to 'notification vector' */
2224 new.nv = POSTED_INTR_VECTOR;
2225 }
2226
2227 /* Allow posting non-urgent interrupts */
2228 new.sn = 0;
2229 } while (cmpxchg(&pi_desc->control, old.control,
2230 new.control) != old.control);
2231}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002232
Peter Feinerc95ba922016-08-17 09:36:47 -07002233static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
2234{
2235 vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
2236 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2237}
2238
Avi Kivity6aa8b732006-12-10 02:21:36 -08002239/*
2240 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2241 * vcpu mutex is already taken.
2242 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002243static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002245 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002246 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002247
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002248 if (!already_loaded) {
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01002249 loaded_vmcs_clear(vmx->loaded_vmcs);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002250 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002251 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002252
2253 /*
2254 * Read loaded_vmcs->cpu should be before fetching
2255 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2256 * See the comments in __loaded_vmcs_clear().
2257 */
2258 smp_rmb();
2259
Nadav Har'Eld462b812011-05-24 15:26:10 +03002260 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2261 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002262 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002263 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002264 }
2265
2266 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2267 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2268 vmcs_load(vmx->loaded_vmcs->vmcs);
2269 }
2270
2271 if (!already_loaded) {
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002272 void *gdt = get_current_gdt_ro();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002273 unsigned long sysenter_esp;
2274
2275 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002276
Avi Kivity6aa8b732006-12-10 02:21:36 -08002277 /*
2278 * Linux uses per-cpu TSS and GDT, so set these when switching
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002279 * processors. See 22.2.4.
Avi Kivity6aa8b732006-12-10 02:21:36 -08002280 */
Andy Lutomirskie0c23062017-02-20 08:56:10 -08002281 vmcs_writel(HOST_TR_BASE,
2282 (unsigned long)this_cpu_ptr(&cpu_tss));
Andy Lutomirski59c58ceb2017-03-22 14:32:33 -07002283 vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284
Andy Lutomirskib7ffc442017-02-20 08:56:14 -08002285 /*
2286 * VM exits change the host TR limit to 0x67 after a VM
2287 * exit. This is okay, since 0x67 covers everything except
2288 * the IO bitmap and have have code to handle the IO bitmap
2289 * being lost after a VM exit.
2290 */
2291 BUILD_BUG_ON(IO_BITMAP_OFFSET - 1 != 0x67);
2292
Avi Kivity6aa8b732006-12-10 02:21:36 -08002293 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2294 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002295
Nadav Har'Eld462b812011-05-24 15:26:10 +03002296 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297 }
Feng Wu28b835d2015-09-18 22:29:54 +08002298
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002299 /* Setup TSC multiplier */
2300 if (kvm_has_tsc_control &&
Peter Feinerc95ba922016-08-17 09:36:47 -07002301 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
2302 decache_tsc_multiplier(vmx);
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002303
Feng Wu28b835d2015-09-18 22:29:54 +08002304 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002305 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002306}
2307
2308static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2309{
2310 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2311
2312 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002313 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2314 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002315 return;
2316
2317 /* Set SN when the vCPU is preempted */
2318 if (vcpu->preempted)
2319 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002320}
2321
2322static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2323{
Feng Wu28b835d2015-09-18 22:29:54 +08002324 vmx_vcpu_pi_put(vcpu);
2325
Avi Kivitya9b21b62008-06-24 11:48:49 +03002326 __vmx_load_host_state(to_vmx(vcpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002327}
2328
Avi Kivityedcafe32009-12-30 18:07:40 +02002329static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2330
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002331/*
2332 * Return the cr0 value that a nested guest would read. This is a combination
2333 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2334 * its hypervisor (cr0_read_shadow).
2335 */
2336static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2337{
2338 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2339 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2340}
2341static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2342{
2343 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2344 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2345}
2346
Avi Kivity6aa8b732006-12-10 02:21:36 -08002347static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2348{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002349 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002350
Avi Kivity6de12732011-03-07 12:51:22 +02002351 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2352 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2353 rflags = vmcs_readl(GUEST_RFLAGS);
2354 if (to_vmx(vcpu)->rmode.vm86_active) {
2355 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2356 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2357 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2358 }
2359 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002360 }
Avi Kivity6de12732011-03-07 12:51:22 +02002361 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002362}
2363
2364static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2365{
Avi Kivity6de12732011-03-07 12:51:22 +02002366 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2367 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002368 if (to_vmx(vcpu)->rmode.vm86_active) {
2369 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002370 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002371 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002372 vmcs_writel(GUEST_RFLAGS, rflags);
2373}
2374
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002375static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2376{
2377 return to_vmx(vcpu)->guest_pkru;
2378}
2379
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002380static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002381{
2382 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2383 int ret = 0;
2384
2385 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002386 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002387 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002388 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002389
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002390 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002391}
2392
2393static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2394{
2395 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2396 u32 interruptibility = interruptibility_old;
2397
2398 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2399
Jan Kiszka48005f62010-02-19 19:38:07 +01002400 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002401 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002402 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002403 interruptibility |= GUEST_INTR_STATE_STI;
2404
2405 if ((interruptibility != interruptibility_old))
2406 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2407}
2408
Avi Kivity6aa8b732006-12-10 02:21:36 -08002409static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2410{
2411 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002412
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002413 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002414 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002415 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002416
Glauber Costa2809f5d2009-05-12 16:21:05 -04002417 /* skipping an emulated instruction also counts */
2418 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002419}
2420
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002421/*
2422 * KVM wants to inject page-faults which it got to the guest. This function
2423 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002424 */
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002425static int nested_vmx_check_exception(struct kvm_vcpu *vcpu)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002426{
2427 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002428 unsigned int nr = vcpu->arch.exception.nr;
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002429
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002430 if (!((vmcs12->exception_bitmap & (1u << nr)) ||
2431 (nr == PF_VECTOR && vcpu->arch.exception.nested_apf)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002432 return 0;
2433
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002434 if (vcpu->arch.exception.nested_apf) {
2435 vmcs_write32(VM_EXIT_INTR_ERROR_CODE, vcpu->arch.exception.error_code);
2436 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
2437 PF_VECTOR | INTR_TYPE_HARD_EXCEPTION |
2438 INTR_INFO_DELIVER_CODE_MASK | INTR_INFO_VALID_MASK,
2439 vcpu->arch.apf.nested_apf_token);
2440 return 1;
2441 }
2442
Wanpeng Lid4912212017-06-05 05:19:09 -07002443 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
Jan Kiszka533558b2014-01-04 18:47:20 +01002444 vmcs_read32(VM_EXIT_INTR_INFO),
2445 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002446 return 1;
2447}
2448
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002449static void vmx_queue_exception(struct kvm_vcpu *vcpu)
Avi Kivity298101d2007-11-25 13:41:11 +02002450{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002451 struct vcpu_vmx *vmx = to_vmx(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -07002452 unsigned nr = vcpu->arch.exception.nr;
2453 bool has_error_code = vcpu->arch.exception.has_error_code;
2454 bool reinject = vcpu->arch.exception.reinject;
2455 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002456 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002457
Gleb Natapove011c662013-09-25 12:51:35 +03002458 if (!reinject && is_guest_mode(vcpu) &&
Wanpeng Liadfe20f2017-07-13 18:30:41 -07002459 nested_vmx_check_exception(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002460 return;
2461
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002462 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002463 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002464 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2465 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002466
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002467 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002468 int inc_eip = 0;
2469 if (kvm_exception_is_soft(nr))
2470 inc_eip = vcpu->arch.event_exit_inst_len;
2471 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002472 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002473 return;
2474 }
2475
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002476 if (kvm_exception_is_soft(nr)) {
2477 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2478 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002479 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2480 } else
2481 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2482
2483 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002484}
2485
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002486static bool vmx_rdtscp_supported(void)
2487{
2488 return cpu_has_vmx_rdtscp();
2489}
2490
Mao, Junjiead756a12012-07-02 01:18:48 +00002491static bool vmx_invpcid_supported(void)
2492{
2493 return cpu_has_vmx_invpcid() && enable_ept;
2494}
2495
Avi Kivity6aa8b732006-12-10 02:21:36 -08002496/*
Eddie Donga75beee2007-05-17 18:55:15 +03002497 * Swap MSR entry in host/guest MSR entry array.
2498 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002499static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002500{
Avi Kivity26bb0982009-09-07 11:14:12 +03002501 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002502
2503 tmp = vmx->guest_msrs[to];
2504 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2505 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002506}
2507
Yang Zhang8d146952013-01-25 10:18:50 +08002508static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2509{
2510 unsigned long *msr_bitmap;
2511
Wincy Van670125b2015-03-04 14:31:56 +08002512 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002513 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002514 else if (cpu_has_secondary_exec_ctrls() &&
2515 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2516 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002517 if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
2518 if (is_long_mode(vcpu))
Wanpeng Lic63e4562016-09-23 19:17:16 +08002519 msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2520 else
2521 msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2522 } else {
2523 if (is_long_mode(vcpu))
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002524 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2525 else
2526 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
Wanpeng Lif6e90f92016-09-22 07:43:25 +08002527 }
Yang Zhang8d146952013-01-25 10:18:50 +08002528 } else {
2529 if (is_long_mode(vcpu))
2530 msr_bitmap = vmx_msr_bitmap_longmode;
2531 else
2532 msr_bitmap = vmx_msr_bitmap_legacy;
2533 }
2534
2535 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2536}
2537
Eddie Donga75beee2007-05-17 18:55:15 +03002538/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002539 * Set up the vmcs to automatically save and restore system
2540 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2541 * mode, as fiddling with msrs is very expensive.
2542 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002543static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002544{
Avi Kivity26bb0982009-09-07 11:14:12 +03002545 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002546
Eddie Donga75beee2007-05-17 18:55:15 +03002547 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002548#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002549 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002550 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002551 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002552 move_msr_up(vmx, index, save_nmsrs++);
2553 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002554 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002555 move_msr_up(vmx, index, save_nmsrs++);
2556 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002557 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002558 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002559 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002560 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002561 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002562 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002563 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002564 * if efer.sce is enabled.
2565 */
Brian Gerst8c065852010-07-17 09:03:26 -04002566 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002567 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002568 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002569 }
Eddie Donga75beee2007-05-17 18:55:15 +03002570#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002571 index = __find_msr_index(vmx, MSR_EFER);
2572 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002573 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002574
Avi Kivity26bb0982009-09-07 11:14:12 +03002575 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002576
Yang Zhang8d146952013-01-25 10:18:50 +08002577 if (cpu_has_vmx_msr_bitmap())
2578 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002579}
2580
2581/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002582 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002583 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2584 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002585 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002586static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587{
2588 u64 host_tsc, tsc_offset;
2589
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002590 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002591 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002592 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002593}
2594
2595/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002596 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002597 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002598static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002599{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002600 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002601 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002602 * We're here if L1 chose not to trap WRMSR to TSC. According
2603 * to the spec, this should set L1's TSC; The offset that L1
2604 * set for L2 remains unchanged, and still needs to be added
2605 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002606 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002607 struct vmcs12 *vmcs12;
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002608 /* recalculate vmcs02.TSC_OFFSET: */
2609 vmcs12 = get_vmcs12(vcpu);
2610 vmcs_write64(TSC_OFFSET, offset +
2611 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2612 vmcs12->tsc_offset : 0));
2613 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002614 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2615 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002616 vmcs_write64(TSC_OFFSET, offset);
2617 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618}
2619
Nadav Har'El801d3422011-05-25 23:02:23 +03002620static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2621{
2622 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2623 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2624}
2625
2626/*
2627 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2628 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2629 * all guests if the "nested" module option is off, and can also be disabled
2630 * for a single guest by disabling its VMX cpuid bit.
2631 */
2632static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2633{
2634 return nested && guest_cpuid_has_vmx(vcpu);
2635}
2636
Avi Kivity6aa8b732006-12-10 02:21:36 -08002637/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002638 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2639 * returned for the various VMX controls MSRs when nested VMX is enabled.
2640 * The same values should also be used to verify that vmcs12 control fields are
2641 * valid during nested entry from L1 to L2.
2642 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2643 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2644 * bit in the high half is on if the corresponding bit in the control field
2645 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002646 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002647static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002648{
2649 /*
2650 * Note that as a general rule, the high half of the MSRs (bits in
2651 * the control fields which may be 1) should be initialized by the
2652 * intersection of the underlying hardware's MSR (i.e., features which
2653 * can be supported) and the list of features we want to expose -
2654 * because they are known to be properly supported in our code.
2655 * Also, usually, the low half of the MSRs (bits which must be 1) can
2656 * be set to 0, meaning that L1 may turn off any of these bits. The
2657 * reason is that if one of these bits is necessary, it will appear
2658 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2659 * fields of vmcs01 and vmcs02, will turn these bits off - and
2660 * nested_vmx_exit_handled() will not pass related exits to L1.
2661 * These rules have exceptions below.
2662 */
2663
2664 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002665 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002666 vmx->nested.nested_vmx_pinbased_ctls_low,
2667 vmx->nested.nested_vmx_pinbased_ctls_high);
2668 vmx->nested.nested_vmx_pinbased_ctls_low |=
2669 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2670 vmx->nested.nested_vmx_pinbased_ctls_high &=
2671 PIN_BASED_EXT_INTR_MASK |
2672 PIN_BASED_NMI_EXITING |
2673 PIN_BASED_VIRTUAL_NMIS;
2674 vmx->nested.nested_vmx_pinbased_ctls_high |=
2675 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002676 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002677 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002678 vmx->nested.nested_vmx_pinbased_ctls_high |=
2679 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002680
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002681 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002682 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002683 vmx->nested.nested_vmx_exit_ctls_low,
2684 vmx->nested.nested_vmx_exit_ctls_high);
2685 vmx->nested.nested_vmx_exit_ctls_low =
2686 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002687
Wincy Vanb9c237b2015-02-03 23:56:30 +08002688 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002689#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002690 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002691#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002692 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002693 vmx->nested.nested_vmx_exit_ctls_high |=
2694 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002695 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002696 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2697
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002698 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002699 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002700
Jan Kiszka2996fca2014-06-16 13:59:43 +02002701 /* We support free control of debug control saving. */
David Matlack0115f9c2016-11-29 18:14:06 -08002702 vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002703
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002704 /* entry controls */
2705 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002706 vmx->nested.nested_vmx_entry_ctls_low,
2707 vmx->nested.nested_vmx_entry_ctls_high);
2708 vmx->nested.nested_vmx_entry_ctls_low =
2709 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2710 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002711#ifdef CONFIG_X86_64
2712 VM_ENTRY_IA32E_MODE |
2713#endif
2714 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002715 vmx->nested.nested_vmx_entry_ctls_high |=
2716 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002717 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002718 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002719
Jan Kiszka2996fca2014-06-16 13:59:43 +02002720 /* We support free control of debug control loading. */
David Matlack0115f9c2016-11-29 18:14:06 -08002721 vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002722
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002723 /* cpu-based controls */
2724 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002725 vmx->nested.nested_vmx_procbased_ctls_low,
2726 vmx->nested.nested_vmx_procbased_ctls_high);
2727 vmx->nested.nested_vmx_procbased_ctls_low =
2728 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2729 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002730 CPU_BASED_VIRTUAL_INTR_PENDING |
2731 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002732 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2733 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2734 CPU_BASED_CR3_STORE_EXITING |
2735#ifdef CONFIG_X86_64
2736 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2737#endif
2738 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002739 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2740 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2741 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2742 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002743 /*
2744 * We can allow some features even when not supported by the
2745 * hardware. For example, L1 can specify an MSR bitmap - and we
2746 * can use it to avoid exits to L1 - even when L0 runs L2
2747 * without MSR bitmaps.
2748 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002749 vmx->nested.nested_vmx_procbased_ctls_high |=
2750 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002751 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002752
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002753 /* We support free control of CR3 access interception. */
David Matlack0115f9c2016-11-29 18:14:06 -08002754 vmx->nested.nested_vmx_procbased_ctls_low &=
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002755 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2756
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002757 /* secondary cpu-based controls */
2758 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002759 vmx->nested.nested_vmx_secondary_ctls_low,
2760 vmx->nested.nested_vmx_secondary_ctls_high);
2761 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2762 vmx->nested.nested_vmx_secondary_ctls_high &=
Paolo Bonzinia5f46452017-03-30 11:55:32 +02002763 SECONDARY_EXEC_RDRAND | SECONDARY_EXEC_RDSEED |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002764 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002765 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini1b073042016-10-25 16:06:30 +02002766 SECONDARY_EXEC_DESC |
Wincy Vanf2b93282015-02-03 23:56:03 +08002767 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002768 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002769 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002770 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002771 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002772
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002773 if (enable_ept) {
2774 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002775 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002776 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002777 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002778 VMX_EPTP_WB_BIT | VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002779 if (cpu_has_vmx_ept_execute_only())
2780 vmx->nested.nested_vmx_ept_caps |=
2781 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002782 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002783 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
Paolo Bonzini7db74262017-03-08 10:49:19 +01002784 VMX_EPT_EXTENT_CONTEXT_BIT | VMX_EPT_2MB_PAGE_BIT |
2785 VMX_EPT_1GB_PAGE_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002786 if (enable_ept_ad_bits) {
2787 vmx->nested.nested_vmx_secondary_ctls_high |=
2788 SECONDARY_EXEC_ENABLE_PML;
Dan Carpenter7461fbc2017-05-18 10:41:15 +03002789 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_AD_BIT;
Bandan Das03efce62017-05-05 15:25:15 -04002790 }
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002791 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002792 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002793
Paolo Bonzinief697a72016-03-18 16:58:38 +01002794 /*
2795 * Old versions of KVM use the single-context version without
2796 * checking for support, so declare that it is supported even
2797 * though it is treated as global context. The alternative is
2798 * not failing the single-context invvpid, and it is worse.
2799 */
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002800 if (enable_vpid) {
2801 vmx->nested.nested_vmx_secondary_ctls_high |=
2802 SECONDARY_EXEC_ENABLE_VPID;
Wanpeng Li089d7b62015-10-13 09:18:37 -07002803 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Jan Dakinevichbcdde302016-10-28 07:00:30 +03002804 VMX_VPID_EXTENT_SUPPORTED_MASK;
Wanpeng Li63cb6d52017-03-20 21:18:53 -07002805 } else
Wanpeng Li089d7b62015-10-13 09:18:37 -07002806 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002807
Radim Krčmář0790ec12015-03-17 14:02:32 +01002808 if (enable_unrestricted_guest)
2809 vmx->nested.nested_vmx_secondary_ctls_high |=
2810 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2811
Jan Kiszkac18911a2013-03-13 16:06:41 +01002812 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002813 rdmsr(MSR_IA32_VMX_MISC,
2814 vmx->nested.nested_vmx_misc_low,
2815 vmx->nested.nested_vmx_misc_high);
2816 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2817 vmx->nested.nested_vmx_misc_low |=
2818 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002819 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002820 vmx->nested.nested_vmx_misc_high = 0;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002821
2822 /*
2823 * This MSR reports some information about VMX support. We
2824 * should return information about the VMX we emulate for the
2825 * guest, and the VMCS structure we give it - not about the
2826 * VMX support of the underlying hardware.
2827 */
2828 vmx->nested.nested_vmx_basic =
2829 VMCS12_REVISION |
2830 VMX_BASIC_TRUE_CTLS |
2831 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2832 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2833
2834 if (cpu_has_vmx_basic_inout())
2835 vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;
2836
2837 /*
David Matlack8322ebb2016-11-29 18:14:09 -08002838 * These MSRs specify bits which the guest must keep fixed on
David Matlack62cc6b9d2016-11-29 18:14:07 -08002839 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2840 * We picked the standard core2 setting.
2841 */
2842#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2843#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2844 vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
David Matlack62cc6b9d2016-11-29 18:14:07 -08002845 vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
David Matlack8322ebb2016-11-29 18:14:09 -08002846
2847 /* These MSRs specify bits which the guest must keep fixed off. */
2848 rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
2849 rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
David Matlack62cc6b9d2016-11-29 18:14:07 -08002850
2851 /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2852 vmx->nested.nested_vmx_vmcs_enum = 0x2e;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002853}
2854
David Matlack38991522016-11-29 18:14:08 -08002855/*
2856 * if fixed0[i] == 1: val[i] must be 1
2857 * if fixed1[i] == 0: val[i] must be 0
2858 */
2859static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
2860{
2861 return ((val & fixed1) | fixed0) == val;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002862}
2863
2864static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2865{
David Matlack38991522016-11-29 18:14:08 -08002866 return fixed_bits_valid(control, low, high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002867}
2868
2869static inline u64 vmx_control_msr(u32 low, u32 high)
2870{
2871 return low | ((u64)high << 32);
2872}
2873
David Matlack62cc6b9d2016-11-29 18:14:07 -08002874static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
2875{
2876 superset &= mask;
2877 subset &= mask;
2878
2879 return (superset | subset) == superset;
2880}
2881
2882static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
2883{
2884 const u64 feature_and_reserved =
2885 /* feature (except bit 48; see below) */
2886 BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
2887 /* reserved */
2888 BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
2889 u64 vmx_basic = vmx->nested.nested_vmx_basic;
2890
2891 if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
2892 return -EINVAL;
2893
2894 /*
2895 * KVM does not emulate a version of VMX that constrains physical
2896 * addresses of VMX structures (e.g. VMCS) to 32-bits.
2897 */
2898 if (data & BIT_ULL(48))
2899 return -EINVAL;
2900
2901 if (vmx_basic_vmcs_revision_id(vmx_basic) !=
2902 vmx_basic_vmcs_revision_id(data))
2903 return -EINVAL;
2904
2905 if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
2906 return -EINVAL;
2907
2908 vmx->nested.nested_vmx_basic = data;
2909 return 0;
2910}
2911
2912static int
2913vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
2914{
2915 u64 supported;
2916 u32 *lowp, *highp;
2917
2918 switch (msr_index) {
2919 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2920 lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
2921 highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
2922 break;
2923 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2924 lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
2925 highp = &vmx->nested.nested_vmx_procbased_ctls_high;
2926 break;
2927 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2928 lowp = &vmx->nested.nested_vmx_exit_ctls_low;
2929 highp = &vmx->nested.nested_vmx_exit_ctls_high;
2930 break;
2931 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2932 lowp = &vmx->nested.nested_vmx_entry_ctls_low;
2933 highp = &vmx->nested.nested_vmx_entry_ctls_high;
2934 break;
2935 case MSR_IA32_VMX_PROCBASED_CTLS2:
2936 lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
2937 highp = &vmx->nested.nested_vmx_secondary_ctls_high;
2938 break;
2939 default:
2940 BUG();
2941 }
2942
2943 supported = vmx_control_msr(*lowp, *highp);
2944
2945 /* Check must-be-1 bits are still 1. */
2946 if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
2947 return -EINVAL;
2948
2949 /* Check must-be-0 bits are still 0. */
2950 if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
2951 return -EINVAL;
2952
2953 *lowp = data;
2954 *highp = data >> 32;
2955 return 0;
2956}
2957
2958static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
2959{
2960 const u64 feature_and_reserved_bits =
2961 /* feature */
2962 BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
2963 BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
2964 /* reserved */
2965 GENMASK_ULL(13, 9) | BIT_ULL(31);
2966 u64 vmx_misc;
2967
2968 vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
2969 vmx->nested.nested_vmx_misc_high);
2970
2971 if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
2972 return -EINVAL;
2973
2974 if ((vmx->nested.nested_vmx_pinbased_ctls_high &
2975 PIN_BASED_VMX_PREEMPTION_TIMER) &&
2976 vmx_misc_preemption_timer_rate(data) !=
2977 vmx_misc_preemption_timer_rate(vmx_misc))
2978 return -EINVAL;
2979
2980 if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
2981 return -EINVAL;
2982
2983 if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
2984 return -EINVAL;
2985
2986 if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
2987 return -EINVAL;
2988
2989 vmx->nested.nested_vmx_misc_low = data;
2990 vmx->nested.nested_vmx_misc_high = data >> 32;
2991 return 0;
2992}
2993
2994static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
2995{
2996 u64 vmx_ept_vpid_cap;
2997
2998 vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
2999 vmx->nested.nested_vmx_vpid_caps);
3000
3001 /* Every bit is either reserved or a feature bit. */
3002 if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
3003 return -EINVAL;
3004
3005 vmx->nested.nested_vmx_ept_caps = data;
3006 vmx->nested.nested_vmx_vpid_caps = data >> 32;
3007 return 0;
3008}
3009
3010static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
3011{
3012 u64 *msr;
3013
3014 switch (msr_index) {
3015 case MSR_IA32_VMX_CR0_FIXED0:
3016 msr = &vmx->nested.nested_vmx_cr0_fixed0;
3017 break;
3018 case MSR_IA32_VMX_CR4_FIXED0:
3019 msr = &vmx->nested.nested_vmx_cr4_fixed0;
3020 break;
3021 default:
3022 BUG();
3023 }
3024
3025 /*
3026 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
3027 * must be 1 in the restored value.
3028 */
3029 if (!is_bitwise_subset(data, *msr, -1ULL))
3030 return -EINVAL;
3031
3032 *msr = data;
3033 return 0;
3034}
3035
3036/*
3037 * Called when userspace is restoring VMX MSRs.
3038 *
3039 * Returns 0 on success, non-0 otherwise.
3040 */
3041static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3042{
3043 struct vcpu_vmx *vmx = to_vmx(vcpu);
3044
3045 switch (msr_index) {
3046 case MSR_IA32_VMX_BASIC:
3047 return vmx_restore_vmx_basic(vmx, data);
3048 case MSR_IA32_VMX_PINBASED_CTLS:
3049 case MSR_IA32_VMX_PROCBASED_CTLS:
3050 case MSR_IA32_VMX_EXIT_CTLS:
3051 case MSR_IA32_VMX_ENTRY_CTLS:
3052 /*
3053 * The "non-true" VMX capability MSRs are generated from the
3054 * "true" MSRs, so we do not support restoring them directly.
3055 *
3056 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
3057 * should restore the "true" MSRs with the must-be-1 bits
3058 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
3059 * DEFAULT SETTINGS".
3060 */
3061 return -EINVAL;
3062 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3063 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3064 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3065 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3066 case MSR_IA32_VMX_PROCBASED_CTLS2:
3067 return vmx_restore_control_msr(vmx, msr_index, data);
3068 case MSR_IA32_VMX_MISC:
3069 return vmx_restore_vmx_misc(vmx, data);
3070 case MSR_IA32_VMX_CR0_FIXED0:
3071 case MSR_IA32_VMX_CR4_FIXED0:
3072 return vmx_restore_fixed0_msr(vmx, msr_index, data);
3073 case MSR_IA32_VMX_CR0_FIXED1:
3074 case MSR_IA32_VMX_CR4_FIXED1:
3075 /*
3076 * These MSRs are generated based on the vCPU's CPUID, so we
3077 * do not support restoring them directly.
3078 */
3079 return -EINVAL;
3080 case MSR_IA32_VMX_EPT_VPID_CAP:
3081 return vmx_restore_vmx_ept_vpid_cap(vmx, data);
3082 case MSR_IA32_VMX_VMCS_ENUM:
3083 vmx->nested.nested_vmx_vmcs_enum = data;
3084 return 0;
3085 default:
3086 /*
3087 * The rest of the VMX capability MSRs do not support restore.
3088 */
3089 return -EINVAL;
3090 }
3091}
3092
Jan Kiszkacae50132014-01-04 18:47:22 +01003093/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003094static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
3095{
Wincy Vanb9c237b2015-02-03 23:56:30 +08003096 struct vcpu_vmx *vmx = to_vmx(vcpu);
3097
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003098 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003099 case MSR_IA32_VMX_BASIC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003100 *pdata = vmx->nested.nested_vmx_basic;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003101 break;
3102 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
3103 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003104 *pdata = vmx_control_msr(
3105 vmx->nested.nested_vmx_pinbased_ctls_low,
3106 vmx->nested.nested_vmx_pinbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003107 if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
3108 *pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003109 break;
3110 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
3111 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003112 *pdata = vmx_control_msr(
3113 vmx->nested.nested_vmx_procbased_ctls_low,
3114 vmx->nested.nested_vmx_procbased_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003115 if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
3116 *pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003117 break;
3118 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
3119 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003120 *pdata = vmx_control_msr(
3121 vmx->nested.nested_vmx_exit_ctls_low,
3122 vmx->nested.nested_vmx_exit_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003123 if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
3124 *pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003125 break;
3126 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
3127 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003128 *pdata = vmx_control_msr(
3129 vmx->nested.nested_vmx_entry_ctls_low,
3130 vmx->nested.nested_vmx_entry_ctls_high);
David Matlack0115f9c2016-11-29 18:14:06 -08003131 if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
3132 *pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003133 break;
3134 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003135 *pdata = vmx_control_msr(
3136 vmx->nested.nested_vmx_misc_low,
3137 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003138 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003139 case MSR_IA32_VMX_CR0_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003140 *pdata = vmx->nested.nested_vmx_cr0_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003141 break;
3142 case MSR_IA32_VMX_CR0_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003143 *pdata = vmx->nested.nested_vmx_cr0_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003144 break;
3145 case MSR_IA32_VMX_CR4_FIXED0:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003146 *pdata = vmx->nested.nested_vmx_cr4_fixed0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003147 break;
3148 case MSR_IA32_VMX_CR4_FIXED1:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003149 *pdata = vmx->nested.nested_vmx_cr4_fixed1;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003150 break;
3151 case MSR_IA32_VMX_VMCS_ENUM:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003152 *pdata = vmx->nested.nested_vmx_vmcs_enum;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003153 break;
3154 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08003155 *pdata = vmx_control_msr(
3156 vmx->nested.nested_vmx_secondary_ctls_low,
3157 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003158 break;
3159 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07003160 *pdata = vmx->nested.nested_vmx_ept_caps |
3161 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003162 break;
3163 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003164 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08003165 }
3166
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003167 return 0;
3168}
3169
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003170static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
3171 uint64_t val)
3172{
3173 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
3174
3175 return !(val & ~valid_bits);
3176}
3177
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003178/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003179 * Reads an msr value (of 'msr_index') into 'pdata'.
3180 * Returns 0 on success, non-0 otherwise.
3181 * Assumes vcpu_load() was already called.
3182 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003183static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184{
Avi Kivity26bb0982009-09-07 11:14:12 +03003185 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003187 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003188#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003190 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191 break;
3192 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003193 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003194 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003195 case MSR_KERNEL_GS_BASE:
3196 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003197 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003198 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03003199#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003200 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003201 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303202 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08003203 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003204 break;
3205 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003206 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003207 break;
3208 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003209 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210 break;
3211 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003212 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003214 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003215 if (!kvm_mpx_supported() ||
3216 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003217 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003218 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003219 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003220 case MSR_IA32_MCG_EXT_CTL:
3221 if (!msr_info->host_initiated &&
3222 !(to_vmx(vcpu)->msr_ia32_feature_control &
3223 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003224 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003225 msr_info->data = vcpu->arch.mcg_ext_ctl;
3226 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003227 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003228 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003229 break;
3230 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3231 if (!nested_vmx_allowed(vcpu))
3232 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003233 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003234 case MSR_IA32_XSS:
3235 if (!vmx_xsaves_supported())
3236 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003237 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003238 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003239 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003240 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003241 return 1;
3242 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003244 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003245 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003246 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003247 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003249 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250 }
3251
Avi Kivity6aa8b732006-12-10 02:21:36 -08003252 return 0;
3253}
3254
Jan Kiszkacae50132014-01-04 18:47:22 +01003255static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3256
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257/*
3258 * Writes msr value into into the appropriate "register".
3259 * Returns 0 on success, non-0 otherwise.
3260 * Assumes vcpu_load() was already called.
3261 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003262static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003264 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003265 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003266 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003267 u32 msr_index = msr_info->index;
3268 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003269
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003271 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003272 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003273 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003274#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003276 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003277 vmcs_writel(GUEST_FS_BASE, data);
3278 break;
3279 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003280 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003281 vmcs_writel(GUEST_GS_BASE, data);
3282 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003283 case MSR_KERNEL_GS_BASE:
3284 vmx_load_host_state(vmx);
3285 vmx->msr_guest_kernel_gs_base = data;
3286 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003287#endif
3288 case MSR_IA32_SYSENTER_CS:
3289 vmcs_write32(GUEST_SYSENTER_CS, data);
3290 break;
3291 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003292 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293 break;
3294 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003295 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003296 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003297 case MSR_IA32_BNDCFGS:
Haozhong Zhang691bd432017-07-04 10:27:41 +08003298 if (!kvm_mpx_supported() ||
3299 (!msr_info->host_initiated && !guest_cpuid_has_mpx(vcpu)))
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003300 return 1;
Jim Mattson45316622017-05-23 11:52:54 -07003301 if (is_noncanonical_address(data & PAGE_MASK) ||
3302 (data & MSR_IA32_BNDCFGS_RSVD))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003304 vmcs_write64(GUEST_BNDCFGS, data);
3305 break;
3306 case MSR_IA32_TSC:
3307 kvm_write_tsc(vcpu, msr_info);
3308 break;
3309 case MSR_IA32_CR_PAT:
Will Auld8fe8ab42012-11-29 12:42:12 -08003310 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003311 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3312 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003313 vmcs_write64(GUEST_IA32_PAT, data);
3314 vcpu->arch.pat = data;
3315 break;
3316 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003317 ret = kvm_set_msr_common(vcpu, msr_info);
3318 break;
Will Auldba904632012-11-29 12:42:50 -08003319 case MSR_IA32_TSC_ADJUST:
3320 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003321 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003322 case MSR_IA32_MCG_EXT_CTL:
3323 if ((!msr_info->host_initiated &&
3324 !(to_vmx(vcpu)->msr_ia32_feature_control &
3325 FEATURE_CONTROL_LMCE)) ||
3326 (data & ~MCG_EXT_CTL_LMCE_EN))
3327 return 1;
3328 vcpu->arch.mcg_ext_ctl = data;
3329 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003330 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003331 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003332 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003333 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3334 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003335 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003336 if (msr_info->host_initiated && data == 0)
3337 vmx_leave_nested(vcpu);
3338 break;
3339 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
David Matlack62cc6b9d2016-11-29 18:14:07 -08003340 if (!msr_info->host_initiated)
3341 return 1; /* they are read-only */
3342 if (!nested_vmx_allowed(vcpu))
3343 return 1;
3344 return vmx_set_vmx_msr(vcpu, msr_index, data);
Wanpeng Li20300092014-12-02 19:14:59 +08003345 case MSR_IA32_XSS:
3346 if (!vmx_xsaves_supported())
3347 return 1;
3348 /*
3349 * The only supported bit as of Skylake is bit 8, but
3350 * it is not supported on KVM.
3351 */
3352 if (data != 0)
3353 return 1;
3354 vcpu->arch.ia32_xss = data;
3355 if (vcpu->arch.ia32_xss != host_xss)
3356 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3357 vcpu->arch.ia32_xss, host_xss);
3358 else
3359 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3360 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003361 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003362 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003363 return 1;
3364 /* Check reserved bit, higher 32 bits should be zero */
3365 if ((data >> 32) != 0)
3366 return 1;
3367 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003368 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003369 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003370 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003371 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003372 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003373 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3374 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003375 ret = kvm_set_shared_msr(msr->index, msr->data,
3376 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003377 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003378 if (ret)
3379 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003380 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003381 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003382 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003383 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003384 }
3385
Eddie Dong2cc51562007-05-21 07:28:09 +03003386 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003387}
3388
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003389static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003390{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003391 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3392 switch (reg) {
3393 case VCPU_REGS_RSP:
3394 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3395 break;
3396 case VCPU_REGS_RIP:
3397 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3398 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003399 case VCPU_EXREG_PDPTR:
3400 if (enable_ept)
3401 ept_save_pdptrs(vcpu);
3402 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003403 default:
3404 break;
3405 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003406}
3407
Avi Kivity6aa8b732006-12-10 02:21:36 -08003408static __init int cpu_has_kvm_support(void)
3409{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003410 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003411}
3412
3413static __init int vmx_disabled_by_bios(void)
3414{
3415 u64 msr;
3416
3417 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003418 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003419 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003420 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3421 && tboot_enabled())
3422 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003423 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003424 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003425 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003426 && !tboot_enabled()) {
3427 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003428 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003429 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003430 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003431 /* launched w/o TXT and VMX disabled */
3432 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3433 && !tboot_enabled())
3434 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003435 }
3436
3437 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438}
3439
Dongxiao Xu7725b892010-05-11 18:29:38 +08003440static void kvm_cpu_vmxon(u64 addr)
3441{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003442 cr4_set_bits(X86_CR4_VMXE);
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003443 intel_pt_handle_vmx(1);
3444
Dongxiao Xu7725b892010-05-11 18:29:38 +08003445 asm volatile (ASM_VMX_VMXON_RAX
3446 : : "a"(&addr), "m"(addr)
3447 : "memory", "cc");
3448}
3449
Radim Krčmář13a34e02014-08-28 15:13:03 +02003450static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451{
3452 int cpu = raw_smp_processor_id();
3453 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003454 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003455
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003456 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003457 return -EBUSY;
3458
Nadav Har'Eld462b812011-05-24 15:26:10 +03003459 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003460 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3461 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003462
3463 /*
3464 * Now we can enable the vmclear operation in kdump
3465 * since the loaded_vmcss_on_cpu list on this cpu
3466 * has been initialized.
3467 *
3468 * Though the cpu is not in VMX operation now, there
3469 * is no problem to enable the vmclear operation
3470 * for the loaded_vmcss_on_cpu list is empty!
3471 */
3472 crash_enable_local_vmclear(cpu);
3473
Avi Kivity6aa8b732006-12-10 02:21:36 -08003474 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003475
3476 test_bits = FEATURE_CONTROL_LOCKED;
3477 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3478 if (tboot_enabled())
3479 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3480
3481 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003482 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003483 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3484 }
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003485 kvm_cpu_vmxon(phys_addr);
3486 ept_sync_global();
Alexander Graf10474ae2009-09-15 11:37:46 +02003487
3488 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003489}
3490
Nadav Har'Eld462b812011-05-24 15:26:10 +03003491static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003492{
3493 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003494 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003495
Nadav Har'Eld462b812011-05-24 15:26:10 +03003496 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3497 loaded_vmcss_on_cpu_link)
3498 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003499}
3500
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003501
3502/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3503 * tricks.
3504 */
3505static void kvm_cpu_vmxoff(void)
3506{
3507 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003508
3509 intel_pt_handle_vmx(0);
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003510 cr4_clear_bits(X86_CR4_VMXE);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003511}
3512
Radim Krčmář13a34e02014-08-28 15:13:03 +02003513static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003514{
David Hildenbrandfe0e80b2017-03-10 12:47:13 +01003515 vmclear_local_loaded_vmcss();
3516 kvm_cpu_vmxoff();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517}
3518
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003519static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003520 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003521{
3522 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003523 u32 ctl = ctl_min | ctl_opt;
3524
3525 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3526
3527 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3528 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3529
3530 /* Ensure minimum (required) set of control bits are supported. */
3531 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003532 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003533
3534 *result = ctl;
3535 return 0;
3536}
3537
Avi Kivity110312c2010-12-21 12:54:20 +02003538static __init bool allow_1_setting(u32 msr, u32 ctl)
3539{
3540 u32 vmx_msr_low, vmx_msr_high;
3541
3542 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3543 return vmx_msr_high & ctl;
3544}
3545
Yang, Sheng002c7f72007-07-31 14:23:01 +03003546static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003547{
3548 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003549 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003550 u32 _pin_based_exec_control = 0;
3551 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003552 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003553 u32 _vmexit_control = 0;
3554 u32 _vmentry_control = 0;
3555
Raghavendra K T10166742012-02-07 23:19:20 +05303556 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003557#ifdef CONFIG_X86_64
3558 CPU_BASED_CR8_LOAD_EXITING |
3559 CPU_BASED_CR8_STORE_EXITING |
3560#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003561 CPU_BASED_CR3_LOAD_EXITING |
3562 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003563 CPU_BASED_USE_IO_BITMAPS |
3564 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003565 CPU_BASED_USE_TSC_OFFSETING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003566 CPU_BASED_INVLPG_EXITING |
3567 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003568
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02003569 if (!kvm_mwait_in_guest())
3570 min |= CPU_BASED_MWAIT_EXITING |
3571 CPU_BASED_MONITOR_EXITING;
3572
Sheng Yangf78e0e22007-10-29 09:40:42 +08003573 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003574 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003575 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003576 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3577 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003578 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003579#ifdef CONFIG_X86_64
3580 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3581 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3582 ~CPU_BASED_CR8_STORE_EXITING;
3583#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003584 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003585 min2 = 0;
3586 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003587 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003588 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003589 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003590 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003591 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003592 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003593 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003594 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003595 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003596 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003597 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003598 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003599 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003600 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003601 if (adjust_vmx_controls(min2, opt2,
3602 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003603 &_cpu_based_2nd_exec_control) < 0)
3604 return -EIO;
3605 }
3606#ifndef CONFIG_X86_64
3607 if (!(_cpu_based_2nd_exec_control &
3608 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3609 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3610#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003611
3612 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3613 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003614 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003615 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3616 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003617
Sheng Yangd56f5462008-04-25 10:13:16 +08003618 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003619 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3620 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003621 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3622 CPU_BASED_CR3_STORE_EXITING |
3623 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003624 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3625 vmx_capability.ept, vmx_capability.vpid);
3626 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003627
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003628 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003629#ifdef CONFIG_X86_64
3630 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3631#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003632 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003633 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003634 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3635 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003636 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003637
Paolo Bonzini2c828782017-03-27 14:37:28 +02003638 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
3639 PIN_BASED_VIRTUAL_NMIS;
3640 opt = PIN_BASED_POSTED_INTR | PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003641 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3642 &_pin_based_exec_control) < 0)
3643 return -EIO;
3644
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003645 if (cpu_has_broken_vmx_preemption_timer())
3646 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003647 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003648 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003649 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3650
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003651 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003652 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003653 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3654 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003655 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003656
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003657 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003658
3659 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3660 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003661 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003662
3663#ifdef CONFIG_X86_64
3664 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3665 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003666 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003667#endif
3668
3669 /* Require Write-Back (WB) memory type for VMCS accesses. */
3670 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003671 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003672
Yang, Sheng002c7f72007-07-31 14:23:01 +03003673 vmcs_conf->size = vmx_msr_high & 0x1fff;
Paolo Bonzini16cb0252016-09-05 15:57:00 +02003674 vmcs_conf->order = get_order(vmcs_conf->size);
Jan Dakinevich9ac7e3e2016-09-04 21:23:15 +03003675 vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003676 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003677
Yang, Sheng002c7f72007-07-31 14:23:01 +03003678 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3679 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003680 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003681 vmcs_conf->vmexit_ctrl = _vmexit_control;
3682 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003683
Avi Kivity110312c2010-12-21 12:54:20 +02003684 cpu_has_load_ia32_efer =
3685 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3686 VM_ENTRY_LOAD_IA32_EFER)
3687 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3688 VM_EXIT_LOAD_IA32_EFER);
3689
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003690 cpu_has_load_perf_global_ctrl =
3691 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3692 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3693 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3694 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3695
3696 /*
3697 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003698 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003699 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3700 *
3701 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3702 *
3703 * AAK155 (model 26)
3704 * AAP115 (model 30)
3705 * AAT100 (model 37)
3706 * BC86,AAY89,BD102 (model 44)
3707 * BA97 (model 46)
3708 *
3709 */
3710 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3711 switch (boot_cpu_data.x86_model) {
3712 case 26:
3713 case 30:
3714 case 37:
3715 case 44:
3716 case 46:
3717 cpu_has_load_perf_global_ctrl = false;
3718 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3719 "does not work properly. Using workaround\n");
3720 break;
3721 default:
3722 break;
3723 }
3724 }
3725
Borislav Petkov782511b2016-04-04 22:25:03 +02003726 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003727 rdmsrl(MSR_IA32_XSS, host_xss);
3728
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003729 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003730}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003731
3732static struct vmcs *alloc_vmcs_cpu(int cpu)
3733{
3734 int node = cpu_to_node(cpu);
3735 struct page *pages;
3736 struct vmcs *vmcs;
3737
Vlastimil Babka96db8002015-09-08 15:03:50 -07003738 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003739 if (!pages)
3740 return NULL;
3741 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003742 memset(vmcs, 0, vmcs_config.size);
3743 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003744 return vmcs;
3745}
3746
3747static struct vmcs *alloc_vmcs(void)
3748{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003749 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003750}
3751
3752static void free_vmcs(struct vmcs *vmcs)
3753{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003754 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003755}
3756
Nadav Har'Eld462b812011-05-24 15:26:10 +03003757/*
3758 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3759 */
3760static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3761{
3762 if (!loaded_vmcs->vmcs)
3763 return;
3764 loaded_vmcs_clear(loaded_vmcs);
3765 free_vmcs(loaded_vmcs->vmcs);
3766 loaded_vmcs->vmcs = NULL;
Jim Mattson355f4fb2016-10-28 08:29:39 -07003767 WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
Nadav Har'Eld462b812011-05-24 15:26:10 +03003768}
3769
Sam Ravnborg39959582007-06-01 00:47:13 -07003770static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003771{
3772 int cpu;
3773
Zachary Amsden3230bb42009-09-29 11:38:37 -10003774 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003775 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003776 per_cpu(vmxarea, cpu) = NULL;
3777 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003778}
3779
Jim Mattson85fd5142017-07-07 12:51:41 -07003780enum vmcs_field_type {
3781 VMCS_FIELD_TYPE_U16 = 0,
3782 VMCS_FIELD_TYPE_U64 = 1,
3783 VMCS_FIELD_TYPE_U32 = 2,
3784 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
3785};
3786
3787static inline int vmcs_field_type(unsigned long field)
3788{
3789 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
3790 return VMCS_FIELD_TYPE_U32;
3791 return (field >> 13) & 0x3 ;
3792}
3793
3794static inline int vmcs_field_readonly(unsigned long field)
3795{
3796 return (((field >> 10) & 0x3) == 1);
3797}
3798
Bandan Dasfe2b2012014-04-21 15:20:14 -04003799static void init_vmcs_shadow_fields(void)
3800{
3801 int i, j;
3802
3803 /* No checks for read only fields yet */
3804
3805 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3806 switch (shadow_read_write_fields[i]) {
3807 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003808 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003809 continue;
3810 break;
3811 default:
3812 break;
3813 }
3814
3815 if (j < i)
3816 shadow_read_write_fields[j] =
3817 shadow_read_write_fields[i];
3818 j++;
3819 }
3820 max_shadow_read_write_fields = j;
3821
3822 /* shadowed fields guest access without vmexit */
3823 for (i = 0; i < max_shadow_read_write_fields; i++) {
Jim Mattson85fd5142017-07-07 12:51:41 -07003824 unsigned long field = shadow_read_write_fields[i];
3825
3826 clear_bit(field, vmx_vmwrite_bitmap);
3827 clear_bit(field, vmx_vmread_bitmap);
3828 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64) {
3829 clear_bit(field + 1, vmx_vmwrite_bitmap);
3830 clear_bit(field + 1, vmx_vmread_bitmap);
3831 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003832 }
Jim Mattson85fd5142017-07-07 12:51:41 -07003833 for (i = 0; i < max_shadow_read_only_fields; i++) {
3834 unsigned long field = shadow_read_only_fields[i];
3835
3836 clear_bit(field, vmx_vmread_bitmap);
3837 if (vmcs_field_type(field) == VMCS_FIELD_TYPE_U64)
3838 clear_bit(field + 1, vmx_vmread_bitmap);
3839 }
Bandan Dasfe2b2012014-04-21 15:20:14 -04003840}
3841
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842static __init int alloc_kvm_area(void)
3843{
3844 int cpu;
3845
Zachary Amsden3230bb42009-09-29 11:38:37 -10003846 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003847 struct vmcs *vmcs;
3848
3849 vmcs = alloc_vmcs_cpu(cpu);
3850 if (!vmcs) {
3851 free_kvm_area();
3852 return -ENOMEM;
3853 }
3854
3855 per_cpu(vmxarea, cpu) = vmcs;
3856 }
3857 return 0;
3858}
3859
Gleb Natapov14168782013-01-21 15:36:49 +02003860static bool emulation_required(struct kvm_vcpu *vcpu)
3861{
3862 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3863}
3864
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003865static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003866 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003867{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003868 if (!emulate_invalid_guest_state) {
3869 /*
3870 * CS and SS RPL should be equal during guest entry according
3871 * to VMX spec, but in reality it is not always so. Since vcpu
3872 * is in the middle of the transition from real mode to
3873 * protected mode it is safe to assume that RPL 0 is a good
3874 * default value.
3875 */
3876 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003877 save->selector &= ~SEGMENT_RPL_MASK;
3878 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003879 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003880 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003881 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003882}
3883
3884static void enter_pmode(struct kvm_vcpu *vcpu)
3885{
3886 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003887 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003888
Gleb Natapovd99e4152012-12-20 16:57:45 +02003889 /*
3890 * Update real mode segment cache. It may be not up-to-date if sement
3891 * register was written while vcpu was in a guest mode.
3892 */
3893 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3894 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3895 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3896 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3897 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3898 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3899
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003900 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003901
Avi Kivity2fb92db2011-04-27 19:42:18 +03003902 vmx_segment_cache_clear(vmx);
3903
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003904 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003905
3906 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003907 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3908 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909 vmcs_writel(GUEST_RFLAGS, flags);
3910
Rusty Russell66aee912007-07-17 23:34:16 +10003911 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3912 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003913
3914 update_exception_bitmap(vcpu);
3915
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003916 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3917 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3918 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3919 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3920 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3921 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003922}
3923
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003924static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003925{
Mathias Krause772e0312012-08-30 01:30:19 +02003926 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003927 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003928
Gleb Natapovd99e4152012-12-20 16:57:45 +02003929 var.dpl = 0x3;
3930 if (seg == VCPU_SREG_CS)
3931 var.type = 0x3;
3932
3933 if (!emulate_invalid_guest_state) {
3934 var.selector = var.base >> 4;
3935 var.base = var.base & 0xffff0;
3936 var.limit = 0xffff;
3937 var.g = 0;
3938 var.db = 0;
3939 var.present = 1;
3940 var.s = 1;
3941 var.l = 0;
3942 var.unusable = 0;
3943 var.type = 0x3;
3944 var.avl = 0;
3945 if (save->base & 0xf)
3946 printk_once(KERN_WARNING "kvm: segment base is not "
3947 "paragraph aligned when entering "
3948 "protected mode (seg=%d)", seg);
3949 }
3950
3951 vmcs_write16(sf->selector, var.selector);
Chao Peng96794e42017-02-21 03:50:01 -05003952 vmcs_writel(sf->base, var.base);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003953 vmcs_write32(sf->limit, var.limit);
3954 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003955}
3956
3957static void enter_rmode(struct kvm_vcpu *vcpu)
3958{
3959 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003960 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003961
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003962 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3963 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3964 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3965 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3966 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003967 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3968 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003969
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003970 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003971
Gleb Natapov776e58e2011-03-13 12:34:27 +02003972 /*
3973 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003974 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003975 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003976 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003977 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3978 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003979
Avi Kivity2fb92db2011-04-27 19:42:18 +03003980 vmx_segment_cache_clear(vmx);
3981
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003982 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003983 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003984 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3985
3986 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003987 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003988
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003989 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003990
3991 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003992 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003993 update_exception_bitmap(vcpu);
3994
Gleb Natapovd99e4152012-12-20 16:57:45 +02003995 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3996 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3997 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3998 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3999 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
4000 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004001
Eddie Dong8668a3c2007-10-10 14:26:45 +08004002 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004003}
4004
Amit Shah401d10d2009-02-20 22:53:37 +05304005static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
4006{
4007 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03004008 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
4009
4010 if (!msr)
4011 return;
Amit Shah401d10d2009-02-20 22:53:37 +05304012
Avi Kivity44ea2b12009-09-06 15:55:37 +03004013 /*
4014 * Force kernel_gs_base reloading before EFER changes, as control
4015 * of this msr depends on is_long_mode().
4016 */
4017 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02004018 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05304019 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004020 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304021 msr->data = efer;
4022 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02004023 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05304024
4025 msr->data = efer & ~EFER_LME;
4026 }
4027 setup_msrs(vmx);
4028}
4029
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004030#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004031
4032static void enter_lmode(struct kvm_vcpu *vcpu)
4033{
4034 u32 guest_tr_ar;
4035
Avi Kivity2fb92db2011-04-27 19:42:18 +03004036 vmx_segment_cache_clear(to_vmx(vcpu));
4037
Avi Kivity6aa8b732006-12-10 02:21:36 -08004038 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004039 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02004040 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
4041 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004042 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004043 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
4044 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045 }
Avi Kivityda38f432010-07-06 11:30:49 +03004046 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004047}
4048
4049static void exit_lmode(struct kvm_vcpu *vcpu)
4050{
Gleb Natapov2961e8762013-11-25 15:37:13 +02004051 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03004052 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004053}
4054
4055#endif
4056
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004057static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004058{
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004059 if (enable_ept) {
4060 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
4061 return;
Peter Feiner995f00a2017-06-30 17:26:32 -07004062 ept_sync_context(construct_eptp(vcpu, vcpu->arch.mmu.root_hpa));
Jim Mattsonf0b98c02017-03-15 07:56:11 -07004063 } else {
4064 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08004065 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08004066}
4067
Wanpeng Lidd5f5342015-09-23 18:26:57 +08004068static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
4069{
4070 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
4071}
4072
Jim Mattsonfb6c8192017-03-16 13:53:59 -07004073static void vmx_flush_tlb_ept_only(struct kvm_vcpu *vcpu)
4074{
4075 if (enable_ept)
4076 vmx_flush_tlb(vcpu);
4077}
4078
Avi Kivitye8467fd2009-12-29 18:43:06 +02004079static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
4080{
4081 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
4082
4083 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
4084 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
4085}
4086
Avi Kivityaff48ba2010-12-05 18:56:11 +02004087static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
4088{
4089 if (enable_ept && is_paging(vcpu))
4090 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
4091 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
4092}
4093
Anthony Liguori25c4c272007-04-27 09:29:21 +03004094static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08004095{
Avi Kivityfc78f512009-12-07 12:16:48 +02004096 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
4097
4098 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
4099 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08004100}
4101
Sheng Yang14394422008-04-28 12:24:45 +08004102static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
4103{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004104 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4105
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004106 if (!test_bit(VCPU_EXREG_PDPTR,
4107 (unsigned long *)&vcpu->arch.regs_dirty))
4108 return;
4109
Sheng Yang14394422008-04-28 12:24:45 +08004110 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004111 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
4112 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
4113 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
4114 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08004115 }
4116}
4117
Avi Kivity8f5d5492009-05-31 18:41:29 +03004118static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
4119{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004120 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
4121
Avi Kivity8f5d5492009-05-31 18:41:29 +03004122 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03004123 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
4124 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
4125 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
4126 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004127 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004128
4129 __set_bit(VCPU_EXREG_PDPTR,
4130 (unsigned long *)&vcpu->arch.regs_avail);
4131 __set_bit(VCPU_EXREG_PDPTR,
4132 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03004133}
4134
David Matlack38991522016-11-29 18:14:08 -08004135static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4136{
4137 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4138 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4139 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4140
4141 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
4142 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4143 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4144 fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);
4145
4146 return fixed_bits_valid(val, fixed0, fixed1);
4147}
4148
4149static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
4150{
4151 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
4152 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
4153
4154 return fixed_bits_valid(val, fixed0, fixed1);
4155}
4156
4157static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
4158{
4159 u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
4160 u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;
4161
4162 return fixed_bits_valid(val, fixed0, fixed1);
4163}
4164
4165/* No difference in the restrictions on guest and host CR4 in VMX operation. */
4166#define nested_guest_cr4_valid nested_cr4_valid
4167#define nested_host_cr4_valid nested_cr4_valid
4168
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004169static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08004170
4171static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
4172 unsigned long cr0,
4173 struct kvm_vcpu *vcpu)
4174{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03004175 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
4176 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004177 if (!(cr0 & X86_CR0_PG)) {
4178 /* From paging/starting to nonpaging */
4179 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004180 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08004181 (CPU_BASED_CR3_LOAD_EXITING |
4182 CPU_BASED_CR3_STORE_EXITING));
4183 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004184 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004185 } else if (!is_paging(vcpu)) {
4186 /* From nonpaging to paging */
4187 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08004188 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08004189 ~(CPU_BASED_CR3_LOAD_EXITING |
4190 CPU_BASED_CR3_STORE_EXITING));
4191 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02004192 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08004193 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08004194
4195 if (!(cr0 & X86_CR0_WP))
4196 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08004197}
4198
Avi Kivity6aa8b732006-12-10 02:21:36 -08004199static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
4200{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004201 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004202 unsigned long hw_cr0;
4203
Gleb Natapov50378782013-02-04 16:00:28 +02004204 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004205 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02004206 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02004207 else {
Gleb Natapov50378782013-02-04 16:00:28 +02004208 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08004209
Gleb Natapov218e7632013-01-21 15:36:45 +02004210 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
4211 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004212
Gleb Natapov218e7632013-01-21 15:36:45 +02004213 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
4214 enter_rmode(vcpu);
4215 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004216
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004217#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02004218 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10004219 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004220 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10004221 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08004222 exit_lmode(vcpu);
4223 }
4224#endif
4225
Avi Kivity089d0342009-03-23 18:26:32 +02004226 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08004227 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
4228
Avi Kivity6aa8b732006-12-10 02:21:36 -08004229 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08004230 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004231 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02004232
4233 /* depends on vcpu->arch.cr0 to be set to a new value */
4234 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004235}
4236
Peter Feiner995f00a2017-06-30 17:26:32 -07004237static u64 construct_eptp(struct kvm_vcpu *vcpu, unsigned long root_hpa)
Sheng Yang14394422008-04-28 12:24:45 +08004238{
4239 u64 eptp;
4240
4241 /* TODO write the value reading from MSR */
4242 eptp = VMX_EPT_DEFAULT_MT |
4243 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Peter Feiner995f00a2017-06-30 17:26:32 -07004244 if (enable_ept_ad_bits &&
4245 (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
Xudong Haob38f9932012-05-28 19:33:36 +08004246 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08004247 eptp |= (root_hpa & PAGE_MASK);
4248
4249 return eptp;
4250}
4251
Avi Kivity6aa8b732006-12-10 02:21:36 -08004252static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
4253{
Sheng Yang14394422008-04-28 12:24:45 +08004254 unsigned long guest_cr3;
4255 u64 eptp;
4256
4257 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02004258 if (enable_ept) {
Peter Feiner995f00a2017-06-30 17:26:32 -07004259 eptp = construct_eptp(vcpu, cr3);
Sheng Yang14394422008-04-28 12:24:45 +08004260 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02004261 if (is_paging(vcpu) || is_guest_mode(vcpu))
4262 guest_cr3 = kvm_read_cr3(vcpu);
4263 else
4264 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02004265 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004266 }
4267
Sheng Yang2384d2b2008-01-17 15:14:33 +08004268 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08004269 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004270}
4271
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004272static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004273{
Ben Serebrin085e68e2015-04-16 11:58:05 -07004274 /*
4275 * Pass through host's Machine Check Enable value to hw_cr4, which
4276 * is in force while we are in guest mode. Do not let guests control
4277 * this bit, even if host CR4.MCE == 0.
4278 */
4279 unsigned long hw_cr4 =
4280 (cr4_read_shadow() & X86_CR4_MCE) |
4281 (cr4 & ~X86_CR4_MCE) |
4282 (to_vmx(vcpu)->rmode.vm86_active ?
4283 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08004284
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004285 if (cr4 & X86_CR4_VMXE) {
4286 /*
4287 * To use VMXON (and later other VMX instructions), a guest
4288 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4289 * So basically the check on whether to allow nested VMX
4290 * is here.
4291 */
4292 if (!nested_vmx_allowed(vcpu))
4293 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004294 }
David Matlack38991522016-11-29 18:14:08 -08004295
4296 if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004297 return 1;
4298
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004299 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004300 if (enable_ept) {
4301 if (!is_paging(vcpu)) {
4302 hw_cr4 &= ~X86_CR4_PAE;
4303 hw_cr4 |= X86_CR4_PSE;
4304 } else if (!(cr4 & X86_CR4_PAE)) {
4305 hw_cr4 &= ~X86_CR4_PAE;
4306 }
4307 }
Sheng Yang14394422008-04-28 12:24:45 +08004308
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004309 if (!enable_unrestricted_guest && !is_paging(vcpu))
4310 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004311 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4312 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4313 * to be manually disabled when guest switches to non-paging
4314 * mode.
4315 *
4316 * If !enable_unrestricted_guest, the CPU is always running
4317 * with CR0.PG=1 and CR4 needs to be modified.
4318 * If enable_unrestricted_guest, the CPU automatically
4319 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004320 */
Huaitong Handdba2622016-03-22 16:51:15 +08004321 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004322
Sheng Yang14394422008-04-28 12:24:45 +08004323 vmcs_writel(CR4_READ_SHADOW, cr4);
4324 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004325 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004326}
4327
Avi Kivity6aa8b732006-12-10 02:21:36 -08004328static void vmx_get_segment(struct kvm_vcpu *vcpu,
4329 struct kvm_segment *var, int seg)
4330{
Avi Kivitya9179492011-01-03 14:28:52 +02004331 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004332 u32 ar;
4333
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004334 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004335 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004336 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004337 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004338 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004339 var->base = vmx_read_guest_seg_base(vmx, seg);
4340 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4341 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004342 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004343 var->base = vmx_read_guest_seg_base(vmx, seg);
4344 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4345 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4346 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004347 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004348 var->type = ar & 15;
4349 var->s = (ar >> 4) & 1;
4350 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004351 /*
4352 * Some userspaces do not preserve unusable property. Since usable
4353 * segment has to be present according to VMX spec we can use present
4354 * property to amend userspace bug by making unusable segment always
4355 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4356 * segment as unusable.
4357 */
4358 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004359 var->avl = (ar >> 12) & 1;
4360 var->l = (ar >> 13) & 1;
4361 var->db = (ar >> 14) & 1;
4362 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004363}
4364
Avi Kivitya9179492011-01-03 14:28:52 +02004365static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4366{
Avi Kivitya9179492011-01-03 14:28:52 +02004367 struct kvm_segment s;
4368
4369 if (to_vmx(vcpu)->rmode.vm86_active) {
4370 vmx_get_segment(vcpu, &s, seg);
4371 return s.base;
4372 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004373 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004374}
4375
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004376static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004377{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004378 struct vcpu_vmx *vmx = to_vmx(vcpu);
4379
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004380 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004381 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004382 else {
4383 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004384 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004385 }
Avi Kivity69c73022011-03-07 15:26:44 +02004386}
4387
Avi Kivity653e3102007-05-07 10:55:37 +03004388static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004389{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390 u32 ar;
4391
Avi Kivityf0495f92012-06-07 17:06:10 +03004392 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004393 ar = 1 << 16;
4394 else {
4395 ar = var->type & 15;
4396 ar |= (var->s & 1) << 4;
4397 ar |= (var->dpl & 3) << 5;
4398 ar |= (var->present & 1) << 7;
4399 ar |= (var->avl & 1) << 12;
4400 ar |= (var->l & 1) << 13;
4401 ar |= (var->db & 1) << 14;
4402 ar |= (var->g & 1) << 15;
4403 }
Avi Kivity653e3102007-05-07 10:55:37 +03004404
4405 return ar;
4406}
4407
4408static void vmx_set_segment(struct kvm_vcpu *vcpu,
4409 struct kvm_segment *var, int seg)
4410{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004411 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004412 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004413
Avi Kivity2fb92db2011-04-27 19:42:18 +03004414 vmx_segment_cache_clear(vmx);
4415
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004416 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4417 vmx->rmode.segs[seg] = *var;
4418 if (seg == VCPU_SREG_TR)
4419 vmcs_write16(sf->selector, var->selector);
4420 else if (var->s)
4421 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004422 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004423 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004424
Avi Kivity653e3102007-05-07 10:55:37 +03004425 vmcs_writel(sf->base, var->base);
4426 vmcs_write32(sf->limit, var->limit);
4427 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004428
4429 /*
4430 * Fix the "Accessed" bit in AR field of segment registers for older
4431 * qemu binaries.
4432 * IA32 arch specifies that at the time of processor reset the
4433 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004434 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004435 * state vmexit when "unrestricted guest" mode is turned on.
4436 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4437 * tree. Newer qemu binaries with that qemu fix would not need this
4438 * kvm hack.
4439 */
4440 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004441 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004442
Gleb Natapovf924d662012-12-12 19:10:55 +02004443 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004444
4445out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004446 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004447}
4448
Avi Kivity6aa8b732006-12-10 02:21:36 -08004449static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4450{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004451 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004452
4453 *db = (ar >> 14) & 1;
4454 *l = (ar >> 13) & 1;
4455}
4456
Gleb Natapov89a27f42010-02-16 10:51:48 +02004457static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004458{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004459 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4460 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004461}
4462
Gleb Natapov89a27f42010-02-16 10:51:48 +02004463static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004464{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004465 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4466 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004467}
4468
Gleb Natapov89a27f42010-02-16 10:51:48 +02004469static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004470{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004471 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4472 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004473}
4474
Gleb Natapov89a27f42010-02-16 10:51:48 +02004475static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004476{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004477 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4478 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004479}
4480
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004481static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4482{
4483 struct kvm_segment var;
4484 u32 ar;
4485
4486 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004487 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004488 if (seg == VCPU_SREG_CS)
4489 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004490 ar = vmx_segment_access_rights(&var);
4491
4492 if (var.base != (var.selector << 4))
4493 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004494 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004495 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004496 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004497 return false;
4498
4499 return true;
4500}
4501
4502static bool code_segment_valid(struct kvm_vcpu *vcpu)
4503{
4504 struct kvm_segment cs;
4505 unsigned int cs_rpl;
4506
4507 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004508 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004509
Avi Kivity1872a3f2009-01-04 23:26:52 +02004510 if (cs.unusable)
4511 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004512 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004513 return false;
4514 if (!cs.s)
4515 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004516 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004517 if (cs.dpl > cs_rpl)
4518 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004519 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004520 if (cs.dpl != cs_rpl)
4521 return false;
4522 }
4523 if (!cs.present)
4524 return false;
4525
4526 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4527 return true;
4528}
4529
4530static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4531{
4532 struct kvm_segment ss;
4533 unsigned int ss_rpl;
4534
4535 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004536 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004537
Avi Kivity1872a3f2009-01-04 23:26:52 +02004538 if (ss.unusable)
4539 return true;
4540 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004541 return false;
4542 if (!ss.s)
4543 return false;
4544 if (ss.dpl != ss_rpl) /* DPL != RPL */
4545 return false;
4546 if (!ss.present)
4547 return false;
4548
4549 return true;
4550}
4551
4552static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4553{
4554 struct kvm_segment var;
4555 unsigned int rpl;
4556
4557 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004558 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004559
Avi Kivity1872a3f2009-01-04 23:26:52 +02004560 if (var.unusable)
4561 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004562 if (!var.s)
4563 return false;
4564 if (!var.present)
4565 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004566 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004567 if (var.dpl < rpl) /* DPL < RPL */
4568 return false;
4569 }
4570
4571 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4572 * rights flags
4573 */
4574 return true;
4575}
4576
4577static bool tr_valid(struct kvm_vcpu *vcpu)
4578{
4579 struct kvm_segment tr;
4580
4581 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4582
Avi Kivity1872a3f2009-01-04 23:26:52 +02004583 if (tr.unusable)
4584 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004585 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004586 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004587 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004588 return false;
4589 if (!tr.present)
4590 return false;
4591
4592 return true;
4593}
4594
4595static bool ldtr_valid(struct kvm_vcpu *vcpu)
4596{
4597 struct kvm_segment ldtr;
4598
4599 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4600
Avi Kivity1872a3f2009-01-04 23:26:52 +02004601 if (ldtr.unusable)
4602 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004603 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004604 return false;
4605 if (ldtr.type != 2)
4606 return false;
4607 if (!ldtr.present)
4608 return false;
4609
4610 return true;
4611}
4612
4613static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4614{
4615 struct kvm_segment cs, ss;
4616
4617 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4618 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4619
Nadav Amitb32a9912015-03-29 16:33:04 +03004620 return ((cs.selector & SEGMENT_RPL_MASK) ==
4621 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004622}
4623
4624/*
4625 * Check if guest state is valid. Returns true if valid, false if
4626 * not.
4627 * We assume that registers are always usable
4628 */
4629static bool guest_state_valid(struct kvm_vcpu *vcpu)
4630{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004631 if (enable_unrestricted_guest)
4632 return true;
4633
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004634 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004635 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004636 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4637 return false;
4638 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4639 return false;
4640 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4641 return false;
4642 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4643 return false;
4644 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4645 return false;
4646 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4647 return false;
4648 } else {
4649 /* protected mode guest state checks */
4650 if (!cs_ss_rpl_check(vcpu))
4651 return false;
4652 if (!code_segment_valid(vcpu))
4653 return false;
4654 if (!stack_segment_valid(vcpu))
4655 return false;
4656 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4657 return false;
4658 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4659 return false;
4660 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4661 return false;
4662 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4663 return false;
4664 if (!tr_valid(vcpu))
4665 return false;
4666 if (!ldtr_valid(vcpu))
4667 return false;
4668 }
4669 /* TODO:
4670 * - Add checks on RIP
4671 * - Add checks on RFLAGS
4672 */
4673
4674 return true;
4675}
4676
Jim Mattson5fa99cb2017-07-06 16:33:07 -07004677static bool page_address_valid(struct kvm_vcpu *vcpu, gpa_t gpa)
4678{
4679 return PAGE_ALIGNED(gpa) && !(gpa >> cpuid_maxphyaddr(vcpu));
4680}
4681
Mike Dayd77c26f2007-10-08 09:02:08 -04004682static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004683{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004684 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004685 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004686 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004687
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004688 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004689 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004690 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4691 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004692 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004693 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004694 r = kvm_write_guest_page(kvm, fn++, &data,
4695 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004696 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004697 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004698 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4699 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004700 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004701 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4702 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004703 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004704 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004705 r = kvm_write_guest_page(kvm, fn, &data,
4706 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4707 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004708out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004709 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004710 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004711}
4712
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004713static int init_rmode_identity_map(struct kvm *kvm)
4714{
Tang Chenf51770e2014-09-16 18:41:59 +08004715 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004716 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004717 u32 tmp;
4718
Avi Kivity089d0342009-03-23 18:26:32 +02004719 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004720 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004721
4722 /* Protect kvm->arch.ept_identity_pagetable_done. */
4723 mutex_lock(&kvm->slots_lock);
4724
Tang Chenf51770e2014-09-16 18:41:59 +08004725 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004726 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004727
Sheng Yangb927a3c2009-07-21 10:42:48 +08004728 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004729
4730 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004731 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004732 goto out2;
4733
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004734 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004735 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4736 if (r < 0)
4737 goto out;
4738 /* Set up identity-mapping pagetable for EPT in real mode */
4739 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4740 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4741 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4742 r = kvm_write_guest_page(kvm, identity_map_pfn,
4743 &tmp, i * sizeof(tmp), sizeof(tmp));
4744 if (r < 0)
4745 goto out;
4746 }
4747 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004748
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004749out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004750 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004751
4752out2:
4753 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004754 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004755}
4756
Avi Kivity6aa8b732006-12-10 02:21:36 -08004757static void seg_setup(int seg)
4758{
Mathias Krause772e0312012-08-30 01:30:19 +02004759 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004760 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004761
4762 vmcs_write16(sf->selector, 0);
4763 vmcs_writel(sf->base, 0);
4764 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004765 ar = 0x93;
4766 if (seg == VCPU_SREG_CS)
4767 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004768
4769 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004770}
4771
Sheng Yangf78e0e22007-10-29 09:40:42 +08004772static int alloc_apic_access_page(struct kvm *kvm)
4773{
Xiao Guangrong44841412012-09-07 14:14:20 +08004774 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004775 int r = 0;
4776
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004777 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004778 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004779 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004780 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4781 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004782 if (r)
4783 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004784
Tang Chen73a6d942014-09-11 13:38:00 +08004785 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004786 if (is_error_page(page)) {
4787 r = -EFAULT;
4788 goto out;
4789 }
4790
Tang Chenc24ae0d2014-09-24 15:57:58 +08004791 /*
4792 * Do not pin the page in memory, so that memory hot-unplug
4793 * is able to migrate it.
4794 */
4795 put_page(page);
4796 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004797out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004798 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004799 return r;
4800}
4801
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004802static int alloc_identity_pagetable(struct kvm *kvm)
4803{
Tang Chena255d472014-09-16 18:41:58 +08004804 /* Called with kvm->slots_lock held. */
4805
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004806 int r = 0;
4807
Tang Chena255d472014-09-16 18:41:58 +08004808 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4809
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004810 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4811 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004812
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004813 return r;
4814}
4815
Wanpeng Li991e7a02015-09-16 17:30:05 +08004816static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004817{
4818 int vpid;
4819
Avi Kivity919818a2009-03-23 18:01:29 +02004820 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004821 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004822 spin_lock(&vmx_vpid_lock);
4823 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004824 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004825 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004826 else
4827 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004828 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004829 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004830}
4831
Wanpeng Li991e7a02015-09-16 17:30:05 +08004832static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004833{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004834 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004835 return;
4836 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004837 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004838 spin_unlock(&vmx_vpid_lock);
4839}
4840
Yang Zhang8d146952013-01-25 10:18:50 +08004841#define MSR_TYPE_R 1
4842#define MSR_TYPE_W 2
4843static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4844 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004845{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004846 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004847
4848 if (!cpu_has_vmx_msr_bitmap())
4849 return;
4850
4851 /*
4852 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4853 * have the write-low and read-high bitmap offsets the wrong way round.
4854 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4855 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004856 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004857 if (type & MSR_TYPE_R)
4858 /* read-low */
4859 __clear_bit(msr, msr_bitmap + 0x000 / f);
4860
4861 if (type & MSR_TYPE_W)
4862 /* write-low */
4863 __clear_bit(msr, msr_bitmap + 0x800 / f);
4864
Sheng Yang25c5f222008-03-28 13:18:56 +08004865 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4866 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004867 if (type & MSR_TYPE_R)
4868 /* read-high */
4869 __clear_bit(msr, msr_bitmap + 0x400 / f);
4870
4871 if (type & MSR_TYPE_W)
4872 /* write-high */
4873 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4874
4875 }
4876}
4877
Wincy Vanf2b93282015-02-03 23:56:03 +08004878/*
4879 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4880 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4881 */
4882static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4883 unsigned long *msr_bitmap_nested,
4884 u32 msr, int type)
4885{
4886 int f = sizeof(unsigned long);
4887
4888 if (!cpu_has_vmx_msr_bitmap()) {
4889 WARN_ON(1);
4890 return;
4891 }
4892
4893 /*
4894 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4895 * have the write-low and read-high bitmap offsets the wrong way round.
4896 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4897 */
4898 if (msr <= 0x1fff) {
4899 if (type & MSR_TYPE_R &&
4900 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4901 /* read-low */
4902 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4903
4904 if (type & MSR_TYPE_W &&
4905 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4906 /* write-low */
4907 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4908
4909 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4910 msr &= 0x1fff;
4911 if (type & MSR_TYPE_R &&
4912 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4913 /* read-high */
4914 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4915
4916 if (type & MSR_TYPE_W &&
4917 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4918 /* write-high */
4919 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4920
4921 }
4922}
4923
Avi Kivity58972972009-02-24 22:26:47 +02004924static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4925{
4926 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004927 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4928 msr, MSR_TYPE_R | MSR_TYPE_W);
4929 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4930 msr, MSR_TYPE_R | MSR_TYPE_W);
4931}
4932
Radim Krčmář2e69f862016-09-29 22:41:32 +02004933static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
Yang Zhang8d146952013-01-25 10:18:50 +08004934{
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004935 if (apicv_active) {
Wanpeng Lic63e4562016-09-23 19:17:16 +08004936 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004937 msr, type);
Wanpeng Lic63e4562016-09-23 19:17:16 +08004938 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004939 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004940 } else {
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004941 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004942 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004943 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
Radim Krčmář2e69f862016-09-29 22:41:32 +02004944 msr, type);
Wanpeng Lif6e90f92016-09-22 07:43:25 +08004945 }
Avi Kivity58972972009-02-24 22:26:47 +02004946}
4947
Andrey Smetanind62caab2015-11-10 15:36:33 +03004948static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004949{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004950 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004951}
4952
David Hildenbrand6342c502017-01-25 11:58:58 +01004953static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
Wincy Van705699a2015-02-03 23:58:17 +08004954{
4955 struct vcpu_vmx *vmx = to_vmx(vcpu);
4956 int max_irr;
4957 void *vapic_page;
4958 u16 status;
4959
4960 if (vmx->nested.pi_desc &&
4961 vmx->nested.pi_pending) {
4962 vmx->nested.pi_pending = false;
4963 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
David Hildenbrand6342c502017-01-25 11:58:58 +01004964 return;
Wincy Van705699a2015-02-03 23:58:17 +08004965
4966 max_irr = find_last_bit(
4967 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4968
4969 if (max_irr == 256)
David Hildenbrand6342c502017-01-25 11:58:58 +01004970 return;
Wincy Van705699a2015-02-03 23:58:17 +08004971
4972 vapic_page = kmap(vmx->nested.virtual_apic_page);
Wincy Van705699a2015-02-03 23:58:17 +08004973 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4974 kunmap(vmx->nested.virtual_apic_page);
4975
4976 status = vmcs_read16(GUEST_INTR_STATUS);
4977 if ((u8)max_irr > ((u8)status & 0xff)) {
4978 status &= ~0xff;
4979 status |= (u8)max_irr;
4980 vmcs_write16(GUEST_INTR_STATUS, status);
4981 }
4982 }
Wincy Van705699a2015-02-03 23:58:17 +08004983}
4984
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004985static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4986{
4987#ifdef CONFIG_SMP
4988 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004989 struct vcpu_vmx *vmx = to_vmx(vcpu);
4990
4991 /*
4992 * Currently, we don't support urgent interrupt,
4993 * all interrupts are recognized as non-urgent
4994 * interrupt, so we cannot post interrupts when
4995 * 'SN' is set.
4996 *
4997 * If the vcpu is in guest mode, it means it is
4998 * running instead of being scheduled out and
4999 * waiting in the run queue, and that's the only
5000 * case when 'SN' is set currently, warning if
5001 * 'SN' is set.
5002 */
5003 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
5004
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005005 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
5006 POSTED_INTR_VECTOR);
5007 return true;
5008 }
5009#endif
5010 return false;
5011}
5012
Wincy Van705699a2015-02-03 23:58:17 +08005013static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
5014 int vector)
5015{
5016 struct vcpu_vmx *vmx = to_vmx(vcpu);
5017
5018 if (is_guest_mode(vcpu) &&
5019 vector == vmx->nested.posted_intr_nv) {
5020 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01005021 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08005022 /*
5023 * If a posted intr is not recognized by hardware,
5024 * we will accomplish it in the next vmentry.
5025 */
5026 vmx->nested.pi_pending = true;
5027 kvm_make_request(KVM_REQ_EVENT, vcpu);
5028 return 0;
5029 }
5030 return -1;
5031}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005032/*
Yang Zhanga20ed542013-04-11 19:25:15 +08005033 * Send interrupt to vcpu via posted interrupt way.
5034 * 1. If target vcpu is running(non-root mode), send posted interrupt
5035 * notification to vcpu and hardware will sync PIR to vIRR atomically.
5036 * 2. If target vcpu isn't running(root mode), kick it to pick up the
5037 * interrupt from PIR in next vmentry.
5038 */
5039static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
5040{
5041 struct vcpu_vmx *vmx = to_vmx(vcpu);
5042 int r;
5043
Wincy Van705699a2015-02-03 23:58:17 +08005044 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
5045 if (!r)
5046 return;
5047
Yang Zhanga20ed542013-04-11 19:25:15 +08005048 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
5049 return;
5050
Paolo Bonzinib95234c2016-12-19 13:57:33 +01005051 /* If a previous notification has sent the IPI, nothing to do. */
5052 if (pi_test_and_set_on(&vmx->pi_desc))
5053 return;
5054
5055 if (!kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08005056 kvm_vcpu_kick(vcpu);
5057}
5058
Avi Kivity6aa8b732006-12-10 02:21:36 -08005059/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005060 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
5061 * will not change in the lifetime of the guest.
5062 * Note that host-state that does change is set elsewhere. E.g., host-state
5063 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
5064 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005065static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005066{
5067 u32 low32, high32;
5068 unsigned long tmpl;
5069 struct desc_ptr dt;
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005070 unsigned long cr0, cr3, cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005071
Andy Lutomirski04ac88a2016-10-31 15:18:45 -07005072 cr0 = read_cr0();
5073 WARN_ON(cr0 & X86_CR0_TS);
5074 vmcs_writel(HOST_CR0, cr0); /* 22.2.3 */
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005075
5076 /*
5077 * Save the most likely value for this task's CR3 in the VMCS.
5078 * We can't use __get_current_cr3_fast() because we're not atomic.
5079 */
Andy Lutomirski6c690ee2017-06-12 10:26:14 -07005080 cr3 = __read_cr3();
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07005081 vmcs_writel(HOST_CR3, cr3); /* 22.2.3 FIXME: shadow tables */
5082 vmx->host_state.vmcs_host_cr3 = cr3;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005083
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005084 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07005085 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07005086 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
5087 vmx->host_state.vmcs_host_cr4 = cr4;
5088
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005089 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005090#ifdef CONFIG_X86_64
5091 /*
5092 * Load null selectors, so we can avoid reloading them in
5093 * __vmx_load_host_state(), in case userspace uses the null selectors
5094 * too (the expected case).
5095 */
5096 vmcs_write16(HOST_DS_SELECTOR, 0);
5097 vmcs_write16(HOST_ES_SELECTOR, 0);
5098#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005099 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5100 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03005101#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005102 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
5103 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
5104
5105 native_store_idt(&dt);
5106 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005107 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005108
Avi Kivity83287ea422012-09-16 15:10:57 +03005109 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005110
5111 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
5112 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
5113 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
5114 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
5115
5116 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
5117 rdmsr(MSR_IA32_CR_PAT, low32, high32);
5118 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
5119 }
5120}
5121
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005122static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
5123{
5124 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
5125 if (enable_ept)
5126 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005127 if (is_guest_mode(&vmx->vcpu))
5128 vmx->vcpu.arch.cr4_guest_owned_bits &=
5129 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005130 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
5131}
5132
Yang Zhang01e439b2013-04-11 19:25:12 +08005133static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
5134{
5135 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
5136
Andrey Smetanind62caab2015-11-10 15:36:33 +03005137 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005138 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07005139 /* Enable the preemption timer dynamically */
5140 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08005141 return pin_based_exec_ctrl;
5142}
5143
Andrey Smetanind62caab2015-11-10 15:36:33 +03005144static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
5145{
5146 struct vcpu_vmx *vmx = to_vmx(vcpu);
5147
5148 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03005149 if (cpu_has_secondary_exec_ctrls()) {
5150 if (kvm_vcpu_apicv_active(vcpu))
5151 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
5152 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5153 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5154 else
5155 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
5156 SECONDARY_EXEC_APIC_REGISTER_VIRT |
5157 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5158 }
5159
5160 if (cpu_has_vmx_msr_bitmap())
5161 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03005162}
5163
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005164static u32 vmx_exec_control(struct vcpu_vmx *vmx)
5165{
5166 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01005167
5168 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
5169 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5170
Paolo Bonzini35754c92015-07-29 12:05:37 +02005171 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005172 exec_control &= ~CPU_BASED_TPR_SHADOW;
5173#ifdef CONFIG_X86_64
5174 exec_control |= CPU_BASED_CR8_STORE_EXITING |
5175 CPU_BASED_CR8_LOAD_EXITING;
5176#endif
5177 }
5178 if (!enable_ept)
5179 exec_control |= CPU_BASED_CR3_STORE_EXITING |
5180 CPU_BASED_CR3_LOAD_EXITING |
5181 CPU_BASED_INVLPG_EXITING;
5182 return exec_control;
5183}
5184
5185static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
5186{
5187 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02005188 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005189 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
5190 if (vmx->vpid == 0)
5191 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
5192 if (!enable_ept) {
5193 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
5194 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00005195 /* Enable INVPCID for non-ept guests may cause performance regression. */
5196 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005197 }
5198 if (!enable_unrestricted_guest)
5199 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
5200 if (!ple_gap)
5201 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03005202 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08005203 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
5204 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08005205 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03005206 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
5207 (handle_vmptrld).
5208 We can NOT enable shadow_vmcs here because we don't have yet
5209 a current VMCS12
5210 */
5211 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08005212
5213 if (!enable_pml)
5214 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08005215
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005216 return exec_control;
5217}
5218
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005219static void ept_set_mmio_spte_mask(void)
5220{
5221 /*
5222 * EPT Misconfigurations can be generated if the value of bits 2:0
5223 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005224 */
Peter Feinerdcdca5f2017-06-30 17:26:30 -07005225 kvm_mmu_set_mmio_spte_mask(VMX_EPT_RWX_MASK,
5226 VMX_EPT_MISCONFIG_WX_VALUE);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005227}
5228
Wanpeng Lif53cd632014-12-02 19:14:58 +08005229#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03005230/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005231 * Sets up the vmcs for emulated real mode.
5232 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10005233static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005234{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005235#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005236 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02005237#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08005238 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005239
Avi Kivity6aa8b732006-12-10 02:21:36 -08005240 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02005241 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
5242 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005243
Abel Gordon4607c2d2013-04-18 14:35:55 +03005244 if (enable_shadow_vmcs) {
5245 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5246 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5247 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005248 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005249 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005250
Avi Kivity6aa8b732006-12-10 02:21:36 -08005251 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5252
Avi Kivity6aa8b732006-12-10 02:21:36 -08005253 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005254 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005255 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005256
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005257 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005258
Dan Williamsdfa169b2016-06-02 11:17:24 -07005259 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005260 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5261 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005262 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005263
Andrey Smetanind62caab2015-11-10 15:36:33 +03005264 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005265 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5266 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5267 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5268 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5269
5270 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005271
Li RongQing0bcf2612015-12-03 13:29:34 +08005272 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005273 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005274 }
5275
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005276 if (ple_gap) {
5277 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005278 vmx->ple_window = ple_window;
5279 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005280 }
5281
Xiao Guangrongc3707952011-07-12 03:28:04 +08005282 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5283 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005284 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5285
Avi Kivity9581d442010-10-19 16:46:55 +02005286 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5287 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005288 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005289#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005290 rdmsrl(MSR_FS_BASE, a);
5291 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5292 rdmsrl(MSR_GS_BASE, a);
5293 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5294#else
5295 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5296 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5297#endif
5298
Eddie Dong2cc51562007-05-21 07:28:09 +03005299 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5300 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005301 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005302 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005303 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005304
Radim Krčmář74545702015-04-27 15:11:25 +02005305 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5306 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005307
Paolo Bonzini03916db2014-07-24 14:21:57 +02005308 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005309 u32 index = vmx_msr_index[i];
5310 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005311 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005312
5313 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5314 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005315 if (wrmsr_safe(index, data_low, data_high) < 0)
5316 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005317 vmx->guest_msrs[j].index = i;
5318 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005319 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005320 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005321 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005322
Gleb Natapov2961e8762013-11-25 15:37:13 +02005323
5324 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005325
5326 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005327 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005328
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005329 vmx->vcpu.arch.cr0_guest_owned_bits = X86_CR0_TS;
5330 vmcs_writel(CR0_GUEST_HOST_MASK, ~X86_CR0_TS);
5331
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005332 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005333
Wanpeng Lif53cd632014-12-02 19:14:58 +08005334 if (vmx_xsaves_supported())
5335 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5336
Peter Feiner4e595162016-07-07 14:49:58 -07005337 if (enable_pml) {
5338 ASSERT(vmx->pml_pg);
5339 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5340 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5341 }
5342
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005343 return 0;
5344}
5345
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005346static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005347{
5348 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005349 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005350 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005351
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005352 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005353
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005354 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005355 kvm_set_cr8(vcpu, 0);
5356
5357 if (!init_event) {
5358 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5359 MSR_IA32_APICBASE_ENABLE;
5360 if (kvm_vcpu_is_reset_bsp(vcpu))
5361 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5362 apic_base_msr.host_initiated = true;
5363 kvm_set_apic_base(vcpu, &apic_base_msr);
5364 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005365
Avi Kivity2fb92db2011-04-27 19:42:18 +03005366 vmx_segment_cache_clear(vmx);
5367
Avi Kivity5706be02008-08-20 15:07:31 +03005368 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005369 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005370 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005371
5372 seg_setup(VCPU_SREG_DS);
5373 seg_setup(VCPU_SREG_ES);
5374 seg_setup(VCPU_SREG_FS);
5375 seg_setup(VCPU_SREG_GS);
5376 seg_setup(VCPU_SREG_SS);
5377
5378 vmcs_write16(GUEST_TR_SELECTOR, 0);
5379 vmcs_writel(GUEST_TR_BASE, 0);
5380 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5381 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5382
5383 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5384 vmcs_writel(GUEST_LDTR_BASE, 0);
5385 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5386 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5387
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005388 if (!init_event) {
5389 vmcs_write32(GUEST_SYSENTER_CS, 0);
5390 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5391 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5392 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5393 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005394
5395 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005396 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005397
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005398 vmcs_writel(GUEST_GDTR_BASE, 0);
5399 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5400
5401 vmcs_writel(GUEST_IDTR_BASE, 0);
5402 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5403
Anthony Liguori443381a2010-12-06 10:53:38 -06005404 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005405 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005406 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005407
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005408 setup_msrs(vmx);
5409
Avi Kivity6aa8b732006-12-10 02:21:36 -08005410 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5411
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005412 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005413 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005414 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005415 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005416 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005417 vmcs_write32(TPR_THRESHOLD, 0);
5418 }
5419
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005420 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005421
Andrey Smetanind62caab2015-11-10 15:36:33 +03005422 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005423 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5424
Sheng Yang2384d2b2008-01-17 15:14:33 +08005425 if (vmx->vpid != 0)
5426 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5427
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005428 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005429 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005430 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005431 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005432 vmx_set_efer(vcpu, 0);
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005433
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005434 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005435
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005436 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005437}
5438
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005439/*
5440 * In nested virtualization, check if L1 asked to exit on external interrupts.
5441 * For most existing hypervisors, this will always return true.
5442 */
5443static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5444{
5445 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5446 PIN_BASED_EXT_INTR_MASK;
5447}
5448
Bandan Das77b0f5d2014-04-19 18:17:45 -04005449/*
5450 * In nested virtualization, check if L1 has set
5451 * VM_EXIT_ACK_INTR_ON_EXIT
5452 */
5453static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5454{
5455 return get_vmcs12(vcpu)->vm_exit_controls &
5456 VM_EXIT_ACK_INTR_ON_EXIT;
5457}
5458
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005459static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5460{
5461 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5462 PIN_BASED_NMI_EXITING;
5463}
5464
Jan Kiszkac9a79532014-03-07 20:03:15 +01005465static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005466{
Paolo Bonzini47c01522016-12-19 11:44:07 +01005467 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5468 CPU_BASED_VIRTUAL_INTR_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005469}
5470
Jan Kiszkac9a79532014-03-07 20:03:15 +01005471static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005472{
Paolo Bonzini2c828782017-03-27 14:37:28 +02005473 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
Jan Kiszkac9a79532014-03-07 20:03:15 +01005474 enable_irq_window(vcpu);
5475 return;
5476 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005477
Paolo Bonzini47c01522016-12-19 11:44:07 +01005478 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL,
5479 CPU_BASED_VIRTUAL_NMI_PENDING);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005480}
5481
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005482static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005483{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005484 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005485 uint32_t intr;
5486 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005487
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005488 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005489
Avi Kivityfa89a812008-09-01 15:57:51 +03005490 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005491 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005492 int inc_eip = 0;
5493 if (vcpu->arch.interrupt.soft)
5494 inc_eip = vcpu->arch.event_exit_inst_len;
5495 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005496 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005497 return;
5498 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005499 intr = irq | INTR_INFO_VALID_MASK;
5500 if (vcpu->arch.interrupt.soft) {
5501 intr |= INTR_TYPE_SOFT_INTR;
5502 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5503 vmx->vcpu.arch.event_exit_inst_len);
5504 } else
5505 intr |= INTR_TYPE_EXT_INTR;
5506 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005507}
5508
Sheng Yangf08864b2008-05-15 18:23:25 +08005509static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5510{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005511 struct vcpu_vmx *vmx = to_vmx(vcpu);
5512
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005513 if (!is_guest_mode(vcpu)) {
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005514 ++vcpu->stat.nmi_injections;
5515 vmx->nmi_known_unmasked = false;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005516 }
5517
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005518 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005519 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005520 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005521 return;
5522 }
Wanpeng Lic5a6d5f2016-09-22 17:55:54 +08005523
Sheng Yangf08864b2008-05-15 18:23:25 +08005524 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5525 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005526}
5527
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005528static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5529{
Avi Kivity9d58b932011-03-07 16:52:07 +02005530 if (to_vmx(vcpu)->nmi_known_unmasked)
5531 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005532 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005533}
5534
5535static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5536{
5537 struct vcpu_vmx *vmx = to_vmx(vcpu);
5538
Paolo Bonzini2c828782017-03-27 14:37:28 +02005539 vmx->nmi_known_unmasked = !masked;
5540 if (masked)
5541 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5542 GUEST_INTR_STATE_NMI);
5543 else
5544 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5545 GUEST_INTR_STATE_NMI);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005546}
5547
Jan Kiszka2505dc92013-04-14 12:12:47 +02005548static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5549{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005550 if (to_vmx(vcpu)->nested.nested_run_pending)
5551 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005552
Jan Kiszka2505dc92013-04-14 12:12:47 +02005553 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5554 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5555 | GUEST_INTR_STATE_NMI));
5556}
5557
Gleb Natapov78646122009-03-23 12:12:11 +02005558static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5559{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005560 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5561 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005562 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5563 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005564}
5565
Izik Eiduscbc94022007-10-25 00:29:55 +02005566static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5567{
5568 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005569
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005570 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5571 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005572 if (ret)
5573 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005574 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005575 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005576}
5577
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005578static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005579{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005580 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005581 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005582 /*
5583 * Update instruction length as we may reinject the exception
5584 * from user space while in guest debugging mode.
5585 */
5586 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5587 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005588 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005589 return false;
5590 /* fall through */
5591 case DB_VECTOR:
5592 if (vcpu->guest_debug &
5593 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5594 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005595 /* fall through */
5596 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005597 case OF_VECTOR:
5598 case BR_VECTOR:
5599 case UD_VECTOR:
5600 case DF_VECTOR:
5601 case SS_VECTOR:
5602 case GP_VECTOR:
5603 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005604 return true;
5605 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005606 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005607 return false;
5608}
5609
5610static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5611 int vec, u32 err_code)
5612{
5613 /*
5614 * Instruction with address size override prefix opcode 0x67
5615 * Cause the #SS fault with 0 error code in VM86 mode.
5616 */
5617 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5618 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5619 if (vcpu->arch.halt_request) {
5620 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005621 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005622 }
5623 return 1;
5624 }
5625 return 0;
5626 }
5627
5628 /*
5629 * Forward all other exceptions that are valid in real mode.
5630 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5631 * the required debugging infrastructure rework.
5632 */
5633 kvm_queue_exception(vcpu, vec);
5634 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005635}
5636
Andi Kleena0861c02009-06-08 17:37:09 +08005637/*
5638 * Trigger machine check on the host. We assume all the MSRs are already set up
5639 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5640 * We pass a fake environment to the machine check handler because we want
5641 * the guest to be always treated like user space, no matter what context
5642 * it used internally.
5643 */
5644static void kvm_machine_check(void)
5645{
5646#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5647 struct pt_regs regs = {
5648 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5649 .flags = X86_EFLAGS_IF,
5650 };
5651
5652 do_machine_check(&regs, 0);
5653#endif
5654}
5655
Avi Kivity851ba692009-08-24 11:10:17 +03005656static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005657{
5658 /* already handled by vcpu_run */
5659 return 1;
5660}
5661
Avi Kivity851ba692009-08-24 11:10:17 +03005662static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005663{
Avi Kivity1155f762007-11-22 11:30:47 +02005664 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005665 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005666 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005667 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005668 u32 vect_info;
5669 enum emulation_result er;
5670
Avi Kivity1155f762007-11-22 11:30:47 +02005671 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005672 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005673
Andi Kleena0861c02009-06-08 17:37:09 +08005674 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005675 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005676
Jim Mattsonef85b672016-12-12 11:01:37 -08005677 if (is_nmi(intr_info))
Avi Kivity1b6269d2007-10-09 12:12:19 +02005678 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005679
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005680 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005681 if (is_guest_mode(vcpu)) {
5682 kvm_queue_exception(vcpu, UD_VECTOR);
5683 return 1;
5684 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005685 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005686 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005687 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005688 return 1;
5689 }
5690
Avi Kivity6aa8b732006-12-10 02:21:36 -08005691 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005692 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005693 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005694
5695 /*
5696 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5697 * MMIO, it is better to report an internal error.
5698 * See the comments in vmx_handle_exit.
5699 */
5700 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5701 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5702 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5703 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005704 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005705 vcpu->run->internal.data[0] = vect_info;
5706 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005707 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005708 return 0;
5709 }
5710
Avi Kivity6aa8b732006-12-10 02:21:36 -08005711 if (is_page_fault(intr_info)) {
5712 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07005713 /* EPT won't cause page fault directly */
5714 WARN_ON_ONCE(!vcpu->arch.apf.host_apf_reason && enable_ept);
5715 return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0,
5716 true);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005717 }
5718
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005719 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005720
5721 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5722 return handle_rmode_exception(vcpu, ex_no, error_code);
5723
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005724 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005725 case AC_VECTOR:
5726 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5727 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005728 case DB_VECTOR:
5729 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5730 if (!(vcpu->guest_debug &
5731 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005732 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005733 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005734 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5735 skip_emulated_instruction(vcpu);
5736
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005737 kvm_queue_exception(vcpu, DB_VECTOR);
5738 return 1;
5739 }
5740 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5741 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5742 /* fall through */
5743 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005744 /*
5745 * Update instruction length as we may reinject #BP from
5746 * user space while in guest debugging mode. Reading it for
5747 * #DB as well causes no harm, it is not used in that case.
5748 */
5749 vmx->vcpu.arch.event_exit_inst_len =
5750 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005751 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005752 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005753 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5754 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005755 break;
5756 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005757 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5758 kvm_run->ex.exception = ex_no;
5759 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005760 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005761 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005762 return 0;
5763}
5764
Avi Kivity851ba692009-08-24 11:10:17 +03005765static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005766{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005767 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005768 return 1;
5769}
5770
Avi Kivity851ba692009-08-24 11:10:17 +03005771static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005772{
Avi Kivity851ba692009-08-24 11:10:17 +03005773 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005774 return 0;
5775}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005776
Avi Kivity851ba692009-08-24 11:10:17 +03005777static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005778{
He, Qingbfdaab02007-09-12 14:18:28 +08005779 unsigned long exit_qualification;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005780 int size, in, string, ret;
Avi Kivity039576c2007-03-20 12:46:50 +02005781 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005782
He, Qingbfdaab02007-09-12 14:18:28 +08005783 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005784 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005785 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005786
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005787 ++vcpu->stat.io_exits;
5788
5789 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005790 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005791
5792 port = exit_qualification >> 16;
5793 size = (exit_qualification & 7) + 1;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005794
Kyle Huey6affcbe2016-11-29 12:40:40 -08005795 ret = kvm_skip_emulated_instruction(vcpu);
5796
5797 /*
5798 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
5799 * KVM_EXIT_DEBUG here.
5800 */
5801 return kvm_fast_pio_out(vcpu, size, port) && ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005802}
5803
Ingo Molnar102d8322007-02-19 14:37:47 +02005804static void
5805vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5806{
5807 /*
5808 * Patch in the VMCALL instruction:
5809 */
5810 hypercall[0] = 0x0f;
5811 hypercall[1] = 0x01;
5812 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005813}
5814
Guo Chao0fa06072012-06-28 15:16:19 +08005815/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005816static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5817{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005818 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005819 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5820 unsigned long orig_val = val;
5821
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005822 /*
5823 * We get here when L2 changed cr0 in a way that did not change
5824 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005825 * but did change L0 shadowed bits. So we first calculate the
5826 * effective cr0 value that L1 would like to write into the
5827 * hardware. It consists of the L2-owned bits from the new
5828 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005829 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005830 val = (val & ~vmcs12->cr0_guest_host_mask) |
5831 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5832
David Matlack38991522016-11-29 18:14:08 -08005833 if (!nested_guest_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005834 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005835
5836 if (kvm_set_cr0(vcpu, val))
5837 return 1;
5838 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005839 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005840 } else {
5841 if (to_vmx(vcpu)->nested.vmxon &&
David Matlack38991522016-11-29 18:14:08 -08005842 !nested_host_cr0_valid(vcpu, val))
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005843 return 1;
David Matlack38991522016-11-29 18:14:08 -08005844
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005845 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005846 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005847}
5848
5849static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5850{
5851 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005852 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5853 unsigned long orig_val = val;
5854
5855 /* analogously to handle_set_cr0 */
5856 val = (val & ~vmcs12->cr4_guest_host_mask) |
5857 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5858 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005859 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005860 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005861 return 0;
5862 } else
5863 return kvm_set_cr4(vcpu, val);
5864}
5865
Avi Kivity851ba692009-08-24 11:10:17 +03005866static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005867{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005868 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005869 int cr;
5870 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005871 int err;
Kyle Huey6affcbe2016-11-29 12:40:40 -08005872 int ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005873
He, Qingbfdaab02007-09-12 14:18:28 +08005874 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005875 cr = exit_qualification & 15;
5876 reg = (exit_qualification >> 8) & 15;
5877 switch ((exit_qualification >> 4) & 3) {
5878 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005879 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005880 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005881 switch (cr) {
5882 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005883 err = handle_set_cr0(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005884 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005885 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005886 err = kvm_set_cr3(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005887 return kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005888 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005889 err = handle_set_cr4(vcpu, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005890 return kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005891 case 8: {
5892 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005893 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005894 err = kvm_set_cr8(vcpu, cr8);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005895 ret = kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005896 if (lapic_in_kernel(vcpu))
Kyle Huey6affcbe2016-11-29 12:40:40 -08005897 return ret;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005898 if (cr8_prev <= cr8)
Kyle Huey6affcbe2016-11-29 12:40:40 -08005899 return ret;
5900 /*
5901 * TODO: we might be squashing a
5902 * KVM_GUESTDBG_SINGLESTEP-triggered
5903 * KVM_EXIT_DEBUG here.
5904 */
Avi Kivity851ba692009-08-24 11:10:17 +03005905 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005906 return 0;
5907 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005908 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005909 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005910 case 2: /* clts */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08005911 WARN_ONCE(1, "Guest should always own CR0.TS");
5912 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
Avi Kivity4d4ec082009-12-29 18:07:30 +02005913 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Kyle Huey6affcbe2016-11-29 12:40:40 -08005914 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005915 case 1: /*mov from cr*/
5916 switch (cr) {
5917 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005918 val = kvm_read_cr3(vcpu);
5919 kvm_register_write(vcpu, reg, val);
5920 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005921 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005922 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005923 val = kvm_get_cr8(vcpu);
5924 kvm_register_write(vcpu, reg, val);
5925 trace_kvm_cr_read(cr, val);
Kyle Huey6affcbe2016-11-29 12:40:40 -08005926 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005927 }
5928 break;
5929 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005930 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005931 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005932 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005933
Kyle Huey6affcbe2016-11-29 12:40:40 -08005934 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005935 default:
5936 break;
5937 }
Avi Kivity851ba692009-08-24 11:10:17 +03005938 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005939 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005940 (int)(exit_qualification >> 4) & 3, cr);
5941 return 0;
5942}
5943
Avi Kivity851ba692009-08-24 11:10:17 +03005944static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005945{
He, Qingbfdaab02007-09-12 14:18:28 +08005946 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005947 int dr, dr7, reg;
5948
5949 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5950 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5951
5952 /* First, if DR does not exist, trigger UD */
5953 if (!kvm_require_dr(vcpu, dr))
5954 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005955
Jan Kiszkaf2483412010-01-20 18:20:20 +01005956 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005957 if (!kvm_require_cpl(vcpu, 0))
5958 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005959 dr7 = vmcs_readl(GUEST_DR7);
5960 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005961 /*
5962 * As the vm-exit takes precedence over the debug trap, we
5963 * need to emulate the latter, either for the host or the
5964 * guest debugging itself.
5965 */
5966 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005967 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005968 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005969 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005970 vcpu->run->debug.arch.exception = DB_VECTOR;
5971 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005972 return 0;
5973 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005974 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005975 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005976 kvm_queue_exception(vcpu, DB_VECTOR);
5977 return 1;
5978 }
5979 }
5980
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005981 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005982 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5983 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005984
5985 /*
5986 * No more DR vmexits; force a reload of the debug registers
5987 * and reenter on this instruction. The next vmexit will
5988 * retrieve the full state of the debug registers.
5989 */
5990 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5991 return 1;
5992 }
5993
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005994 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5995 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005996 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005997
5998 if (kvm_get_dr(vcpu, dr, &val))
5999 return 1;
6000 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03006001 } else
Nadav Amit57773922014-06-18 17:19:23 +03006002 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01006003 return 1;
6004
Kyle Huey6affcbe2016-11-29 12:40:40 -08006005 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006006}
6007
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01006008static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
6009{
6010 return vcpu->arch.dr6;
6011}
6012
6013static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
6014{
6015}
6016
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006017static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
6018{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006019 get_debugreg(vcpu->arch.db[0], 0);
6020 get_debugreg(vcpu->arch.db[1], 1);
6021 get_debugreg(vcpu->arch.db[2], 2);
6022 get_debugreg(vcpu->arch.db[3], 3);
6023 get_debugreg(vcpu->arch.dr6, 6);
6024 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
6025
6026 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01006027 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01006028}
6029
Gleb Natapov020df072010-04-13 10:05:23 +03006030static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
6031{
6032 vmcs_writel(GUEST_DR7, val);
6033}
6034
Avi Kivity851ba692009-08-24 11:10:17 +03006035static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006036{
Kyle Huey6a908b62016-11-29 12:40:37 -08006037 return kvm_emulate_cpuid(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006038}
6039
Avi Kivity851ba692009-08-24 11:10:17 +03006040static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006041{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006042 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006043 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006044
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006045 msr_info.index = ecx;
6046 msr_info.host_initiated = false;
6047 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02006048 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006049 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006050 return 1;
6051 }
6052
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006053 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006054
Avi Kivity6aa8b732006-12-10 02:21:36 -08006055 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02006056 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
6057 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Kyle Huey6affcbe2016-11-29 12:40:40 -08006058 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006059}
6060
Avi Kivity851ba692009-08-24 11:10:17 +03006061static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006062{
Will Auld8fe8ab42012-11-29 12:42:12 -08006063 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006064 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6065 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
6066 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006067
Will Auld8fe8ab42012-11-29 12:42:12 -08006068 msr.data = data;
6069 msr.index = ecx;
6070 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03006071 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02006072 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02006073 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006074 return 1;
6075 }
6076
Avi Kivity59200272010-01-25 19:47:02 +02006077 trace_kvm_msr_write(ecx, data);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006078 return kvm_skip_emulated_instruction(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006079}
6080
Avi Kivity851ba692009-08-24 11:10:17 +03006081static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006082{
Paolo Bonzinieb90f342016-12-18 14:02:21 +01006083 kvm_apic_update_ppr(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006084 return 1;
6085}
6086
Avi Kivity851ba692009-08-24 11:10:17 +03006087static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006088{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006089 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6090 CPU_BASED_VIRTUAL_INTR_PENDING);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04006091
Avi Kivity3842d132010-07-27 12:30:24 +03006092 kvm_make_request(KVM_REQ_EVENT, vcpu);
6093
Jan Kiszkaa26bf122008-09-26 09:30:45 +02006094 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006095 return 1;
6096}
6097
Avi Kivity851ba692009-08-24 11:10:17 +03006098static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006099{
Avi Kivityd3bef152007-06-05 15:53:05 +03006100 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006101}
6102
Avi Kivity851ba692009-08-24 11:10:17 +03006103static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02006104{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03006105 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02006106}
6107
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006108static int handle_invd(struct kvm_vcpu *vcpu)
6109{
Andre Przywara51d8b662010-12-21 11:12:02 +01006110 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006111}
6112
Avi Kivity851ba692009-08-24 11:10:17 +03006113static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03006114{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006115 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006116
6117 kvm_mmu_invlpg(vcpu, exit_qualification);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006118 return kvm_skip_emulated_instruction(vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03006119}
6120
Avi Kivityfee84b02011-11-10 14:57:25 +02006121static int handle_rdpmc(struct kvm_vcpu *vcpu)
6122{
6123 int err;
6124
6125 err = kvm_rdpmc(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006126 return kvm_complete_insn_gp(vcpu, err);
Avi Kivityfee84b02011-11-10 14:57:25 +02006127}
6128
Avi Kivity851ba692009-08-24 11:10:17 +03006129static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02006130{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006131 return kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02006132}
6133
Dexuan Cui2acf9232010-06-10 11:27:12 +08006134static int handle_xsetbv(struct kvm_vcpu *vcpu)
6135{
6136 u64 new_bv = kvm_read_edx_eax(vcpu);
6137 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
6138
6139 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
Kyle Huey6affcbe2016-11-29 12:40:40 -08006140 return kvm_skip_emulated_instruction(vcpu);
Dexuan Cui2acf9232010-06-10 11:27:12 +08006141 return 1;
6142}
6143
Wanpeng Lif53cd632014-12-02 19:14:58 +08006144static int handle_xsaves(struct kvm_vcpu *vcpu)
6145{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006146 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006147 WARN(1, "this should never happen\n");
6148 return 1;
6149}
6150
6151static int handle_xrstors(struct kvm_vcpu *vcpu)
6152{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006153 kvm_skip_emulated_instruction(vcpu);
Wanpeng Lif53cd632014-12-02 19:14:58 +08006154 WARN(1, "this should never happen\n");
6155 return 1;
6156}
6157
Avi Kivity851ba692009-08-24 11:10:17 +03006158static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08006159{
Kevin Tian58fbbf22011-08-30 13:56:17 +03006160 if (likely(fasteoi)) {
6161 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6162 int access_type, offset;
6163
6164 access_type = exit_qualification & APIC_ACCESS_TYPE;
6165 offset = exit_qualification & APIC_ACCESS_OFFSET;
6166 /*
6167 * Sane guest uses MOV to write EOI, with written value
6168 * not cared. So make a short-circuit here by avoiding
6169 * heavy instruction emulation.
6170 */
6171 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6172 (offset == APIC_EOI)) {
6173 kvm_lapic_set_eoi(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006174 return kvm_skip_emulated_instruction(vcpu);
Kevin Tian58fbbf22011-08-30 13:56:17 +03006175 }
6176 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006177 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006178}
6179
Yang Zhangc7c9c562013-01-25 10:18:51 +08006180static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6181{
6182 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6183 int vector = exit_qualification & 0xff;
6184
6185 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6186 kvm_apic_set_eoi_accelerated(vcpu, vector);
6187 return 1;
6188}
6189
Yang Zhang83d4c282013-01-25 10:18:49 +08006190static int handle_apic_write(struct kvm_vcpu *vcpu)
6191{
6192 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6193 u32 offset = exit_qualification & 0xfff;
6194
6195 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6196 kvm_apic_write_nodecode(vcpu, offset);
6197 return 1;
6198}
6199
Avi Kivity851ba692009-08-24 11:10:17 +03006200static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006201{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006202 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006203 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006204 bool has_error_code = false;
6205 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006206 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006207 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006208
6209 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006210 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006211 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006212
6213 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6214
6215 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006216 if (reason == TASK_SWITCH_GATE && idt_v) {
6217 switch (type) {
6218 case INTR_TYPE_NMI_INTR:
6219 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006220 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006221 break;
6222 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006223 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006224 kvm_clear_interrupt_queue(vcpu);
6225 break;
6226 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006227 if (vmx->idt_vectoring_info &
6228 VECTORING_INFO_DELIVER_CODE_MASK) {
6229 has_error_code = true;
6230 error_code =
6231 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6232 }
6233 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006234 case INTR_TYPE_SOFT_EXCEPTION:
6235 kvm_clear_exception_queue(vcpu);
6236 break;
6237 default:
6238 break;
6239 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006240 }
Izik Eidus37817f22008-03-24 23:14:53 +02006241 tss_selector = exit_qualification;
6242
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006243 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6244 type != INTR_TYPE_EXT_INTR &&
6245 type != INTR_TYPE_NMI_INTR))
6246 skip_emulated_instruction(vcpu);
6247
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006248 if (kvm_task_switch(vcpu, tss_selector,
6249 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6250 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006251 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6252 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6253 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006254 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006255 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006256
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006257 /*
6258 * TODO: What about debug traps on tss switch?
6259 * Are we supposed to inject them and update dr6?
6260 */
6261
6262 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006263}
6264
Avi Kivity851ba692009-08-24 11:10:17 +03006265static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006266{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006267 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006268 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006269 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006270
Sheng Yangf9c617f2009-03-25 10:08:52 +08006271 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006272
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006273 /*
6274 * EPT violation happened while executing iret from NMI,
6275 * "blocked by NMI" bit has to be set before next VM entry.
6276 * There are errata that may cause this bit to not be set:
6277 * AAK134, BY25.
6278 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006279 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006280 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006281 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6282
Sheng Yang14394422008-04-28 12:24:45 +08006283 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006284 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006285
Junaid Shahid27959a42016-12-06 16:46:10 -08006286 /* Is it a read fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006287 error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
Junaid Shahid27959a42016-12-06 16:46:10 -08006288 ? PFERR_USER_MASK : 0;
6289 /* Is it a write fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006290 error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
Junaid Shahid27959a42016-12-06 16:46:10 -08006291 ? PFERR_WRITE_MASK : 0;
6292 /* Is it a fetch fault? */
Junaid Shahidab22a472016-12-21 20:29:28 -08006293 error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
Junaid Shahid27959a42016-12-06 16:46:10 -08006294 ? PFERR_FETCH_MASK : 0;
6295 /* ept page table entry is present? */
6296 error_code |= (exit_qualification &
6297 (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
6298 EPT_VIOLATION_EXECUTABLE))
6299 ? PFERR_PRESENT_MASK : 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006300
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006301 vcpu->arch.gpa_available = true;
Yang Zhang25d92082013-08-06 12:00:32 +03006302 vcpu->arch.exit_qualification = exit_qualification;
6303
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006304 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006305}
6306
Avi Kivity851ba692009-08-24 11:10:17 +03006307static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006308{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006309 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006310 gpa_t gpa;
6311
6312 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006313 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Jason Wang931c33b2015-09-15 14:41:58 +08006314 trace_kvm_fast_mmio(gpa);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006315 return kvm_skip_emulated_instruction(vcpu);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006316 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006317
Paolo Bonzini450869d2015-11-04 13:41:21 +01006318 ret = handle_mmio_page_fault(vcpu, gpa, true);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01006319 vcpu->arch.gpa_available = true;
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006320 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006321 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6322 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006323
6324 if (unlikely(ret == RET_MMIO_PF_INVALID))
6325 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6326
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006327 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006328 return 1;
6329
6330 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006331 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006332
Avi Kivity851ba692009-08-24 11:10:17 +03006333 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6334 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006335
6336 return 0;
6337}
6338
Avi Kivity851ba692009-08-24 11:10:17 +03006339static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006340{
Paolo Bonzini47c01522016-12-19 11:44:07 +01006341 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
6342 CPU_BASED_VIRTUAL_NMI_PENDING);
Sheng Yangf08864b2008-05-15 18:23:25 +08006343 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006344 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006345
6346 return 1;
6347}
6348
Mohammed Gamal80ced182009-09-01 12:48:18 +02006349static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006350{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006351 struct vcpu_vmx *vmx = to_vmx(vcpu);
6352 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006353 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006354 u32 cpu_exec_ctrl;
6355 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006356 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006357
6358 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6359 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006360
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006361 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006362 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006363 return handle_interrupt_window(&vmx->vcpu);
6364
Radim Krčmář72875d82017-04-26 22:32:19 +02006365 if (kvm_test_request(KVM_REQ_EVENT, vcpu))
Avi Kivityde87dcdd2012-06-12 20:21:38 +03006366 return 1;
6367
Gleb Natapov991eebf2013-04-11 12:10:51 +03006368 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006369
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006370 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006371 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006372 ret = 0;
6373 goto out;
6374 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006375
Avi Kivityde5f70e2012-06-12 20:22:28 +03006376 if (err != EMULATE_DONE) {
6377 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6378 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6379 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006380 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006381 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006382
Gleb Natapov8d76c492013-05-08 18:38:44 +03006383 if (vcpu->arch.halt_request) {
6384 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006385 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006386 goto out;
6387 }
6388
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006389 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006390 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006391 if (need_resched())
6392 schedule();
6393 }
6394
Mohammed Gamal80ced182009-09-01 12:48:18 +02006395out:
6396 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006397}
6398
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006399static int __grow_ple_window(int val)
6400{
6401 if (ple_window_grow < 1)
6402 return ple_window;
6403
6404 val = min(val, ple_window_actual_max);
6405
6406 if (ple_window_grow < ple_window)
6407 val *= ple_window_grow;
6408 else
6409 val += ple_window_grow;
6410
6411 return val;
6412}
6413
6414static int __shrink_ple_window(int val, int modifier, int minimum)
6415{
6416 if (modifier < 1)
6417 return ple_window;
6418
6419 if (modifier < ple_window)
6420 val /= modifier;
6421 else
6422 val -= modifier;
6423
6424 return max(val, minimum);
6425}
6426
6427static void grow_ple_window(struct kvm_vcpu *vcpu)
6428{
6429 struct vcpu_vmx *vmx = to_vmx(vcpu);
6430 int old = vmx->ple_window;
6431
6432 vmx->ple_window = __grow_ple_window(old);
6433
6434 if (vmx->ple_window != old)
6435 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006436
6437 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006438}
6439
6440static void shrink_ple_window(struct kvm_vcpu *vcpu)
6441{
6442 struct vcpu_vmx *vmx = to_vmx(vcpu);
6443 int old = vmx->ple_window;
6444
6445 vmx->ple_window = __shrink_ple_window(old,
6446 ple_window_shrink, ple_window);
6447
6448 if (vmx->ple_window != old)
6449 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006450
6451 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006452}
6453
6454/*
6455 * ple_window_actual_max is computed to be one grow_ple_window() below
6456 * ple_window_max. (See __grow_ple_window for the reason.)
6457 * This prevents overflows, because ple_window_max is int.
6458 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6459 * this process.
6460 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6461 */
6462static void update_ple_window_actual_max(void)
6463{
6464 ple_window_actual_max =
6465 __shrink_ple_window(max(ple_window_max, ple_window),
6466 ple_window_grow, INT_MIN);
6467}
6468
Feng Wubf9f6ac2015-09-18 22:29:55 +08006469/*
6470 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6471 */
6472static void wakeup_handler(void)
6473{
6474 struct kvm_vcpu *vcpu;
6475 int cpu = smp_processor_id();
6476
6477 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6478 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6479 blocked_vcpu_list) {
6480 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6481
6482 if (pi_test_on(pi_desc) == 1)
6483 kvm_vcpu_kick(vcpu);
6484 }
6485 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6486}
6487
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006488void vmx_enable_tdp(void)
6489{
6490 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6491 enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
6492 enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
6493 0ull, VMX_EPT_EXECUTABLE_MASK,
6494 cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
Peter Feiner995f00a2017-06-30 17:26:32 -07006495 VMX_EPT_RWX_MASK);
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006496
6497 ept_set_mmio_spte_mask();
6498 kvm_enable_tdp();
6499}
6500
Tiejun Chenf2c76482014-10-28 10:14:47 +08006501static __init int hardware_setup(void)
6502{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006503 int r = -ENOMEM, i, msr;
6504
6505 rdmsrl_safe(MSR_EFER, &host_efer);
6506
6507 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6508 kvm_define_shared_msr(i, vmx_msr_index[i]);
6509
Radim Krčmář23611332016-09-29 22:41:33 +02006510 for (i = 0; i < VMX_BITMAP_NR; i++) {
6511 vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
6512 if (!vmx_bitmap[i])
6513 goto out;
6514 }
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006515
6516 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006517 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6518 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6519
6520 /*
6521 * Allow direct access to the PC debug port (it is often used for I/O
6522 * delays, but the vmexits simply slow things down).
6523 */
6524 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6525 clear_bit(0x80, vmx_io_bitmap_a);
6526
6527 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6528
6529 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6530 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6531
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006532 if (setup_vmcs_config(&vmcs_config) < 0) {
6533 r = -EIO;
Radim Krčmář23611332016-09-29 22:41:33 +02006534 goto out;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006535 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006536
6537 if (boot_cpu_has(X86_FEATURE_NX))
6538 kvm_enable_efer_bits(EFER_NX);
6539
Wanpeng Li08d839c2017-03-23 05:30:08 -07006540 if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
6541 !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
Tiejun Chenf2c76482014-10-28 10:14:47 +08006542 enable_vpid = 0;
Wanpeng Li08d839c2017-03-23 05:30:08 -07006543
Tiejun Chenf2c76482014-10-28 10:14:47 +08006544 if (!cpu_has_vmx_shadow_vmcs())
6545 enable_shadow_vmcs = 0;
6546 if (enable_shadow_vmcs)
6547 init_vmcs_shadow_fields();
6548
6549 if (!cpu_has_vmx_ept() ||
6550 !cpu_has_vmx_ept_4levels()) {
6551 enable_ept = 0;
6552 enable_unrestricted_guest = 0;
6553 enable_ept_ad_bits = 0;
6554 }
6555
Wanpeng Lifce6ac42017-05-11 02:58:56 -07006556 if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006557 enable_ept_ad_bits = 0;
6558
6559 if (!cpu_has_vmx_unrestricted_guest())
6560 enable_unrestricted_guest = 0;
6561
Paolo Bonziniad15a292015-01-30 16:18:49 +01006562 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006563 flexpriority_enabled = 0;
6564
Paolo Bonziniad15a292015-01-30 16:18:49 +01006565 /*
6566 * set_apic_access_page_addr() is used to reload apic access
6567 * page upon invalidation. No need to do anything if not
6568 * using the APIC_ACCESS_ADDR VMCS field.
6569 */
6570 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006571 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006572
6573 if (!cpu_has_vmx_tpr_shadow())
6574 kvm_x86_ops->update_cr8_intercept = NULL;
6575
6576 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6577 kvm_disable_largepages();
6578
6579 if (!cpu_has_vmx_ple())
6580 ple_gap = 0;
6581
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006582 if (!cpu_has_vmx_apicv()) {
Tiejun Chenf2c76482014-10-28 10:14:47 +08006583 enable_apicv = 0;
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01006584 kvm_x86_ops->sync_pir_to_irr = NULL;
6585 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006586
Haozhong Zhang64903d62015-10-20 15:39:09 +08006587 if (cpu_has_vmx_tsc_scaling()) {
6588 kvm_has_tsc_control = true;
6589 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6590 kvm_tsc_scaling_ratio_frac_bits = 48;
6591 }
6592
Tiejun Chenbaa03522014-12-23 16:21:11 +08006593 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6594 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6595 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6596 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6597 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6598 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006599
Wanpeng Lic63e4562016-09-23 19:17:16 +08006600 memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6601 vmx_msr_bitmap_legacy, PAGE_SIZE);
6602 memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6603 vmx_msr_bitmap_longmode, PAGE_SIZE);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006604 memcpy(vmx_msr_bitmap_legacy_x2apic,
6605 vmx_msr_bitmap_legacy, PAGE_SIZE);
6606 memcpy(vmx_msr_bitmap_longmode_x2apic,
6607 vmx_msr_bitmap_longmode, PAGE_SIZE);
6608
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006609 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6610
Radim Krčmář40d83382016-09-29 22:41:31 +02006611 for (msr = 0x800; msr <= 0x8ff; msr++) {
6612 if (msr == 0x839 /* TMCCT */)
6613 continue;
Radim Krčmář2e69f862016-09-29 22:41:32 +02006614 vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
Radim Krčmář40d83382016-09-29 22:41:31 +02006615 }
Tiejun Chenbaa03522014-12-23 16:21:11 +08006616
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006617 /*
Radim Krčmář2e69f862016-09-29 22:41:32 +02006618 * TPR reads and writes can be virtualized even if virtual interrupt
6619 * delivery is not in use.
Wanpeng Lif6e90f92016-09-22 07:43:25 +08006620 */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006621 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
6622 vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6623
Roman Kagan3ce424e2016-05-18 17:48:20 +03006624 /* EOI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006625 vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
Roman Kagan3ce424e2016-05-18 17:48:20 +03006626 /* SELF-IPI */
Radim Krčmář2e69f862016-09-29 22:41:32 +02006627 vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006628
Junaid Shahidf160c7b2016-12-06 16:46:16 -08006629 if (enable_ept)
6630 vmx_enable_tdp();
6631 else
Tiejun Chenbaa03522014-12-23 16:21:11 +08006632 kvm_disable_tdp();
6633
6634 update_ple_window_actual_max();
6635
Kai Huang843e4332015-01-28 10:54:28 +08006636 /*
6637 * Only enable PML when hardware supports PML feature, and both EPT
6638 * and EPT A/D bit features are enabled -- PML depends on them to work.
6639 */
6640 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6641 enable_pml = 0;
6642
6643 if (!enable_pml) {
6644 kvm_x86_ops->slot_enable_log_dirty = NULL;
6645 kvm_x86_ops->slot_disable_log_dirty = NULL;
6646 kvm_x86_ops->flush_log_dirty = NULL;
6647 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6648 }
6649
Yunhong Jiang64672c92016-06-13 14:19:59 -07006650 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6651 u64 vmx_msr;
6652
6653 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6654 cpu_preemption_timer_multi =
6655 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6656 } else {
6657 kvm_x86_ops->set_hv_timer = NULL;
6658 kvm_x86_ops->cancel_hv_timer = NULL;
6659 }
6660
Feng Wubf9f6ac2015-09-18 22:29:55 +08006661 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6662
Ashok Rajc45dcc72016-06-22 14:59:56 +08006663 kvm_mce_cap_supported |= MCG_LMCE_P;
6664
Tiejun Chenf2c76482014-10-28 10:14:47 +08006665 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006666
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006667out:
Radim Krčmář23611332016-09-29 22:41:33 +02006668 for (i = 0; i < VMX_BITMAP_NR; i++)
6669 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006670
6671 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006672}
6673
6674static __exit void hardware_unsetup(void)
6675{
Radim Krčmář23611332016-09-29 22:41:33 +02006676 int i;
6677
6678 for (i = 0; i < VMX_BITMAP_NR; i++)
6679 free_page((unsigned long)vmx_bitmap[i]);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006680
Tiejun Chenf2c76482014-10-28 10:14:47 +08006681 free_kvm_area();
6682}
6683
Avi Kivity6aa8b732006-12-10 02:21:36 -08006684/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006685 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6686 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6687 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006688static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006689{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006690 if (ple_gap)
6691 grow_ple_window(vcpu);
6692
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006693 kvm_vcpu_on_spin(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08006694 return kvm_skip_emulated_instruction(vcpu);
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006695}
6696
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006697static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006698{
Kyle Huey6affcbe2016-11-29 12:40:40 -08006699 return kvm_skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006700}
6701
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006702static int handle_mwait(struct kvm_vcpu *vcpu)
6703{
6704 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6705 return handle_nop(vcpu);
6706}
6707
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006708static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6709{
6710 return 1;
6711}
6712
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006713static int handle_monitor(struct kvm_vcpu *vcpu)
6714{
6715 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6716 return handle_nop(vcpu);
6717}
6718
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006719/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006720 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6721 * We could reuse a single VMCS for all the L2 guests, but we also want the
6722 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6723 * allows keeping them loaded on the processor, and in the future will allow
6724 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6725 * every entry if they never change.
6726 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6727 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6728 *
6729 * The following functions allocate and free a vmcs02 in this pool.
6730 */
6731
6732/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6733static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6734{
6735 struct vmcs02_list *item;
6736 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6737 if (item->vmptr == vmx->nested.current_vmptr) {
6738 list_move(&item->list, &vmx->nested.vmcs02_pool);
6739 return &item->vmcs02;
6740 }
6741
6742 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6743 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006744 item = list_last_entry(&vmx->nested.vmcs02_pool,
6745 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006746 item->vmptr = vmx->nested.current_vmptr;
6747 list_move(&item->list, &vmx->nested.vmcs02_pool);
6748 return &item->vmcs02;
6749 }
6750
6751 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006752 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006753 if (!item)
6754 return NULL;
6755 item->vmcs02.vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07006756 item->vmcs02.shadow_vmcs = NULL;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006757 if (!item->vmcs02.vmcs) {
6758 kfree(item);
6759 return NULL;
6760 }
6761 loaded_vmcs_init(&item->vmcs02);
6762 item->vmptr = vmx->nested.current_vmptr;
6763 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6764 vmx->nested.vmcs02_num++;
6765 return &item->vmcs02;
6766}
6767
6768/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6769static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6770{
6771 struct vmcs02_list *item;
6772 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6773 if (item->vmptr == vmptr) {
6774 free_loaded_vmcs(&item->vmcs02);
6775 list_del(&item->list);
6776 kfree(item);
6777 vmx->nested.vmcs02_num--;
6778 return;
6779 }
6780}
6781
6782/*
6783 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006784 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6785 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006786 */
6787static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6788{
6789 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006790
6791 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006792 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006793 /*
6794 * Something will leak if the above WARN triggers. Better than
6795 * a use-after-free.
6796 */
6797 if (vmx->loaded_vmcs == &item->vmcs02)
6798 continue;
6799
6800 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006801 list_del(&item->list);
6802 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006803 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006804 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006805}
6806
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006807/*
6808 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6809 * set the success or error code of an emulated VMX instruction, as specified
6810 * by Vol 2B, VMX Instruction Reference, "Conventions".
6811 */
6812static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6813{
6814 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6815 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6816 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6817}
6818
6819static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6820{
6821 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6822 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6823 X86_EFLAGS_SF | X86_EFLAGS_OF))
6824 | X86_EFLAGS_CF);
6825}
6826
Abel Gordon145c28d2013-04-18 14:36:55 +03006827static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006828 u32 vm_instruction_error)
6829{
6830 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6831 /*
6832 * failValid writes the error number to the current VMCS, which
6833 * can't be done there isn't a current VMCS.
6834 */
6835 nested_vmx_failInvalid(vcpu);
6836 return;
6837 }
6838 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6839 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6840 X86_EFLAGS_SF | X86_EFLAGS_OF))
6841 | X86_EFLAGS_ZF);
6842 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6843 /*
6844 * We don't need to force a shadow sync because
6845 * VM_INSTRUCTION_ERROR is not shadowed
6846 */
6847}
Abel Gordon145c28d2013-04-18 14:36:55 +03006848
Wincy Vanff651cb2014-12-11 08:52:58 +03006849static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6850{
6851 /* TODO: not to reset guest simply here. */
6852 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02006853 pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
Wincy Vanff651cb2014-12-11 08:52:58 +03006854}
6855
Jan Kiszkaf41245002014-03-07 20:03:13 +01006856static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6857{
6858 struct vcpu_vmx *vmx =
6859 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6860
6861 vmx->nested.preemption_timer_expired = true;
6862 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6863 kvm_vcpu_kick(&vmx->vcpu);
6864
6865 return HRTIMER_NORESTART;
6866}
6867
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006868/*
Bandan Das19677e32014-05-06 02:19:15 -04006869 * Decode the memory-address operand of a vmx instruction, as recorded on an
6870 * exit caused by such an instruction (run by a guest hypervisor).
6871 * On success, returns 0. When the operand is invalid, returns 1 and throws
6872 * #UD or #GP.
6873 */
6874static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6875 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006876 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006877{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006878 gva_t off;
6879 bool exn;
6880 struct kvm_segment s;
6881
Bandan Das19677e32014-05-06 02:19:15 -04006882 /*
6883 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6884 * Execution", on an exit, vmx_instruction_info holds most of the
6885 * addressing components of the operand. Only the displacement part
6886 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6887 * For how an actual address is calculated from all these components,
6888 * refer to Vol. 1, "Operand Addressing".
6889 */
6890 int scaling = vmx_instruction_info & 3;
6891 int addr_size = (vmx_instruction_info >> 7) & 7;
6892 bool is_reg = vmx_instruction_info & (1u << 10);
6893 int seg_reg = (vmx_instruction_info >> 15) & 7;
6894 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6895 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6896 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6897 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6898
6899 if (is_reg) {
6900 kvm_queue_exception(vcpu, UD_VECTOR);
6901 return 1;
6902 }
6903
6904 /* Addr = segment_base + offset */
6905 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006906 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006907 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006908 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006909 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006910 off += kvm_register_read(vcpu, index_reg)<<scaling;
6911 vmx_get_segment(vcpu, &s, seg_reg);
6912 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006913
6914 if (addr_size == 1) /* 32 bit */
6915 *ret &= 0xffffffff;
6916
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006917 /* Checks for #GP/#SS exceptions. */
6918 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006919 if (is_long_mode(vcpu)) {
6920 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6921 * non-canonical form. This is the only check on the memory
6922 * destination for long mode!
6923 */
6924 exn = is_noncanonical_address(*ret);
6925 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006926 /* Protected mode: apply checks for segment validity in the
6927 * following order:
6928 * - segment type check (#GP(0) may be thrown)
6929 * - usability check (#GP(0)/#SS(0))
6930 * - limit check (#GP(0)/#SS(0))
6931 */
6932 if (wr)
6933 /* #GP(0) if the destination operand is located in a
6934 * read-only data segment or any code segment.
6935 */
6936 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6937 else
6938 /* #GP(0) if the source operand is located in an
6939 * execute-only code segment
6940 */
6941 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006942 if (exn) {
6943 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6944 return 1;
6945 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006946 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6947 */
6948 exn = (s.unusable != 0);
6949 /* Protected mode: #GP(0)/#SS(0) if the memory
6950 * operand is outside the segment limit.
6951 */
6952 exn = exn || (off + sizeof(u64) > s.limit);
6953 }
6954 if (exn) {
6955 kvm_queue_exception_e(vcpu,
6956 seg_reg == VCPU_SREG_SS ?
6957 SS_VECTOR : GP_VECTOR,
6958 0);
6959 return 1;
6960 }
6961
Bandan Das19677e32014-05-06 02:19:15 -04006962 return 0;
6963}
6964
Radim Krčmářcbf71272017-05-19 15:48:51 +02006965static int nested_vmx_get_vmptr(struct kvm_vcpu *vcpu, gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006966{
6967 gva_t gva;
Bandan Das3573e222014-05-06 02:19:16 -04006968 struct x86_exception e;
Bandan Das3573e222014-05-06 02:19:16 -04006969
6970 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006971 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006972 return 1;
6973
Radim Krčmářcbf71272017-05-19 15:48:51 +02006974 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, vmpointer,
6975 sizeof(*vmpointer), &e)) {
Bandan Das3573e222014-05-06 02:19:16 -04006976 kvm_inject_page_fault(vcpu, &e);
6977 return 1;
6978 }
6979
Bandan Das3573e222014-05-06 02:19:16 -04006980 return 0;
6981}
6982
Jim Mattsone29acc52016-11-30 12:03:43 -08006983static int enter_vmx_operation(struct kvm_vcpu *vcpu)
6984{
6985 struct vcpu_vmx *vmx = to_vmx(vcpu);
6986 struct vmcs *shadow_vmcs;
6987
6988 if (cpu_has_vmx_msr_bitmap()) {
6989 vmx->nested.msr_bitmap =
6990 (unsigned long *)__get_free_page(GFP_KERNEL);
6991 if (!vmx->nested.msr_bitmap)
6992 goto out_msr_bitmap;
6993 }
6994
6995 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6996 if (!vmx->nested.cached_vmcs12)
6997 goto out_cached_vmcs12;
6998
6999 if (enable_shadow_vmcs) {
7000 shadow_vmcs = alloc_vmcs();
7001 if (!shadow_vmcs)
7002 goto out_shadow_vmcs;
7003 /* mark vmcs as shadow */
7004 shadow_vmcs->revision_id |= (1u << 31);
7005 /* init shadow vmcs */
7006 vmcs_clear(shadow_vmcs);
7007 vmx->vmcs01.shadow_vmcs = shadow_vmcs;
7008 }
7009
7010 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7011 vmx->nested.vmcs02_num = 0;
7012
7013 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7014 HRTIMER_MODE_REL_PINNED);
7015 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7016
7017 vmx->nested.vmxon = true;
7018 return 0;
7019
7020out_shadow_vmcs:
7021 kfree(vmx->nested.cached_vmcs12);
7022
7023out_cached_vmcs12:
7024 free_page((unsigned long)vmx->nested.msr_bitmap);
7025
7026out_msr_bitmap:
7027 return -ENOMEM;
7028}
7029
Bandan Das3573e222014-05-06 02:19:16 -04007030/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007031 * Emulate the VMXON instruction.
7032 * Currently, we just remember that VMX is active, and do not save or even
7033 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
7034 * do not currently need to store anything in that guest-allocated memory
7035 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
7036 * argument is different from the VMXON pointer (which the spec says they do).
7037 */
7038static int handle_vmon(struct kvm_vcpu *vcpu)
7039{
Jim Mattsone29acc52016-11-30 12:03:43 -08007040 int ret;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007041 gpa_t vmptr;
7042 struct page *page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007043 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007044 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
7045 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007046
Jim Mattson70f3aac2017-04-26 08:53:46 -07007047 /*
7048 * The Intel VMX Instruction Reference lists a bunch of bits that are
7049 * prerequisite to running VMXON, most notably cr4.VMXE must be set to
7050 * 1 (see vmx_set_cr4() for when we allow the guest to set this).
7051 * Otherwise, we should fail with #UD. But most faulting conditions
7052 * have already been checked by hardware, prior to the VM-exit for
7053 * VMXON. We do test guest cr4.VMXE because processor CR4 always has
7054 * that bit set to 1 in non-root mode.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007055 */
Jim Mattson70f3aac2017-04-26 08:53:46 -07007056 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE)) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007057 kvm_queue_exception(vcpu, UD_VECTOR);
7058 return 1;
7059 }
7060
Abel Gordon145c28d2013-04-18 14:36:55 +03007061 if (vmx->nested.vmxon) {
7062 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007063 return kvm_skip_emulated_instruction(vcpu);
Abel Gordon145c28d2013-04-18 14:36:55 +03007064 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007065
Haozhong Zhang3b840802016-06-22 14:59:54 +08007066 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08007067 != VMXON_NEEDED_FEATURES) {
7068 kvm_inject_gp(vcpu, 0);
7069 return 1;
7070 }
7071
Radim Krčmářcbf71272017-05-19 15:48:51 +02007072 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Jim Mattson21e7fbe2016-12-22 15:49:55 -08007073 return 1;
Radim Krčmářcbf71272017-05-19 15:48:51 +02007074
7075 /*
7076 * SDM 3: 24.11.5
7077 * The first 4 bytes of VMXON region contain the supported
7078 * VMCS revision identifier
7079 *
7080 * Note - IA32_VMX_BASIC[48] will never be 1 for the nested case;
7081 * which replaces physical address width with 32
7082 */
7083 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7084 nested_vmx_failInvalid(vcpu);
7085 return kvm_skip_emulated_instruction(vcpu);
7086 }
7087
7088 page = nested_get_page(vcpu, vmptr);
7089 if (page == NULL) {
7090 nested_vmx_failInvalid(vcpu);
7091 return kvm_skip_emulated_instruction(vcpu);
7092 }
7093 if (*(u32 *)kmap(page) != VMCS12_REVISION) {
7094 kunmap(page);
7095 nested_release_page_clean(page);
7096 nested_vmx_failInvalid(vcpu);
7097 return kvm_skip_emulated_instruction(vcpu);
7098 }
7099 kunmap(page);
7100 nested_release_page_clean(page);
7101
7102 vmx->nested.vmxon_ptr = vmptr;
Jim Mattsone29acc52016-11-30 12:03:43 -08007103 ret = enter_vmx_operation(vcpu);
7104 if (ret)
7105 return ret;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007106
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007107 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007108 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007109}
7110
7111/*
7112 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7113 * for running VMX instructions (except VMXON, whose prerequisites are
7114 * slightly different). It also specifies what exception to inject otherwise.
Jim Mattson70f3aac2017-04-26 08:53:46 -07007115 * Note that many of these exceptions have priority over VM exits, so they
7116 * don't have to be checked again here.
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007117 */
7118static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7119{
Jim Mattson70f3aac2017-04-26 08:53:46 -07007120 if (!to_vmx(vcpu)->nested.vmxon) {
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007121 kvm_queue_exception(vcpu, UD_VECTOR);
7122 return 0;
7123 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007124 return 1;
7125}
7126
Abel Gordone7953d72013-04-18 14:37:55 +03007127static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7128{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007129 if (vmx->nested.current_vmptr == -1ull)
7130 return;
7131
7132 /* current_vmptr and current_vmcs12 are always set/reset together */
7133 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7134 return;
7135
Abel Gordon012f83c2013-04-18 14:39:25 +03007136 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007137 /* copy to memory all shadowed fields in case
7138 they were modified */
7139 copy_shadow_to_vmcs12(vmx);
7140 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007141 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7142 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007143 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007144 }
Wincy Van705699a2015-02-03 23:58:17 +08007145 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007146
7147 /* Flush VMCS12 to guest memory */
7148 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7149 VMCS12_SIZE);
7150
Abel Gordone7953d72013-04-18 14:37:55 +03007151 kunmap(vmx->nested.current_vmcs12_page);
7152 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007153 vmx->nested.current_vmptr = -1ull;
7154 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007155}
7156
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007157/*
7158 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7159 * just stops using VMX.
7160 */
7161static void free_nested(struct vcpu_vmx *vmx)
7162{
7163 if (!vmx->nested.vmxon)
7164 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007165
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007166 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007167 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007168 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007169 if (vmx->nested.msr_bitmap) {
7170 free_page((unsigned long)vmx->nested.msr_bitmap);
7171 vmx->nested.msr_bitmap = NULL;
7172 }
Jim Mattson355f4fb2016-10-28 08:29:39 -07007173 if (enable_shadow_vmcs) {
7174 vmcs_clear(vmx->vmcs01.shadow_vmcs);
7175 free_vmcs(vmx->vmcs01.shadow_vmcs);
7176 vmx->vmcs01.shadow_vmcs = NULL;
7177 }
David Matlack4f2777b2016-07-13 17:16:37 -07007178 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007179 /* Unpin physical memory we referred to in current vmcs02 */
7180 if (vmx->nested.apic_access_page) {
7181 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007182 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007183 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007184 if (vmx->nested.virtual_apic_page) {
7185 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007186 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007187 }
Wincy Van705699a2015-02-03 23:58:17 +08007188 if (vmx->nested.pi_desc_page) {
7189 kunmap(vmx->nested.pi_desc_page);
7190 nested_release_page(vmx->nested.pi_desc_page);
7191 vmx->nested.pi_desc_page = NULL;
7192 vmx->nested.pi_desc = NULL;
7193 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007194
7195 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007196}
7197
7198/* Emulate the VMXOFF instruction */
7199static int handle_vmoff(struct kvm_vcpu *vcpu)
7200{
7201 if (!nested_vmx_check_permission(vcpu))
7202 return 1;
7203 free_nested(to_vmx(vcpu));
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007204 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007205 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007206}
7207
Nadav Har'El27d6c862011-05-25 23:06:59 +03007208/* Emulate the VMCLEAR instruction */
7209static int handle_vmclear(struct kvm_vcpu *vcpu)
7210{
7211 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson587d7e722017-03-02 12:41:48 -08007212 u32 zero = 0;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007213 gpa_t vmptr;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007214
7215 if (!nested_vmx_check_permission(vcpu))
7216 return 1;
7217
Radim Krčmářcbf71272017-05-19 15:48:51 +02007218 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007219 return 1;
7220
Radim Krčmářcbf71272017-05-19 15:48:51 +02007221 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7222 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
7223 return kvm_skip_emulated_instruction(vcpu);
7224 }
7225
7226 if (vmptr == vmx->nested.vmxon_ptr) {
7227 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_VMXON_POINTER);
7228 return kvm_skip_emulated_instruction(vcpu);
7229 }
7230
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007231 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007232 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007233
Jim Mattson587d7e722017-03-02 12:41:48 -08007234 kvm_vcpu_write_guest(vcpu,
7235 vmptr + offsetof(struct vmcs12, launch_state),
7236 &zero, sizeof(zero));
Nadav Har'El27d6c862011-05-25 23:06:59 +03007237
7238 nested_free_vmcs02(vmx, vmptr);
7239
Nadav Har'El27d6c862011-05-25 23:06:59 +03007240 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007241 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007242}
7243
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007244static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7245
7246/* Emulate the VMLAUNCH instruction */
7247static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7248{
7249 return nested_vmx_run(vcpu, true);
7250}
7251
7252/* Emulate the VMRESUME instruction */
7253static int handle_vmresume(struct kvm_vcpu *vcpu)
7254{
7255
7256 return nested_vmx_run(vcpu, false);
7257}
7258
Nadav Har'El49f705c2011-05-25 23:08:30 +03007259/*
7260 * Read a vmcs12 field. Since these can have varying lengths and we return
7261 * one type, we chose the biggest type (u64) and zero-extend the return value
7262 * to that size. Note that the caller, handle_vmread, might need to use only
7263 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7264 * 64-bit fields are to be returned).
7265 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007266static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7267 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007268{
7269 short offset = vmcs_field_to_offset(field);
7270 char *p;
7271
7272 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007273 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007274
7275 p = ((char *)(get_vmcs12(vcpu))) + offset;
7276
7277 switch (vmcs_field_type(field)) {
7278 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7279 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007280 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007281 case VMCS_FIELD_TYPE_U16:
7282 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007283 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007284 case VMCS_FIELD_TYPE_U32:
7285 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007286 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007287 case VMCS_FIELD_TYPE_U64:
7288 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007289 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007290 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007291 WARN_ON(1);
7292 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007293 }
7294}
7295
Abel Gordon20b97fe2013-04-18 14:36:25 +03007296
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007297static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7298 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007299 short offset = vmcs_field_to_offset(field);
7300 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7301 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007302 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007303
7304 switch (vmcs_field_type(field)) {
7305 case VMCS_FIELD_TYPE_U16:
7306 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007307 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007308 case VMCS_FIELD_TYPE_U32:
7309 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007310 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007311 case VMCS_FIELD_TYPE_U64:
7312 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007313 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007314 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7315 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007316 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007317 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007318 WARN_ON(1);
7319 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007320 }
7321
7322}
7323
Abel Gordon16f5b902013-04-18 14:38:25 +03007324static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7325{
7326 int i;
7327 unsigned long field;
7328 u64 field_value;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007329 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007330 const unsigned long *fields = shadow_read_write_fields;
7331 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007332
Jan Kiszka282da872014-10-08 18:05:39 +02007333 preempt_disable();
7334
Abel Gordon16f5b902013-04-18 14:38:25 +03007335 vmcs_load(shadow_vmcs);
7336
7337 for (i = 0; i < num_fields; i++) {
7338 field = fields[i];
7339 switch (vmcs_field_type(field)) {
7340 case VMCS_FIELD_TYPE_U16:
7341 field_value = vmcs_read16(field);
7342 break;
7343 case VMCS_FIELD_TYPE_U32:
7344 field_value = vmcs_read32(field);
7345 break;
7346 case VMCS_FIELD_TYPE_U64:
7347 field_value = vmcs_read64(field);
7348 break;
7349 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7350 field_value = vmcs_readl(field);
7351 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007352 default:
7353 WARN_ON(1);
7354 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007355 }
7356 vmcs12_write_any(&vmx->vcpu, field, field_value);
7357 }
7358
7359 vmcs_clear(shadow_vmcs);
7360 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007361
7362 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007363}
7364
Abel Gordonc3114422013-04-18 14:38:55 +03007365static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7366{
Mathias Krausec2bae892013-06-26 20:36:21 +02007367 const unsigned long *fields[] = {
7368 shadow_read_write_fields,
7369 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007370 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007371 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007372 max_shadow_read_write_fields,
7373 max_shadow_read_only_fields
7374 };
7375 int i, q;
7376 unsigned long field;
7377 u64 field_value = 0;
Jim Mattson355f4fb2016-10-28 08:29:39 -07007378 struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
Abel Gordonc3114422013-04-18 14:38:55 +03007379
7380 vmcs_load(shadow_vmcs);
7381
Mathias Krausec2bae892013-06-26 20:36:21 +02007382 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007383 for (i = 0; i < max_fields[q]; i++) {
7384 field = fields[q][i];
7385 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7386
7387 switch (vmcs_field_type(field)) {
7388 case VMCS_FIELD_TYPE_U16:
7389 vmcs_write16(field, (u16)field_value);
7390 break;
7391 case VMCS_FIELD_TYPE_U32:
7392 vmcs_write32(field, (u32)field_value);
7393 break;
7394 case VMCS_FIELD_TYPE_U64:
7395 vmcs_write64(field, (u64)field_value);
7396 break;
7397 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7398 vmcs_writel(field, (long)field_value);
7399 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007400 default:
7401 WARN_ON(1);
7402 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007403 }
7404 }
7405 }
7406
7407 vmcs_clear(shadow_vmcs);
7408 vmcs_load(vmx->loaded_vmcs->vmcs);
7409}
7410
Nadav Har'El49f705c2011-05-25 23:08:30 +03007411/*
7412 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7413 * used before) all generate the same failure when it is missing.
7414 */
7415static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7416{
7417 struct vcpu_vmx *vmx = to_vmx(vcpu);
7418 if (vmx->nested.current_vmptr == -1ull) {
7419 nested_vmx_failInvalid(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007420 return 0;
7421 }
7422 return 1;
7423}
7424
7425static int handle_vmread(struct kvm_vcpu *vcpu)
7426{
7427 unsigned long field;
7428 u64 field_value;
7429 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7430 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7431 gva_t gva = 0;
7432
Kyle Hueyeb277562016-11-29 12:40:39 -08007433 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007434 return 1;
7435
Kyle Huey6affcbe2016-11-29 12:40:40 -08007436 if (!nested_vmx_check_vmcs12(vcpu))
7437 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007438
Nadav Har'El49f705c2011-05-25 23:08:30 +03007439 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007440 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007441 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007442 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007443 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007444 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007445 }
7446 /*
7447 * Now copy part of this value to register or memory, as requested.
7448 * Note that the number of bits actually copied is 32 or 64 depending
7449 * on the guest's mode (32 or 64 bit), not on the given field's length.
7450 */
7451 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007452 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007453 field_value);
7454 } else {
7455 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007456 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007457 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007458 /* _system ok, as hardware has verified cpl=0 */
Nadav Har'El49f705c2011-05-25 23:08:30 +03007459 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7460 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7461 }
7462
7463 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007464 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007465}
7466
7467
7468static int handle_vmwrite(struct kvm_vcpu *vcpu)
7469{
7470 unsigned long field;
7471 gva_t gva;
7472 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7473 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007474 /* The value to write might be 32 or 64 bits, depending on L1's long
7475 * mode, and eventually we need to write that into a field of several
7476 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007477 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007478 * bits into the vmcs12 field.
7479 */
7480 u64 field_value = 0;
7481 struct x86_exception e;
7482
Kyle Hueyeb277562016-11-29 12:40:39 -08007483 if (!nested_vmx_check_permission(vcpu))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007484 return 1;
7485
Kyle Huey6affcbe2016-11-29 12:40:40 -08007486 if (!nested_vmx_check_vmcs12(vcpu))
7487 return kvm_skip_emulated_instruction(vcpu);
Kyle Hueyeb277562016-11-29 12:40:39 -08007488
Nadav Har'El49f705c2011-05-25 23:08:30 +03007489 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007490 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007491 (((vmx_instruction_info) >> 3) & 0xf));
7492 else {
7493 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007494 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007495 return 1;
7496 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007497 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007498 kvm_inject_page_fault(vcpu, &e);
7499 return 1;
7500 }
7501 }
7502
7503
Nadav Amit27e6fb52014-06-18 17:19:26 +03007504 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007505 if (vmcs_field_readonly(field)) {
7506 nested_vmx_failValid(vcpu,
7507 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007508 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007509 }
7510
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007511 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007512 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007513 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007514 }
7515
7516 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007517 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007518}
7519
Jim Mattsona8bc2842016-11-30 12:03:44 -08007520static void set_current_vmptr(struct vcpu_vmx *vmx, gpa_t vmptr)
7521{
7522 vmx->nested.current_vmptr = vmptr;
7523 if (enable_shadow_vmcs) {
7524 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7525 SECONDARY_EXEC_SHADOW_VMCS);
7526 vmcs_write64(VMCS_LINK_POINTER,
7527 __pa(vmx->vmcs01.shadow_vmcs));
7528 vmx->nested.sync_shadow_vmcs = true;
7529 }
7530}
7531
Nadav Har'El63846662011-05-25 23:07:29 +03007532/* Emulate the VMPTRLD instruction */
7533static int handle_vmptrld(struct kvm_vcpu *vcpu)
7534{
7535 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007536 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007537
7538 if (!nested_vmx_check_permission(vcpu))
7539 return 1;
7540
Radim Krčmářcbf71272017-05-19 15:48:51 +02007541 if (nested_vmx_get_vmptr(vcpu, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007542 return 1;
7543
Radim Krčmářcbf71272017-05-19 15:48:51 +02007544 if (!PAGE_ALIGNED(vmptr) || (vmptr >> cpuid_maxphyaddr(vcpu))) {
7545 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
7546 return kvm_skip_emulated_instruction(vcpu);
7547 }
7548
7549 if (vmptr == vmx->nested.vmxon_ptr) {
7550 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_VMXON_POINTER);
7551 return kvm_skip_emulated_instruction(vcpu);
7552 }
7553
Nadav Har'El63846662011-05-25 23:07:29 +03007554 if (vmx->nested.current_vmptr != vmptr) {
7555 struct vmcs12 *new_vmcs12;
7556 struct page *page;
7557 page = nested_get_page(vcpu, vmptr);
7558 if (page == NULL) {
7559 nested_vmx_failInvalid(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007560 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007561 }
7562 new_vmcs12 = kmap(page);
7563 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7564 kunmap(page);
7565 nested_release_page_clean(page);
7566 nested_vmx_failValid(vcpu,
7567 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007568 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007569 }
Nadav Har'El63846662011-05-25 23:07:29 +03007570
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007571 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007572 vmx->nested.current_vmcs12 = new_vmcs12;
7573 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007574 /*
7575 * Load VMCS12 from guest memory since it is not already
7576 * cached.
7577 */
7578 memcpy(vmx->nested.cached_vmcs12,
7579 vmx->nested.current_vmcs12, VMCS12_SIZE);
Jim Mattsona8bc2842016-11-30 12:03:44 -08007580 set_current_vmptr(vmx, vmptr);
Nadav Har'El63846662011-05-25 23:07:29 +03007581 }
7582
7583 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007584 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007585}
7586
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007587/* Emulate the VMPTRST instruction */
7588static int handle_vmptrst(struct kvm_vcpu *vcpu)
7589{
7590 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7591 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7592 gva_t vmcs_gva;
7593 struct x86_exception e;
7594
7595 if (!nested_vmx_check_permission(vcpu))
7596 return 1;
7597
7598 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007599 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007600 return 1;
Jim Mattson70f3aac2017-04-26 08:53:46 -07007601 /* ok to use *_system, as hardware has verified cpl=0 */
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007602 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7603 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7604 sizeof(u64), &e)) {
7605 kvm_inject_page_fault(vcpu, &e);
7606 return 1;
7607 }
7608 nested_vmx_succeed(vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007609 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007610}
7611
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007612/* Emulate the INVEPT instruction */
7613static int handle_invept(struct kvm_vcpu *vcpu)
7614{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007615 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007616 u32 vmx_instruction_info, types;
7617 unsigned long type;
7618 gva_t gva;
7619 struct x86_exception e;
7620 struct {
7621 u64 eptp, gpa;
7622 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007623
Wincy Vanb9c237b2015-02-03 23:56:30 +08007624 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7625 SECONDARY_EXEC_ENABLE_EPT) ||
7626 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007627 kvm_queue_exception(vcpu, UD_VECTOR);
7628 return 1;
7629 }
7630
7631 if (!nested_vmx_check_permission(vcpu))
7632 return 1;
7633
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007634 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007635 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007636
Wincy Vanb9c237b2015-02-03 23:56:30 +08007637 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007638
Jim Mattson85c856b2016-10-26 08:38:38 -07007639 if (type >= 32 || !(types & (1 << type))) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007640 nested_vmx_failValid(vcpu,
7641 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007642 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007643 }
7644
7645 /* According to the Intel VMX instruction reference, the memory
7646 * operand is read even if it isn't needed (e.g., for type==global)
7647 */
7648 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007649 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007650 return 1;
7651 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7652 sizeof(operand), &e)) {
7653 kvm_inject_page_fault(vcpu, &e);
7654 return 1;
7655 }
7656
7657 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007658 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007659 /*
7660 * TODO: track mappings and invalidate
7661 * single context requests appropriately
7662 */
7663 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007664 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007665 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007666 nested_vmx_succeed(vcpu);
7667 break;
7668 default:
7669 BUG_ON(1);
7670 break;
7671 }
7672
Kyle Huey6affcbe2016-11-29 12:40:40 -08007673 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007674}
7675
Petr Matouseka642fc32014-09-23 20:22:30 +02007676static int handle_invvpid(struct kvm_vcpu *vcpu)
7677{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007678 struct vcpu_vmx *vmx = to_vmx(vcpu);
7679 u32 vmx_instruction_info;
7680 unsigned long type, types;
7681 gva_t gva;
7682 struct x86_exception e;
Jim Mattson40352602017-06-28 09:37:37 -07007683 struct {
7684 u64 vpid;
7685 u64 gla;
7686 } operand;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007687
7688 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7689 SECONDARY_EXEC_ENABLE_VPID) ||
7690 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7691 kvm_queue_exception(vcpu, UD_VECTOR);
7692 return 1;
7693 }
7694
7695 if (!nested_vmx_check_permission(vcpu))
7696 return 1;
7697
7698 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7699 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7700
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007701 types = (vmx->nested.nested_vmx_vpid_caps &
7702 VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007703
Jim Mattson85c856b2016-10-26 08:38:38 -07007704 if (type >= 32 || !(types & (1 << type))) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007705 nested_vmx_failValid(vcpu,
7706 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007707 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007708 }
7709
7710 /* according to the intel vmx instruction reference, the memory
7711 * operand is read even if it isn't needed (e.g., for type==global)
7712 */
7713 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7714 vmx_instruction_info, false, &gva))
7715 return 1;
Jim Mattson40352602017-06-28 09:37:37 -07007716 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7717 sizeof(operand), &e)) {
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007718 kvm_inject_page_fault(vcpu, &e);
7719 return 1;
7720 }
Jim Mattson40352602017-06-28 09:37:37 -07007721 if (operand.vpid >> 16) {
7722 nested_vmx_failValid(vcpu,
7723 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7724 return kvm_skip_emulated_instruction(vcpu);
7725 }
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007726
7727 switch (type) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007728 case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
Jim Mattson40352602017-06-28 09:37:37 -07007729 if (is_noncanonical_address(operand.gla)) {
7730 nested_vmx_failValid(vcpu,
7731 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7732 return kvm_skip_emulated_instruction(vcpu);
7733 }
7734 /* fall through */
Paolo Bonzinief697a72016-03-18 16:58:38 +01007735 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007736 case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
Jim Mattson40352602017-06-28 09:37:37 -07007737 if (!operand.vpid) {
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007738 nested_vmx_failValid(vcpu,
7739 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007740 return kvm_skip_emulated_instruction(vcpu);
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007741 }
7742 break;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007743 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007744 break;
7745 default:
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007746 WARN_ON_ONCE(1);
Kyle Huey6affcbe2016-11-29 12:40:40 -08007747 return kvm_skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007748 }
7749
Jan Dakinevichbcdde302016-10-28 07:00:30 +03007750 __vmx_flush_tlb(vcpu, vmx->nested.vpid02);
7751 nested_vmx_succeed(vcpu);
7752
Kyle Huey6affcbe2016-11-29 12:40:40 -08007753 return kvm_skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007754}
7755
Kai Huang843e4332015-01-28 10:54:28 +08007756static int handle_pml_full(struct kvm_vcpu *vcpu)
7757{
7758 unsigned long exit_qualification;
7759
7760 trace_kvm_pml_full(vcpu->vcpu_id);
7761
7762 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7763
7764 /*
7765 * PML buffer FULL happened while executing iret from NMI,
7766 * "blocked by NMI" bit has to be set before next VM entry.
7767 */
7768 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
Kai Huang843e4332015-01-28 10:54:28 +08007769 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7770 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7771 GUEST_INTR_STATE_NMI);
7772
7773 /*
7774 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7775 * here.., and there's no userspace involvement needed for PML.
7776 */
7777 return 1;
7778}
7779
Yunhong Jiang64672c92016-06-13 14:19:59 -07007780static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7781{
7782 kvm_lapic_expired_hv_timer(vcpu);
7783 return 1;
7784}
7785
Nadav Har'El0140cae2011-05-25 23:06:28 +03007786/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007787 * The exit handlers return 1 if the exit was handled fully and guest execution
7788 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7789 * to be done to userspace and return 0.
7790 */
Mathias Krause772e0312012-08-30 01:30:19 +02007791static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007792 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7793 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007794 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007795 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007796 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007797 [EXIT_REASON_CR_ACCESS] = handle_cr,
7798 [EXIT_REASON_DR_ACCESS] = handle_dr,
7799 [EXIT_REASON_CPUID] = handle_cpuid,
7800 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7801 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7802 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7803 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007804 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007805 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007806 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007807 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007808 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007809 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007810 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007811 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007812 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007813 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007814 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007815 [EXIT_REASON_VMOFF] = handle_vmoff,
7816 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007817 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7818 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007819 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007820 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007821 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007822 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007823 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007824 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007825 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7826 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007827 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007828 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007829 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007830 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007831 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007832 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007833 [EXIT_REASON_XSAVES] = handle_xsaves,
7834 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007835 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007836 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007837};
7838
7839static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007840 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007841
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007842static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7843 struct vmcs12 *vmcs12)
7844{
7845 unsigned long exit_qualification;
7846 gpa_t bitmap, last_bitmap;
7847 unsigned int port;
7848 int size;
7849 u8 b;
7850
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007851 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007852 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007853
7854 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7855
7856 port = exit_qualification >> 16;
7857 size = (exit_qualification & 7) + 1;
7858
7859 last_bitmap = (gpa_t)-1;
7860 b = -1;
7861
7862 while (size > 0) {
7863 if (port < 0x8000)
7864 bitmap = vmcs12->io_bitmap_a;
7865 else if (port < 0x10000)
7866 bitmap = vmcs12->io_bitmap_b;
7867 else
Joe Perches1d804d02015-03-30 16:46:09 -07007868 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007869 bitmap += (port & 0x7fff) / 8;
7870
7871 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007872 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007873 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007874 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007875 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007876
7877 port++;
7878 size--;
7879 last_bitmap = bitmap;
7880 }
7881
Joe Perches1d804d02015-03-30 16:46:09 -07007882 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007883}
7884
Nadav Har'El644d7112011-05-25 23:12:35 +03007885/*
7886 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7887 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7888 * disinterest in the current event (read or write a specific MSR) by using an
7889 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7890 */
7891static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7892 struct vmcs12 *vmcs12, u32 exit_reason)
7893{
7894 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7895 gpa_t bitmap;
7896
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007897 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007898 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007899
7900 /*
7901 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7902 * for the four combinations of read/write and low/high MSR numbers.
7903 * First we need to figure out which of the four to use:
7904 */
7905 bitmap = vmcs12->msr_bitmap;
7906 if (exit_reason == EXIT_REASON_MSR_WRITE)
7907 bitmap += 2048;
7908 if (msr_index >= 0xc0000000) {
7909 msr_index -= 0xc0000000;
7910 bitmap += 1024;
7911 }
7912
7913 /* Then read the msr_index'th bit from this bitmap: */
7914 if (msr_index < 1024*8) {
7915 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007916 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007917 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007918 return 1 & (b >> (msr_index & 7));
7919 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007920 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007921}
7922
7923/*
7924 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7925 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7926 * intercept (via guest_host_mask etc.) the current event.
7927 */
7928static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7929 struct vmcs12 *vmcs12)
7930{
7931 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7932 int cr = exit_qualification & 15;
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007933 int reg;
7934 unsigned long val;
Nadav Har'El644d7112011-05-25 23:12:35 +03007935
7936 switch ((exit_qualification >> 4) & 3) {
7937 case 0: /* mov to cr */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007938 reg = (exit_qualification >> 8) & 15;
7939 val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007940 switch (cr) {
7941 case 0:
7942 if (vmcs12->cr0_guest_host_mask &
7943 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007944 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007945 break;
7946 case 3:
7947 if ((vmcs12->cr3_target_count >= 1 &&
7948 vmcs12->cr3_target_value0 == val) ||
7949 (vmcs12->cr3_target_count >= 2 &&
7950 vmcs12->cr3_target_value1 == val) ||
7951 (vmcs12->cr3_target_count >= 3 &&
7952 vmcs12->cr3_target_value2 == val) ||
7953 (vmcs12->cr3_target_count >= 4 &&
7954 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007955 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007956 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007957 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007958 break;
7959 case 4:
7960 if (vmcs12->cr4_guest_host_mask &
7961 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007962 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007963 break;
7964 case 8:
7965 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007966 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007967 break;
7968 }
7969 break;
7970 case 2: /* clts */
7971 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7972 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007973 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007974 break;
7975 case 1: /* mov from cr */
7976 switch (cr) {
7977 case 3:
7978 if (vmcs12->cpu_based_vm_exec_control &
7979 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007980 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007981 break;
7982 case 8:
7983 if (vmcs12->cpu_based_vm_exec_control &
7984 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007985 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007986 break;
7987 }
7988 break;
7989 case 3: /* lmsw */
7990 /*
7991 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7992 * cr0. Other attempted changes are ignored, with no exit.
7993 */
Jan H. Schönherre1d39b12017-05-20 13:22:56 +02007994 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Nadav Har'El644d7112011-05-25 23:12:35 +03007995 if (vmcs12->cr0_guest_host_mask & 0xe &
7996 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007997 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007998 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7999 !(vmcs12->cr0_read_shadow & 0x1) &&
8000 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07008001 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008002 break;
8003 }
Joe Perches1d804d02015-03-30 16:46:09 -07008004 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008005}
8006
8007/*
8008 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
8009 * should handle it ourselves in L0 (and then continue L2). Only call this
8010 * when in is_guest_mode (L2).
8011 */
8012static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
8013{
Nadav Har'El644d7112011-05-25 23:12:35 +03008014 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8015 struct vcpu_vmx *vmx = to_vmx(vcpu);
8016 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01008017 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03008018
Jan Kiszka542060e2014-01-04 18:47:21 +01008019 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
8020 vmcs_readl(EXIT_QUALIFICATION),
8021 vmx->idt_vectoring_info,
8022 intr_info,
8023 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8024 KVM_ISA_VMX);
8025
Nadav Har'El644d7112011-05-25 23:12:35 +03008026 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07008027 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008028
8029 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008030 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
8031 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07008032 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008033 }
8034
8035 switch (exit_reason) {
8036 case EXIT_REASON_EXCEPTION_NMI:
Jim Mattsonef85b672016-12-12 11:01:37 -08008037 if (is_nmi(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07008038 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008039 else if (is_page_fault(intr_info))
8040 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01008041 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01008042 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07008043 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01008044 else if (is_debug(intr_info) &&
8045 vcpu->guest_debug &
8046 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
8047 return false;
8048 else if (is_breakpoint(intr_info) &&
8049 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
8050 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008051 return vmcs12->exception_bitmap &
8052 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
8053 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07008054 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008055 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07008056 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008057 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008058 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008059 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02008060 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03008061 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07008062 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008063 case EXIT_REASON_CPUID:
Joe Perches1d804d02015-03-30 16:46:09 -07008064 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008065 case EXIT_REASON_HLT:
8066 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8067 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008068 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008069 case EXIT_REASON_INVLPG:
8070 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8071 case EXIT_REASON_RDPMC:
8072 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Paolo Bonzinia5f46452017-03-30 11:55:32 +02008073 case EXIT_REASON_RDRAND:
8074 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDRAND);
8075 case EXIT_REASON_RDSEED:
8076 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_RDSEED);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008077 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008078 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8079 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8080 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8081 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8082 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8083 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008084 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008085 /*
8086 * VMX instructions trap unconditionally. This allows L1 to
8087 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8088 */
Joe Perches1d804d02015-03-30 16:46:09 -07008089 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008090 case EXIT_REASON_CR_ACCESS:
8091 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8092 case EXIT_REASON_DR_ACCESS:
8093 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8094 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008095 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Paolo Bonzini1b073042016-10-25 16:06:30 +02008096 case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
8097 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
Nadav Har'El644d7112011-05-25 23:12:35 +03008098 case EXIT_REASON_MSR_READ:
8099 case EXIT_REASON_MSR_WRITE:
8100 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8101 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008102 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008103 case EXIT_REASON_MWAIT_INSTRUCTION:
8104 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008105 case EXIT_REASON_MONITOR_TRAP_FLAG:
8106 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008107 case EXIT_REASON_MONITOR_INSTRUCTION:
8108 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8109 case EXIT_REASON_PAUSE_INSTRUCTION:
8110 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8111 nested_cpu_has2(vmcs12,
8112 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8113 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008114 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008115 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008116 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008117 case EXIT_REASON_APIC_ACCESS:
8118 return nested_cpu_has2(vmcs12,
8119 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008120 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008121 case EXIT_REASON_EOI_INDUCED:
8122 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008123 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008124 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008125 /*
8126 * L0 always deals with the EPT violation. If nested EPT is
8127 * used, and the nested mmu code discovers that the address is
8128 * missing in the guest EPT table (EPT12), the EPT violation
8129 * will be injected with nested_ept_inject_page_fault()
8130 */
Joe Perches1d804d02015-03-30 16:46:09 -07008131 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008132 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008133 /*
8134 * L2 never uses directly L1's EPT, but rather L0's own EPT
8135 * table (shadow on EPT) or a merged EPT table that L0 built
8136 * (EPT on EPT). So any problems with the structure of the
8137 * table is L0's fault.
8138 */
Joe Perches1d804d02015-03-30 16:46:09 -07008139 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008140 case EXIT_REASON_WBINVD:
8141 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8142 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008143 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008144 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8145 /*
8146 * This should never happen, since it is not possible to
8147 * set XSS to a non-zero value---neither in L1 nor in L2.
8148 * If if it were, XSS would have to be checked against
8149 * the XSS exit bitmap in vmcs12.
8150 */
8151 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008152 case EXIT_REASON_PREEMPTION_TIMER:
8153 return false;
Ladi Prosekab007cc2017-03-31 10:19:26 +02008154 case EXIT_REASON_PML_FULL:
Bandan Das03efce62017-05-05 15:25:15 -04008155 /* We emulate PML support to L1. */
Ladi Prosekab007cc2017-03-31 10:19:26 +02008156 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008157 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008158 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008159 }
8160}
8161
Avi Kivity586f9602010-11-18 13:09:54 +02008162static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8163{
8164 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8165 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8166}
8167
Kai Huanga3eaa862015-11-04 13:46:05 +08008168static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008169{
Kai Huanga3eaa862015-11-04 13:46:05 +08008170 if (vmx->pml_pg) {
8171 __free_page(vmx->pml_pg);
8172 vmx->pml_pg = NULL;
8173 }
Kai Huang843e4332015-01-28 10:54:28 +08008174}
8175
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008176static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008177{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008178 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008179 u64 *pml_buf;
8180 u16 pml_idx;
8181
8182 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8183
8184 /* Do nothing if PML buffer is empty */
8185 if (pml_idx == (PML_ENTITY_NUM - 1))
8186 return;
8187
8188 /* PML index always points to next available PML buffer entity */
8189 if (pml_idx >= PML_ENTITY_NUM)
8190 pml_idx = 0;
8191 else
8192 pml_idx++;
8193
8194 pml_buf = page_address(vmx->pml_pg);
8195 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8196 u64 gpa;
8197
8198 gpa = pml_buf[pml_idx];
8199 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008200 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008201 }
8202
8203 /* reset PML index */
8204 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8205}
8206
8207/*
8208 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8209 * Called before reporting dirty_bitmap to userspace.
8210 */
8211static void kvm_flush_pml_buffers(struct kvm *kvm)
8212{
8213 int i;
8214 struct kvm_vcpu *vcpu;
8215 /*
8216 * We only need to kick vcpu out of guest mode here, as PML buffer
8217 * is flushed at beginning of all VMEXITs, and it's obvious that only
8218 * vcpus running in guest are possible to have unflushed GPAs in PML
8219 * buffer.
8220 */
8221 kvm_for_each_vcpu(i, vcpu, kvm)
8222 kvm_vcpu_kick(vcpu);
8223}
8224
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008225static void vmx_dump_sel(char *name, uint32_t sel)
8226{
8227 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
Chao Peng96794e42017-02-21 03:50:01 -05008228 name, vmcs_read16(sel),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008229 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8230 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8231 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8232}
8233
8234static void vmx_dump_dtsel(char *name, uint32_t limit)
8235{
8236 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8237 name, vmcs_read32(limit),
8238 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8239}
8240
8241static void dump_vmcs(void)
8242{
8243 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8244 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8245 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8246 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8247 u32 secondary_exec_control = 0;
8248 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008249 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008250 int i, n;
8251
8252 if (cpu_has_secondary_exec_ctrls())
8253 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8254
8255 pr_err("*** Guest State ***\n");
8256 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8257 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8258 vmcs_readl(CR0_GUEST_HOST_MASK));
8259 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8260 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8261 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8262 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8263 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8264 {
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008265 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8266 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8267 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8268 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008269 }
8270 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8271 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8272 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8273 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8274 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8275 vmcs_readl(GUEST_SYSENTER_ESP),
8276 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8277 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8278 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8279 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8280 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8281 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8282 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8283 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8284 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8285 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8286 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8287 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8288 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008289 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8290 efer, vmcs_read64(GUEST_IA32_PAT));
8291 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8292 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008293 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8294 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008295 pr_err("PerfGlobCtl = 0x%016llx\n",
8296 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008297 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008298 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008299 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8300 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8301 vmcs_read32(GUEST_ACTIVITY_STATE));
8302 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8303 pr_err("InterruptStatus = %04x\n",
8304 vmcs_read16(GUEST_INTR_STATUS));
8305
8306 pr_err("*** Host State ***\n");
8307 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8308 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8309 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8310 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8311 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8312 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8313 vmcs_read16(HOST_TR_SELECTOR));
8314 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8315 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8316 vmcs_readl(HOST_TR_BASE));
8317 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8318 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8319 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8320 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8321 vmcs_readl(HOST_CR4));
8322 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8323 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8324 vmcs_read32(HOST_IA32_SYSENTER_CS),
8325 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8326 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008327 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8328 vmcs_read64(HOST_IA32_EFER),
8329 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008330 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008331 pr_err("PerfGlobCtl = 0x%016llx\n",
8332 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008333
8334 pr_err("*** Control State ***\n");
8335 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8336 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8337 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8338 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8339 vmcs_read32(EXCEPTION_BITMAP),
8340 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8341 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8342 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8343 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8344 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8345 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8346 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8347 vmcs_read32(VM_EXIT_INTR_INFO),
8348 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8349 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8350 pr_err(" reason=%08x qualification=%016lx\n",
8351 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8352 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8353 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8354 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008355 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008356 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008357 pr_err("TSC Multiplier = 0x%016llx\n",
8358 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008359 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8360 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8361 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8362 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8363 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b402015-12-03 15:51:00 +01008364 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008365 n = vmcs_read32(CR3_TARGET_COUNT);
8366 for (i = 0; i + 1 < n; i += 4)
8367 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8368 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8369 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8370 if (i < n)
8371 pr_err("CR3 target%u=%016lx\n",
8372 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8373 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8374 pr_err("PLE Gap=%08x Window=%08x\n",
8375 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8376 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8377 pr_err("Virtual processor ID = 0x%04x\n",
8378 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8379}
8380
Avi Kivity6aa8b732006-12-10 02:21:36 -08008381/*
8382 * The guest has exited. See if we can fix it or if we need userspace
8383 * assistance.
8384 */
Avi Kivity851ba692009-08-24 11:10:17 +03008385static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008386{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008387 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008388 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008389 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008390
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008391 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
Paolo Bonzinidb1c0562016-12-08 15:31:41 +01008392 vcpu->arch.gpa_available = false;
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008393
Kai Huang843e4332015-01-28 10:54:28 +08008394 /*
8395 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8396 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8397 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8398 * mode as if vcpus is in root mode, the PML buffer must has been
8399 * flushed already.
8400 */
8401 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008402 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008403
Mohammed Gamal80ced182009-09-01 12:48:18 +02008404 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008405 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008406 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008407
Nadav Har'El644d7112011-05-25 23:12:35 +03008408 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008409 nested_vmx_vmexit(vcpu, exit_reason,
8410 vmcs_read32(VM_EXIT_INTR_INFO),
8411 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008412 return 1;
8413 }
8414
Mohammed Gamal51207022010-05-31 22:40:54 +03008415 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008416 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008417 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8418 vcpu->run->fail_entry.hardware_entry_failure_reason
8419 = exit_reason;
8420 return 0;
8421 }
8422
Avi Kivity29bd8a72007-09-10 17:27:03 +03008423 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008424 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8425 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008426 = vmcs_read32(VM_INSTRUCTION_ERROR);
8427 return 0;
8428 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008429
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008430 /*
8431 * Note:
8432 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8433 * delivery event since it indicates guest is accessing MMIO.
8434 * The vm-exit can be triggered again after return to guest that
8435 * will cause infinite loop.
8436 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008437 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008438 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008439 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008440 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008441 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8442 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8443 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008444 vcpu->run->internal.ndata = 3;
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008445 vcpu->run->internal.data[0] = vectoring_info;
8446 vcpu->run->internal.data[1] = exit_reason;
Paolo Bonzini70bcd702017-07-05 12:38:06 +02008447 vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
8448 if (exit_reason == EXIT_REASON_EPT_MISCONFIG) {
8449 vcpu->run->internal.ndata++;
8450 vcpu->run->internal.data[3] =
8451 vmcs_read64(GUEST_PHYSICAL_ADDRESS);
8452 }
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008453 return 0;
8454 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008455
Avi Kivity6aa8b732006-12-10 02:21:36 -08008456 if (exit_reason < kvm_vmx_max_exit_handlers
8457 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008458 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008459 else {
Radim Krčmář6c6c5e02017-01-13 18:59:04 +01008460 vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
8461 exit_reason);
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008462 kvm_queue_exception(vcpu, UD_VECTOR);
8463 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008464 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008465}
8466
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008467static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008468{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008469 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8470
8471 if (is_guest_mode(vcpu) &&
8472 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8473 return;
8474
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008475 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008476 vmcs_write32(TPR_THRESHOLD, 0);
8477 return;
8478 }
8479
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008480 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008481}
8482
Yang Zhang8d146952013-01-25 10:18:50 +08008483static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8484{
8485 u32 sec_exec_control;
8486
Radim Krčmářdccbfcf2016-08-08 20:16:23 +02008487 /* Postpone execution until vmcs01 is the current VMCS. */
8488 if (is_guest_mode(vcpu)) {
8489 to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
8490 return;
8491 }
8492
Wanpeng Lif6e90f92016-09-22 07:43:25 +08008493 if (!cpu_has_vmx_virtualize_x2apic_mode())
Yang Zhang8d146952013-01-25 10:18:50 +08008494 return;
8495
Paolo Bonzini35754c92015-07-29 12:05:37 +02008496 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008497 return;
8498
8499 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8500
8501 if (set) {
8502 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8503 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8504 } else {
8505 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8506 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008507 vmx_flush_tlb_ept_only(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08008508 }
8509 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8510
8511 vmx_set_msr_bitmap(vcpu);
8512}
8513
Tang Chen38b99172014-09-24 15:57:54 +08008514static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8515{
8516 struct vcpu_vmx *vmx = to_vmx(vcpu);
8517
8518 /*
8519 * Currently we do not handle the nested case where L2 has an
8520 * APIC access page of its own; that page is still pinned.
8521 * Hence, we skip the case where the VCPU is in guest mode _and_
8522 * L1 prepared an APIC access page for L2.
8523 *
8524 * For the case where L1 and L2 share the same APIC access page
8525 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8526 * in the vmcs12), this function will only update either the vmcs01
8527 * or the vmcs02. If the former, the vmcs02 will be updated by
8528 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8529 * the next L2->L1 exit.
8530 */
8531 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008532 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008533 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Tang Chen38b99172014-09-24 15:57:54 +08008534 vmcs_write64(APIC_ACCESS_ADDR, hpa);
Jim Mattsonfb6c8192017-03-16 13:53:59 -07008535 vmx_flush_tlb_ept_only(vcpu);
8536 }
Tang Chen38b99172014-09-24 15:57:54 +08008537}
8538
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008539static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008540{
8541 u16 status;
8542 u8 old;
8543
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008544 if (max_isr == -1)
8545 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008546
8547 status = vmcs_read16(GUEST_INTR_STATUS);
8548 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008549 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008550 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008551 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008552 vmcs_write16(GUEST_INTR_STATUS, status);
8553 }
8554}
8555
8556static void vmx_set_rvi(int vector)
8557{
8558 u16 status;
8559 u8 old;
8560
Wei Wang4114c272014-11-05 10:53:43 +08008561 if (vector == -1)
8562 vector = 0;
8563
Yang Zhangc7c9c562013-01-25 10:18:51 +08008564 status = vmcs_read16(GUEST_INTR_STATUS);
8565 old = (u8)status & 0xff;
8566 if ((u8)vector != old) {
8567 status &= ~0xff;
8568 status |= (u8)vector;
8569 vmcs_write16(GUEST_INTR_STATUS, status);
8570 }
8571}
8572
8573static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8574{
Wanpeng Li963fee12014-07-17 19:03:00 +08008575 if (!is_guest_mode(vcpu)) {
8576 vmx_set_rvi(max_irr);
8577 return;
8578 }
8579
Wei Wang4114c272014-11-05 10:53:43 +08008580 if (max_irr == -1)
8581 return;
8582
Wanpeng Li963fee12014-07-17 19:03:00 +08008583 /*
Wei Wang4114c272014-11-05 10:53:43 +08008584 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8585 * handles it.
8586 */
8587 if (nested_exit_on_intr(vcpu))
8588 return;
8589
8590 /*
8591 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008592 * is run without virtual interrupt delivery.
8593 */
8594 if (!kvm_event_needs_reinjection(vcpu) &&
8595 vmx_interrupt_allowed(vcpu)) {
8596 kvm_queue_interrupt(vcpu, max_irr, false);
8597 vmx_inject_irq(vcpu);
8598 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008599}
8600
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008601static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008602{
8603 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008604 int max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008605
Paolo Bonzini76dfafd52016-12-19 17:17:11 +01008606 WARN_ON(!vcpu->arch.apicv_active);
8607 if (pi_test_on(&vmx->pi_desc)) {
8608 pi_clear_on(&vmx->pi_desc);
8609 /*
8610 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
8611 * But on x86 this is just a compiler barrier anyway.
8612 */
8613 smp_mb__after_atomic();
8614 max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
8615 } else {
8616 max_irr = kvm_lapic_find_highest_irr(vcpu);
8617 }
8618 vmx_hwapic_irr_update(vcpu, max_irr);
8619 return max_irr;
Paolo Bonzini810e6de2016-12-19 13:05:46 +01008620}
8621
Andrey Smetanin63086302015-11-10 15:36:32 +03008622static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008623{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008624 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008625 return;
8626
Yang Zhangc7c9c562013-01-25 10:18:51 +08008627 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8628 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8629 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8630 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8631}
8632
Paolo Bonzini967235d2016-12-19 14:03:45 +01008633static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
8634{
8635 struct vcpu_vmx *vmx = to_vmx(vcpu);
8636
8637 pi_clear_on(&vmx->pi_desc);
8638 memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
8639}
8640
Avi Kivity51aa01d2010-07-20 14:31:20 +03008641static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008642{
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008643 u32 exit_intr_info = 0;
8644 u16 basic_exit_reason = (u16)vmx->exit_reason;
Avi Kivity00eba012011-03-07 17:24:54 +02008645
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008646 if (!(basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8647 || basic_exit_reason == EXIT_REASON_EXCEPTION_NMI))
Avi Kivity00eba012011-03-07 17:24:54 +02008648 return;
8649
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008650 if (!(vmx->exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
8651 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8652 vmx->exit_intr_info = exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008653
Wanpeng Li1261bfa2017-07-13 18:30:40 -07008654 /* if exit due to PF check for async PF */
8655 if (is_page_fault(exit_intr_info))
8656 vmx->vcpu.arch.apf.host_apf_reason = kvm_read_and_reset_pf_reason();
8657
Andi Kleena0861c02009-06-08 17:37:09 +08008658 /* Handle machine checks before interrupts are enabled */
Jim Mattson48ae0fb2017-05-22 09:48:33 -07008659 if (basic_exit_reason == EXIT_REASON_MCE_DURING_VMENTRY ||
8660 is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008661 kvm_machine_check();
8662
Gleb Natapov20f65982009-05-11 13:35:55 +03008663 /* We need to handle NMIs before interrupts are enabled */
Jim Mattsonef85b672016-12-12 11:01:37 -08008664 if (is_nmi(exit_intr_info)) {
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008665 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008666 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008667 kvm_after_handle_nmi(&vmx->vcpu);
8668 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008669}
Gleb Natapov20f65982009-05-11 13:35:55 +03008670
Yang Zhanga547c6d2013-04-11 19:25:10 +08008671static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8672{
8673 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008674 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008675
Yang Zhanga547c6d2013-04-11 19:25:10 +08008676 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8677 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8678 unsigned int vector;
8679 unsigned long entry;
8680 gate_desc *desc;
8681 struct vcpu_vmx *vmx = to_vmx(vcpu);
8682#ifdef CONFIG_X86_64
8683 unsigned long tmp;
8684#endif
8685
8686 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8687 desc = (gate_desc *)vmx->host_idt_base + vector;
8688 entry = gate_offset(*desc);
8689 asm volatile(
8690#ifdef CONFIG_X86_64
8691 "mov %%" _ASM_SP ", %[sp]\n\t"
8692 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8693 "push $%c[ss]\n\t"
8694 "push %[sp]\n\t"
8695#endif
8696 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008697 __ASM_SIZE(push) " $%c[cs]\n\t"
8698 "call *%[entry]\n\t"
8699 :
8700#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008701 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008702#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008703 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008704 :
8705 [entry]"r"(entry),
8706 [ss]"i"(__KERNEL_DS),
8707 [cs]"i"(__KERNEL_CS)
8708 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008709 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008710}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05008711STACK_FRAME_NON_STANDARD(vmx_handle_external_intr);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008712
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008713static bool vmx_has_high_real_mode_segbase(void)
8714{
8715 return enable_unrestricted_guest || emulate_invalid_guest_state;
8716}
8717
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008718static bool vmx_mpx_supported(void)
8719{
8720 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8721 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8722}
8723
Wanpeng Li55412b22014-12-02 19:21:30 +08008724static bool vmx_xsaves_supported(void)
8725{
8726 return vmcs_config.cpu_based_2nd_exec_ctrl &
8727 SECONDARY_EXEC_XSAVES;
8728}
8729
Avi Kivity51aa01d2010-07-20 14:31:20 +03008730static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8731{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008732 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008733 bool unblock_nmi;
8734 u8 vector;
8735 bool idtv_info_valid;
8736
8737 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008738
Paolo Bonzini2c828782017-03-27 14:37:28 +02008739 if (vmx->nmi_known_unmasked)
8740 return;
8741 /*
8742 * Can't use vmx->exit_intr_info since we're not sure what
8743 * the exit reason is.
8744 */
8745 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8746 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8747 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8748 /*
8749 * SDM 3: 27.7.1.2 (September 2008)
8750 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8751 * a guest IRET fault.
8752 * SDM 3: 23.2.2 (September 2008)
8753 * Bit 12 is undefined in any of the following cases:
8754 * If the VM exit sets the valid bit in the IDT-vectoring
8755 * information field.
8756 * If the VM exit is due to a double fault.
8757 */
8758 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8759 vector != DF_VECTOR && !idtv_info_valid)
8760 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8761 GUEST_INTR_STATE_NMI);
8762 else
8763 vmx->nmi_known_unmasked =
8764 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8765 & GUEST_INTR_STATE_NMI);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008766}
8767
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008768static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008769 u32 idt_vectoring_info,
8770 int instr_len_field,
8771 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008772{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008773 u8 vector;
8774 int type;
8775 bool idtv_info_valid;
8776
8777 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008778
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008779 vcpu->arch.nmi_injected = false;
8780 kvm_clear_exception_queue(vcpu);
8781 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008782
8783 if (!idtv_info_valid)
8784 return;
8785
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008786 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008787
Avi Kivity668f6122008-07-02 09:28:55 +03008788 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8789 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008790
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008791 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008792 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008793 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008794 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008795 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008796 * Clear bit "block by NMI" before VM entry if a NMI
8797 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008798 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008799 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008800 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008801 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008802 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008803 /* fall through */
8804 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008805 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008806 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008807 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008808 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008809 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008810 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008811 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008812 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008813 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008814 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008815 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008816 break;
8817 default:
8818 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008819 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008820}
8821
Avi Kivity83422e12010-07-20 14:43:23 +03008822static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8823{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008824 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008825 VM_EXIT_INSTRUCTION_LEN,
8826 IDT_VECTORING_ERROR_CODE);
8827}
8828
Avi Kivityb463a6f2010-07-20 15:06:17 +03008829static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8830{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008831 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008832 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8833 VM_ENTRY_INSTRUCTION_LEN,
8834 VM_ENTRY_EXCEPTION_ERROR_CODE);
8835
8836 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8837}
8838
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008839static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8840{
8841 int i, nr_msrs;
8842 struct perf_guest_switch_msr *msrs;
8843
8844 msrs = perf_guest_get_msrs(&nr_msrs);
8845
8846 if (!msrs)
8847 return;
8848
8849 for (i = 0; i < nr_msrs; i++)
8850 if (msrs[i].host == msrs[i].guest)
8851 clear_atomic_switch_msr(vmx, msrs[i].msr);
8852 else
8853 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8854 msrs[i].host);
8855}
8856
Jiang Biao33365e72016-11-03 15:03:37 +08008857static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
Yunhong Jiang64672c92016-06-13 14:19:59 -07008858{
8859 struct vcpu_vmx *vmx = to_vmx(vcpu);
8860 u64 tscl;
8861 u32 delta_tsc;
8862
8863 if (vmx->hv_deadline_tsc == -1)
8864 return;
8865
8866 tscl = rdtsc();
8867 if (vmx->hv_deadline_tsc > tscl)
8868 /* sure to be 32 bit only because checked on set_hv_timer */
8869 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8870 cpu_preemption_timer_multi);
8871 else
8872 delta_tsc = 0;
8873
8874 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8875}
8876
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008877static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008878{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008879 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008880 unsigned long debugctlmsr, cr3, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008881
Avi Kivity104f2262010-11-18 13:12:52 +02008882 /* Don't enter VMX if guest state is invalid, let the exit handler
8883 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008884 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008885 return;
8886
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008887 if (vmx->ple_window_dirty) {
8888 vmx->ple_window_dirty = false;
8889 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8890 }
8891
Abel Gordon012f83c2013-04-18 14:39:25 +03008892 if (vmx->nested.sync_shadow_vmcs) {
8893 copy_vmcs12_to_shadow(vmx);
8894 vmx->nested.sync_shadow_vmcs = false;
8895 }
8896
Avi Kivity104f2262010-11-18 13:12:52 +02008897 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8898 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8899 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8900 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8901
Andy Lutomirskid6e41f12017-05-28 10:00:17 -07008902 cr3 = __get_current_cr3_fast();
8903 if (unlikely(cr3 != vmx->host_state.vmcs_host_cr3)) {
8904 vmcs_writel(HOST_CR3, cr3);
8905 vmx->host_state.vmcs_host_cr3 = cr3;
8906 }
8907
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008908 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008909 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8910 vmcs_writel(HOST_CR4, cr4);
8911 vmx->host_state.vmcs_host_cr4 = cr4;
8912 }
8913
Avi Kivity104f2262010-11-18 13:12:52 +02008914 /* When single-stepping over STI and MOV SS, we must clear the
8915 * corresponding interruptibility bits in the guest state. Otherwise
8916 * vmentry fails as it then expects bit 14 (BS) in pending debug
8917 * exceptions being set, but that's not correct for the guest debugging
8918 * case. */
8919 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8920 vmx_set_interrupt_shadow(vcpu, 0);
8921
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008922 if (vmx->guest_pkru_valid)
8923 __write_pkru(vmx->guest_pkru);
8924
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008925 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008926 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008927
Yunhong Jiang64672c92016-06-13 14:19:59 -07008928 vmx_arm_hv_timer(vcpu);
8929
Nadav Har'Eld462b812011-05-24 15:26:10 +03008930 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008931 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008932 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008933 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8934 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8935 "push %%" _ASM_CX " \n\t"
8936 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008937 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008938 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008939 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008940 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008941 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008942 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8943 "mov %%cr2, %%" _ASM_DX " \n\t"
8944 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008945 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008946 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008947 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008948 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008949 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008950 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008951 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8952 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8953 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8954 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8955 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8956 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008957#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008958 "mov %c[r8](%0), %%r8 \n\t"
8959 "mov %c[r9](%0), %%r9 \n\t"
8960 "mov %c[r10](%0), %%r10 \n\t"
8961 "mov %c[r11](%0), %%r11 \n\t"
8962 "mov %c[r12](%0), %%r12 \n\t"
8963 "mov %c[r13](%0), %%r13 \n\t"
8964 "mov %c[r14](%0), %%r14 \n\t"
8965 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008966#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008967 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008968
Avi Kivity6aa8b732006-12-10 02:21:36 -08008969 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008970 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008971 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008972 "jmp 2f \n\t"
8973 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8974 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008975 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008976 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008977 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008978 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8979 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8980 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8981 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8982 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8983 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8984 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008985#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008986 "mov %%r8, %c[r8](%0) \n\t"
8987 "mov %%r9, %c[r9](%0) \n\t"
8988 "mov %%r10, %c[r10](%0) \n\t"
8989 "mov %%r11, %c[r11](%0) \n\t"
8990 "mov %%r12, %c[r12](%0) \n\t"
8991 "mov %%r13, %c[r13](%0) \n\t"
8992 "mov %%r14, %c[r14](%0) \n\t"
8993 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008994#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008995 "mov %%cr2, %%" _ASM_AX " \n\t"
8996 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008997
Avi Kivityb188c81f2012-09-16 15:10:58 +03008998 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008999 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03009000 ".pushsection .rodata \n\t"
9001 ".global vmx_return \n\t"
9002 "vmx_return: " _ASM_PTR " 2b \n\t"
9003 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02009004 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03009005 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02009006 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03009007 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009008 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
9009 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
9010 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
9011 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
9012 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
9013 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
9014 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08009015#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08009016 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
9017 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
9018 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
9019 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
9020 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
9021 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
9022 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
9023 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08009024#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02009025 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
9026 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02009027 : "cc", "memory"
9028#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03009029 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009030 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03009031#else
9032 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02009033#endif
9034 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08009035
Gleb Natapov2a7921b2012-08-12 16:12:29 +03009036 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
9037 if (debugctlmsr)
9038 update_debugctlmsr(debugctlmsr);
9039
Avi Kivityaa67f602012-08-01 16:48:03 +03009040#ifndef CONFIG_X86_64
9041 /*
9042 * The sysexit path does not restore ds/es, so we must set them to
9043 * a reasonable value ourselves.
9044 *
9045 * We can't defer this to vmx_load_host_state() since that function
9046 * may be executed in interrupt context, which saves and restore segments
9047 * around it, nullifying its effect.
9048 */
9049 loadsegment(ds, __USER_DS);
9050 loadsegment(es, __USER_DS);
9051#endif
9052
Avi Kivity6de4f3a2009-05-31 22:58:47 +03009053 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02009054 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009055 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03009056 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02009057 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009058 vcpu->arch.regs_dirty = 0;
9059
Avi Kivity1155f762007-11-22 11:30:47 +02009060 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
9061
Nadav Har'Eld462b812011-05-24 15:26:10 +03009062 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02009063
Avi Kivity51aa01d2010-07-20 14:31:20 +03009064 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03009065
Gleb Natapove0b890d2013-09-25 12:51:33 +03009066 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08009067 * eager fpu is enabled if PKEY is supported and CR4 is switched
9068 * back on host, so it is safe to read guest PKRU from current
9069 * XSAVE.
9070 */
9071 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
9072 vmx->guest_pkru = __read_pkru();
9073 if (vmx->guest_pkru != vmx->host_pkru) {
9074 vmx->guest_pkru_valid = true;
9075 __write_pkru(vmx->host_pkru);
9076 } else
9077 vmx->guest_pkru_valid = false;
9078 }
9079
9080 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03009081 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
9082 * we did not inject a still-pending event to L1 now because of
9083 * nested_run_pending, we need to re-enable this bit.
9084 */
9085 if (vmx->nested.nested_run_pending)
9086 kvm_make_request(KVM_REQ_EVENT, vcpu);
9087
9088 vmx->nested.nested_run_pending = 0;
9089
Avi Kivity51aa01d2010-07-20 14:31:20 +03009090 vmx_complete_atomic_exit(vmx);
9091 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03009092 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009093}
Josh Poimboeufc207aee2017-06-28 10:11:06 -05009094STACK_FRAME_NON_STANDARD(vmx_vcpu_run);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009095
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009096static void vmx_switch_vmcs(struct kvm_vcpu *vcpu, struct loaded_vmcs *vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009097{
9098 struct vcpu_vmx *vmx = to_vmx(vcpu);
9099 int cpu;
9100
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009101 if (vmx->loaded_vmcs == vmcs)
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009102 return;
9103
9104 cpu = get_cpu();
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009105 vmx->loaded_vmcs = vmcs;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009106 vmx_vcpu_put(vcpu);
9107 vmx_vcpu_load(vcpu, cpu);
9108 vcpu->cpu = cpu;
9109 put_cpu();
9110}
9111
Jim Mattson2f1fe812016-07-08 15:36:06 -07009112/*
9113 * Ensure that the current vmcs of the logical processor is the
9114 * vmcs01 of the vcpu before calling free_nested().
9115 */
9116static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9117{
9118 struct vcpu_vmx *vmx = to_vmx(vcpu);
9119 int r;
9120
9121 r = vcpu_load(vcpu);
9122 BUG_ON(r);
David Hildenbrand1279a6b12017-03-20 10:00:08 +01009123 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009124 free_nested(vmx);
9125 vcpu_put(vcpu);
9126}
9127
Avi Kivity6aa8b732006-12-10 02:21:36 -08009128static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9129{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009130 struct vcpu_vmx *vmx = to_vmx(vcpu);
9131
Kai Huang843e4332015-01-28 10:54:28 +08009132 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009133 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009134 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009135 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009136 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009137 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009138 kfree(vmx->guest_msrs);
9139 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009140 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009141}
9142
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009143static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009144{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009145 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009146 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009147 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009148
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009149 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009150 return ERR_PTR(-ENOMEM);
9151
Wanpeng Li991e7a02015-09-16 17:30:05 +08009152 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009153
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009154 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9155 if (err)
9156 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009157
Peter Feiner4e595162016-07-07 14:49:58 -07009158 err = -ENOMEM;
9159
9160 /*
9161 * If PML is turned on, failure on enabling PML just results in failure
9162 * of creating the vcpu, therefore we can simplify PML logic (by
9163 * avoiding dealing with cases, such as enabling PML partially on vcpus
9164 * for the guest, etc.
9165 */
9166 if (enable_pml) {
9167 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9168 if (!vmx->pml_pg)
9169 goto uninit_vcpu;
9170 }
9171
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009172 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009173 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9174 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009175
Peter Feiner4e595162016-07-07 14:49:58 -07009176 if (!vmx->guest_msrs)
9177 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009178
Nadav Har'Eld462b812011-05-24 15:26:10 +03009179 vmx->loaded_vmcs = &vmx->vmcs01;
9180 vmx->loaded_vmcs->vmcs = alloc_vmcs();
Jim Mattson355f4fb2016-10-28 08:29:39 -07009181 vmx->loaded_vmcs->shadow_vmcs = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009182 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009183 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009184 loaded_vmcs_init(vmx->loaded_vmcs);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009185
Avi Kivity15ad7142007-07-11 18:17:21 +03009186 cpu = get_cpu();
9187 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009188 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009189 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009190 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009191 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009192 if (err)
9193 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009194 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009195 err = alloc_apic_access_page(kvm);
9196 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009197 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009198 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009199
Sheng Yangb927a3c2009-07-21 10:42:48 +08009200 if (enable_ept) {
9201 if (!kvm->arch.ept_identity_map_addr)
9202 kvm->arch.ept_identity_map_addr =
9203 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009204 err = init_rmode_identity_map(kvm);
9205 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009206 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009207 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009208
Wanpeng Li5c614b32015-10-13 09:18:36 -07009209 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009210 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009211 vmx->nested.vpid02 = allocate_vpid();
9212 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009213
Wincy Van705699a2015-02-03 23:58:17 +08009214 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009215 vmx->nested.current_vmptr = -1ull;
9216 vmx->nested.current_vmcs12 = NULL;
9217
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009218 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9219
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009220 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009221
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009222free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009223 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009224 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009225free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009226 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009227free_pml:
9228 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009229uninit_vcpu:
9230 kvm_vcpu_uninit(&vmx->vcpu);
9231free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009232 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009233 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009234 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009235}
9236
Yang, Sheng002c7f72007-07-31 14:23:01 +03009237static void __init vmx_check_processor_compat(void *rtn)
9238{
9239 struct vmcs_config vmcs_conf;
9240
9241 *(int *)rtn = 0;
9242 if (setup_vmcs_config(&vmcs_conf) < 0)
9243 *(int *)rtn = -EIO;
9244 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9245 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9246 smp_processor_id());
9247 *(int *)rtn = -EIO;
9248 }
9249}
9250
Sheng Yang67253af2008-04-25 10:20:22 +08009251static int get_ept_level(void)
9252{
9253 return VMX_EPT_DEFAULT_GAW + 1;
9254}
9255
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009256static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009257{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009258 u8 cache;
9259 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009260
Sheng Yang522c68c2009-04-27 20:35:43 +08009261 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009262 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009263 * 2. EPT with VT-d:
9264 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009265 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009266 * b. VT-d with snooping control feature: snooping control feature of
9267 * VT-d engine can guarantee the cache correctness. Just set it
9268 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009269 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009270 * consistent with host MTRR
9271 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009272 if (is_mmio) {
9273 cache = MTRR_TYPE_UNCACHABLE;
9274 goto exit;
9275 }
9276
9277 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009278 ipat = VMX_EPT_IPAT_BIT;
9279 cache = MTRR_TYPE_WRBACK;
9280 goto exit;
9281 }
9282
9283 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9284 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009285 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009286 cache = MTRR_TYPE_WRBACK;
9287 else
9288 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009289 goto exit;
9290 }
9291
Xiao Guangrongff536042015-06-15 16:55:22 +08009292 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009293
9294exit:
9295 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009296}
9297
Sheng Yang17cc3932010-01-05 19:02:27 +08009298static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009299{
Sheng Yang878403b2010-01-05 19:02:29 +08009300 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9301 return PT_DIRECTORY_LEVEL;
9302 else
9303 /* For shadow and EPT supported 1GB page */
9304 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009305}
9306
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009307static void vmcs_set_secondary_exec_control(u32 new_ctl)
9308{
9309 /*
9310 * These bits in the secondary execution controls field
9311 * are dynamic, the others are mostly based on the hypervisor
9312 * architecture and the guest's CPUID. Do not touch the
9313 * dynamic bits.
9314 */
9315 u32 mask =
9316 SECONDARY_EXEC_SHADOW_VMCS |
9317 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9318 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9319
9320 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9321
9322 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9323 (new_ctl & ~mask) | (cur_ctl & mask));
9324}
9325
David Matlack8322ebb2016-11-29 18:14:09 -08009326/*
9327 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
9328 * (indicating "allowed-1") if they are supported in the guest's CPUID.
9329 */
9330static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
9331{
9332 struct vcpu_vmx *vmx = to_vmx(vcpu);
9333 struct kvm_cpuid_entry2 *entry;
9334
9335 vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
9336 vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;
9337
9338#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do { \
9339 if (entry && (entry->_reg & (_cpuid_mask))) \
9340 vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask); \
9341} while (0)
9342
9343 entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
9344 cr4_fixed1_update(X86_CR4_VME, edx, bit(X86_FEATURE_VME));
9345 cr4_fixed1_update(X86_CR4_PVI, edx, bit(X86_FEATURE_VME));
9346 cr4_fixed1_update(X86_CR4_TSD, edx, bit(X86_FEATURE_TSC));
9347 cr4_fixed1_update(X86_CR4_DE, edx, bit(X86_FEATURE_DE));
9348 cr4_fixed1_update(X86_CR4_PSE, edx, bit(X86_FEATURE_PSE));
9349 cr4_fixed1_update(X86_CR4_PAE, edx, bit(X86_FEATURE_PAE));
9350 cr4_fixed1_update(X86_CR4_MCE, edx, bit(X86_FEATURE_MCE));
9351 cr4_fixed1_update(X86_CR4_PGE, edx, bit(X86_FEATURE_PGE));
9352 cr4_fixed1_update(X86_CR4_OSFXSR, edx, bit(X86_FEATURE_FXSR));
9353 cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
9354 cr4_fixed1_update(X86_CR4_VMXE, ecx, bit(X86_FEATURE_VMX));
9355 cr4_fixed1_update(X86_CR4_SMXE, ecx, bit(X86_FEATURE_SMX));
9356 cr4_fixed1_update(X86_CR4_PCIDE, ecx, bit(X86_FEATURE_PCID));
9357 cr4_fixed1_update(X86_CR4_OSXSAVE, ecx, bit(X86_FEATURE_XSAVE));
9358
9359 entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9360 cr4_fixed1_update(X86_CR4_FSGSBASE, ebx, bit(X86_FEATURE_FSGSBASE));
9361 cr4_fixed1_update(X86_CR4_SMEP, ebx, bit(X86_FEATURE_SMEP));
9362 cr4_fixed1_update(X86_CR4_SMAP, ebx, bit(X86_FEATURE_SMAP));
9363 cr4_fixed1_update(X86_CR4_PKE, ecx, bit(X86_FEATURE_PKU));
9364 /* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
9365 cr4_fixed1_update(bit(11), ecx, bit(2));
9366
9367#undef cr4_fixed1_update
9368}
9369
Sheng Yang0e851882009-12-18 16:48:46 +08009370static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9371{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009372 struct kvm_cpuid_entry2 *best;
9373 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009374 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009375
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009376 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009377 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9378 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009379 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009380
Paolo Bonzini8b972652015-09-15 17:34:42 +02009381 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009382 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009383 vmx->nested.nested_vmx_secondary_ctls_high |=
9384 SECONDARY_EXEC_RDTSCP;
9385 else
9386 vmx->nested.nested_vmx_secondary_ctls_high &=
9387 ~SECONDARY_EXEC_RDTSCP;
9388 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009389 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009390
Mao, Junjiead756a12012-07-02 01:18:48 +00009391 /* Exposing INVPCID only when PCID is exposed */
9392 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9393 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009394 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9395 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009396 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009397
Mao, Junjiead756a12012-07-02 01:18:48 +00009398 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009399 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009400 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009401
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009402 if (cpu_has_secondary_exec_ctrls())
9403 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009404
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009405 if (nested_vmx_allowed(vcpu))
9406 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9407 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9408 else
9409 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9410 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
David Matlack8322ebb2016-11-29 18:14:09 -08009411
9412 if (nested_vmx_allowed(vcpu))
9413 nested_vmx_cr_fixed1_bits_update(vcpu);
Sheng Yang0e851882009-12-18 16:48:46 +08009414}
9415
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009416static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9417{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009418 if (func == 1 && nested)
9419 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009420}
9421
Yang Zhang25d92082013-08-06 12:00:32 +03009422static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9423 struct x86_exception *fault)
9424{
Jan Kiszka533558b2014-01-04 18:47:20 +01009425 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Bandan Dasc5f983f2017-05-05 15:25:14 -04009426 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01009427 u32 exit_reason;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009428 unsigned long exit_qualification = vcpu->arch.exit_qualification;
Yang Zhang25d92082013-08-06 12:00:32 +03009429
Bandan Dasc5f983f2017-05-05 15:25:14 -04009430 if (vmx->nested.pml_full) {
9431 exit_reason = EXIT_REASON_PML_FULL;
9432 vmx->nested.pml_full = false;
9433 exit_qualification &= INTR_INFO_UNBLOCK_NMI;
9434 } else if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009435 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009436 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009437 exit_reason = EXIT_REASON_EPT_VIOLATION;
Bandan Dasc5f983f2017-05-05 15:25:14 -04009438
9439 nested_vmx_vmexit(vcpu, exit_reason, 0, exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009440 vmcs12->guest_physical_address = fault->address;
9441}
9442
Peter Feiner995f00a2017-06-30 17:26:32 -07009443static bool nested_ept_ad_enabled(struct kvm_vcpu *vcpu)
9444{
9445 return nested_ept_get_cr3(vcpu) & VMX_EPT_AD_ENABLE_BIT;
9446}
9447
Nadav Har'El155a97a2013-08-05 11:07:16 +03009448/* Callbacks for nested_ept_init_mmu_context: */
9449
9450static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9451{
9452 /* return the page table to be shadowed - in our case, EPT12 */
9453 return get_vmcs12(vcpu)->ept_pointer;
9454}
9455
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009456static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009457{
Peter Feiner995f00a2017-06-30 17:26:32 -07009458 bool wants_ad;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009459
Paolo Bonziniad896af2013-10-02 16:56:14 +02009460 WARN_ON(mmu_is_nested(vcpu));
Peter Feiner995f00a2017-06-30 17:26:32 -07009461 wants_ad = nested_ept_ad_enabled(vcpu);
9462 if (wants_ad && !enable_ept_ad_bits)
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009463 return 1;
9464
9465 kvm_mmu_unload(vcpu);
Paolo Bonziniad896af2013-10-02 16:56:14 +02009466 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009467 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009468 VMX_EPT_EXECUTE_ONLY_BIT,
Peter Feiner995f00a2017-06-30 17:26:32 -07009469 wants_ad);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009470 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9471 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9472 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9473
9474 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Paolo Bonziniae1e2d12017-03-30 11:55:30 +02009475 return 0;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009476}
9477
9478static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9479{
9480 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9481}
9482
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009483static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9484 u16 error_code)
9485{
9486 bool inequality, bit;
9487
9488 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9489 inequality =
9490 (error_code & vmcs12->page_fault_error_code_mask) !=
9491 vmcs12->page_fault_error_code_match;
9492 return inequality ^ bit;
9493}
9494
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009495static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9496 struct x86_exception *fault)
9497{
9498 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9499
9500 WARN_ON(!is_guest_mode(vcpu));
9501
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009502 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009503 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9504 vmcs_read32(VM_EXIT_INTR_INFO),
9505 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009506 else
9507 kvm_inject_page_fault(vcpu, fault);
9508}
9509
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009510static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9511 struct vmcs12 *vmcs12);
9512
9513static void nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009514 struct vmcs12 *vmcs12)
9515{
9516 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009517 u64 hpa;
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009518
9519 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009520 /*
9521 * Translate L1 physical address to host physical
9522 * address for vmcs02. Keep the page pinned, so this
9523 * physical address remains valid. We keep a reference
9524 * to it so we can release it later.
9525 */
9526 if (vmx->nested.apic_access_page) /* shouldn't happen */
9527 nested_release_page(vmx->nested.apic_access_page);
9528 vmx->nested.apic_access_page =
9529 nested_get_page(vcpu, vmcs12->apic_access_addr);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009530 /*
9531 * If translation failed, no matter: This feature asks
9532 * to exit when accessing the given address, and if it
9533 * can never be accessed, this feature won't do
9534 * anything anyway.
9535 */
9536 if (vmx->nested.apic_access_page) {
9537 hpa = page_to_phys(vmx->nested.apic_access_page);
9538 vmcs_write64(APIC_ACCESS_ADDR, hpa);
9539 } else {
9540 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
9541 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9542 }
9543 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9544 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9545 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
9546 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
9547 kvm_vcpu_reload_apic_access_page(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009548 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009549
9550 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009551 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9552 nested_release_page(vmx->nested.virtual_apic_page);
9553 vmx->nested.virtual_apic_page =
9554 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9555
9556 /*
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009557 * If translation failed, VM entry will fail because
9558 * prepare_vmcs02 set VIRTUAL_APIC_PAGE_ADDR to -1ull.
9559 * Failing the vm entry is _not_ what the processor
9560 * does but it's basically the only possibility we
9561 * have. We could still enter the guest if CR8 load
9562 * exits are enabled, CR8 store exits are enabled, and
9563 * virtualize APIC access is disabled; in this case
9564 * the processor would never use the TPR shadow and we
9565 * could simply clear the bit from the execution
9566 * control. But such a configuration is useless, so
9567 * let's keep the code simple.
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009568 */
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009569 if (vmx->nested.virtual_apic_page) {
9570 hpa = page_to_phys(vmx->nested.virtual_apic_page);
9571 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, hpa);
9572 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009573 }
9574
Wincy Van705699a2015-02-03 23:58:17 +08009575 if (nested_cpu_has_posted_intr(vmcs12)) {
Wincy Van705699a2015-02-03 23:58:17 +08009576 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9577 kunmap(vmx->nested.pi_desc_page);
9578 nested_release_page(vmx->nested.pi_desc_page);
9579 }
9580 vmx->nested.pi_desc_page =
9581 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
Wincy Van705699a2015-02-03 23:58:17 +08009582 vmx->nested.pi_desc =
9583 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9584 if (!vmx->nested.pi_desc) {
9585 nested_release_page_clean(vmx->nested.pi_desc_page);
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009586 return;
Wincy Van705699a2015-02-03 23:58:17 +08009587 }
9588 vmx->nested.pi_desc =
9589 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9590 (unsigned long)(vmcs12->posted_intr_desc_addr &
9591 (PAGE_SIZE - 1)));
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009592 vmcs_write64(POSTED_INTR_DESC_ADDR,
9593 page_to_phys(vmx->nested.pi_desc_page) +
9594 (unsigned long)(vmcs12->posted_intr_desc_addr &
9595 (PAGE_SIZE - 1)));
Wincy Van705699a2015-02-03 23:58:17 +08009596 }
Jim Mattson6beb7bd2016-11-30 12:03:45 -08009597 if (cpu_has_vmx_msr_bitmap() &&
9598 nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS) &&
9599 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9600 ;
9601 else
9602 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
9603 CPU_BASED_USE_MSR_BITMAPS);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009604}
9605
Jan Kiszkaf41245002014-03-07 20:03:13 +01009606static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9607{
9608 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9609 struct vcpu_vmx *vmx = to_vmx(vcpu);
9610
9611 if (vcpu->arch.virtual_tsc_khz == 0)
9612 return;
9613
9614 /* Make sure short timeouts reliably trigger an immediate vmexit.
9615 * hrtimer_start does not guarantee this. */
9616 if (preemption_timeout <= 1) {
9617 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9618 return;
9619 }
9620
9621 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9622 preemption_timeout *= 1000000;
9623 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9624 hrtimer_start(&vmx->nested.preemption_timer,
9625 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9626}
9627
Jim Mattson56a20512017-07-06 16:33:06 -07009628static int nested_vmx_check_io_bitmap_controls(struct kvm_vcpu *vcpu,
9629 struct vmcs12 *vmcs12)
9630{
9631 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
9632 return 0;
9633
9634 if (!page_address_valid(vcpu, vmcs12->io_bitmap_a) ||
9635 !page_address_valid(vcpu, vmcs12->io_bitmap_b))
9636 return -EINVAL;
9637
9638 return 0;
9639}
9640
Wincy Van3af18d92015-02-03 23:49:31 +08009641static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9642 struct vmcs12 *vmcs12)
9643{
Wincy Van3af18d92015-02-03 23:49:31 +08009644 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9645 return 0;
9646
Jim Mattson5fa99cb2017-07-06 16:33:07 -07009647 if (!page_address_valid(vcpu, vmcs12->msr_bitmap))
Wincy Van3af18d92015-02-03 23:49:31 +08009648 return -EINVAL;
9649
9650 return 0;
9651}
9652
9653/*
9654 * Merge L0's and L1's MSR bitmap, return false to indicate that
9655 * we do not use the hardware.
9656 */
9657static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9658 struct vmcs12 *vmcs12)
9659{
Wincy Van82f0dd42015-02-03 23:57:18 +08009660 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009661 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009662 unsigned long *msr_bitmap_l1;
9663 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009664
Radim Krčmářd048c092016-08-08 20:16:22 +02009665 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009666 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9667 return false;
9668
9669 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
Radim Krčmář05d8d342017-03-07 17:51:49 +01009670 if (!page)
Wincy Vanf2b93282015-02-03 23:56:03 +08009671 return false;
Radim Krčmářd048c092016-08-08 20:16:22 +02009672 msr_bitmap_l1 = (unsigned long *)kmap(page);
Wincy Vanf2b93282015-02-03 23:56:03 +08009673
Radim Krčmářd048c092016-08-08 20:16:22 +02009674 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9675
Wincy Vanf2b93282015-02-03 23:56:03 +08009676 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009677 if (nested_cpu_has_apic_reg_virt(vmcs12))
9678 for (msr = 0x800; msr <= 0x8ff; msr++)
9679 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009680 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009681 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009682
9683 nested_vmx_disable_intercept_for_msr(
9684 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009685 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9686 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009687
Wincy Van608406e2015-02-03 23:57:51 +08009688 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009689 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009690 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009691 APIC_BASE_MSR + (APIC_EOI >> 4),
9692 MSR_TYPE_W);
9693 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009694 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009695 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9696 MSR_TYPE_W);
9697 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009698 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009699 kunmap(page);
9700 nested_release_page_clean(page);
9701
9702 return true;
9703}
9704
9705static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9706 struct vmcs12 *vmcs12)
9707{
Wincy Van82f0dd42015-02-03 23:57:18 +08009708 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009709 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009710 !nested_cpu_has_vid(vmcs12) &&
9711 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009712 return 0;
9713
9714 /*
9715 * If virtualize x2apic mode is enabled,
9716 * virtualize apic access must be disabled.
9717 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009718 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9719 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009720 return -EINVAL;
9721
Wincy Van608406e2015-02-03 23:57:51 +08009722 /*
9723 * If virtual interrupt delivery is enabled,
9724 * we must exit on external interrupts.
9725 */
9726 if (nested_cpu_has_vid(vmcs12) &&
9727 !nested_exit_on_intr(vcpu))
9728 return -EINVAL;
9729
Wincy Van705699a2015-02-03 23:58:17 +08009730 /*
9731 * bits 15:8 should be zero in posted_intr_nv,
9732 * the descriptor address has been already checked
9733 * in nested_get_vmcs12_pages.
9734 */
9735 if (nested_cpu_has_posted_intr(vmcs12) &&
9736 (!nested_cpu_has_vid(vmcs12) ||
9737 !nested_exit_intr_ack_set(vcpu) ||
9738 vmcs12->posted_intr_nv & 0xff00))
9739 return -EINVAL;
9740
Wincy Vanf2b93282015-02-03 23:56:03 +08009741 /* tpr shadow is needed by all apicv features. */
9742 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9743 return -EINVAL;
9744
9745 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009746}
9747
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009748static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9749 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009750 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009751{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009752 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009753 u64 count, addr;
9754
9755 if (vmcs12_read_any(vcpu, count_field, &count) ||
9756 vmcs12_read_any(vcpu, addr_field, &addr)) {
9757 WARN_ON(1);
9758 return -EINVAL;
9759 }
9760 if (count == 0)
9761 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009762 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009763 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9764 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009765 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009766 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9767 addr_field, maxphyaddr, count, addr);
9768 return -EINVAL;
9769 }
9770 return 0;
9771}
9772
9773static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9774 struct vmcs12 *vmcs12)
9775{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009776 if (vmcs12->vm_exit_msr_load_count == 0 &&
9777 vmcs12->vm_exit_msr_store_count == 0 &&
9778 vmcs12->vm_entry_msr_load_count == 0)
9779 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009780 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009781 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009782 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009783 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009784 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009785 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009786 return -EINVAL;
9787 return 0;
9788}
9789
Bandan Dasc5f983f2017-05-05 15:25:14 -04009790static int nested_vmx_check_pml_controls(struct kvm_vcpu *vcpu,
9791 struct vmcs12 *vmcs12)
9792{
9793 u64 address = vmcs12->pml_address;
9794 int maxphyaddr = cpuid_maxphyaddr(vcpu);
9795
9796 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_PML)) {
9797 if (!nested_cpu_has_ept(vmcs12) ||
9798 !IS_ALIGNED(address, 4096) ||
9799 address >> maxphyaddr)
9800 return -EINVAL;
9801 }
9802
9803 return 0;
9804}
9805
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009806static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9807 struct vmx_msr_entry *e)
9808{
9809 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009810 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009811 return -EINVAL;
9812 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9813 e->index == MSR_IA32_UCODE_REV)
9814 return -EINVAL;
9815 if (e->reserved != 0)
9816 return -EINVAL;
9817 return 0;
9818}
9819
9820static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9821 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009822{
9823 if (e->index == MSR_FS_BASE ||
9824 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009825 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9826 nested_vmx_msr_check_common(vcpu, e))
9827 return -EINVAL;
9828 return 0;
9829}
9830
9831static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9832 struct vmx_msr_entry *e)
9833{
9834 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9835 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009836 return -EINVAL;
9837 return 0;
9838}
9839
9840/*
9841 * Load guest's/host's msr at nested entry/exit.
9842 * return 0 for success, entry index for failure.
9843 */
9844static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9845{
9846 u32 i;
9847 struct vmx_msr_entry e;
9848 struct msr_data msr;
9849
9850 msr.host_initiated = false;
9851 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009852 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9853 &e, sizeof(e))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009854 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009855 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9856 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009857 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009858 }
9859 if (nested_vmx_load_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009860 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009861 "%s check failed (%u, 0x%x, 0x%x)\n",
9862 __func__, i, e.index, e.reserved);
9863 goto fail;
9864 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009865 msr.index = e.index;
9866 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009867 if (kvm_set_msr(vcpu, &msr)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009868 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009869 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9870 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009871 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009872 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009873 }
9874 return 0;
9875fail:
9876 return i + 1;
9877}
9878
9879static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9880{
9881 u32 i;
9882 struct vmx_msr_entry e;
9883
9884 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009885 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009886 if (kvm_vcpu_read_guest(vcpu,
9887 gpa + i * sizeof(e),
9888 &e, 2 * sizeof(u32))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009889 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009890 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9891 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009892 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009893 }
9894 if (nested_vmx_store_msr_check(vcpu, &e)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009895 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009896 "%s check failed (%u, 0x%x, 0x%x)\n",
9897 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009898 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009899 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009900 msr_info.host_initiated = false;
9901 msr_info.index = e.index;
9902 if (kvm_get_msr(vcpu, &msr_info)) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009903 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009904 "%s cannot read MSR (%u, 0x%x)\n",
9905 __func__, i, e.index);
9906 return -EINVAL;
9907 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009908 if (kvm_vcpu_write_guest(vcpu,
9909 gpa + i * sizeof(e) +
9910 offsetof(struct vmx_msr_entry, value),
9911 &msr_info.data, sizeof(msr_info.data))) {
Paolo Bonzinibbe41b92016-08-19 17:51:20 +02009912 pr_debug_ratelimited(
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009913 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009914 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009915 return -EINVAL;
9916 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009917 }
9918 return 0;
9919}
9920
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009921static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
9922{
9923 unsigned long invalid_mask;
9924
9925 invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
9926 return (val & invalid_mask) == 0;
9927}
9928
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009929/*
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009930 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
9931 * emulating VM entry into a guest with EPT enabled.
9932 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9933 * is assigned to entry_failure_code on failure.
9934 */
9935static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
Jim Mattsonca0bde22016-11-30 12:03:46 -08009936 u32 *entry_failure_code)
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009937{
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009938 if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
Ladi Prosek1dc35da2016-11-30 16:03:11 +01009939 if (!nested_cr3_valid(vcpu, cr3)) {
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +01009940 *entry_failure_code = ENTRY_FAIL_DEFAULT;
9941 return 1;
9942 }
9943
9944 /*
9945 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
9946 * must not be dereferenced.
9947 */
9948 if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
9949 !nested_ept) {
9950 if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
9951 *entry_failure_code = ENTRY_FAIL_PDPTE;
9952 return 1;
9953 }
9954 }
9955
9956 vcpu->arch.cr3 = cr3;
9957 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
9958 }
9959
9960 kvm_mmu_reset_context(vcpu);
9961 return 0;
9962}
9963
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009964/*
9965 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9966 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009967 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009968 * guest in a way that will both be appropriate to L1's requests, and our
9969 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9970 * function also has additional necessary side-effects, like setting various
9971 * vcpu->arch fields.
Ladi Prosekee146c12016-11-30 16:03:09 +01009972 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
9973 * is assigned to entry_failure_code on failure.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009974 */
Ladi Prosekee146c12016-11-30 16:03:09 +01009975static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
Jim Mattsonca0bde22016-11-30 12:03:46 -08009976 bool from_vmentry, u32 *entry_failure_code)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009977{
9978 struct vcpu_vmx *vmx = to_vmx(vcpu);
Bandan Das03efce62017-05-05 15:25:15 -04009979 u32 exec_control, vmcs12_exec_ctrl;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009980
9981 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9982 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9983 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9984 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9985 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9986 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9987 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9988 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9989 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9990 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9991 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9992 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9993 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9994 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9995 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9996 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9997 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9998 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9999 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
10000 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
10001 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
10002 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
10003 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
10004 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
10005 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
10006 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
10007 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
10008 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
10009 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
10010 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
10011 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
10012 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
10013 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
10014 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
10015 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
10016 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
10017
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010018 if (from_vmentry &&
10019 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS)) {
Jan Kiszka2996fca2014-06-16 13:59:43 +020010020 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
10021 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
10022 } else {
10023 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
10024 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
10025 }
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010026 if (from_vmentry) {
10027 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
10028 vmcs12->vm_entry_intr_info_field);
10029 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
10030 vmcs12->vm_entry_exception_error_code);
10031 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
10032 vmcs12->vm_entry_instruction_len);
10033 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
10034 vmcs12->guest_interruptibility_info);
10035 } else {
10036 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
10037 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010038 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +030010039 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010040 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
10041 vmcs12->guest_pending_dbg_exceptions);
10042 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
10043 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
10044
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010045 if (nested_cpu_has_xsaves(vmcs12))
10046 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010047 vmcs_write64(VMCS_LINK_POINTER, -1ull);
10048
Jan Kiszkaf41245002014-03-07 20:03:13 +010010049 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +080010050
Paolo Bonzini9314006db2016-07-06 13:23:51 +020010051 /* Preemption timer setting is only taken from vmcs01. */
10052 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10053 exec_control |= vmcs_config.pin_based_exec_ctrl;
10054 if (vmx->hv_deadline_tsc == -1)
10055 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10056
10057 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +080010058 if (nested_cpu_has_posted_intr(vmcs12)) {
10059 /*
10060 * Note that we use L0's vector here and in
10061 * vmx_deliver_nested_posted_interrupt.
10062 */
10063 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
10064 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +080010065 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010066 } else {
Wincy Van705699a2015-02-03 23:58:17 +080010067 exec_control &= ~PIN_BASED_POSTED_INTR;
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010068 }
Wincy Van705699a2015-02-03 23:58:17 +080010069
Jan Kiszkaf41245002014-03-07 20:03:13 +010010070 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010071
Jan Kiszkaf41245002014-03-07 20:03:13 +010010072 vmx->nested.preemption_timer_expired = false;
10073 if (nested_cpu_has_preemption_timer(vmcs12))
10074 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +010010075
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010076 /*
10077 * Whether page-faults are trapped is determined by a combination of
10078 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
10079 * If enable_ept, L0 doesn't care about page faults and we should
10080 * set all of these to L1's desires. However, if !enable_ept, L0 does
10081 * care about (at least some) page faults, and because it is not easy
10082 * (if at all possible?) to merge L0 and L1's desires, we simply ask
10083 * to exit on each and every L2 page fault. This is done by setting
10084 * MASK=MATCH=0 and (see below) EB.PF=1.
10085 * Note that below we don't need special code to set EB.PF beyond the
10086 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
10087 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
10088 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
10089 *
10090 * A problem with this approach (when !enable_ept) is that L1 may be
10091 * injected with more page faults than it asked for. This could have
10092 * caused problems, but in practice existing hypervisors don't care.
10093 * To fix this, we will need to emulate the PFEC checking (on the L1
10094 * page tables), using walk_addr(), when injecting PFs to L1.
10095 */
10096 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
10097 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
10098 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
10099 enable_ept ? vmcs12->page_fault_error_code_match : 0);
10100
10101 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf41245002014-03-07 20:03:13 +010010102 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +080010103
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010104 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010105 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +010010106 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +020010107 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -070010108 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010109 if (nested_cpu_has(vmcs12,
Bandan Das03efce62017-05-05 15:25:15 -040010110 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS)) {
10111 vmcs12_exec_ctrl = vmcs12->secondary_vm_exec_control &
10112 ~SECONDARY_EXEC_ENABLE_PML;
10113 exec_control |= vmcs12_exec_ctrl;
10114 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010115
Wincy Van608406e2015-02-03 23:57:51 +080010116 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
10117 vmcs_write64(EOI_EXIT_BITMAP0,
10118 vmcs12->eoi_exit_bitmap0);
10119 vmcs_write64(EOI_EXIT_BITMAP1,
10120 vmcs12->eoi_exit_bitmap1);
10121 vmcs_write64(EOI_EXIT_BITMAP2,
10122 vmcs12->eoi_exit_bitmap2);
10123 vmcs_write64(EOI_EXIT_BITMAP3,
10124 vmcs12->eoi_exit_bitmap3);
10125 vmcs_write16(GUEST_INTR_STATUS,
10126 vmcs12->guest_intr_status);
10127 }
10128
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010129 /*
10130 * Write an illegal value to APIC_ACCESS_ADDR. Later,
10131 * nested_get_vmcs12_pages will either fix it up or
10132 * remove the VM execution control.
10133 */
10134 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
10135 vmcs_write64(APIC_ACCESS_ADDR, -1ull);
10136
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010137 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
10138 }
10139
10140
10141 /*
10142 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
10143 * Some constant fields are set here by vmx_set_constant_host_state().
10144 * Other fields are different per CPU, and will be set later when
10145 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
10146 */
Yang Zhanga547c6d2013-04-11 19:25:10 +080010147 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010148
10149 /*
Jim Mattson83bafef2016-10-04 10:48:38 -070010150 * Set the MSR load/store lists to match L0's settings.
10151 */
10152 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
10153 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10154 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
10155 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10156 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
10157
10158 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010159 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
10160 * entry, but only if the current (host) sp changed from the value
10161 * we wrote last (vmx->host_rsp). This cache is no longer relevant
10162 * if we switch vmcs, and rather than hold a separate cache per vmcs,
10163 * here we just force the write to happen on entry.
10164 */
10165 vmx->host_rsp = 0;
10166
10167 exec_control = vmx_exec_control(vmx); /* L0's desires */
10168 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
10169 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
10170 exec_control &= ~CPU_BASED_TPR_SHADOW;
10171 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010172
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010173 /*
10174 * Write an illegal value to VIRTUAL_APIC_PAGE_ADDR. Later, if
10175 * nested_get_vmcs12_pages can't fix it up, the illegal value
10176 * will result in a VM entry failure.
10177 */
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010178 if (exec_control & CPU_BASED_TPR_SHADOW) {
Jim Mattson6beb7bd2016-11-30 12:03:45 -080010179 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, -1ull);
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010180 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
10181 }
10182
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010183 /*
Wincy Van3af18d92015-02-03 23:49:31 +080010184 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010185 * Rather, exit every time.
10186 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010187 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
10188 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
10189
10190 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
10191
10192 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
10193 * bitwise-or of what L1 wants to trap for L2, and what we want to
10194 * trap. Note that CR0.TS also needs updating - we do this later.
10195 */
10196 update_exception_bitmap(vcpu);
10197 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
10198 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10199
Nadav Har'El8049d652013-08-05 11:07:06 +030010200 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
10201 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
10202 * bits are further modified by vmx_set_efer() below.
10203 */
Jan Kiszkaf41245002014-03-07 20:03:13 +010010204 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +030010205
10206 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
10207 * emulated by vmx_set_efer(), below.
10208 */
Gleb Natapov2961e8762013-11-25 15:37:13 +020010209 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +030010210 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
10211 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010212 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
10213
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010214 if (from_vmentry &&
10215 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010216 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010217 vcpu->arch.pat = vmcs12->guest_ia32_pat;
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010218 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010219 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010220 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010221
10222 set_cr4_guest_host_mask(vmx);
10223
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010224 if (from_vmentry &&
10225 vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010226 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
10227
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010228 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
10229 vmcs_write64(TSC_OFFSET,
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010230 vcpu->arch.tsc_offset + vmcs12->tsc_offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010231 else
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010010232 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Peter Feinerc95ba922016-08-17 09:36:47 -070010233 if (kvm_has_tsc_control)
10234 decache_tsc_multiplier(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010235
10236 if (enable_vpid) {
10237 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -070010238 * There is no direct mapping between vpid02 and vpid12, the
10239 * vpid02 is per-vCPU for L0 and reused while the value of
10240 * vpid12 is changed w/ one invvpid during nested vmentry.
10241 * The vpid12 is allocated by L1 for L2, so it will not
10242 * influence global bitmap(for vpid01 and vpid02 allocation)
10243 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010244 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010245 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10246 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10247 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10248 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10249 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10250 }
10251 } else {
10252 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10253 vmx_flush_tlb(vcpu);
10254 }
10255
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010256 }
10257
Ladi Prosek1fb883b2017-04-04 14:18:53 +020010258 if (enable_pml) {
10259 /*
10260 * Conceptually we want to copy the PML address and index from
10261 * vmcs01 here, and then back to vmcs01 on nested vmexit. But,
10262 * since we always flush the log on each vmexit, this happens
10263 * to be equivalent to simply resetting the fields in vmcs02.
10264 */
10265 ASSERT(vmx->pml_pg);
10266 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
10267 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
10268 }
10269
Nadav Har'El155a97a2013-08-05 11:07:16 +030010270 if (nested_cpu_has_ept(vmcs12)) {
Paolo Bonziniae1e2d12017-03-30 11:55:30 +020010271 if (nested_ept_init_mmu_context(vcpu)) {
10272 *entry_failure_code = ENTRY_FAIL_DEFAULT;
10273 return 1;
10274 }
Jim Mattsonfb6c8192017-03-16 13:53:59 -070010275 } else if (nested_cpu_has2(vmcs12,
10276 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
10277 vmx_flush_tlb_ept_only(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010278 }
10279
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010280 /*
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010281 * This sets GUEST_CR0 to vmcs12->guest_cr0, possibly modifying those
10282 * bits which we consider mandatory enabled.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010283 * The CR0_READ_SHADOW is what L2 should have expected to read given
10284 * the specifications by L1; It's not enough to take
10285 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10286 * have more bits than L1 expected.
10287 */
10288 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10289 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10290
10291 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10292 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10293
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010294 if (from_vmentry &&
10295 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER))
David Matlack5a6a9742016-11-29 18:14:10 -080010296 vcpu->arch.efer = vmcs12->guest_ia32_efer;
10297 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
10298 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10299 else
10300 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10301 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10302 vmx_set_efer(vcpu, vcpu->arch.efer);
10303
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010304 /* Shadow page tables on either EPT or shadow page tables. */
Ladi Prosek7ad658b2017-03-23 07:18:08 +010010305 if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_cpu_has_ept(vmcs12),
Ladi Prosek9ed38ffa2016-11-30 16:03:10 +010010306 entry_failure_code))
10307 return 1;
Ladi Prosek7ca29de2016-11-30 16:03:08 +010010308
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010309 if (!enable_ept)
10310 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10311
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010312 /*
10313 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10314 */
10315 if (enable_ept) {
10316 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10317 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10318 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10319 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10320 }
10321
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010322 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10323 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
Ladi Prosekee146c12016-11-30 16:03:09 +010010324 return 0;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010325}
10326
Jim Mattsonca0bde22016-11-30 12:03:46 -080010327static int check_vmentry_prereqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10328{
10329 struct vcpu_vmx *vmx = to_vmx(vcpu);
10330
10331 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10332 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT)
10333 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10334
Jim Mattson56a20512017-07-06 16:33:06 -070010335 if (nested_vmx_check_io_bitmap_controls(vcpu, vmcs12))
10336 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10337
Jim Mattsonca0bde22016-11-30 12:03:46 -080010338 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12))
10339 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10340
10341 if (nested_vmx_check_apicv_controls(vcpu, vmcs12))
10342 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10343
10344 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12))
10345 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10346
Bandan Dasc5f983f2017-05-05 15:25:14 -040010347 if (nested_vmx_check_pml_controls(vcpu, vmcs12))
10348 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10349
Jim Mattsonca0bde22016-11-30 12:03:46 -080010350 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10351 vmx->nested.nested_vmx_procbased_ctls_low,
10352 vmx->nested.nested_vmx_procbased_ctls_high) ||
Jim Mattson2e5b0bd2017-05-04 11:51:58 -070010353 (nested_cpu_has(vmcs12, CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
10354 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10355 vmx->nested.nested_vmx_secondary_ctls_low,
10356 vmx->nested.nested_vmx_secondary_ctls_high)) ||
Jim Mattsonca0bde22016-11-30 12:03:46 -080010357 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10358 vmx->nested.nested_vmx_pinbased_ctls_low,
10359 vmx->nested.nested_vmx_pinbased_ctls_high) ||
10360 !vmx_control_verify(vmcs12->vm_exit_controls,
10361 vmx->nested.nested_vmx_exit_ctls_low,
10362 vmx->nested.nested_vmx_exit_ctls_high) ||
10363 !vmx_control_verify(vmcs12->vm_entry_controls,
10364 vmx->nested.nested_vmx_entry_ctls_low,
10365 vmx->nested.nested_vmx_entry_ctls_high))
10366 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10367
Jim Mattsonc7c2c7092017-05-05 11:28:09 -070010368 if (vmcs12->cr3_target_count > nested_cpu_vmx_misc_cr3_count(vcpu))
10369 return VMXERR_ENTRY_INVALID_CONTROL_FIELD;
10370
Jim Mattsonca0bde22016-11-30 12:03:46 -080010371 if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10372 !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
10373 !nested_cr3_valid(vcpu, vmcs12->host_cr3))
10374 return VMXERR_ENTRY_INVALID_HOST_STATE_FIELD;
10375
10376 return 0;
10377}
10378
10379static int check_vmentry_postreqs(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10380 u32 *exit_qual)
10381{
10382 bool ia32e;
10383
10384 *exit_qual = ENTRY_FAIL_DEFAULT;
10385
10386 if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10387 !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4))
10388 return 1;
10389
10390 if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_SHADOW_VMCS) &&
10391 vmcs12->vmcs_link_pointer != -1ull) {
10392 *exit_qual = ENTRY_FAIL_VMCS_LINK_PTR;
10393 return 1;
10394 }
10395
10396 /*
10397 * If the load IA32_EFER VM-entry control is 1, the following checks
10398 * are performed on the field for the IA32_EFER MSR:
10399 * - Bits reserved in the IA32_EFER MSR must be 0.
10400 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10401 * the IA-32e mode guest VM-exit control. It must also be identical
10402 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10403 * CR0.PG) is 1.
10404 */
10405 if (to_vmx(vcpu)->nested.nested_run_pending &&
10406 (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)) {
10407 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10408 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10409 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10410 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10411 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME)))
10412 return 1;
10413 }
10414
10415 /*
10416 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10417 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10418 * the values of the LMA and LME bits in the field must each be that of
10419 * the host address-space size VM-exit control.
10420 */
10421 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10422 ia32e = (vmcs12->vm_exit_controls &
10423 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10424 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10425 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10426 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME))
10427 return 1;
10428 }
10429
10430 return 0;
10431}
10432
Jim Mattson858e25c2016-11-30 12:03:47 -080010433static int enter_vmx_non_root_mode(struct kvm_vcpu *vcpu, bool from_vmentry)
10434{
10435 struct vcpu_vmx *vmx = to_vmx(vcpu);
10436 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10437 struct loaded_vmcs *vmcs02;
Jim Mattson858e25c2016-11-30 12:03:47 -080010438 u32 msr_entry_idx;
10439 u32 exit_qual;
10440
10441 vmcs02 = nested_get_current_vmcs02(vmx);
10442 if (!vmcs02)
10443 return -ENOMEM;
10444
10445 enter_guest_mode(vcpu);
10446
10447 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10448 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10449
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010450 vmx_switch_vmcs(vcpu, vmcs02);
Jim Mattson858e25c2016-11-30 12:03:47 -080010451 vmx_segment_cache_clear(vmx);
10452
10453 if (prepare_vmcs02(vcpu, vmcs12, from_vmentry, &exit_qual)) {
10454 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010455 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010456 nested_vmx_entry_failure(vcpu, vmcs12,
10457 EXIT_REASON_INVALID_STATE, exit_qual);
10458 return 1;
10459 }
10460
10461 nested_get_vmcs12_pages(vcpu, vmcs12);
10462
10463 msr_entry_idx = nested_vmx_load_msr(vcpu,
10464 vmcs12->vm_entry_msr_load_addr,
10465 vmcs12->vm_entry_msr_load_count);
10466 if (msr_entry_idx) {
10467 leave_guest_mode(vcpu);
David Hildenbrand1279a6b12017-03-20 10:00:08 +010010468 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Jim Mattson858e25c2016-11-30 12:03:47 -080010469 nested_vmx_entry_failure(vcpu, vmcs12,
10470 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10471 return 1;
10472 }
10473
Jim Mattson858e25c2016-11-30 12:03:47 -080010474 /*
10475 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10476 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10477 * returned as far as L1 is concerned. It will only return (and set
10478 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10479 */
10480 return 0;
10481}
10482
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010483/*
10484 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10485 * for running an L2 nested guest.
10486 */
10487static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10488{
10489 struct vmcs12 *vmcs12;
10490 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jim Mattsonca0bde22016-11-30 12:03:46 -080010491 u32 exit_qual;
10492 int ret;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010493
Kyle Hueyeb277562016-11-29 12:40:39 -080010494 if (!nested_vmx_check_permission(vcpu))
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010495 return 1;
10496
Kyle Hueyeb277562016-11-29 12:40:39 -080010497 if (!nested_vmx_check_vmcs12(vcpu))
10498 goto out;
10499
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010500 vmcs12 = get_vmcs12(vcpu);
10501
Abel Gordon012f83c2013-04-18 14:39:25 +030010502 if (enable_shadow_vmcs)
10503 copy_shadow_to_vmcs12(vmx);
10504
Nadav Har'El7c177932011-05-25 23:12:04 +030010505 /*
10506 * The nested entry process starts with enforcing various prerequisites
10507 * on vmcs12 as required by the Intel SDM, and act appropriately when
10508 * they fail: As the SDM explains, some conditions should cause the
10509 * instruction to fail, while others will cause the instruction to seem
10510 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10511 * To speed up the normal (success) code path, we should avoid checking
10512 * for misconfigurations which will anyway be caught by the processor
10513 * when using the merged vmcs02.
10514 */
10515 if (vmcs12->launch_state == launch) {
10516 nested_vmx_failValid(vcpu,
10517 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10518 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
Kyle Hueyeb277562016-11-29 12:40:39 -080010519 goto out;
Nadav Har'El7c177932011-05-25 23:12:04 +030010520 }
10521
Jim Mattsonca0bde22016-11-30 12:03:46 -080010522 ret = check_vmentry_prereqs(vcpu, vmcs12);
10523 if (ret) {
10524 nested_vmx_failValid(vcpu, ret);
Kyle Hueyeb277562016-11-29 12:40:39 -080010525 goto out;
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010526 }
10527
Nadav Har'El7c177932011-05-25 23:12:04 +030010528 /*
Jim Mattsonca0bde22016-11-30 12:03:46 -080010529 * After this point, the trap flag no longer triggers a singlestep trap
10530 * on the vm entry instructions; don't call kvm_skip_emulated_instruction.
10531 * This is not 100% correct; for performance reasons, we delegate most
10532 * of the checks on host state to the processor. If those fail,
10533 * the singlestep trap is missed.
Jan Kiszka384bb782013-04-20 10:52:36 +020010534 */
Jim Mattsonca0bde22016-11-30 12:03:46 -080010535 skip_emulated_instruction(vcpu);
Jan Kiszka384bb782013-04-20 10:52:36 +020010536
Jim Mattsonca0bde22016-11-30 12:03:46 -080010537 ret = check_vmentry_postreqs(vcpu, vmcs12, &exit_qual);
10538 if (ret) {
10539 nested_vmx_entry_failure(vcpu, vmcs12,
10540 EXIT_REASON_INVALID_STATE, exit_qual);
10541 return 1;
Jan Kiszka384bb782013-04-20 10:52:36 +020010542 }
10543
10544 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010545 * We're finally done with prerequisite checking, and can start with
10546 * the nested entry.
10547 */
10548
Jim Mattson858e25c2016-11-30 12:03:47 -080010549 ret = enter_vmx_non_root_mode(vcpu, true);
10550 if (ret)
10551 return ret;
Wincy Vanff651cb2014-12-11 08:52:58 +030010552
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010553 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010554 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010555
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010556 vmx->nested.nested_run_pending = 1;
10557
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010558 return 1;
Kyle Hueyeb277562016-11-29 12:40:39 -080010559
10560out:
Kyle Huey6affcbe2016-11-29 12:40:40 -080010561 return kvm_skip_emulated_instruction(vcpu);
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010562}
10563
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010564/*
10565 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10566 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10567 * This function returns the new value we should put in vmcs12.guest_cr0.
10568 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10569 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10570 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10571 * didn't trap the bit, because if L1 did, so would L0).
10572 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10573 * been modified by L2, and L1 knows it. So just leave the old value of
10574 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10575 * isn't relevant, because if L0 traps this bit it can set it to anything.
10576 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10577 * changed these bits, and therefore they need to be updated, but L0
10578 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10579 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10580 */
10581static inline unsigned long
10582vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10583{
10584 return
10585 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10586 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10587 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10588 vcpu->arch.cr0_guest_owned_bits));
10589}
10590
10591static inline unsigned long
10592vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10593{
10594 return
10595 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10596 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10597 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10598 vcpu->arch.cr4_guest_owned_bits));
10599}
10600
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010601static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10602 struct vmcs12 *vmcs12)
10603{
10604 u32 idt_vectoring;
10605 unsigned int nr;
10606
Gleb Natapov851eb6672013-09-25 12:51:34 +030010607 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010608 nr = vcpu->arch.exception.nr;
10609 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10610
10611 if (kvm_exception_is_soft(nr)) {
10612 vmcs12->vm_exit_instruction_len =
10613 vcpu->arch.event_exit_inst_len;
10614 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10615 } else
10616 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10617
10618 if (vcpu->arch.exception.has_error_code) {
10619 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10620 vmcs12->idt_vectoring_error_code =
10621 vcpu->arch.exception.error_code;
10622 }
10623
10624 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010625 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010626 vmcs12->idt_vectoring_info_field =
10627 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10628 } else if (vcpu->arch.interrupt.pending) {
10629 nr = vcpu->arch.interrupt.nr;
10630 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10631
10632 if (vcpu->arch.interrupt.soft) {
10633 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10634 vmcs12->vm_entry_instruction_len =
10635 vcpu->arch.event_exit_inst_len;
10636 } else
10637 idt_vectoring |= INTR_TYPE_EXT_INTR;
10638
10639 vmcs12->idt_vectoring_info_field = idt_vectoring;
10640 }
10641}
10642
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010643static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10644{
10645 struct vcpu_vmx *vmx = to_vmx(vcpu);
10646
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010647 if (vcpu->arch.exception.pending ||
10648 vcpu->arch.nmi_injected ||
10649 vcpu->arch.interrupt.pending)
10650 return -EBUSY;
10651
Jan Kiszkaf41245002014-03-07 20:03:13 +010010652 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10653 vmx->nested.preemption_timer_expired) {
10654 if (vmx->nested.nested_run_pending)
10655 return -EBUSY;
10656 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10657 return 0;
10658 }
10659
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010660 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Wanpeng Liacc9ab62017-02-27 04:24:39 -080010661 if (vmx->nested.nested_run_pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010662 return -EBUSY;
10663 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10664 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10665 INTR_INFO_VALID_MASK, 0);
10666 /*
10667 * The NMI-triggered VM exit counts as injection:
10668 * clear this one and block further NMIs.
10669 */
10670 vcpu->arch.nmi_pending = 0;
10671 vmx_set_nmi_mask(vcpu, true);
10672 return 0;
10673 }
10674
10675 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10676 nested_exit_on_intr(vcpu)) {
10677 if (vmx->nested.nested_run_pending)
10678 return -EBUSY;
10679 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010680 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010681 }
10682
David Hildenbrand6342c502017-01-25 11:58:58 +010010683 vmx_complete_nested_posted_interrupt(vcpu);
10684 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010685}
10686
Jan Kiszkaf41245002014-03-07 20:03:13 +010010687static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10688{
10689 ktime_t remaining =
10690 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10691 u64 value;
10692
10693 if (ktime_to_ns(remaining) <= 0)
10694 return 0;
10695
10696 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10697 do_div(value, 1000000);
10698 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10699}
10700
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010701/*
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010702 * Update the guest state fields of vmcs12 to reflect changes that
10703 * occurred while L2 was running. (The "IA-32e mode guest" bit of the
10704 * VM-entry controls is also updated, since this is really a guest
10705 * state bit.)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010706 */
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010707static void sync_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010708{
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010709 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10710 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10711
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010712 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10713 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10714 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10715
10716 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10717 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10718 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10719 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10720 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10721 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10722 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10723 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10724 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10725 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10726 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10727 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10728 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10729 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10730 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10731 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10732 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10733 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10734 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10735 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10736 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10737 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10738 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10739 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10740 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10741 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10742 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10743 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10744 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10745 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10746 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10747 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10748 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10749 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10750 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10751 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10752
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010753 vmcs12->guest_interruptibility_info =
10754 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10755 vmcs12->guest_pending_dbg_exceptions =
10756 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010757 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10758 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10759 else
10760 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010761
Jan Kiszkaf41245002014-03-07 20:03:13 +010010762 if (nested_cpu_has_preemption_timer(vmcs12)) {
10763 if (vmcs12->vm_exit_controls &
10764 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10765 vmcs12->vmx_preemption_timer_value =
10766 vmx_get_preemption_timer_value(vcpu);
10767 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10768 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010769
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010770 /*
10771 * In some cases (usually, nested EPT), L2 is allowed to change its
10772 * own CR3 without exiting. If it has changed it, we must keep it.
10773 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10774 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10775 *
10776 * Additionally, restore L2's PDPTR to vmcs12.
10777 */
10778 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010779 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010780 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10781 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10782 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10783 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10784 }
10785
Jim Mattsond281e132017-06-01 12:44:46 -070010786 vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);
Jan Dakinevich119a9c02016-09-04 21:22:47 +030010787
Wincy Van608406e2015-02-03 23:57:51 +080010788 if (nested_cpu_has_vid(vmcs12))
10789 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10790
Jan Kiszkac18911a2013-03-13 16:06:41 +010010791 vmcs12->vm_entry_controls =
10792 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010793 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010794
Jan Kiszka2996fca2014-06-16 13:59:43 +020010795 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10796 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10797 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10798 }
10799
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010800 /* TODO: These cannot have changed unless we have MSR bitmaps and
10801 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010802 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010803 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010804 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10805 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010806 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10807 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10808 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010809 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010810 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Jim Mattsoncf8b84f2016-11-30 12:03:42 -080010811}
10812
10813/*
10814 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10815 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10816 * and this function updates it to reflect the changes to the guest state while
10817 * L2 was running (and perhaps made some exits which were handled directly by L0
10818 * without going back to L1), and to reflect the exit reason.
10819 * Note that we do not have to copy here all VMCS fields, just those that
10820 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10821 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10822 * which already writes to vmcs12 directly.
10823 */
10824static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10825 u32 exit_reason, u32 exit_intr_info,
10826 unsigned long exit_qualification)
10827{
10828 /* update guest state fields: */
10829 sync_vmcs12(vcpu, vmcs12);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010830
10831 /* update exit information fields: */
10832
Jan Kiszka533558b2014-01-04 18:47:20 +010010833 vmcs12->vm_exit_reason = exit_reason;
10834 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010835
Jan Kiszka533558b2014-01-04 18:47:20 +010010836 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010837 if ((vmcs12->vm_exit_intr_info &
10838 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10839 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10840 vmcs12->vm_exit_intr_error_code =
10841 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010842 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010843 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10844 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10845
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010846 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
Jim Mattson7cdc2d62017-07-06 16:33:05 -070010847 vmcs12->launch_state = 1;
10848
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010849 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10850 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010851 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010852
10853 /*
10854 * Transfer the event that L0 or L1 may wanted to inject into
10855 * L2 to IDT_VECTORING_INFO_FIELD.
10856 */
10857 vmcs12_save_pending_event(vcpu, vmcs12);
10858 }
10859
10860 /*
10861 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10862 * preserved above and would only end up incorrectly in L1.
10863 */
10864 vcpu->arch.nmi_injected = false;
10865 kvm_clear_exception_queue(vcpu);
10866 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010867}
10868
10869/*
10870 * A part of what we need to when the nested L2 guest exits and we want to
10871 * run its L1 parent, is to reset L1's guest state to the host state specified
10872 * in vmcs12.
10873 * This function is to be called not only on normal nested exit, but also on
10874 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10875 * Failures During or After Loading Guest State").
10876 * This function should be called when the active VMCS is L1's (vmcs01).
10877 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010878static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10879 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010880{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010881 struct kvm_segment seg;
Jim Mattsonca0bde22016-11-30 12:03:46 -080010882 u32 entry_failure_code;
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010883
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010884 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10885 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010886 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010887 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10888 else
10889 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10890 vmx_set_efer(vcpu, vcpu->arch.efer);
10891
10892 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10893 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010894 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010895 /*
10896 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010897 * actually changed, because vmx_set_cr0 refers to efer set above.
10898 *
10899 * CR0_GUEST_HOST_MASK is already set in the original vmcs01
10900 * (KVM doesn't change it);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010901 */
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010902 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Jan Kiszka9e3e4dbf2013-09-03 21:11:45 +020010903 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010904
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -080010905 /* Same as above - no reason to call set_cr4_guest_host_mask(). */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010906 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10907 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10908
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010909 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010910
Ladi Prosek1dc35da2016-11-30 16:03:11 +010010911 /*
10912 * Only PDPTE load can fail as the value of cr3 was checked on entry and
10913 * couldn't have changed.
10914 */
10915 if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
10916 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010917
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010918 if (!enable_ept)
10919 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10920
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010921 if (enable_vpid) {
10922 /*
10923 * Trivially support vpid by letting L2s share their parent
10924 * L1's vpid. TODO: move to a more elaborate solution, giving
10925 * each L2 its own vpid and exposing the vpid feature to L1.
10926 */
10927 vmx_flush_tlb(vcpu);
10928 }
10929
10930
10931 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10932 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10933 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10934 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10935 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010936
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010937 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10938 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10939 vmcs_write64(GUEST_BNDCFGS, 0);
10940
Jan Kiszka44811c02013-08-04 17:17:27 +020010941 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010942 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010943 vcpu->arch.pat = vmcs12->host_ia32_pat;
10944 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010945 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10946 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10947 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010948
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010949 /* Set L1 segment info according to Intel SDM
10950 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10951 seg = (struct kvm_segment) {
10952 .base = 0,
10953 .limit = 0xFFFFFFFF,
10954 .selector = vmcs12->host_cs_selector,
10955 .type = 11,
10956 .present = 1,
10957 .s = 1,
10958 .g = 1
10959 };
10960 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10961 seg.l = 1;
10962 else
10963 seg.db = 1;
10964 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10965 seg = (struct kvm_segment) {
10966 .base = 0,
10967 .limit = 0xFFFFFFFF,
10968 .type = 3,
10969 .present = 1,
10970 .s = 1,
10971 .db = 1,
10972 .g = 1
10973 };
10974 seg.selector = vmcs12->host_ds_selector;
10975 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10976 seg.selector = vmcs12->host_es_selector;
10977 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10978 seg.selector = vmcs12->host_ss_selector;
10979 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10980 seg.selector = vmcs12->host_fs_selector;
10981 seg.base = vmcs12->host_fs_base;
10982 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10983 seg.selector = vmcs12->host_gs_selector;
10984 seg.base = vmcs12->host_gs_base;
10985 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10986 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010987 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010988 .limit = 0x67,
10989 .selector = vmcs12->host_tr_selector,
10990 .type = 11,
10991 .present = 1
10992 };
10993 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10994
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010995 kvm_set_dr(vcpu, 7, 0x400);
10996 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010997
Wincy Van3af18d92015-02-03 23:49:31 +080010998 if (cpu_has_vmx_msr_bitmap())
10999 vmx_set_msr_bitmap(vcpu);
11000
Wincy Vanff651cb2014-12-11 08:52:58 +030011001 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
11002 vmcs12->vm_exit_msr_load_count))
11003 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011004}
11005
11006/*
11007 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
11008 * and modify vmcs12 to make it see what it would expect to see there if
11009 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
11010 */
Jan Kiszka533558b2014-01-04 18:47:20 +010011011static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
11012 u32 exit_intr_info,
11013 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011014{
11015 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011016 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011017 u32 vm_inst_error = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011018
Jan Kiszka5f3d5792013-04-14 12:12:46 +020011019 /* trying to cancel vmlaunch/vmresume is a bug */
11020 WARN_ON_ONCE(vmx->nested.nested_run_pending);
11021
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011022 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010011023 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
11024 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011025
Wincy Vanff651cb2014-12-11 08:52:58 +030011026 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
11027 vmcs12->vm_exit_msr_store_count))
11028 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
11029
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011030 if (unlikely(vmx->fail))
11031 vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);
11032
David Hildenbrand1279a6b12017-03-20 10:00:08 +010011033 vmx_switch_vmcs(vcpu, &vmx->vmcs01);
Wanpeng Lif3380ca52014-08-05 12:42:23 +080011034
Bandan Das77b0f5d2014-04-19 18:17:45 -040011035 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
11036 && nested_exit_intr_ack_set(vcpu)) {
11037 int irq = kvm_cpu_get_interrupt(vcpu);
11038 WARN_ON(irq < 0);
11039 vmcs12->vm_exit_intr_info = irq |
11040 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
11041 }
11042
Jan Kiszka542060e2014-01-04 18:47:21 +010011043 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
11044 vmcs12->exit_qualification,
11045 vmcs12->idt_vectoring_info_field,
11046 vmcs12->vm_exit_intr_info,
11047 vmcs12->vm_exit_intr_error_code,
11048 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011049
Paolo Bonzini8391ce42016-07-07 14:58:33 +020011050 vm_entry_controls_reset_shadow(vmx);
11051 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010011052 vmx_segment_cache_clear(vmx);
11053
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011054 /* if no vmcs02 cache requested, remove the one we used */
11055 if (VMCS02_POOL_SIZE == 0)
11056 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
11057
11058 load_vmcs12_host_state(vcpu, vmcs12);
11059
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011060 /* Update any VMCS fields that might have changed while L2 ran */
Jim Mattson83bafef2016-10-04 10:48:38 -070011061 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11062 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
Paolo Bonziniea26e4e2016-11-01 00:39:48 +010011063 vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
Paolo Bonzini9314006db2016-07-06 13:23:51 +020011064 if (vmx->hv_deadline_tsc == -1)
11065 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11066 PIN_BASED_VMX_PREEMPTION_TIMER);
11067 else
11068 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11069 PIN_BASED_VMX_PREEMPTION_TIMER);
Peter Feinerc95ba922016-08-17 09:36:47 -070011070 if (kvm_has_tsc_control)
11071 decache_tsc_multiplier(vmx);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011072
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011073 if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
11074 vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
11075 vmx_set_virtual_x2apic_mode(vcpu,
11076 vcpu->arch.apic_base & X2APIC_ENABLE);
Jim Mattsonfb6c8192017-03-16 13:53:59 -070011077 } else if (!nested_cpu_has_ept(vmcs12) &&
11078 nested_cpu_has2(vmcs12,
11079 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
11080 vmx_flush_tlb_ept_only(vcpu);
Radim Krčmářdccbfcf2016-08-08 20:16:23 +020011081 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011082
11083 /* This is needed for same reason as it was needed in prepare_vmcs02 */
11084 vmx->host_rsp = 0;
11085
11086 /* Unpin physical memory we referred to in vmcs02 */
11087 if (vmx->nested.apic_access_page) {
11088 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011089 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011090 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011091 if (vmx->nested.virtual_apic_page) {
11092 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011093 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080011094 }
Wincy Van705699a2015-02-03 23:58:17 +080011095 if (vmx->nested.pi_desc_page) {
11096 kunmap(vmx->nested.pi_desc_page);
11097 nested_release_page(vmx->nested.pi_desc_page);
11098 vmx->nested.pi_desc_page = NULL;
11099 vmx->nested.pi_desc = NULL;
11100 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011101
11102 /*
Tang Chen38b99172014-09-24 15:57:54 +080011103 * We are now running in L2, mmu_notifier will force to reload the
11104 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
11105 */
Wanpeng Lic83b6d12016-09-06 17:20:33 +080011106 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Tang Chen38b99172014-09-24 15:57:54 +080011107
11108 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011109 * Exiting from L2 to L1, we're now back to L1 which thinks it just
11110 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
11111 * success or failure flag accordingly.
11112 */
11113 if (unlikely(vmx->fail)) {
11114 vmx->fail = 0;
Jim Mattsoncf3215d2016-09-06 09:33:21 -070011115 nested_vmx_failValid(vcpu, vm_inst_error);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011116 } else
11117 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011118 if (enable_shadow_vmcs)
11119 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011120
11121 /* in case we halted in L2 */
11122 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030011123}
11124
Nadav Har'El7c177932011-05-25 23:12:04 +030011125/*
Jan Kiszka42124922014-01-04 18:47:19 +010011126 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
11127 */
11128static void vmx_leave_nested(struct kvm_vcpu *vcpu)
11129{
Wanpeng Li2f707d92017-03-06 04:03:28 -080011130 if (is_guest_mode(vcpu)) {
11131 to_vmx(vcpu)->nested.nested_run_pending = 0;
Jan Kiszka533558b2014-01-04 18:47:20 +010011132 nested_vmx_vmexit(vcpu, -1, 0, 0);
Wanpeng Li2f707d92017-03-06 04:03:28 -080011133 }
Jan Kiszka42124922014-01-04 18:47:19 +010011134 free_nested(to_vmx(vcpu));
11135}
11136
11137/*
Nadav Har'El7c177932011-05-25 23:12:04 +030011138 * L1's failure to enter L2 is a subset of a normal exit, as explained in
11139 * 23.7 "VM-entry failures during or after loading guest state" (this also
11140 * lists the acceptable exit-reason and exit-qualification parameters).
11141 * It should only be called before L2 actually succeeded to run, and when
11142 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
11143 */
11144static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
11145 struct vmcs12 *vmcs12,
11146 u32 reason, unsigned long qualification)
11147{
11148 load_vmcs12_host_state(vcpu, vmcs12);
11149 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
11150 vmcs12->exit_qualification = qualification;
11151 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030011152 if (enable_shadow_vmcs)
11153 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030011154}
11155
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011156static int vmx_check_intercept(struct kvm_vcpu *vcpu,
11157 struct x86_instruction_info *info,
11158 enum x86_intercept_stage stage)
11159{
11160 return X86EMUL_CONTINUE;
11161}
11162
Yunhong Jiang64672c92016-06-13 14:19:59 -070011163#ifdef CONFIG_X86_64
11164/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
11165static inline int u64_shl_div_u64(u64 a, unsigned int shift,
11166 u64 divisor, u64 *result)
11167{
11168 u64 low = a << shift, high = a >> (64 - shift);
11169
11170 /* To avoid the overflow on divq */
11171 if (high >= divisor)
11172 return 1;
11173
11174 /* Low hold the result, high hold rem which is discarded */
11175 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
11176 "rm" (divisor), "0" (low), "1" (high));
11177 *result = low;
11178
11179 return 0;
11180}
11181
11182static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
11183{
11184 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020011185 u64 tscl = rdtsc();
11186 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
11187 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011188
11189 /* Convert to host delta tsc if tsc scaling is enabled */
11190 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
11191 u64_shl_div_u64(delta_tsc,
11192 kvm_tsc_scaling_ratio_frac_bits,
11193 vcpu->arch.tsc_scaling_ratio,
11194 &delta_tsc))
11195 return -ERANGE;
11196
11197 /*
11198 * If the delta tsc can't fit in the 32 bit after the multi shift,
11199 * we can't use the preemption timer.
11200 * It's possible that it fits on later vmentries, but checking
11201 * on every vmentry is costly so we just use an hrtimer.
11202 */
11203 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
11204 return -ERANGE;
11205
11206 vmx->hv_deadline_tsc = tscl + delta_tsc;
11207 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
11208 PIN_BASED_VMX_PREEMPTION_TIMER);
Wanpeng Lic8533542017-06-29 06:28:09 -070011209
11210 return delta_tsc == 0;
Yunhong Jiang64672c92016-06-13 14:19:59 -070011211}
11212
11213static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
11214{
11215 struct vcpu_vmx *vmx = to_vmx(vcpu);
11216 vmx->hv_deadline_tsc = -1;
11217 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
11218 PIN_BASED_VMX_PREEMPTION_TIMER);
11219}
11220#endif
11221
Paolo Bonzini48d89b92014-08-26 13:27:46 +020011222static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011223{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020011224 if (ple_gap)
11225 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011226}
11227
Kai Huang843e4332015-01-28 10:54:28 +080011228static void vmx_slot_enable_log_dirty(struct kvm *kvm,
11229 struct kvm_memory_slot *slot)
11230{
11231 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
11232 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
11233}
11234
11235static void vmx_slot_disable_log_dirty(struct kvm *kvm,
11236 struct kvm_memory_slot *slot)
11237{
11238 kvm_mmu_slot_set_dirty(kvm, slot);
11239}
11240
11241static void vmx_flush_log_dirty(struct kvm *kvm)
11242{
11243 kvm_flush_pml_buffers(kvm);
11244}
11245
Bandan Dasc5f983f2017-05-05 15:25:14 -040011246static int vmx_write_pml_buffer(struct kvm_vcpu *vcpu)
11247{
11248 struct vmcs12 *vmcs12;
11249 struct vcpu_vmx *vmx = to_vmx(vcpu);
11250 gpa_t gpa;
11251 struct page *page = NULL;
11252 u64 *pml_address;
11253
11254 if (is_guest_mode(vcpu)) {
11255 WARN_ON_ONCE(vmx->nested.pml_full);
11256
11257 /*
11258 * Check if PML is enabled for the nested guest.
11259 * Whether eptp bit 6 is set is already checked
11260 * as part of A/D emulation.
11261 */
11262 vmcs12 = get_vmcs12(vcpu);
11263 if (!nested_cpu_has_pml(vmcs12))
11264 return 0;
11265
Dan Carpenter47698862017-05-10 22:43:17 +030011266 if (vmcs12->guest_pml_index >= PML_ENTITY_NUM) {
Bandan Dasc5f983f2017-05-05 15:25:14 -040011267 vmx->nested.pml_full = true;
11268 return 1;
11269 }
11270
11271 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS) & ~0xFFFull;
11272
11273 page = nested_get_page(vcpu, vmcs12->pml_address);
11274 if (!page)
11275 return 0;
11276
11277 pml_address = kmap(page);
11278 pml_address[vmcs12->guest_pml_index--] = gpa;
11279 kunmap(page);
11280 nested_release_page_clean(page);
11281 }
11282
11283 return 0;
11284}
11285
Kai Huang843e4332015-01-28 10:54:28 +080011286static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
11287 struct kvm_memory_slot *memslot,
11288 gfn_t offset, unsigned long mask)
11289{
11290 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
11291}
11292
Feng Wuefc64402015-09-18 22:29:51 +080011293/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080011294 * This routine does the following things for vCPU which is going
11295 * to be blocked if VT-d PI is enabled.
11296 * - Store the vCPU to the wakeup list, so when interrupts happen
11297 * we can find the right vCPU to wake up.
11298 * - Change the Posted-interrupt descriptor as below:
11299 * 'NDST' <-- vcpu->pre_pcpu
11300 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
11301 * - If 'ON' is set during this process, which means at least one
11302 * interrupt is posted for this vCPU, we cannot block it, in
11303 * this case, return 1, otherwise, return 0.
11304 *
11305 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070011306static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011307{
11308 unsigned long flags;
11309 unsigned int dest;
11310 struct pi_desc old, new;
11311 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11312
11313 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011314 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11315 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011316 return 0;
11317
11318 vcpu->pre_pcpu = vcpu->cpu;
11319 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11320 vcpu->pre_pcpu), flags);
11321 list_add_tail(&vcpu->blocked_vcpu_list,
11322 &per_cpu(blocked_vcpu_on_cpu,
11323 vcpu->pre_pcpu));
11324 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
11325 vcpu->pre_pcpu), flags);
11326
11327 do {
11328 old.control = new.control = pi_desc->control;
11329
11330 /*
11331 * We should not block the vCPU if
11332 * an interrupt is posted for it.
11333 */
11334 if (pi_test_on(pi_desc) == 1) {
11335 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
11336 vcpu->pre_pcpu), flags);
11337 list_del(&vcpu->blocked_vcpu_list);
11338 spin_unlock_irqrestore(
11339 &per_cpu(blocked_vcpu_on_cpu_lock,
11340 vcpu->pre_pcpu), flags);
11341 vcpu->pre_pcpu = -1;
11342
11343 return 1;
11344 }
11345
11346 WARN((pi_desc->sn == 1),
11347 "Warning: SN field of posted-interrupts "
11348 "is set before blocking\n");
11349
11350 /*
11351 * Since vCPU can be preempted during this process,
11352 * vcpu->cpu could be different with pre_pcpu, we
11353 * need to set pre_pcpu as the destination of wakeup
11354 * notification event, then we can find the right vCPU
11355 * to wakeup in wakeup handler if interrupts happen
11356 * when the vCPU is in blocked state.
11357 */
11358 dest = cpu_physical_id(vcpu->pre_pcpu);
11359
11360 if (x2apic_enabled())
11361 new.ndst = dest;
11362 else
11363 new.ndst = (dest << 8) & 0xFF00;
11364
11365 /* set 'NV' to 'wakeup vector' */
11366 new.nv = POSTED_INTR_WAKEUP_VECTOR;
11367 } while (cmpxchg(&pi_desc->control, old.control,
11368 new.control) != old.control);
11369
11370 return 0;
11371}
11372
Yunhong Jiangbc225122016-06-13 14:19:58 -070011373static int vmx_pre_block(struct kvm_vcpu *vcpu)
11374{
11375 if (pi_pre_block(vcpu))
11376 return 1;
11377
Yunhong Jiang64672c92016-06-13 14:19:59 -070011378 if (kvm_lapic_hv_timer_in_use(vcpu))
11379 kvm_lapic_switch_to_sw_timer(vcpu);
11380
Yunhong Jiangbc225122016-06-13 14:19:58 -070011381 return 0;
11382}
11383
11384static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011385{
11386 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11387 struct pi_desc old, new;
11388 unsigned int dest;
11389 unsigned long flags;
11390
11391 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011392 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11393 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011394 return;
11395
11396 do {
11397 old.control = new.control = pi_desc->control;
11398
11399 dest = cpu_physical_id(vcpu->cpu);
11400
11401 if (x2apic_enabled())
11402 new.ndst = dest;
11403 else
11404 new.ndst = (dest << 8) & 0xFF00;
11405
11406 /* Allow posting non-urgent interrupts */
11407 new.sn = 0;
11408
11409 /* set 'NV' to 'notification vector' */
11410 new.nv = POSTED_INTR_VECTOR;
11411 } while (cmpxchg(&pi_desc->control, old.control,
11412 new.control) != old.control);
11413
11414 if(vcpu->pre_pcpu != -1) {
11415 spin_lock_irqsave(
11416 &per_cpu(blocked_vcpu_on_cpu_lock,
11417 vcpu->pre_pcpu), flags);
11418 list_del(&vcpu->blocked_vcpu_list);
11419 spin_unlock_irqrestore(
11420 &per_cpu(blocked_vcpu_on_cpu_lock,
11421 vcpu->pre_pcpu), flags);
11422 vcpu->pre_pcpu = -1;
11423 }
11424}
11425
Yunhong Jiangbc225122016-06-13 14:19:58 -070011426static void vmx_post_block(struct kvm_vcpu *vcpu)
11427{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011428 if (kvm_x86_ops->set_hv_timer)
11429 kvm_lapic_switch_to_hv_timer(vcpu);
11430
Yunhong Jiangbc225122016-06-13 14:19:58 -070011431 pi_post_block(vcpu);
11432}
11433
Feng Wubf9f6ac2015-09-18 22:29:55 +080011434/*
Feng Wuefc64402015-09-18 22:29:51 +080011435 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11436 *
11437 * @kvm: kvm
11438 * @host_irq: host irq of the interrupt
11439 * @guest_irq: gsi of the interrupt
11440 * @set: set or unset PI
11441 * returns 0 on success, < 0 on failure
11442 */
11443static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11444 uint32_t guest_irq, bool set)
11445{
11446 struct kvm_kernel_irq_routing_entry *e;
11447 struct kvm_irq_routing_table *irq_rt;
11448 struct kvm_lapic_irq irq;
11449 struct kvm_vcpu *vcpu;
11450 struct vcpu_data vcpu_info;
11451 int idx, ret = -EINVAL;
11452
11453 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011454 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11455 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011456 return 0;
11457
11458 idx = srcu_read_lock(&kvm->irq_srcu);
11459 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11460 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11461
11462 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11463 if (e->type != KVM_IRQ_ROUTING_MSI)
11464 continue;
11465 /*
11466 * VT-d PI cannot support posting multicast/broadcast
11467 * interrupts to a vCPU, we still use interrupt remapping
11468 * for these kind of interrupts.
11469 *
11470 * For lowest-priority interrupts, we only support
11471 * those with single CPU as the destination, e.g. user
11472 * configures the interrupts via /proc/irq or uses
11473 * irqbalance to make the interrupts single-CPU.
11474 *
11475 * We will support full lowest-priority interrupt later.
11476 */
11477
Radim Krčmář371313132016-07-12 22:09:27 +020011478 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011479 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11480 /*
11481 * Make sure the IRTE is in remapped mode if
11482 * we don't handle it in posted mode.
11483 */
11484 ret = irq_set_vcpu_affinity(host_irq, NULL);
11485 if (ret < 0) {
11486 printk(KERN_INFO
11487 "failed to back to remapped mode, irq: %u\n",
11488 host_irq);
11489 goto out;
11490 }
11491
Feng Wuefc64402015-09-18 22:29:51 +080011492 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011493 }
Feng Wuefc64402015-09-18 22:29:51 +080011494
11495 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11496 vcpu_info.vector = irq.vector;
11497
Feng Wub6ce9782016-01-25 16:53:35 +080011498 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011499 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11500
11501 if (set)
11502 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11503 else {
11504 /* suppress notification event before unposting */
11505 pi_set_sn(vcpu_to_pi_desc(vcpu));
11506 ret = irq_set_vcpu_affinity(host_irq, NULL);
11507 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11508 }
11509
11510 if (ret < 0) {
11511 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11512 __func__);
11513 goto out;
11514 }
11515 }
11516
11517 ret = 0;
11518out:
11519 srcu_read_unlock(&kvm->irq_srcu, idx);
11520 return ret;
11521}
11522
Ashok Rajc45dcc72016-06-22 14:59:56 +080011523static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11524{
11525 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11526 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11527 FEATURE_CONTROL_LMCE;
11528 else
11529 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11530 ~FEATURE_CONTROL_LMCE;
11531}
11532
Kees Cook404f6aa2016-08-08 16:29:06 -070011533static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011534 .cpu_has_kvm_support = cpu_has_kvm_support,
11535 .disabled_by_bios = vmx_disabled_by_bios,
11536 .hardware_setup = hardware_setup,
11537 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011538 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011539 .hardware_enable = hardware_enable,
11540 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011541 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011542 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011543
11544 .vcpu_create = vmx_create_vcpu,
11545 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011546 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011547
Avi Kivity04d2cc72007-09-10 18:10:54 +030011548 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011549 .vcpu_load = vmx_vcpu_load,
11550 .vcpu_put = vmx_vcpu_put,
11551
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011552 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011553 .get_msr = vmx_get_msr,
11554 .set_msr = vmx_set_msr,
11555 .get_segment_base = vmx_get_segment_base,
11556 .get_segment = vmx_get_segment,
11557 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011558 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011559 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011560 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011561 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011562 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011563 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011564 .set_cr3 = vmx_set_cr3,
11565 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011566 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011567 .get_idt = vmx_get_idt,
11568 .set_idt = vmx_set_idt,
11569 .get_gdt = vmx_get_gdt,
11570 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011571 .get_dr6 = vmx_get_dr6,
11572 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011573 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011574 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011575 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011576 .get_rflags = vmx_get_rflags,
11577 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011578
11579 .get_pkru = vmx_get_pkru,
11580
Avi Kivity6aa8b732006-12-10 02:21:36 -080011581 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011582
Avi Kivity6aa8b732006-12-10 02:21:36 -080011583 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011584 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011585 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011586 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11587 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011588 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011589 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011590 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011591 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011592 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011593 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011594 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011595 .get_nmi_mask = vmx_get_nmi_mask,
11596 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011597 .enable_nmi_window = enable_nmi_window,
11598 .enable_irq_window = enable_irq_window,
11599 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011600 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011601 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011602 .get_enable_apicv = vmx_get_enable_apicv,
11603 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011604 .load_eoi_exitmap = vmx_load_eoi_exitmap,
Paolo Bonzini967235d2016-12-19 14:03:45 +010011605 .apicv_post_state_restore = vmx_apicv_post_state_restore,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011606 .hwapic_irr_update = vmx_hwapic_irr_update,
11607 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011608 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11609 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011610
Izik Eiduscbc94022007-10-25 00:29:55 +020011611 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011612 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011613 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011614
Avi Kivity586f9602010-11-18 13:09:54 +020011615 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011616
Sheng Yang17cc3932010-01-05 19:02:27 +080011617 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011618
11619 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011620
11621 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011622 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011623
11624 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011625
11626 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011627
11628 .write_tsc_offset = vmx_write_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011629
11630 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011631
11632 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011633 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011634 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011635 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011636
11637 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011638
11639 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011640
11641 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11642 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11643 .flush_log_dirty = vmx_flush_log_dirty,
11644 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Bandan Dasc5f983f2017-05-05 15:25:14 -040011645 .write_log_dirty = vmx_write_pml_buffer,
Wei Huang25462f72015-06-19 15:45:05 +020011646
Feng Wubf9f6ac2015-09-18 22:29:55 +080011647 .pre_block = vmx_pre_block,
11648 .post_block = vmx_post_block,
11649
Wei Huang25462f72015-06-19 15:45:05 +020011650 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011651
11652 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011653
11654#ifdef CONFIG_X86_64
11655 .set_hv_timer = vmx_set_hv_timer,
11656 .cancel_hv_timer = vmx_cancel_hv_timer,
11657#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011658
11659 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011660};
11661
11662static int __init vmx_init(void)
11663{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011664 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11665 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011666 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011667 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011668
Dave Young2965faa2015-09-09 15:38:55 -070011669#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011670 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11671 crash_vmclear_local_loaded_vmcss);
11672#endif
11673
He, Qingfdef3ad2007-04-30 09:45:24 +030011674 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011675}
11676
11677static void __exit vmx_exit(void)
11678{
Dave Young2965faa2015-09-09 15:38:55 -070011679#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011680 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011681 synchronize_rcu();
11682#endif
11683
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011684 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011685}
11686
11687module_init(vmx_init)
11688module_exit(vmx_exit)