blob: 5129ba3766c42a48c1fdf32d420082948d06fa1b [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Yang Zhang5a717852013-04-11 19:25:16 +080087static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080088module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080089
Abel Gordonabc4fc52013-04-18 14:35:25 +030090static bool __read_mostly enable_shadow_vmcs = 1;
91module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030092/*
93 * If nested=1, nested virtualization is supported, i.e., guests may use
94 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
95 * use VMX instructions.
96 */
Rusty Russell476bc002012-01-13 09:32:18 +103097static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030098module_param(nested, bool, S_IRUGO);
99
Gleb Natapov50378782013-02-04 16:00:28 +0200100#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
101#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200102#define KVM_VM_CR0_ALWAYS_ON \
103 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200104#define KVM_CR4_GUEST_OWNED_BITS \
105 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
106 | X86_CR4_OSXMMEXCPT)
107
Avi Kivitycdc0e242009-12-06 17:21:14 +0200108#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
109#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
110
Avi Kivity78ac8b42010-04-08 18:19:35 +0300111#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
112
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800113/*
114 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
115 * ple_gap: upper bound on the amount of time between two successive
116 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500117 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800118 * ple_window: upper bound on the amount of time a guest is allowed to execute
119 * in a PAUSE loop. Tests indicate that most spinlocks are held for
120 * less than 2^12 cycles
121 * Time is measured based on a counter that runs at the same rate as the TSC,
122 * refer SDM volume 3b section 21.6.13 & 22.1.3.
123 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500124#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800125#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
126static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
127module_param(ple_gap, int, S_IRUGO);
128
129static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
130module_param(ple_window, int, S_IRUGO);
131
Avi Kivity83287ea422012-09-16 15:10:57 +0300132extern const ulong vmx_return;
133
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200134#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300135#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300136
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400137struct vmcs {
138 u32 revision_id;
139 u32 abort;
140 char data[0];
141};
142
Nadav Har'Eld462b812011-05-24 15:26:10 +0300143/*
144 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
145 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
146 * loaded on this CPU (so we can clear them if the CPU goes down).
147 */
148struct loaded_vmcs {
149 struct vmcs *vmcs;
150 int cpu;
151 int launched;
152 struct list_head loaded_vmcss_on_cpu_link;
153};
154
Avi Kivity26bb0982009-09-07 11:14:12 +0300155struct shared_msr_entry {
156 unsigned index;
157 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200158 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300159};
160
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300161/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300162 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
163 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
164 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
165 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
166 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
167 * More than one of these structures may exist, if L1 runs multiple L2 guests.
168 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
169 * underlying hardware which will be used to run L2.
170 * This structure is packed to ensure that its layout is identical across
171 * machines (necessary for live migration).
172 * If there are changes in this struct, VMCS12_REVISION must be changed.
173 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300174typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300175struct __packed vmcs12 {
176 /* According to the Intel spec, a VMCS region must start with the
177 * following two fields. Then follow implementation-specific data.
178 */
179 u32 revision_id;
180 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300181
Nadav Har'El27d6c862011-05-25 23:06:59 +0300182 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
183 u32 padding[7]; /* room for future expansion */
184
Nadav Har'El22bd0352011-05-25 23:05:57 +0300185 u64 io_bitmap_a;
186 u64 io_bitmap_b;
187 u64 msr_bitmap;
188 u64 vm_exit_msr_store_addr;
189 u64 vm_exit_msr_load_addr;
190 u64 vm_entry_msr_load_addr;
191 u64 tsc_offset;
192 u64 virtual_apic_page_addr;
193 u64 apic_access_addr;
194 u64 ept_pointer;
195 u64 guest_physical_address;
196 u64 vmcs_link_pointer;
197 u64 guest_ia32_debugctl;
198 u64 guest_ia32_pat;
199 u64 guest_ia32_efer;
200 u64 guest_ia32_perf_global_ctrl;
201 u64 guest_pdptr0;
202 u64 guest_pdptr1;
203 u64 guest_pdptr2;
204 u64 guest_pdptr3;
205 u64 host_ia32_pat;
206 u64 host_ia32_efer;
207 u64 host_ia32_perf_global_ctrl;
208 u64 padding64[8]; /* room for future expansion */
209 /*
210 * To allow migration of L1 (complete with its L2 guests) between
211 * machines of different natural widths (32 or 64 bit), we cannot have
212 * unsigned long fields with no explict size. We use u64 (aliased
213 * natural_width) instead. Luckily, x86 is little-endian.
214 */
215 natural_width cr0_guest_host_mask;
216 natural_width cr4_guest_host_mask;
217 natural_width cr0_read_shadow;
218 natural_width cr4_read_shadow;
219 natural_width cr3_target_value0;
220 natural_width cr3_target_value1;
221 natural_width cr3_target_value2;
222 natural_width cr3_target_value3;
223 natural_width exit_qualification;
224 natural_width guest_linear_address;
225 natural_width guest_cr0;
226 natural_width guest_cr3;
227 natural_width guest_cr4;
228 natural_width guest_es_base;
229 natural_width guest_cs_base;
230 natural_width guest_ss_base;
231 natural_width guest_ds_base;
232 natural_width guest_fs_base;
233 natural_width guest_gs_base;
234 natural_width guest_ldtr_base;
235 natural_width guest_tr_base;
236 natural_width guest_gdtr_base;
237 natural_width guest_idtr_base;
238 natural_width guest_dr7;
239 natural_width guest_rsp;
240 natural_width guest_rip;
241 natural_width guest_rflags;
242 natural_width guest_pending_dbg_exceptions;
243 natural_width guest_sysenter_esp;
244 natural_width guest_sysenter_eip;
245 natural_width host_cr0;
246 natural_width host_cr3;
247 natural_width host_cr4;
248 natural_width host_fs_base;
249 natural_width host_gs_base;
250 natural_width host_tr_base;
251 natural_width host_gdtr_base;
252 natural_width host_idtr_base;
253 natural_width host_ia32_sysenter_esp;
254 natural_width host_ia32_sysenter_eip;
255 natural_width host_rsp;
256 natural_width host_rip;
257 natural_width paddingl[8]; /* room for future expansion */
258 u32 pin_based_vm_exec_control;
259 u32 cpu_based_vm_exec_control;
260 u32 exception_bitmap;
261 u32 page_fault_error_code_mask;
262 u32 page_fault_error_code_match;
263 u32 cr3_target_count;
264 u32 vm_exit_controls;
265 u32 vm_exit_msr_store_count;
266 u32 vm_exit_msr_load_count;
267 u32 vm_entry_controls;
268 u32 vm_entry_msr_load_count;
269 u32 vm_entry_intr_info_field;
270 u32 vm_entry_exception_error_code;
271 u32 vm_entry_instruction_len;
272 u32 tpr_threshold;
273 u32 secondary_vm_exec_control;
274 u32 vm_instruction_error;
275 u32 vm_exit_reason;
276 u32 vm_exit_intr_info;
277 u32 vm_exit_intr_error_code;
278 u32 idt_vectoring_info_field;
279 u32 idt_vectoring_error_code;
280 u32 vm_exit_instruction_len;
281 u32 vmx_instruction_info;
282 u32 guest_es_limit;
283 u32 guest_cs_limit;
284 u32 guest_ss_limit;
285 u32 guest_ds_limit;
286 u32 guest_fs_limit;
287 u32 guest_gs_limit;
288 u32 guest_ldtr_limit;
289 u32 guest_tr_limit;
290 u32 guest_gdtr_limit;
291 u32 guest_idtr_limit;
292 u32 guest_es_ar_bytes;
293 u32 guest_cs_ar_bytes;
294 u32 guest_ss_ar_bytes;
295 u32 guest_ds_ar_bytes;
296 u32 guest_fs_ar_bytes;
297 u32 guest_gs_ar_bytes;
298 u32 guest_ldtr_ar_bytes;
299 u32 guest_tr_ar_bytes;
300 u32 guest_interruptibility_info;
301 u32 guest_activity_state;
302 u32 guest_sysenter_cs;
303 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100304 u32 vmx_preemption_timer_value;
305 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300306 u16 virtual_processor_id;
307 u16 guest_es_selector;
308 u16 guest_cs_selector;
309 u16 guest_ss_selector;
310 u16 guest_ds_selector;
311 u16 guest_fs_selector;
312 u16 guest_gs_selector;
313 u16 guest_ldtr_selector;
314 u16 guest_tr_selector;
315 u16 host_es_selector;
316 u16 host_cs_selector;
317 u16 host_ss_selector;
318 u16 host_ds_selector;
319 u16 host_fs_selector;
320 u16 host_gs_selector;
321 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300322};
323
324/*
325 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
326 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
327 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
328 */
329#define VMCS12_REVISION 0x11e57ed0
330
331/*
332 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
333 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
334 * current implementation, 4K are reserved to avoid future complications.
335 */
336#define VMCS12_SIZE 0x1000
337
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300338/* Used to remember the last vmcs02 used for some recently used vmcs12s */
339struct vmcs02_list {
340 struct list_head list;
341 gpa_t vmptr;
342 struct loaded_vmcs vmcs02;
343};
344
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300345/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300346 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
347 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
348 */
349struct nested_vmx {
350 /* Has the level1 guest done vmxon? */
351 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300352
353 /* The guest-physical address of the current VMCS L1 keeps for L2 */
354 gpa_t current_vmptr;
355 /* The host-usable pointer to the above */
356 struct page *current_vmcs12_page;
357 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300358 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300359 /*
360 * Indicates if the shadow vmcs must be updated with the
361 * data hold by vmcs12
362 */
363 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300364
365 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
366 struct list_head vmcs02_pool;
367 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300368 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300369 /* L2 must run next, and mustn't decide to exit to L1. */
370 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300371 /*
372 * Guest pages referred to in vmcs02 with host-physical pointers, so
373 * we must keep them pinned while L2 runs.
374 */
375 struct page *apic_access_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800376 u64 msr_ia32_feature_control;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300377};
378
Yang Zhang01e439b2013-04-11 19:25:12 +0800379#define POSTED_INTR_ON 0
380/* Posted-Interrupt Descriptor */
381struct pi_desc {
382 u32 pir[8]; /* Posted interrupt requested */
383 u32 control; /* bit 0 of control is outstanding notification bit */
384 u32 rsvd[7];
385} __aligned(64);
386
Yang Zhanga20ed542013-04-11 19:25:15 +0800387static bool pi_test_and_set_on(struct pi_desc *pi_desc)
388{
389 return test_and_set_bit(POSTED_INTR_ON,
390 (unsigned long *)&pi_desc->control);
391}
392
393static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
394{
395 return test_and_clear_bit(POSTED_INTR_ON,
396 (unsigned long *)&pi_desc->control);
397}
398
399static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
400{
401 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
402}
403
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400404struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000405 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300406 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300407 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200408 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200409 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300410 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200411 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200412 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300413 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400414 int nmsrs;
415 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800416 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400417#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300418 u64 msr_host_kernel_gs_base;
419 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400420#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300421 /*
422 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
423 * non-nested (L1) guest, it always points to vmcs01. For a nested
424 * guest (L2), it points to a different VMCS.
425 */
426 struct loaded_vmcs vmcs01;
427 struct loaded_vmcs *loaded_vmcs;
428 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300429 struct msr_autoload {
430 unsigned nr;
431 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
432 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
433 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400434 struct {
435 int loaded;
436 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300437#ifdef CONFIG_X86_64
438 u16 ds_sel, es_sel;
439#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200440 int gs_ldt_reload_needed;
441 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400442 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200443 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300444 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300445 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300446 struct kvm_segment segs[8];
447 } rmode;
448 struct {
449 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300450 struct kvm_save_segment {
451 u16 selector;
452 unsigned long base;
453 u32 limit;
454 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300455 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300456 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800457 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300458 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200459
460 /* Support for vnmi-less CPUs */
461 int soft_vnmi_blocked;
462 ktime_t entry_time;
463 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800464 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800465
466 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300467
Yang Zhang01e439b2013-04-11 19:25:12 +0800468 /* Posted interrupt descriptor */
469 struct pi_desc pi_desc;
470
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300471 /* Support for a guest hypervisor (nested VMX) */
472 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400473};
474
Avi Kivity2fb92db2011-04-27 19:42:18 +0300475enum segment_cache_field {
476 SEG_FIELD_SEL = 0,
477 SEG_FIELD_BASE = 1,
478 SEG_FIELD_LIMIT = 2,
479 SEG_FIELD_AR = 3,
480
481 SEG_FIELD_NR = 4
482};
483
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400484static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
485{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000486 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400487}
488
Nadav Har'El22bd0352011-05-25 23:05:57 +0300489#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
490#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
491#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
492 [number##_HIGH] = VMCS12_OFFSET(name)+4
493
Abel Gordon4607c2d2013-04-18 14:35:55 +0300494
495static const unsigned long shadow_read_only_fields[] = {
496 /*
497 * We do NOT shadow fields that are modified when L0
498 * traps and emulates any vmx instruction (e.g. VMPTRLD,
499 * VMXON...) executed by L1.
500 * For example, VM_INSTRUCTION_ERROR is read
501 * by L1 if a vmx instruction fails (part of the error path).
502 * Note the code assumes this logic. If for some reason
503 * we start shadowing these fields then we need to
504 * force a shadow sync when L0 emulates vmx instructions
505 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
506 * by nested_vmx_failValid)
507 */
508 VM_EXIT_REASON,
509 VM_EXIT_INTR_INFO,
510 VM_EXIT_INSTRUCTION_LEN,
511 IDT_VECTORING_INFO_FIELD,
512 IDT_VECTORING_ERROR_CODE,
513 VM_EXIT_INTR_ERROR_CODE,
514 EXIT_QUALIFICATION,
515 GUEST_LINEAR_ADDRESS,
516 GUEST_PHYSICAL_ADDRESS
517};
518static const int max_shadow_read_only_fields =
519 ARRAY_SIZE(shadow_read_only_fields);
520
521static const unsigned long shadow_read_write_fields[] = {
522 GUEST_RIP,
523 GUEST_RSP,
524 GUEST_CR0,
525 GUEST_CR3,
526 GUEST_CR4,
527 GUEST_INTERRUPTIBILITY_INFO,
528 GUEST_RFLAGS,
529 GUEST_CS_SELECTOR,
530 GUEST_CS_AR_BYTES,
531 GUEST_CS_LIMIT,
532 GUEST_CS_BASE,
533 GUEST_ES_BASE,
534 CR0_GUEST_HOST_MASK,
535 CR0_READ_SHADOW,
536 CR4_READ_SHADOW,
537 TSC_OFFSET,
538 EXCEPTION_BITMAP,
539 CPU_BASED_VM_EXEC_CONTROL,
540 VM_ENTRY_EXCEPTION_ERROR_CODE,
541 VM_ENTRY_INTR_INFO_FIELD,
542 VM_ENTRY_INSTRUCTION_LEN,
543 VM_ENTRY_EXCEPTION_ERROR_CODE,
544 HOST_FS_BASE,
545 HOST_GS_BASE,
546 HOST_FS_SELECTOR,
547 HOST_GS_SELECTOR
548};
549static const int max_shadow_read_write_fields =
550 ARRAY_SIZE(shadow_read_write_fields);
551
Mathias Krause772e0312012-08-30 01:30:19 +0200552static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300553 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
554 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
555 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
556 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
557 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
558 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
559 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
560 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
561 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
562 FIELD(HOST_ES_SELECTOR, host_es_selector),
563 FIELD(HOST_CS_SELECTOR, host_cs_selector),
564 FIELD(HOST_SS_SELECTOR, host_ss_selector),
565 FIELD(HOST_DS_SELECTOR, host_ds_selector),
566 FIELD(HOST_FS_SELECTOR, host_fs_selector),
567 FIELD(HOST_GS_SELECTOR, host_gs_selector),
568 FIELD(HOST_TR_SELECTOR, host_tr_selector),
569 FIELD64(IO_BITMAP_A, io_bitmap_a),
570 FIELD64(IO_BITMAP_B, io_bitmap_b),
571 FIELD64(MSR_BITMAP, msr_bitmap),
572 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
573 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
574 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
575 FIELD64(TSC_OFFSET, tsc_offset),
576 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
577 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
578 FIELD64(EPT_POINTER, ept_pointer),
579 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
580 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
581 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
582 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
583 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
584 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
585 FIELD64(GUEST_PDPTR0, guest_pdptr0),
586 FIELD64(GUEST_PDPTR1, guest_pdptr1),
587 FIELD64(GUEST_PDPTR2, guest_pdptr2),
588 FIELD64(GUEST_PDPTR3, guest_pdptr3),
589 FIELD64(HOST_IA32_PAT, host_ia32_pat),
590 FIELD64(HOST_IA32_EFER, host_ia32_efer),
591 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
592 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
593 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
594 FIELD(EXCEPTION_BITMAP, exception_bitmap),
595 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
596 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
597 FIELD(CR3_TARGET_COUNT, cr3_target_count),
598 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
599 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
600 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
601 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
602 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
603 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
604 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
605 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
606 FIELD(TPR_THRESHOLD, tpr_threshold),
607 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
608 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
609 FIELD(VM_EXIT_REASON, vm_exit_reason),
610 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
611 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
612 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
613 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
614 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
615 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
616 FIELD(GUEST_ES_LIMIT, guest_es_limit),
617 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
618 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
619 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
620 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
621 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
622 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
623 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
624 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
625 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
626 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
627 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
628 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
629 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
630 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
631 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
632 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
633 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
634 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
635 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
636 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
637 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100638 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300639 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
640 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
641 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
642 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
643 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
644 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
645 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
646 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
647 FIELD(EXIT_QUALIFICATION, exit_qualification),
648 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
649 FIELD(GUEST_CR0, guest_cr0),
650 FIELD(GUEST_CR3, guest_cr3),
651 FIELD(GUEST_CR4, guest_cr4),
652 FIELD(GUEST_ES_BASE, guest_es_base),
653 FIELD(GUEST_CS_BASE, guest_cs_base),
654 FIELD(GUEST_SS_BASE, guest_ss_base),
655 FIELD(GUEST_DS_BASE, guest_ds_base),
656 FIELD(GUEST_FS_BASE, guest_fs_base),
657 FIELD(GUEST_GS_BASE, guest_gs_base),
658 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
659 FIELD(GUEST_TR_BASE, guest_tr_base),
660 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
661 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
662 FIELD(GUEST_DR7, guest_dr7),
663 FIELD(GUEST_RSP, guest_rsp),
664 FIELD(GUEST_RIP, guest_rip),
665 FIELD(GUEST_RFLAGS, guest_rflags),
666 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
667 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
668 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
669 FIELD(HOST_CR0, host_cr0),
670 FIELD(HOST_CR3, host_cr3),
671 FIELD(HOST_CR4, host_cr4),
672 FIELD(HOST_FS_BASE, host_fs_base),
673 FIELD(HOST_GS_BASE, host_gs_base),
674 FIELD(HOST_TR_BASE, host_tr_base),
675 FIELD(HOST_GDTR_BASE, host_gdtr_base),
676 FIELD(HOST_IDTR_BASE, host_idtr_base),
677 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
678 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
679 FIELD(HOST_RSP, host_rsp),
680 FIELD(HOST_RIP, host_rip),
681};
682static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
683
684static inline short vmcs_field_to_offset(unsigned long field)
685{
686 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
687 return -1;
688 return vmcs_field_to_offset_table[field];
689}
690
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300691static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
692{
693 return to_vmx(vcpu)->nested.current_vmcs12;
694}
695
696static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
697{
698 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800699 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300700 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800701
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300702 return page;
703}
704
705static void nested_release_page(struct page *page)
706{
707 kvm_release_page_dirty(page);
708}
709
710static void nested_release_page_clean(struct page *page)
711{
712 kvm_release_page_clean(page);
713}
714
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300715static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800716static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800717static void kvm_cpu_vmxon(u64 addr);
718static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200719static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200720static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300721static void vmx_set_segment(struct kvm_vcpu *vcpu,
722 struct kvm_segment *var, int seg);
723static void vmx_get_segment(struct kvm_vcpu *vcpu,
724 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200725static bool guest_state_valid(struct kvm_vcpu *vcpu);
726static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800727static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300728static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300729static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Avi Kivity75880a02007-06-20 11:20:04 +0300730
Avi Kivity6aa8b732006-12-10 02:21:36 -0800731static DEFINE_PER_CPU(struct vmcs *, vmxarea);
732static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300733/*
734 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
735 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
736 */
737static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300738static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800739
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200740static unsigned long *vmx_io_bitmap_a;
741static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200742static unsigned long *vmx_msr_bitmap_legacy;
743static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800744static unsigned long *vmx_msr_bitmap_legacy_x2apic;
745static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300746static unsigned long *vmx_vmread_bitmap;
747static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300748
Avi Kivity110312c2010-12-21 12:54:20 +0200749static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200750static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200751
Sheng Yang2384d2b2008-01-17 15:14:33 +0800752static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
753static DEFINE_SPINLOCK(vmx_vpid_lock);
754
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300755static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800756 int size;
757 int order;
758 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300759 u32 pin_based_exec_ctrl;
760 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800761 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300762 u32 vmexit_ctrl;
763 u32 vmentry_ctrl;
764} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800765
Hannes Ederefff9e52008-11-28 17:02:06 +0100766static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800767 u32 ept;
768 u32 vpid;
769} vmx_capability;
770
Avi Kivity6aa8b732006-12-10 02:21:36 -0800771#define VMX_SEGMENT_FIELD(seg) \
772 [VCPU_SREG_##seg] = { \
773 .selector = GUEST_##seg##_SELECTOR, \
774 .base = GUEST_##seg##_BASE, \
775 .limit = GUEST_##seg##_LIMIT, \
776 .ar_bytes = GUEST_##seg##_AR_BYTES, \
777 }
778
Mathias Krause772e0312012-08-30 01:30:19 +0200779static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800780 unsigned selector;
781 unsigned base;
782 unsigned limit;
783 unsigned ar_bytes;
784} kvm_vmx_segment_fields[] = {
785 VMX_SEGMENT_FIELD(CS),
786 VMX_SEGMENT_FIELD(DS),
787 VMX_SEGMENT_FIELD(ES),
788 VMX_SEGMENT_FIELD(FS),
789 VMX_SEGMENT_FIELD(GS),
790 VMX_SEGMENT_FIELD(SS),
791 VMX_SEGMENT_FIELD(TR),
792 VMX_SEGMENT_FIELD(LDTR),
793};
794
Avi Kivity26bb0982009-09-07 11:14:12 +0300795static u64 host_efer;
796
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300797static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
798
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300799/*
Brian Gerst8c065852010-07-17 09:03:26 -0400800 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300801 * away by decrementing the array size.
802 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800803static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800804#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300805 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800806#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400807 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800808};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200809#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800810
Gui Jianfeng31299942010-03-15 17:29:09 +0800811static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800812{
813 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
814 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100815 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800816}
817
Gui Jianfeng31299942010-03-15 17:29:09 +0800818static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300819{
820 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
821 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100822 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300823}
824
Gui Jianfeng31299942010-03-15 17:29:09 +0800825static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500826{
827 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
828 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100829 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500830}
831
Gui Jianfeng31299942010-03-15 17:29:09 +0800832static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800833{
834 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
835 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
836}
837
Gui Jianfeng31299942010-03-15 17:29:09 +0800838static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800839{
840 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
841 INTR_INFO_VALID_MASK)) ==
842 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
843}
844
Gui Jianfeng31299942010-03-15 17:29:09 +0800845static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800846{
Sheng Yang04547152009-04-01 15:52:31 +0800847 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800848}
849
Gui Jianfeng31299942010-03-15 17:29:09 +0800850static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800851{
Sheng Yang04547152009-04-01 15:52:31 +0800852 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800853}
854
Gui Jianfeng31299942010-03-15 17:29:09 +0800855static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800856{
Sheng Yang04547152009-04-01 15:52:31 +0800857 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800858}
859
Gui Jianfeng31299942010-03-15 17:29:09 +0800860static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800861{
Sheng Yang04547152009-04-01 15:52:31 +0800862 return vmcs_config.cpu_based_exec_ctrl &
863 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800864}
865
Avi Kivity774ead32007-12-26 13:57:04 +0200866static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800867{
Sheng Yang04547152009-04-01 15:52:31 +0800868 return vmcs_config.cpu_based_2nd_exec_ctrl &
869 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
870}
871
Yang Zhang8d146952013-01-25 10:18:50 +0800872static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
873{
874 return vmcs_config.cpu_based_2nd_exec_ctrl &
875 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
876}
877
Yang Zhang83d4c282013-01-25 10:18:49 +0800878static inline bool cpu_has_vmx_apic_register_virt(void)
879{
880 return vmcs_config.cpu_based_2nd_exec_ctrl &
881 SECONDARY_EXEC_APIC_REGISTER_VIRT;
882}
883
Yang Zhangc7c9c562013-01-25 10:18:51 +0800884static inline bool cpu_has_vmx_virtual_intr_delivery(void)
885{
886 return vmcs_config.cpu_based_2nd_exec_ctrl &
887 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
888}
889
Yang Zhang01e439b2013-04-11 19:25:12 +0800890static inline bool cpu_has_vmx_posted_intr(void)
891{
892 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
893}
894
895static inline bool cpu_has_vmx_apicv(void)
896{
897 return cpu_has_vmx_apic_register_virt() &&
898 cpu_has_vmx_virtual_intr_delivery() &&
899 cpu_has_vmx_posted_intr();
900}
901
Sheng Yang04547152009-04-01 15:52:31 +0800902static inline bool cpu_has_vmx_flexpriority(void)
903{
904 return cpu_has_vmx_tpr_shadow() &&
905 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800906}
907
Marcelo Tosattie7997942009-06-11 12:07:40 -0300908static inline bool cpu_has_vmx_ept_execute_only(void)
909{
Gui Jianfeng31299942010-03-15 17:29:09 +0800910 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300911}
912
913static inline bool cpu_has_vmx_eptp_uncacheable(void)
914{
Gui Jianfeng31299942010-03-15 17:29:09 +0800915 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300916}
917
918static inline bool cpu_has_vmx_eptp_writeback(void)
919{
Gui Jianfeng31299942010-03-15 17:29:09 +0800920 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300921}
922
923static inline bool cpu_has_vmx_ept_2m_page(void)
924{
Gui Jianfeng31299942010-03-15 17:29:09 +0800925 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300926}
927
Sheng Yang878403b2010-01-05 19:02:29 +0800928static inline bool cpu_has_vmx_ept_1g_page(void)
929{
Gui Jianfeng31299942010-03-15 17:29:09 +0800930 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800931}
932
Sheng Yang4bc9b982010-06-02 14:05:24 +0800933static inline bool cpu_has_vmx_ept_4levels(void)
934{
935 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
936}
937
Xudong Hao83c3a332012-05-28 19:33:35 +0800938static inline bool cpu_has_vmx_ept_ad_bits(void)
939{
940 return vmx_capability.ept & VMX_EPT_AD_BIT;
941}
942
Gui Jianfeng31299942010-03-15 17:29:09 +0800943static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800944{
Gui Jianfeng31299942010-03-15 17:29:09 +0800945 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800946}
947
Gui Jianfeng31299942010-03-15 17:29:09 +0800948static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800949{
Gui Jianfeng31299942010-03-15 17:29:09 +0800950 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800951}
952
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800953static inline bool cpu_has_vmx_invvpid_single(void)
954{
955 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
956}
957
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800958static inline bool cpu_has_vmx_invvpid_global(void)
959{
960 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
961}
962
Gui Jianfeng31299942010-03-15 17:29:09 +0800963static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800964{
Sheng Yang04547152009-04-01 15:52:31 +0800965 return vmcs_config.cpu_based_2nd_exec_ctrl &
966 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800967}
968
Gui Jianfeng31299942010-03-15 17:29:09 +0800969static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700970{
971 return vmcs_config.cpu_based_2nd_exec_ctrl &
972 SECONDARY_EXEC_UNRESTRICTED_GUEST;
973}
974
Gui Jianfeng31299942010-03-15 17:29:09 +0800975static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800976{
977 return vmcs_config.cpu_based_2nd_exec_ctrl &
978 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
979}
980
Gui Jianfeng31299942010-03-15 17:29:09 +0800981static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800982{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800983 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800984}
985
Gui Jianfeng31299942010-03-15 17:29:09 +0800986static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800987{
Sheng Yang04547152009-04-01 15:52:31 +0800988 return vmcs_config.cpu_based_2nd_exec_ctrl &
989 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800990}
991
Gui Jianfeng31299942010-03-15 17:29:09 +0800992static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800993{
994 return vmcs_config.cpu_based_2nd_exec_ctrl &
995 SECONDARY_EXEC_RDTSCP;
996}
997
Mao, Junjiead756a12012-07-02 01:18:48 +0000998static inline bool cpu_has_vmx_invpcid(void)
999{
1000 return vmcs_config.cpu_based_2nd_exec_ctrl &
1001 SECONDARY_EXEC_ENABLE_INVPCID;
1002}
1003
Gui Jianfeng31299942010-03-15 17:29:09 +08001004static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001005{
1006 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1007}
1008
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001009static inline bool cpu_has_vmx_wbinvd_exit(void)
1010{
1011 return vmcs_config.cpu_based_2nd_exec_ctrl &
1012 SECONDARY_EXEC_WBINVD_EXITING;
1013}
1014
Abel Gordonabc4fc52013-04-18 14:35:25 +03001015static inline bool cpu_has_vmx_shadow_vmcs(void)
1016{
1017 u64 vmx_msr;
1018 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1019 /* check if the cpu supports writing r/o exit information fields */
1020 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1021 return false;
1022
1023 return vmcs_config.cpu_based_2nd_exec_ctrl &
1024 SECONDARY_EXEC_SHADOW_VMCS;
1025}
1026
Sheng Yang04547152009-04-01 15:52:31 +08001027static inline bool report_flexpriority(void)
1028{
1029 return flexpriority_enabled;
1030}
1031
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001032static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1033{
1034 return vmcs12->cpu_based_vm_exec_control & bit;
1035}
1036
1037static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1038{
1039 return (vmcs12->cpu_based_vm_exec_control &
1040 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1041 (vmcs12->secondary_vm_exec_control & bit);
1042}
1043
Nadav Har'El644d7112011-05-25 23:12:35 +03001044static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
1045 struct kvm_vcpu *vcpu)
1046{
1047 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1048}
1049
Nadav Har'El155a97a2013-08-05 11:07:16 +03001050static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1051{
1052 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1053}
1054
Nadav Har'El644d7112011-05-25 23:12:35 +03001055static inline bool is_exception(u32 intr_info)
1056{
1057 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1058 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1059}
1060
1061static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +03001062static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1063 struct vmcs12 *vmcs12,
1064 u32 reason, unsigned long qualification);
1065
Rusty Russell8b9cf982007-07-30 16:31:43 +10001066static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001067{
1068 int i;
1069
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001070 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001071 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001072 return i;
1073 return -1;
1074}
1075
Sheng Yang2384d2b2008-01-17 15:14:33 +08001076static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1077{
1078 struct {
1079 u64 vpid : 16;
1080 u64 rsvd : 48;
1081 u64 gva;
1082 } operand = { vpid, 0, gva };
1083
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001084 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001085 /* CF==1 or ZF==1 --> rc = -1 */
1086 "; ja 1f ; ud2 ; 1:"
1087 : : "a"(&operand), "c"(ext) : "cc", "memory");
1088}
1089
Sheng Yang14394422008-04-28 12:24:45 +08001090static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1091{
1092 struct {
1093 u64 eptp, gpa;
1094 } operand = {eptp, gpa};
1095
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001096 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001097 /* CF==1 or ZF==1 --> rc = -1 */
1098 "; ja 1f ; ud2 ; 1:\n"
1099 : : "a" (&operand), "c" (ext) : "cc", "memory");
1100}
1101
Avi Kivity26bb0982009-09-07 11:14:12 +03001102static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001103{
1104 int i;
1105
Rusty Russell8b9cf982007-07-30 16:31:43 +10001106 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001107 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001108 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001109 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001110}
1111
Avi Kivity6aa8b732006-12-10 02:21:36 -08001112static void vmcs_clear(struct vmcs *vmcs)
1113{
1114 u64 phys_addr = __pa(vmcs);
1115 u8 error;
1116
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001117 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001118 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001119 : "cc", "memory");
1120 if (error)
1121 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1122 vmcs, phys_addr);
1123}
1124
Nadav Har'Eld462b812011-05-24 15:26:10 +03001125static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1126{
1127 vmcs_clear(loaded_vmcs->vmcs);
1128 loaded_vmcs->cpu = -1;
1129 loaded_vmcs->launched = 0;
1130}
1131
Dongxiao Xu7725b892010-05-11 18:29:38 +08001132static void vmcs_load(struct vmcs *vmcs)
1133{
1134 u64 phys_addr = __pa(vmcs);
1135 u8 error;
1136
1137 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001138 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001139 : "cc", "memory");
1140 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001141 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001142 vmcs, phys_addr);
1143}
1144
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001145#ifdef CONFIG_KEXEC
1146/*
1147 * This bitmap is used to indicate whether the vmclear
1148 * operation is enabled on all cpus. All disabled by
1149 * default.
1150 */
1151static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1152
1153static inline void crash_enable_local_vmclear(int cpu)
1154{
1155 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1156}
1157
1158static inline void crash_disable_local_vmclear(int cpu)
1159{
1160 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1161}
1162
1163static inline int crash_local_vmclear_enabled(int cpu)
1164{
1165 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1166}
1167
1168static void crash_vmclear_local_loaded_vmcss(void)
1169{
1170 int cpu = raw_smp_processor_id();
1171 struct loaded_vmcs *v;
1172
1173 if (!crash_local_vmclear_enabled(cpu))
1174 return;
1175
1176 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1177 loaded_vmcss_on_cpu_link)
1178 vmcs_clear(v->vmcs);
1179}
1180#else
1181static inline void crash_enable_local_vmclear(int cpu) { }
1182static inline void crash_disable_local_vmclear(int cpu) { }
1183#endif /* CONFIG_KEXEC */
1184
Nadav Har'Eld462b812011-05-24 15:26:10 +03001185static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001186{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001187 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001188 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001189
Nadav Har'Eld462b812011-05-24 15:26:10 +03001190 if (loaded_vmcs->cpu != cpu)
1191 return; /* vcpu migration can race with cpu offline */
1192 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001193 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001194 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001195 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001196
1197 /*
1198 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1199 * is before setting loaded_vmcs->vcpu to -1 which is done in
1200 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1201 * then adds the vmcs into percpu list before it is deleted.
1202 */
1203 smp_wmb();
1204
Nadav Har'Eld462b812011-05-24 15:26:10 +03001205 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001206 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001207}
1208
Nadav Har'Eld462b812011-05-24 15:26:10 +03001209static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001210{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001211 int cpu = loaded_vmcs->cpu;
1212
1213 if (cpu != -1)
1214 smp_call_function_single(cpu,
1215 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001216}
1217
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001218static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001219{
1220 if (vmx->vpid == 0)
1221 return;
1222
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001223 if (cpu_has_vmx_invvpid_single())
1224 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001225}
1226
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001227static inline void vpid_sync_vcpu_global(void)
1228{
1229 if (cpu_has_vmx_invvpid_global())
1230 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1231}
1232
1233static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1234{
1235 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001236 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001237 else
1238 vpid_sync_vcpu_global();
1239}
1240
Sheng Yang14394422008-04-28 12:24:45 +08001241static inline void ept_sync_global(void)
1242{
1243 if (cpu_has_vmx_invept_global())
1244 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1245}
1246
1247static inline void ept_sync_context(u64 eptp)
1248{
Avi Kivity089d0342009-03-23 18:26:32 +02001249 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001250 if (cpu_has_vmx_invept_context())
1251 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1252 else
1253 ept_sync_global();
1254 }
1255}
1256
Avi Kivity96304212011-05-15 10:13:13 -04001257static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001258{
Avi Kivity5e520e62011-05-15 10:13:12 -04001259 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001260
Avi Kivity5e520e62011-05-15 10:13:12 -04001261 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1262 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001263 return value;
1264}
1265
Avi Kivity96304212011-05-15 10:13:13 -04001266static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001267{
1268 return vmcs_readl(field);
1269}
1270
Avi Kivity96304212011-05-15 10:13:13 -04001271static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001272{
1273 return vmcs_readl(field);
1274}
1275
Avi Kivity96304212011-05-15 10:13:13 -04001276static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001277{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001278#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001279 return vmcs_readl(field);
1280#else
1281 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1282#endif
1283}
1284
Avi Kivitye52de1b2007-01-05 16:36:56 -08001285static noinline void vmwrite_error(unsigned long field, unsigned long value)
1286{
1287 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1288 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1289 dump_stack();
1290}
1291
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292static void vmcs_writel(unsigned long field, unsigned long value)
1293{
1294 u8 error;
1295
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001296 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001297 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001298 if (unlikely(error))
1299 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001300}
1301
1302static void vmcs_write16(unsigned long field, u16 value)
1303{
1304 vmcs_writel(field, value);
1305}
1306
1307static void vmcs_write32(unsigned long field, u32 value)
1308{
1309 vmcs_writel(field, value);
1310}
1311
1312static void vmcs_write64(unsigned long field, u64 value)
1313{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001314 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001315#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316 asm volatile ("");
1317 vmcs_writel(field+1, value >> 32);
1318#endif
1319}
1320
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001321static void vmcs_clear_bits(unsigned long field, u32 mask)
1322{
1323 vmcs_writel(field, vmcs_readl(field) & ~mask);
1324}
1325
1326static void vmcs_set_bits(unsigned long field, u32 mask)
1327{
1328 vmcs_writel(field, vmcs_readl(field) | mask);
1329}
1330
Avi Kivity2fb92db2011-04-27 19:42:18 +03001331static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1332{
1333 vmx->segment_cache.bitmask = 0;
1334}
1335
1336static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1337 unsigned field)
1338{
1339 bool ret;
1340 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1341
1342 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1343 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1344 vmx->segment_cache.bitmask = 0;
1345 }
1346 ret = vmx->segment_cache.bitmask & mask;
1347 vmx->segment_cache.bitmask |= mask;
1348 return ret;
1349}
1350
1351static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1352{
1353 u16 *p = &vmx->segment_cache.seg[seg].selector;
1354
1355 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1356 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1357 return *p;
1358}
1359
1360static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1361{
1362 ulong *p = &vmx->segment_cache.seg[seg].base;
1363
1364 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1365 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1366 return *p;
1367}
1368
1369static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1370{
1371 u32 *p = &vmx->segment_cache.seg[seg].limit;
1372
1373 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1374 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1375 return *p;
1376}
1377
1378static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1379{
1380 u32 *p = &vmx->segment_cache.seg[seg].ar;
1381
1382 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1383 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1384 return *p;
1385}
1386
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001387static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1388{
1389 u32 eb;
1390
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001391 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1392 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1393 if ((vcpu->guest_debug &
1394 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1395 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1396 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001397 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001398 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001399 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001400 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001401 if (vcpu->fpu_active)
1402 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001403
1404 /* When we are running a nested L2 guest and L1 specified for it a
1405 * certain exception bitmap, we must trap the same exceptions and pass
1406 * them to L1. When running L2, we will only handle the exceptions
1407 * specified above if L1 did not want them.
1408 */
1409 if (is_guest_mode(vcpu))
1410 eb |= get_vmcs12(vcpu)->exception_bitmap;
1411
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001412 vmcs_write32(EXCEPTION_BITMAP, eb);
1413}
1414
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001415static void clear_atomic_switch_msr_special(unsigned long entry,
1416 unsigned long exit)
1417{
1418 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1419 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1420}
1421
Avi Kivity61d2ef22010-04-28 16:40:38 +03001422static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1423{
1424 unsigned i;
1425 struct msr_autoload *m = &vmx->msr_autoload;
1426
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001427 switch (msr) {
1428 case MSR_EFER:
1429 if (cpu_has_load_ia32_efer) {
1430 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1431 VM_EXIT_LOAD_IA32_EFER);
1432 return;
1433 }
1434 break;
1435 case MSR_CORE_PERF_GLOBAL_CTRL:
1436 if (cpu_has_load_perf_global_ctrl) {
1437 clear_atomic_switch_msr_special(
1438 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1439 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1440 return;
1441 }
1442 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001443 }
1444
Avi Kivity61d2ef22010-04-28 16:40:38 +03001445 for (i = 0; i < m->nr; ++i)
1446 if (m->guest[i].index == msr)
1447 break;
1448
1449 if (i == m->nr)
1450 return;
1451 --m->nr;
1452 m->guest[i] = m->guest[m->nr];
1453 m->host[i] = m->host[m->nr];
1454 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1455 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1456}
1457
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001458static void add_atomic_switch_msr_special(unsigned long entry,
1459 unsigned long exit, unsigned long guest_val_vmcs,
1460 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1461{
1462 vmcs_write64(guest_val_vmcs, guest_val);
1463 vmcs_write64(host_val_vmcs, host_val);
1464 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1465 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1466}
1467
Avi Kivity61d2ef22010-04-28 16:40:38 +03001468static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1469 u64 guest_val, u64 host_val)
1470{
1471 unsigned i;
1472 struct msr_autoload *m = &vmx->msr_autoload;
1473
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001474 switch (msr) {
1475 case MSR_EFER:
1476 if (cpu_has_load_ia32_efer) {
1477 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1478 VM_EXIT_LOAD_IA32_EFER,
1479 GUEST_IA32_EFER,
1480 HOST_IA32_EFER,
1481 guest_val, host_val);
1482 return;
1483 }
1484 break;
1485 case MSR_CORE_PERF_GLOBAL_CTRL:
1486 if (cpu_has_load_perf_global_ctrl) {
1487 add_atomic_switch_msr_special(
1488 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1489 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1490 GUEST_IA32_PERF_GLOBAL_CTRL,
1491 HOST_IA32_PERF_GLOBAL_CTRL,
1492 guest_val, host_val);
1493 return;
1494 }
1495 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001496 }
1497
Avi Kivity61d2ef22010-04-28 16:40:38 +03001498 for (i = 0; i < m->nr; ++i)
1499 if (m->guest[i].index == msr)
1500 break;
1501
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001502 if (i == NR_AUTOLOAD_MSRS) {
1503 printk_once(KERN_WARNING"Not enough mst switch entries. "
1504 "Can't add msr %x\n", msr);
1505 return;
1506 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001507 ++m->nr;
1508 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1509 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1510 }
1511
1512 m->guest[i].index = msr;
1513 m->guest[i].value = guest_val;
1514 m->host[i].index = msr;
1515 m->host[i].value = host_val;
1516}
1517
Avi Kivity33ed6322007-05-02 16:54:03 +03001518static void reload_tss(void)
1519{
Avi Kivity33ed6322007-05-02 16:54:03 +03001520 /*
1521 * VT restores TR but not its size. Useless.
1522 */
Avi Kivityd3591922010-07-26 18:32:39 +03001523 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001524 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001525
Avi Kivityd3591922010-07-26 18:32:39 +03001526 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001527 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1528 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001529}
1530
Avi Kivity92c0d902009-10-29 11:00:16 +02001531static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001532{
Roel Kluin3a34a882009-08-04 02:08:45 -07001533 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001534 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001535
Avi Kivityf6801df2010-01-21 15:31:50 +02001536 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001537
Avi Kivity51c6cf62007-08-29 03:48:05 +03001538 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001539 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001540 * outside long mode
1541 */
1542 ignore_bits = EFER_NX | EFER_SCE;
1543#ifdef CONFIG_X86_64
1544 ignore_bits |= EFER_LMA | EFER_LME;
1545 /* SCE is meaningful only in long mode on Intel */
1546 if (guest_efer & EFER_LMA)
1547 ignore_bits &= ~(u64)EFER_SCE;
1548#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001549 guest_efer &= ~ignore_bits;
1550 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001551 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001552 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001553
1554 clear_atomic_switch_msr(vmx, MSR_EFER);
1555 /* On ept, can't emulate nx, and must switch nx atomically */
1556 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1557 guest_efer = vmx->vcpu.arch.efer;
1558 if (!(guest_efer & EFER_LMA))
1559 guest_efer &= ~EFER_LME;
1560 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1561 return false;
1562 }
1563
Avi Kivity26bb0982009-09-07 11:14:12 +03001564 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001565}
1566
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001567static unsigned long segment_base(u16 selector)
1568{
Avi Kivityd3591922010-07-26 18:32:39 +03001569 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001570 struct desc_struct *d;
1571 unsigned long table_base;
1572 unsigned long v;
1573
1574 if (!(selector & ~3))
1575 return 0;
1576
Avi Kivityd3591922010-07-26 18:32:39 +03001577 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001578
1579 if (selector & 4) { /* from ldt */
1580 u16 ldt_selector = kvm_read_ldt();
1581
1582 if (!(ldt_selector & ~3))
1583 return 0;
1584
1585 table_base = segment_base(ldt_selector);
1586 }
1587 d = (struct desc_struct *)(table_base + (selector & ~7));
1588 v = get_desc_base(d);
1589#ifdef CONFIG_X86_64
1590 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1591 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1592#endif
1593 return v;
1594}
1595
1596static inline unsigned long kvm_read_tr_base(void)
1597{
1598 u16 tr;
1599 asm("str %0" : "=g"(tr));
1600 return segment_base(tr);
1601}
1602
Avi Kivity04d2cc72007-09-10 18:10:54 +03001603static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001604{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001605 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001606 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001607
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001608 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001609 return;
1610
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001611 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001612 /*
1613 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1614 * allow segment selectors with cpl > 0 or ti == 1.
1615 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001616 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001617 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001618 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001619 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001620 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001621 vmx->host_state.fs_reload_needed = 0;
1622 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001623 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001624 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001625 }
Avi Kivity9581d442010-10-19 16:46:55 +02001626 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001627 if (!(vmx->host_state.gs_sel & 7))
1628 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001629 else {
1630 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001631 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001632 }
1633
1634#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001635 savesegment(ds, vmx->host_state.ds_sel);
1636 savesegment(es, vmx->host_state.es_sel);
1637#endif
1638
1639#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001640 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1641 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1642#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001643 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1644 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001645#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001646
1647#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001648 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1649 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001650 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001651#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001652 for (i = 0; i < vmx->save_nmsrs; ++i)
1653 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001654 vmx->guest_msrs[i].data,
1655 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001656}
1657
Avi Kivitya9b21b62008-06-24 11:48:49 +03001658static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001659{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001660 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001661 return;
1662
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001663 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001664 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001665#ifdef CONFIG_X86_64
1666 if (is_long_mode(&vmx->vcpu))
1667 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1668#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001669 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001670 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001671#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001672 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001673#else
1674 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001675#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001676 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001677 if (vmx->host_state.fs_reload_needed)
1678 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001679#ifdef CONFIG_X86_64
1680 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1681 loadsegment(ds, vmx->host_state.ds_sel);
1682 loadsegment(es, vmx->host_state.es_sel);
1683 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001684#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001685 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001686#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001687 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001688#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001689 /*
1690 * If the FPU is not active (through the host task or
1691 * the guest vcpu), then restore the cr0.TS bit.
1692 */
1693 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1694 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001695 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001696}
1697
Avi Kivitya9b21b62008-06-24 11:48:49 +03001698static void vmx_load_host_state(struct vcpu_vmx *vmx)
1699{
1700 preempt_disable();
1701 __vmx_load_host_state(vmx);
1702 preempt_enable();
1703}
1704
Avi Kivity6aa8b732006-12-10 02:21:36 -08001705/*
1706 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1707 * vcpu mutex is already taken.
1708 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001709static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001710{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001711 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001712 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001714 if (!vmm_exclusive)
1715 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001716 else if (vmx->loaded_vmcs->cpu != cpu)
1717 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001718
Nadav Har'Eld462b812011-05-24 15:26:10 +03001719 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1720 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1721 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001722 }
1723
Nadav Har'Eld462b812011-05-24 15:26:10 +03001724 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001725 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001726 unsigned long sysenter_esp;
1727
Avi Kivitya8eeb042010-05-10 12:34:53 +03001728 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001729 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001730 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001731
1732 /*
1733 * Read loaded_vmcs->cpu should be before fetching
1734 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1735 * See the comments in __loaded_vmcs_clear().
1736 */
1737 smp_rmb();
1738
Nadav Har'Eld462b812011-05-24 15:26:10 +03001739 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1740 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001741 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001742 local_irq_enable();
1743
Avi Kivity6aa8b732006-12-10 02:21:36 -08001744 /*
1745 * Linux uses per-cpu TSS and GDT, so set these when switching
1746 * processors.
1747 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001748 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001749 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001750
1751 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1752 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001753 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001754 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001755}
1756
1757static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1758{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001759 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001760 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001761 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1762 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001763 kvm_cpu_vmxoff();
1764 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001765}
1766
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001767static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1768{
Avi Kivity81231c62010-01-24 16:26:40 +02001769 ulong cr0;
1770
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001771 if (vcpu->fpu_active)
1772 return;
1773 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001774 cr0 = vmcs_readl(GUEST_CR0);
1775 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1776 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1777 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001778 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001779 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001780 if (is_guest_mode(vcpu))
1781 vcpu->arch.cr0_guest_owned_bits &=
1782 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001783 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001784}
1785
Avi Kivityedcafe32009-12-30 18:07:40 +02001786static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1787
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001788/*
1789 * Return the cr0 value that a nested guest would read. This is a combination
1790 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1791 * its hypervisor (cr0_read_shadow).
1792 */
1793static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1794{
1795 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1796 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1797}
1798static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1799{
1800 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1801 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1802}
1803
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001804static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1805{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001806 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1807 * set this *before* calling this function.
1808 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001809 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001810 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001811 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001812 vcpu->arch.cr0_guest_owned_bits = 0;
1813 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001814 if (is_guest_mode(vcpu)) {
1815 /*
1816 * L1's specified read shadow might not contain the TS bit,
1817 * so now that we turned on shadowing of this bit, we need to
1818 * set this bit of the shadow. Like in nested_vmx_run we need
1819 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1820 * up-to-date here because we just decached cr0.TS (and we'll
1821 * only update vmcs12->guest_cr0 on nested exit).
1822 */
1823 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1824 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1825 (vcpu->arch.cr0 & X86_CR0_TS);
1826 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1827 } else
1828 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001829}
1830
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1832{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001833 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001834
Avi Kivity6de12732011-03-07 12:51:22 +02001835 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1836 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1837 rflags = vmcs_readl(GUEST_RFLAGS);
1838 if (to_vmx(vcpu)->rmode.vm86_active) {
1839 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1840 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1841 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1842 }
1843 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001844 }
Avi Kivity6de12732011-03-07 12:51:22 +02001845 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001846}
1847
1848static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1849{
Avi Kivity6de12732011-03-07 12:51:22 +02001850 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1851 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001852 if (to_vmx(vcpu)->rmode.vm86_active) {
1853 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001854 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001855 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001856 vmcs_writel(GUEST_RFLAGS, rflags);
1857}
1858
Glauber Costa2809f5d2009-05-12 16:21:05 -04001859static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1860{
1861 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1862 int ret = 0;
1863
1864 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001865 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001866 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001867 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001868
1869 return ret & mask;
1870}
1871
1872static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1873{
1874 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1875 u32 interruptibility = interruptibility_old;
1876
1877 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1878
Jan Kiszka48005f62010-02-19 19:38:07 +01001879 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001880 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001881 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001882 interruptibility |= GUEST_INTR_STATE_STI;
1883
1884 if ((interruptibility != interruptibility_old))
1885 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1886}
1887
Avi Kivity6aa8b732006-12-10 02:21:36 -08001888static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1889{
1890 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001891
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001892 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001893 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001894 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001895
Glauber Costa2809f5d2009-05-12 16:21:05 -04001896 /* skipping an emulated instruction also counts */
1897 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001898}
1899
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001900/*
1901 * KVM wants to inject page-faults which it got to the guest. This function
1902 * checks whether in a nested guest, we need to inject them to L1 or L2.
1903 * This function assumes it is called with the exit reason in vmcs02 being
1904 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1905 * is running).
1906 */
1907static int nested_pf_handled(struct kvm_vcpu *vcpu)
1908{
1909 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1910
1911 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001912 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001913 return 0;
1914
1915 nested_vmx_vmexit(vcpu);
1916 return 1;
1917}
1918
Avi Kivity298101d2007-11-25 13:41:11 +02001919static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001920 bool has_error_code, u32 error_code,
1921 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001922{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001923 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001924 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001925
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001926 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
Jan Kiszka5a2892c2013-04-28 09:24:41 +02001927 !vmx->nested.nested_run_pending && nested_pf_handled(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001928 return;
1929
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001930 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001931 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001932 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1933 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001934
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001935 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001936 int inc_eip = 0;
1937 if (kvm_exception_is_soft(nr))
1938 inc_eip = vcpu->arch.event_exit_inst_len;
1939 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001940 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001941 return;
1942 }
1943
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001944 if (kvm_exception_is_soft(nr)) {
1945 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1946 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001947 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1948 } else
1949 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1950
1951 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001952}
1953
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001954static bool vmx_rdtscp_supported(void)
1955{
1956 return cpu_has_vmx_rdtscp();
1957}
1958
Mao, Junjiead756a12012-07-02 01:18:48 +00001959static bool vmx_invpcid_supported(void)
1960{
1961 return cpu_has_vmx_invpcid() && enable_ept;
1962}
1963
Avi Kivity6aa8b732006-12-10 02:21:36 -08001964/*
Eddie Donga75beee2007-05-17 18:55:15 +03001965 * Swap MSR entry in host/guest MSR entry array.
1966 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001967static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001968{
Avi Kivity26bb0982009-09-07 11:14:12 +03001969 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001970
1971 tmp = vmx->guest_msrs[to];
1972 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1973 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001974}
1975
Yang Zhang8d146952013-01-25 10:18:50 +08001976static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
1977{
1978 unsigned long *msr_bitmap;
1979
1980 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
1981 if (is_long_mode(vcpu))
1982 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
1983 else
1984 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
1985 } else {
1986 if (is_long_mode(vcpu))
1987 msr_bitmap = vmx_msr_bitmap_longmode;
1988 else
1989 msr_bitmap = vmx_msr_bitmap_legacy;
1990 }
1991
1992 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1993}
1994
Eddie Donga75beee2007-05-17 18:55:15 +03001995/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001996 * Set up the vmcs to automatically save and restore system
1997 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1998 * mode, as fiddling with msrs is very expensive.
1999 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002000static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002001{
Avi Kivity26bb0982009-09-07 11:14:12 +03002002 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002003
Eddie Donga75beee2007-05-17 18:55:15 +03002004 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002005#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002006 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002007 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002008 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002009 move_msr_up(vmx, index, save_nmsrs++);
2010 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002011 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002012 move_msr_up(vmx, index, save_nmsrs++);
2013 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002014 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002015 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002016 index = __find_msr_index(vmx, MSR_TSC_AUX);
2017 if (index >= 0 && vmx->rdtscp_enabled)
2018 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002019 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002020 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002021 * if efer.sce is enabled.
2022 */
Brian Gerst8c065852010-07-17 09:03:26 -04002023 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002024 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002025 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002026 }
Eddie Donga75beee2007-05-17 18:55:15 +03002027#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002028 index = __find_msr_index(vmx, MSR_EFER);
2029 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002030 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002031
Avi Kivity26bb0982009-09-07 11:14:12 +03002032 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002033
Yang Zhang8d146952013-01-25 10:18:50 +08002034 if (cpu_has_vmx_msr_bitmap())
2035 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002036}
2037
2038/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002039 * reads and returns guest's timestamp counter "register"
2040 * guest_tsc = host_tsc + tsc_offset -- 21.3
2041 */
2042static u64 guest_read_tsc(void)
2043{
2044 u64 host_tsc, tsc_offset;
2045
2046 rdtscll(host_tsc);
2047 tsc_offset = vmcs_read64(TSC_OFFSET);
2048 return host_tsc + tsc_offset;
2049}
2050
2051/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002052 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2053 * counter, even if a nested guest (L2) is currently running.
2054 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002055u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002056{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002057 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002058
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002059 tsc_offset = is_guest_mode(vcpu) ?
2060 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2061 vmcs_read64(TSC_OFFSET);
2062 return host_tsc + tsc_offset;
2063}
2064
2065/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002066 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2067 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002068 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002069static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002070{
Zachary Amsdencc578282012-02-03 15:43:50 -02002071 if (!scale)
2072 return;
2073
2074 if (user_tsc_khz > tsc_khz) {
2075 vcpu->arch.tsc_catchup = 1;
2076 vcpu->arch.tsc_always_catchup = 1;
2077 } else
2078 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002079}
2080
Will Auldba904632012-11-29 12:42:50 -08002081static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2082{
2083 return vmcs_read64(TSC_OFFSET);
2084}
2085
Joerg Roedel4051b182011-03-25 09:44:49 +01002086/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002087 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002088 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002089static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002090{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002091 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002092 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002093 * We're here if L1 chose not to trap WRMSR to TSC. According
2094 * to the spec, this should set L1's TSC; The offset that L1
2095 * set for L2 remains unchanged, and still needs to be added
2096 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002097 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002098 struct vmcs12 *vmcs12;
2099 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2100 /* recalculate vmcs02.TSC_OFFSET: */
2101 vmcs12 = get_vmcs12(vcpu);
2102 vmcs_write64(TSC_OFFSET, offset +
2103 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2104 vmcs12->tsc_offset : 0));
2105 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002106 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2107 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002108 vmcs_write64(TSC_OFFSET, offset);
2109 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002110}
2111
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002112static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002113{
2114 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002115
Zachary Amsdene48672f2010-08-19 22:07:23 -10002116 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002117 if (is_guest_mode(vcpu)) {
2118 /* Even when running L2, the adjustment needs to apply to L1 */
2119 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002120 } else
2121 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2122 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002123}
2124
Joerg Roedel857e4092011-03-25 09:44:50 +01002125static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2126{
2127 return target_tsc - native_read_tsc();
2128}
2129
Nadav Har'El801d3422011-05-25 23:02:23 +03002130static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2131{
2132 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2133 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2134}
2135
2136/*
2137 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2138 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2139 * all guests if the "nested" module option is off, and can also be disabled
2140 * for a single guest by disabling its VMX cpuid bit.
2141 */
2142static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2143{
2144 return nested && guest_cpuid_has_vmx(vcpu);
2145}
2146
Avi Kivity6aa8b732006-12-10 02:21:36 -08002147/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002148 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2149 * returned for the various VMX controls MSRs when nested VMX is enabled.
2150 * The same values should also be used to verify that vmcs12 control fields are
2151 * valid during nested entry from L1 to L2.
2152 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2153 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2154 * bit in the high half is on if the corresponding bit in the control field
2155 * may be on. See also vmx_control_verify().
2156 * TODO: allow these variables to be modified (downgraded) by module options
2157 * or other means.
2158 */
2159static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2160static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2161static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2162static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2163static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002164static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002165static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002166static __init void nested_vmx_setup_ctls_msrs(void)
2167{
2168 /*
2169 * Note that as a general rule, the high half of the MSRs (bits in
2170 * the control fields which may be 1) should be initialized by the
2171 * intersection of the underlying hardware's MSR (i.e., features which
2172 * can be supported) and the list of features we want to expose -
2173 * because they are known to be properly supported in our code.
2174 * Also, usually, the low half of the MSRs (bits which must be 1) can
2175 * be set to 0, meaning that L1 may turn off any of these bits. The
2176 * reason is that if one of these bits is necessary, it will appear
2177 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2178 * fields of vmcs01 and vmcs02, will turn these bits off - and
2179 * nested_vmx_exit_handled() will not pass related exits to L1.
2180 * These rules have exceptions below.
2181 */
2182
2183 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002184 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2185 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002186 /*
2187 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2188 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2189 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002190 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2191 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002192 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
2193 PIN_BASED_VMX_PREEMPTION_TIMER;
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002194 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002195
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002196 /*
2197 * Exit controls
2198 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2199 * 17 must be 1.
2200 */
2201 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002202 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002203#ifdef CONFIG_X86_64
2204 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2205#else
2206 nested_vmx_exit_ctls_high = 0;
2207#endif
Nadav Har'El8049d652013-08-05 11:07:06 +03002208 nested_vmx_exit_ctls_high |= (VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2209 VM_EXIT_LOAD_IA32_EFER);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002210
2211 /* entry controls */
2212 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2213 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002214 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2215 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002216 nested_vmx_entry_ctls_high &=
2217 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
Nadav Har'El8049d652013-08-05 11:07:06 +03002218 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2219 VM_ENTRY_LOAD_IA32_EFER);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002220 /* cpu-based controls */
2221 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2222 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2223 nested_vmx_procbased_ctls_low = 0;
2224 nested_vmx_procbased_ctls_high &=
2225 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2226 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2227 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2228 CPU_BASED_CR3_STORE_EXITING |
2229#ifdef CONFIG_X86_64
2230 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2231#endif
2232 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2233 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002234 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002235 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002236 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2237 /*
2238 * We can allow some features even when not supported by the
2239 * hardware. For example, L1 can specify an MSR bitmap - and we
2240 * can use it to avoid exits to L1 - even when L0 runs L2
2241 * without MSR bitmaps.
2242 */
2243 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2244
2245 /* secondary cpu-based controls */
2246 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2247 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2248 nested_vmx_secondary_ctls_low = 0;
2249 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002250 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2251 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002252
2253 /* miscellaneous data */
2254 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszka0238ea92013-03-13 11:31:24 +01002255 nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
2256 VMX_MISC_SAVE_EFER_LMA;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002257 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002258}
2259
2260static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2261{
2262 /*
2263 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2264 */
2265 return ((control & high) | low) == control;
2266}
2267
2268static inline u64 vmx_control_msr(u32 low, u32 high)
2269{
2270 return low | ((u64)high << 32);
2271}
2272
2273/*
2274 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2275 * also let it use VMX-specific MSRs.
2276 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2277 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2278 * like all other MSRs).
2279 */
2280static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2281{
2282 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2283 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2284 /*
2285 * According to the spec, processors which do not support VMX
2286 * should throw a #GP(0) when VMX capability MSRs are read.
2287 */
2288 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2289 return 1;
2290 }
2291
2292 switch (msr_index) {
2293 case MSR_IA32_FEATURE_CONTROL:
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002294 if (nested_vmx_allowed(vcpu)) {
2295 *pdata = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2296 break;
2297 }
2298 return 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002299 case MSR_IA32_VMX_BASIC:
2300 /*
2301 * This MSR reports some information about VMX support. We
2302 * should return information about the VMX we emulate for the
2303 * guest, and the VMCS structure we give it - not about the
2304 * VMX support of the underlying hardware.
2305 */
2306 *pdata = VMCS12_REVISION |
2307 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2308 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2309 break;
2310 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2311 case MSR_IA32_VMX_PINBASED_CTLS:
2312 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2313 nested_vmx_pinbased_ctls_high);
2314 break;
2315 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2316 case MSR_IA32_VMX_PROCBASED_CTLS:
2317 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2318 nested_vmx_procbased_ctls_high);
2319 break;
2320 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2321 case MSR_IA32_VMX_EXIT_CTLS:
2322 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2323 nested_vmx_exit_ctls_high);
2324 break;
2325 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2326 case MSR_IA32_VMX_ENTRY_CTLS:
2327 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2328 nested_vmx_entry_ctls_high);
2329 break;
2330 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002331 *pdata = vmx_control_msr(nested_vmx_misc_low,
2332 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002333 break;
2334 /*
2335 * These MSRs specify bits which the guest must keep fixed (on or off)
2336 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2337 * We picked the standard core2 setting.
2338 */
2339#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2340#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2341 case MSR_IA32_VMX_CR0_FIXED0:
2342 *pdata = VMXON_CR0_ALWAYSON;
2343 break;
2344 case MSR_IA32_VMX_CR0_FIXED1:
2345 *pdata = -1ULL;
2346 break;
2347 case MSR_IA32_VMX_CR4_FIXED0:
2348 *pdata = VMXON_CR4_ALWAYSON;
2349 break;
2350 case MSR_IA32_VMX_CR4_FIXED1:
2351 *pdata = -1ULL;
2352 break;
2353 case MSR_IA32_VMX_VMCS_ENUM:
2354 *pdata = 0x1f;
2355 break;
2356 case MSR_IA32_VMX_PROCBASED_CTLS2:
2357 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2358 nested_vmx_secondary_ctls_high);
2359 break;
2360 case MSR_IA32_VMX_EPT_VPID_CAP:
2361 /* Currently, no nested ept or nested vpid */
2362 *pdata = 0;
2363 break;
2364 default:
2365 return 0;
2366 }
2367
2368 return 1;
2369}
2370
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002371static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002372{
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002373 u32 msr_index = msr_info->index;
2374 u64 data = msr_info->data;
2375 bool host_initialized = msr_info->host_initiated;
2376
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002377 if (!nested_vmx_allowed(vcpu))
2378 return 0;
2379
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002380 if (msr_index == MSR_IA32_FEATURE_CONTROL) {
2381 if (!host_initialized &&
2382 to_vmx(vcpu)->nested.msr_ia32_feature_control
2383 & FEATURE_CONTROL_LOCKED)
2384 return 0;
2385 to_vmx(vcpu)->nested.msr_ia32_feature_control = data;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002386 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002387 }
2388
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002389 /*
2390 * No need to treat VMX capability MSRs specially: If we don't handle
2391 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2392 */
2393 return 0;
2394}
2395
2396/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002397 * Reads an msr value (of 'msr_index') into 'pdata'.
2398 * Returns 0 on success, non-0 otherwise.
2399 * Assumes vcpu_load() was already called.
2400 */
2401static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2402{
2403 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002404 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002405
2406 if (!pdata) {
2407 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2408 return -EINVAL;
2409 }
2410
2411 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002412#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002413 case MSR_FS_BASE:
2414 data = vmcs_readl(GUEST_FS_BASE);
2415 break;
2416 case MSR_GS_BASE:
2417 data = vmcs_readl(GUEST_GS_BASE);
2418 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002419 case MSR_KERNEL_GS_BASE:
2420 vmx_load_host_state(to_vmx(vcpu));
2421 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2422 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002423#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002424 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002425 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302426 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002427 data = guest_read_tsc();
2428 break;
2429 case MSR_IA32_SYSENTER_CS:
2430 data = vmcs_read32(GUEST_SYSENTER_CS);
2431 break;
2432 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002433 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002434 break;
2435 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002436 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002437 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002438 case MSR_TSC_AUX:
2439 if (!to_vmx(vcpu)->rdtscp_enabled)
2440 return 1;
2441 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002442 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002443 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2444 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002445 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002446 if (msr) {
2447 data = msr->data;
2448 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002449 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002450 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002451 }
2452
2453 *pdata = data;
2454 return 0;
2455}
2456
2457/*
2458 * Writes msr value into into the appropriate "register".
2459 * Returns 0 on success, non-0 otherwise.
2460 * Assumes vcpu_load() was already called.
2461 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002462static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002463{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002464 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002465 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002466 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002467 u32 msr_index = msr_info->index;
2468 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002469
Avi Kivity6aa8b732006-12-10 02:21:36 -08002470 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002471 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002472 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002473 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002474#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002475 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002476 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002477 vmcs_writel(GUEST_FS_BASE, data);
2478 break;
2479 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002480 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002481 vmcs_writel(GUEST_GS_BASE, data);
2482 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002483 case MSR_KERNEL_GS_BASE:
2484 vmx_load_host_state(vmx);
2485 vmx->msr_guest_kernel_gs_base = data;
2486 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002487#endif
2488 case MSR_IA32_SYSENTER_CS:
2489 vmcs_write32(GUEST_SYSENTER_CS, data);
2490 break;
2491 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002492 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002493 break;
2494 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002495 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002496 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302497 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002498 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002499 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002500 case MSR_IA32_CR_PAT:
2501 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2502 vmcs_write64(GUEST_IA32_PAT, data);
2503 vcpu->arch.pat = data;
2504 break;
2505 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002506 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002507 break;
Will Auldba904632012-11-29 12:42:50 -08002508 case MSR_IA32_TSC_ADJUST:
2509 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002510 break;
2511 case MSR_TSC_AUX:
2512 if (!vmx->rdtscp_enabled)
2513 return 1;
2514 /* Check reserved bit, higher 32 bits should be zero */
2515 if ((data >> 32) != 0)
2516 return 1;
2517 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002518 default:
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002519 if (vmx_set_vmx_msr(vcpu, msr_info))
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002520 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002521 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002522 if (msr) {
2523 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002524 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2525 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002526 kvm_set_shared_msr(msr->index, msr->data,
2527 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002528 preempt_enable();
2529 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002530 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002531 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002532 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002533 }
2534
Eddie Dong2cc51562007-05-21 07:28:09 +03002535 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002536}
2537
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002538static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002539{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002540 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2541 switch (reg) {
2542 case VCPU_REGS_RSP:
2543 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2544 break;
2545 case VCPU_REGS_RIP:
2546 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2547 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002548 case VCPU_EXREG_PDPTR:
2549 if (enable_ept)
2550 ept_save_pdptrs(vcpu);
2551 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002552 default:
2553 break;
2554 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555}
2556
Avi Kivity6aa8b732006-12-10 02:21:36 -08002557static __init int cpu_has_kvm_support(void)
2558{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002559 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002560}
2561
2562static __init int vmx_disabled_by_bios(void)
2563{
2564 u64 msr;
2565
2566 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002567 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002568 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002569 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2570 && tboot_enabled())
2571 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002572 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002573 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002574 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002575 && !tboot_enabled()) {
2576 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002577 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002578 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002579 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002580 /* launched w/o TXT and VMX disabled */
2581 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2582 && !tboot_enabled())
2583 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002584 }
2585
2586 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002587}
2588
Dongxiao Xu7725b892010-05-11 18:29:38 +08002589static void kvm_cpu_vmxon(u64 addr)
2590{
2591 asm volatile (ASM_VMX_VMXON_RAX
2592 : : "a"(&addr), "m"(addr)
2593 : "memory", "cc");
2594}
2595
Alexander Graf10474ae2009-09-15 11:37:46 +02002596static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002597{
2598 int cpu = raw_smp_processor_id();
2599 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002600 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002601
Alexander Graf10474ae2009-09-15 11:37:46 +02002602 if (read_cr4() & X86_CR4_VMXE)
2603 return -EBUSY;
2604
Nadav Har'Eld462b812011-05-24 15:26:10 +03002605 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002606
2607 /*
2608 * Now we can enable the vmclear operation in kdump
2609 * since the loaded_vmcss_on_cpu list on this cpu
2610 * has been initialized.
2611 *
2612 * Though the cpu is not in VMX operation now, there
2613 * is no problem to enable the vmclear operation
2614 * for the loaded_vmcss_on_cpu list is empty!
2615 */
2616 crash_enable_local_vmclear(cpu);
2617
Avi Kivity6aa8b732006-12-10 02:21:36 -08002618 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002619
2620 test_bits = FEATURE_CONTROL_LOCKED;
2621 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2622 if (tboot_enabled())
2623 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2624
2625 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002626 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002627 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2628 }
Rusty Russell66aee912007-07-17 23:34:16 +10002629 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002630
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002631 if (vmm_exclusive) {
2632 kvm_cpu_vmxon(phys_addr);
2633 ept_sync_global();
2634 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002635
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002636 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002637
Alexander Graf10474ae2009-09-15 11:37:46 +02002638 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639}
2640
Nadav Har'Eld462b812011-05-24 15:26:10 +03002641static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002642{
2643 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002644 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002645
Nadav Har'Eld462b812011-05-24 15:26:10 +03002646 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2647 loaded_vmcss_on_cpu_link)
2648 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002649}
2650
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002651
2652/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2653 * tricks.
2654 */
2655static void kvm_cpu_vmxoff(void)
2656{
2657 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002658}
2659
Avi Kivity6aa8b732006-12-10 02:21:36 -08002660static void hardware_disable(void *garbage)
2661{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002662 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002663 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002664 kvm_cpu_vmxoff();
2665 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002666 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002669static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002670 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002671{
2672 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002673 u32 ctl = ctl_min | ctl_opt;
2674
2675 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2676
2677 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2678 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2679
2680 /* Ensure minimum (required) set of control bits are supported. */
2681 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002682 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002683
2684 *result = ctl;
2685 return 0;
2686}
2687
Avi Kivity110312c2010-12-21 12:54:20 +02002688static __init bool allow_1_setting(u32 msr, u32 ctl)
2689{
2690 u32 vmx_msr_low, vmx_msr_high;
2691
2692 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2693 return vmx_msr_high & ctl;
2694}
2695
Yang, Sheng002c7f72007-07-31 14:23:01 +03002696static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002697{
2698 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002699 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002700 u32 _pin_based_exec_control = 0;
2701 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002702 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002703 u32 _vmexit_control = 0;
2704 u32 _vmentry_control = 0;
2705
Raghavendra K T10166742012-02-07 23:19:20 +05302706 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002707#ifdef CONFIG_X86_64
2708 CPU_BASED_CR8_LOAD_EXITING |
2709 CPU_BASED_CR8_STORE_EXITING |
2710#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002711 CPU_BASED_CR3_LOAD_EXITING |
2712 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002713 CPU_BASED_USE_IO_BITMAPS |
2714 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002715 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002716 CPU_BASED_MWAIT_EXITING |
2717 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002718 CPU_BASED_INVLPG_EXITING |
2719 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002720
Sheng Yangf78e0e22007-10-29 09:40:42 +08002721 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002722 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002723 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002724 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2725 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002726 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002727#ifdef CONFIG_X86_64
2728 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2729 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2730 ~CPU_BASED_CR8_STORE_EXITING;
2731#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002732 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002733 min2 = 0;
2734 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002735 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002736 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002737 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002738 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002739 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002740 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002741 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002742 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002743 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002744 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2745 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002746 if (adjust_vmx_controls(min2, opt2,
2747 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002748 &_cpu_based_2nd_exec_control) < 0)
2749 return -EIO;
2750 }
2751#ifndef CONFIG_X86_64
2752 if (!(_cpu_based_2nd_exec_control &
2753 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2754 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2755#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002756
2757 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2758 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002759 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002760 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2761 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002762
Sheng Yangd56f5462008-04-25 10:13:16 +08002763 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002764 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2765 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002766 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2767 CPU_BASED_CR3_STORE_EXITING |
2768 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002769 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2770 vmx_capability.ept, vmx_capability.vpid);
2771 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002772
2773 min = 0;
2774#ifdef CONFIG_X86_64
2775 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2776#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002777 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
2778 VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002779 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2780 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002781 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002782
Yang Zhang01e439b2013-04-11 19:25:12 +08002783 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2784 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2785 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2786 &_pin_based_exec_control) < 0)
2787 return -EIO;
2788
2789 if (!(_cpu_based_2nd_exec_control &
2790 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2791 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2792 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2793
Sheng Yang468d4722008-10-09 16:01:55 +08002794 min = 0;
2795 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002796 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2797 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002798 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002800 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002801
2802 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2803 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002804 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002805
2806#ifdef CONFIG_X86_64
2807 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2808 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002809 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002810#endif
2811
2812 /* Require Write-Back (WB) memory type for VMCS accesses. */
2813 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002814 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002815
Yang, Sheng002c7f72007-07-31 14:23:01 +03002816 vmcs_conf->size = vmx_msr_high & 0x1fff;
2817 vmcs_conf->order = get_order(vmcs_config.size);
2818 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002819
Yang, Sheng002c7f72007-07-31 14:23:01 +03002820 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2821 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002822 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002823 vmcs_conf->vmexit_ctrl = _vmexit_control;
2824 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002825
Avi Kivity110312c2010-12-21 12:54:20 +02002826 cpu_has_load_ia32_efer =
2827 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2828 VM_ENTRY_LOAD_IA32_EFER)
2829 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2830 VM_EXIT_LOAD_IA32_EFER);
2831
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002832 cpu_has_load_perf_global_ctrl =
2833 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2834 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2835 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2836 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2837
2838 /*
2839 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2840 * but due to arrata below it can't be used. Workaround is to use
2841 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2842 *
2843 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2844 *
2845 * AAK155 (model 26)
2846 * AAP115 (model 30)
2847 * AAT100 (model 37)
2848 * BC86,AAY89,BD102 (model 44)
2849 * BA97 (model 46)
2850 *
2851 */
2852 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2853 switch (boot_cpu_data.x86_model) {
2854 case 26:
2855 case 30:
2856 case 37:
2857 case 44:
2858 case 46:
2859 cpu_has_load_perf_global_ctrl = false;
2860 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2861 "does not work properly. Using workaround\n");
2862 break;
2863 default:
2864 break;
2865 }
2866 }
2867
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002868 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002869}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002870
2871static struct vmcs *alloc_vmcs_cpu(int cpu)
2872{
2873 int node = cpu_to_node(cpu);
2874 struct page *pages;
2875 struct vmcs *vmcs;
2876
Mel Gorman6484eb32009-06-16 15:31:54 -07002877 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002878 if (!pages)
2879 return NULL;
2880 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002881 memset(vmcs, 0, vmcs_config.size);
2882 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002883 return vmcs;
2884}
2885
2886static struct vmcs *alloc_vmcs(void)
2887{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002888 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002889}
2890
2891static void free_vmcs(struct vmcs *vmcs)
2892{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002893 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002894}
2895
Nadav Har'Eld462b812011-05-24 15:26:10 +03002896/*
2897 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2898 */
2899static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2900{
2901 if (!loaded_vmcs->vmcs)
2902 return;
2903 loaded_vmcs_clear(loaded_vmcs);
2904 free_vmcs(loaded_vmcs->vmcs);
2905 loaded_vmcs->vmcs = NULL;
2906}
2907
Sam Ravnborg39959582007-06-01 00:47:13 -07002908static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002909{
2910 int cpu;
2911
Zachary Amsden3230bb42009-09-29 11:38:37 -10002912 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002913 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002914 per_cpu(vmxarea, cpu) = NULL;
2915 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002916}
2917
Avi Kivity6aa8b732006-12-10 02:21:36 -08002918static __init int alloc_kvm_area(void)
2919{
2920 int cpu;
2921
Zachary Amsden3230bb42009-09-29 11:38:37 -10002922 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002923 struct vmcs *vmcs;
2924
2925 vmcs = alloc_vmcs_cpu(cpu);
2926 if (!vmcs) {
2927 free_kvm_area();
2928 return -ENOMEM;
2929 }
2930
2931 per_cpu(vmxarea, cpu) = vmcs;
2932 }
2933 return 0;
2934}
2935
2936static __init int hardware_setup(void)
2937{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002938 if (setup_vmcs_config(&vmcs_config) < 0)
2939 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002940
2941 if (boot_cpu_has(X86_FEATURE_NX))
2942 kvm_enable_efer_bits(EFER_NX);
2943
Sheng Yang93ba03c2009-04-01 15:52:32 +08002944 if (!cpu_has_vmx_vpid())
2945 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03002946 if (!cpu_has_vmx_shadow_vmcs())
2947 enable_shadow_vmcs = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002948
Sheng Yang4bc9b982010-06-02 14:05:24 +08002949 if (!cpu_has_vmx_ept() ||
2950 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002951 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002952 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002953 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002954 }
2955
Xudong Hao83c3a332012-05-28 19:33:35 +08002956 if (!cpu_has_vmx_ept_ad_bits())
2957 enable_ept_ad_bits = 0;
2958
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002959 if (!cpu_has_vmx_unrestricted_guest())
2960 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002961
2962 if (!cpu_has_vmx_flexpriority())
2963 flexpriority_enabled = 0;
2964
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002965 if (!cpu_has_vmx_tpr_shadow())
2966 kvm_x86_ops->update_cr8_intercept = NULL;
2967
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002968 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2969 kvm_disable_largepages();
2970
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002971 if (!cpu_has_vmx_ple())
2972 ple_gap = 0;
2973
Yang Zhang01e439b2013-04-11 19:25:12 +08002974 if (!cpu_has_vmx_apicv())
2975 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08002976
Yang Zhang01e439b2013-04-11 19:25:12 +08002977 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08002978 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002979 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08002980 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002981 kvm_x86_ops->deliver_posted_interrupt = NULL;
2982 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
2983 }
Yang Zhang83d4c282013-01-25 10:18:49 +08002984
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002985 if (nested)
2986 nested_vmx_setup_ctls_msrs();
2987
Avi Kivity6aa8b732006-12-10 02:21:36 -08002988 return alloc_kvm_area();
2989}
2990
2991static __exit void hardware_unsetup(void)
2992{
2993 free_kvm_area();
2994}
2995
Gleb Natapov14168782013-01-21 15:36:49 +02002996static bool emulation_required(struct kvm_vcpu *vcpu)
2997{
2998 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2999}
3000
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003001static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003002 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003003{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003004 if (!emulate_invalid_guest_state) {
3005 /*
3006 * CS and SS RPL should be equal during guest entry according
3007 * to VMX spec, but in reality it is not always so. Since vcpu
3008 * is in the middle of the transition from real mode to
3009 * protected mode it is safe to assume that RPL 0 is a good
3010 * default value.
3011 */
3012 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3013 save->selector &= ~SELECTOR_RPL_MASK;
3014 save->dpl = save->selector & SELECTOR_RPL_MASK;
3015 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003016 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003017 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003018}
3019
3020static void enter_pmode(struct kvm_vcpu *vcpu)
3021{
3022 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003023 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003024
Gleb Natapovd99e4152012-12-20 16:57:45 +02003025 /*
3026 * Update real mode segment cache. It may be not up-to-date if sement
3027 * register was written while vcpu was in a guest mode.
3028 */
3029 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3030 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3031 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3032 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3033 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3034 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3035
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003036 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003037
Avi Kivity2fb92db2011-04-27 19:42:18 +03003038 vmx_segment_cache_clear(vmx);
3039
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003040 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003041
3042 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003043 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3044 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003045 vmcs_writel(GUEST_RFLAGS, flags);
3046
Rusty Russell66aee912007-07-17 23:34:16 +10003047 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3048 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003049
3050 update_exception_bitmap(vcpu);
3051
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003052 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3053 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3054 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3055 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3056 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3057 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02003058
3059 /* CPL is always 0 when CPU enters protected mode */
3060 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3061 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003062}
3063
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003064static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003065{
Mathias Krause772e0312012-08-30 01:30:19 +02003066 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003067 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003068
Gleb Natapovd99e4152012-12-20 16:57:45 +02003069 var.dpl = 0x3;
3070 if (seg == VCPU_SREG_CS)
3071 var.type = 0x3;
3072
3073 if (!emulate_invalid_guest_state) {
3074 var.selector = var.base >> 4;
3075 var.base = var.base & 0xffff0;
3076 var.limit = 0xffff;
3077 var.g = 0;
3078 var.db = 0;
3079 var.present = 1;
3080 var.s = 1;
3081 var.l = 0;
3082 var.unusable = 0;
3083 var.type = 0x3;
3084 var.avl = 0;
3085 if (save->base & 0xf)
3086 printk_once(KERN_WARNING "kvm: segment base is not "
3087 "paragraph aligned when entering "
3088 "protected mode (seg=%d)", seg);
3089 }
3090
3091 vmcs_write16(sf->selector, var.selector);
3092 vmcs_write32(sf->base, var.base);
3093 vmcs_write32(sf->limit, var.limit);
3094 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095}
3096
3097static void enter_rmode(struct kvm_vcpu *vcpu)
3098{
3099 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003100 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003102 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3103 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3104 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3105 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3106 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003107 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3108 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003109
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003110 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003111
Gleb Natapov776e58e2011-03-13 12:34:27 +02003112 /*
3113 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003114 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003115 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003116 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003117 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3118 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003119
Avi Kivity2fb92db2011-04-27 19:42:18 +03003120 vmx_segment_cache_clear(vmx);
3121
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003122 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003123 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3125
3126 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003127 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003128
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003129 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003130
3131 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003132 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003133 update_exception_bitmap(vcpu);
3134
Gleb Natapovd99e4152012-12-20 16:57:45 +02003135 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3136 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3137 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3138 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3139 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3140 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003141
Eddie Dong8668a3c2007-10-10 14:26:45 +08003142 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003143}
3144
Amit Shah401d10d2009-02-20 22:53:37 +05303145static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3146{
3147 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003148 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3149
3150 if (!msr)
3151 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303152
Avi Kivity44ea2b12009-09-06 15:55:37 +03003153 /*
3154 * Force kernel_gs_base reloading before EFER changes, as control
3155 * of this msr depends on is_long_mode().
3156 */
3157 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003158 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303159 if (efer & EFER_LMA) {
3160 vmcs_write32(VM_ENTRY_CONTROLS,
3161 vmcs_read32(VM_ENTRY_CONTROLS) |
3162 VM_ENTRY_IA32E_MODE);
3163 msr->data = efer;
3164 } else {
3165 vmcs_write32(VM_ENTRY_CONTROLS,
3166 vmcs_read32(VM_ENTRY_CONTROLS) &
3167 ~VM_ENTRY_IA32E_MODE);
3168
3169 msr->data = efer & ~EFER_LME;
3170 }
3171 setup_msrs(vmx);
3172}
3173
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003174#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003175
3176static void enter_lmode(struct kvm_vcpu *vcpu)
3177{
3178 u32 guest_tr_ar;
3179
Avi Kivity2fb92db2011-04-27 19:42:18 +03003180 vmx_segment_cache_clear(to_vmx(vcpu));
3181
Avi Kivity6aa8b732006-12-10 02:21:36 -08003182 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3183 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003184 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3185 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186 vmcs_write32(GUEST_TR_AR_BYTES,
3187 (guest_tr_ar & ~AR_TYPE_MASK)
3188 | AR_TYPE_BUSY_64_TSS);
3189 }
Avi Kivityda38f432010-07-06 11:30:49 +03003190 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191}
3192
3193static void exit_lmode(struct kvm_vcpu *vcpu)
3194{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003195 vmcs_write32(VM_ENTRY_CONTROLS,
3196 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03003197 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003198 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003199}
3200
3201#endif
3202
Sheng Yang2384d2b2008-01-17 15:14:33 +08003203static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3204{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003205 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003206 if (enable_ept) {
3207 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3208 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003209 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003210 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003211}
3212
Avi Kivitye8467fd2009-12-29 18:43:06 +02003213static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3214{
3215 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3216
3217 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3218 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3219}
3220
Avi Kivityaff48ba2010-12-05 18:56:11 +02003221static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3222{
3223 if (enable_ept && is_paging(vcpu))
3224 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3225 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3226}
3227
Anthony Liguori25c4c272007-04-27 09:29:21 +03003228static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003229{
Avi Kivityfc78f512009-12-07 12:16:48 +02003230 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3231
3232 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3233 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003234}
3235
Sheng Yang14394422008-04-28 12:24:45 +08003236static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3237{
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003238 if (!test_bit(VCPU_EXREG_PDPTR,
3239 (unsigned long *)&vcpu->arch.regs_dirty))
3240 return;
3241
Sheng Yang14394422008-04-28 12:24:45 +08003242 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003243 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3244 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3245 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3246 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003247 }
3248}
3249
Avi Kivity8f5d5492009-05-31 18:41:29 +03003250static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3251{
3252 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003253 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3254 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3255 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3256 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003257 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003258
3259 __set_bit(VCPU_EXREG_PDPTR,
3260 (unsigned long *)&vcpu->arch.regs_avail);
3261 __set_bit(VCPU_EXREG_PDPTR,
3262 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003263}
3264
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003265static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003266
3267static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3268 unsigned long cr0,
3269 struct kvm_vcpu *vcpu)
3270{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003271 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3272 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003273 if (!(cr0 & X86_CR0_PG)) {
3274 /* From paging/starting to nonpaging */
3275 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003276 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003277 (CPU_BASED_CR3_LOAD_EXITING |
3278 CPU_BASED_CR3_STORE_EXITING));
3279 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003280 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003281 } else if (!is_paging(vcpu)) {
3282 /* From nonpaging to paging */
3283 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003284 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003285 ~(CPU_BASED_CR3_LOAD_EXITING |
3286 CPU_BASED_CR3_STORE_EXITING));
3287 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003288 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003289 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003290
3291 if (!(cr0 & X86_CR0_WP))
3292 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003293}
3294
Avi Kivity6aa8b732006-12-10 02:21:36 -08003295static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3296{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003297 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003298 unsigned long hw_cr0;
3299
Gleb Natapov50378782013-02-04 16:00:28 +02003300 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003301 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003302 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003303 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003304 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003305
Gleb Natapov218e7632013-01-21 15:36:45 +02003306 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3307 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308
Gleb Natapov218e7632013-01-21 15:36:45 +02003309 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3310 enter_rmode(vcpu);
3311 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003313#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003314 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003315 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003317 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318 exit_lmode(vcpu);
3319 }
3320#endif
3321
Avi Kivity089d0342009-03-23 18:26:32 +02003322 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003323 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3324
Avi Kivity02daab22009-12-30 12:40:26 +02003325 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003326 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003327
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003329 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003330 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003331
3332 /* depends on vcpu->arch.cr0 to be set to a new value */
3333 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334}
3335
Sheng Yang14394422008-04-28 12:24:45 +08003336static u64 construct_eptp(unsigned long root_hpa)
3337{
3338 u64 eptp;
3339
3340 /* TODO write the value reading from MSR */
3341 eptp = VMX_EPT_DEFAULT_MT |
3342 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003343 if (enable_ept_ad_bits)
3344 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003345 eptp |= (root_hpa & PAGE_MASK);
3346
3347 return eptp;
3348}
3349
Avi Kivity6aa8b732006-12-10 02:21:36 -08003350static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3351{
Sheng Yang14394422008-04-28 12:24:45 +08003352 unsigned long guest_cr3;
3353 u64 eptp;
3354
3355 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003356 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003357 eptp = construct_eptp(cr3);
3358 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003359 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003360 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003361 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003362 }
3363
Sheng Yang2384d2b2008-01-17 15:14:33 +08003364 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003365 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003366}
3367
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003368static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003369{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003370 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003371 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3372
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003373 if (cr4 & X86_CR4_VMXE) {
3374 /*
3375 * To use VMXON (and later other VMX instructions), a guest
3376 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3377 * So basically the check on whether to allow nested VMX
3378 * is here.
3379 */
3380 if (!nested_vmx_allowed(vcpu))
3381 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003382 }
3383 if (to_vmx(vcpu)->nested.vmxon &&
3384 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003385 return 1;
3386
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003387 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003388 if (enable_ept) {
3389 if (!is_paging(vcpu)) {
3390 hw_cr4 &= ~X86_CR4_PAE;
3391 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003392 /*
3393 * SMEP is disabled if CPU is in non-paging mode in
3394 * hardware. However KVM always uses paging mode to
3395 * emulate guest non-paging mode with TDP.
3396 * To emulate this behavior, SMEP needs to be manually
3397 * disabled when guest switches to non-paging mode.
3398 */
3399 hw_cr4 &= ~X86_CR4_SMEP;
Avi Kivitybc230082009-12-08 12:14:42 +02003400 } else if (!(cr4 & X86_CR4_PAE)) {
3401 hw_cr4 &= ~X86_CR4_PAE;
3402 }
3403 }
Sheng Yang14394422008-04-28 12:24:45 +08003404
3405 vmcs_writel(CR4_READ_SHADOW, cr4);
3406 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003407 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003408}
3409
Avi Kivity6aa8b732006-12-10 02:21:36 -08003410static void vmx_get_segment(struct kvm_vcpu *vcpu,
3411 struct kvm_segment *var, int seg)
3412{
Avi Kivitya9179492011-01-03 14:28:52 +02003413 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414 u32 ar;
3415
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003416 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003417 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003418 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003419 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003420 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003421 var->base = vmx_read_guest_seg_base(vmx, seg);
3422 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3423 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003424 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003425 var->base = vmx_read_guest_seg_base(vmx, seg);
3426 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3427 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3428 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003429 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430 var->type = ar & 15;
3431 var->s = (ar >> 4) & 1;
3432 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003433 /*
3434 * Some userspaces do not preserve unusable property. Since usable
3435 * segment has to be present according to VMX spec we can use present
3436 * property to amend userspace bug by making unusable segment always
3437 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3438 * segment as unusable.
3439 */
3440 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003441 var->avl = (ar >> 12) & 1;
3442 var->l = (ar >> 13) & 1;
3443 var->db = (ar >> 14) & 1;
3444 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003445}
3446
Avi Kivitya9179492011-01-03 14:28:52 +02003447static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3448{
Avi Kivitya9179492011-01-03 14:28:52 +02003449 struct kvm_segment s;
3450
3451 if (to_vmx(vcpu)->rmode.vm86_active) {
3452 vmx_get_segment(vcpu, &s, seg);
3453 return s.base;
3454 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003455 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003456}
3457
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003458static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003459{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003460 struct vcpu_vmx *vmx = to_vmx(vcpu);
3461
Avi Kivity3eeb3282010-01-21 15:31:48 +02003462 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003463 return 0;
3464
Avi Kivityf4c63e52011-03-07 14:54:28 +02003465 if (!is_long_mode(vcpu)
3466 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003467 return 3;
3468
Avi Kivity69c73022011-03-07 15:26:44 +02003469 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3470 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003471 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003472 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003473
3474 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003475}
3476
3477
Avi Kivity653e3102007-05-07 10:55:37 +03003478static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003479{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003480 u32 ar;
3481
Avi Kivityf0495f92012-06-07 17:06:10 +03003482 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003483 ar = 1 << 16;
3484 else {
3485 ar = var->type & 15;
3486 ar |= (var->s & 1) << 4;
3487 ar |= (var->dpl & 3) << 5;
3488 ar |= (var->present & 1) << 7;
3489 ar |= (var->avl & 1) << 12;
3490 ar |= (var->l & 1) << 13;
3491 ar |= (var->db & 1) << 14;
3492 ar |= (var->g & 1) << 15;
3493 }
Avi Kivity653e3102007-05-07 10:55:37 +03003494
3495 return ar;
3496}
3497
3498static void vmx_set_segment(struct kvm_vcpu *vcpu,
3499 struct kvm_segment *var, int seg)
3500{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003501 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003502 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003503
Avi Kivity2fb92db2011-04-27 19:42:18 +03003504 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003505 if (seg == VCPU_SREG_CS)
3506 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003507
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003508 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3509 vmx->rmode.segs[seg] = *var;
3510 if (seg == VCPU_SREG_TR)
3511 vmcs_write16(sf->selector, var->selector);
3512 else if (var->s)
3513 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003514 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003515 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003516
Avi Kivity653e3102007-05-07 10:55:37 +03003517 vmcs_writel(sf->base, var->base);
3518 vmcs_write32(sf->limit, var->limit);
3519 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003520
3521 /*
3522 * Fix the "Accessed" bit in AR field of segment registers for older
3523 * qemu binaries.
3524 * IA32 arch specifies that at the time of processor reset the
3525 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003526 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003527 * state vmexit when "unrestricted guest" mode is turned on.
3528 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3529 * tree. Newer qemu binaries with that qemu fix would not need this
3530 * kvm hack.
3531 */
3532 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003533 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003534
Gleb Natapovf924d662012-12-12 19:10:55 +02003535 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003536
3537out:
Gleb Natapov14168782013-01-21 15:36:49 +02003538 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003539}
3540
Avi Kivity6aa8b732006-12-10 02:21:36 -08003541static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3542{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003543 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003544
3545 *db = (ar >> 14) & 1;
3546 *l = (ar >> 13) & 1;
3547}
3548
Gleb Natapov89a27f42010-02-16 10:51:48 +02003549static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003550{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003551 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3552 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003553}
3554
Gleb Natapov89a27f42010-02-16 10:51:48 +02003555static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003556{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003557 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3558 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003559}
3560
Gleb Natapov89a27f42010-02-16 10:51:48 +02003561static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003562{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003563 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3564 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003565}
3566
Gleb Natapov89a27f42010-02-16 10:51:48 +02003567static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003568{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003569 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3570 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003571}
3572
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003573static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3574{
3575 struct kvm_segment var;
3576 u32 ar;
3577
3578 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003579 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003580 if (seg == VCPU_SREG_CS)
3581 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003582 ar = vmx_segment_access_rights(&var);
3583
3584 if (var.base != (var.selector << 4))
3585 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003586 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003587 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003588 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003589 return false;
3590
3591 return true;
3592}
3593
3594static bool code_segment_valid(struct kvm_vcpu *vcpu)
3595{
3596 struct kvm_segment cs;
3597 unsigned int cs_rpl;
3598
3599 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3600 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3601
Avi Kivity1872a3f2009-01-04 23:26:52 +02003602 if (cs.unusable)
3603 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003604 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3605 return false;
3606 if (!cs.s)
3607 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003608 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003609 if (cs.dpl > cs_rpl)
3610 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003611 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003612 if (cs.dpl != cs_rpl)
3613 return false;
3614 }
3615 if (!cs.present)
3616 return false;
3617
3618 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3619 return true;
3620}
3621
3622static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3623{
3624 struct kvm_segment ss;
3625 unsigned int ss_rpl;
3626
3627 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3628 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3629
Avi Kivity1872a3f2009-01-04 23:26:52 +02003630 if (ss.unusable)
3631 return true;
3632 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003633 return false;
3634 if (!ss.s)
3635 return false;
3636 if (ss.dpl != ss_rpl) /* DPL != RPL */
3637 return false;
3638 if (!ss.present)
3639 return false;
3640
3641 return true;
3642}
3643
3644static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3645{
3646 struct kvm_segment var;
3647 unsigned int rpl;
3648
3649 vmx_get_segment(vcpu, &var, seg);
3650 rpl = var.selector & SELECTOR_RPL_MASK;
3651
Avi Kivity1872a3f2009-01-04 23:26:52 +02003652 if (var.unusable)
3653 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003654 if (!var.s)
3655 return false;
3656 if (!var.present)
3657 return false;
3658 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3659 if (var.dpl < rpl) /* DPL < RPL */
3660 return false;
3661 }
3662
3663 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3664 * rights flags
3665 */
3666 return true;
3667}
3668
3669static bool tr_valid(struct kvm_vcpu *vcpu)
3670{
3671 struct kvm_segment tr;
3672
3673 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3674
Avi Kivity1872a3f2009-01-04 23:26:52 +02003675 if (tr.unusable)
3676 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003677 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3678 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003679 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003680 return false;
3681 if (!tr.present)
3682 return false;
3683
3684 return true;
3685}
3686
3687static bool ldtr_valid(struct kvm_vcpu *vcpu)
3688{
3689 struct kvm_segment ldtr;
3690
3691 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3692
Avi Kivity1872a3f2009-01-04 23:26:52 +02003693 if (ldtr.unusable)
3694 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003695 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3696 return false;
3697 if (ldtr.type != 2)
3698 return false;
3699 if (!ldtr.present)
3700 return false;
3701
3702 return true;
3703}
3704
3705static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3706{
3707 struct kvm_segment cs, ss;
3708
3709 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3710 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3711
3712 return ((cs.selector & SELECTOR_RPL_MASK) ==
3713 (ss.selector & SELECTOR_RPL_MASK));
3714}
3715
3716/*
3717 * Check if guest state is valid. Returns true if valid, false if
3718 * not.
3719 * We assume that registers are always usable
3720 */
3721static bool guest_state_valid(struct kvm_vcpu *vcpu)
3722{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003723 if (enable_unrestricted_guest)
3724 return true;
3725
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003726 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003727 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003728 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3729 return false;
3730 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3731 return false;
3732 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3733 return false;
3734 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3735 return false;
3736 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3737 return false;
3738 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3739 return false;
3740 } else {
3741 /* protected mode guest state checks */
3742 if (!cs_ss_rpl_check(vcpu))
3743 return false;
3744 if (!code_segment_valid(vcpu))
3745 return false;
3746 if (!stack_segment_valid(vcpu))
3747 return false;
3748 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3749 return false;
3750 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3751 return false;
3752 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3753 return false;
3754 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3755 return false;
3756 if (!tr_valid(vcpu))
3757 return false;
3758 if (!ldtr_valid(vcpu))
3759 return false;
3760 }
3761 /* TODO:
3762 * - Add checks on RIP
3763 * - Add checks on RFLAGS
3764 */
3765
3766 return true;
3767}
3768
Mike Dayd77c26f2007-10-08 09:02:08 -04003769static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003770{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003771 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003772 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003773 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003774
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003775 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003776 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003777 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3778 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003779 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003780 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003781 r = kvm_write_guest_page(kvm, fn++, &data,
3782 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003783 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003784 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003785 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3786 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003787 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003788 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3789 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003790 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003791 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003792 r = kvm_write_guest_page(kvm, fn, &data,
3793 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3794 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003795 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003796 goto out;
3797
3798 ret = 1;
3799out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003800 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003801 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003802}
3803
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003804static int init_rmode_identity_map(struct kvm *kvm)
3805{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003806 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003807 pfn_t identity_map_pfn;
3808 u32 tmp;
3809
Avi Kivity089d0342009-03-23 18:26:32 +02003810 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003811 return 1;
3812 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3813 printk(KERN_ERR "EPT: identity-mapping pagetable "
3814 "haven't been allocated!\n");
3815 return 0;
3816 }
3817 if (likely(kvm->arch.ept_identity_pagetable_done))
3818 return 1;
3819 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003820 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003821 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003822 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3823 if (r < 0)
3824 goto out;
3825 /* Set up identity-mapping pagetable for EPT in real mode */
3826 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3827 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3828 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3829 r = kvm_write_guest_page(kvm, identity_map_pfn,
3830 &tmp, i * sizeof(tmp), sizeof(tmp));
3831 if (r < 0)
3832 goto out;
3833 }
3834 kvm->arch.ept_identity_pagetable_done = true;
3835 ret = 1;
3836out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003837 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003838 return ret;
3839}
3840
Avi Kivity6aa8b732006-12-10 02:21:36 -08003841static void seg_setup(int seg)
3842{
Mathias Krause772e0312012-08-30 01:30:19 +02003843 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003844 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003845
3846 vmcs_write16(sf->selector, 0);
3847 vmcs_writel(sf->base, 0);
3848 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003849 ar = 0x93;
3850 if (seg == VCPU_SREG_CS)
3851 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003852
3853 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003854}
3855
Sheng Yangf78e0e22007-10-29 09:40:42 +08003856static int alloc_apic_access_page(struct kvm *kvm)
3857{
Xiao Guangrong44841412012-09-07 14:14:20 +08003858 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003859 struct kvm_userspace_memory_region kvm_userspace_mem;
3860 int r = 0;
3861
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003862 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003863 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003864 goto out;
3865 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3866 kvm_userspace_mem.flags = 0;
3867 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3868 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003869 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003870 if (r)
3871 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003872
Xiao Guangrong44841412012-09-07 14:14:20 +08003873 page = gfn_to_page(kvm, 0xfee00);
3874 if (is_error_page(page)) {
3875 r = -EFAULT;
3876 goto out;
3877 }
3878
3879 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003880out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003881 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003882 return r;
3883}
3884
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003885static int alloc_identity_pagetable(struct kvm *kvm)
3886{
Xiao Guangrong44841412012-09-07 14:14:20 +08003887 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003888 struct kvm_userspace_memory_region kvm_userspace_mem;
3889 int r = 0;
3890
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003891 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003892 if (kvm->arch.ept_identity_pagetable)
3893 goto out;
3894 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3895 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003896 kvm_userspace_mem.guest_phys_addr =
3897 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003898 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003899 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003900 if (r)
3901 goto out;
3902
Xiao Guangrong44841412012-09-07 14:14:20 +08003903 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3904 if (is_error_page(page)) {
3905 r = -EFAULT;
3906 goto out;
3907 }
3908
3909 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003910out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003911 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003912 return r;
3913}
3914
Sheng Yang2384d2b2008-01-17 15:14:33 +08003915static void allocate_vpid(struct vcpu_vmx *vmx)
3916{
3917 int vpid;
3918
3919 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003920 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003921 return;
3922 spin_lock(&vmx_vpid_lock);
3923 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3924 if (vpid < VMX_NR_VPIDS) {
3925 vmx->vpid = vpid;
3926 __set_bit(vpid, vmx_vpid_bitmap);
3927 }
3928 spin_unlock(&vmx_vpid_lock);
3929}
3930
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003931static void free_vpid(struct vcpu_vmx *vmx)
3932{
3933 if (!enable_vpid)
3934 return;
3935 spin_lock(&vmx_vpid_lock);
3936 if (vmx->vpid != 0)
3937 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3938 spin_unlock(&vmx_vpid_lock);
3939}
3940
Yang Zhang8d146952013-01-25 10:18:50 +08003941#define MSR_TYPE_R 1
3942#define MSR_TYPE_W 2
3943static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
3944 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003945{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003946 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003947
3948 if (!cpu_has_vmx_msr_bitmap())
3949 return;
3950
3951 /*
3952 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3953 * have the write-low and read-high bitmap offsets the wrong way round.
3954 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3955 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003956 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003957 if (type & MSR_TYPE_R)
3958 /* read-low */
3959 __clear_bit(msr, msr_bitmap + 0x000 / f);
3960
3961 if (type & MSR_TYPE_W)
3962 /* write-low */
3963 __clear_bit(msr, msr_bitmap + 0x800 / f);
3964
Sheng Yang25c5f222008-03-28 13:18:56 +08003965 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3966 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003967 if (type & MSR_TYPE_R)
3968 /* read-high */
3969 __clear_bit(msr, msr_bitmap + 0x400 / f);
3970
3971 if (type & MSR_TYPE_W)
3972 /* write-high */
3973 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3974
3975 }
3976}
3977
3978static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
3979 u32 msr, int type)
3980{
3981 int f = sizeof(unsigned long);
3982
3983 if (!cpu_has_vmx_msr_bitmap())
3984 return;
3985
3986 /*
3987 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3988 * have the write-low and read-high bitmap offsets the wrong way round.
3989 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3990 */
3991 if (msr <= 0x1fff) {
3992 if (type & MSR_TYPE_R)
3993 /* read-low */
3994 __set_bit(msr, msr_bitmap + 0x000 / f);
3995
3996 if (type & MSR_TYPE_W)
3997 /* write-low */
3998 __set_bit(msr, msr_bitmap + 0x800 / f);
3999
4000 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4001 msr &= 0x1fff;
4002 if (type & MSR_TYPE_R)
4003 /* read-high */
4004 __set_bit(msr, msr_bitmap + 0x400 / f);
4005
4006 if (type & MSR_TYPE_W)
4007 /* write-high */
4008 __set_bit(msr, msr_bitmap + 0xc00 / f);
4009
Sheng Yang25c5f222008-03-28 13:18:56 +08004010 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004011}
4012
Avi Kivity58972972009-02-24 22:26:47 +02004013static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4014{
4015 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004016 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4017 msr, MSR_TYPE_R | MSR_TYPE_W);
4018 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4019 msr, MSR_TYPE_R | MSR_TYPE_W);
4020}
4021
4022static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4023{
4024 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4025 msr, MSR_TYPE_R);
4026 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4027 msr, MSR_TYPE_R);
4028}
4029
4030static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4031{
4032 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4033 msr, MSR_TYPE_R);
4034 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4035 msr, MSR_TYPE_R);
4036}
4037
4038static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4039{
4040 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4041 msr, MSR_TYPE_W);
4042 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4043 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004044}
4045
Yang Zhang01e439b2013-04-11 19:25:12 +08004046static int vmx_vm_has_apicv(struct kvm *kvm)
4047{
4048 return enable_apicv && irqchip_in_kernel(kvm);
4049}
4050
Avi Kivity6aa8b732006-12-10 02:21:36 -08004051/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004052 * Send interrupt to vcpu via posted interrupt way.
4053 * 1. If target vcpu is running(non-root mode), send posted interrupt
4054 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4055 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4056 * interrupt from PIR in next vmentry.
4057 */
4058static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4059{
4060 struct vcpu_vmx *vmx = to_vmx(vcpu);
4061 int r;
4062
4063 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4064 return;
4065
4066 r = pi_test_and_set_on(&vmx->pi_desc);
4067 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004068#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004069 if (!r && (vcpu->mode == IN_GUEST_MODE))
4070 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4071 POSTED_INTR_VECTOR);
4072 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004073#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004074 kvm_vcpu_kick(vcpu);
4075}
4076
4077static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4078{
4079 struct vcpu_vmx *vmx = to_vmx(vcpu);
4080
4081 if (!pi_test_and_clear_on(&vmx->pi_desc))
4082 return;
4083
4084 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4085}
4086
4087static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4088{
4089 return;
4090}
4091
Avi Kivity6aa8b732006-12-10 02:21:36 -08004092/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004093 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4094 * will not change in the lifetime of the guest.
4095 * Note that host-state that does change is set elsewhere. E.g., host-state
4096 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4097 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004098static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004099{
4100 u32 low32, high32;
4101 unsigned long tmpl;
4102 struct desc_ptr dt;
4103
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004104 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004105 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4106 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4107
4108 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004109#ifdef CONFIG_X86_64
4110 /*
4111 * Load null selectors, so we can avoid reloading them in
4112 * __vmx_load_host_state(), in case userspace uses the null selectors
4113 * too (the expected case).
4114 */
4115 vmcs_write16(HOST_DS_SELECTOR, 0);
4116 vmcs_write16(HOST_ES_SELECTOR, 0);
4117#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004118 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4119 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004120#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004121 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4122 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4123
4124 native_store_idt(&dt);
4125 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004126 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004127
Avi Kivity83287ea422012-09-16 15:10:57 +03004128 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004129
4130 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4131 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4132 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4133 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4134
4135 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4136 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4137 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4138 }
4139}
4140
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004141static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4142{
4143 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4144 if (enable_ept)
4145 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004146 if (is_guest_mode(&vmx->vcpu))
4147 vmx->vcpu.arch.cr4_guest_owned_bits &=
4148 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004149 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4150}
4151
Yang Zhang01e439b2013-04-11 19:25:12 +08004152static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4153{
4154 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4155
4156 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4157 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4158 return pin_based_exec_ctrl;
4159}
4160
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004161static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4162{
4163 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4164 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4165 exec_control &= ~CPU_BASED_TPR_SHADOW;
4166#ifdef CONFIG_X86_64
4167 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4168 CPU_BASED_CR8_LOAD_EXITING;
4169#endif
4170 }
4171 if (!enable_ept)
4172 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4173 CPU_BASED_CR3_LOAD_EXITING |
4174 CPU_BASED_INVLPG_EXITING;
4175 return exec_control;
4176}
4177
4178static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4179{
4180 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4181 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4182 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4183 if (vmx->vpid == 0)
4184 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4185 if (!enable_ept) {
4186 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4187 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004188 /* Enable INVPCID for non-ept guests may cause performance regression. */
4189 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004190 }
4191 if (!enable_unrestricted_guest)
4192 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4193 if (!ple_gap)
4194 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004195 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4196 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4197 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004198 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004199 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4200 (handle_vmptrld).
4201 We can NOT enable shadow_vmcs here because we don't have yet
4202 a current VMCS12
4203 */
4204 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004205 return exec_control;
4206}
4207
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004208static void ept_set_mmio_spte_mask(void)
4209{
4210 /*
4211 * EPT Misconfigurations can be generated if the value of bits 2:0
4212 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004213 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004214 * spte.
4215 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004216 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004217}
4218
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004219/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004220 * Sets up the vmcs for emulated real mode.
4221 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004222static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004223{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004224#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004225 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004226#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004227 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004228
Avi Kivity6aa8b732006-12-10 02:21:36 -08004229 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004230 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4231 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004232
Abel Gordon4607c2d2013-04-18 14:35:55 +03004233 if (enable_shadow_vmcs) {
4234 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4235 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4236 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004237 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004238 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004239
Avi Kivity6aa8b732006-12-10 02:21:36 -08004240 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4241
Avi Kivity6aa8b732006-12-10 02:21:36 -08004242 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004243 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004244
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004245 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004246
Sheng Yang83ff3b92007-11-21 14:33:25 +08004247 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004248 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4249 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004250 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004251
Yang Zhang01e439b2013-04-11 19:25:12 +08004252 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004253 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4254 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4255 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4256 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4257
4258 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004259
4260 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4261 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004262 }
4263
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004264 if (ple_gap) {
4265 vmcs_write32(PLE_GAP, ple_gap);
4266 vmcs_write32(PLE_WINDOW, ple_window);
4267 }
4268
Xiao Guangrongc3707952011-07-12 03:28:04 +08004269 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4270 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004271 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4272
Avi Kivity9581d442010-10-19 16:46:55 +02004273 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4274 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004275 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004276#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004277 rdmsrl(MSR_FS_BASE, a);
4278 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4279 rdmsrl(MSR_GS_BASE, a);
4280 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4281#else
4282 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4283 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4284#endif
4285
Eddie Dong2cc51562007-05-21 07:28:09 +03004286 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4287 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004288 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004289 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004290 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004291
Sheng Yang468d4722008-10-09 16:01:55 +08004292 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004293 u32 msr_low, msr_high;
4294 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004295 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4296 host_pat = msr_low | ((u64) msr_high << 32);
4297 /* Write the default value follow host pat */
4298 vmcs_write64(GUEST_IA32_PAT, host_pat);
4299 /* Keep arch.pat sync with GUEST_IA32_PAT */
4300 vmx->vcpu.arch.pat = host_pat;
4301 }
4302
Avi Kivity6aa8b732006-12-10 02:21:36 -08004303 for (i = 0; i < NR_VMX_MSR; ++i) {
4304 u32 index = vmx_msr_index[i];
4305 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004306 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004307
4308 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4309 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004310 if (wrmsr_safe(index, data_low, data_high) < 0)
4311 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004312 vmx->guest_msrs[j].index = i;
4313 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004314 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004315 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004316 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004317
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004318 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004319
4320 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004321 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
4322
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004323 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004324 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004325
4326 return 0;
4327}
4328
Jan Kiszka57f252f2013-03-12 10:20:24 +01004329static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004330{
4331 struct vcpu_vmx *vmx = to_vmx(vcpu);
4332 u64 msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004333
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004334 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004335
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004336 vmx->soft_vnmi_blocked = 0;
4337
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004338 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004339 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004340 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004341 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004342 msr |= MSR_IA32_APICBASE_BSP;
4343 kvm_set_apic_base(&vmx->vcpu, msr);
4344
Avi Kivity2fb92db2011-04-27 19:42:18 +03004345 vmx_segment_cache_clear(vmx);
4346
Avi Kivity5706be02008-08-20 15:07:31 +03004347 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004348 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004349 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004350
4351 seg_setup(VCPU_SREG_DS);
4352 seg_setup(VCPU_SREG_ES);
4353 seg_setup(VCPU_SREG_FS);
4354 seg_setup(VCPU_SREG_GS);
4355 seg_setup(VCPU_SREG_SS);
4356
4357 vmcs_write16(GUEST_TR_SELECTOR, 0);
4358 vmcs_writel(GUEST_TR_BASE, 0);
4359 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4360 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4361
4362 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4363 vmcs_writel(GUEST_LDTR_BASE, 0);
4364 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4365 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4366
4367 vmcs_write32(GUEST_SYSENTER_CS, 0);
4368 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4369 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4370
4371 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004372 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004373
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004374 vmcs_writel(GUEST_GDTR_BASE, 0);
4375 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4376
4377 vmcs_writel(GUEST_IDTR_BASE, 0);
4378 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4379
Anthony Liguori443381a2010-12-06 10:53:38 -06004380 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004381 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4382 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4383
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004384 /* Special registers */
4385 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4386
4387 setup_msrs(vmx);
4388
Avi Kivity6aa8b732006-12-10 02:21:36 -08004389 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4390
Sheng Yangf78e0e22007-10-29 09:40:42 +08004391 if (cpu_has_vmx_tpr_shadow()) {
4392 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4393 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4394 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004395 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004396 vmcs_write32(TPR_THRESHOLD, 0);
4397 }
4398
4399 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4400 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004401 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402
Yang Zhang01e439b2013-04-11 19:25:12 +08004403 if (vmx_vm_has_apicv(vcpu->kvm))
4404 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4405
Sheng Yang2384d2b2008-01-17 15:14:33 +08004406 if (vmx->vpid != 0)
4407 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4408
Eduardo Habkostfa400522009-10-24 02:49:58 -02004409 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004410 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004411 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004412 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004413 vmx_fpu_activate(&vmx->vcpu);
4414 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004415
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004416 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004417}
4418
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004419/*
4420 * In nested virtualization, check if L1 asked to exit on external interrupts.
4421 * For most existing hypervisors, this will always return true.
4422 */
4423static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4424{
4425 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4426 PIN_BASED_EXT_INTR_MASK;
4427}
4428
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004429static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4430{
4431 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4432 PIN_BASED_NMI_EXITING;
4433}
4434
Jan Kiszka730dca42013-04-28 10:50:52 +02004435static int enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004436{
4437 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004438
4439 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004440 /*
4441 * We get here if vmx_interrupt_allowed() said we can't
Jan Kiszka730dca42013-04-28 10:50:52 +02004442 * inject to L1 now because L2 must run. The caller will have
4443 * to make L2 exit right after entry, so we can inject to L1
4444 * more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004445 */
Jan Kiszka730dca42013-04-28 10:50:52 +02004446 return -EBUSY;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004447
4448 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4449 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4450 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka730dca42013-04-28 10:50:52 +02004451 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004452}
4453
Jan Kiszka03b28f82013-04-29 16:46:42 +02004454static int enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004455{
4456 u32 cpu_based_vm_exec_control;
4457
Jan Kiszka03b28f82013-04-29 16:46:42 +02004458 if (!cpu_has_virtual_nmis())
4459 return enable_irq_window(vcpu);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004460
Jan Kiszka03b28f82013-04-29 16:46:42 +02004461 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI)
4462 return enable_irq_window(vcpu);
4463
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004464 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4465 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4466 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka03b28f82013-04-29 16:46:42 +02004467 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004468}
4469
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004470static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004471{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004472 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004473 uint32_t intr;
4474 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004475
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004476 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004477
Avi Kivityfa89a812008-09-01 15:57:51 +03004478 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004479 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004480 int inc_eip = 0;
4481 if (vcpu->arch.interrupt.soft)
4482 inc_eip = vcpu->arch.event_exit_inst_len;
4483 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004484 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004485 return;
4486 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004487 intr = irq | INTR_INFO_VALID_MASK;
4488 if (vcpu->arch.interrupt.soft) {
4489 intr |= INTR_TYPE_SOFT_INTR;
4490 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4491 vmx->vcpu.arch.event_exit_inst_len);
4492 } else
4493 intr |= INTR_TYPE_EXT_INTR;
4494 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004495}
4496
Sheng Yangf08864b2008-05-15 18:23:25 +08004497static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4498{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004499 struct vcpu_vmx *vmx = to_vmx(vcpu);
4500
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004501 if (is_guest_mode(vcpu))
4502 return;
4503
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004504 if (!cpu_has_virtual_nmis()) {
4505 /*
4506 * Tracking the NMI-blocked state in software is built upon
4507 * finding the next open IRQ window. This, in turn, depends on
4508 * well-behaving guests: They have to keep IRQs disabled at
4509 * least as long as the NMI handler runs. Otherwise we may
4510 * cause NMI nesting, maybe breaking the guest. But as this is
4511 * highly unlikely, we can live with the residual risk.
4512 */
4513 vmx->soft_vnmi_blocked = 1;
4514 vmx->vnmi_blocked_time = 0;
4515 }
4516
Jan Kiszka487b3912008-09-26 09:30:56 +02004517 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004518 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004519 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004520 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004521 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004522 return;
4523 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004524 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4525 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004526}
4527
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004528static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4529{
4530 if (!cpu_has_virtual_nmis())
4531 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004532 if (to_vmx(vcpu)->nmi_known_unmasked)
4533 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004534 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004535}
4536
4537static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4538{
4539 struct vcpu_vmx *vmx = to_vmx(vcpu);
4540
4541 if (!cpu_has_virtual_nmis()) {
4542 if (vmx->soft_vnmi_blocked != masked) {
4543 vmx->soft_vnmi_blocked = masked;
4544 vmx->vnmi_blocked_time = 0;
4545 }
4546 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004547 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004548 if (masked)
4549 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4550 GUEST_INTR_STATE_NMI);
4551 else
4552 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4553 GUEST_INTR_STATE_NMI);
4554 }
4555}
4556
Jan Kiszka2505dc92013-04-14 12:12:47 +02004557static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4558{
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004559 if (is_guest_mode(vcpu)) {
4560 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4561
4562 if (to_vmx(vcpu)->nested.nested_run_pending)
4563 return 0;
4564 if (nested_exit_on_nmi(vcpu)) {
4565 nested_vmx_vmexit(vcpu);
4566 vmcs12->vm_exit_reason = EXIT_REASON_EXCEPTION_NMI;
4567 vmcs12->vm_exit_intr_info = NMI_VECTOR |
4568 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK;
4569 /*
4570 * The NMI-triggered VM exit counts as injection:
4571 * clear this one and block further NMIs.
4572 */
4573 vcpu->arch.nmi_pending = 0;
4574 vmx_set_nmi_mask(vcpu, true);
4575 return 0;
4576 }
4577 }
4578
Jan Kiszka2505dc92013-04-14 12:12:47 +02004579 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4580 return 0;
4581
4582 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4583 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4584 | GUEST_INTR_STATE_NMI));
4585}
4586
Gleb Natapov78646122009-03-23 12:12:11 +02004587static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4588{
Jan Kiszkae8457c62013-04-14 12:12:48 +02004589 if (is_guest_mode(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004590 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszkae8457c62013-04-14 12:12:48 +02004591
4592 if (to_vmx(vcpu)->nested.nested_run_pending)
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004593 return 0;
Jan Kiszkae8457c62013-04-14 12:12:48 +02004594 if (nested_exit_on_intr(vcpu)) {
4595 nested_vmx_vmexit(vcpu);
4596 vmcs12->vm_exit_reason =
4597 EXIT_REASON_EXTERNAL_INTERRUPT;
4598 vmcs12->vm_exit_intr_info = 0;
4599 /*
4600 * fall through to normal code, but now in L1, not L2
4601 */
4602 }
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004603 }
4604
Gleb Natapovc4282df2009-04-21 17:45:07 +03004605 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4606 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4607 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004608}
4609
Izik Eiduscbc94022007-10-25 00:29:55 +02004610static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4611{
4612 int ret;
4613 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004614 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004615 .guest_phys_addr = addr,
4616 .memory_size = PAGE_SIZE * 3,
4617 .flags = 0,
4618 };
4619
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004620 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004621 if (ret)
4622 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004623 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004624 if (!init_rmode_tss(kvm))
4625 return -ENOMEM;
4626
Izik Eiduscbc94022007-10-25 00:29:55 +02004627 return 0;
4628}
4629
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004630static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004631{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004632 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004633 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004634 /*
4635 * Update instruction length as we may reinject the exception
4636 * from user space while in guest debugging mode.
4637 */
4638 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4639 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004640 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004641 return false;
4642 /* fall through */
4643 case DB_VECTOR:
4644 if (vcpu->guest_debug &
4645 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4646 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004647 /* fall through */
4648 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004649 case OF_VECTOR:
4650 case BR_VECTOR:
4651 case UD_VECTOR:
4652 case DF_VECTOR:
4653 case SS_VECTOR:
4654 case GP_VECTOR:
4655 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004656 return true;
4657 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004658 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004659 return false;
4660}
4661
4662static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4663 int vec, u32 err_code)
4664{
4665 /*
4666 * Instruction with address size override prefix opcode 0x67
4667 * Cause the #SS fault with 0 error code in VM86 mode.
4668 */
4669 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4670 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4671 if (vcpu->arch.halt_request) {
4672 vcpu->arch.halt_request = 0;
4673 return kvm_emulate_halt(vcpu);
4674 }
4675 return 1;
4676 }
4677 return 0;
4678 }
4679
4680 /*
4681 * Forward all other exceptions that are valid in real mode.
4682 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4683 * the required debugging infrastructure rework.
4684 */
4685 kvm_queue_exception(vcpu, vec);
4686 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004687}
4688
Andi Kleena0861c02009-06-08 17:37:09 +08004689/*
4690 * Trigger machine check on the host. We assume all the MSRs are already set up
4691 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4692 * We pass a fake environment to the machine check handler because we want
4693 * the guest to be always treated like user space, no matter what context
4694 * it used internally.
4695 */
4696static void kvm_machine_check(void)
4697{
4698#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4699 struct pt_regs regs = {
4700 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4701 .flags = X86_EFLAGS_IF,
4702 };
4703
4704 do_machine_check(&regs, 0);
4705#endif
4706}
4707
Avi Kivity851ba692009-08-24 11:10:17 +03004708static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004709{
4710 /* already handled by vcpu_run */
4711 return 1;
4712}
4713
Avi Kivity851ba692009-08-24 11:10:17 +03004714static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004715{
Avi Kivity1155f762007-11-22 11:30:47 +02004716 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004717 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004718 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004719 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004720 u32 vect_info;
4721 enum emulation_result er;
4722
Avi Kivity1155f762007-11-22 11:30:47 +02004723 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004724 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004725
Andi Kleena0861c02009-06-08 17:37:09 +08004726 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004727 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004728
Jan Kiszkae4a41882008-09-26 09:30:46 +02004729 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004730 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004731
4732 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004733 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004734 return 1;
4735 }
4736
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004737 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004738 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004739 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004740 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004741 return 1;
4742 }
4743
Avi Kivity6aa8b732006-12-10 02:21:36 -08004744 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004745 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004746 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004747
4748 /*
4749 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4750 * MMIO, it is better to report an internal error.
4751 * See the comments in vmx_handle_exit.
4752 */
4753 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4754 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4755 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4756 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4757 vcpu->run->internal.ndata = 2;
4758 vcpu->run->internal.data[0] = vect_info;
4759 vcpu->run->internal.data[1] = intr_info;
4760 return 0;
4761 }
4762
Avi Kivity6aa8b732006-12-10 02:21:36 -08004763 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004764 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004765 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004766 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004767 trace_kvm_page_fault(cr2, error_code);
4768
Gleb Natapov3298b752009-05-11 13:35:46 +03004769 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004770 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004771 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004772 }
4773
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004774 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004775
4776 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4777 return handle_rmode_exception(vcpu, ex_no, error_code);
4778
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004779 switch (ex_no) {
4780 case DB_VECTOR:
4781 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4782 if (!(vcpu->guest_debug &
4783 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4784 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4785 kvm_queue_exception(vcpu, DB_VECTOR);
4786 return 1;
4787 }
4788 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4789 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4790 /* fall through */
4791 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004792 /*
4793 * Update instruction length as we may reinject #BP from
4794 * user space while in guest debugging mode. Reading it for
4795 * #DB as well causes no harm, it is not used in that case.
4796 */
4797 vmx->vcpu.arch.event_exit_inst_len =
4798 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004799 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004800 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004801 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4802 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004803 break;
4804 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004805 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4806 kvm_run->ex.exception = ex_no;
4807 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004808 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004810 return 0;
4811}
4812
Avi Kivity851ba692009-08-24 11:10:17 +03004813static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004814{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004815 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004816 return 1;
4817}
4818
Avi Kivity851ba692009-08-24 11:10:17 +03004819static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004820{
Avi Kivity851ba692009-08-24 11:10:17 +03004821 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004822 return 0;
4823}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004824
Avi Kivity851ba692009-08-24 11:10:17 +03004825static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004826{
He, Qingbfdaab02007-09-12 14:18:28 +08004827 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004828 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004829 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004830
He, Qingbfdaab02007-09-12 14:18:28 +08004831 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004832 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004833 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004834
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004835 ++vcpu->stat.io_exits;
4836
4837 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004838 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004839
4840 port = exit_qualification >> 16;
4841 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004842 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004843
4844 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004845}
4846
Ingo Molnar102d8322007-02-19 14:37:47 +02004847static void
4848vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4849{
4850 /*
4851 * Patch in the VMCALL instruction:
4852 */
4853 hypercall[0] = 0x0f;
4854 hypercall[1] = 0x01;
4855 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004856}
4857
Guo Chao0fa06072012-06-28 15:16:19 +08004858/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004859static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4860{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004861 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004862 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4863 unsigned long orig_val = val;
4864
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004865 /*
4866 * We get here when L2 changed cr0 in a way that did not change
4867 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004868 * but did change L0 shadowed bits. So we first calculate the
4869 * effective cr0 value that L1 would like to write into the
4870 * hardware. It consists of the L2-owned bits from the new
4871 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004872 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004873 val = (val & ~vmcs12->cr0_guest_host_mask) |
4874 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4875
4876 /* TODO: will have to take unrestricted guest mode into
4877 * account */
4878 if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004879 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004880
4881 if (kvm_set_cr0(vcpu, val))
4882 return 1;
4883 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004884 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004885 } else {
4886 if (to_vmx(vcpu)->nested.vmxon &&
4887 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4888 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004889 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004890 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004891}
4892
4893static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4894{
4895 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004896 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4897 unsigned long orig_val = val;
4898
4899 /* analogously to handle_set_cr0 */
4900 val = (val & ~vmcs12->cr4_guest_host_mask) |
4901 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4902 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004903 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004904 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004905 return 0;
4906 } else
4907 return kvm_set_cr4(vcpu, val);
4908}
4909
4910/* called to set cr0 as approriate for clts instruction exit. */
4911static void handle_clts(struct kvm_vcpu *vcpu)
4912{
4913 if (is_guest_mode(vcpu)) {
4914 /*
4915 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4916 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4917 * just pretend it's off (also in arch.cr0 for fpu_activate).
4918 */
4919 vmcs_writel(CR0_READ_SHADOW,
4920 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4921 vcpu->arch.cr0 &= ~X86_CR0_TS;
4922 } else
4923 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4924}
4925
Avi Kivity851ba692009-08-24 11:10:17 +03004926static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004927{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004928 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004929 int cr;
4930 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004931 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004932
He, Qingbfdaab02007-09-12 14:18:28 +08004933 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004934 cr = exit_qualification & 15;
4935 reg = (exit_qualification >> 8) & 15;
4936 switch ((exit_qualification >> 4) & 3) {
4937 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004938 val = kvm_register_read(vcpu, reg);
4939 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004940 switch (cr) {
4941 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004942 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004943 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004944 return 1;
4945 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004946 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004947 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004948 return 1;
4949 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004950 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004951 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004952 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004953 case 8: {
4954 u8 cr8_prev = kvm_get_cr8(vcpu);
4955 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004956 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004957 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004958 if (irqchip_in_kernel(vcpu->kvm))
4959 return 1;
4960 if (cr8_prev <= cr8)
4961 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004962 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004963 return 0;
4964 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004965 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004966 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004967 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004968 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004969 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004970 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004971 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004972 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004973 case 1: /*mov from cr*/
4974 switch (cr) {
4975 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004976 val = kvm_read_cr3(vcpu);
4977 kvm_register_write(vcpu, reg, val);
4978 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979 skip_emulated_instruction(vcpu);
4980 return 1;
4981 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004982 val = kvm_get_cr8(vcpu);
4983 kvm_register_write(vcpu, reg, val);
4984 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004985 skip_emulated_instruction(vcpu);
4986 return 1;
4987 }
4988 break;
4989 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004990 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004991 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004992 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004993
4994 skip_emulated_instruction(vcpu);
4995 return 1;
4996 default:
4997 break;
4998 }
Avi Kivity851ba692009-08-24 11:10:17 +03004999 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005000 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001 (int)(exit_qualification >> 4) & 3, cr);
5002 return 0;
5003}
5004
Avi Kivity851ba692009-08-24 11:10:17 +03005005static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005006{
He, Qingbfdaab02007-09-12 14:18:28 +08005007 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008 int dr, reg;
5009
Jan Kiszkaf2483412010-01-20 18:20:20 +01005010 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005011 if (!kvm_require_cpl(vcpu, 0))
5012 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005013 dr = vmcs_readl(GUEST_DR7);
5014 if (dr & DR7_GD) {
5015 /*
5016 * As the vm-exit takes precedence over the debug trap, we
5017 * need to emulate the latter, either for the host or the
5018 * guest debugging itself.
5019 */
5020 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005021 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5022 vcpu->run->debug.arch.dr7 = dr;
5023 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005024 vmcs_readl(GUEST_CS_BASE) +
5025 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005026 vcpu->run->debug.arch.exception = DB_VECTOR;
5027 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005028 return 0;
5029 } else {
5030 vcpu->arch.dr7 &= ~DR7_GD;
5031 vcpu->arch.dr6 |= DR6_BD;
5032 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5033 kvm_queue_exception(vcpu, DB_VECTOR);
5034 return 1;
5035 }
5036 }
5037
He, Qingbfdaab02007-09-12 14:18:28 +08005038 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005039 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5040 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5041 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005042 unsigned long val;
5043 if (!kvm_get_dr(vcpu, dr, &val))
5044 kvm_register_write(vcpu, reg, val);
5045 } else
5046 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005047 skip_emulated_instruction(vcpu);
5048 return 1;
5049}
5050
Gleb Natapov020df072010-04-13 10:05:23 +03005051static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5052{
5053 vmcs_writel(GUEST_DR7, val);
5054}
5055
Avi Kivity851ba692009-08-24 11:10:17 +03005056static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005057{
Avi Kivity06465c52007-02-28 20:46:53 +02005058 kvm_emulate_cpuid(vcpu);
5059 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005060}
5061
Avi Kivity851ba692009-08-24 11:10:17 +03005062static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005063{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005064 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005065 u64 data;
5066
5067 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005068 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005069 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005070 return 1;
5071 }
5072
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005073 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005074
Avi Kivity6aa8b732006-12-10 02:21:36 -08005075 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005076 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5077 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005078 skip_emulated_instruction(vcpu);
5079 return 1;
5080}
5081
Avi Kivity851ba692009-08-24 11:10:17 +03005082static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005083{
Will Auld8fe8ab42012-11-29 12:42:12 -08005084 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005085 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5086 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5087 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005088
Will Auld8fe8ab42012-11-29 12:42:12 -08005089 msr.data = data;
5090 msr.index = ecx;
5091 msr.host_initiated = false;
5092 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005093 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005094 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005095 return 1;
5096 }
5097
Avi Kivity59200272010-01-25 19:47:02 +02005098 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005099 skip_emulated_instruction(vcpu);
5100 return 1;
5101}
5102
Avi Kivity851ba692009-08-24 11:10:17 +03005103static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005104{
Avi Kivity3842d132010-07-27 12:30:24 +03005105 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005106 return 1;
5107}
5108
Avi Kivity851ba692009-08-24 11:10:17 +03005109static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005110{
Eddie Dong85f455f2007-07-06 12:20:49 +03005111 u32 cpu_based_vm_exec_control;
5112
5113 /* clear pending irq */
5114 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5115 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5116 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005117
Avi Kivity3842d132010-07-27 12:30:24 +03005118 kvm_make_request(KVM_REQ_EVENT, vcpu);
5119
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005120 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005121
Dor Laorc1150d82007-01-05 16:36:24 -08005122 /*
5123 * If the user space waits to inject interrupts, exit as soon as
5124 * possible
5125 */
Gleb Natapov80618232009-04-21 17:44:56 +03005126 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005127 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005128 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005129 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005130 return 0;
5131 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005132 return 1;
5133}
5134
Avi Kivity851ba692009-08-24 11:10:17 +03005135static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005136{
5137 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005138 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005139}
5140
Avi Kivity851ba692009-08-24 11:10:17 +03005141static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005142{
Dor Laor510043d2007-02-19 18:25:43 +02005143 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005144 kvm_emulate_hypercall(vcpu);
5145 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005146}
5147
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005148static int handle_invd(struct kvm_vcpu *vcpu)
5149{
Andre Przywara51d8b662010-12-21 11:12:02 +01005150 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005151}
5152
Avi Kivity851ba692009-08-24 11:10:17 +03005153static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005154{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005155 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005156
5157 kvm_mmu_invlpg(vcpu, exit_qualification);
5158 skip_emulated_instruction(vcpu);
5159 return 1;
5160}
5161
Avi Kivityfee84b02011-11-10 14:57:25 +02005162static int handle_rdpmc(struct kvm_vcpu *vcpu)
5163{
5164 int err;
5165
5166 err = kvm_rdpmc(vcpu);
5167 kvm_complete_insn_gp(vcpu, err);
5168
5169 return 1;
5170}
5171
Avi Kivity851ba692009-08-24 11:10:17 +03005172static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005173{
5174 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005175 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005176 return 1;
5177}
5178
Dexuan Cui2acf9232010-06-10 11:27:12 +08005179static int handle_xsetbv(struct kvm_vcpu *vcpu)
5180{
5181 u64 new_bv = kvm_read_edx_eax(vcpu);
5182 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5183
5184 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5185 skip_emulated_instruction(vcpu);
5186 return 1;
5187}
5188
Avi Kivity851ba692009-08-24 11:10:17 +03005189static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005190{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005191 if (likely(fasteoi)) {
5192 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5193 int access_type, offset;
5194
5195 access_type = exit_qualification & APIC_ACCESS_TYPE;
5196 offset = exit_qualification & APIC_ACCESS_OFFSET;
5197 /*
5198 * Sane guest uses MOV to write EOI, with written value
5199 * not cared. So make a short-circuit here by avoiding
5200 * heavy instruction emulation.
5201 */
5202 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5203 (offset == APIC_EOI)) {
5204 kvm_lapic_set_eoi(vcpu);
5205 skip_emulated_instruction(vcpu);
5206 return 1;
5207 }
5208 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005209 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005210}
5211
Yang Zhangc7c9c562013-01-25 10:18:51 +08005212static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5213{
5214 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5215 int vector = exit_qualification & 0xff;
5216
5217 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5218 kvm_apic_set_eoi_accelerated(vcpu, vector);
5219 return 1;
5220}
5221
Yang Zhang83d4c282013-01-25 10:18:49 +08005222static int handle_apic_write(struct kvm_vcpu *vcpu)
5223{
5224 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5225 u32 offset = exit_qualification & 0xfff;
5226
5227 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5228 kvm_apic_write_nodecode(vcpu, offset);
5229 return 1;
5230}
5231
Avi Kivity851ba692009-08-24 11:10:17 +03005232static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005233{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005234 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005235 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005236 bool has_error_code = false;
5237 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005238 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005239 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005240
5241 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005242 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005243 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005244
5245 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5246
5247 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005248 if (reason == TASK_SWITCH_GATE && idt_v) {
5249 switch (type) {
5250 case INTR_TYPE_NMI_INTR:
5251 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005252 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005253 break;
5254 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005255 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005256 kvm_clear_interrupt_queue(vcpu);
5257 break;
5258 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005259 if (vmx->idt_vectoring_info &
5260 VECTORING_INFO_DELIVER_CODE_MASK) {
5261 has_error_code = true;
5262 error_code =
5263 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5264 }
5265 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005266 case INTR_TYPE_SOFT_EXCEPTION:
5267 kvm_clear_exception_queue(vcpu);
5268 break;
5269 default:
5270 break;
5271 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005272 }
Izik Eidus37817f22008-03-24 23:14:53 +02005273 tss_selector = exit_qualification;
5274
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005275 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5276 type != INTR_TYPE_EXT_INTR &&
5277 type != INTR_TYPE_NMI_INTR))
5278 skip_emulated_instruction(vcpu);
5279
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005280 if (kvm_task_switch(vcpu, tss_selector,
5281 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5282 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005283 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5284 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5285 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005286 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005287 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005288
5289 /* clear all local breakpoint enable flags */
5290 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5291
5292 /*
5293 * TODO: What about debug traps on tss switch?
5294 * Are we supposed to inject them and update dr6?
5295 */
5296
5297 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005298}
5299
Avi Kivity851ba692009-08-24 11:10:17 +03005300static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005301{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005302 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005303 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005304 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005305 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005306
Sheng Yangf9c617f2009-03-25 10:08:52 +08005307 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005308
Sheng Yang14394422008-04-28 12:24:45 +08005309 gla_validity = (exit_qualification >> 7) & 0x3;
5310 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5311 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5312 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5313 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005314 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005315 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5316 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005317 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5318 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005319 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005320 }
5321
5322 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005323 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005324
5325 /* It is a write fault? */
5326 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005327 /* It is a fetch fault? */
5328 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005329 /* ept page table is present? */
5330 error_code |= (exit_qualification >> 3) & 0x1;
5331
Yang Zhang25d92082013-08-06 12:00:32 +03005332 vcpu->arch.exit_qualification = exit_qualification;
5333
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005334 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005335}
5336
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005337static u64 ept_rsvd_mask(u64 spte, int level)
5338{
5339 int i;
5340 u64 mask = 0;
5341
5342 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5343 mask |= (1ULL << i);
5344
5345 if (level > 2)
5346 /* bits 7:3 reserved */
5347 mask |= 0xf8;
5348 else if (level == 2) {
5349 if (spte & (1ULL << 7))
5350 /* 2MB ref, bits 20:12 reserved */
5351 mask |= 0x1ff000;
5352 else
5353 /* bits 6:3 reserved */
5354 mask |= 0x78;
5355 }
5356
5357 return mask;
5358}
5359
5360static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5361 int level)
5362{
5363 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5364
5365 /* 010b (write-only) */
5366 WARN_ON((spte & 0x7) == 0x2);
5367
5368 /* 110b (write/execute) */
5369 WARN_ON((spte & 0x7) == 0x6);
5370
5371 /* 100b (execute-only) and value not supported by logical processor */
5372 if (!cpu_has_vmx_ept_execute_only())
5373 WARN_ON((spte & 0x7) == 0x4);
5374
5375 /* not 000b */
5376 if ((spte & 0x7)) {
5377 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5378
5379 if (rsvd_bits != 0) {
5380 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5381 __func__, rsvd_bits);
5382 WARN_ON(1);
5383 }
5384
5385 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5386 u64 ept_mem_type = (spte & 0x38) >> 3;
5387
5388 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5389 ept_mem_type == 7) {
5390 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5391 __func__, ept_mem_type);
5392 WARN_ON(1);
5393 }
5394 }
5395 }
5396}
5397
Avi Kivity851ba692009-08-24 11:10:17 +03005398static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005399{
5400 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005401 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005402 gpa_t gpa;
5403
5404 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5405
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005406 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005407 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005408 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5409 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005410
5411 if (unlikely(ret == RET_MMIO_PF_INVALID))
5412 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5413
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005414 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005415 return 1;
5416
5417 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005418 printk(KERN_ERR "EPT: Misconfiguration.\n");
5419 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5420
5421 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5422
5423 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5424 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5425
Avi Kivity851ba692009-08-24 11:10:17 +03005426 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5427 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005428
5429 return 0;
5430}
5431
Avi Kivity851ba692009-08-24 11:10:17 +03005432static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005433{
5434 u32 cpu_based_vm_exec_control;
5435
5436 /* clear pending NMI */
5437 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5438 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5439 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5440 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005441 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005442
5443 return 1;
5444}
5445
Mohammed Gamal80ced182009-09-01 12:48:18 +02005446static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005447{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005448 struct vcpu_vmx *vmx = to_vmx(vcpu);
5449 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005450 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005451 u32 cpu_exec_ctrl;
5452 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005453 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005454
5455 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5456 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005457
Avi Kivityb8405c12012-06-07 17:08:48 +03005458 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005459 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005460 return handle_interrupt_window(&vmx->vcpu);
5461
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005462 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5463 return 1;
5464
Gleb Natapov991eebf2013-04-11 12:10:51 +03005465 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005466
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005467 if (err == EMULATE_USER_EXIT) {
Mohammed Gamal80ced182009-09-01 12:48:18 +02005468 ret = 0;
5469 goto out;
5470 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005471
Avi Kivityde5f70e2012-06-12 20:22:28 +03005472 if (err != EMULATE_DONE) {
5473 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5474 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5475 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005476 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005477 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005478
Gleb Natapov8d76c492013-05-08 18:38:44 +03005479 if (vcpu->arch.halt_request) {
5480 vcpu->arch.halt_request = 0;
5481 ret = kvm_emulate_halt(vcpu);
5482 goto out;
5483 }
5484
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005485 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005486 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005487 if (need_resched())
5488 schedule();
5489 }
5490
Gleb Natapov14168782013-01-21 15:36:49 +02005491 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005492out:
5493 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005494}
5495
Avi Kivity6aa8b732006-12-10 02:21:36 -08005496/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005497 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5498 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5499 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005500static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005501{
5502 skip_emulated_instruction(vcpu);
5503 kvm_vcpu_on_spin(vcpu);
5504
5505 return 1;
5506}
5507
Sheng Yang59708672009-12-15 13:29:54 +08005508static int handle_invalid_op(struct kvm_vcpu *vcpu)
5509{
5510 kvm_queue_exception(vcpu, UD_VECTOR);
5511 return 1;
5512}
5513
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005514/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005515 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5516 * We could reuse a single VMCS for all the L2 guests, but we also want the
5517 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5518 * allows keeping them loaded on the processor, and in the future will allow
5519 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5520 * every entry if they never change.
5521 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5522 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5523 *
5524 * The following functions allocate and free a vmcs02 in this pool.
5525 */
5526
5527/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5528static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5529{
5530 struct vmcs02_list *item;
5531 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5532 if (item->vmptr == vmx->nested.current_vmptr) {
5533 list_move(&item->list, &vmx->nested.vmcs02_pool);
5534 return &item->vmcs02;
5535 }
5536
5537 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5538 /* Recycle the least recently used VMCS. */
5539 item = list_entry(vmx->nested.vmcs02_pool.prev,
5540 struct vmcs02_list, list);
5541 item->vmptr = vmx->nested.current_vmptr;
5542 list_move(&item->list, &vmx->nested.vmcs02_pool);
5543 return &item->vmcs02;
5544 }
5545
5546 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005547 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005548 if (!item)
5549 return NULL;
5550 item->vmcs02.vmcs = alloc_vmcs();
5551 if (!item->vmcs02.vmcs) {
5552 kfree(item);
5553 return NULL;
5554 }
5555 loaded_vmcs_init(&item->vmcs02);
5556 item->vmptr = vmx->nested.current_vmptr;
5557 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5558 vmx->nested.vmcs02_num++;
5559 return &item->vmcs02;
5560}
5561
5562/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5563static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5564{
5565 struct vmcs02_list *item;
5566 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5567 if (item->vmptr == vmptr) {
5568 free_loaded_vmcs(&item->vmcs02);
5569 list_del(&item->list);
5570 kfree(item);
5571 vmx->nested.vmcs02_num--;
5572 return;
5573 }
5574}
5575
5576/*
5577 * Free all VMCSs saved for this vcpu, except the one pointed by
5578 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5579 * currently used, if running L2), and vmcs01 when running L2.
5580 */
5581static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5582{
5583 struct vmcs02_list *item, *n;
5584 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5585 if (vmx->loaded_vmcs != &item->vmcs02)
5586 free_loaded_vmcs(&item->vmcs02);
5587 list_del(&item->list);
5588 kfree(item);
5589 }
5590 vmx->nested.vmcs02_num = 0;
5591
5592 if (vmx->loaded_vmcs != &vmx->vmcs01)
5593 free_loaded_vmcs(&vmx->vmcs01);
5594}
5595
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005596/*
5597 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5598 * set the success or error code of an emulated VMX instruction, as specified
5599 * by Vol 2B, VMX Instruction Reference, "Conventions".
5600 */
5601static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5602{
5603 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5604 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5605 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5606}
5607
5608static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5609{
5610 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5611 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5612 X86_EFLAGS_SF | X86_EFLAGS_OF))
5613 | X86_EFLAGS_CF);
5614}
5615
Abel Gordon145c28d2013-04-18 14:36:55 +03005616static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005617 u32 vm_instruction_error)
5618{
5619 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5620 /*
5621 * failValid writes the error number to the current VMCS, which
5622 * can't be done there isn't a current VMCS.
5623 */
5624 nested_vmx_failInvalid(vcpu);
5625 return;
5626 }
5627 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5628 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5629 X86_EFLAGS_SF | X86_EFLAGS_OF))
5630 | X86_EFLAGS_ZF);
5631 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5632 /*
5633 * We don't need to force a shadow sync because
5634 * VM_INSTRUCTION_ERROR is not shadowed
5635 */
5636}
Abel Gordon145c28d2013-04-18 14:36:55 +03005637
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005638/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005639 * Emulate the VMXON instruction.
5640 * Currently, we just remember that VMX is active, and do not save or even
5641 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5642 * do not currently need to store anything in that guest-allocated memory
5643 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5644 * argument is different from the VMXON pointer (which the spec says they do).
5645 */
5646static int handle_vmon(struct kvm_vcpu *vcpu)
5647{
5648 struct kvm_segment cs;
5649 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03005650 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005651 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
5652 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005653
5654 /* The Intel VMX Instruction Reference lists a bunch of bits that
5655 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5656 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5657 * Otherwise, we should fail with #UD. We test these now:
5658 */
5659 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5660 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5661 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5662 kvm_queue_exception(vcpu, UD_VECTOR);
5663 return 1;
5664 }
5665
5666 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5667 if (is_long_mode(vcpu) && !cs.l) {
5668 kvm_queue_exception(vcpu, UD_VECTOR);
5669 return 1;
5670 }
5671
5672 if (vmx_get_cpl(vcpu)) {
5673 kvm_inject_gp(vcpu, 0);
5674 return 1;
5675 }
Abel Gordon145c28d2013-04-18 14:36:55 +03005676 if (vmx->nested.vmxon) {
5677 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
5678 skip_emulated_instruction(vcpu);
5679 return 1;
5680 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005681
5682 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
5683 != VMXON_NEEDED_FEATURES) {
5684 kvm_inject_gp(vcpu, 0);
5685 return 1;
5686 }
5687
Abel Gordon8de48832013-04-18 14:37:25 +03005688 if (enable_shadow_vmcs) {
5689 shadow_vmcs = alloc_vmcs();
5690 if (!shadow_vmcs)
5691 return -ENOMEM;
5692 /* mark vmcs as shadow */
5693 shadow_vmcs->revision_id |= (1u << 31);
5694 /* init shadow vmcs */
5695 vmcs_clear(shadow_vmcs);
5696 vmx->nested.current_shadow_vmcs = shadow_vmcs;
5697 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005698
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005699 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5700 vmx->nested.vmcs02_num = 0;
5701
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005702 vmx->nested.vmxon = true;
5703
5704 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005705 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005706 return 1;
5707}
5708
5709/*
5710 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5711 * for running VMX instructions (except VMXON, whose prerequisites are
5712 * slightly different). It also specifies what exception to inject otherwise.
5713 */
5714static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5715{
5716 struct kvm_segment cs;
5717 struct vcpu_vmx *vmx = to_vmx(vcpu);
5718
5719 if (!vmx->nested.vmxon) {
5720 kvm_queue_exception(vcpu, UD_VECTOR);
5721 return 0;
5722 }
5723
5724 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5725 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5726 (is_long_mode(vcpu) && !cs.l)) {
5727 kvm_queue_exception(vcpu, UD_VECTOR);
5728 return 0;
5729 }
5730
5731 if (vmx_get_cpl(vcpu)) {
5732 kvm_inject_gp(vcpu, 0);
5733 return 0;
5734 }
5735
5736 return 1;
5737}
5738
Abel Gordone7953d72013-04-18 14:37:55 +03005739static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
5740{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005741 u32 exec_control;
Abel Gordon012f83c2013-04-18 14:39:25 +03005742 if (enable_shadow_vmcs) {
5743 if (vmx->nested.current_vmcs12 != NULL) {
5744 /* copy to memory all shadowed fields in case
5745 they were modified */
5746 copy_shadow_to_vmcs12(vmx);
5747 vmx->nested.sync_shadow_vmcs = false;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005748 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5749 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
5750 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
5751 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03005752 }
5753 }
Abel Gordone7953d72013-04-18 14:37:55 +03005754 kunmap(vmx->nested.current_vmcs12_page);
5755 nested_release_page(vmx->nested.current_vmcs12_page);
5756}
5757
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005758/*
5759 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5760 * just stops using VMX.
5761 */
5762static void free_nested(struct vcpu_vmx *vmx)
5763{
5764 if (!vmx->nested.vmxon)
5765 return;
5766 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005767 if (vmx->nested.current_vmptr != -1ull) {
Abel Gordone7953d72013-04-18 14:37:55 +03005768 nested_release_vmcs12(vmx);
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005769 vmx->nested.current_vmptr = -1ull;
5770 vmx->nested.current_vmcs12 = NULL;
5771 }
Abel Gordone7953d72013-04-18 14:37:55 +03005772 if (enable_shadow_vmcs)
5773 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005774 /* Unpin physical memory we referred to in current vmcs02 */
5775 if (vmx->nested.apic_access_page) {
5776 nested_release_page(vmx->nested.apic_access_page);
5777 vmx->nested.apic_access_page = 0;
5778 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005779
5780 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005781}
5782
5783/* Emulate the VMXOFF instruction */
5784static int handle_vmoff(struct kvm_vcpu *vcpu)
5785{
5786 if (!nested_vmx_check_permission(vcpu))
5787 return 1;
5788 free_nested(to_vmx(vcpu));
5789 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005790 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005791 return 1;
5792}
5793
5794/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005795 * Decode the memory-address operand of a vmx instruction, as recorded on an
5796 * exit caused by such an instruction (run by a guest hypervisor).
5797 * On success, returns 0. When the operand is invalid, returns 1 and throws
5798 * #UD or #GP.
5799 */
5800static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5801 unsigned long exit_qualification,
5802 u32 vmx_instruction_info, gva_t *ret)
5803{
5804 /*
5805 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5806 * Execution", on an exit, vmx_instruction_info holds most of the
5807 * addressing components of the operand. Only the displacement part
5808 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5809 * For how an actual address is calculated from all these components,
5810 * refer to Vol. 1, "Operand Addressing".
5811 */
5812 int scaling = vmx_instruction_info & 3;
5813 int addr_size = (vmx_instruction_info >> 7) & 7;
5814 bool is_reg = vmx_instruction_info & (1u << 10);
5815 int seg_reg = (vmx_instruction_info >> 15) & 7;
5816 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5817 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5818 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5819 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5820
5821 if (is_reg) {
5822 kvm_queue_exception(vcpu, UD_VECTOR);
5823 return 1;
5824 }
5825
5826 /* Addr = segment_base + offset */
5827 /* offset = base + [index * scale] + displacement */
5828 *ret = vmx_get_segment_base(vcpu, seg_reg);
5829 if (base_is_valid)
5830 *ret += kvm_register_read(vcpu, base_reg);
5831 if (index_is_valid)
5832 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5833 *ret += exit_qualification; /* holds the displacement */
5834
5835 if (addr_size == 1) /* 32 bit */
5836 *ret &= 0xffffffff;
5837
5838 /*
5839 * TODO: throw #GP (and return 1) in various cases that the VM*
5840 * instructions require it - e.g., offset beyond segment limit,
5841 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5842 * address, and so on. Currently these are not checked.
5843 */
5844 return 0;
5845}
5846
Nadav Har'El27d6c862011-05-25 23:06:59 +03005847/* Emulate the VMCLEAR instruction */
5848static int handle_vmclear(struct kvm_vcpu *vcpu)
5849{
5850 struct vcpu_vmx *vmx = to_vmx(vcpu);
5851 gva_t gva;
5852 gpa_t vmptr;
5853 struct vmcs12 *vmcs12;
5854 struct page *page;
5855 struct x86_exception e;
5856
5857 if (!nested_vmx_check_permission(vcpu))
5858 return 1;
5859
5860 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5861 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5862 return 1;
5863
5864 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5865 sizeof(vmptr), &e)) {
5866 kvm_inject_page_fault(vcpu, &e);
5867 return 1;
5868 }
5869
5870 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5871 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5872 skip_emulated_instruction(vcpu);
5873 return 1;
5874 }
5875
5876 if (vmptr == vmx->nested.current_vmptr) {
Abel Gordone7953d72013-04-18 14:37:55 +03005877 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03005878 vmx->nested.current_vmptr = -1ull;
5879 vmx->nested.current_vmcs12 = NULL;
5880 }
5881
5882 page = nested_get_page(vcpu, vmptr);
5883 if (page == NULL) {
5884 /*
5885 * For accurate processor emulation, VMCLEAR beyond available
5886 * physical memory should do nothing at all. However, it is
5887 * possible that a nested vmx bug, not a guest hypervisor bug,
5888 * resulted in this case, so let's shut down before doing any
5889 * more damage:
5890 */
5891 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5892 return 1;
5893 }
5894 vmcs12 = kmap(page);
5895 vmcs12->launch_state = 0;
5896 kunmap(page);
5897 nested_release_page(page);
5898
5899 nested_free_vmcs02(vmx, vmptr);
5900
5901 skip_emulated_instruction(vcpu);
5902 nested_vmx_succeed(vcpu);
5903 return 1;
5904}
5905
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005906static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5907
5908/* Emulate the VMLAUNCH instruction */
5909static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5910{
5911 return nested_vmx_run(vcpu, true);
5912}
5913
5914/* Emulate the VMRESUME instruction */
5915static int handle_vmresume(struct kvm_vcpu *vcpu)
5916{
5917
5918 return nested_vmx_run(vcpu, false);
5919}
5920
Nadav Har'El49f705c2011-05-25 23:08:30 +03005921enum vmcs_field_type {
5922 VMCS_FIELD_TYPE_U16 = 0,
5923 VMCS_FIELD_TYPE_U64 = 1,
5924 VMCS_FIELD_TYPE_U32 = 2,
5925 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5926};
5927
5928static inline int vmcs_field_type(unsigned long field)
5929{
5930 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5931 return VMCS_FIELD_TYPE_U32;
5932 return (field >> 13) & 0x3 ;
5933}
5934
5935static inline int vmcs_field_readonly(unsigned long field)
5936{
5937 return (((field >> 10) & 0x3) == 1);
5938}
5939
5940/*
5941 * Read a vmcs12 field. Since these can have varying lengths and we return
5942 * one type, we chose the biggest type (u64) and zero-extend the return value
5943 * to that size. Note that the caller, handle_vmread, might need to use only
5944 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5945 * 64-bit fields are to be returned).
5946 */
5947static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5948 unsigned long field, u64 *ret)
5949{
5950 short offset = vmcs_field_to_offset(field);
5951 char *p;
5952
5953 if (offset < 0)
5954 return 0;
5955
5956 p = ((char *)(get_vmcs12(vcpu))) + offset;
5957
5958 switch (vmcs_field_type(field)) {
5959 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5960 *ret = *((natural_width *)p);
5961 return 1;
5962 case VMCS_FIELD_TYPE_U16:
5963 *ret = *((u16 *)p);
5964 return 1;
5965 case VMCS_FIELD_TYPE_U32:
5966 *ret = *((u32 *)p);
5967 return 1;
5968 case VMCS_FIELD_TYPE_U64:
5969 *ret = *((u64 *)p);
5970 return 1;
5971 default:
5972 return 0; /* can never happen. */
5973 }
5974}
5975
Abel Gordon20b97fe2013-04-18 14:36:25 +03005976
5977static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
5978 unsigned long field, u64 field_value){
5979 short offset = vmcs_field_to_offset(field);
5980 char *p = ((char *) get_vmcs12(vcpu)) + offset;
5981 if (offset < 0)
5982 return false;
5983
5984 switch (vmcs_field_type(field)) {
5985 case VMCS_FIELD_TYPE_U16:
5986 *(u16 *)p = field_value;
5987 return true;
5988 case VMCS_FIELD_TYPE_U32:
5989 *(u32 *)p = field_value;
5990 return true;
5991 case VMCS_FIELD_TYPE_U64:
5992 *(u64 *)p = field_value;
5993 return true;
5994 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5995 *(natural_width *)p = field_value;
5996 return true;
5997 default:
5998 return false; /* can never happen. */
5999 }
6000
6001}
6002
Abel Gordon16f5b902013-04-18 14:38:25 +03006003static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6004{
6005 int i;
6006 unsigned long field;
6007 u64 field_value;
6008 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006009 const unsigned long *fields = shadow_read_write_fields;
6010 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006011
6012 vmcs_load(shadow_vmcs);
6013
6014 for (i = 0; i < num_fields; i++) {
6015 field = fields[i];
6016 switch (vmcs_field_type(field)) {
6017 case VMCS_FIELD_TYPE_U16:
6018 field_value = vmcs_read16(field);
6019 break;
6020 case VMCS_FIELD_TYPE_U32:
6021 field_value = vmcs_read32(field);
6022 break;
6023 case VMCS_FIELD_TYPE_U64:
6024 field_value = vmcs_read64(field);
6025 break;
6026 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6027 field_value = vmcs_readl(field);
6028 break;
6029 }
6030 vmcs12_write_any(&vmx->vcpu, field, field_value);
6031 }
6032
6033 vmcs_clear(shadow_vmcs);
6034 vmcs_load(vmx->loaded_vmcs->vmcs);
6035}
6036
Abel Gordonc3114422013-04-18 14:38:55 +03006037static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6038{
Mathias Krausec2bae892013-06-26 20:36:21 +02006039 const unsigned long *fields[] = {
6040 shadow_read_write_fields,
6041 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006042 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006043 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006044 max_shadow_read_write_fields,
6045 max_shadow_read_only_fields
6046 };
6047 int i, q;
6048 unsigned long field;
6049 u64 field_value = 0;
6050 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6051
6052 vmcs_load(shadow_vmcs);
6053
Mathias Krausec2bae892013-06-26 20:36:21 +02006054 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006055 for (i = 0; i < max_fields[q]; i++) {
6056 field = fields[q][i];
6057 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6058
6059 switch (vmcs_field_type(field)) {
6060 case VMCS_FIELD_TYPE_U16:
6061 vmcs_write16(field, (u16)field_value);
6062 break;
6063 case VMCS_FIELD_TYPE_U32:
6064 vmcs_write32(field, (u32)field_value);
6065 break;
6066 case VMCS_FIELD_TYPE_U64:
6067 vmcs_write64(field, (u64)field_value);
6068 break;
6069 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6070 vmcs_writel(field, (long)field_value);
6071 break;
6072 }
6073 }
6074 }
6075
6076 vmcs_clear(shadow_vmcs);
6077 vmcs_load(vmx->loaded_vmcs->vmcs);
6078}
6079
Nadav Har'El49f705c2011-05-25 23:08:30 +03006080/*
6081 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6082 * used before) all generate the same failure when it is missing.
6083 */
6084static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6085{
6086 struct vcpu_vmx *vmx = to_vmx(vcpu);
6087 if (vmx->nested.current_vmptr == -1ull) {
6088 nested_vmx_failInvalid(vcpu);
6089 skip_emulated_instruction(vcpu);
6090 return 0;
6091 }
6092 return 1;
6093}
6094
6095static int handle_vmread(struct kvm_vcpu *vcpu)
6096{
6097 unsigned long field;
6098 u64 field_value;
6099 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6100 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6101 gva_t gva = 0;
6102
6103 if (!nested_vmx_check_permission(vcpu) ||
6104 !nested_vmx_check_vmcs12(vcpu))
6105 return 1;
6106
6107 /* Decode instruction info and find the field to read */
6108 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6109 /* Read the field, zero-extended to a u64 field_value */
6110 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6111 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6112 skip_emulated_instruction(vcpu);
6113 return 1;
6114 }
6115 /*
6116 * Now copy part of this value to register or memory, as requested.
6117 * Note that the number of bits actually copied is 32 or 64 depending
6118 * on the guest's mode (32 or 64 bit), not on the given field's length.
6119 */
6120 if (vmx_instruction_info & (1u << 10)) {
6121 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
6122 field_value);
6123 } else {
6124 if (get_vmx_mem_address(vcpu, exit_qualification,
6125 vmx_instruction_info, &gva))
6126 return 1;
6127 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6128 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6129 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6130 }
6131
6132 nested_vmx_succeed(vcpu);
6133 skip_emulated_instruction(vcpu);
6134 return 1;
6135}
6136
6137
6138static int handle_vmwrite(struct kvm_vcpu *vcpu)
6139{
6140 unsigned long field;
6141 gva_t gva;
6142 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6143 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006144 /* The value to write might be 32 or 64 bits, depending on L1's long
6145 * mode, and eventually we need to write that into a field of several
6146 * possible lengths. The code below first zero-extends the value to 64
6147 * bit (field_value), and then copies only the approriate number of
6148 * bits into the vmcs12 field.
6149 */
6150 u64 field_value = 0;
6151 struct x86_exception e;
6152
6153 if (!nested_vmx_check_permission(vcpu) ||
6154 !nested_vmx_check_vmcs12(vcpu))
6155 return 1;
6156
6157 if (vmx_instruction_info & (1u << 10))
6158 field_value = kvm_register_read(vcpu,
6159 (((vmx_instruction_info) >> 3) & 0xf));
6160 else {
6161 if (get_vmx_mem_address(vcpu, exit_qualification,
6162 vmx_instruction_info, &gva))
6163 return 1;
6164 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
6165 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
6166 kvm_inject_page_fault(vcpu, &e);
6167 return 1;
6168 }
6169 }
6170
6171
6172 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6173 if (vmcs_field_readonly(field)) {
6174 nested_vmx_failValid(vcpu,
6175 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6176 skip_emulated_instruction(vcpu);
6177 return 1;
6178 }
6179
Abel Gordon20b97fe2013-04-18 14:36:25 +03006180 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006181 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6182 skip_emulated_instruction(vcpu);
6183 return 1;
6184 }
6185
6186 nested_vmx_succeed(vcpu);
6187 skip_emulated_instruction(vcpu);
6188 return 1;
6189}
6190
Nadav Har'El63846662011-05-25 23:07:29 +03006191/* Emulate the VMPTRLD instruction */
6192static int handle_vmptrld(struct kvm_vcpu *vcpu)
6193{
6194 struct vcpu_vmx *vmx = to_vmx(vcpu);
6195 gva_t gva;
6196 gpa_t vmptr;
6197 struct x86_exception e;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006198 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006199
6200 if (!nested_vmx_check_permission(vcpu))
6201 return 1;
6202
6203 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6204 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6205 return 1;
6206
6207 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6208 sizeof(vmptr), &e)) {
6209 kvm_inject_page_fault(vcpu, &e);
6210 return 1;
6211 }
6212
6213 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6214 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
6215 skip_emulated_instruction(vcpu);
6216 return 1;
6217 }
6218
6219 if (vmx->nested.current_vmptr != vmptr) {
6220 struct vmcs12 *new_vmcs12;
6221 struct page *page;
6222 page = nested_get_page(vcpu, vmptr);
6223 if (page == NULL) {
6224 nested_vmx_failInvalid(vcpu);
6225 skip_emulated_instruction(vcpu);
6226 return 1;
6227 }
6228 new_vmcs12 = kmap(page);
6229 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6230 kunmap(page);
6231 nested_release_page_clean(page);
6232 nested_vmx_failValid(vcpu,
6233 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6234 skip_emulated_instruction(vcpu);
6235 return 1;
6236 }
Abel Gordone7953d72013-04-18 14:37:55 +03006237 if (vmx->nested.current_vmptr != -1ull)
6238 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006239
6240 vmx->nested.current_vmptr = vmptr;
6241 vmx->nested.current_vmcs12 = new_vmcs12;
6242 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006243 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006244 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6245 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6246 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6247 vmcs_write64(VMCS_LINK_POINTER,
6248 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006249 vmx->nested.sync_shadow_vmcs = true;
6250 }
Nadav Har'El63846662011-05-25 23:07:29 +03006251 }
6252
6253 nested_vmx_succeed(vcpu);
6254 skip_emulated_instruction(vcpu);
6255 return 1;
6256}
6257
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006258/* Emulate the VMPTRST instruction */
6259static int handle_vmptrst(struct kvm_vcpu *vcpu)
6260{
6261 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6262 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6263 gva_t vmcs_gva;
6264 struct x86_exception e;
6265
6266 if (!nested_vmx_check_permission(vcpu))
6267 return 1;
6268
6269 if (get_vmx_mem_address(vcpu, exit_qualification,
6270 vmx_instruction_info, &vmcs_gva))
6271 return 1;
6272 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6273 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6274 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6275 sizeof(u64), &e)) {
6276 kvm_inject_page_fault(vcpu, &e);
6277 return 1;
6278 }
6279 nested_vmx_succeed(vcpu);
6280 skip_emulated_instruction(vcpu);
6281 return 1;
6282}
6283
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006284/* Emulate the INVEPT instruction */
6285static int handle_invept(struct kvm_vcpu *vcpu)
6286{
6287 u32 vmx_instruction_info, types;
6288 unsigned long type;
6289 gva_t gva;
6290 struct x86_exception e;
6291 struct {
6292 u64 eptp, gpa;
6293 } operand;
6294 u64 eptp_mask = ((1ull << 51) - 1) & PAGE_MASK;
6295
6296 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6297 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6298 kvm_queue_exception(vcpu, UD_VECTOR);
6299 return 1;
6300 }
6301
6302 if (!nested_vmx_check_permission(vcpu))
6303 return 1;
6304
6305 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6306 kvm_queue_exception(vcpu, UD_VECTOR);
6307 return 1;
6308 }
6309
6310 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6311 type = kvm_register_read(vcpu, (vmx_instruction_info >> 28) & 0xf);
6312
6313 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6314
6315 if (!(types & (1UL << type))) {
6316 nested_vmx_failValid(vcpu,
6317 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6318 return 1;
6319 }
6320
6321 /* According to the Intel VMX instruction reference, the memory
6322 * operand is read even if it isn't needed (e.g., for type==global)
6323 */
6324 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6325 vmx_instruction_info, &gva))
6326 return 1;
6327 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6328 sizeof(operand), &e)) {
6329 kvm_inject_page_fault(vcpu, &e);
6330 return 1;
6331 }
6332
6333 switch (type) {
6334 case VMX_EPT_EXTENT_CONTEXT:
6335 if ((operand.eptp & eptp_mask) !=
6336 (nested_ept_get_cr3(vcpu) & eptp_mask))
6337 break;
6338 case VMX_EPT_EXTENT_GLOBAL:
6339 kvm_mmu_sync_roots(vcpu);
6340 kvm_mmu_flush_tlb(vcpu);
6341 nested_vmx_succeed(vcpu);
6342 break;
6343 default:
6344 BUG_ON(1);
6345 break;
6346 }
6347
6348 skip_emulated_instruction(vcpu);
6349 return 1;
6350}
6351
Nadav Har'El0140cae2011-05-25 23:06:28 +03006352/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006353 * The exit handlers return 1 if the exit was handled fully and guest execution
6354 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6355 * to be done to userspace and return 0.
6356 */
Mathias Krause772e0312012-08-30 01:30:19 +02006357static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006358 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6359 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006360 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006361 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006362 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006363 [EXIT_REASON_CR_ACCESS] = handle_cr,
6364 [EXIT_REASON_DR_ACCESS] = handle_dr,
6365 [EXIT_REASON_CPUID] = handle_cpuid,
6366 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6367 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6368 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6369 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006370 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006371 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006372 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006373 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006374 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006375 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006376 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006377 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006378 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006379 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006380 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006381 [EXIT_REASON_VMOFF] = handle_vmoff,
6382 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006383 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6384 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006385 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006386 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006387 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006388 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006389 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006390 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006391 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6392 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006393 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08006394 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
6395 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006396 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006397};
6398
6399static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006400 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006401
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006402static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6403 struct vmcs12 *vmcs12)
6404{
6405 unsigned long exit_qualification;
6406 gpa_t bitmap, last_bitmap;
6407 unsigned int port;
6408 int size;
6409 u8 b;
6410
6411 if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
6412 return 1;
6413
6414 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
6415 return 0;
6416
6417 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6418
6419 port = exit_qualification >> 16;
6420 size = (exit_qualification & 7) + 1;
6421
6422 last_bitmap = (gpa_t)-1;
6423 b = -1;
6424
6425 while (size > 0) {
6426 if (port < 0x8000)
6427 bitmap = vmcs12->io_bitmap_a;
6428 else if (port < 0x10000)
6429 bitmap = vmcs12->io_bitmap_b;
6430 else
6431 return 1;
6432 bitmap += (port & 0x7fff) / 8;
6433
6434 if (last_bitmap != bitmap)
6435 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6436 return 1;
6437 if (b & (1 << (port & 7)))
6438 return 1;
6439
6440 port++;
6441 size--;
6442 last_bitmap = bitmap;
6443 }
6444
6445 return 0;
6446}
6447
Nadav Har'El644d7112011-05-25 23:12:35 +03006448/*
6449 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6450 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6451 * disinterest in the current event (read or write a specific MSR) by using an
6452 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6453 */
6454static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6455 struct vmcs12 *vmcs12, u32 exit_reason)
6456{
6457 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6458 gpa_t bitmap;
6459
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006460 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006461 return 1;
6462
6463 /*
6464 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6465 * for the four combinations of read/write and low/high MSR numbers.
6466 * First we need to figure out which of the four to use:
6467 */
6468 bitmap = vmcs12->msr_bitmap;
6469 if (exit_reason == EXIT_REASON_MSR_WRITE)
6470 bitmap += 2048;
6471 if (msr_index >= 0xc0000000) {
6472 msr_index -= 0xc0000000;
6473 bitmap += 1024;
6474 }
6475
6476 /* Then read the msr_index'th bit from this bitmap: */
6477 if (msr_index < 1024*8) {
6478 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006479 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6480 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006481 return 1 & (b >> (msr_index & 7));
6482 } else
6483 return 1; /* let L1 handle the wrong parameter */
6484}
6485
6486/*
6487 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6488 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6489 * intercept (via guest_host_mask etc.) the current event.
6490 */
6491static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6492 struct vmcs12 *vmcs12)
6493{
6494 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6495 int cr = exit_qualification & 15;
6496 int reg = (exit_qualification >> 8) & 15;
6497 unsigned long val = kvm_register_read(vcpu, reg);
6498
6499 switch ((exit_qualification >> 4) & 3) {
6500 case 0: /* mov to cr */
6501 switch (cr) {
6502 case 0:
6503 if (vmcs12->cr0_guest_host_mask &
6504 (val ^ vmcs12->cr0_read_shadow))
6505 return 1;
6506 break;
6507 case 3:
6508 if ((vmcs12->cr3_target_count >= 1 &&
6509 vmcs12->cr3_target_value0 == val) ||
6510 (vmcs12->cr3_target_count >= 2 &&
6511 vmcs12->cr3_target_value1 == val) ||
6512 (vmcs12->cr3_target_count >= 3 &&
6513 vmcs12->cr3_target_value2 == val) ||
6514 (vmcs12->cr3_target_count >= 4 &&
6515 vmcs12->cr3_target_value3 == val))
6516 return 0;
6517 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6518 return 1;
6519 break;
6520 case 4:
6521 if (vmcs12->cr4_guest_host_mask &
6522 (vmcs12->cr4_read_shadow ^ val))
6523 return 1;
6524 break;
6525 case 8:
6526 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6527 return 1;
6528 break;
6529 }
6530 break;
6531 case 2: /* clts */
6532 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6533 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6534 return 1;
6535 break;
6536 case 1: /* mov from cr */
6537 switch (cr) {
6538 case 3:
6539 if (vmcs12->cpu_based_vm_exec_control &
6540 CPU_BASED_CR3_STORE_EXITING)
6541 return 1;
6542 break;
6543 case 8:
6544 if (vmcs12->cpu_based_vm_exec_control &
6545 CPU_BASED_CR8_STORE_EXITING)
6546 return 1;
6547 break;
6548 }
6549 break;
6550 case 3: /* lmsw */
6551 /*
6552 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6553 * cr0. Other attempted changes are ignored, with no exit.
6554 */
6555 if (vmcs12->cr0_guest_host_mask & 0xe &
6556 (val ^ vmcs12->cr0_read_shadow))
6557 return 1;
6558 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6559 !(vmcs12->cr0_read_shadow & 0x1) &&
6560 (val & 0x1))
6561 return 1;
6562 break;
6563 }
6564 return 0;
6565}
6566
6567/*
6568 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6569 * should handle it ourselves in L0 (and then continue L2). Only call this
6570 * when in is_guest_mode (L2).
6571 */
6572static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6573{
Nadav Har'El644d7112011-05-25 23:12:35 +03006574 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6575 struct vcpu_vmx *vmx = to_vmx(vcpu);
6576 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006577 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006578
6579 if (vmx->nested.nested_run_pending)
6580 return 0;
6581
6582 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006583 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6584 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006585 return 1;
6586 }
6587
6588 switch (exit_reason) {
6589 case EXIT_REASON_EXCEPTION_NMI:
6590 if (!is_exception(intr_info))
6591 return 0;
6592 else if (is_page_fault(intr_info))
6593 return enable_ept;
6594 return vmcs12->exception_bitmap &
6595 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6596 case EXIT_REASON_EXTERNAL_INTERRUPT:
6597 return 0;
6598 case EXIT_REASON_TRIPLE_FAULT:
6599 return 1;
6600 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006601 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006602 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006603 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006604 case EXIT_REASON_TASK_SWITCH:
6605 return 1;
6606 case EXIT_REASON_CPUID:
6607 return 1;
6608 case EXIT_REASON_HLT:
6609 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6610 case EXIT_REASON_INVD:
6611 return 1;
6612 case EXIT_REASON_INVLPG:
6613 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6614 case EXIT_REASON_RDPMC:
6615 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6616 case EXIT_REASON_RDTSC:
6617 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6618 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6619 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6620 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6621 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6622 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006623 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03006624 /*
6625 * VMX instructions trap unconditionally. This allows L1 to
6626 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6627 */
6628 return 1;
6629 case EXIT_REASON_CR_ACCESS:
6630 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6631 case EXIT_REASON_DR_ACCESS:
6632 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6633 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006634 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006635 case EXIT_REASON_MSR_READ:
6636 case EXIT_REASON_MSR_WRITE:
6637 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6638 case EXIT_REASON_INVALID_STATE:
6639 return 1;
6640 case EXIT_REASON_MWAIT_INSTRUCTION:
6641 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6642 case EXIT_REASON_MONITOR_INSTRUCTION:
6643 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6644 case EXIT_REASON_PAUSE_INSTRUCTION:
6645 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6646 nested_cpu_has2(vmcs12,
6647 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6648 case EXIT_REASON_MCE_DURING_VMENTRY:
6649 return 0;
6650 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6651 return 1;
6652 case EXIT_REASON_APIC_ACCESS:
6653 return nested_cpu_has2(vmcs12,
6654 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6655 case EXIT_REASON_EPT_VIOLATION:
6656 case EXIT_REASON_EPT_MISCONFIG:
6657 return 0;
Jan Kiszka0238ea92013-03-13 11:31:24 +01006658 case EXIT_REASON_PREEMPTION_TIMER:
6659 return vmcs12->pin_based_vm_exec_control &
6660 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'El644d7112011-05-25 23:12:35 +03006661 case EXIT_REASON_WBINVD:
6662 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6663 case EXIT_REASON_XSETBV:
6664 return 1;
6665 default:
6666 return 1;
6667 }
6668}
6669
Avi Kivity586f9602010-11-18 13:09:54 +02006670static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6671{
6672 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6673 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6674}
6675
Avi Kivity6aa8b732006-12-10 02:21:36 -08006676/*
6677 * The guest has exited. See if we can fix it or if we need userspace
6678 * assistance.
6679 */
Avi Kivity851ba692009-08-24 11:10:17 +03006680static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006681{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006682 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006683 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006684 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006685
Mohammed Gamal80ced182009-09-01 12:48:18 +02006686 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006687 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006688 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006689
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006690 /*
6691 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
6692 * we did not inject a still-pending event to L1 now because of
6693 * nested_run_pending, we need to re-enable this bit.
6694 */
6695 if (vmx->nested.nested_run_pending)
6696 kvm_make_request(KVM_REQ_EVENT, vcpu);
6697
Nadav Har'El509c75e2011-06-02 11:54:52 +03006698 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
6699 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03006700 vmx->nested.nested_run_pending = 1;
6701 else
6702 vmx->nested.nested_run_pending = 0;
6703
6704 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6705 nested_vmx_vmexit(vcpu);
6706 return 1;
6707 }
6708
Mohammed Gamal51207022010-05-31 22:40:54 +03006709 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6710 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6711 vcpu->run->fail_entry.hardware_entry_failure_reason
6712 = exit_reason;
6713 return 0;
6714 }
6715
Avi Kivity29bd8a72007-09-10 17:27:03 +03006716 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006717 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6718 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006719 = vmcs_read32(VM_INSTRUCTION_ERROR);
6720 return 0;
6721 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006722
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006723 /*
6724 * Note:
6725 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6726 * delivery event since it indicates guest is accessing MMIO.
6727 * The vm-exit can be triggered again after return to guest that
6728 * will cause infinite loop.
6729 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006730 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006731 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006732 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006733 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6734 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6735 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6736 vcpu->run->internal.ndata = 2;
6737 vcpu->run->internal.data[0] = vectoring_info;
6738 vcpu->run->internal.data[1] = exit_reason;
6739 return 0;
6740 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006741
Nadav Har'El644d7112011-05-25 23:12:35 +03006742 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6743 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6744 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006745 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006746 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006747 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006748 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006749 /*
6750 * This CPU don't support us in finding the end of an
6751 * NMI-blocked window if the guest runs with IRQs
6752 * disabled. So we pull the trigger after 1 s of
6753 * futile waiting, but inform the user about this.
6754 */
6755 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6756 "state on VCPU %d after 1 s timeout\n",
6757 __func__, vcpu->vcpu_id);
6758 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006759 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006760 }
6761
Avi Kivity6aa8b732006-12-10 02:21:36 -08006762 if (exit_reason < kvm_vmx_max_exit_handlers
6763 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006764 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006765 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006766 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6767 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006768 }
6769 return 0;
6770}
6771
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006772static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006773{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006774 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006775 vmcs_write32(TPR_THRESHOLD, 0);
6776 return;
6777 }
6778
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006779 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006780}
6781
Yang Zhang8d146952013-01-25 10:18:50 +08006782static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6783{
6784 u32 sec_exec_control;
6785
6786 /*
6787 * There is not point to enable virtualize x2apic without enable
6788 * apicv
6789 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006790 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6791 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006792 return;
6793
6794 if (!vm_need_tpr_shadow(vcpu->kvm))
6795 return;
6796
6797 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6798
6799 if (set) {
6800 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6801 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6802 } else {
6803 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6804 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6805 }
6806 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6807
6808 vmx_set_msr_bitmap(vcpu);
6809}
6810
Yang Zhangc7c9c562013-01-25 10:18:51 +08006811static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6812{
6813 u16 status;
6814 u8 old;
6815
6816 if (!vmx_vm_has_apicv(kvm))
6817 return;
6818
6819 if (isr == -1)
6820 isr = 0;
6821
6822 status = vmcs_read16(GUEST_INTR_STATUS);
6823 old = status >> 8;
6824 if (isr != old) {
6825 status &= 0xff;
6826 status |= isr << 8;
6827 vmcs_write16(GUEST_INTR_STATUS, status);
6828 }
6829}
6830
6831static void vmx_set_rvi(int vector)
6832{
6833 u16 status;
6834 u8 old;
6835
6836 status = vmcs_read16(GUEST_INTR_STATUS);
6837 old = (u8)status & 0xff;
6838 if ((u8)vector != old) {
6839 status &= ~0xff;
6840 status |= (u8)vector;
6841 vmcs_write16(GUEST_INTR_STATUS, status);
6842 }
6843}
6844
6845static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6846{
6847 if (max_irr == -1)
6848 return;
6849
6850 vmx_set_rvi(max_irr);
6851}
6852
6853static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
6854{
Yang Zhang3d81bc72013-04-11 19:25:13 +08006855 if (!vmx_vm_has_apicv(vcpu->kvm))
6856 return;
6857
Yang Zhangc7c9c562013-01-25 10:18:51 +08006858 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6859 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6860 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6861 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6862}
6863
Avi Kivity51aa01d2010-07-20 14:31:20 +03006864static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006865{
Avi Kivity00eba012011-03-07 17:24:54 +02006866 u32 exit_intr_info;
6867
6868 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6869 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6870 return;
6871
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006872 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006873 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006874
6875 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006876 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006877 kvm_machine_check();
6878
Gleb Natapov20f65982009-05-11 13:35:55 +03006879 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006880 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006881 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6882 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006883 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006884 kvm_after_handle_nmi(&vmx->vcpu);
6885 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006886}
Gleb Natapov20f65982009-05-11 13:35:55 +03006887
Yang Zhanga547c6d2013-04-11 19:25:10 +08006888static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
6889{
6890 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6891
6892 /*
6893 * If external interrupt exists, IF bit is set in rflags/eflags on the
6894 * interrupt stack frame, and interrupt will be enabled on a return
6895 * from interrupt handler.
6896 */
6897 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
6898 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
6899 unsigned int vector;
6900 unsigned long entry;
6901 gate_desc *desc;
6902 struct vcpu_vmx *vmx = to_vmx(vcpu);
6903#ifdef CONFIG_X86_64
6904 unsigned long tmp;
6905#endif
6906
6907 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6908 desc = (gate_desc *)vmx->host_idt_base + vector;
6909 entry = gate_offset(*desc);
6910 asm volatile(
6911#ifdef CONFIG_X86_64
6912 "mov %%" _ASM_SP ", %[sp]\n\t"
6913 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6914 "push $%c[ss]\n\t"
6915 "push %[sp]\n\t"
6916#endif
6917 "pushf\n\t"
6918 "orl $0x200, (%%" _ASM_SP ")\n\t"
6919 __ASM_SIZE(push) " $%c[cs]\n\t"
6920 "call *%[entry]\n\t"
6921 :
6922#ifdef CONFIG_X86_64
6923 [sp]"=&r"(tmp)
6924#endif
6925 :
6926 [entry]"r"(entry),
6927 [ss]"i"(__KERNEL_DS),
6928 [cs]"i"(__KERNEL_CS)
6929 );
6930 } else
6931 local_irq_enable();
6932}
6933
Avi Kivity51aa01d2010-07-20 14:31:20 +03006934static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6935{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006936 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006937 bool unblock_nmi;
6938 u8 vector;
6939 bool idtv_info_valid;
6940
6941 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006942
Avi Kivitycf393f72008-07-01 16:20:21 +03006943 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006944 if (vmx->nmi_known_unmasked)
6945 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006946 /*
6947 * Can't use vmx->exit_intr_info since we're not sure what
6948 * the exit reason is.
6949 */
6950 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006951 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6952 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6953 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006954 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006955 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6956 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006957 * SDM 3: 23.2.2 (September 2008)
6958 * Bit 12 is undefined in any of the following cases:
6959 * If the VM exit sets the valid bit in the IDT-vectoring
6960 * information field.
6961 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006962 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006963 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6964 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006965 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6966 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006967 else
6968 vmx->nmi_known_unmasked =
6969 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6970 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006971 } else if (unlikely(vmx->soft_vnmi_blocked))
6972 vmx->vnmi_blocked_time +=
6973 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006974}
6975
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006976static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006977 u32 idt_vectoring_info,
6978 int instr_len_field,
6979 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006980{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006981 u8 vector;
6982 int type;
6983 bool idtv_info_valid;
6984
6985 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006986
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006987 vcpu->arch.nmi_injected = false;
6988 kvm_clear_exception_queue(vcpu);
6989 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006990
6991 if (!idtv_info_valid)
6992 return;
6993
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006994 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006995
Avi Kivity668f6122008-07-02 09:28:55 +03006996 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6997 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006998
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006999 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007000 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007001 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007002 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007003 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007004 * Clear bit "block by NMI" before VM entry if a NMI
7005 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007006 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007007 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007008 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007009 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007010 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007011 /* fall through */
7012 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007013 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007014 u32 err = vmcs_read32(error_code_field);
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007015 kvm_queue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007016 } else
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007017 kvm_queue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007018 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007019 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007020 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007021 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007022 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007023 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007024 break;
7025 default:
7026 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007027 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007028}
7029
Avi Kivity83422e12010-07-20 14:43:23 +03007030static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7031{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007032 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007033 VM_EXIT_INSTRUCTION_LEN,
7034 IDT_VECTORING_ERROR_CODE);
7035}
7036
Avi Kivityb463a6f2010-07-20 15:06:17 +03007037static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7038{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007039 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007040 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7041 VM_ENTRY_INSTRUCTION_LEN,
7042 VM_ENTRY_EXCEPTION_ERROR_CODE);
7043
7044 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7045}
7046
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007047static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7048{
7049 int i, nr_msrs;
7050 struct perf_guest_switch_msr *msrs;
7051
7052 msrs = perf_guest_get_msrs(&nr_msrs);
7053
7054 if (!msrs)
7055 return;
7056
7057 for (i = 0; i < nr_msrs; i++)
7058 if (msrs[i].host == msrs[i].guest)
7059 clear_atomic_switch_msr(vmx, msrs[i].msr);
7060 else
7061 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7062 msrs[i].host);
7063}
7064
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007065static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007066{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007067 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007068 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02007069
7070 /* Record the guest's net vcpu time for enforced NMI injections. */
7071 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7072 vmx->entry_time = ktime_get();
7073
7074 /* Don't enter VMX if guest state is invalid, let the exit handler
7075 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007076 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007077 return;
7078
Abel Gordon012f83c2013-04-18 14:39:25 +03007079 if (vmx->nested.sync_shadow_vmcs) {
7080 copy_vmcs12_to_shadow(vmx);
7081 vmx->nested.sync_shadow_vmcs = false;
7082 }
7083
Avi Kivity104f2262010-11-18 13:12:52 +02007084 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7085 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7086 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7087 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7088
7089 /* When single-stepping over STI and MOV SS, we must clear the
7090 * corresponding interruptibility bits in the guest state. Otherwise
7091 * vmentry fails as it then expects bit 14 (BS) in pending debug
7092 * exceptions being set, but that's not correct for the guest debugging
7093 * case. */
7094 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7095 vmx_set_interrupt_shadow(vcpu, 0);
7096
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007097 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007098 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007099
Nadav Har'Eld462b812011-05-24 15:26:10 +03007100 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007101 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007102 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007103 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7104 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7105 "push %%" _ASM_CX " \n\t"
7106 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007107 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007108 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007109 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007110 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007111 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007112 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7113 "mov %%cr2, %%" _ASM_DX " \n\t"
7114 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007115 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007116 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007117 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007118 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007119 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007120 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007121 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7122 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7123 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7124 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7125 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7126 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007127#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007128 "mov %c[r8](%0), %%r8 \n\t"
7129 "mov %c[r9](%0), %%r9 \n\t"
7130 "mov %c[r10](%0), %%r10 \n\t"
7131 "mov %c[r11](%0), %%r11 \n\t"
7132 "mov %c[r12](%0), %%r12 \n\t"
7133 "mov %c[r13](%0), %%r13 \n\t"
7134 "mov %c[r14](%0), %%r14 \n\t"
7135 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007136#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007137 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007138
Avi Kivity6aa8b732006-12-10 02:21:36 -08007139 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007140 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007141 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007142 "jmp 2f \n\t"
7143 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7144 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007145 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007146 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007147 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007148 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7149 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7150 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7151 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7152 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7153 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7154 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007155#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007156 "mov %%r8, %c[r8](%0) \n\t"
7157 "mov %%r9, %c[r9](%0) \n\t"
7158 "mov %%r10, %c[r10](%0) \n\t"
7159 "mov %%r11, %c[r11](%0) \n\t"
7160 "mov %%r12, %c[r12](%0) \n\t"
7161 "mov %%r13, %c[r13](%0) \n\t"
7162 "mov %%r14, %c[r14](%0) \n\t"
7163 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007164#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007165 "mov %%cr2, %%" _ASM_AX " \n\t"
7166 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007167
Avi Kivityb188c81f2012-09-16 15:10:58 +03007168 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007169 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007170 ".pushsection .rodata \n\t"
7171 ".global vmx_return \n\t"
7172 "vmx_return: " _ASM_PTR " 2b \n\t"
7173 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007174 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007175 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007176 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03007177 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007178 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7179 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7180 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7181 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7182 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7183 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7184 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007185#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007186 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7187 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7188 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7189 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7190 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7191 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7192 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7193 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007194#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007195 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7196 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007197 : "cc", "memory"
7198#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007199 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007200 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007201#else
7202 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007203#endif
7204 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007205
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007206 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7207 if (debugctlmsr)
7208 update_debugctlmsr(debugctlmsr);
7209
Avi Kivityaa67f602012-08-01 16:48:03 +03007210#ifndef CONFIG_X86_64
7211 /*
7212 * The sysexit path does not restore ds/es, so we must set them to
7213 * a reasonable value ourselves.
7214 *
7215 * We can't defer this to vmx_load_host_state() since that function
7216 * may be executed in interrupt context, which saves and restore segments
7217 * around it, nullifying its effect.
7218 */
7219 loadsegment(ds, __USER_DS);
7220 loadsegment(es, __USER_DS);
7221#endif
7222
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007223 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007224 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02007225 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007226 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007227 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007228 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007229 vcpu->arch.regs_dirty = 0;
7230
Avi Kivity1155f762007-11-22 11:30:47 +02007231 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7232
Nadav Har'Eld462b812011-05-24 15:26:10 +03007233 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007234
Avi Kivity51aa01d2010-07-20 14:31:20 +03007235 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007236 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007237
7238 vmx_complete_atomic_exit(vmx);
7239 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007240 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007241}
7242
Avi Kivity6aa8b732006-12-10 02:21:36 -08007243static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7244{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007245 struct vcpu_vmx *vmx = to_vmx(vcpu);
7246
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007247 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007248 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03007249 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007250 kfree(vmx->guest_msrs);
7251 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007252 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007253}
7254
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007255static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007256{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007257 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007258 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007259 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007260
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007261 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007262 return ERR_PTR(-ENOMEM);
7263
Sheng Yang2384d2b2008-01-17 15:14:33 +08007264 allocate_vpid(vmx);
7265
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007266 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7267 if (err)
7268 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007269
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007270 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007271 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007272 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007273 goto uninit_vcpu;
7274 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007275
Nadav Har'Eld462b812011-05-24 15:26:10 +03007276 vmx->loaded_vmcs = &vmx->vmcs01;
7277 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7278 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007279 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007280 if (!vmm_exclusive)
7281 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7282 loaded_vmcs_init(vmx->loaded_vmcs);
7283 if (!vmm_exclusive)
7284 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007285
Avi Kivity15ad7142007-07-11 18:17:21 +03007286 cpu = get_cpu();
7287 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007288 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007289 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007290 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007291 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007292 if (err)
7293 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007294 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007295 err = alloc_apic_access_page(kvm);
7296 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007297 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007298 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007299
Sheng Yangb927a3c2009-07-21 10:42:48 +08007300 if (enable_ept) {
7301 if (!kvm->arch.ept_identity_map_addr)
7302 kvm->arch.ept_identity_map_addr =
7303 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007304 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007305 if (alloc_identity_pagetable(kvm) != 0)
7306 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007307 if (!init_rmode_identity_map(kvm))
7308 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007309 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007310
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007311 vmx->nested.current_vmptr = -1ull;
7312 vmx->nested.current_vmcs12 = NULL;
7313
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007314 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007315
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007316free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007317 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007318free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007319 kfree(vmx->guest_msrs);
7320uninit_vcpu:
7321 kvm_vcpu_uninit(&vmx->vcpu);
7322free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007323 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007324 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007325 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007326}
7327
Yang, Sheng002c7f72007-07-31 14:23:01 +03007328static void __init vmx_check_processor_compat(void *rtn)
7329{
7330 struct vmcs_config vmcs_conf;
7331
7332 *(int *)rtn = 0;
7333 if (setup_vmcs_config(&vmcs_conf) < 0)
7334 *(int *)rtn = -EIO;
7335 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7336 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7337 smp_processor_id());
7338 *(int *)rtn = -EIO;
7339 }
7340}
7341
Sheng Yang67253af2008-04-25 10:20:22 +08007342static int get_ept_level(void)
7343{
7344 return VMX_EPT_DEFAULT_GAW + 1;
7345}
7346
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007347static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007348{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007349 u64 ret;
7350
Sheng Yang522c68c2009-04-27 20:35:43 +08007351 /* For VT-d and EPT combination
7352 * 1. MMIO: always map as UC
7353 * 2. EPT with VT-d:
7354 * a. VT-d without snooping control feature: can't guarantee the
7355 * result, try to trust guest.
7356 * b. VT-d with snooping control feature: snooping control feature of
7357 * VT-d engine can guarantee the cache correctness. Just set it
7358 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007359 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007360 * consistent with host MTRR
7361 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007362 if (is_mmio)
7363 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08007364 else if (vcpu->kvm->arch.iommu_domain &&
7365 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
7366 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7367 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007368 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007369 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007370 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007371
7372 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007373}
7374
Sheng Yang17cc3932010-01-05 19:02:27 +08007375static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007376{
Sheng Yang878403b2010-01-05 19:02:29 +08007377 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7378 return PT_DIRECTORY_LEVEL;
7379 else
7380 /* For shadow and EPT supported 1GB page */
7381 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007382}
7383
Sheng Yang0e851882009-12-18 16:48:46 +08007384static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7385{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007386 struct kvm_cpuid_entry2 *best;
7387 struct vcpu_vmx *vmx = to_vmx(vcpu);
7388 u32 exec_control;
7389
7390 vmx->rdtscp_enabled = false;
7391 if (vmx_rdtscp_supported()) {
7392 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7393 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7394 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7395 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7396 vmx->rdtscp_enabled = true;
7397 else {
7398 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7399 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7400 exec_control);
7401 }
7402 }
7403 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007404
Mao, Junjiead756a12012-07-02 01:18:48 +00007405 /* Exposing INVPCID only when PCID is exposed */
7406 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7407 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007408 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007409 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007410 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007411 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7412 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7413 exec_control);
7414 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007415 if (cpu_has_secondary_exec_ctrls()) {
7416 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7417 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7418 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7419 exec_control);
7420 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007421 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007422 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007423 }
Sheng Yang0e851882009-12-18 16:48:46 +08007424}
7425
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007426static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7427{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007428 if (func == 1 && nested)
7429 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007430}
7431
Yang Zhang25d92082013-08-06 12:00:32 +03007432static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7433 struct x86_exception *fault)
7434{
7435 struct vmcs12 *vmcs12;
7436 nested_vmx_vmexit(vcpu);
7437 vmcs12 = get_vmcs12(vcpu);
7438
7439 if (fault->error_code & PFERR_RSVD_MASK)
7440 vmcs12->vm_exit_reason = EXIT_REASON_EPT_MISCONFIG;
7441 else
7442 vmcs12->vm_exit_reason = EXIT_REASON_EPT_VIOLATION;
7443 vmcs12->exit_qualification = vcpu->arch.exit_qualification;
7444 vmcs12->guest_physical_address = fault->address;
7445}
7446
Nadav Har'El155a97a2013-08-05 11:07:16 +03007447/* Callbacks for nested_ept_init_mmu_context: */
7448
7449static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7450{
7451 /* return the page table to be shadowed - in our case, EPT12 */
7452 return get_vmcs12(vcpu)->ept_pointer;
7453}
7454
7455static int nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
7456{
7457 int r = kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
7458 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7459
7460 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7461 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7462 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7463
7464 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
7465
7466 return r;
7467}
7468
7469static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7470{
7471 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7472}
7473
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007474/*
7475 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7476 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7477 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7478 * guest in a way that will both be appropriate to L1's requests, and our
7479 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7480 * function also has additional necessary side-effects, like setting various
7481 * vcpu->arch fields.
7482 */
7483static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7484{
7485 struct vcpu_vmx *vmx = to_vmx(vcpu);
7486 u32 exec_control;
7487
7488 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7489 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7490 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7491 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7492 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7493 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7494 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7495 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7496 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7497 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7498 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7499 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7500 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7501 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7502 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7503 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7504 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7505 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7506 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7507 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7508 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7509 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7510 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7511 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7512 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7513 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7514 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7515 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7516 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7517 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7518 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7519 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7520 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7521 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7522 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7523 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7524
7525 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7526 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7527 vmcs12->vm_entry_intr_info_field);
7528 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7529 vmcs12->vm_entry_exception_error_code);
7530 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7531 vmcs12->vm_entry_instruction_len);
7532 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7533 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007534 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007535 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Gleb Natapov63fbf592013-07-28 18:31:06 +03007536 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007537 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7538 vmcs12->guest_pending_dbg_exceptions);
7539 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7540 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7541
7542 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7543
7544 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
7545 (vmcs_config.pin_based_exec_ctrl |
7546 vmcs12->pin_based_vm_exec_control));
7547
Jan Kiszka0238ea92013-03-13 11:31:24 +01007548 if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
7549 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
7550 vmcs12->vmx_preemption_timer_value);
7551
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007552 /*
7553 * Whether page-faults are trapped is determined by a combination of
7554 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7555 * If enable_ept, L0 doesn't care about page faults and we should
7556 * set all of these to L1's desires. However, if !enable_ept, L0 does
7557 * care about (at least some) page faults, and because it is not easy
7558 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7559 * to exit on each and every L2 page fault. This is done by setting
7560 * MASK=MATCH=0 and (see below) EB.PF=1.
7561 * Note that below we don't need special code to set EB.PF beyond the
7562 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7563 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7564 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7565 *
7566 * A problem with this approach (when !enable_ept) is that L1 may be
7567 * injected with more page faults than it asked for. This could have
7568 * caused problems, but in practice existing hypervisors don't care.
7569 * To fix this, we will need to emulate the PFEC checking (on the L1
7570 * page tables), using walk_addr(), when injecting PFs to L1.
7571 */
7572 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7573 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7574 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7575 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7576
7577 if (cpu_has_secondary_exec_ctrls()) {
7578 u32 exec_control = vmx_secondary_exec_control(vmx);
7579 if (!vmx->rdtscp_enabled)
7580 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7581 /* Take the following fields only from vmcs12 */
7582 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7583 if (nested_cpu_has(vmcs12,
7584 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7585 exec_control |= vmcs12->secondary_vm_exec_control;
7586
7587 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7588 /*
7589 * Translate L1 physical address to host physical
7590 * address for vmcs02. Keep the page pinned, so this
7591 * physical address remains valid. We keep a reference
7592 * to it so we can release it later.
7593 */
7594 if (vmx->nested.apic_access_page) /* shouldn't happen */
7595 nested_release_page(vmx->nested.apic_access_page);
7596 vmx->nested.apic_access_page =
7597 nested_get_page(vcpu, vmcs12->apic_access_addr);
7598 /*
7599 * If translation failed, no matter: This feature asks
7600 * to exit when accessing the given address, and if it
7601 * can never be accessed, this feature won't do
7602 * anything anyway.
7603 */
7604 if (!vmx->nested.apic_access_page)
7605 exec_control &=
7606 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7607 else
7608 vmcs_write64(APIC_ACCESS_ADDR,
7609 page_to_phys(vmx->nested.apic_access_page));
7610 }
7611
7612 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7613 }
7614
7615
7616 /*
7617 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7618 * Some constant fields are set here by vmx_set_constant_host_state().
7619 * Other fields are different per CPU, and will be set later when
7620 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7621 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08007622 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007623
7624 /*
7625 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7626 * entry, but only if the current (host) sp changed from the value
7627 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7628 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7629 * here we just force the write to happen on entry.
7630 */
7631 vmx->host_rsp = 0;
7632
7633 exec_control = vmx_exec_control(vmx); /* L0's desires */
7634 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7635 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7636 exec_control &= ~CPU_BASED_TPR_SHADOW;
7637 exec_control |= vmcs12->cpu_based_vm_exec_control;
7638 /*
7639 * Merging of IO and MSR bitmaps not currently supported.
7640 * Rather, exit every time.
7641 */
7642 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7643 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7644 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7645
7646 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7647
7648 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7649 * bitwise-or of what L1 wants to trap for L2, and what we want to
7650 * trap. Note that CR0.TS also needs updating - we do this later.
7651 */
7652 update_exception_bitmap(vcpu);
7653 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7654 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7655
Nadav Har'El8049d652013-08-05 11:07:06 +03007656 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
7657 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
7658 * bits are further modified by vmx_set_efer() below.
7659 */
7660 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
7661
7662 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
7663 * emulated by vmx_set_efer(), below.
7664 */
7665 vmcs_write32(VM_ENTRY_CONTROLS,
7666 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
7667 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007668 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7669
7670 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
7671 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
7672 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
7673 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7674
7675
7676 set_cr4_guest_host_mask(vmx);
7677
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007678 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7679 vmcs_write64(TSC_OFFSET,
7680 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7681 else
7682 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007683
7684 if (enable_vpid) {
7685 /*
7686 * Trivially support vpid by letting L2s share their parent
7687 * L1's vpid. TODO: move to a more elaborate solution, giving
7688 * each L2 its own vpid and exposing the vpid feature to L1.
7689 */
7690 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7691 vmx_flush_tlb(vcpu);
7692 }
7693
Nadav Har'El155a97a2013-08-05 11:07:16 +03007694 if (nested_cpu_has_ept(vmcs12)) {
7695 kvm_mmu_unload(vcpu);
7696 nested_ept_init_mmu_context(vcpu);
7697 }
7698
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007699 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7700 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007701 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007702 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7703 else
7704 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7705 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7706 vmx_set_efer(vcpu, vcpu->arch.efer);
7707
7708 /*
7709 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7710 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7711 * The CR0_READ_SHADOW is what L2 should have expected to read given
7712 * the specifications by L1; It's not enough to take
7713 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7714 * have more bits than L1 expected.
7715 */
7716 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7717 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7718
7719 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7720 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7721
7722 /* shadow page tables on either EPT or shadow page tables */
7723 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7724 kvm_mmu_reset_context(vcpu);
7725
Nadav Har'El3633cfc2013-08-05 11:07:07 +03007726 /*
7727 * L1 may access the L2's PDPTR, so save them to construct vmcs12
7728 */
7729 if (enable_ept) {
7730 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
7731 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
7732 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
7733 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
7734 }
7735
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007736 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7737 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7738}
7739
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007740/*
7741 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7742 * for running an L2 nested guest.
7743 */
7744static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7745{
7746 struct vmcs12 *vmcs12;
7747 struct vcpu_vmx *vmx = to_vmx(vcpu);
7748 int cpu;
7749 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02007750 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007751
7752 if (!nested_vmx_check_permission(vcpu) ||
7753 !nested_vmx_check_vmcs12(vcpu))
7754 return 1;
7755
7756 skip_emulated_instruction(vcpu);
7757 vmcs12 = get_vmcs12(vcpu);
7758
Abel Gordon012f83c2013-04-18 14:39:25 +03007759 if (enable_shadow_vmcs)
7760 copy_shadow_to_vmcs12(vmx);
7761
Nadav Har'El7c177932011-05-25 23:12:04 +03007762 /*
7763 * The nested entry process starts with enforcing various prerequisites
7764 * on vmcs12 as required by the Intel SDM, and act appropriately when
7765 * they fail: As the SDM explains, some conditions should cause the
7766 * instruction to fail, while others will cause the instruction to seem
7767 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7768 * To speed up the normal (success) code path, we should avoid checking
7769 * for misconfigurations which will anyway be caught by the processor
7770 * when using the merged vmcs02.
7771 */
7772 if (vmcs12->launch_state == launch) {
7773 nested_vmx_failValid(vcpu,
7774 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7775 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
7776 return 1;
7777 }
7778
Paolo Bonzini26539bd2013-04-15 15:00:27 +02007779 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE) {
7780 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7781 return 1;
7782 }
7783
Nadav Har'El7c177932011-05-25 23:12:04 +03007784 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
7785 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
7786 /*TODO: Also verify bits beyond physical address width are 0*/
7787 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7788 return 1;
7789 }
7790
7791 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
7792 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
7793 /*TODO: Also verify bits beyond physical address width are 0*/
7794 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7795 return 1;
7796 }
7797
7798 if (vmcs12->vm_entry_msr_load_count > 0 ||
7799 vmcs12->vm_exit_msr_load_count > 0 ||
7800 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007801 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
7802 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03007803 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7804 return 1;
7805 }
7806
7807 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
7808 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
7809 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
7810 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
7811 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
7812 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
7813 !vmx_control_verify(vmcs12->vm_exit_controls,
7814 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
7815 !vmx_control_verify(vmcs12->vm_entry_controls,
7816 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
7817 {
7818 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7819 return 1;
7820 }
7821
7822 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7823 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7824 nested_vmx_failValid(vcpu,
7825 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
7826 return 1;
7827 }
7828
7829 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7830 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7831 nested_vmx_entry_failure(vcpu, vmcs12,
7832 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7833 return 1;
7834 }
7835 if (vmcs12->vmcs_link_pointer != -1ull) {
7836 nested_vmx_entry_failure(vcpu, vmcs12,
7837 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
7838 return 1;
7839 }
7840
7841 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02007842 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02007843 * are performed on the field for the IA32_EFER MSR:
7844 * - Bits reserved in the IA32_EFER MSR must be 0.
7845 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
7846 * the IA-32e mode guest VM-exit control. It must also be identical
7847 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
7848 * CR0.PG) is 1.
7849 */
7850 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
7851 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
7852 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
7853 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
7854 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
7855 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
7856 nested_vmx_entry_failure(vcpu, vmcs12,
7857 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7858 return 1;
7859 }
7860 }
7861
7862 /*
7863 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
7864 * IA32_EFER MSR must be 0 in the field for that register. In addition,
7865 * the values of the LMA and LME bits in the field must each be that of
7866 * the host address-space size VM-exit control.
7867 */
7868 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
7869 ia32e = (vmcs12->vm_exit_controls &
7870 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
7871 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
7872 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
7873 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
7874 nested_vmx_entry_failure(vcpu, vmcs12,
7875 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7876 return 1;
7877 }
7878 }
7879
7880 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03007881 * We're finally done with prerequisite checking, and can start with
7882 * the nested entry.
7883 */
7884
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007885 vmcs02 = nested_get_current_vmcs02(vmx);
7886 if (!vmcs02)
7887 return -ENOMEM;
7888
7889 enter_guest_mode(vcpu);
7890
7891 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
7892
7893 cpu = get_cpu();
7894 vmx->loaded_vmcs = vmcs02;
7895 vmx_vcpu_put(vcpu);
7896 vmx_vcpu_load(vcpu, cpu);
7897 vcpu->cpu = cpu;
7898 put_cpu();
7899
Jan Kiszka36c3cc42013-02-23 22:35:37 +01007900 vmx_segment_cache_clear(vmx);
7901
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007902 vmcs12->launch_state = 1;
7903
7904 prepare_vmcs02(vcpu, vmcs12);
7905
7906 /*
7907 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
7908 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
7909 * returned as far as L1 is concerned. It will only return (and set
7910 * the success flag) when L2 exits (see nested_vmx_vmexit()).
7911 */
7912 return 1;
7913}
7914
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007915/*
7916 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
7917 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
7918 * This function returns the new value we should put in vmcs12.guest_cr0.
7919 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
7920 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
7921 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
7922 * didn't trap the bit, because if L1 did, so would L0).
7923 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
7924 * been modified by L2, and L1 knows it. So just leave the old value of
7925 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7926 * isn't relevant, because if L0 traps this bit it can set it to anything.
7927 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7928 * changed these bits, and therefore they need to be updated, but L0
7929 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7930 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7931 */
7932static inline unsigned long
7933vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7934{
7935 return
7936 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7937 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7938 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7939 vcpu->arch.cr0_guest_owned_bits));
7940}
7941
7942static inline unsigned long
7943vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7944{
7945 return
7946 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7947 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7948 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7949 vcpu->arch.cr4_guest_owned_bits));
7950}
7951
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007952static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
7953 struct vmcs12 *vmcs12)
7954{
7955 u32 idt_vectoring;
7956 unsigned int nr;
7957
7958 if (vcpu->arch.exception.pending) {
7959 nr = vcpu->arch.exception.nr;
7960 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7961
7962 if (kvm_exception_is_soft(nr)) {
7963 vmcs12->vm_exit_instruction_len =
7964 vcpu->arch.event_exit_inst_len;
7965 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
7966 } else
7967 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
7968
7969 if (vcpu->arch.exception.has_error_code) {
7970 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
7971 vmcs12->idt_vectoring_error_code =
7972 vcpu->arch.exception.error_code;
7973 }
7974
7975 vmcs12->idt_vectoring_info_field = idt_vectoring;
7976 } else if (vcpu->arch.nmi_pending) {
7977 vmcs12->idt_vectoring_info_field =
7978 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
7979 } else if (vcpu->arch.interrupt.pending) {
7980 nr = vcpu->arch.interrupt.nr;
7981 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7982
7983 if (vcpu->arch.interrupt.soft) {
7984 idt_vectoring |= INTR_TYPE_SOFT_INTR;
7985 vmcs12->vm_entry_instruction_len =
7986 vcpu->arch.event_exit_inst_len;
7987 } else
7988 idt_vectoring |= INTR_TYPE_EXT_INTR;
7989
7990 vmcs12->idt_vectoring_info_field = idt_vectoring;
7991 }
7992}
7993
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007994/*
7995 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7996 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7997 * and this function updates it to reflect the changes to the guest state while
7998 * L2 was running (and perhaps made some exits which were handled directly by L0
7999 * without going back to L1), and to reflect the exit reason.
8000 * Note that we do not have to copy here all VMCS fields, just those that
8001 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8002 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8003 * which already writes to vmcs12 directly.
8004 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008005static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008006{
8007 /* update guest state fields: */
8008 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8009 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8010
8011 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8012 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8013 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8014 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8015
8016 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8017 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8018 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8019 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8020 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8021 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8022 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8023 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8024 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8025 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8026 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8027 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8028 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8029 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8030 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8031 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8032 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8033 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8034 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8035 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8036 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8037 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8038 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8039 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8040 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8041 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8042 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8043 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8044 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8045 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8046 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8047 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8048 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8049 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8050 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8051 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8052
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008053 vmcs12->guest_interruptibility_info =
8054 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8055 vmcs12->guest_pending_dbg_exceptions =
8056 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
8057
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008058 /*
8059 * In some cases (usually, nested EPT), L2 is allowed to change its
8060 * own CR3 without exiting. If it has changed it, we must keep it.
8061 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8062 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8063 *
8064 * Additionally, restore L2's PDPTR to vmcs12.
8065 */
8066 if (enable_ept) {
8067 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8068 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8069 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8070 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8071 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8072 }
8073
Jan Kiszkac18911a2013-03-13 16:06:41 +01008074 vmcs12->vm_entry_controls =
8075 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
8076 (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
8077
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008078 /* TODO: These cannot have changed unless we have MSR bitmaps and
8079 * the relevant bit asks not to trap the change */
8080 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008081 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008082 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
8083 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8084 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8085 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
8086
8087 /* update exit information fields: */
8088
Jan Kiszka957c8972013-02-24 14:11:34 +01008089 vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008090 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
8091
8092 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008093 if ((vmcs12->vm_exit_intr_info &
8094 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8095 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8096 vmcs12->vm_exit_intr_error_code =
8097 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008098 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008099 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8100 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8101
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008102 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8103 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8104 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008105 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008106
8107 /*
8108 * Transfer the event that L0 or L1 may wanted to inject into
8109 * L2 to IDT_VECTORING_INFO_FIELD.
8110 */
8111 vmcs12_save_pending_event(vcpu, vmcs12);
8112 }
8113
8114 /*
8115 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8116 * preserved above and would only end up incorrectly in L1.
8117 */
8118 vcpu->arch.nmi_injected = false;
8119 kvm_clear_exception_queue(vcpu);
8120 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008121}
8122
8123/*
8124 * A part of what we need to when the nested L2 guest exits and we want to
8125 * run its L1 parent, is to reset L1's guest state to the host state specified
8126 * in vmcs12.
8127 * This function is to be called not only on normal nested exit, but also on
8128 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8129 * Failures During or After Loading Guest State").
8130 * This function should be called when the active VMCS is L1's (vmcs01).
8131 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008132static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8133 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008134{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008135 struct kvm_segment seg;
8136
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008137 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8138 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008139 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008140 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8141 else
8142 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8143 vmx_set_efer(vcpu, vcpu->arch.efer);
8144
8145 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8146 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008147 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008148 /*
8149 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8150 * actually changed, because it depends on the current state of
8151 * fpu_active (which may have changed).
8152 * Note that vmx_set_cr0 refers to efer set above.
8153 */
8154 kvm_set_cr0(vcpu, vmcs12->host_cr0);
8155 /*
8156 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8157 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8158 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8159 */
8160 update_exception_bitmap(vcpu);
8161 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8162 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8163
8164 /*
8165 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8166 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8167 */
8168 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8169 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8170
Nadav Har'El155a97a2013-08-05 11:07:16 +03008171 if (nested_cpu_has_ept(vmcs12))
8172 nested_ept_uninit_mmu_context(vcpu);
8173
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008174 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8175 kvm_mmu_reset_context(vcpu);
8176
8177 if (enable_vpid) {
8178 /*
8179 * Trivially support vpid by letting L2s share their parent
8180 * L1's vpid. TODO: move to a more elaborate solution, giving
8181 * each L2 its own vpid and exposing the vpid feature to L1.
8182 */
8183 vmx_flush_tlb(vcpu);
8184 }
8185
8186
8187 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8188 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8189 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8190 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8191 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008192
8193 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
8194 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
8195 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8196 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8197 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008198
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008199 /* Set L1 segment info according to Intel SDM
8200 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8201 seg = (struct kvm_segment) {
8202 .base = 0,
8203 .limit = 0xFFFFFFFF,
8204 .selector = vmcs12->host_cs_selector,
8205 .type = 11,
8206 .present = 1,
8207 .s = 1,
8208 .g = 1
8209 };
8210 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8211 seg.l = 1;
8212 else
8213 seg.db = 1;
8214 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8215 seg = (struct kvm_segment) {
8216 .base = 0,
8217 .limit = 0xFFFFFFFF,
8218 .type = 3,
8219 .present = 1,
8220 .s = 1,
8221 .db = 1,
8222 .g = 1
8223 };
8224 seg.selector = vmcs12->host_ds_selector;
8225 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8226 seg.selector = vmcs12->host_es_selector;
8227 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8228 seg.selector = vmcs12->host_ss_selector;
8229 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8230 seg.selector = vmcs12->host_fs_selector;
8231 seg.base = vmcs12->host_fs_base;
8232 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8233 seg.selector = vmcs12->host_gs_selector;
8234 seg.base = vmcs12->host_gs_base;
8235 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8236 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008237 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008238 .limit = 0x67,
8239 .selector = vmcs12->host_tr_selector,
8240 .type = 11,
8241 .present = 1
8242 };
8243 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8244
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008245 kvm_set_dr(vcpu, 7, 0x400);
8246 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008247}
8248
8249/*
8250 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8251 * and modify vmcs12 to make it see what it would expect to see there if
8252 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8253 */
8254static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
8255{
8256 struct vcpu_vmx *vmx = to_vmx(vcpu);
8257 int cpu;
8258 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8259
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008260 /* trying to cancel vmlaunch/vmresume is a bug */
8261 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8262
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008263 leave_guest_mode(vcpu);
8264 prepare_vmcs12(vcpu, vmcs12);
8265
8266 cpu = get_cpu();
8267 vmx->loaded_vmcs = &vmx->vmcs01;
8268 vmx_vcpu_put(vcpu);
8269 vmx_vcpu_load(vcpu, cpu);
8270 vcpu->cpu = cpu;
8271 put_cpu();
8272
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008273 vmx_segment_cache_clear(vmx);
8274
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008275 /* if no vmcs02 cache requested, remove the one we used */
8276 if (VMCS02_POOL_SIZE == 0)
8277 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8278
8279 load_vmcs12_host_state(vcpu, vmcs12);
8280
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008281 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008282 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8283
8284 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8285 vmx->host_rsp = 0;
8286
8287 /* Unpin physical memory we referred to in vmcs02 */
8288 if (vmx->nested.apic_access_page) {
8289 nested_release_page(vmx->nested.apic_access_page);
8290 vmx->nested.apic_access_page = 0;
8291 }
8292
8293 /*
8294 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8295 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8296 * success or failure flag accordingly.
8297 */
8298 if (unlikely(vmx->fail)) {
8299 vmx->fail = 0;
8300 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8301 } else
8302 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008303 if (enable_shadow_vmcs)
8304 vmx->nested.sync_shadow_vmcs = true;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008305}
8306
Nadav Har'El7c177932011-05-25 23:12:04 +03008307/*
8308 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8309 * 23.7 "VM-entry failures during or after loading guest state" (this also
8310 * lists the acceptable exit-reason and exit-qualification parameters).
8311 * It should only be called before L2 actually succeeded to run, and when
8312 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8313 */
8314static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8315 struct vmcs12 *vmcs12,
8316 u32 reason, unsigned long qualification)
8317{
8318 load_vmcs12_host_state(vcpu, vmcs12);
8319 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8320 vmcs12->exit_qualification = qualification;
8321 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008322 if (enable_shadow_vmcs)
8323 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008324}
8325
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008326static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8327 struct x86_instruction_info *info,
8328 enum x86_intercept_stage stage)
8329{
8330 return X86EMUL_CONTINUE;
8331}
8332
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03008333static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008334 .cpu_has_kvm_support = cpu_has_kvm_support,
8335 .disabled_by_bios = vmx_disabled_by_bios,
8336 .hardware_setup = hardware_setup,
8337 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03008338 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008339 .hardware_enable = hardware_enable,
8340 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08008341 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008342
8343 .vcpu_create = vmx_create_vcpu,
8344 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03008345 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008346
Avi Kivity04d2cc72007-09-10 18:10:54 +03008347 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008348 .vcpu_load = vmx_vcpu_load,
8349 .vcpu_put = vmx_vcpu_put,
8350
Jan Kiszkac8639012012-09-21 05:42:55 +02008351 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008352 .get_msr = vmx_get_msr,
8353 .set_msr = vmx_set_msr,
8354 .get_segment_base = vmx_get_segment_base,
8355 .get_segment = vmx_get_segment,
8356 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02008357 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008358 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02008359 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02008360 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03008361 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008362 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008363 .set_cr3 = vmx_set_cr3,
8364 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008365 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008366 .get_idt = vmx_get_idt,
8367 .set_idt = vmx_set_idt,
8368 .get_gdt = vmx_get_gdt,
8369 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03008370 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008371 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008372 .get_rflags = vmx_get_rflags,
8373 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02008374 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02008375 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008376
8377 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008378
Avi Kivity6aa8b732006-12-10 02:21:36 -08008379 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02008380 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008381 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04008382 .set_interrupt_shadow = vmx_set_interrupt_shadow,
8383 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02008384 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03008385 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008386 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02008387 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008388 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02008389 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008390 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01008391 .get_nmi_mask = vmx_get_nmi_mask,
8392 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008393 .enable_nmi_window = enable_nmi_window,
8394 .enable_irq_window = enable_irq_window,
8395 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08008396 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008397 .vm_has_apicv = vmx_vm_has_apicv,
8398 .load_eoi_exitmap = vmx_load_eoi_exitmap,
8399 .hwapic_irr_update = vmx_hwapic_irr_update,
8400 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08008401 .sync_pir_to_irr = vmx_sync_pir_to_irr,
8402 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008403
Izik Eiduscbc94022007-10-25 00:29:55 +02008404 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08008405 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008406 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03008407
Avi Kivity586f9602010-11-18 13:09:54 +02008408 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02008409
Sheng Yang17cc3932010-01-05 19:02:27 +08008410 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08008411
8412 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008413
8414 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00008415 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008416
8417 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08008418
8419 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008420
Joerg Roedel4051b182011-03-25 09:44:49 +01008421 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08008422 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008423 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10008424 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01008425 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03008426 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02008427
8428 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008429
8430 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08008431 .handle_external_intr = vmx_handle_external_intr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008432};
8433
8434static int __init vmx_init(void)
8435{
Yang Zhang8d146952013-01-25 10:18:50 +08008436 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03008437
8438 rdmsrl_safe(MSR_EFER, &host_efer);
8439
8440 for (i = 0; i < NR_VMX_MSR; ++i)
8441 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03008442
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008443 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03008444 if (!vmx_io_bitmap_a)
8445 return -ENOMEM;
8446
Guo Chao2106a542012-06-15 11:31:56 +08008447 r = -ENOMEM;
8448
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008449 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008450 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03008451 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03008452
Avi Kivity58972972009-02-24 22:26:47 +02008453 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008454 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08008455 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08008456
Yang Zhang8d146952013-01-25 10:18:50 +08008457 vmx_msr_bitmap_legacy_x2apic =
8458 (unsigned long *)__get_free_page(GFP_KERNEL);
8459 if (!vmx_msr_bitmap_legacy_x2apic)
8460 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08008461
Avi Kivity58972972009-02-24 22:26:47 +02008462 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008463 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08008464 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08008465
Yang Zhang8d146952013-01-25 10:18:50 +08008466 vmx_msr_bitmap_longmode_x2apic =
8467 (unsigned long *)__get_free_page(GFP_KERNEL);
8468 if (!vmx_msr_bitmap_longmode_x2apic)
8469 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03008470 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8471 if (!vmx_vmread_bitmap)
8472 goto out5;
8473
8474 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8475 if (!vmx_vmwrite_bitmap)
8476 goto out6;
8477
8478 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
8479 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
8480 /* shadowed read/write fields */
8481 for (i = 0; i < max_shadow_read_write_fields; i++) {
8482 clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
8483 clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
8484 }
8485 /* shadowed read only fields */
8486 for (i = 0; i < max_shadow_read_only_fields; i++)
8487 clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
Avi Kivity58972972009-02-24 22:26:47 +02008488
He, Qingfdef3ad2007-04-30 09:45:24 +03008489 /*
8490 * Allow direct access to the PC debug port (it is often used for I/O
8491 * delays, but the vmexits simply slow things down).
8492 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008493 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
8494 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008495
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008496 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008497
Avi Kivity58972972009-02-24 22:26:47 +02008498 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
8499 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08008500
Sheng Yang2384d2b2008-01-17 15:14:33 +08008501 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8502
Avi Kivity0ee75be2010-04-28 15:39:01 +03008503 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
8504 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008505 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03008506 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08008507
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008508#ifdef CONFIG_KEXEC
8509 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8510 crash_vmclear_local_loaded_vmcss);
8511#endif
8512
Avi Kivity58972972009-02-24 22:26:47 +02008513 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
8514 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
8515 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
8516 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
8517 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
8518 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Yang Zhang8d146952013-01-25 10:18:50 +08008519 memcpy(vmx_msr_bitmap_legacy_x2apic,
8520 vmx_msr_bitmap_legacy, PAGE_SIZE);
8521 memcpy(vmx_msr_bitmap_longmode_x2apic,
8522 vmx_msr_bitmap_longmode, PAGE_SIZE);
8523
Yang Zhang01e439b2013-04-11 19:25:12 +08008524 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08008525 for (msr = 0x800; msr <= 0x8ff; msr++)
8526 vmx_disable_intercept_msr_read_x2apic(msr);
8527
8528 /* According SDM, in x2apic mode, the whole id reg is used.
8529 * But in KVM, it only use the highest eight bits. Need to
8530 * intercept it */
8531 vmx_enable_intercept_msr_read_x2apic(0x802);
8532 /* TMCCT */
8533 vmx_enable_intercept_msr_read_x2apic(0x839);
8534 /* TPR */
8535 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08008536 /* EOI */
8537 vmx_disable_intercept_msr_write_x2apic(0x80b);
8538 /* SELF-IPI */
8539 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08008540 }
He, Qingfdef3ad2007-04-30 09:45:24 +03008541
Avi Kivity089d0342009-03-23 18:26:32 +02008542 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08008543 kvm_mmu_set_mask_ptes(0ull,
8544 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
8545 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
8546 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08008547 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08008548 kvm_enable_tdp();
8549 } else
8550 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08008551
He, Qingfdef3ad2007-04-30 09:45:24 +03008552 return 0;
8553
Abel Gordon4607c2d2013-04-18 14:35:55 +03008554out7:
8555 free_page((unsigned long)vmx_vmwrite_bitmap);
8556out6:
8557 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08008558out5:
8559 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08008560out4:
Avi Kivity58972972009-02-24 22:26:47 +02008561 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08008562out3:
8563 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08008564out2:
Avi Kivity58972972009-02-24 22:26:47 +02008565 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03008566out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008567 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03008568out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008569 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008570 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008571}
8572
8573static void __exit vmx_exit(void)
8574{
Yang Zhang8d146952013-01-25 10:18:50 +08008575 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
8576 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02008577 free_page((unsigned long)vmx_msr_bitmap_legacy);
8578 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008579 free_page((unsigned long)vmx_io_bitmap_b);
8580 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03008581 free_page((unsigned long)vmx_vmwrite_bitmap);
8582 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03008583
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008584#ifdef CONFIG_KEXEC
8585 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
8586 synchronize_rcu();
8587#endif
8588
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08008589 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08008590}
8591
8592module_init(vmx_init)
8593module_exit(vmx_exit)