blob: a22932ffb9c85ec7f9ff78e89f9b98765a3e8dbe [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
Leon Romanovsky8b4d5bc2019-01-08 16:07:25 +020039#include <rdma/ib_umem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030040#include <rdma/ib_smi.h>
41#include <linux/mlx5/driver.h>
42#include <linux/mlx5/cq.h>
Mark Blochb823dd62018-09-06 17:27:05 +030043#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/mlx5/qp.h>
Eli Cohene126ba92013-07-07 17:25:49 +030045#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020046#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020047#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030048#include <rdma/mlx5-abi.h>
Ariel Levkovich24da0012018-04-05 18:53:27 +030049#include <rdma/uverbs_ioctl.h>
Yishai Hadasfd44e382018-07-23 15:25:07 +030050#include <rdma/mlx5_user_ioctl_cmds.h>
Ariel Levkovich3b113a12019-05-05 17:07:11 +030051#include <rdma/mlx5_user_ioctl_verbs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030052
Leon Romanovskyf3da6572018-11-28 20:53:41 +020053#include "srq.h"
54
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060055#define mlx5_ib_dbg(_dev, format, arg...) \
56 dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
57 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030058
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060059#define mlx5_ib_err(_dev, format, arg...) \
60 dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
61 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030062
Jason Gunthorpe5a738b52018-09-20 16:42:24 -060063#define mlx5_ib_warn(_dev, format, arg...) \
64 dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__, \
65 __LINE__, current->pid, ##arg)
Eli Cohene126ba92013-07-07 17:25:49 +030066
Matan Barakb368d7c2015-12-15 20:30:12 +020067#define field_avail(type, fld, sz) (offsetof(type, fld) + \
68 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020069#define MLX5_IB_DEFAULT_UIDX 0xffffff
70#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020071
Majd Dibbiny762f8992016-10-27 16:36:47 +030072#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
73
Eli Cohene126ba92013-07-07 17:25:49 +030074enum {
Yishai Hadas7be76be2019-12-12 13:09:27 +020075 MLX5_IB_MMAP_OFFSET_START = 9,
76 MLX5_IB_MMAP_OFFSET_END = 255,
77};
78
79enum {
Eli Cohene126ba92013-07-07 17:25:49 +030080 MLX5_IB_MMAP_CMD_SHIFT = 8,
81 MLX5_IB_MMAP_CMD_MASK = 0xff,
82};
83
Eli Cohene126ba92013-07-07 17:25:49 +030084enum {
85 MLX5_RES_SCAT_DATA32_CQE = 0x1,
86 MLX5_RES_SCAT_DATA64_CQE = 0x2,
87 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
88 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
89};
90
Eli Cohene126ba92013-07-07 17:25:49 +030091enum mlx5_ib_mad_ifc_flags {
92 MLX5_MAD_IFC_IGNORE_MKEY = 1,
93 MLX5_MAD_IFC_IGNORE_BKEY = 2,
94 MLX5_MAD_IFC_NET_VIEW = 4,
95};
96
Leon Romanovsky051f2632015-12-20 12:16:11 +020097enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +020098 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +020099};
100
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200101enum {
102 MLX5_CQE_VERSION_V0,
103 MLX5_CQE_VERSION_V1,
104};
105
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300106enum {
107 MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
108 MLX5_TM_MAX_SGE = 1,
109};
110
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200111enum {
112 MLX5_IB_INVALID_UAR_INDEX = BIT(31),
Yishai Hadas1ee47ab2017-12-24 16:31:36 +0200113 MLX5_IB_INVALID_BFREG = BIT(31),
Yishai Hadas4ed131d2017-12-24 16:31:35 +0200114};
115
Ariel Levkovich24da0012018-04-05 18:53:27 +0300116enum {
117 MLX5_MAX_MEMIC_PAGES = 0x100,
118 MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
119};
120
121enum {
122 MLX5_MEMIC_BASE_ALIGN = 6,
123 MLX5_MEMIC_BASE_SIZE = 1 << MLX5_MEMIC_BASE_ALIGN,
124};
125
Yishai Hadasdc2316e2019-12-12 12:02:37 +0200126enum mlx5_ib_mmap_type {
127 MLX5_IB_MMAP_TYPE_MEMIC = 1,
Yishai Hadas7be76be2019-12-12 13:09:27 +0200128 MLX5_IB_MMAP_TYPE_VAR = 2,
Yishai Hadasdc2316e2019-12-12 12:02:37 +0200129};
130
Ariel Levkovich25c13322019-05-05 17:07:13 +0300131#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) \
132 (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
133#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))
134
Eli Cohene126ba92013-07-07 17:25:49 +0300135struct mlx5_ib_ucontext {
136 struct ib_ucontext ibucontext;
137 struct list_head db_page_list;
138
139 /* protect doorbell record alloc/free
140 */
141 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200142 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200143 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200144 /* Transport Domain number */
145 u32 tdn;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200146
Eli Cohenb037c292017-01-03 23:55:26 +0200147 u64 lib_caps;
Yishai Hadasa8b92ca2018-06-17 12:59:57 +0300148 u16 devx_uid;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300149 /* For RoCE LAG TX affinity */
150 atomic_t tx_port_affinity;
Eli Cohene126ba92013-07-07 17:25:49 +0300151};
152
153static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
154{
155 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
156}
157
158struct mlx5_ib_pd {
159 struct ib_pd ibpd;
160 u32 pdn;
Yishai Hadasa1069c12018-09-20 21:39:19 +0300161 u16 uid;
Eli Cohene126ba92013-07-07 17:25:49 +0300162};
163
Mark Blochb4749bf2018-08-28 14:18:51 +0300164enum {
165 MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
Mark Blocha090d0d2018-08-28 14:18:54 +0300166 MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
Mark Bloch08aeb972018-08-28 14:18:53 +0300167 MLX5_IB_FLOW_ACTION_DECAP,
Eli Cohene126ba92013-07-07 17:25:49 +0300168};
169
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200170#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200171#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200172#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
173#error "Invalid number of bypass priorities"
174#endif
175#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
176
177#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300178#define MLX5_IB_NUM_SNIFFER_FTS 2
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300179#define MLX5_IB_NUM_EGRESS_FTS 1
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200180struct mlx5_ib_flow_prio {
181 struct mlx5_flow_table *flow_table;
182 unsigned int refcount;
183};
184
185struct mlx5_ib_flow_handler {
186 struct list_head list;
187 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300188 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000189 struct mlx5_flow_handle *rule;
Raed Salem3b3233f2018-05-31 16:43:39 +0300190 struct ib_counters *ibcounters;
Yishai Hadasd4be3f42018-07-23 15:25:10 +0300191 struct mlx5_ib_dev *dev;
192 struct mlx5_ib_flow_matcher *flow_matcher;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200193};
194
Yishai Hadasfd44e382018-07-23 15:25:07 +0300195struct mlx5_ib_flow_matcher {
196 struct mlx5_ib_match_params matcher_mask;
197 int mask_len;
198 enum mlx5_ib_flow_type flow_type;
Mark Blochb47fd4f2018-09-06 17:27:07 +0300199 enum mlx5_flow_namespace_type ns_type;
Yishai Hadasfd44e382018-07-23 15:25:07 +0300200 u16 priority;
201 struct mlx5_core_dev *mdev;
202 atomic_t usecnt;
203 u8 match_criteria_enable;
204};
205
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200206struct mlx5_ib_flow_db {
207 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Mark Bloch78dd0c42018-09-02 12:51:31 +0300208 struct mlx5_ib_flow_prio egress_prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300209 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviad Yehezkel802c2122018-03-28 09:27:53 +0300210 struct mlx5_ib_flow_prio egress[MLX5_IB_NUM_EGRESS_FTS];
Mark Bloch13a43762019-03-28 15:46:21 +0200211 struct mlx5_ib_flow_prio fdb;
Mark Zhangd8abe882019-08-19 14:36:26 +0300212 struct mlx5_ib_flow_prio rdma_rx[MLX5_IB_NUM_FLOW_FT];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300213 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200214 /* Protect flow steering bypass flow tables
215 * when add/del flow rules.
216 * only single add/removal of flow steering rule could be done
217 * simultaneously.
218 */
219 struct mutex lock;
220};
221
Eli Cohene126ba92013-07-07 17:25:49 +0300222/* Use macros here so that don't have to duplicate
223 * enum ib_send_flags and enum ib_qp_type for low-level driver
224 */
225
Artemy Kovalyov31616252017-01-02 11:37:42 +0200226#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
227#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
228#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
229#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
230#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
231#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200232
Eli Cohene126ba92013-07-07 17:25:49 +0300233#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200234/*
235 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
236 * creates the actual hardware QP.
237 */
238#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200239#define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
240#define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
Eli Cohene126ba92013-07-07 17:25:49 +0300241#define MLX5_IB_WR_UMR IB_WR_RESERVED1
242
Artemy Kovalyov31616252017-01-02 11:37:42 +0200243#define MLX5_IB_UMR_OCTOWORD 16
244#define MLX5_IB_UMR_XLT_ALIGNMENT 64
245
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200246#define MLX5_IB_UPD_XLT_ZAP BIT(0)
247#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
248#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
249#define MLX5_IB_UPD_XLT_ADDR BIT(3)
250#define MLX5_IB_UPD_XLT_PD BIT(4)
251#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200252#define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200253
Haggai Eranb11a4f92016-02-29 15:45:03 +0200254/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
255 *
256 * These flags are intended for internal use by the mlx5_ib driver, and they
257 * rely on the range reserved for that use in the ib_qp_create_flags enum.
258 */
Michael Guralnik3f89b012019-10-20 09:43:59 +0300259#define MLX5_IB_QP_CREATE_SQPN_QP1 IB_QP_CREATE_RESERVED_START
Michael Guralnik11f552e2019-06-10 15:21:24 +0300260#define MLX5_IB_QP_CREATE_WC_TEST (IB_QP_CREATE_RESERVED_START << 1)
Haggai Eranb11a4f92016-02-29 15:45:03 +0200261
Eli Cohene126ba92013-07-07 17:25:49 +0300262struct wr_list {
263 u16 opcode;
264 u16 next;
265};
266
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200267enum mlx5_ib_rq_flags {
268 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200269 MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200270};
271
Eli Cohene126ba92013-07-07 17:25:49 +0300272struct mlx5_ib_wq {
Guy Levi34f4c952018-11-26 08:15:50 +0200273 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300274 u64 *wrid;
275 u32 *wr_data;
276 struct wr_list *w_list;
277 unsigned *wqe_head;
278 u16 unsig_count;
279
280 /* serialize post to the work queue
281 */
282 spinlock_t lock;
283 int wqe_cnt;
284 int max_post;
285 int max_gs;
286 int offset;
287 int wqe_shift;
288 unsigned head;
289 unsigned tail;
290 u16 cur_post;
Guy Levi34f4c952018-11-26 08:15:50 +0200291 void *cur_edge;
Eli Cohene126ba92013-07-07 17:25:49 +0300292};
293
Maor Gottlieb03404e82017-05-30 10:29:13 +0300294enum mlx5_ib_wq_flags {
295 MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
Noa Osherovichccc87082017-10-17 18:01:13 +0300296 MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
Maor Gottlieb03404e82017-05-30 10:29:13 +0300297};
298
Noa Osherovichb4f34592017-10-17 18:01:12 +0300299#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
300#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
301#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
302#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
Mark Zhangc16339b2019-11-15 17:45:55 +0200303#define MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES 3
Noa Osherovichb4f34592017-10-17 18:01:12 +0300304
Yishai Hadas79b20a62016-05-23 15:20:50 +0300305struct mlx5_ib_rwq {
306 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300307 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300308 u32 rq_num_pas;
309 u32 log_rq_stride;
310 u32 log_rq_size;
311 u32 rq_page_offset;
312 u32 log_page_size;
Noa Osherovichccc87082017-10-17 18:01:13 +0300313 u32 log_num_strides;
314 u32 two_byte_shift_en;
315 u32 single_stride_log_num_of_bytes;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300316 struct ib_umem *umem;
317 size_t buf_size;
318 unsigned int page_shift;
319 int create_type;
320 struct mlx5_db db;
321 u32 user_index;
322 u32 wqe_count;
323 u32 wqe_shift;
324 int wq_sig;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300325 u32 create_flags; /* Use enum mlx5_ib_wq_flags */
Yishai Hadas79b20a62016-05-23 15:20:50 +0300326};
327
Eli Cohene126ba92013-07-07 17:25:49 +0300328enum {
329 MLX5_QP_USER,
330 MLX5_QP_KERNEL,
331 MLX5_QP_EMPTY
332};
333
Yishai Hadas79b20a62016-05-23 15:20:50 +0300334enum {
335 MLX5_WQ_USER,
336 MLX5_WQ_KERNEL
337};
338
Yishai Hadasc5f90922016-05-23 15:20:53 +0300339struct mlx5_ib_rwq_ind_table {
340 struct ib_rwq_ind_table ib_rwq_ind_tbl;
341 u32 rqtn;
Yishai Hadas5deba862018-09-20 21:39:28 +0300342 u16 uid;
Yishai Hadasc5f90922016-05-23 15:20:53 +0300343};
344
majd@mellanox.com19098df2016-01-14 19:13:03 +0200345struct mlx5_ib_ubuffer {
346 struct ib_umem *umem;
347 int buf_size;
348 u64 buf_addr;
349};
350
351struct mlx5_ib_qp_base {
352 struct mlx5_ib_qp *container_mibqp;
353 struct mlx5_core_qp mqp;
354 struct mlx5_ib_ubuffer ubuffer;
355};
356
357struct mlx5_ib_qp_trans {
358 struct mlx5_ib_qp_base base;
359 u16 xrcdn;
360 u8 alt_port;
361 u8 atomic_rd_en;
362 u8 resp_depth;
363};
364
Yishai Hadas28d61372016-05-23 15:20:56 +0300365struct mlx5_ib_rss_qp {
366 u32 tirn;
367};
368
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200369struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200370 struct mlx5_ib_qp_base base;
371 struct mlx5_ib_wq *rq;
372 struct mlx5_ib_ubuffer ubuffer;
373 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200374 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200375 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200376 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200377};
378
379struct mlx5_ib_sq {
380 struct mlx5_ib_qp_base base;
381 struct mlx5_ib_wq *sq;
382 struct mlx5_ib_ubuffer ubuffer;
383 struct mlx5_db *doorbell;
Mark Blochb96c9dd2018-01-29 10:40:37 +0000384 struct mlx5_flow_handle *flow_rule;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200385 u32 tisn;
386 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200387};
388
389struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200390 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200391 struct mlx5_ib_rq rq;
392};
393
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200394struct mlx5_bf {
395 int buf_size;
396 unsigned long offset;
397 struct mlx5_sq_bfreg *bfreg;
398};
399
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200400struct mlx5_ib_dct {
401 struct mlx5_core_dct mdct;
402 u32 *in;
403};
404
Eli Cohene126ba92013-07-07 17:25:49 +0300405struct mlx5_ib_qp {
406 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200407 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200408 struct mlx5_ib_qp_trans trans_qp;
409 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300410 struct mlx5_ib_rss_qp rss_qp;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200411 struct mlx5_ib_dct dct;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200412 };
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200413 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300414
415 struct mlx5_db db;
416 struct mlx5_ib_wq rq;
417
Eli Cohene126ba92013-07-07 17:25:49 +0300418 u8 sq_signal_bits;
Max Gurtovoy6e8484c2017-05-28 10:53:11 +0300419 u8 next_fence;
Eli Cohene126ba92013-07-07 17:25:49 +0300420 struct mlx5_ib_wq sq;
421
Eli Cohene126ba92013-07-07 17:25:49 +0300422 /* serialize qp state modifications
423 */
424 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300425 u32 flags;
426 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300427 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300428 int wq_sig;
429 int scat_cqe;
430 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200431 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300432 int has_rq;
433
434 /* only for user space QPs. For kernel
435 * we have it from the bf object
436 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200437 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300438
439 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200440
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300441 struct list_head qps_list;
442 struct list_head cq_recv_list;
443 struct list_head cq_send_list;
Bodong Wang61147f32018-03-19 15:10:30 +0200444 struct mlx5_rate_limit rl;
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300445 u32 underlay_qpn;
Mark Bloch175edba2018-09-17 13:30:48 +0300446 u32 flags_en;
Moni Shouab4aaa1f2018-01-02 16:19:31 +0200447 /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
448 enum ib_qp_type qp_sub_type;
Mark Zhangd14133d2019-07-02 13:02:36 +0300449 /* A flag to indicate if there's a new counter is configured
450 * but not take effective
451 */
452 u32 counter_pending;
Eli Cohene126ba92013-07-07 17:25:49 +0300453};
454
455struct mlx5_ib_cq_buf {
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200456 struct mlx5_frag_buf_ctrl fbc;
Tariq Toukan4972e6f2018-09-12 15:36:41 +0300457 struct mlx5_frag_buf frag_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300458 struct ib_umem *umem;
459 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200460 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300461};
462
463enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200464 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
465 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
466 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
467 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
468 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
469 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200470 /* QP uses 1 as its source QP number */
471 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300472 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300473 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200474 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Yishai Hadasc2e53b22017-06-08 16:15:08 +0300475 MLX5_IB_QP_UNDERLAY = 1 << 10,
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200476 MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
Maor Gottliebf95ef6c2017-10-19 08:25:55 +0300477 MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
Danit Goldberg569c6652018-11-30 13:22:05 +0200478 MLX5_IB_QP_PACKET_BASED_CREDIT = 1 << 13,
Eli Cohene126ba92013-07-07 17:25:49 +0300479};
480
Haggai Eran968e78d2014-12-11 17:04:11 +0200481struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100482 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200483 u64 virt_addr;
484 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200485 struct ib_pd *pd;
486 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200487 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200488 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200489 int access_flags;
490 u32 mkey;
Yishai Hadas6a053952019-07-23 09:57:25 +0300491 u8 ignore_free_state:1;
Haggai Eran968e78d2014-12-11 17:04:11 +0200492};
493
Bart Van Asschef696bf62018-07-18 09:25:14 -0700494static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100495{
496 return container_of(wr, struct mlx5_umr_wr, wr);
497}
498
Eli Cohene126ba92013-07-07 17:25:49 +0300499struct mlx5_shared_mr_info {
500 int mr_id;
501 struct ib_umem *umem;
502};
503
Guy Levi7a0c8f42017-10-19 08:25:53 +0300504enum mlx5_ib_cq_pr_flags {
505 MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
506};
507
Eli Cohene126ba92013-07-07 17:25:49 +0300508struct mlx5_ib_cq {
509 struct ib_cq ibcq;
510 struct mlx5_core_cq mcq;
511 struct mlx5_ib_cq_buf buf;
512 struct mlx5_db db;
513
514 /* serialize access to the CQ
515 */
516 spinlock_t lock;
517
518 /* protect resize cq
519 */
520 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200521 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300522 struct ib_umem *resize_umem;
523 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300524 struct list_head list_send_qp;
525 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200526 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200527 struct list_head wc_list;
528 enum ib_cq_notify_flags notify_flags;
529 struct work_struct notify_work;
Guy Levi7a0c8f42017-10-19 08:25:53 +0300530 u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
Haggai Eran25361e02016-02-29 15:45:08 +0200531};
532
533struct mlx5_ib_wc {
534 struct ib_wc wc;
535 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300536};
537
538struct mlx5_ib_srq {
539 struct ib_srq ibsrq;
540 struct mlx5_core_srq msrq;
Yonatan Cohen388ca8b2018-01-02 16:08:06 +0200541 struct mlx5_frag_buf buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300542 struct mlx5_db db;
Guy Levi20e5a592018-11-26 08:15:39 +0200543 struct mlx5_frag_buf_ctrl fbc;
Eli Cohene126ba92013-07-07 17:25:49 +0300544 u64 *wrid;
545 /* protect SRQ hanlding
546 */
547 spinlock_t lock;
548 int head;
549 int tail;
550 u16 wqe_ctr;
551 struct ib_umem *umem;
552 /* serialize arming a SRQ
553 */
554 struct mutex mutex;
555 int wq_sig;
556};
557
558struct mlx5_ib_xrcd {
559 struct ib_xrcd ibxrcd;
560 u32 xrcdn;
561};
562
Haggai Erancc149f752014-12-11 17:04:21 +0200563enum mlx5_ib_mtt_access_flags {
564 MLX5_IB_MTT_READ = (1 << 0),
565 MLX5_IB_MTT_WRITE = (1 << 1),
566};
567
Yishai Hadasdc2316e2019-12-12 12:02:37 +0200568struct mlx5_user_mmap_entry {
569 struct rdma_user_mmap_entry rdma_entry;
570 u8 mmap_flag;
571 u64 address;
Yishai Hadas7be76be2019-12-12 13:09:27 +0200572 u32 page_idx;
Yishai Hadasdc2316e2019-12-12 12:02:37 +0200573};
574
Ariel Levkovich24da0012018-04-05 18:53:27 +0300575struct mlx5_ib_dm {
576 struct ib_dm ibdm;
577 phys_addr_t dev_addr;
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300578 u32 type;
579 size_t size;
Ariel Levkovich25c13322019-05-05 17:07:13 +0300580 union {
581 struct {
582 u32 obj_id;
583 } icm_dm;
584 /* other dm types specific params should be added here */
585 };
Yishai Hadasdc2316e2019-12-12 12:02:37 +0200586 struct mlx5_user_mmap_entry mentry;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300587};
588
Haggai Erancc149f752014-12-11 17:04:21 +0200589#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
590
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300591#define MLX5_IB_DM_MEMIC_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
592 IB_ACCESS_REMOTE_WRITE |\
593 IB_ACCESS_REMOTE_READ |\
594 IB_ACCESS_REMOTE_ATOMIC |\
595 IB_ZERO_BASED)
Ariel Levkovich6c29f572018-04-05 18:53:29 +0300596
Ariel Levkovich25c13322019-05-05 17:07:13 +0300597#define MLX5_IB_DM_SW_ICM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE |\
598 IB_ACCESS_REMOTE_WRITE |\
599 IB_ACCESS_REMOTE_READ |\
600 IB_ZERO_BASED)
601
Erez Alfasia3de94e2019-10-16 09:23:05 +0300602#define mlx5_update_odp_stats(mr, counter_name, value) \
603 atomic64_add(value, &((mr)->odp_stats.counter_name))
604
Eli Cohene126ba92013-07-07 17:25:49 +0300605struct mlx5_ib_mr {
606 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300607 void *descs;
608 dma_addr_t desc_map;
609 int ndescs;
Max Gurtovoy6c984472019-06-11 18:52:42 +0300610 int data_length;
611 int meta_ndescs;
612 int meta_length;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300613 int max_descs;
614 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200615 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200616 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300617 struct ib_umem *umem;
618 struct mlx5_shared_mr_info *smr_info;
619 struct list_head list;
Jason Gunthorpeb91e1752020-03-10 10:22:32 +0200620 unsigned int order;
621 struct mlx5_cache_ent *cache_ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300622 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300623 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300624 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200625 struct mlx5_core_sig_ctx *sig;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300626 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200627 int access_flags; /* Needed for rereg MR */
Artemy Kovalyov81713d32017-01-18 16:58:11 +0200628
629 struct mlx5_ib_mr *parent;
Israel Rukshinde0ae952019-06-11 18:52:55 +0300630 /* Needed for IB_MR_TYPE_INTEGRITY */
631 struct mlx5_ib_mr *pi_mr;
632 struct mlx5_ib_mr *klm_mr;
633 struct mlx5_ib_mr *mtt_mr;
Max Gurtovoy2563e2f2019-06-11 18:52:56 +0300634 u64 data_iova;
Israel Rukshinde0ae952019-06-11 18:52:55 +0300635 u64 pi_iova;
636
Jason Gunthorpe423f52d2019-10-09 13:09:29 -0300637 /* For ODP and implicit */
Jason Gunthorpe5256edc2019-10-09 13:09:32 -0300638 atomic_t num_deferred_work;
Jason Gunthorpe423f52d2019-10-09 13:09:29 -0300639 struct xarray implicit_children;
Jason Gunthorpe5256edc2019-10-09 13:09:32 -0300640 union {
641 struct rcu_head rcu;
642 struct list_head elm;
643 struct work_struct work;
644 } odp_destroy;
Erez Alfasia3de94e2019-10-16 09:23:05 +0300645 struct ib_odp_counters odp_stats;
Erez Alfasie1b95ae2019-10-16 09:23:07 +0300646 bool is_odp_implicit;
Jason Gunthorpe423f52d2019-10-09 13:09:29 -0300647
648 struct mlx5_async_work cb_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300649};
650
Leon Romanovsky8b4d5bc2019-01-08 16:07:25 +0200651static inline bool is_odp_mr(struct mlx5_ib_mr *mr)
652{
653 return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
654 mr->umem->is_odp;
655}
656
Matan Barakd2370e02016-02-29 18:05:30 +0200657struct mlx5_ib_mw {
658 struct ib_mw ibmw;
659 struct mlx5_core_mkey mmkey;
Artemy Kovalyovdb570d72017-04-05 09:23:59 +0300660 int ndescs;
Eli Cohene126ba92013-07-07 17:25:49 +0300661};
662
Yishai Hadas534fd7a2019-01-13 16:01:17 +0200663struct mlx5_ib_devx_mr {
664 struct mlx5_core_mkey mmkey;
665 int ndescs;
Yishai Hadas534fd7a2019-01-13 16:01:17 +0200666};
667
Shachar Raindela74d2412014-05-22 14:50:12 +0300668struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100669 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300670 enum ib_wc_status status;
671 struct completion done;
672};
673
Eli Cohene126ba92013-07-07 17:25:49 +0300674struct umr_common {
675 struct ib_pd *pd;
676 struct ib_cq *cq;
677 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300678 /* control access to UMR QP
679 */
680 struct semaphore sem;
681};
682
683enum {
684 MLX5_FMR_INVALID,
685 MLX5_FMR_VALID,
686 MLX5_FMR_BUSY,
687};
688
Eli Cohene126ba92013-07-07 17:25:49 +0300689struct mlx5_cache_ent {
690 struct list_head head;
691 /* sync access to the cahce entry
692 */
693 spinlock_t lock;
694
695
Eli Cohene126ba92013-07-07 17:25:49 +0300696 char name[4];
697 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200698 u32 xlt;
699 u32 access_mode;
700 u32 page;
701
Jason Gunthorpeb9358bd2020-03-10 10:22:36 +0200702 u8 disabled:1;
703
Jason Gunthorpe7c8691a2020-03-10 10:22:31 +0200704 /*
705 * - available_mrs is the length of list head, ie the number of MRs
706 * available for immediate allocation.
707 * - total_mrs is available_mrs plus all in use MRs that could be
708 * returned to the cache.
709 * - limit is the low water mark for available_mrs, 2* limit is the
710 * upper water mark.
711 * - pending is the number of MRs currently being created
712 */
713 u32 total_mrs;
714 u32 available_mrs;
715 u32 limit;
716 u32 pending;
717
718 /* Statistics */
Eli Cohene126ba92013-07-07 17:25:49 +0300719 u32 miss;
Eli Cohene126ba92013-07-07 17:25:49 +0300720
Eli Cohene126ba92013-07-07 17:25:49 +0300721 struct mlx5_ib_dev *dev;
722 struct work_struct work;
723 struct delayed_work dwork;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200724 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300725};
726
727struct mlx5_mr_cache {
728 struct workqueue_struct *wq;
729 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
Eli Cohene126ba92013-07-07 17:25:49 +0300730 struct dentry *root;
731 unsigned long last_add;
732};
733
Haggai Erand16e91d2016-02-29 15:45:05 +0200734struct mlx5_ib_gsi_qp;
735
736struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200737 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200738 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200739 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200740};
741
Eli Cohene126ba92013-07-07 17:25:49 +0300742struct mlx5_ib_resources {
743 struct ib_cq *c0;
744 struct ib_xrcd *x0;
745 struct ib_xrcd *x1;
746 struct ib_pd *p0;
747 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300748 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200749 struct mlx5_ib_port_resources ports[2];
750 /* Protects changes to the port resources */
751 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300752};
753
Parav Pandite1f24a72017-04-16 07:29:29 +0300754struct mlx5_ib_counters {
Kamal Heib7c16f472017-01-18 15:25:09 +0200755 const char **names;
756 size_t *offsets;
Parav Pandite1f24a72017-04-16 07:29:29 +0300757 u32 num_q_counters;
758 u32 num_cong_counters;
Talat Batheesh9f876f32018-06-21 15:37:56 +0300759 u32 num_ext_ppcnt_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +0200760 u16 set_id;
Daniel Jurgensaac44922018-01-04 17:25:40 +0200761 bool set_id_valid;
Kamal Heib7c16f472017-01-18 15:25:09 +0200762};
763
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200764struct mlx5_ib_multiport_info;
765
766struct mlx5_ib_multiport {
767 struct mlx5_ib_multiport_info *mpi;
768 /* To be held when accessing the multiport info */
769 spinlock_t mpi_lock;
770};
771
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200772struct mlx5_roce {
773 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
774 * netdev pointer
775 */
776 rwlock_t netdev_lock;
777 struct net_device *netdev;
778 struct notifier_block nb;
Majd Dibbinyc6a21c32018-08-28 14:29:05 +0300779 atomic_t tx_port_affinity;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300780 enum ib_port_state last_port_state;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200781 struct mlx5_ib_dev *dev;
782 u8 native_port_num;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200783};
784
Mark Bloch95579e72019-03-28 15:27:33 +0200785struct mlx5_ib_port {
786 struct mlx5_ib_counters cnts;
787 struct mlx5_ib_multiport mp;
788 struct mlx5_ib_dbg_cc_params *dbg_cc_params;
789 struct mlx5_roce roce;
Mark Bloch6a4d00b2019-03-28 15:27:37 +0200790 struct mlx5_eswitch_rep *rep;
Mark Bloch95579e72019-03-28 15:27:33 +0200791};
792
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300793struct mlx5_ib_dbg_param {
794 int offset;
795 struct mlx5_ib_dev *dev;
796 struct dentry *dentry;
Parav Pandita9e546e2018-01-04 17:25:39 +0200797 u8 port_num;
Parav Pandit4a2da0b2017-05-30 10:05:15 +0300798};
799
800enum mlx5_ib_dbg_cc_types {
801 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
802 MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
803 MLX5_IB_DBG_CC_RP_TIME_RESET,
804 MLX5_IB_DBG_CC_RP_BYTE_RESET,
805 MLX5_IB_DBG_CC_RP_THRESHOLD,
806 MLX5_IB_DBG_CC_RP_AI_RATE,
807 MLX5_IB_DBG_CC_RP_HAI_RATE,
808 MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
809 MLX5_IB_DBG_CC_RP_MIN_RATE,
810 MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
811 MLX5_IB_DBG_CC_RP_DCE_TCP_G,
812 MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
813 MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
814 MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
815 MLX5_IB_DBG_CC_RP_GD,
816 MLX5_IB_DBG_CC_NP_CNP_DSCP,
817 MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
818 MLX5_IB_DBG_CC_NP_CNP_PRIO,
819 MLX5_IB_DBG_CC_MAX,
820};
821
822struct mlx5_ib_dbg_cc_params {
823 struct dentry *root;
824 struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
825};
826
Maor Gottlieb03404e82017-05-30 10:29:13 +0300827enum {
828 MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
829};
830
831struct mlx5_ib_delay_drop {
832 struct mlx5_ib_dev *dev;
833 struct work_struct delay_drop_work;
834 /* serialize setting of delay drop */
835 struct mutex lock;
836 u32 timeout;
837 bool activate;
Maor Gottliebfe248c32017-05-30 10:29:14 +0300838 atomic_t events_cnt;
839 atomic_t rqs_cnt;
Greg Kroah-Hartman09b09652019-11-04 08:38:07 +0100840 struct dentry *dir_debugfs;
Maor Gottlieb03404e82017-05-30 10:29:13 +0300841};
842
Mark Bloch16c19752018-01-01 13:06:58 +0200843enum mlx5_ib_stages {
844 MLX5_IB_STAGE_INIT,
Mark Bloch9a4ca382018-01-16 14:42:35 +0000845 MLX5_IB_STAGE_FLOW_DB,
Mark Bloch16c19752018-01-01 13:06:58 +0200846 MLX5_IB_STAGE_CAPS,
Mark Bloch8e6efa32017-11-06 12:22:13 +0000847 MLX5_IB_STAGE_NON_DEFAULT_CB,
Mark Bloch16c19752018-01-01 13:06:58 +0200848 MLX5_IB_STAGE_ROCE,
Leon Romanovskyf3da6572018-11-28 20:53:41 +0200849 MLX5_IB_STAGE_SRQ,
Mark Bloch16c19752018-01-01 13:06:58 +0200850 MLX5_IB_STAGE_DEVICE_RESOURCES,
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800851 MLX5_IB_STAGE_DEVICE_NOTIFIER,
Mark Bloch16c19752018-01-01 13:06:58 +0200852 MLX5_IB_STAGE_ODP,
853 MLX5_IB_STAGE_COUNTERS,
854 MLX5_IB_STAGE_CONG_DEBUGFS,
855 MLX5_IB_STAGE_UAR,
856 MLX5_IB_STAGE_BFREG,
Mark Bloch42cea832018-03-14 09:14:15 +0200857 MLX5_IB_STAGE_PRE_IB_REG_UMR,
Leon Romanovsky81773ce2018-11-28 20:53:39 +0200858 MLX5_IB_STAGE_WHITELIST_UID,
Mark Bloch16c19752018-01-01 13:06:58 +0200859 MLX5_IB_STAGE_IB_REG,
Mark Bloch42cea832018-03-14 09:14:15 +0200860 MLX5_IB_STAGE_POST_IB_REG_UMR,
Mark Bloch16c19752018-01-01 13:06:58 +0200861 MLX5_IB_STAGE_DELAY_DROP,
862 MLX5_IB_STAGE_CLASS_ATTR,
Mark Bloch16c19752018-01-01 13:06:58 +0200863 MLX5_IB_STAGE_MAX,
864};
865
866struct mlx5_ib_stage {
867 int (*init)(struct mlx5_ib_dev *dev);
868 void (*cleanup)(struct mlx5_ib_dev *dev);
869};
870
871#define STAGE_CREATE(_stage, _init, _cleanup) \
872 .stage[_stage] = {.init = _init, .cleanup = _cleanup}
873
874struct mlx5_ib_profile {
875 struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
876};
877
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200878struct mlx5_ib_multiport_info {
879 struct list_head list;
880 struct mlx5_ib_dev *ibdev;
881 struct mlx5_core_dev *mdev;
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800882 struct notifier_block mdev_events;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200883 struct completion unref_comp;
884 u64 sys_image_guid;
885 u32 mdev_refcnt;
886 bool is_master;
887 bool unaffiliate;
888};
889
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300890struct mlx5_ib_flow_action {
891 struct ib_flow_action ib_action;
892 union {
893 struct {
894 u64 ib_flags;
895 struct mlx5_accel_esp_xfrm *ctx;
896 } esp_aes_gcm;
Mark Blochb4749bf2018-08-28 14:18:51 +0300897 struct {
898 struct mlx5_ib_dev *dev;
899 u32 sub_type;
Maor Gottlieb2b688ea2019-08-15 13:54:17 +0300900 union {
901 struct mlx5_modify_hdr *modify_hdr;
902 struct mlx5_pkt_reformat *pkt_reformat;
903 };
Mark Blochb4749bf2018-08-28 14:18:51 +0300904 } flow_action_raw;
Aviad Yehezkelc6475a02018-03-28 09:27:50 +0300905 };
906};
907
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300908struct mlx5_dm {
Ariel Levkovich24da0012018-04-05 18:53:27 +0300909 struct mlx5_core_dev *dev;
Ariel Levkovich3b113a12019-05-05 17:07:11 +0300910 /* This lock is used to protect the access to the shared
911 * allocation map when concurrent requests by different
912 * processes are handled.
913 */
914 spinlock_t lock;
Ariel Levkovich24da0012018-04-05 18:53:27 +0300915 DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
916};
917
Raed Salem5e95af52018-05-31 16:43:40 +0300918struct mlx5_read_counters_attr {
919 struct mlx5_fc *hw_cntrs_hndl;
920 u64 *out;
921 u32 flags;
922};
923
Raed Salem3b3233f2018-05-31 16:43:39 +0300924enum mlx5_ib_counters_type {
925 MLX5_IB_COUNTERS_FLOW,
926};
927
Raed Salemb29e2a12018-05-31 16:43:38 +0300928struct mlx5_ib_mcounters {
929 struct ib_counters ibcntrs;
Raed Salem3b3233f2018-05-31 16:43:39 +0300930 enum mlx5_ib_counters_type type;
Raed Salem5e95af52018-05-31 16:43:40 +0300931 /* number of counters supported for this counters type */
932 u32 counters_num;
933 struct mlx5_fc *hw_cntrs_hndl;
934 /* read function for this counters type */
935 int (*read_counters)(struct ib_device *ibdev,
936 struct mlx5_read_counters_attr *read_attr);
Raed Salem3b3233f2018-05-31 16:43:39 +0300937 /* max index set as part of create_flow */
938 u32 cntrs_max_index;
939 /* number of counters data entries (<description,index> pair) */
940 u32 ncounters;
941 /* counters data array for descriptions and indexes */
942 struct mlx5_ib_flow_counters_desc *counters_data;
943 /* protects access to mcounters internal data */
944 struct mutex mcntrs_mutex;
Raed Salemb29e2a12018-05-31 16:43:38 +0300945};
946
947static inline struct mlx5_ib_mcounters *
948to_mcounters(struct ib_counters *ibcntrs)
949{
950 return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
951}
952
Mark Bloch2ea26202018-09-06 17:27:03 +0300953int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
954 bool is_egress,
955 struct mlx5_flow_act *action);
Mark Blocha560f1d2018-09-17 13:30:47 +0300956struct mlx5_ib_lb_state {
957 /* protect the user_td */
958 struct mutex mutex;
959 u32 user_td;
Mark Bloch0042f9e2018-09-17 13:30:49 +0300960 int qps;
961 bool enabled;
Mark Blocha560f1d2018-09-17 13:30:47 +0300962};
963
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800964struct mlx5_ib_pf_eq {
Yuval Avneryca390792019-06-10 23:38:23 +0000965 struct notifier_block irq_nb;
Saeed Mahameedd5d284b2018-11-19 10:52:41 -0800966 struct mlx5_ib_dev *dev;
967 struct mlx5_eq *core;
968 struct work_struct work;
969 spinlock_t lock; /* Pagefaults spinlock */
970 struct workqueue_struct *wq;
971 mempool_t *pool;
972};
973
Yishai Hadase337dd52019-06-30 19:23:30 +0300974struct mlx5_devx_event_table {
975 struct mlx5_nb devx_nb;
976 /* serialize updating the event_xa */
977 struct mutex event_xa_lock;
978 struct xarray event_xa;
979};
980
Yishai Hadasf164be82019-12-12 13:09:26 +0200981struct mlx5_var_table {
982 /* serialize updating the bitmap */
983 struct mutex bitmap_lock;
984 unsigned long *bitmap;
985 u64 hw_start_addr;
986 u32 stride_size;
987 u64 num_var_hw_entries;
988};
989
Eli Cohene126ba92013-07-07 17:25:49 +0300990struct mlx5_ib_dev {
991 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300992 struct mlx5_core_dev *mdev;
Saeed Mahameeddf097a22018-11-26 14:39:00 -0800993 struct notifier_block mdev_events;
Eli Cohene126ba92013-07-07 17:25:49 +0300994 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300995 /* serialize update of capability mask
996 */
997 struct mutex cap_mask_mutex;
Leon Romanovsky4b2a6732019-10-02 15:25:14 +0300998 u8 ib_active:1;
Leon Romanovsky4b2a6732019-10-02 15:25:14 +0300999 u8 is_rep:1;
1000 u8 lag_active:1;
Michael Guralnik11f552e2019-06-10 15:21:24 +03001001 u8 wc_support:1;
Jason Gunthorpeb9358bd2020-03-10 10:22:36 +02001002 u8 fill_delay;
Eli Cohene126ba92013-07-07 17:25:49 +03001003 struct umr_common umrc;
1004 /* sync used page count stats
1005 */
Eli Cohene126ba92013-07-07 17:25:49 +03001006 struct mlx5_ib_resources devr;
Saeed Mahameedfc6a9f82020-03-10 10:22:28 +02001007
Saeed Mahameedf743ff32020-03-10 10:22:29 +02001008 atomic_t mkey_var;
Eli Cohene126ba92013-07-07 17:25:49 +03001009 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +03001010 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +03001011 /* Prevents soft lock on massive reg MRs */
1012 struct mutex slow_path_mutex;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001013 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +02001014 u64 odp_max_size;
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001015 struct mlx5_ib_pf_eq odp_pf_eq;
1016
Haggai Eran6aec21f2014-12-11 17:04:23 +02001017 /*
1018 * Sleepable RCU that prevents destruction of MRs while they are still
1019 * being used by a page fault handler.
1020 */
Jason Gunthorpe806b1012019-10-09 13:09:23 -03001021 struct srcu_struct odp_srcu;
1022 struct xarray odp_mkeys;
1023
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001024 u32 null_mkey;
Mark Bloch9a4ca382018-01-16 14:42:35 +00001025 struct mlx5_ib_flow_db *flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03001026 /* protect resources needed as part of reset flow */
1027 spinlock_t reset_flow_resource_lock;
1028 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +03001029 /* Array with num_ports elements */
1030 struct mlx5_ib_port *port;
Huy Nguyenc85023e2017-05-30 09:42:54 +03001031 struct mlx5_sq_bfreg bfreg;
Michael Guralnik11f552e2019-06-10 15:21:24 +03001032 struct mlx5_sq_bfreg wc_bfreg;
Huy Nguyenc85023e2017-05-30 09:42:54 +03001033 struct mlx5_sq_bfreg fp_bfreg;
Maor Gottlieb03404e82017-05-30 10:29:13 +03001034 struct mlx5_ib_delay_drop delay_drop;
Mark Bloch16c19752018-01-01 13:06:58 +02001035 const struct mlx5_ib_profile *profile;
Huy Nguyenc85023e2017-05-30 09:42:54 +03001036
Mark Blocha560f1d2018-09-17 13:30:47 +03001037 struct mlx5_ib_lb_state lb;
Huy Nguyenc85023e2017-05-30 09:42:54 +03001038 u8 umr_fence;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001039 struct list_head ib_dev_list;
1040 u64 sys_image_guid;
Ariel Levkovich3b113a12019-05-05 17:07:11 +03001041 struct mlx5_dm dm;
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001042 u16 devx_whitelist_uid;
Leon Romanovskyf3da6572018-11-28 20:53:41 +02001043 struct mlx5_srq_table srq_table;
Jason Gunthorpee3554772019-01-18 16:33:10 -08001044 struct mlx5_async_ctx async_ctx;
Yishai Hadase337dd52019-06-30 19:23:30 +03001045 struct mlx5_devx_event_table devx_event_table;
Yishai Hadasf164be82019-12-12 13:09:26 +02001046 struct mlx5_var_table var_table;
Jason Gunthorpe50211ec2019-10-09 13:09:22 -03001047
1048 struct xarray sig_mrs;
Eli Cohene126ba92013-07-07 17:25:49 +03001049};
1050
1051static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
1052{
1053 return container_of(mcq, struct mlx5_ib_cq, mcq);
1054}
1055
1056static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
1057{
1058 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
1059}
1060
1061static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
1062{
1063 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
1064}
1065
Jason Gunthorpee79c9c62019-04-01 17:08:23 -03001066static inline struct mlx5_ib_dev *mlx5_udata_to_mdev(struct ib_udata *udata)
1067{
1068 struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
1069 udata, struct mlx5_ib_ucontext, ibucontext);
1070
1071 return to_mdev(context->ibucontext.device);
1072}
1073
Eli Cohene126ba92013-07-07 17:25:49 +03001074static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
1075{
1076 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
1077}
1078
1079static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
1080{
majd@mellanox.com19098df2016-01-14 19:13:03 +02001081 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +03001082}
1083
Yishai Hadas350d0e42016-08-28 14:58:18 +03001084static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
1085{
1086 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
1087}
1088
Matan Baraka606b0f2016-02-29 18:05:28 +02001089static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001090{
Matan Baraka606b0f2016-02-29 18:05:28 +02001091 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001092}
1093
Eli Cohene126ba92013-07-07 17:25:49 +03001094static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
1095{
1096 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
1097}
1098
1099static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
1100{
1101 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
1102}
1103
1104static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
1105{
1106 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
1107}
1108
Yishai Hadas79b20a62016-05-23 15:20:50 +03001109static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
1110{
1111 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
1112}
1113
Yishai Hadasc5f90922016-05-23 15:20:53 +03001114static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
1115{
1116 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
1117}
1118
Eli Cohene126ba92013-07-07 17:25:49 +03001119static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
1120{
1121 return container_of(msrq, struct mlx5_ib_srq, msrq);
1122}
1123
Ariel Levkovich24da0012018-04-05 18:53:27 +03001124static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
1125{
1126 return container_of(ibdm, struct mlx5_ib_dm, ibdm);
1127}
1128
Eli Cohene126ba92013-07-07 17:25:49 +03001129static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
1130{
1131 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
1132}
1133
Matan Barakd2370e02016-02-29 18:05:30 +02001134static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
1135{
1136 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
1137}
1138
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03001139static inline struct mlx5_ib_flow_action *
1140to_mflow_act(struct ib_flow_action *ibact)
1141{
1142 return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
1143}
1144
Yishai Hadasdc2316e2019-12-12 12:02:37 +02001145static inline struct mlx5_user_mmap_entry *
1146to_mmmap(struct rdma_user_mmap_entry *rdma_entry)
1147{
1148 return container_of(rdma_entry,
1149 struct mlx5_user_mmap_entry, rdma_entry);
1150}
1151
Jason Gunthorpeb0ea0fa2019-01-09 11:15:16 +02001152int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context,
1153 struct ib_udata *udata, unsigned long virt,
Eli Cohene126ba92013-07-07 17:25:49 +03001154 struct mlx5_db *db);
1155void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
1156void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1157void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
1158void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
Leon Romanovskyd3456912019-04-03 16:42:42 +03001159int mlx5_ib_create_ah(struct ib_ah *ah, struct rdma_ah_attr *ah_attr, u32 flags,
1160 struct ib_udata *udata);
Dasaratharaman Chandramouli90898852017-04-29 14:41:18 -04001161int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
Leon Romanovskyd3456912019-04-03 16:42:42 +03001162void mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags);
Leon Romanovsky68e326d2019-04-03 16:42:43 +03001163int mlx5_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
1164 struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001165int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1166 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
1167int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
Leon Romanovsky68e326d2019-04-03 16:42:43 +03001168void mlx5_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001169int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
1170 const struct ib_recv_wr **bad_wr);
Mark Bloch0042f9e2018-09-17 13:30:49 +03001171int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1172void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
Eli Cohene126ba92013-07-07 17:25:49 +03001173struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
1174 struct ib_qp_init_attr *init_attr,
1175 struct ib_udata *udata);
1176int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1177 int attr_mask, struct ib_udata *udata);
1178int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
1179 struct ib_qp_init_attr *qp_init_attr);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001180int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
Yishai Hadasd0e84c02018-06-19 10:43:55 +03001181void mlx5_ib_drain_sq(struct ib_qp *qp);
1182void mlx5_ib_drain_rq(struct ib_qp *qp);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001183int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
1184 const struct ib_send_wr **bad_wr);
1185int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
1186 const struct ib_recv_wr **bad_wr);
Moni Shouada9ee9d2020-01-15 14:43:34 +02001187int mlx5_ib_read_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
1188 size_t buflen, size_t *bc);
1189int mlx5_ib_read_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
1190 size_t buflen, size_t *bc);
1191int mlx5_ib_read_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, void *buffer,
1192 size_t buflen, size_t *bc);
Leon Romanovskye39afe32019-05-28 14:37:29 +03001193int mlx5_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
1194 struct ib_udata *udata);
Leon Romanovskya52c8e22019-05-28 14:37:28 +03001195void mlx5_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001196int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
1197int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
1198int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
1199int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
1200struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
1201struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
1202 u64 virt_addr, int access_flags,
1203 struct ib_udata *udata);
Moni Shoua813e90b2018-12-11 13:37:53 +02001204int mlx5_ib_advise_mr(struct ib_pd *pd,
1205 enum ib_uverbs_advise_mr_advice advice,
1206 u32 flags,
1207 struct ib_sge *sg_list,
1208 u32 num_sge,
1209 struct uverbs_attr_bundle *attrs);
Matan Barakd2370e02016-02-29 18:05:30 +02001210struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
1211 struct ib_udata *udata);
1212int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +02001213int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
1214 int page_shift, int flags);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001215struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
Jason Gunthorpeb0ea0fa2019-01-09 11:15:16 +02001216 struct ib_udata *udata,
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001217 int access_flags);
1218void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
Jason Gunthorpe09689702019-10-09 13:09:34 -03001219void mlx5_ib_fence_odp_mr(struct mlx5_ib_mr *mr);
Noa Osherovich56e11d62016-02-29 16:46:51 +02001220int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
1221 u64 length, u64 virt_addr, int access_flags,
1222 struct ib_pd *pd, struct ib_udata *udata);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001223int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
1224struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1225 u32 max_num_sg, struct ib_udata *udata);
Max Gurtovoy6c984472019-06-11 18:52:42 +03001226struct ib_mr *mlx5_ib_alloc_mr_integrity(struct ib_pd *pd,
1227 u32 max_num_sg,
1228 u32 max_num_meta_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +02001229int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -07001230 unsigned int *sg_offset);
Max Gurtovoy6c984472019-06-11 18:52:42 +03001231int mlx5_ib_map_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
1232 int data_sg_nents, unsigned int *data_sg_offset,
1233 struct scatterlist *meta_sg, int meta_sg_nents,
1234 unsigned int *meta_sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +03001235int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -04001236 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Leon Romanovskye26e7b82019-10-29 08:27:45 +02001237 const struct ib_mad *in, struct ib_mad *out,
1238 size_t *out_mad_size, u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +03001239struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
Shamir Rabinovitchff23dfa2019-03-31 19:10:07 +03001240 struct ib_udata *udata);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001241int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +03001242int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
1243int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001244int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
1245 struct ib_smp *out_mad);
1246int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
1247 __be64 *sys_image_guid);
1248int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
1249 u16 *max_pkeys);
1250int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
1251 u32 *vendor_id);
1252int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
1253int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1254int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
1255 u16 *pkey);
1256int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
1257 union ib_gid *gid);
1258int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
1259 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +03001260int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1261 struct ib_port_attr *props);
1262int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
1263void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +03001264void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
1265 unsigned long max_page_shift,
1266 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +03001267 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +02001268void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1269 int page_shift, size_t offset, size_t num_pages,
1270 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001271void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +02001272 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +03001273void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
Yonatan Cohen5d6ff1b2018-10-09 12:05:13 +03001274int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
Eli Cohene126ba92013-07-07 17:25:49 +03001275int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
1276int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001277
Jason Gunthorpeb91e1752020-03-10 10:22:32 +02001278struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev,
1279 unsigned int entry);
Artemy Kovalyov49780d42017-01-18 16:58:10 +02001280void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Jason Gunthorpe09689702019-10-09 13:09:34 -03001281int mlx5_mr_cache_invalidate(struct mlx5_ib_mr *mr);
1282
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02001283int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
1284 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001285struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
1286 struct ib_wq_init_attr *init_attr,
1287 struct ib_udata *udata);
Leon Romanovskya49b1dc2019-06-12 15:27:41 +03001288void mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
Yishai Hadas79b20a62016-05-23 15:20:50 +03001289int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
1290 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +03001291struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
1292 struct ib_rwq_ind_table_init_attr *init_attr,
1293 struct ib_udata *udata);
1294int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Ariel Levkovich24da0012018-04-05 18:53:27 +03001295struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
1296 struct ib_ucontext *context,
1297 struct ib_dm_alloc_attr *attr,
1298 struct uverbs_attr_bundle *attrs);
Shamir Rabinovitchc4367a22019-03-31 19:10:05 +03001299int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs);
Ariel Levkovich6c29f572018-04-05 18:53:29 +03001300struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
1301 struct ib_dm_mr_attr *attr,
1302 struct uverbs_attr_bundle *attrs);
Eli Cohene126ba92013-07-07 17:25:49 +03001303
Haggai Eran8cdd3122014-12-11 17:04:20 +02001304#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +03001305void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001306int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001307void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001308int __init mlx5_ib_odp_init(void);
1309void mlx5_ib_odp_cleanup(void);
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001310void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
Artemy Kovalyovcbe4b8f2019-12-22 14:46:47 +02001311void mlx5_odp_populate_xlt(void *xlt, size_t idx, size_t nentries,
1312 struct mlx5_ib_mr *mr, int flags);
Moni Shoua813e90b2018-12-11 13:37:53 +02001313
1314int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1315 enum ib_uverbs_advise_mr_advice advice,
1316 u32 flags, struct ib_sge *sg_list, u32 num_sge);
Haggai Eran6aec21f2014-12-11 17:04:23 +02001317#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +03001318static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +02001319{
Saeed Mahameed938fe832015-05-28 22:28:41 +03001320 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +02001321}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001322
Haggai Eran6aec21f2014-12-11 17:04:23 +02001323static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
Saeed Mahameedd5d284b2018-11-19 10:52:41 -08001324static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001325static inline int mlx5_ib_odp_init(void) { return 0; }
Artemy Kovalyov81713d32017-01-18 16:58:11 +02001326static inline void mlx5_ib_odp_cleanup(void) {}
1327static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
Artemy Kovalyovcbe4b8f2019-12-22 14:46:47 +02001328static inline void mlx5_odp_populate_xlt(void *xlt, size_t idx, size_t nentries,
1329 struct mlx5_ib_mr *mr, int flags) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +02001330
Doug Ledfordc9e585e2018-12-19 13:43:17 -05001331static inline int
1332mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
1333 enum ib_uverbs_advise_mr_advice advice, u32 flags,
1334 struct ib_sge *sg_list, u32 num_sge)
Moni Shoua813e90b2018-12-11 13:37:53 +02001335{
1336 return -EOPNOTSUPP;
1337}
Haggai Eran8cdd3122014-12-11 17:04:20 +02001338#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1339
Jason Gunthorpef25a5462019-11-12 16:22:22 -04001340extern const struct mmu_interval_notifier_ops mlx5_mn_ops;
1341
Mark Blochb5ca15a2018-01-23 11:16:30 +00001342/* Needed for rep profile */
Mark Blochb5ca15a2018-01-23 11:16:30 +00001343void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
1344 const struct mlx5_ib_profile *profile,
1345 int stage);
1346void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
1347 const struct mlx5_ib_profile *profile);
1348
Arnd Bergmann9967c702016-03-23 11:37:45 +01001349int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1350 u8 port, struct ifla_vf_info *info);
1351int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1352 u8 port, int state);
1353int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1354 u8 port, struct ifla_vf_stats *stats);
Danit Goldberg9c0015e2019-11-06 15:18:12 +02001355int mlx5_ib_get_vf_guid(struct ib_device *device, int vf, u8 port,
1356 struct ifla_vf_guid *node_guid,
1357 struct ifla_vf_guid *port_guid);
Arnd Bergmann9967c702016-03-23 11:37:45 +01001358int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
1359 u64 guid, int type);
1360
Parav Pandit47ec3862018-06-13 10:22:06 +03001361__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
1362 const struct ib_gid_attr *attr);
Achiad Shochat2811ba52015-12-23 18:47:24 +02001363
Parav Pandita9e546e2018-01-04 17:25:39 +02001364void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Greg Kroah-Hartman73eb8f02019-01-22 16:17:57 +01001365void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
Parav Pandit4a2da0b2017-05-30 10:05:15 +03001366
Haggai Erand16e91d2016-02-29 15:45:05 +02001367/* GSI QP helper functions */
1368struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
1369 struct ib_qp_init_attr *init_attr);
1370int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
1371int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
1372 int attr_mask);
1373int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
1374 int qp_attr_mask,
1375 struct ib_qp_init_attr *qp_init_attr);
Bart Van Assched34ac5c2018-07-18 09:25:32 -07001376int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
1377 const struct ib_send_wr **bad_wr);
1378int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
1379 const struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +02001380void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +02001381
Haggai Eran25361e02016-02-29 15:45:08 +02001382int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
1383
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001384void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
1385 int bfregn);
Daniel Jurgens32f69e42018-01-04 17:25:36 +02001386struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
1387struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1388 u8 ib_port_num,
1389 u8 *native_port_num);
1390void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1391 u8 port_num);
Erez Alfasie1b95ae2019-10-16 09:23:07 +03001392int mlx5_ib_fill_res_entry(struct sk_buff *msg,
1393 struct rdma_restrack_entry *res);
Erez Alfasi4061ff72019-10-16 09:23:08 +03001394int mlx5_ib_fill_stat_entry(struct sk_buff *msg,
1395 struct rdma_restrack_entry *res);
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001396
Jason Gunthorpe8889f6f2020-01-30 11:21:21 -04001397extern const struct uapi_definition mlx5_ib_devx_defs[];
1398extern const struct uapi_definition mlx5_ib_flow_defs[];
1399
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001400#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
Yishai Hadasfb981532018-11-26 08:28:36 +02001401int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user);
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001402void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
Yishai Hadase337dd52019-06-30 19:23:30 +03001403void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev);
1404void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev);
Yishai Hadas32269442018-07-23 15:25:09 +03001405struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
1406 struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
Jianbo Liubb0ee7d2019-06-25 17:47:58 +00001407 struct mlx5_flow_context *flow_context,
Mark Blochbfc5d832018-11-20 20:31:08 +02001408 struct mlx5_flow_act *flow_act, u32 counter_id,
1409 void *cmd_in, int inlen, int dest_id, int dest_type);
Yishai Hadas32269442018-07-23 15:25:09 +03001410bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
Yevgeny Kliteynik208d70f2019-11-03 16:07:23 +02001411bool mlx5_ib_devx_is_flow_counter(void *obj, u32 offset, u32 *counter_id);
Mark Blochb4749bf2018-08-28 14:18:51 +03001412void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001413#else
1414static inline int
Yishai Hadasfb981532018-11-26 08:28:36 +02001415mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
1416 bool is_user) { return -EOPNOTSUPP; }
Yishai Hadas76dc5a82018-09-20 21:45:19 +03001417static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
Yishai Hadase337dd52019-06-30 19:23:30 +03001418static inline void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev) {}
1419static inline void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev) {}
Yishai Hadas32269442018-07-23 15:25:09 +03001420static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
1421 int *dest_type)
1422{
1423 return false;
1424}
Mark Blochb4749bf2018-08-28 14:18:51 +03001425static inline void
1426mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
1427{
1428 return;
1429};
Yishai Hadasa8b92ca2018-06-17 12:59:57 +03001430#endif
Eli Cohene126ba92013-07-07 17:25:49 +03001431static inline void init_query_mad(struct ib_smp *mad)
1432{
1433 mad->base_version = 1;
1434 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
1435 mad->class_version = 1;
1436 mad->method = IB_MGMT_METHOD_GET;
1437}
1438
1439static inline u8 convert_access(int acc)
1440{
1441 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
1442 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
1443 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
1444 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
1445 MLX5_PERM_LOCAL_READ;
1446}
1447
Sagi Grimbergb6364012015-09-02 22:23:04 +03001448static inline int is_qp1(enum ib_qp_type qp_type)
1449{
Haggai Erand16e91d2016-02-29 15:45:05 +02001450 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +03001451}
1452
Haggai Erancc149f752014-12-11 17:04:21 +02001453#define MLX5_MAX_UMR_SHIFT 16
1454#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
1455
Leon Romanovsky051f2632015-12-20 12:16:11 +02001456static inline u32 check_cq_create_flags(u32 flags)
1457{
1458 /*
1459 * It returns non-zero value for unsupported CQ
1460 * create flags, otherwise it returns zero.
1461 */
Jason Gunthorpebeb801a2018-01-26 15:16:46 -07001462 return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
1463 IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +02001464}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +02001465
1466static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
1467 u32 *user_index)
1468{
1469 if (cqe_version) {
1470 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
1471 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
1472 return -EINVAL;
1473 *user_index = cmd_uidx;
1474 } else {
1475 *user_index = MLX5_IB_DEFAULT_UIDX;
1476 }
1477
1478 return 0;
1479}
Leon Romanovsky3085e292016-09-22 17:31:11 +03001480
1481static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
1482 struct mlx5_ib_create_qp *ucmd,
1483 int inlen,
1484 u32 *user_index)
1485{
1486 u8 cqe_version = ucontext->cqe_version;
1487
1488 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
1489 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1490 return 0;
1491
1492 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
1493 !!cqe_version))
1494 return -EINVAL;
1495
1496 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1497}
1498
1499static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
1500 struct mlx5_ib_create_srq *ucmd,
1501 int inlen,
1502 u32 *user_index)
1503{
1504 u8 cqe_version = ucontext->cqe_version;
1505
1506 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
1507 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1508 return 0;
1509
1510 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
1511 !!cqe_version))
1512 return -EINVAL;
1513
1514 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
1515}
Eli Cohenb037c292017-01-03 23:55:26 +02001516
1517static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1518{
1519 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1520 MLX5_UARS_IN_PAGE : 1;
1521}
1522
Yishai Hadas31a78a52017-12-24 16:31:34 +02001523static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
1524 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001525{
Yishai Hadas31a78a52017-12-24 16:31:34 +02001526 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02001527}
1528
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001529unsigned long mlx5_ib_get_xlt_emergency_page(void);
1530void mlx5_ib_put_xlt_emergency_page(void);
1531
Yishai Hadas7c043e92018-06-17 13:00:03 +03001532int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
Leon Romanovsky05f58ce2018-07-08 13:50:21 +03001533 struct mlx5_bfreg_info *bfregi, u32 bfregn,
Yishai Hadas7c043e92018-06-17 13:00:03 +03001534 bool dyn_bfreg);
Mark Zhangd14133d2019-07-02 13:02:36 +03001535
1536int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter);
Parav Pandit3e1f0002019-07-23 10:31:17 +03001537u16 mlx5_ib_get_counters_id(struct mlx5_ib_dev *dev, u8 port_num);
Moni Shoua0e6613b2019-08-15 11:38:31 +03001538
1539static inline bool mlx5_ib_can_use_umr(struct mlx5_ib_dev *dev,
Michael Guralnikd6de0bb2020-01-08 20:05:40 +02001540 bool do_modify_atomic, int access_flags)
Moni Shoua0e6613b2019-08-15 11:38:31 +03001541{
1542 if (MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled))
1543 return false;
1544
1545 if (do_modify_atomic &&
1546 MLX5_CAP_GEN(dev->mdev, atomic) &&
1547 MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled))
1548 return false;
1549
Michael Guralnikd6de0bb2020-01-08 20:05:40 +02001550 if (access_flags & IB_ACCESS_RELAXED_ORDERING)
1551 return false;
1552
Moni Shoua0e6613b2019-08-15 11:38:31 +03001553 return true;
1554}
Michael Guralnik11f552e2019-06-10 15:21:24 +03001555
1556int mlx5_ib_enable_driver(struct ib_device *dev);
1557int mlx5_ib_test_wc(struct mlx5_ib_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +03001558#endif /* MLX5_IB_H */