blob: 0a89cc9def6513987775dc72b6793e6de0f8bd4b [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001# SPDX-License-Identifier: GPL-2.0-only
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05302#
3# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4#
Vineet Guptacfdbc2e2013-01-18 15:12:20 +05305
6config ARC
7 def_bool y
Vineet Guptac4c9a042016-10-31 13:46:38 -07008 select ARC_TIMERS
Anshuman Khandual399145f2020-06-04 16:47:15 -07009 select ARCH_HAS_DEBUG_VM_PGTABLE
Christoph Hellwigf73c9042019-06-14 16:26:41 +020010 select ARCH_HAS_DMA_PREP_COHERENT
Vineet Guptac27d0e92018-08-16 10:20:33 -070011 select ARCH_HAS_PTE_SPECIAL
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050012 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig6c3e71d2018-05-18 15:41:32 +020013 select ARCH_HAS_SYNC_DMA_FOR_CPU
14 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Vineet Gupta2a440162015-08-08 17:51:58 +053015 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
Yury Norov942fa982018-05-16 11:18:49 +030016 select ARCH_32BIT_OFF_T
Shile Zhang10916702019-12-04 08:46:31 +080017 select BUILDTIME_TABLE_SORT
Vineet Gupta4adeefe2013-01-18 15:12:18 +053018 select CLONE_BACKWARDS
Noam Camus69fbd092016-01-14 12:20:08 +053019 select COMMON_CLK
Christoph Hellwigf73c9042019-06-14 16:26:41 +020020 select DMA_DIRECT_REMAP
Vineet Guptace636522015-07-27 17:23:28 +053021 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053022 select GENERIC_CLOCKEVENTS
23 select GENERIC_FIND_FIRST_BIT
24 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
25 select GENERIC_IRQ_SHOW
Joao Pintoc1678ff2016-03-10 14:44:13 -060026 select GENERIC_PCI_IOMAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053027 select GENERIC_PENDING_IRQ if SMP
Alexey Brodkinbf287602018-11-19 14:29:17 +030028 select GENERIC_SCHED_CLOCK
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053029 select GENERIC_SMP_IDLE_THREAD
Mischa Jonkerf46121b2013-01-18 15:12:24 +053030 select HAVE_ARCH_KGDB
Vineet Gupta547f1122013-01-18 15:12:22 +053031 select HAVE_ARCH_TRACEHOOK
Vineet Guptac27d0e92018-08-16 10:20:33 -070032 select HAVE_DEBUG_STACKOVERFLOW
Eugeniy Paltsev9fbea0b2019-11-19 18:26:15 +030033 select HAVE_DEBUG_KMEMLEAK
Vineet Gupta5464d032017-09-29 14:46:50 -070034 select HAVE_FUTEX_CMPXCHG if FUTEX
Gilad Ben-Yossef43689022013-01-22 16:48:45 +053035 select HAVE_IOREMAP_PROT
Vineet Guptac27d0e92018-08-16 10:20:33 -070036 select HAVE_KERNEL_GZIP
37 select HAVE_KERNEL_LZMA
Vineet Gupta4d86dfb2013-01-22 17:03:59 +053038 select HAVE_KPROBES
39 select HAVE_KRETPROBES
Vineet Guptaeb1357d2017-01-16 10:48:09 -080040 select HAVE_MOD_ARCH_SPECIFIC
Vineet Gupta769bc1f2013-01-22 17:02:38 +053041 select HAVE_OPROFILE
Vineet Gupta9c575642013-01-18 15:12:24 +053042 select HAVE_PERF_EVENTS
Vineet Gupta1b0ccb82016-01-01 15:12:54 +053043 select HANDLE_DOMAIN_IRQ
Vineet Gupta999159a2013-01-22 17:00:52 +053044 select IRQ_DOMAIN
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053045 select MODULES_USE_ELF_RELA
Vineet Gupta999159a2013-01-22 17:00:52 +053046 select OF
47 select OF_EARLY_FLATTREE
Christoph Hellwig20f1b792018-11-15 20:05:34 +010048 select PCI_SYSCALL if PCI
Vineet Gupta82385732016-09-28 11:53:17 -070049 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +030050 select HAVE_ARCH_JUMP_LABEL if ISA_ARCV2 && !CPU_ENDIAN_BE32
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020051 select SET_FS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053052
Eugeniy Paltseveb277732018-07-26 16:15:43 +030053config ARCH_HAS_CACHE_LINE_SIZE
54 def_bool y
55
Vineet Gupta0dafafc2013-09-06 14:18:17 +053056config TRACE_IRQFLAGS_SUPPORT
57 def_bool y
58
59config LOCKDEP_SUPPORT
60 def_bool y
61
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053062config SCHED_OMIT_FRAME_POINTER
63 def_bool y
64
65config GENERIC_CSUM
66 def_bool y
67
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053068config ARCH_DISCONTIGMEM_ENABLE
Vineet Guptad140b9b2016-05-31 11:46:47 +053069 def_bool n
Vineet Gupta26f9d5f2016-04-18 10:49:56 +053070
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053071config ARCH_FLATMEM_ENABLE
72 def_bool y
73
74config MMU
75 def_bool y
76
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -070077config NO_IOPORT_MAP
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053078 def_bool y
79
80config GENERIC_CALIBRATE_DELAY
81 def_bool y
82
83config GENERIC_HWEIGHT
84 def_bool y
85
Vineet Gupta44c8bb92013-01-18 15:12:23 +053086config STACKTRACE_SUPPORT
87 def_bool y
88 select STACKTRACE
89
Vineet Guptafe6c1b82014-07-08 18:43:47 +053090config HAVE_ARCH_TRANSPARENT_HUGEPAGE
91 def_bool y
92 depends on ARC_MMU_V4
93
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053094menu "ARC Architecture Configuration"
95
Vineet Gupta93ad7002013-01-22 16:51:50 +053096menu "ARC Platform/SoC/Board"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +053097
Christian Ruppert072eb692013-04-12 08:40:59 +020098source "arch/arc/plat-tb10x/Kconfig"
Alexey Brodkin556cc1c2014-01-27 14:51:34 +010099source "arch/arc/plat-axs10x/Kconfig"
Alexey Brodkina518d632017-08-15 21:13:55 +0300100source "arch/arc/plat-hsdk/Kconfig"
Vineet Gupta93ad7002013-01-22 16:51:50 +0530101
Vineet Gupta53d98952013-01-18 15:12:25 +0530102endmenu
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530103
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530104choice
105 prompt "ARC Instruction Set"
Kevin Hilmanb7cc40c2018-11-30 15:51:56 +0300106 default ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530107
108config ISA_ARCOMPACT
109 bool "ARCompact ISA"
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700110 select CPU_NO_EFFICIENT_FFS
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530111 help
112 The original ARC ISA of ARC600/700 cores
113
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530114config ISA_ARCV2
115 bool "ARC ISA v2"
Vineet Guptac4c9a042016-10-31 13:46:38 -0700116 select ARC_TIMERS_64BIT
Vineet Gupta65bfbcd2015-03-09 14:01:08 +0530117 help
118 ISA for the Next Generation ARC-HS cores
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530119
120endchoice
121
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530122menu "ARC CPU Configuration"
123
124choice
125 prompt "ARC Core"
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530126 default ARC_CPU_770 if ISA_ARCOMPACT
127 default ARC_CPU_HS if ISA_ARCV2
128
129if ISA_ARCOMPACT
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530130
131config ARC_CPU_750D
132 bool "ARC750D"
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530133 select ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530134 help
135 Support for ARC750 core
136
137config ARC_CPU_770
138 bool "ARC770"
Vineet Gupta742f8af2013-11-07 14:47:16 +0530139 select ARC_HAS_SWAPE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530140 help
141 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
142 This core has a bunch of cool new features:
143 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100144 Shared Address Spaces (for sharing TLB entries in MMU)
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530145 -Caches: New Prog Model, Region Flush
146 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
147
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100148endif #ISA_ARCOMPACT
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530149
150config ARC_CPU_HS
151 bool "ARC-HS"
152 depends on ISA_ARCV2
153 help
154 Support for ARC HS38x Cores based on ARCv2 ISA
155 The notable features are:
Randy Dunlapa5760db2020-01-31 17:49:33 -0800156 - SMP configurations of up to 4 cores with coherency
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530157 - Optional L2 Cache and IO-Coherency
158 - Revised Interrupt Architecture (multiple priorites, reg banks,
159 auto stack switch, auto regfile save/restore)
160 - MMUv4 (PIPT dcache, Huge Pages)
161 - Instructions for
162 * 64bit load/store: LDD, STD
163 * Hardware assisted divide/remainder: DIV, REM
164 * Function prologue/epilogue: ENTER_S, LEAVE_S
165 * IRQ enable/disable: CLRI, SETI
166 * pop count: FFS, FLS
167 * SETcc, BMSKN, XBFU...
168
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530169endchoice
170
Eugeniy Paltsev0bdd6e72020-06-04 20:39:24 +0300171config ARC_TUNE_MCPU
172 string "Override default -mcpu compiler flag"
173 default ""
174 help
175 Override default -mcpu=xxx compiler flag (which is set depending on
176 the ISA version) with the specified value.
177 NOTE: If specified flag isn't supported by current compiler the
178 ISA default value will be used as a fallback.
179
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530180config CPU_BIG_ENDIAN
181 bool "Enable Big Endian Mode"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530182 help
183 Build kernel for Big Endian Mode of ARC CPU
184
Vineet Gupta41195d22013-01-18 15:12:23 +0530185config SMP
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530186 bool "Symmetric Multi-Processing"
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530187 select ARC_MCIP if ISA_ARCV2
Vineet Gupta41195d22013-01-18 15:12:23 +0530188 help
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530189 This enables support for systems with more than one CPU.
Vineet Gupta41195d22013-01-18 15:12:23 +0530190
191if SMP
192
Vineet Gupta41195d22013-01-18 15:12:23 +0530193config NR_CPUS
Noam Camus3aa4f802013-06-03 15:19:59 +0300194 int "Maximum number of CPUs (2-4096)"
195 range 2 4096
Vineet Gupta82fea5a2014-09-10 19:05:38 +0530196 default "4"
197
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530198config ARC_SMP_HALT_ON_RESET
199 bool "Enable Halt-on-reset boot mode"
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530200 help
201 In SMP configuration cores can be configured as Halt-on-reset
202 or they could all start at same time. For Halt-on-reset, non
Randy Dunlapa5760db2020-01-31 17:49:33 -0800203 masters are parked until Master kicks them so they can start off
Vineet Gupta3971cdc2015-10-09 11:26:12 +0530204 at designated entry point. For other case, all jump to common
205 entry point and spin wait for Master's signal.
206
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100207endif #SMP
Vineet Gupta41195d22013-01-18 15:12:23 +0530208
Vineet Gupta3ce0fef2016-09-29 10:00:14 -0700209config ARC_MCIP
210 bool "ARConnect Multicore IP (MCIP) Support "
211 depends on ISA_ARCV2
212 default y if SMP
213 help
214 This IP block enables SMP in ARC-HS38 cores.
215 It provides for cross-core interrupts, multi-core debug
216 hardware semaphores, shared memory,....
217
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530218menuconfig ARC_CACHE
219 bool "Enable Cache Support"
220 default y
221
222if ARC_CACHE
223
224config ARC_CACHE_LINE_SHIFT
225 int "Cache Line Length (as power of 2)"
226 range 5 7
227 default "6"
228 help
229 Starting with ARC700 4.9, Cache line length is configurable,
230 This option specifies "N", with Line-len = 2 power N
231 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
232 Linux only supports same line lengths for I and D caches.
233
234config ARC_HAS_ICACHE
235 bool "Use Instruction Cache"
236 default y
237
238config ARC_HAS_DCACHE
239 bool "Use Data Cache"
240 default y
241
242config ARC_CACHE_PAGES
243 bool "Per Page Cache Control"
244 default y
245 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
246 help
247 This can be used to over-ride the global I/D Cache Enable on a
248 per-page basis (but only for pages accessed via MMU such as
249 Kernel Virtual address or User Virtual Address)
250 TLB entries have a per-page Cache Enable Bit.
251 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
252 Global DISABLE + Per Page ENABLE won't work
253
Vineet Gupta4102b532013-05-09 21:54:51 +0530254config ARC_CACHE_VIPT_ALIASING
255 bool "Support VIPT Aliasing D$"
Vineet Guptad1f317d2015-04-06 17:23:57 +0530256 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
Vineet Gupta4102b532013-05-09 21:54:51 +0530257
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100258endif #ARC_CACHE
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530259
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530260config ARC_HAS_ICCM
261 bool "Use ICCM"
262 help
263 Single Cycle RAMS to store Fast Path Code
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530264
265config ARC_ICCM_SZ
266 int "ICCM Size in KB"
267 default "64"
268 depends on ARC_HAS_ICCM
269
270config ARC_HAS_DCCM
271 bool "Use DCCM"
272 help
273 Single Cycle RAMS to store Fast Path Data
Vineet Gupta8b5850f2013-01-18 15:12:25 +0530274
275config ARC_DCCM_SZ
276 int "DCCM Size in KB"
277 default "64"
278 depends on ARC_HAS_DCCM
279
280config ARC_DCCM_BASE
281 hex "DCCM map address"
282 default "0xA0000000"
283 depends on ARC_HAS_DCCM
284
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530285choice
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530286 prompt "MMU Version"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530287 default ARC_MMU_V3 if ARC_CPU_770
288 default ARC_MMU_V2 if ARC_CPU_750D
Vineet Guptad7a512b2015-04-06 17:22:39 +0530289 default ARC_MMU_V4 if ARC_CPU_HS
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530290
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530291if ISA_ARCOMPACT
292
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530293config ARC_MMU_V1
294 bool "MMU v1"
295 help
296 Orig ARC700 MMU
297
298config ARC_MMU_V2
299 bool "MMU v2"
300 help
Masanari Iida83fc61a2017-09-26 12:47:59 +0900301 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530302 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
303
304config ARC_MMU_V3
305 bool "MMU v3"
306 depends on ARC_CPU_770
307 help
308 Introduced with ARC700 4.10: New Features
309 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
310 Shared Address Spaces (SASID)
311
Vineet Guptac583ee4f2015-09-29 16:01:13 +0530312endif
313
Vineet Guptad7a512b2015-04-06 17:22:39 +0530314config ARC_MMU_V4
315 bool "MMU v4"
316 depends on ISA_ARCV2
317
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530318endchoice
319
320
321choice
322 prompt "MMU Page Size"
323 default ARC_PAGE_SIZE_8K
324
325config ARC_PAGE_SIZE_8K
326 bool "8KB"
327 help
328 Choose between 8k vs 16k
329
330config ARC_PAGE_SIZE_16K
331 bool "16KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300332 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530333
334config ARC_PAGE_SIZE_4K
335 bool "4KB"
Alexey Brodkin450ed0d2015-07-16 21:45:17 +0300336 depends on ARC_MMU_V3 || ARC_MMU_V4
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530337
338endchoice
339
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530340choice
341 prompt "MMU Super Page Size"
342 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
343 default ARC_HUGEPAGE_2M
344
345config ARC_HUGEPAGE_2M
346 bool "2MB"
347
348config ARC_HUGEPAGE_16M
349 bool "16MB"
350
351endchoice
352
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530353config NODES_SHIFT
354 int "Maximum NUMA Nodes (as a power of 2)"
Noam Camus3528f842016-09-21 13:51:48 +0300355 default "0" if !DISCONTIGMEM
356 default "1" if DISCONTIGMEM
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530357 depends on NEED_MULTIPLE_NODES
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +0900358 help
Vineet Gupta26f9d5f2016-04-18 10:49:56 +0530359 Accessing memory beyond 1GB (with or w/o PAE) requires 2 memory
360 zones.
361
Vineet Gupta4788a592013-01-18 15:12:22 +0530362config ARC_COMPACT_IRQ_LEVELS
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800363 depends on ISA_ARCOMPACT
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530364 bool "Setup Timer IRQ as high Priority"
Vineet Gupta41195d22013-01-18 15:12:23 +0530365 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
Vineet Gupta60f2b4b2016-05-30 19:21:22 +0530366 depends on !SMP
Vineet Gupta4788a592013-01-18 15:12:22 +0530367
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530368config ARC_FPU_SAVE_RESTORE
369 bool "Enable FPU state persistence across context switch"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530370 help
Vineet Guptaf45ba2b2020-01-17 15:04:03 -0800371 ARCompact FPU has internal registers to assist with Double precision
372 Floating Point operations. There are control and stauts registers
373 for floating point exceptions and rounding modes. These are
374 preserved across task context switch when enabled.
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530375
Vineet Guptafbf8e132013-03-30 15:07:47 +0530376config ARC_CANT_LLSC
377 def_bool n
378
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530379config ARC_HAS_LLSC
380 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
381 default y
Vineet Gupta14a0abf2015-06-26 12:42:53 +0530382 depends on !ARC_CANT_LLSC
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530383
384config ARC_HAS_SWAPE
385 bool "Insn: SWAPE (endian-swap)"
386 default y
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530387
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530388if ISA_ARCV2
389
Eugeniy Paltsev76551462019-01-30 19:32:41 +0300390config ARC_USE_UNALIGNED_MEM_ACCESS
391 bool "Enable unaligned access in HW"
392 default y
393 select HAVE_EFFICIENT_UNALIGNED_ACCESS
394 help
395 The ARC HS architecture supports unaligned memory access
396 which is disabled by default. Enable unaligned access in
397 hardware and use software to use it
398
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530399config ARC_HAS_LL64
400 bool "Insn: 64bit LDD/STD"
401 help
402 Enable gcc to generate 64-bit load/store instructions
403 ISA mandates even/odd registers to allow encoding of two
404 dest operands with 2 possible source operands.
405 default y
406
Alexey Brodkind05a76a2015-07-16 21:45:38 +0300407config ARC_HAS_DIV_REM
408 bool "Insn: div, divu, rem, remu"
409 default y
410
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700411config ARC_HAS_ACCL_REGS
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300412 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6 and/or DSP)"
Vineet Guptaaf1fc5b2018-07-17 15:21:56 -0700413 default y
Vineet Gupta3d5e8012017-04-20 15:36:51 -0700414 help
415 Depending on the configuration, CPU can contain accumulator reg-pair
416 (also referred to as r58:r59). These can also be used by gcc as GPR so
417 kernel needs to save/restore per process
418
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300419config ARC_DSP_HANDLED
420 def_bool n
421
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300422config ARC_DSP_SAVE_RESTORE_REGS
423 def_bool n
424
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300425choice
426 prompt "DSP support"
427 default ARC_DSP_NONE
428 help
429 Depending on the configuration, CPU can contain DSP registers
430 (ACC0_GLO, ACC0_GHI, DSP_BFLY0, DSP_CTRL, DSP_FFT_CTRL).
431 Bellow is options describing how to handle these registers in
432 interrupt entry / exit and in context switch.
433
434config ARC_DSP_NONE
435 bool "No DSP extension presence in HW"
436 help
437 No DSP extension presence in HW
438
439config ARC_DSP_KERNEL
440 bool "DSP extension in HW, no support for userspace"
441 select ARC_HAS_ACCL_REGS
442 select ARC_DSP_HANDLED
443 help
444 DSP extension presence in HW, no support for DSP-enabled userspace
445 applications. We don't save / restore DSP registers and only do
446 some minimal preparations so userspace won't be able to break kernel
Eugeniy Paltsev7321e2e2020-03-05 23:02:51 +0300447
448config ARC_DSP_USERSPACE
449 bool "Support DSP for userspace apps"
450 select ARC_HAS_ACCL_REGS
451 select ARC_DSP_HANDLED
452 select ARC_DSP_SAVE_RESTORE_REGS
453 help
454 DSP extension presence in HW, support save / restore DSP registers to
455 run DSP-enabled userspace applications
Eugeniy Paltsevf09d3172020-03-05 23:02:52 +0300456
457config ARC_DSP_AGU_USERSPACE
458 bool "Support DSP with AGU for userspace apps"
459 select ARC_HAS_ACCL_REGS
460 select ARC_DSP_HANDLED
461 select ARC_DSP_SAVE_RESTORE_REGS
462 help
463 DSP and AGU extensions presence in HW, support save / restore DSP
464 and AGU registers to run DSP-enabled userspace applications
Eugeniy Paltsev4827d0c2020-03-05 23:02:50 +0300465endchoice
466
Vineet Guptae4942392018-06-06 10:20:37 -0700467config ARC_IRQ_NO_AUTOSAVE
468 bool "Disable hardware autosave regfile on interrupts"
469 default n
470 help
471 On HS cores, taken interrupt auto saves the regfile on stack.
472 This is programmable and can be optionally disabled in which case
473 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
474
Eugeniy Paltsev10011f72020-06-04 20:39:25 +0300475config ARC_LPB_DISABLE
476 bool "Disable loop buffer (LPB)"
477 help
478 On HS cores, loop buffer (LPB) is programmable in runtime and can
479 be optionally disabled.
480
Enrico Weigelt, metux IT consult9a18b5a2019-03-11 14:57:59 +0100481endif # ISA_ARCV2
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530482
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530483endmenu # "ARC CPU Configuration"
484
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530485config LINUX_LINK_BASE
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300486 hex "Kernel link address"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530487 default "0x80000000"
488 help
489 ARC700 divides the 32 bit phy address space into two equal halves
490 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
491 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
492 Typically Linux kernel is linked at the start of untransalted addr,
493 hence the default value of 0x8zs.
494 However some customers have peripherals mapped at this addr, so
495 Linux needs to be scooted a bit.
496 If you don't know what the above means, leave this setting alone.
Vineet Guptaff1c0b62015-12-15 13:57:16 +0530497 This needs to match memory start address specified in Device Tree
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530498
Eugeniy Paltsev9ed68782017-08-15 21:13:54 +0300499config LINUX_RAM_BASE
500 hex "RAM base address"
501 default LINUX_LINK_BASE
502 help
503 By default Linux is linked at base of RAM. However in some special
504 cases (such as HSDK), Linux can't be linked at start of DDR, hence
505 this option.
506
Vineet Gupta45890f62015-03-09 18:53:49 +0530507config HIGHMEM
508 bool "High Memory Support"
Vineet Guptad140b9b2016-05-31 11:46:47 +0530509 select ARCH_DISCONTIGMEM_ENABLE
Vineet Gupta45890f62015-03-09 18:53:49 +0530510 help
511 With ARC 2G:2G address split, only upper 2G is directly addressable by
512 kernel. Enable this to potentially allow access to rest of 2G and PAE
513 in future
514
Vineet Gupta5a364c22015-02-06 18:44:57 +0300515config ARC_HAS_PAE40
516 bool "Support for the 40-bit Physical Address Extension"
Vineet Gupta5a364c22015-02-06 18:44:57 +0300517 depends on ISA_ARCV2
Alexey Brodkincf4100d2017-05-05 23:20:29 +0300518 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200519 select PHYS_ADDR_T_64BIT
Vineet Gupta5a364c22015-02-06 18:44:57 +0300520 help
521 Enable access to physical memory beyond 4G, only supported on
522 ARC cores with 40 bit Physical Addressing support
523
Noam Camus15ca68a2014-09-07 22:52:33 +0300524config ARC_KVADDR_SIZE
Masanari Iida83fc61a2017-09-26 12:47:59 +0900525 int "Kernel Virtual Address Space size (MB)"
Noam Camus15ca68a2014-09-07 22:52:33 +0300526 range 0 512
527 default "256"
528 help
529 The kernel address space is carved out of 256MB of translated address
530 space for catering to vmalloc, modules, pkmap, fixmap. This however may
531 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
532 this to be stretched to 512 MB (by extending into the reserved
533 kernel-user gutter)
534
Vineet Gupta080c3742013-02-11 19:52:57 +0530535config ARC_CURR_IN_REG
536 bool "Dedicate Register r25 for current_task pointer"
537 default y
538 help
539 This reserved Register R25 to point to Current Task in
540 kernel mode. This saves memory access for each such access
541
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530542
Vineet Gupta1736a562014-09-08 11:18:15 +0530543config ARC_EMUL_UNALIGNED
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530544 bool "Emulate unaligned memory access (userspace only)"
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530545 select SYSCTL_ARCH_UNALIGN_NO_WARN
546 select SYSCTL_ARCH_UNALIGN_ALLOW
Vineet Gupta1f6ccff2013-05-13 18:30:41 +0530547 depends on ISA_ARCOMPACT
Vineet Gupta2e651ea2013-01-23 16:30:36 +0530548 help
549 This enables misaligned 16 & 32 bit memory access from user space.
550 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
551 potential bugs in code
552
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530553config HZ
554 int "Timer Frequency"
555 default 100
556
Vineet Guptacbe056f2013-01-18 15:12:25 +0530557config ARC_METAWARE_HLINK
558 bool "Support for Metaware debugger assisted Host access"
Vineet Guptacbe056f2013-01-18 15:12:25 +0530559 help
560 This options allows a Linux userland apps to directly access
561 host file system (open/creat/read/write etc) with help from
562 Metaware Debugger. This can come in handy for Linux-host communication
563 when there is no real usable peripheral such as EMAC.
564
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530565menuconfig ARC_DBG
566 bool "ARC debugging"
567 default y
568
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530569if ARC_DBG
570
Vineet Gupta854a0d92013-01-22 17:03:19 +0530571config ARC_DW2_UNWIND
572 bool "Enable DWARF specific kernel stack unwind"
Vineet Gupta854a0d92013-01-22 17:03:19 +0530573 default y
574 select KALLSYMS
575 help
576 Compiles the kernel with DWARF unwind information and can be used
577 to get stack backtraces.
578
579 If you say Y here the resulting kernel image will be slightly larger
580 but not slower, and it will give very useful debugging information.
581 If you don't debug the kernel, you can say N, but we may not be able
582 to solve problems without frame unwind information
583
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530584config ARC_DBG_TLB_PARANOIA
585 bool "Paranoia Checks in Low Level TLB Handlers"
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530586
Eugeniy Paltsevf091d5a2019-11-08 19:20:22 +0300587config ARC_DBG_JUMP_LABEL
588 bool "Paranoid checks in Static Keys (jump labels) code"
589 depends on JUMP_LABEL
590 default y if STATIC_KEYS_SELFTEST
591 help
592 Enable paranoid checks and self-test of both ARC-specific and generic
593 part of static keys (jump labels) related code.
Vineet Guptaaa6083e2014-11-07 10:45:28 +0530594endif
595
Vineet Gupta999159a2013-01-22 17:00:52 +0530596config ARC_BUILTIN_DTB_NAME
597 string "Built in DTB"
598 help
599 Set the name of the DTB to embed in the vmlinux binary
600 Leaving it blank selects the minimal "skeleton" dtb
601
Vineet Guptacfdbc2e2013-01-18 15:12:20 +0530602endmenu # "ARC Architecture Configuration"
603
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530604config FORCE_MAX_ZONEORDER
605 int "Maximum zone order"
606 default "12" if ARC_HUGEPAGE_16M
607 default "11"
608
Alexey Brodkin996bad62014-10-29 15:26:25 +0300609source "kernel/power/Kconfig"