blob: 02d691bda9b603e8da2ebf93fb63e71800093bb2 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003 * Derived from "arch/i386/kernel/process.c"
4 * Copyright (C) 1995 Linus Torvalds
5 *
6 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
7 * Paul Mackerras (paulus@cs.anu.edu.au)
8 *
9 * PowerPC version
10 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100011 */
12
Paul Mackerras14cf11a2005-09-26 16:04:21 +100013#include <linux/errno.h>
14#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010015#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010016#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010017#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/kernel.h>
19#include <linux/mm.h>
20#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/stddef.h>
22#include <linux/unistd.h>
23#include <linux/ptrace.h>
24#include <linux/slab.h>
25#include <linux/user.h>
26#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/prctl.h>
28#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040029#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030#include <linux/kallsyms.h>
31#include <linux/mqueue.h>
32#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100033#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080034#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010035#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000036#include <linux/personality.h>
37#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053038#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110039#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110040#include <linux/elf-randomize.h>
Ram Pai06bb53b2018-01-18 17:50:31 -080041#include <linux/pkeys.h>
Christophe Leroyfb2d9502018-10-06 16:51:14 +000042#include <linux/seq_buf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044#include <asm/io.h>
45#include <asm/processor.h>
46#include <asm/mmu.h>
47#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110048#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110049#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010050#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010051#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010052#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000053#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010054#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100055#ifdef CONFIG_PPC64
56#include <asm/firmware.h>
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +053057#include <asm/hw_irq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100058#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110059#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110060#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110061#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053062#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100063#include <asm/asm-prototypes.h>
Christophe Leroyc9386bf2018-10-09 16:46:25 +110064#include <asm/stacktrace.h>
Michael Neulingc1fe1902019-04-01 17:03:12 +110065#include <asm/hw_breakpoint.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066
Luis Machadod6a61bf2008-07-24 02:10:41 +100067#include <linux/kprobes.h>
68#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100069
Michael Neuling8b3c34c2013-02-13 16:21:32 +000070/* Transactional Memory debug */
71#ifdef TM_DEBUG_SW
72#define TM_DEBUG(x...) printk(KERN_INFO x)
73#else
74#define TM_DEBUG(x...) do { } while(0)
75#endif
76
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077extern unsigned long _get_SP(void);
78
Paul Mackerrasd31626f2014-01-13 15:56:29 +110079#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Ellerman54820532017-10-12 21:17:18 +110080/*
81 * Are we running in "Suspend disabled" mode? If so we have to block any
82 * sigreturn that would get us into suspended state, and we also warn in some
83 * other paths that we should never reach with suspend disabled.
84 */
85bool tm_suspend_disabled __ro_after_init = false;
86
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110087static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110088{
89 /*
90 * If we are saving the current thread's registers, and the
91 * thread is in a transactional state, set the TIF_RESTORE_TM
92 * bit so that we know to restore the registers before
93 * returning to userspace.
94 */
95 if (tsk == current && tsk->thread.regs &&
96 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
97 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053098 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110099 set_thread_flag(TIF_RESTORE_TM);
100 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100101}
Cyril Burdc16b552016-09-23 16:18:08 +1000102
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103#else
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100104static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100105#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
106
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100107bool strict_msr_control;
108EXPORT_SYMBOL(strict_msr_control);
109
110static int __init enable_strict_msr_control(char *str)
111{
112 strict_msr_control = true;
113 pr_info("Enabling strict facility control\n");
114
115 return 0;
116}
117early_param("ppc_strict_facility_enable", enable_strict_msr_control);
118
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000119/* notrace because it's called by restore_math */
120unsigned long notrace msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100121{
122 unsigned long oldmsr = mfmsr();
123 unsigned long newmsr;
124
125 newmsr = oldmsr | bits;
126
127#ifdef CONFIG_VSX
128 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
129 newmsr |= MSR_VSX;
130#endif
131
132 if (oldmsr != newmsr)
133 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000134
135 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100136}
Simon Guod1c72112018-05-23 15:01:44 +0800137EXPORT_SYMBOL_GPL(msr_check_and_set);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100138
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000139/* notrace because it's called by restore_math */
140void notrace __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100141{
142 unsigned long oldmsr = mfmsr();
143 unsigned long newmsr;
144
145 newmsr = oldmsr & ~bits;
146
147#ifdef CONFIG_VSX
148 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
149 newmsr &= ~MSR_VSX;
150#endif
151
152 if (oldmsr != newmsr)
153 mtmsr_isync(newmsr);
154}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100155EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100156
Kevin Hao037f0ee2013-07-14 17:02:05 +0800157#ifdef CONFIG_PPC_FPU
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100158static void __giveup_fpu(struct task_struct *tsk)
Cyril Bur87924682016-02-29 17:53:49 +1100159{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000160 unsigned long msr;
161
Cyril Bur87924682016-02-29 17:53:49 +1100162 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000163 msr = tsk->thread.regs->msr;
Mark Cave-Aylandfe1ef6b2019-02-08 14:33:19 +0000164 msr &= ~(MSR_FP|MSR_FE0|MSR_FE1);
Cyril Bur87924682016-02-29 17:53:49 +1100165#ifdef CONFIG_VSX
166 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000167 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100168#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000169 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100170}
171
Anton Blanchard98da5812015-10-29 11:44:01 +1100172void giveup_fpu(struct task_struct *tsk)
173{
Anton Blanchard98da5812015-10-29 11:44:01 +1100174 check_if_tm_restore_required(tsk);
175
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100176 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100177 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100178 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100179}
180EXPORT_SYMBOL(giveup_fpu);
181
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000182/*
183 * Make sure the floating-point register state in the
184 * the thread_struct is up to date for task tsk.
185 */
186void flush_fp_to_thread(struct task_struct *tsk)
187{
188 if (tsk->thread.regs) {
189 /*
190 * We need to disable preemption here because if we didn't,
191 * another process could get scheduled after the regs->msr
192 * test but before we have finished saving the FP registers
193 * to the thread_struct. That process could take over the
194 * FPU, and then when we get scheduled again we would store
195 * bogus values for the remaining FP registers.
196 */
197 preempt_disable();
198 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000199 /*
200 * This should only ever be called for current or
201 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100202 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203 * there is something wrong if a stopped child appears
204 * to still have its FP state in the CPU registers.
205 */
206 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100207 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208 }
209 preempt_enable();
210 }
211}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000212EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213
214void enable_kernel_fp(void)
215{
Cyril Bure909fb82016-09-23 16:18:11 +1000216 unsigned long cpumsr;
217
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218 WARN_ON(preemptible());
219
Cyril Bure909fb82016-09-23 16:18:11 +1000220 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100221
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100222 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
223 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000224 /*
225 * If a thread has already been reclaimed then the
226 * checkpointed registers are on the CPU but have definitely
227 * been saved by the reclaim code. Don't need to and *cannot*
228 * giveup as this would save to the 'live' structure not the
229 * checkpointed structure.
230 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300231 if (!MSR_TM_ACTIVE(cpumsr) &&
232 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000233 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100234 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100235 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000236}
237EXPORT_SYMBOL(enable_kernel_fp);
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100238#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000239
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000240#ifdef CONFIG_ALTIVEC
Cyril Bur6f515d82016-02-29 17:53:50 +1100241static void __giveup_altivec(struct task_struct *tsk)
242{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000243 unsigned long msr;
244
Cyril Bur6f515d82016-02-29 17:53:50 +1100245 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000246 msr = tsk->thread.regs->msr;
247 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100248#ifdef CONFIG_VSX
249 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000250 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100251#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000252 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100253}
254
Anton Blanchard98da5812015-10-29 11:44:01 +1100255void giveup_altivec(struct task_struct *tsk)
256{
Anton Blanchard98da5812015-10-29 11:44:01 +1100257 check_if_tm_restore_required(tsk);
258
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100259 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100260 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100261 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100262}
263EXPORT_SYMBOL(giveup_altivec);
264
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265void enable_kernel_altivec(void)
266{
Cyril Bure909fb82016-09-23 16:18:11 +1000267 unsigned long cpumsr;
268
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269 WARN_ON(preemptible());
270
Cyril Bure909fb82016-09-23 16:18:11 +1000271 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100272
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100273 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
274 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000275 /*
276 * If a thread has already been reclaimed then the
277 * checkpointed registers are on the CPU but have definitely
278 * been saved by the reclaim code. Don't need to and *cannot*
279 * giveup as this would save to the 'live' structure not the
280 * checkpointed structure.
281 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300282 if (!MSR_TM_ACTIVE(cpumsr) &&
283 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000284 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100285 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100286 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000287}
288EXPORT_SYMBOL(enable_kernel_altivec);
289
290/*
291 * Make sure the VMX/Altivec register state in the
292 * the thread_struct is up to date for task tsk.
293 */
294void flush_altivec_to_thread(struct task_struct *tsk)
295{
296 if (tsk->thread.regs) {
297 preempt_disable();
298 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000299 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100300 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000301 }
302 preempt_enable();
303 }
304}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000305EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000306#endif /* CONFIG_ALTIVEC */
307
Michael Neulingce48b212008-06-25 14:07:18 +1000308#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100309static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100310{
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000311 unsigned long msr = tsk->thread.regs->msr;
312
313 /*
314 * We should never be ssetting MSR_VSX without also setting
315 * MSR_FP and MSR_VEC
316 */
317 WARN_ON((msr & MSR_VSX) && !((msr & MSR_FP) && (msr & MSR_VEC)));
318
319 /* __giveup_fpu will clear MSR_VSX */
320 if (msr & MSR_FP)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100321 __giveup_fpu(tsk);
Benjamin Herrenschmidtdc801082017-08-16 16:01:17 +1000322 if (msr & MSR_VEC)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100323 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100324}
325
326static void giveup_vsx(struct task_struct *tsk)
327{
328 check_if_tm_restore_required(tsk);
329
330 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100331 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100332 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100333}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100334
Michael Neulingce48b212008-06-25 14:07:18 +1000335void enable_kernel_vsx(void)
336{
Cyril Bure909fb82016-09-23 16:18:11 +1000337 unsigned long cpumsr;
338
Michael Neulingce48b212008-06-25 14:07:18 +1000339 WARN_ON(preemptible());
340
Cyril Bure909fb82016-09-23 16:18:11 +1000341 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100342
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000343 if (current->thread.regs &&
344 (current->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP))) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100345 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000346 /*
347 * If a thread has already been reclaimed then the
348 * checkpointed registers are on the CPU but have definitely
349 * been saved by the reclaim code. Don't need to and *cannot*
350 * giveup as this would save to the 'live' structure not the
351 * checkpointed structure.
352 */
Breno Leitao5c784c82018-08-16 14:21:07 -0300353 if (!MSR_TM_ACTIVE(cpumsr) &&
354 MSR_TM_ACTIVE(current->thread.regs->msr))
Cyril Bure909fb82016-09-23 16:18:11 +1000355 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100356 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100357 }
Michael Neulingce48b212008-06-25 14:07:18 +1000358}
359EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000360
361void flush_vsx_to_thread(struct task_struct *tsk)
362{
363 if (tsk->thread.regs) {
364 preempt_disable();
Benjamin Herrenschmidt5a69aec2017-08-16 16:01:14 +1000365 if (tsk->thread.regs->msr & (MSR_VSX|MSR_VEC|MSR_FP)) {
Michael Neulingce48b212008-06-25 14:07:18 +1000366 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000367 giveup_vsx(tsk);
368 }
369 preempt_enable();
370 }
371}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000372EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Michael Neulingce48b212008-06-25 14:07:18 +1000373#endif /* CONFIG_VSX */
374
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000375#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100376void giveup_spe(struct task_struct *tsk)
377{
Anton Blanchard98da5812015-10-29 11:44:01 +1100378 check_if_tm_restore_required(tsk);
379
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100380 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100381 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100382 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100383}
384EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000385
386void enable_kernel_spe(void)
387{
388 WARN_ON(preemptible());
389
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100390 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100391
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100392 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
393 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100394 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100395 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000396}
397EXPORT_SYMBOL(enable_kernel_spe);
398
399void flush_spe_to_thread(struct task_struct *tsk)
400{
401 if (tsk->thread.regs) {
402 preempt_disable();
403 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000404 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500405 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500406 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000407 }
408 preempt_enable();
409 }
410}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000411#endif /* CONFIG_SPE */
412
Anton Blanchardc2085052015-10-29 11:44:08 +1100413static unsigned long msr_all_available;
414
415static int __init init_msr_all_available(void)
416{
417#ifdef CONFIG_PPC_FPU
418 msr_all_available |= MSR_FP;
419#endif
420#ifdef CONFIG_ALTIVEC
421 if (cpu_has_feature(CPU_FTR_ALTIVEC))
422 msr_all_available |= MSR_VEC;
423#endif
424#ifdef CONFIG_VSX
425 if (cpu_has_feature(CPU_FTR_VSX))
426 msr_all_available |= MSR_VSX;
427#endif
428#ifdef CONFIG_SPE
429 if (cpu_has_feature(CPU_FTR_SPE))
430 msr_all_available |= MSR_SPE;
431#endif
432
433 return 0;
434}
435early_initcall(init_msr_all_available);
436
437void giveup_all(struct task_struct *tsk)
438{
439 unsigned long usermsr;
440
441 if (!tsk->thread.regs)
442 return;
443
Gustavo Romero8205d5d2019-09-04 00:55:27 -0400444 check_if_tm_restore_required(tsk);
445
Anton Blanchardc2085052015-10-29 11:44:08 +1100446 usermsr = tsk->thread.regs->msr;
447
448 if ((usermsr & msr_all_available) == 0)
449 return;
450
451 msr_check_and_set(msr_all_available);
452
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000453 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
454
Anton Blanchardc2085052015-10-29 11:44:08 +1100455#ifdef CONFIG_PPC_FPU
456 if (usermsr & MSR_FP)
457 __giveup_fpu(tsk);
458#endif
459#ifdef CONFIG_ALTIVEC
460 if (usermsr & MSR_VEC)
461 __giveup_altivec(tsk);
462#endif
Anton Blanchardc2085052015-10-29 11:44:08 +1100463#ifdef CONFIG_SPE
464 if (usermsr & MSR_SPE)
465 __giveup_spe(tsk);
466#endif
467
468 msr_check_and_clear(msr_all_available);
469}
470EXPORT_SYMBOL(giveup_all);
471
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000472#ifdef CONFIG_PPC_BOOK3S_64
473#ifdef CONFIG_PPC_FPU
474static int restore_fp(struct task_struct *tsk)
475{
476 if (tsk->thread.load_fp) {
477 load_fp_state(&current->thread.fp_state);
478 current->thread.load_fp++;
479 return 1;
480 }
481 return 0;
482}
483#else
484static int restore_fp(struct task_struct *tsk) { return 0; }
485#endif /* CONFIG_PPC_FPU */
486
487#ifdef CONFIG_ALTIVEC
488#define loadvec(thr) ((thr).load_vec)
489static int restore_altivec(struct task_struct *tsk)
490{
491 if (cpu_has_feature(CPU_FTR_ALTIVEC) && (tsk->thread.load_vec)) {
492 load_vr_state(&tsk->thread.vr_state);
493 tsk->thread.used_vr = 1;
494 tsk->thread.load_vec++;
495
496 return 1;
497 }
498 return 0;
499}
500#else
501#define loadvec(thr) 0
502static inline int restore_altivec(struct task_struct *tsk) { return 0; }
503#endif /* CONFIG_ALTIVEC */
504
505#ifdef CONFIG_VSX
506static int restore_vsx(struct task_struct *tsk)
507{
508 if (cpu_has_feature(CPU_FTR_VSX)) {
509 tsk->thread.used_vsr = 1;
510 return 1;
511 }
512
513 return 0;
514}
515#else
516static inline int restore_vsx(struct task_struct *tsk) { return 0; }
517#endif /* CONFIG_VSX */
518
Nicholas Piggine2b36d52019-05-02 15:21:07 +1000519/*
520 * The exception exit path calls restore_math() with interrupts hard disabled
521 * but the soft irq state not "reconciled". ftrace code that calls
522 * local_irq_save/restore causes warnings.
523 *
524 * Rather than complicate the exit path, just don't trace restore_math. This
525 * could be done by having ftrace entry code check for this un-reconciled
526 * condition where MSR[EE]=0 and PACA_IRQ_HARD_DIS is not set, and
527 * temporarily fix it up for the duration of the ftrace call.
528 */
529void notrace restore_math(struct pt_regs *regs)
Cyril Bur70fe3d92016-02-29 17:53:47 +1100530{
531 unsigned long msr;
532
Nicholas Piggin891b4fe2020-06-24 09:41:37 +1000533 if (!current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100534 return;
535
536 msr = regs->msr;
537 msr_check_and_set(msr_all_available);
538
539 /*
540 * Only reload if the bit is not set in the user MSR, the bit BEING set
541 * indicates that the registers are hot
542 */
543 if ((!(msr & MSR_FP)) && restore_fp(current))
544 msr |= MSR_FP | current->thread.fpexc_mode;
545
546 if ((!(msr & MSR_VEC)) && restore_altivec(current))
547 msr |= MSR_VEC;
548
549 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
550 restore_vsx(current)) {
551 msr |= MSR_VSX;
552 }
553
554 msr_check_and_clear(msr_all_available);
555
556 regs->msr = msr;
557}
Nicholas Piggin6cc0c162020-02-26 03:35:37 +1000558#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +1100559
Mathieu Malaterre1cdf0392018-02-25 18:22:23 +0100560static void save_all(struct task_struct *tsk)
Cyril Burde2a20a2016-02-29 17:53:48 +1100561{
562 unsigned long usermsr;
563
564 if (!tsk->thread.regs)
565 return;
566
567 usermsr = tsk->thread.regs->msr;
568
569 if ((usermsr & msr_all_available) == 0)
570 return;
571
572 msr_check_and_set(msr_all_available);
573
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000574 WARN_ON((usermsr & MSR_VSX) && !((usermsr & MSR_FP) && (usermsr & MSR_VEC)));
Cyril Burde2a20a2016-02-29 17:53:48 +1100575
Benjamin Herrenschmidt96c79b62017-08-16 16:01:18 +1000576 if (usermsr & MSR_FP)
577 save_fpu(tsk);
578
579 if (usermsr & MSR_VEC)
580 save_altivec(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100581
582 if (usermsr & MSR_SPE)
583 __giveup_spe(tsk);
584
585 msr_check_and_clear(msr_all_available);
Ram Paic76662e2018-07-17 06:51:05 -0700586 thread_pkey_regs_save(&tsk->thread);
Cyril Burde2a20a2016-02-29 17:53:48 +1100587}
588
Anton Blanchard579e6332015-10-29 11:44:09 +1100589void flush_all_to_thread(struct task_struct *tsk)
590{
591 if (tsk->thread.regs) {
592 preempt_disable();
593 BUG_ON(tsk != current);
Anton Blanchard579e6332015-10-29 11:44:09 +1100594#ifdef CONFIG_SPE
595 if (tsk->thread.regs->msr & MSR_SPE)
596 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
597#endif
Felipe Rechiae9013782018-10-24 10:57:22 -0300598 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100599
600 preempt_enable();
601 }
602}
603EXPORT_SYMBOL(flush_all_to_thread);
604
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000605#ifdef CONFIG_PPC_ADV_DEBUG_REGS
606void do_send_trap(struct pt_regs *regs, unsigned long address,
Eric W. Biederman47355042018-01-16 16:12:38 -0600607 unsigned long error_code, int breakpt)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000608{
Eric W. Biederman47355042018-01-16 16:12:38 -0600609 current->thread.trap_nr = TRAP_HWBKPT;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000610 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
611 11, SIGSEGV) == NOTIFY_STOP)
612 return;
613
614 /* Deliver the signal to userspace */
Eric W. Biedermanf71dd7d2018-01-22 14:37:25 -0600615 force_sig_ptrace_errno_trap(breakpt, /* breakpoint or watchpoint id */
616 (void __user *)address);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000617}
618#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000619void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000620 unsigned long error_code)
621{
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000622 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000623 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
624 11, SIGSEGV) == NOTIFY_STOP)
625 return;
626
Michael Neuling9422de32012-12-20 14:06:44 +0000627 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000628 return;
629
Luis Machadod6a61bf2008-07-24 02:10:41 +1000630 /* Deliver the signal to userspace */
Eric W. Biederman2e1661d22019-05-23 11:04:24 -0500631 force_sig_fault(SIGTRAP, TRAP_HWBKPT, (void __user *)address);
Luis Machadod6a61bf2008-07-24 02:10:41 +1000632}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000633#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000634
Ravi Bangoria4a8a9372020-05-14 16:47:31 +0530635static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk[HBP_NUM_MAX]);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100636
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000637#ifdef CONFIG_PPC_ADV_DEBUG_REGS
638/*
639 * Set the debug registers back to their default "safe" values.
640 */
641static void set_debug_reg_defaults(struct thread_struct *thread)
642{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530643 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000644#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530645 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000646#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530647 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000648#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530649 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000650#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530651 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000652#ifdef CONFIG_BOOKE
653 /*
654 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
655 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530656 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000657 DBCR1_IAC3US | DBCR1_IAC4US;
658 /*
659 * Force Data Address Compare User/Supervisor bits to be User-only
660 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
661 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530662 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000663#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530664 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000665#endif
666}
667
Scott Woodf5f97212013-11-22 15:52:29 -0600668static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000669{
Scott Wood6cecf762013-05-13 14:14:53 +0000670 /*
671 * We could have inherited MSR_DE from userspace, since
672 * it doesn't get cleared on exception entry. Make sure
673 * MSR_DE is clear before we enable any debug events.
674 */
675 mtmsr(mfmsr() & ~MSR_DE);
676
Scott Woodf5f97212013-11-22 15:52:29 -0600677 mtspr(SPRN_IAC1, debug->iac1);
678 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000679#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600680 mtspr(SPRN_IAC3, debug->iac3);
681 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000682#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600683 mtspr(SPRN_DAC1, debug->dac1);
684 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000685#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600686 mtspr(SPRN_DVC1, debug->dvc1);
687 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000688#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600689 mtspr(SPRN_DBCR0, debug->dbcr0);
690 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000691#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600692 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000693#endif
694}
695/*
696 * Unless neither the old or new thread are making use of the
697 * debug registers, set the debug registers from the values
698 * stored in the new thread.
699 */
Scott Woodf5f97212013-11-22 15:52:29 -0600700void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000701{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530702 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600703 || (new_debug->dbcr0 & DBCR0_IDM))
704 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000705}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530706EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000707#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000708#ifndef CONFIG_HAVE_HW_BREAKPOINT
Ravi Bangoria303e6a92020-05-14 16:47:34 +0530709static void set_breakpoint(int i, struct arch_hw_breakpoint *brk)
Christophe Leroyb5ac51d2018-07-05 16:25:05 +0000710{
711 preempt_disable();
Ravi Bangoria303e6a92020-05-14 16:47:34 +0530712 __set_breakpoint(i, brk);
Christophe Leroyb5ac51d2018-07-05 16:25:05 +0000713 preempt_enable();
714}
715
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000716static void set_debug_reg_defaults(struct thread_struct *thread)
717{
Ravi Bangoria303e6a92020-05-14 16:47:34 +0530718 int i;
719 struct arch_hw_breakpoint null_brk = {0};
720
721 for (i = 0; i < nr_wp_slots(); i++) {
722 thread->hw_brk[i] = null_brk;
723 if (ppc_breakpoint_available())
724 set_breakpoint(i, &thread->hw_brk[i]);
725 }
726}
727
728static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
729 struct arch_hw_breakpoint *b)
730{
731 if (a->address != b->address)
732 return false;
733 if (a->type != b->type)
734 return false;
735 if (a->len != b->len)
736 return false;
737 /* no need to check hw_len. it's calculated from address and len */
738 return true;
739}
740
741static void switch_hw_breakpoint(struct task_struct *new)
742{
743 int i;
744
745 for (i = 0; i < nr_wp_slots(); i++) {
746 if (likely(hw_brk_match(this_cpu_ptr(&current_brk[i]),
747 &new->thread.hw_brk[i])))
748 continue;
749
750 __set_breakpoint(i, &new->thread.hw_brk[i]);
751 }
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000752}
K.Prasade0780b72011-02-10 04:44:35 +0000753#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000754#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
755
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000756#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000757static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
758{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000759 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000760#ifdef CONFIG_PPC_47x
761 isync();
762#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000763 return 0;
764}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000765#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000766static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
767{
Michael Ellermancab0af92005-11-03 15:30:49 +1100768 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000769 if (cpu_has_feature(CPU_FTR_DABRX))
770 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100771 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000772}
Michael Neuling9422de32012-12-20 14:06:44 +0000773#else
774static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
775{
776 return -EINVAL;
777}
778#endif
779
780static inline int set_dabr(struct arch_hw_breakpoint *brk)
781{
782 unsigned long dabr, dabrx;
783
784 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
785 dabrx = ((brk->type >> 3) & 0x7);
786
787 if (ppc_md.set_dabr)
788 return ppc_md.set_dabr(dabr, dabrx);
789
790 return __set_dabr(dabr, dabrx);
791}
792
Christophe Leroy39413ae2019-11-26 17:43:29 +0000793static inline int set_breakpoint_8xx(struct arch_hw_breakpoint *brk)
794{
795 unsigned long lctrl1 = LCTRL1_CTE_GT | LCTRL1_CTF_LT | LCTRL1_CRWE_RW |
796 LCTRL1_CRWF_RW;
797 unsigned long lctrl2 = LCTRL2_LW0EN | LCTRL2_LW0LADC | LCTRL2_SLW0EN;
Ravi Bangoriae68ef122020-05-14 16:47:37 +0530798 unsigned long start_addr = ALIGN_DOWN(brk->address, HW_BREAKPOINT_SIZE);
799 unsigned long end_addr = ALIGN(brk->address + brk->len, HW_BREAKPOINT_SIZE);
Christophe Leroy39413ae2019-11-26 17:43:29 +0000800
801 if (start_addr == 0)
802 lctrl2 |= LCTRL2_LW0LA_F;
Ravi Bangoriae68ef122020-05-14 16:47:37 +0530803 else if (end_addr == 0)
Christophe Leroy39413ae2019-11-26 17:43:29 +0000804 lctrl2 |= LCTRL2_LW0LA_E;
805 else
806 lctrl2 |= LCTRL2_LW0LA_EandF;
807
808 mtspr(SPRN_LCTRL2, 0);
809
810 if ((brk->type & HW_BRK_TYPE_RDWR) == 0)
811 return 0;
812
813 if ((brk->type & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
814 lctrl1 |= LCTRL1_CRWE_RO | LCTRL1_CRWF_RO;
815 if ((brk->type & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
816 lctrl1 |= LCTRL1_CRWE_WO | LCTRL1_CRWF_WO;
817
818 mtspr(SPRN_CMPE, start_addr - 1);
Ravi Bangoriae68ef122020-05-14 16:47:37 +0530819 mtspr(SPRN_CMPF, end_addr);
Christophe Leroy39413ae2019-11-26 17:43:29 +0000820 mtspr(SPRN_LCTRL1, lctrl1);
821 mtspr(SPRN_LCTRL2, lctrl2);
822
823 return 0;
824}
825
Ravi Bangoria4a8a9372020-05-14 16:47:31 +0530826void __set_breakpoint(int nr, struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000827{
Ravi Bangoria4a8a9372020-05-14 16:47:31 +0530828 memcpy(this_cpu_ptr(&current_brk[nr]), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000829
Michael Neulingc1fe1902019-04-01 17:03:12 +1100830 if (dawr_enabled())
Nicholas Piggin252988c2018-04-01 15:50:36 +1000831 // Power8 or later
Ravi Bangoria4a8a9372020-05-14 16:47:31 +0530832 set_dawr(nr, brk);
Christophe Leroy39413ae2019-11-26 17:43:29 +0000833 else if (IS_ENABLED(CONFIG_PPC_8xx))
834 set_breakpoint_8xx(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000835 else if (!cpu_has_feature(CPU_FTR_ARCH_207S))
836 // Power7 or earlier
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400837 set_dabr(brk);
Nicholas Piggin252988c2018-04-01 15:50:36 +1000838 else
839 // Shouldn't happen due to higher level checks
840 WARN_ON_ONCE(1);
Michael Neuling9422de32012-12-20 14:06:44 +0000841}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000842
Michael Neuling404b27d2018-03-27 15:37:17 +1100843/* Check if we have DAWR or DABR hardware */
844bool ppc_breakpoint_available(void)
845{
Michael Neulingc1fe1902019-04-01 17:03:12 +1100846 if (dawr_enabled())
847 return true; /* POWER8 DAWR or POWER9 forced DAWR */
Michael Neuling404b27d2018-03-27 15:37:17 +1100848 if (cpu_has_feature(CPU_FTR_ARCH_207S))
849 return false; /* POWER9 with DAWR disabled */
850 /* DABR: Everything but POWER8 and POWER9 */
851 return true;
852}
853EXPORT_SYMBOL_GPL(ppc_breakpoint_available);
854
Michael Neulingfb096922013-02-13 16:21:37 +0000855#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000856
857static inline bool tm_enabled(struct task_struct *tsk)
858{
859 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
860}
861
Cyril Buredd00b82018-02-01 12:07:46 +1100862static void tm_reclaim_thread(struct thread_struct *thr, uint8_t cause)
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100863{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100864 /*
865 * Use the current MSR TM suspended bit to track if we have
866 * checkpointed state outstanding.
867 * On signal delivery, we'd normally reclaim the checkpointed
868 * state to obtain stack pointer (see:get_tm_stackpointer()).
869 * This will then directly return to userspace without going
870 * through __switch_to(). However, if the stack frame is bad,
871 * we need to exit this thread which calls __switch_to() which
872 * will again attempt to reclaim the already saved tm state.
873 * Hence we need to check that we've not already reclaimed
874 * this state.
875 * We do this using the current MSR, rather tracking it in
876 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000877 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100878 */
879 if (!MSR_TM_SUSPENDED(mfmsr()))
880 return;
881
Cyril Bur91381b92017-11-02 14:09:04 +1100882 giveup_all(container_of(thr, struct task_struct, thread));
883
Cyril Bureb5c3f12017-11-02 14:09:05 +1100884 tm_reclaim(thr, cause);
885
Michael Neulingf48e91e2017-05-08 17:16:26 +1000886 /*
887 * If we are in a transaction and FP is off then we can't have
888 * used FP inside that transaction. Hence the checkpointed
889 * state is the same as the live state. We need to copy the
890 * live state to the checkpointed state so that when the
891 * transaction is restored, the checkpointed state is correct
892 * and the aborted transaction sees the correct state. We use
893 * ckpt_regs.msr here as that's what tm_reclaim will use to
894 * determine if it's going to write the checkpointed state or
895 * not. So either this will write the checkpointed registers,
896 * or reclaim will. Similarly for VMX.
897 */
898 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
899 memcpy(&thr->ckfp_state, &thr->fp_state,
900 sizeof(struct thread_fp_state));
901 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
902 memcpy(&thr->ckvr_state, &thr->vr_state,
903 sizeof(struct thread_vr_state));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100904}
905
906void tm_reclaim_current(uint8_t cause)
907{
908 tm_enable();
Cyril Buredd00b82018-02-01 12:07:46 +1100909 tm_reclaim_thread(&current->thread, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100910}
911
Michael Neulingfb096922013-02-13 16:21:37 +0000912static inline void tm_reclaim_task(struct task_struct *tsk)
913{
914 /* We have to work out if we're switching from/to a task that's in the
915 * middle of a transaction.
916 *
917 * In switching we need to maintain a 2nd register state as
918 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000919 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
920 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000921 *
922 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
923 */
924 struct thread_struct *thr = &tsk->thread;
925
926 if (!thr->regs)
927 return;
928
929 if (!MSR_TM_ACTIVE(thr->regs->msr))
930 goto out_and_saveregs;
931
Michael Neuling92fb8692017-10-12 21:17:19 +1100932 WARN_ON(tm_suspend_disabled);
933
Michael Neulingfb096922013-02-13 16:21:37 +0000934 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
935 "ccr=%lx, msr=%lx, trap=%lx)\n",
936 tsk->pid, thr->regs->nip,
937 thr->regs->ccr, thr->regs->msr,
938 thr->regs->trap);
939
Cyril Buredd00b82018-02-01 12:07:46 +1100940 tm_reclaim_thread(thr, TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000941
942 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
943 tsk->pid);
944
945out_and_saveregs:
946 /* Always save the regs here, even if a transaction's not active.
947 * This context-switches a thread's TM info SPRs. We do it here to
948 * be consistent with the restore path (in recheckpoint) which
949 * cannot happen later in _switch().
950 */
951 tm_save_sprs(thr);
952}
953
Cyril Bureb5c3f12017-11-02 14:09:05 +1100954extern void __tm_recheckpoint(struct thread_struct *thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100955
Cyril Bureb5c3f12017-11-02 14:09:05 +1100956void tm_recheckpoint(struct thread_struct *thread)
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100957{
958 unsigned long flags;
959
Cyril Bur5d176f72016-09-14 18:02:16 +1000960 if (!(thread->regs->msr & MSR_TM))
961 return;
962
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100963 /* We really can't be interrupted here as the TEXASR registers can't
964 * change and later in the trecheckpoint code, we have a userspace R1.
965 * So let's hard disable over this region.
966 */
967 local_irq_save(flags);
968 hard_irq_disable();
969
970 /* The TM SPRs are restored here, so that TEXASR.FS can be set
971 * before the trecheckpoint and no explosion occurs.
972 */
973 tm_restore_sprs(thread);
974
Cyril Bureb5c3f12017-11-02 14:09:05 +1100975 __tm_recheckpoint(thread);
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100976
977 local_irq_restore(flags);
978}
979
Michael Neulingbc2a9402013-02-13 16:21:40 +0000980static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000981{
Michael Neulingfb096922013-02-13 16:21:37 +0000982 if (!cpu_has_feature(CPU_FTR_TM))
983 return;
984
985 /* Recheckpoint the registers of the thread we're about to switch to.
986 *
987 * If the task was using FP, we non-lazily reload both the original and
988 * the speculative FP register states. This is because the kernel
989 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000990 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000991 * need to be restored.
992 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000993 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000994 return;
995
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100996 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
997 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000998 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100999 }
Michael Neulingfb096922013-02-13 16:21:37 +00001000 /* Recheckpoint to restore original checkpointed register state. */
Cyril Bureb5c3f12017-11-02 14:09:05 +11001001 TM_DEBUG("*** tm_recheckpoint of pid %d (new->msr 0x%lx)\n",
1002 new->pid, new->thread.regs->msr);
Michael Neulingfb096922013-02-13 16:21:37 +00001003
Cyril Bureb5c3f12017-11-02 14:09:05 +11001004 tm_recheckpoint(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +00001005
Cyril Burdc310662016-09-23 16:18:24 +10001006 /*
1007 * The checkpointed state has been restored but the live state has
1008 * not, ensure all the math functionality is turned off to trigger
1009 * restore_math() to reload.
1010 */
1011 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001012
1013 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1014 "(kernel msr 0x%lx)\n",
1015 new->pid, mfmsr());
1016}
1017
Cyril Burdc310662016-09-23 16:18:24 +10001018static inline void __switch_to_tm(struct task_struct *prev,
1019 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001020{
1021 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001022 if (tm_enabled(prev) || tm_enabled(new))
1023 tm_enable();
1024
1025 if (tm_enabled(prev)) {
1026 prev->thread.load_tm++;
1027 tm_reclaim_task(prev);
1028 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1029 prev->thread.regs->msr &= ~MSR_TM;
1030 }
1031
Cyril Burdc310662016-09-23 16:18:24 +10001032 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001033 }
1034}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001035
1036/*
1037 * This is called if we are on the way out to userspace and the
1038 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1039 * FP and/or vector state and does so if necessary.
1040 * If userspace is inside a transaction (whether active or
1041 * suspended) and FP/VMX/VSX instructions have ever been enabled
1042 * inside that transaction, then we have to keep them enabled
1043 * and keep the FP/VMX/VSX state loaded while ever the transaction
1044 * continues. The reason is that if we didn't, and subsequently
1045 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1046 * we don't know whether it's the same transaction, and thus we
1047 * don't know which of the checkpointed state and the transactional
1048 * state to use.
1049 */
1050void restore_tm_state(struct pt_regs *regs)
1051{
1052 unsigned long msr_diff;
1053
Cyril Burdc310662016-09-23 16:18:24 +10001054 /*
1055 * This is the only moment we should clear TIF_RESTORE_TM as
1056 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1057 * again, anything else could lead to an incorrect ckpt_msr being
1058 * saved and therefore incorrect signal contexts.
1059 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001060 clear_thread_flag(TIF_RESTORE_TM);
1061 if (!MSR_TM_ACTIVE(regs->msr))
1062 return;
1063
Anshuman Khandual829023d2015-07-06 16:24:10 +05301064 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001065 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001066
Cyril Burdc16b552016-09-23 16:18:08 +10001067 /* Ensure that restore_math() will restore */
1068 if (msr_diff & MSR_FP)
1069 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001070#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001071 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1072 current->thread.load_vec = 1;
1073#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001074 restore_math(regs);
1075
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001076 regs->msr |= msr_diff;
1077}
1078
Michael Neulingfb096922013-02-13 16:21:37 +00001079#else
1080#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001081#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001082#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001083
Anton Blanchard152d5232015-10-29 11:43:55 +11001084static inline void save_sprs(struct thread_struct *t)
1085{
1086#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001087 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001088 t->vrsave = mfspr(SPRN_VRSAVE);
1089#endif
1090#ifdef CONFIG_PPC_BOOK3S_64
1091 if (cpu_has_feature(CPU_FTR_DSCR))
1092 t->dscr = mfspr(SPRN_DSCR);
1093
1094 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1095 t->bescr = mfspr(SPRN_BESCR);
1096 t->ebbhr = mfspr(SPRN_EBBHR);
1097 t->ebbrr = mfspr(SPRN_EBBRR);
1098
1099 t->fscr = mfspr(SPRN_FSCR);
1100
1101 /*
1102 * Note that the TAR is not available for use in the kernel.
1103 * (To provide this, the TAR should be backed up/restored on
1104 * exception entry/exit instead, and be in pt_regs. FIXME,
1105 * this should be in pt_regs anyway (for debug).)
1106 */
1107 t->tar = mfspr(SPRN_TAR);
1108 }
1109#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001110
1111 thread_pkey_regs_save(t);
Anton Blanchard152d5232015-10-29 11:43:55 +11001112}
1113
1114static inline void restore_sprs(struct thread_struct *old_thread,
1115 struct thread_struct *new_thread)
1116{
1117#ifdef CONFIG_ALTIVEC
1118 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1119 old_thread->vrsave != new_thread->vrsave)
1120 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1121#endif
1122#ifdef CONFIG_PPC_BOOK3S_64
1123 if (cpu_has_feature(CPU_FTR_DSCR)) {
1124 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001125 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001126 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001127
1128 if (old_thread->dscr != dscr)
1129 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001130 }
1131
1132 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1133 if (old_thread->bescr != new_thread->bescr)
1134 mtspr(SPRN_BESCR, new_thread->bescr);
1135 if (old_thread->ebbhr != new_thread->ebbhr)
1136 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1137 if (old_thread->ebbrr != new_thread->ebbrr)
1138 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1139
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001140 if (old_thread->fscr != new_thread->fscr)
1141 mtspr(SPRN_FSCR, new_thread->fscr);
1142
Anton Blanchard152d5232015-10-29 11:43:55 +11001143 if (old_thread->tar != new_thread->tar)
1144 mtspr(SPRN_TAR, new_thread->tar);
1145 }
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001146
Alastair D'Silva3449f192018-05-11 16:12:58 +10001147 if (cpu_has_feature(CPU_FTR_P9_TIDR) &&
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001148 old_thread->tidr != new_thread->tidr)
1149 mtspr(SPRN_TIDR, new_thread->tidr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001150#endif
Ram Pai06bb53b2018-01-18 17:50:31 -08001151
1152 thread_pkey_regs_restore(new_thread, old_thread);
Anton Blanchard152d5232015-10-29 11:43:55 +11001153}
1154
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001155struct task_struct *__switch_to(struct task_struct *prev,
1156 struct task_struct *new)
1157{
1158 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001159 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001160#ifdef CONFIG_PPC_BOOK3S_64
1161 struct ppc64_tlb_batch *batch;
1162#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001163
Anton Blanchard152d5232015-10-29 11:43:55 +11001164 new_thread = &new->thread;
1165 old_thread = &current->thread;
1166
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001167 WARN_ON(!irqs_disabled());
1168
Michael Ellerman4e003742017-10-19 15:08:43 +11001169#ifdef CONFIG_PPC_BOOK3S_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001170 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001171 if (batch->active) {
1172 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1173 if (batch->index)
1174 __flush_tlb_pending(batch);
1175 batch->active = 0;
1176 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001177#endif /* CONFIG_PPC_BOOK3S_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001178
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001179#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1180 switch_booke_debug_regs(&new->thread.debug);
1181#else
1182/*
1183 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1184 * schedule DABR
1185 */
1186#ifndef CONFIG_HAVE_HW_BREAKPOINT
Ravi Bangoria303e6a92020-05-14 16:47:34 +05301187 switch_hw_breakpoint(new);
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001188#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1189#endif
1190
1191 /*
1192 * We need to save SPRs before treclaim/trecheckpoint as these will
1193 * change a number of them.
1194 */
1195 save_sprs(&prev->thread);
1196
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001197 /* Save FPU, Altivec, VSX and SPE state */
1198 giveup_all(prev);
1199
Cyril Burdc310662016-09-23 16:18:24 +10001200 __switch_to_tm(prev, new);
1201
Nicholas Piggine4c0fc52017-06-09 01:36:06 +10001202 if (!radix_enabled()) {
1203 /*
1204 * We can't take a PMU exception inside _switch() since there
1205 * is a window where the kernel stack SLB and the kernel stack
1206 * are out of sync. Hard disable here.
1207 */
1208 hard_irq_disable();
1209 }
Michael Neulingbc2a9402013-02-13 16:21:40 +00001210
Anton Blanchard20dbe672015-12-10 20:44:39 +11001211 /*
1212 * Call restore_sprs() before calling _switch(). If we move it after
1213 * _switch() then we miss out on calling it for new tasks. The reason
1214 * for this is we manually create a stack frame for new tasks that
1215 * directly returns through ret_from_fork() or
1216 * ret_from_kernel_thread(). See copy_thread() for details.
1217 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001218 restore_sprs(old_thread, new_thread);
1219
Anton Blanchard20dbe672015-12-10 20:44:39 +11001220 last = _switch(old_thread, new_thread);
1221
Michael Ellerman4e003742017-10-19 15:08:43 +11001222#ifdef CONFIG_PPC_BOOK3S_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001223 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1224 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001225 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001226 batch->active = 1;
1227 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001228
Christophe Leroy05b98792019-01-17 23:25:12 +11001229 if (current->thread.regs) {
1230 restore_math(current->thread.regs);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001231
1232 /*
1233 * The copy-paste buffer can only store into foreign real
1234 * addresses, so unprivileged processes can not see the
1235 * data or use it in any way unless they have foreign real
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001236 * mappings. If the new process has the foreign real address
1237 * mappings, we must issue a cp_abort to clear any state and
1238 * prevent snooping, corruption or a covert channel.
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001239 */
Haren Mynenic4206442020-04-15 23:08:11 -07001240 if (current->mm &&
1241 atomic_read(&current->mm->context.vas_windows))
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -08001242 asm volatile(PPC_CP_ABORT);
Nicholas Piggin07d2a622017-06-09 01:36:09 +10001243 }
Michael Ellerman4e003742017-10-19 15:08:43 +11001244#endif /* CONFIG_PPC_BOOK3S_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001245
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001246 return last;
1247}
1248
Christophe Leroydf131022018-10-06 16:51:16 +00001249#define NR_INSN_TO_PRINT 16
Paul Mackerras06d67d52005-10-10 22:29:05 +10001250
Paul Mackerras06d67d52005-10-10 22:29:05 +10001251static void show_instructions(struct pt_regs *regs)
1252{
1253 int i;
Aneesh Kumar K.Va6e2c222020-05-24 15:08:19 +05301254 unsigned long nip = regs->nip;
Christophe Leroydf131022018-10-06 16:51:16 +00001255 unsigned long pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Paul Mackerras06d67d52005-10-10 22:29:05 +10001256
1257 printk("Instruction dump:");
1258
Aneesh Kumar K.Va6e2c222020-05-24 15:08:19 +05301259 /*
1260 * If we were executing with the MMU off for instructions, adjust pc
1261 * rather than printing XXXXXXXX.
1262 */
1263 if (!IS_ENABLED(CONFIG_BOOKE) && !(regs->msr & MSR_IR)) {
1264 pc = (unsigned long)phys_to_virt(pc);
1265 nip = (unsigned long)phys_to_virt(regs->nip);
1266 }
1267
Christophe Leroydf131022018-10-06 16:51:16 +00001268 for (i = 0; i < NR_INSN_TO_PRINT; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001269 int instr;
1270
1271 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001272 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001273
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001274 if (!__kernel_text_address(pc) ||
Christoph Hellwig25f12ae2020-06-17 09:37:55 +02001275 get_kernel_nofault(instr, (const void *)pc)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001276 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001277 } else {
Aneesh Kumar K.Va6e2c222020-05-24 15:08:19 +05301278 if (nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001279 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001280 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001281 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001282 }
1283
1284 pc += sizeof(int);
1285 }
1286
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001287 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001288}
1289
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001290void show_user_instructions(struct pt_regs *regs)
1291{
1292 unsigned long pc;
Christophe Leroydf131022018-10-06 16:51:16 +00001293 int n = NR_INSN_TO_PRINT;
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001294 struct seq_buf s;
1295 char buf[96]; /* enough for 8 times 9 + 2 chars */
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001296
Christophe Leroydf131022018-10-06 16:51:16 +00001297 pc = regs->nip - (NR_INSN_TO_PRINT * 3 / 4 * sizeof(int));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001298
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001299 seq_buf_init(&s, buf, sizeof(buf));
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001300
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001301 while (n) {
1302 int i;
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001303
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001304 seq_buf_clear(&s);
1305
1306 for (i = 0; i < 8 && n; i++, n--, pc += sizeof(int)) {
1307 int instr;
1308
Christoph Hellwigc0ee37e2020-06-17 09:37:54 +02001309 if (copy_from_user_nofault(&instr, (void __user *)pc,
1310 sizeof(instr))) {
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001311 seq_buf_printf(&s, "XXXXXXXX ");
1312 continue;
1313 }
1314 seq_buf_printf(&s, regs->nip == pc ? "<%08x> " : "%08x ", instr);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001315 }
1316
Christophe Leroyfb2d9502018-10-06 16:51:14 +00001317 if (!seq_buf_has_overflowed(&s))
1318 pr_info("%s[%d]: code: %s\n", current->comm,
1319 current->pid, s.buffer);
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001320 }
Murilo Opsfelder Araujo88b0fe12018-08-01 18:33:19 -03001321}
1322
Michael Neuling801c0b22015-11-20 15:15:32 +11001323struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001324 unsigned long bit;
1325 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001326};
1327
1328static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001329#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1330 {MSR_SF, "SF"},
1331 {MSR_HV, "HV"},
1332#endif
1333 {MSR_VEC, "VEC"},
1334 {MSR_VSX, "VSX"},
1335#ifdef CONFIG_BOOKE
1336 {MSR_CE, "CE"},
1337#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001338 {MSR_EE, "EE"},
1339 {MSR_PR, "PR"},
1340 {MSR_FP, "FP"},
1341 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001342#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001343 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001344#else
1345 {MSR_SE, "SE"},
1346 {MSR_BE, "BE"},
1347#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001348 {MSR_IR, "IR"},
1349 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001350 {MSR_PMM, "PMM"},
1351#ifndef CONFIG_BOOKE
1352 {MSR_RI, "RI"},
1353 {MSR_LE, "LE"},
1354#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001355 {0, NULL}
1356};
1357
Michael Neuling801c0b22015-11-20 15:15:32 +11001358static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001359{
Michael Neuling801c0b22015-11-20 15:15:32 +11001360 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001361
Paul Mackerras06d67d52005-10-10 22:29:05 +10001362 for (; bits->bit; ++bits)
1363 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001364 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001365 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001366 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001367}
1368
1369#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1370static struct regbit msr_tm_bits[] = {
1371 {MSR_TS_T, "T"},
1372 {MSR_TS_S, "S"},
1373 {MSR_TM, "E"},
1374 {0, NULL}
1375};
1376
1377static void print_tm_bits(unsigned long val)
1378{
1379/*
1380 * This only prints something if at least one of the TM bit is set.
1381 * Inside the TM[], the output means:
1382 * E: Enabled (bit 32)
1383 * S: Suspended (bit 33)
1384 * T: Transactional (bit 34)
1385 */
1386 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001387 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001388 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001389 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001390 }
1391}
1392#else
1393static void print_tm_bits(unsigned long val) {}
1394#endif
1395
1396static void print_msr_bits(unsigned long val)
1397{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001398 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001399 print_bits(val, msr_bits, ",");
1400 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001401 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001402}
1403
1404#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001405#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001406#define REGS_PER_LINE 4
1407#define LAST_VOLATILE 13
1408#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001409#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001410#define REGS_PER_LINE 8
1411#define LAST_VOLATILE 12
1412#endif
1413
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001414void show_regs(struct pt_regs * regs)
1415{
1416 int i, trap;
1417
Tejun Heoa43cb952013-04-30 15:27:17 -07001418 show_regs_print_info(KERN_DEFAULT);
1419
Michael Ellermana6036102017-08-23 23:56:24 +10001420 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
Paul Mackerras06d67d52005-10-10 22:29:05 +10001421 regs->nip, regs->link, regs->ctr);
Michael Ellerman182dc9c2017-12-18 16:33:36 +11001422 printk("REGS: %px TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001423 regs, regs->trap, print_tainted(), init_utsname()->release);
Michael Ellermana6036102017-08-23 23:56:24 +10001424 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001425 print_msr_bits(regs->msr);
Michael Ellermanf6fc73f2017-08-23 23:56:23 +10001426 pr_cont(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001427 trap = TRAP(regs);
Nicholas Piggin912237e2020-05-07 22:13:31 +10001428 if (!trap_is_syscall(regs) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001429 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001430 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001431#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001432 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001433#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001434 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001435#endif
1436#ifdef CONFIG_PPC64
Nicholas Piggin3130a7b2018-05-10 11:04:24 +10001437 pr_cont("IRQMASK: %lx ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001438#endif
1439#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001440 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001441 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001442#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001443
1444 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001445 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001446 pr_cont("\nGPR%02d: ", i);
1447 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001448 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001449 break;
1450 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001451 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001452#ifdef CONFIG_KALLSYMS
1453 /*
1454 * Lookup NIP late so we have the best change of getting the
1455 * above info out without failing
1456 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001457 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1458 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001459#endif
Dmitry Safonov9cb8f062020-06-08 21:32:29 -07001460 show_stack(current, (unsigned long *) regs->gpr[1], KERN_DEFAULT);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001461 if (!user_mode(regs))
1462 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001463}
1464
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001465void flush_thread(void)
1466{
K.Prasade0780b72011-02-10 04:44:35 +00001467#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301468 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001469#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001470 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001471#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001472}
1473
Nicholas Piggin425d3312018-09-15 01:30:55 +10001474#ifdef CONFIG_PPC_BOOK3S_64
1475void arch_setup_new_exec(void)
1476{
1477 if (radix_enabled())
1478 return;
1479 hash__setup_new_exec();
1480}
1481#endif
1482
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001483#ifdef CONFIG_PPC64
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001484/**
1485 * Assign a TIDR (thread ID) for task @t and set it in the thread
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001486 * structure. For now, we only support setting TIDR for 'current' task.
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001487 *
1488 * Since the TID value is a truncated form of it PID, it is possible
1489 * (but unlikely) for 2 threads to have the same TID. In the unlikely event
1490 * that 2 threads share the same TID and are waiting, one of the following
1491 * cases will happen:
1492 *
1493 * 1. The correct thread is running, the wrong thread is not
1494 * In this situation, the correct thread is woken and proceeds to pass it's
1495 * condition check.
1496 *
1497 * 2. Neither threads are running
1498 * In this situation, neither thread will be woken. When scheduled, the waiting
1499 * threads will execute either a wait, which will return immediately, followed
1500 * by a condition check, which will pass for the correct thread and fail
1501 * for the wrong thread, or they will execute the condition check immediately.
1502 *
1503 * 3. The wrong thread is running, the correct thread is not
1504 * The wrong thread will be woken, but will fail it's condition check and
1505 * re-execute wait. The correct thread, when scheduled, will execute either
1506 * it's condition check (which will pass), or wait, which returns immediately
1507 * when called the first time after the thread is scheduled, followed by it's
1508 * condition check (which will pass).
1509 *
1510 * 4. Both threads are running
1511 * Both threads will be woken. The wrong thread will fail it's condition check
1512 * and execute another wait, while the correct thread will pass it's condition
1513 * check.
1514 *
1515 * @t: the task to set the thread ID for
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001516 */
1517int set_thread_tidr(struct task_struct *t)
1518{
Alastair D'Silva3449f192018-05-11 16:12:58 +10001519 if (!cpu_has_feature(CPU_FTR_P9_TIDR))
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001520 return -EINVAL;
1521
1522 if (t != current)
1523 return -EINVAL;
1524
Vaibhav Jain7e4d4232017-11-24 14:03:38 +05301525 if (t->thread.tidr)
1526 return 0;
1527
Alastair D'Silva71cc64a2018-05-11 16:12:59 +10001528 t->thread.tidr = (u16)task_pid_nr(t);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001529 mtspr(SPRN_TIDR, t->thread.tidr);
1530
1531 return 0;
1532}
Christophe Lombardb1db5512018-01-11 09:55:25 +01001533EXPORT_SYMBOL_GPL(set_thread_tidr);
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001534
1535#endif /* CONFIG_PPC64 */
1536
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001537void
1538release_thread(struct task_struct *t)
1539{
1540}
1541
1542/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001543 * this gets called so that we can store coprocessor state into memory and
1544 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001545 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001546int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001547{
Anton Blanchard579e6332015-10-29 11:44:09 +11001548 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001549 /*
1550 * Flush TM state out so we can copy it. __switch_to_tm() does this
1551 * flush but it removes the checkpointed state from the current CPU and
1552 * transitions the CPU out of TM mode. Hence we need to call
1553 * tm_recheckpoint_new_task() (on the same task) to restore the
1554 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001555 *
1556 * Can't pass dst because it isn't ready. Doesn't matter, passing
1557 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001558 */
Cyril Burdc310662016-09-23 16:18:24 +10001559 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001560
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001561 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001562
1563 clear_task_ebb(dst);
1564
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001565 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001566}
1567
Michael Ellermancec15482014-07-10 12:29:21 +10001568static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1569{
Michael Ellerman4e003742017-10-19 15:08:43 +11001570#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellermancec15482014-07-10 12:29:21 +10001571 unsigned long sp_vsid;
1572 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1573
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001574 if (radix_enabled())
1575 return;
1576
Michael Ellermancec15482014-07-10 12:29:21 +10001577 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1578 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1579 << SLB_VSID_SHIFT_1T;
1580 else
1581 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1582 << SLB_VSID_SHIFT;
1583 sp_vsid |= SLB_VSID_KERNEL | llp;
1584 p->thread.ksp_vsid = sp_vsid;
1585#endif
1586}
1587
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001588/*
1589 * Copy a thread..
1590 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001591
Alex Dowad6eca8932015-03-13 20:14:46 +02001592/*
1593 * Copy architecture-specific thread state
1594 */
Nicholas Pigginfacd04a2019-08-27 13:30:06 +10001595int copy_thread_tls(unsigned long clone_flags, unsigned long usp,
1596 unsigned long kthread_arg, struct task_struct *p,
1597 unsigned long tls)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001598{
1599 struct pt_regs *childregs, *kregs;
1600 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001601 extern void ret_from_kernel_thread(void);
1602 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001603 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001604 struct thread_info *ti = task_thread_info(p);
Ravi Bangoria6b424ef2020-05-14 16:47:35 +05301605#ifdef CONFIG_HAVE_HW_BREAKPOINT
1606 int i;
1607#endif
Michael Ellerman5d31a962016-03-24 22:04:04 +11001608
Christophe Leroyed1cd6d2019-01-31 10:08:58 +00001609 klp_init_thread_info(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001610
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001611 /* Copy registers */
1612 sp -= sizeof(struct pt_regs);
1613 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001614 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001615 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001616 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001617 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001618 /* function */
1619 if (usp)
1620 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001621#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001622 clear_tsk_thread_flag(p, TIF_32BIT);
Madhavan Srinivasanc2e480b2017-12-20 09:25:42 +05301623 childregs->softe = IRQS_ENABLED;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001624#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001625 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001626 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001627 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001628 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001629 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001630 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001631 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001632 CHECK_FULL_REGS(regs);
1633 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001634 if (usp)
1635 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001636 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001637 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001638 if (clone_flags & CLONE_SETTLS) {
Denis Kirjanov9904b002010-07-29 22:04:39 +00001639 if (!is_32bit_task())
Nicholas Pigginfacd04a2019-08-27 13:30:06 +10001640 childregs->gpr[13] = tls;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001641 else
Nicholas Pigginfacd04a2019-08-27 13:30:06 +10001642 childregs->gpr[2] = tls;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001643 }
Al Viro58254e12012-09-12 18:32:42 -04001644
1645 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001646 }
Cyril Burd272f662016-02-29 17:53:46 +11001647 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001648 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001649
1650 /*
1651 * The way this works is that at some point in the future
1652 * some task will call _switch to switch to the new task.
1653 * That will pop off the stack frame created below and start
1654 * the new task running at ret_from_fork. The new task will
1655 * do some house keeping and then return from the fork or clone
1656 * system call, using the stack frame created above.
1657 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001658 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001659 sp -= sizeof(struct pt_regs);
1660 kregs = (struct pt_regs *) sp;
1661 sp -= STACK_FRAME_OVERHEAD;
1662 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001663#ifdef CONFIG_PPC32
Christophe Leroya7916a12019-01-31 10:09:00 +00001664 p->thread.ksp_limit = (unsigned long)end_of_stack(p);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001665#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001666#ifdef CONFIG_HAVE_HW_BREAKPOINT
Ravi Bangoria6b424ef2020-05-14 16:47:35 +05301667 for (i = 0; i < nr_wp_slots(); i++)
1668 p->thread.ptrace_bps[i] = NULL;
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001669#endif
1670
Paul Mackerras18461962013-09-10 20:21:10 +10001671 p->thread.fp_save_area = NULL;
1672#ifdef CONFIG_ALTIVEC
1673 p->thread.vr_save_area = NULL;
1674#endif
1675
Michael Ellermancec15482014-07-10 12:29:21 +10001676 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001677
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001678#ifdef CONFIG_PPC64
1679 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001680 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001681 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001682 }
Haren Myneni92779242012-12-06 21:49:56 +00001683 if (cpu_has_feature(CPU_FTR_HAS_PPR))
Nicholas Piggin4c2de742018-10-13 00:15:16 +11001684 childregs->ppr = DEFAULT_PPR;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -08001685
1686 p->thread.tidr = 0;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001687#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001688 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001689 return 0;
1690}
1691
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001692void preload_new_slb_context(unsigned long start, unsigned long sp);
1693
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001694/*
1695 * Set up a thread for executing a new program
1696 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001697void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001698{
Michael Ellerman90eac722005-10-21 16:01:33 +10001699#ifdef CONFIG_PPC64
1700 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001701
1702#ifdef CONFIG_PPC_BOOK3S_64
Aneesh Kumar K.Vf89bd8b2019-04-09 09:33:28 +05301703 if (!radix_enabled())
1704 preload_new_slb_context(start, sp);
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001705#endif
Michael Ellerman90eac722005-10-21 16:01:33 +10001706#endif
1707
Paul Mackerras06d67d52005-10-10 22:29:05 +10001708 /*
1709 * If we exec out of a kernel thread then thread.regs will not be
1710 * set. Do it now.
1711 */
1712 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001713 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1714 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001715 }
1716
Cyril Bur8e96a872016-06-17 14:58:34 +10001717#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1718 /*
1719 * Clear any transactional state, we're exec()ing. The cause is
1720 * not important as there will never be a recheckpoint so it's not
1721 * user visible.
1722 */
1723 if (MSR_TM_SUSPENDED(mfmsr()))
1724 tm_reclaim_current(0);
1725#endif
1726
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001727 memset(regs->gpr, 0, sizeof(regs->gpr));
1728 regs->ctr = 0;
1729 regs->link = 0;
1730 regs->xer = 0;
1731 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001732 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001733
Roland McGrath474f8192007-09-24 16:52:44 -07001734 /*
1735 * We have just cleared all the nonvolatile GPRs, so make
1736 * FULL_REGS(regs) return true. This is necessary to allow
1737 * ptrace to examine the thread immediately after exec.
1738 */
Nicholas Pigginfeb9df32020-05-07 22:13:29 +10001739 SET_FULL_REGS(regs);
Roland McGrath474f8192007-09-24 16:52:44 -07001740
Paul Mackerras06d67d52005-10-10 22:29:05 +10001741#ifdef CONFIG_PPC32
1742 regs->mq = 0;
1743 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001744 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001745#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001746 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001747 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001748
Rusty Russell94af3ab2013-11-20 22:15:02 +11001749 if (is_elf2_task()) {
1750 /* Look ma, no function descriptors! */
1751 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001752
Rusty Russell94af3ab2013-11-20 22:15:02 +11001753 /*
1754 * Ulrich says:
1755 * The latest iteration of the ABI requires that when
1756 * calling a function (at its global entry point),
1757 * the caller must ensure r12 holds the entry point
1758 * address (so that the function can quickly
1759 * establish addressability).
1760 */
1761 regs->gpr[12] = start;
1762 /* Make sure that's restored on entry to userspace. */
1763 set_thread_flag(TIF_RESTOREALL);
1764 } else {
1765 unsigned long toc;
1766
1767 /* start is a relocated pointer to the function
1768 * descriptor for the elf _start routine. The first
1769 * entry in the function descriptor is the entry
1770 * address of _start and the second entry is the TOC
1771 * value we need to use.
1772 */
1773 __get_user(entry, (unsigned long __user *)start);
1774 __get_user(toc, (unsigned long __user *)start+1);
1775
1776 /* Check whether the e_entry function descriptor entries
1777 * need to be relocated before we can use them.
1778 */
1779 if (load_addr != 0) {
1780 entry += load_addr;
1781 toc += load_addr;
1782 }
1783 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001784 }
1785 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001786 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001787 } else {
1788 regs->nip = start;
1789 regs->gpr[2] = 0;
1790 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001791 }
1792#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001793#ifdef CONFIG_VSX
1794 current->thread.used_vsr = 0;
1795#endif
Nicholas Piggin5434ae72018-09-15 01:30:56 +10001796 current->thread.load_slb = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001797 current->thread.load_fp = 0;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001798 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001799 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001800#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001801 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1802 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001803 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001804 current->thread.vrsave = 0;
1805 current->thread.used_vr = 0;
Breno Leitao11958922017-06-02 18:43:30 -03001806 current->thread.load_vec = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001807#endif /* CONFIG_ALTIVEC */
1808#ifdef CONFIG_SPE
1809 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1810 current->thread.acc = 0;
1811 current->thread.spefscr = 0;
1812 current->thread.used_spe = 0;
1813#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001814#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001815 current->thread.tm_tfhar = 0;
1816 current->thread.tm_texasr = 0;
1817 current->thread.tm_tfiar = 0;
Breno Leitao7f22ced2017-06-05 11:40:59 -03001818 current->thread.load_tm = 0;
Michael Neulingbc2a9402013-02-13 16:21:40 +00001819#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -08001820
1821 thread_pkey_regs_init(&current->thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001822}
Anton Blancharde1802b02014-08-20 08:00:02 +10001823EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001824
1825#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1826 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1827
1828int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1829{
1830 struct pt_regs *regs = tsk->thread.regs;
1831
1832 /* This is a bit hairy. If we are an SPE enabled processor
1833 * (have embedded fp) we store the IEEE exception enable flags in
1834 * fpexc_mode. fpexc_mode is also used for setting FP exception
1835 * mode (asyn, precise, disabled) for 'Classic' FP. */
1836 if (val & PR_FP_EXC_SW_ENABLE) {
1837#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001838 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001839 /*
1840 * When the sticky exception bits are set
1841 * directly by userspace, it must call prctl
1842 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1843 * in the existing prctl settings) or
1844 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1845 * the bits being set). <fenv.h> functions
1846 * saving and restoring the whole
1847 * floating-point environment need to do so
1848 * anyway to restore the prctl settings from
1849 * the saved environment.
1850 */
1851 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001852 tsk->thread.fpexc_mode = val &
1853 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1854 return 0;
1855 } else {
1856 return -EINVAL;
1857 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001858#else
1859 return -EINVAL;
1860#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001861 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001862
1863 /* on a CONFIG_SPE this does not hurt us. The bits that
1864 * __pack_fe01 use do not overlap with bits used for
1865 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1866 * on CONFIG_SPE implementations are reserved so writing to
1867 * them does not change anything */
1868 if (val > PR_FP_EXC_PRECISE)
1869 return -EINVAL;
1870 tsk->thread.fpexc_mode = __pack_fe01(val);
1871 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1872 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1873 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001874 return 0;
1875}
1876
1877int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1878{
1879 unsigned int val;
1880
1881 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1882#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001883 if (cpu_has_feature(CPU_FTR_SPE)) {
1884 /*
1885 * When the sticky exception bits are set
1886 * directly by userspace, it must call prctl
1887 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1888 * in the existing prctl settings) or
1889 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1890 * the bits being set). <fenv.h> functions
1891 * saving and restoring the whole
1892 * floating-point environment need to do so
1893 * anyway to restore the prctl settings from
1894 * the saved environment.
1895 */
1896 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001897 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001898 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001899 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001900#else
1901 return -EINVAL;
1902#endif
1903 else
1904 val = __unpack_fe01(tsk->thread.fpexc_mode);
1905 return put_user(val, (unsigned int __user *) adr);
1906}
1907
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001908int set_endian(struct task_struct *tsk, unsigned int val)
1909{
1910 struct pt_regs *regs = tsk->thread.regs;
1911
1912 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1913 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1914 return -EINVAL;
1915
1916 if (regs == NULL)
1917 return -EINVAL;
1918
1919 if (val == PR_ENDIAN_BIG)
1920 regs->msr &= ~MSR_LE;
1921 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1922 regs->msr |= MSR_LE;
1923 else
1924 return -EINVAL;
1925
1926 return 0;
1927}
1928
1929int get_endian(struct task_struct *tsk, unsigned long adr)
1930{
1931 struct pt_regs *regs = tsk->thread.regs;
1932 unsigned int val;
1933
1934 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1935 !cpu_has_feature(CPU_FTR_REAL_LE))
1936 return -EINVAL;
1937
1938 if (regs == NULL)
1939 return -EINVAL;
1940
1941 if (regs->msr & MSR_LE) {
1942 if (cpu_has_feature(CPU_FTR_REAL_LE))
1943 val = PR_ENDIAN_LITTLE;
1944 else
1945 val = PR_ENDIAN_PPC_LITTLE;
1946 } else
1947 val = PR_ENDIAN_BIG;
1948
1949 return put_user(val, (unsigned int __user *)adr);
1950}
1951
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001952int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1953{
1954 tsk->thread.align_ctl = val;
1955 return 0;
1956}
1957
1958int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1959{
1960 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1961}
1962
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001963static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1964 unsigned long nbytes)
1965{
1966 unsigned long stack_page;
1967 unsigned long cpu = task_cpu(p);
1968
Christophe Leroya7916a12019-01-31 10:09:00 +00001969 stack_page = (unsigned long)hardirq_ctx[cpu];
1970 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
1971 return 1;
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001972
Christophe Leroya7916a12019-01-31 10:09:00 +00001973 stack_page = (unsigned long)softirq_ctx[cpu];
1974 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
1975 return 1;
1976
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001977 return 0;
1978}
1979
Nicholas Piggina2e36682020-03-25 20:41:44 +10001980static inline int valid_emergency_stack(unsigned long sp, struct task_struct *p,
1981 unsigned long nbytes)
1982{
1983#ifdef CONFIG_PPC64
1984 unsigned long stack_page;
1985 unsigned long cpu = task_cpu(p);
1986
1987 stack_page = (unsigned long)paca_ptrs[cpu]->emergency_sp - THREAD_SIZE;
1988 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
1989 return 1;
1990
1991# ifdef CONFIG_PPC_BOOK3S_64
1992 stack_page = (unsigned long)paca_ptrs[cpu]->nmi_emergency_sp - THREAD_SIZE;
1993 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
1994 return 1;
1995
1996 stack_page = (unsigned long)paca_ptrs[cpu]->mc_emergency_sp - THREAD_SIZE;
1997 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
1998 return 1;
1999# endif
2000#endif
2001
2002 return 0;
2003}
2004
2005
Anton Blanchard2f251942006-03-27 11:46:18 +11002006int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002007 unsigned long nbytes)
2008{
Al Viro0cec6fd2006-01-12 01:06:02 -08002009 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002010
Christophe Leroya7916a12019-01-31 10:09:00 +00002011 if (sp < THREAD_SIZE)
2012 return 0;
2013
2014 if (sp >= stack_page && sp <= stack_page + THREAD_SIZE - nbytes)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002015 return 1;
2016
Nicholas Piggina2e36682020-03-25 20:41:44 +10002017 if (valid_irq_stack(sp, p, nbytes))
2018 return 1;
2019
2020 return valid_emergency_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002021}
2022
Anton Blanchard2f251942006-03-27 11:46:18 +11002023EXPORT_SYMBOL(validate_sp);
2024
Christophe Leroy018cce32019-01-31 10:08:52 +00002025static unsigned long __get_wchan(struct task_struct *p)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002026{
2027 unsigned long ip, sp;
2028 int count = 0;
2029
2030 if (!p || p == current || p->state == TASK_RUNNING)
2031 return 0;
2032
2033 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002034 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10002035 return 0;
2036
2037 do {
2038 sp = *(unsigned long *)sp;
Kautuk Consul4ca360f2016-04-19 15:48:21 +05302039 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD) ||
2040 p->state == TASK_RUNNING)
Paul Mackerras06d67d52005-10-10 22:29:05 +10002041 return 0;
2042 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002043 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002044 if (!in_sched_functions(ip))
2045 return ip;
2046 }
2047 } while (count++ < 16);
2048 return 0;
2049}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002050
Christophe Leroy018cce32019-01-31 10:08:52 +00002051unsigned long get_wchan(struct task_struct *p)
2052{
2053 unsigned long ret;
2054
2055 if (!try_get_task_stack(p))
2056 return 0;
2057
2058 ret = __get_wchan(p);
2059
2060 put_task_stack(p);
2061
2062 return ret;
2063}
2064
Johannes Bergc4d04be2008-11-20 03:24:07 +00002065static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002066
Dmitry Safonov9cb8f062020-06-08 21:32:29 -07002067void show_stack(struct task_struct *tsk, unsigned long *stack,
2068 const char *loglvl)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002069{
Paul Mackerras06d67d52005-10-10 22:29:05 +10002070 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002071 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002072 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08002073#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Naveen N. Rao7c1bb6b2019-09-05 23:50:30 +05302074 unsigned long ret_addr;
2075 int ftrace_idx = 0;
Steven Rostedt6794c782009-02-09 21:10:27 -08002076#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002077
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002078 if (tsk == NULL)
2079 tsk = current;
Christophe Leroy018cce32019-01-31 10:08:52 +00002080
2081 if (!try_get_task_stack(tsk))
2082 return;
2083
2084 sp = (unsigned long) stack;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002085 if (sp == 0) {
2086 if (tsk == current)
Michael Ellerman3d13e832020-02-20 22:51:37 +11002087 sp = current_stack_frame();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002088 else
2089 sp = tsk->thread.ksp;
2090 }
2091
Paul Mackerras06d67d52005-10-10 22:29:05 +10002092 lr = 0;
Dmitry Safonovb9677a82020-06-08 21:31:14 -07002093 printk("%sCall Trace:\n", loglvl);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002094 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002095 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Christophe Leroy018cce32019-01-31 10:08:52 +00002096 break;
Paul Mackerras06d67d52005-10-10 22:29:05 +10002097
2098 stack = (unsigned long *) sp;
2099 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002100 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10002101 if (!firstframe || ip != lr) {
Dmitry Safonovb9677a82020-06-08 21:31:14 -07002102 printk("%s["REG"] ["REG"] %pS",
2103 loglvl, sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08002104#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Naveen N. Rao7c1bb6b2019-09-05 23:50:30 +05302105 ret_addr = ftrace_graph_ret_addr(current,
2106 &ftrace_idx, ip, stack);
2107 if (ret_addr != ip)
2108 pr_cont(" (%pS)", (void *)ret_addr);
Steven Rostedt6794c782009-02-09 21:10:27 -08002109#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10002110 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11002111 pr_cont(" (unreliable)");
2112 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002113 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10002114 firstframe = 0;
2115
2116 /*
2117 * See if this is an exception frame.
2118 * We look for the "regshere" marker in the current frame.
2119 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10002120 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
2121 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10002122 struct pt_regs *regs = (struct pt_regs *)
2123 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002124 lr = regs->link;
Dmitry Safonovb9677a82020-06-08 21:31:14 -07002125 printk("%s--- interrupt: %lx at %pS\n LR = %pS\n",
2126 loglvl, regs->trap,
2127 (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10002128 firstframe = 1;
2129 }
2130
2131 sp = newsp;
2132 } while (count++ < kstack_depth_to_print);
Christophe Leroy018cce32019-01-31 10:08:52 +00002133
2134 put_task_stack(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002135}
Paul Mackerras06d67d52005-10-10 22:29:05 +10002136
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002137#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002138/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002139void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002140{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002141 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002142
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002143 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2144 /*
2145 * Least significant bit (RUN) is the only writable bit of
2146 * the CTRL register, so we can avoid mfspr. 2.06 is not the
2147 * earliest ISA where this is the case, but it's convenient.
2148 */
2149 mtspr(SPRN_CTRLT, CTRL_RUNLATCH);
2150 } else {
2151 unsigned long ctrl;
2152
2153 /*
2154 * Some architectures (e.g., Cell) have writable fields other
2155 * than RUN, so do the read-modify-write.
2156 */
2157 ctrl = mfspr(SPRN_CTRLF);
2158 ctrl |= CTRL_RUNLATCH;
2159 mtspr(SPRN_CTRLT, ctrl);
2160 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002161
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002162 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002163}
2164
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002165/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10002166void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002167{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002168 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002169
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10002170 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002171
Nicholas Piggind1d0d5f2017-08-12 02:39:07 +10002172 if (cpu_has_feature(CPU_FTR_ARCH_206)) {
2173 mtspr(SPRN_CTRLT, 0);
2174 } else {
2175 unsigned long ctrl;
2176
2177 ctrl = mfspr(SPRN_CTRLF);
2178 ctrl &= ~CTRL_RUNLATCH;
2179 mtspr(SPRN_CTRLT, ctrl);
2180 }
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11002181}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11002182#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10002183
Anton Blanchardd8390882009-02-22 01:50:03 +00002184unsigned long arch_align_stack(unsigned long sp)
2185{
2186 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
2187 sp -= get_random_int() & ~PAGE_MASK;
2188 return sp & ~0xf;
2189}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002190
2191static inline unsigned long brk_rnd(void)
2192{
2193 unsigned long rnd = 0;
2194
2195 /* 8MB for 32bit, 1GB for 64bit */
2196 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002197 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002198 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002199 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002200
2201 return rnd << PAGE_SHIFT;
2202}
2203
2204unsigned long arch_randomize_brk(struct mm_struct *mm)
2205{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002206 unsigned long base = mm->brk;
2207 unsigned long ret;
2208
Michael Ellerman4e003742017-10-19 15:08:43 +11002209#ifdef CONFIG_PPC_BOOK3S_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002210 /*
2211 * If we are using 1TB segments and we are allowed to randomise
2212 * the heap, we can put it above 1TB so it is backed by a 1TB
2213 * segment. Otherwise the heap will be in the bottom 1TB
2214 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002215 * performance penalty. We don't need to worry about radix. For
2216 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002217 */
2218 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2219 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2220#endif
2221
2222 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002223
2224 if (ret < mm->brk)
2225 return mm->brk;
2226
2227 return ret;
2228}
Anton Blanchard501cb162009-02-22 01:50:07 +00002229