blob: 7700e3254b26b15085f9193ba8f095eddd47853b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Ville Syrjäläb1ba1242016-05-02 22:08:23 +030036#include <drm/drm_dp_dual_mode_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100037#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030038#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020039#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010040
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010041/**
42 * _wait_for - magic (register) wait macro
43 *
44 * Does the right thing for modeset paths when run under kdgb or similar atomic
45 * contexts. Note that it's important that we check the condition again after
46 * having timed out, since the timeout could be due to preemption or similar and
47 * we've never had a chance to check the condition before the timeout.
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000048 *
49 * TODO: When modesetting has fully transitioned to atomic, the below
50 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
51 * added.
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010052 */
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000053#define _wait_for(COND, US, W) ({ \
54 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040056 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010057 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010058 if (!(COND)) \
59 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010060 break; \
61 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020062 if ((W) && drm_can_sleep()) { \
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000063 usleep_range((W), (W)*2); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070064 } else { \
65 cpu_relax(); \
66 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010067 } \
68 ret__; \
69})
70
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000071#define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
Tvrtko Ursulin3f177622016-03-03 14:36:41 +000072
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000073/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010075# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000076#else
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010077# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000078#endif
79
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010080#define _wait_for_atomic(COND, US, ATOMIC) \
81({ \
82 int cpu, ret, timeout = (US) * 1000; \
83 u64 base; \
84 _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +000085 BUILD_BUG_ON((US) > 50000); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +010086 if (!(ATOMIC)) { \
87 preempt_disable(); \
88 cpu = smp_processor_id(); \
89 } \
90 base = local_clock(); \
91 for (;;) { \
92 u64 now = local_clock(); \
93 if (!(ATOMIC)) \
94 preempt_enable(); \
95 if (COND) { \
96 ret = 0; \
97 break; \
98 } \
99 if (now - base >= timeout) { \
100 ret = -ETIMEDOUT; \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000101 break; \
102 } \
103 cpu_relax(); \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100104 if (!(ATOMIC)) { \
105 preempt_disable(); \
106 if (unlikely(cpu != smp_processor_id())) { \
107 timeout -= now - base; \
108 cpu = smp_processor_id(); \
109 base = local_clock(); \
110 } \
111 } \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000112 } \
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100113 ret; \
114})
115
116#define wait_for_us(COND, US) \
117({ \
118 int ret__; \
119 BUILD_BUG_ON(!__builtin_constant_p(US)); \
120 if ((US) > 10) \
121 ret__ = _wait_for((COND), (US), 10); \
122 else \
123 ret__ = _wait_for_atomic((COND), (US), 0); \
Tvrtko Ursulin0351b932016-03-03 16:21:27 +0000124 ret__; \
125})
126
Tvrtko Ursulin18f4b842016-06-29 12:27:22 +0100127#define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000, 1)
128#define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US), 1)
Chris Wilson481b6af2010-08-23 17:43:35 +0100129
Jani Nikula49938ac2014-01-10 17:10:20 +0200130#define KHz(x) (1000 * (x))
131#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +0100132
Jesse Barnes79e53942008-11-07 14:24:08 -0800133/*
134 * Display related stuff
135 */
136
137/* store information about an Ixxx DVO */
138/* The i830->i865 use multiple DVOs with multiple i2cs */
139/* the i915, i945 have a single sDVO i2c bus - which is different */
140#define MAX_OUTPUTS 6
141/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -0800142
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530143/* Maximum cursor sizes */
144#define GEN2_CURSOR_WIDTH 64
145#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +0000146#define MAX_CURSOR_WIDTH 256
147#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +0530148
Jesse Barnes79e53942008-11-07 14:24:08 -0800149#define INTEL_I2C_BUS_DVO 1
150#define INTEL_I2C_BUS_SDVO 2
151
152/* these are outputs from the chip - integrated only
153 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200154enum intel_output_type {
155 INTEL_OUTPUT_UNUSED = 0,
156 INTEL_OUTPUT_ANALOG = 1,
157 INTEL_OUTPUT_DVO = 2,
158 INTEL_OUTPUT_SDVO = 3,
159 INTEL_OUTPUT_LVDS = 4,
160 INTEL_OUTPUT_TVOUT = 5,
161 INTEL_OUTPUT_HDMI = 6,
Ville Syrjäläcca05022016-06-22 21:57:06 +0300162 INTEL_OUTPUT_DP = 7,
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200163 INTEL_OUTPUT_EDP = 8,
164 INTEL_OUTPUT_DSI = 9,
165 INTEL_OUTPUT_UNKNOWN = 10,
166 INTEL_OUTPUT_DP_MST = 11,
167};
Jesse Barnes79e53942008-11-07 14:24:08 -0800168
169#define INTEL_DVO_CHIP_NONE 0
170#define INTEL_DVO_CHIP_LVDS 1
171#define INTEL_DVO_CHIP_TMDS 2
172#define INTEL_DVO_CHIP_TVOUT 4
173
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530174#define INTEL_DSI_VIDEO_MODE 0
175#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300176
Jesse Barnes79e53942008-11-07 14:24:08 -0800177struct intel_framebuffer {
178 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000179 struct drm_i915_gem_object *obj;
Ville Syrjälä2d7a2152016-02-15 22:54:47 +0200180 struct intel_rotation_info rot_info;
Ville Syrjälä6687c902015-09-15 13:16:41 +0300181
182 /* for each plane in the normal GTT view */
183 struct {
184 unsigned int x, y;
185 } normal[2];
186 /* for each plane in the rotated GTT view */
187 struct {
188 unsigned int x, y;
189 unsigned int pitch; /* pixels */
190 } rotated[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800191};
192
Chris Wilson37811fc2010-08-25 22:45:57 +0100193struct intel_fbdev {
194 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800195 struct intel_framebuffer *fb;
Chris Wilson058d88c2016-08-15 10:49:06 +0100196 struct i915_vma *vma;
Chris Wilson43cee312016-06-21 09:16:54 +0100197 async_cookie_t cookie;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800198 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100199};
Jesse Barnes79e53942008-11-07 14:24:08 -0800200
Eric Anholt21d40d32010-03-25 11:11:14 -0700201struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100202 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200203
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200204 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200205 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700206 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100207 bool (*compute_config)(struct intel_encoder *,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200208 struct intel_crtc_state *,
209 struct drm_connector_state *);
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200210 void (*pre_pll_enable)(struct intel_encoder *,
211 struct intel_crtc_state *,
212 struct drm_connector_state *);
213 void (*pre_enable)(struct intel_encoder *,
214 struct intel_crtc_state *,
215 struct drm_connector_state *);
216 void (*enable)(struct intel_encoder *,
217 struct intel_crtc_state *,
218 struct drm_connector_state *);
219 void (*disable)(struct intel_encoder *,
220 struct intel_crtc_state *,
221 struct drm_connector_state *);
222 void (*post_disable)(struct intel_encoder *,
223 struct intel_crtc_state *,
224 struct drm_connector_state *);
225 void (*post_pll_disable)(struct intel_encoder *,
226 struct intel_crtc_state *,
227 struct drm_connector_state *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200228 /* Read out the current hw state of this connector, returning true if
229 * the encoder is active. If the encoder is enabled it also set the pipe
230 * it is connected to in the pipe parameter. */
231 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700232 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200233 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800234 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
235 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700236 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200237 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300238 /*
239 * Called during system suspend after all pending requests for the
240 * encoder are flushed (for example for DP AUX transactions) and
241 * device interrupts are disabled.
242 */
243 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800244 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500245 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800246};
247
Jani Nikula1d508702012-10-19 14:51:49 +0300248struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300249 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530250 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300251 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200252
253 /* backlight */
254 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200255 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200256 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300257 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200258 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200259 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200260 bool combination_mode; /* gen 2/4 only */
261 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530262
263 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530264 bool util_pin_active_low; /* bxt+ */
265 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530266 struct pwm_device *pwm;
267
Jani Nikula58c68772013-11-08 16:48:54 +0200268 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300269
Jani Nikula5507fae2015-09-14 14:03:48 +0300270 /* Connector and platform specific backlight functions */
271 int (*setup)(struct intel_connector *connector, enum pipe pipe);
272 uint32_t (*get)(struct intel_connector *connector);
273 void (*set)(struct intel_connector *connector, uint32_t level);
274 void (*disable)(struct intel_connector *connector);
275 void (*enable)(struct intel_connector *connector);
276 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
277 uint32_t hz);
278 void (*power)(struct intel_connector *, bool enable);
279 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300280};
281
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800282struct intel_connector {
283 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200284 /*
285 * The fixed encoder this connector is connected to.
286 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100287 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200288
Daniel Vetterf0947c32012-07-02 13:10:34 +0200289 /* Reads out the current hw, returning true if the connector is enabled
290 * and active (i.e. dpms ON state). */
291 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300292
293 /* Panel info for eDP and LVDS */
294 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300295
296 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
297 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100298 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200299
300 /* since POLL and HPD connectors may use the same HPD line keep the native
301 state of connector->polled in case hotplug storm detection changes it */
302 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000303
304 void *port; /* store this opaque as its illegal to dereference it */
305
306 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800307};
308
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300309struct dpll {
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300310 /* given values */
311 int n;
312 int m1, m2;
313 int p1, p2;
314 /* derived values */
315 int dot;
316 int vco;
317 int m;
318 int p;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300319};
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300320
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200321struct intel_atomic_state {
322 struct drm_atomic_state base;
323
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200324 unsigned int cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100325
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100326 /*
327 * Calculated device cdclk, can be different from cdclk
328 * only when all crtc's are DPMS off.
329 */
330 unsigned int dev_cdclk;
331
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100332 bool dpll_set, modeset;
333
Matt Roper8b4a7d02016-05-12 07:06:00 -0700334 /*
335 * Does this transaction change the pipes that are active? This mask
336 * tracks which CRTC's have changed their active state at the end of
337 * the transaction (not counting the temporary disable during modesets).
338 * This mask should only be non-zero when intel_state->modeset is true,
339 * but the converse is not necessarily true; simply changing a mode may
340 * not flip the final active status of any CRTC's
341 */
342 unsigned int active_pipe_changes;
343
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100344 unsigned int active_crtcs;
345 unsigned int min_pixclk[I915_MAX_PIPES];
346
Clint Taylorc89e39f2016-05-13 23:41:21 +0300347 /* SKL/KBL Only */
348 unsigned int cdclk_pll_vco;
349
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200350 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
Matt Ropered4a6a72016-02-23 17:20:13 -0800351
352 /*
353 * Current watermarks can't be trusted during hardware readout, so
354 * don't bother calculating intermediate watermarks.
355 */
356 bool skip_intermediate_wm;
Matt Roper98d39492016-05-12 07:06:03 -0700357
358 /* Gen9+ only */
Matt Roper734fa012016-05-12 15:11:40 -0700359 struct skl_wm_values wm_results;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200360};
361
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300362struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800363 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300364 struct drm_rect clip;
Matt Roper32b7eee2014-12-24 07:59:06 -0800365
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200366 struct {
367 u32 offset;
368 int x, y;
369 } main;
Ville Syrjälä8d970652016-01-28 16:30:28 +0200370 struct {
371 u32 offset;
372 int x, y;
373 } aux;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200374
Matt Roper32b7eee2014-12-24 07:59:06 -0800375 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700376 * scaler_id
377 * = -1 : not using a scaler
378 * >= 0 : using a scalers
379 *
380 * plane requiring a scaler:
381 * - During check_plane, its bit is set in
382 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200383 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700384 * - scaler_id indicates the scaler it got assigned.
385 *
386 * plane doesn't require a scaler:
387 * - this can happen when scaling is no more required or plane simply
388 * got disabled.
389 * - During check_plane, corresponding bit is reset in
390 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200391 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700392 */
393 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200394
395 struct drm_intel_sprite_colorkey ckey;
Maarten Lankhorst7580d772015-08-18 13:40:06 +0200396
397 /* async flip related structures */
398 struct drm_i915_gem_request *wait_req;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300399};
400
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000401struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000402 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000403 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800404 int size;
405 u32 base;
406};
407
Chandra Kondurube41e332015-04-07 15:28:36 -0700408#define SKL_MIN_SRC_W 8
409#define SKL_MAX_SRC_W 4096
410#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700411#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700412#define SKL_MIN_DST_W 8
413#define SKL_MAX_DST_W 4096
414#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700415#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700416
417struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700418 int in_use;
419 uint32_t mode;
420};
421
422struct intel_crtc_scaler_state {
423#define SKL_NUM_SCALERS 2
424 struct intel_scaler scalers[SKL_NUM_SCALERS];
425
426 /*
427 * scaler_users: keeps track of users requesting scalers on this crtc.
428 *
429 * If a bit is set, a user is using a scaler.
430 * Here user can be a plane or crtc as defined below:
431 * bits 0-30 - plane (bit position is index from drm_plane_index)
432 * bit 31 - crtc
433 *
434 * Instead of creating a new index to cover planes and crtc, using
435 * existing drm_plane_index for planes which is well less than 31
436 * planes and bit 31 for crtc. This should be fine to cover all
437 * our platforms.
438 *
439 * intel_atomic_setup_scalers will setup available scalers to users
440 * requesting scalers. It will gracefully fail if request exceeds
441 * avilability.
442 */
443#define SKL_CRTC_INDEX 31
444 unsigned scaler_users;
445
446 /* scaler used by crtc for panel fitting purpose */
447 int scaler_id;
448};
449
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200450/* drm_mode->private_flags */
451#define I915_MODE_FLAG_INHERITED 1
452
Matt Roper4e0963c2015-09-24 15:53:15 -0700453struct intel_pipe_wm {
454 struct intel_wm_level wm[5];
Maarten Lankhorst71f0a622016-03-08 10:57:16 +0100455 struct intel_wm_level raw_wm[5];
Matt Roper4e0963c2015-09-24 15:53:15 -0700456 uint32_t linetime;
457 bool fbc_wm_enabled;
458 bool pipe_enabled;
459 bool sprites_enabled;
460 bool sprites_scaled;
461};
462
463struct skl_pipe_wm {
464 struct skl_wm_level wm[8];
465 struct skl_wm_level trans_wm;
466 uint32_t linetime;
467};
468
Matt Ropere8f1f022016-05-12 07:05:55 -0700469struct intel_crtc_wm_state {
470 union {
471 struct {
472 /*
473 * Intermediate watermarks; these can be
474 * programmed immediately since they satisfy
475 * both the current configuration we're
476 * switching away from and the new
477 * configuration we're switching to.
478 */
479 struct intel_pipe_wm intermediate;
480
481 /*
482 * Optimal watermarks, programmed post-vblank
483 * when this state is committed.
484 */
485 struct intel_pipe_wm optimal;
486 } ilk;
487
488 struct {
489 /* gen9+ only needs 1-step wm programming */
490 struct skl_pipe_wm optimal;
Matt Ropera1de91e2016-05-12 07:05:57 -0700491
492 /* cached plane data rate */
493 unsigned plane_data_rate[I915_MAX_PLANES];
494 unsigned plane_y_data_rate[I915_MAX_PLANES];
Matt Roper86a2100a2016-05-12 07:05:59 -0700495
496 /* minimum block allocation */
497 uint16_t minimum_blocks[I915_MAX_PLANES];
498 uint16_t minimum_y_blocks[I915_MAX_PLANES];
Matt Ropere8f1f022016-05-12 07:05:55 -0700499 } skl;
500 };
501
502 /*
503 * Platforms with two-step watermark programming will need to
504 * update watermark programming post-vblank to switch from the
505 * safe intermediate watermarks to the optimal final
506 * watermarks.
507 */
508 bool need_postvbl_update;
509};
510
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200511struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200512 struct drm_crtc_state base;
513
Daniel Vetterbb760062013-06-06 14:55:52 +0200514 /**
515 * quirks - bitfield with hw state readout quirks
516 *
517 * For various reasons the hw state readout code might not be able to
518 * completely faithfully read out the current state. These cases are
519 * tracked with quirk flags so that fastboot and state checker can act
520 * accordingly.
521 */
Daniel Vetter99535992014-04-13 12:00:33 +0200522#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200523 unsigned long quirks;
524
Maarten Lankhorstcd202f62016-03-09 10:35:44 +0100525 unsigned fb_bits; /* framebuffers to flip */
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100526 bool update_pipe; /* can a fast modeset be performed? */
527 bool disable_cxsr;
Ville Syrjäläcaed3612016-03-09 19:07:25 +0200528 bool update_wm_pre, update_wm_post; /* watermarks are updated */
Maarten Lankhorste8861672016-02-24 11:24:26 +0100529 bool fb_changed; /* fb on any of the planes is changed */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200530
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300531 /* Pipe source size (ie. panel fitter input size)
532 * All planes will be positioned inside this space,
533 * and get clipped at the edges. */
534 int pipe_src_w, pipe_src_h;
535
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100536 /* Whether to set up the PCH/FDI. Note that we never allow sharing
537 * between pch encoders and cpu encoders. */
538 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100539
Jesse Barnese43823e2014-11-05 14:26:08 -0800540 /* Are we sending infoframes on the attached port */
541 bool has_infoframe;
542
Daniel Vetter3b117c82013-04-17 20:15:07 +0200543 /* CPU Transcoder for the pipe. Currently this can only differ from the
Jani Nikula4d1de972016-03-18 17:05:42 +0200544 * pipe on Haswell and later (where we have a special eDP transcoder)
545 * and Broxton (where we have special DSI transcoders). */
Daniel Vetter3b117c82013-04-17 20:15:07 +0200546 enum transcoder cpu_transcoder;
547
Daniel Vetter50f3b012013-03-27 00:44:56 +0100548 /*
549 * Use reduced/limited/broadcast rbg range, compressing from the full
550 * range fed into the crtcs.
551 */
552 bool limited_color_range;
553
Ville Syrjälä253c84c2016-06-22 21:57:01 +0300554 /* Bitmask of encoder types (enum intel_output_type)
555 * driven by the pipe.
556 */
557 unsigned int output_types;
558
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200559 /* Whether we should send NULL infoframes. Required for audio. */
560 bool has_hdmi_sink;
561
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200562 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
563 * has_dp_encoder is set. */
564 bool has_audio;
565
Daniel Vetterd8b32242013-04-25 17:54:44 +0200566 /*
567 * Enable dithering, used when the selected pipe bpp doesn't match the
568 * plane bpp.
569 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100570 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100571
572 /* Controls for the clock computation, to override various stages. */
573 bool clock_set;
574
Daniel Vetter09ede542013-04-30 14:01:45 +0200575 /* SDVO TV has a bunch of special case. To make multifunction encoders
576 * work correctly, we need to track this at runtime.*/
577 bool sdvo_tv_clock;
578
Daniel Vettere29c22c2013-02-21 00:00:16 +0100579 /*
580 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
581 * required. This is set in the 2nd loop of calling encoder's
582 * ->compute_config if the first pick doesn't work out.
583 */
584 bool bw_constrained;
585
Daniel Vetterf47709a2013-03-28 10:42:02 +0100586 /* Settings for the intel dpll used on pretty much everything but
587 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300588 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100589
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +0200590 /* Selected dpll when shared or NULL. */
591 struct intel_shared_dpll *shared_dpll;
Daniel Vettera43f6e02013-06-07 23:10:32 +0200592
Daniel Vetter66e985c2013-06-05 13:34:20 +0200593 /* Actual register state of the dpll, for shared dpll cross-checking. */
594 struct intel_dpll_hw_state dpll_hw_state;
595
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300596 /* DSI PLL registers */
597 struct {
598 u32 ctrl, div;
599 } dsi_pll;
600
Daniel Vetter965e0c42013-03-27 00:44:57 +0100601 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200602 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200603
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530604 /* m2_n2 for eDP downclock */
605 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700606 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530607
Daniel Vetterff9a6752013-06-01 17:16:21 +0200608 /*
609 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300610 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
611 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100612 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200613 int port_clock;
614
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100615 /* Used by SDVO (and if we ever fix it, HDMI). */
616 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700617
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300618 uint8_t lane_count;
619
Imre Deak95a7a2a2016-06-13 16:44:35 +0300620 /*
621 * Used by platforms having DP/HDMI PHY with programmable lane
622 * latency optimization.
623 */
624 uint8_t lane_lat_optim_mask;
625
Jesse Barnes2dd24552013-04-25 12:55:01 -0700626 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700627 struct {
628 u32 control;
629 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200630 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700631 } gmch_pfit;
632
633 /* Panel fitter placement and size for Ironlake+ */
634 struct {
635 u32 pos;
636 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100637 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200638 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700639 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100640
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100641 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100642 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100643 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300644
645 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300646
Paulo Zanonif51be2e2016-01-19 11:35:50 -0200647 bool enable_fbc;
648
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300649 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000650
651 bool dp_encoder_is_mst;
652 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700653
654 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200655
656 /* w/a for waiting 2 vblanks during crtc enable */
657 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700658
659 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
660 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700661
Matt Ropere8f1f022016-05-12 07:05:55 -0700662 struct intel_crtc_wm_state wm;
Lionel Landwerlin05dc6982016-03-16 10:57:15 +0000663
664 /* Gamma mode programmed on the pipe */
665 uint32_t gamma_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100666};
667
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300668struct vlv_wm_state {
669 struct vlv_pipe_wm wm[3];
670 struct vlv_sr_wm sr[3];
671 uint8_t num_active_planes;
672 uint8_t num_levels;
673 uint8_t level;
674 bool cxsr;
675};
676
Jesse Barnes79e53942008-11-07 14:24:08 -0800677struct intel_crtc {
678 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700679 enum pipe pipe;
680 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200682 /*
683 * Whether the crtc and the connected output pipeline is active. Implies
684 * that crtc->enabled is set, i.e. the current mode configuration has
685 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200686 */
687 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300688 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700689 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200690 struct intel_overlay *overlay;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200691 struct intel_flip_work *flip_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100692
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000693 atomic_t unpin_work_count;
694
Daniel Vettere506a0c2012-07-05 12:17:29 +0200695 /* Display surface base address adjustement for pageflips. Note that on
696 * gen4+ this only adjusts up to a tile, offsets within a tile are
697 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200698 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300699 int adjusted_x;
700 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200701
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100702 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300703 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300704 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300705 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700706
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200707 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100708
Chris Wilson8af29b02016-09-09 14:11:47 +0100709 /* global reset count when the last flip was submitted */
710 unsigned int reset_count;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200711
Paulo Zanoni86642812013-04-12 17:57:57 -0300712 /* Access to these should be protected by dev_priv->irq_lock. */
713 bool cpu_fifo_underrun_disabled;
714 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300715
716 /* per-pipe watermark state */
717 struct {
718 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700719 union {
720 struct intel_pipe_wm ilk;
721 struct skl_pipe_wm skl;
722 } active;
Matt Ropered4a6a72016-02-23 17:20:13 -0800723
Ville Syrjälä852eb002015-06-24 22:00:07 +0300724 /* allow CxSR on this pipe */
725 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300726 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300727
Ville Syrjälä80715b22014-05-15 20:23:23 +0300728 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800729
Jesse Barneseb120ef2015-09-15 14:19:32 -0700730 struct {
731 unsigned start_vbl_count;
732 ktime_t start_vbl_time;
733 int min_vbl, max_vbl;
734 int scanline_start;
735 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200736
Chandra Kondurube41e332015-04-07 15:28:36 -0700737 /* scalers available on this crtc */
738 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300739
740 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800741};
742
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300743struct intel_plane_wm_parameters {
744 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200745 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700746 /*
747 * For packed pixel formats:
748 * bytes_per_pixel - holds bytes per pixel
749 * For planar pixel formats:
750 * bytes_per_pixel - holds bytes per pixel for uv-plane
751 * y_bytes_per_pixel - holds bytes per pixel for y-plane
752 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300753 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700754 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300755 bool enabled;
756 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000757 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000758 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300759 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300760};
761
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800762struct intel_plane {
763 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700764 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800765 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100766 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800767 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300768 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300769
770 /* Since we need to change the watermarks before/after
771 * enabling/disabling the planes, we need to store the parameters here
772 * as the other pieces of the struct may not reflect the values we want
773 * for the watermark calculations. Currently only Haswell uses this.
774 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300775 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300776
Matt Roper8e7d6882015-01-21 16:35:41 -0800777 /*
778 * NOTE: Do not place new plane state fields here (e.g., when adding
779 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100780 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800781 */
782
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800783 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100784 const struct intel_crtc_state *crtc_state,
785 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300786 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200787 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800788 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200789 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800790 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800791};
792
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300793struct intel_watermark_params {
794 unsigned long fifo_size;
795 unsigned long max_wm;
796 unsigned long default_wm;
797 unsigned long guard_size;
798 unsigned long cacheline_size;
799};
800
801struct cxsr_latency {
802 int is_desktop;
803 int is_ddr3;
804 unsigned long fsb_freq;
805 unsigned long mem_freq;
806 unsigned long display_sr;
807 unsigned long display_hpll_disable;
808 unsigned long cursor_sr;
809 unsigned long cursor_hpll_disable;
810};
811
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200812#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800813#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200814#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800815#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100816#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800817#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800818#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800819#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700820#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800821
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300822struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200823 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300824 int ddc_bus;
Ville Syrjäläb1ba1242016-05-02 22:08:23 +0300825 struct {
826 enum drm_dp_dual_mode_type type;
827 int max_tmds_clock;
828 } dp_dual_mode;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300829 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200830 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300831 bool has_hdmi_sink;
832 bool has_audio;
833 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200834 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530835 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530836 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300837 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100838 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200839 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300840 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200841 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300842 const struct drm_display_mode *adjusted_mode);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200843 bool (*infoframe_enabled)(struct drm_encoder *encoder,
844 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300845};
846
Dave Airlie0e32b392014-05-02 14:02:48 +1000847struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400848#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300849
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530850/*
851 * enum link_m_n_set:
852 * When platform provides two set of M_N registers for dp, we can
853 * program them and switch between them incase of DRRS.
854 * But When only one such register is provided, we have to program the
855 * required divider value on that registers itself based on the DRRS state.
856 *
857 * M1_N1 : Program dp_m_n on M1_N1 registers
858 * dp_m2_n2 on M2_N2 registers (If supported)
859 *
860 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
861 * M2_N2 registers are not supported
862 */
863
864enum link_m_n_set {
865 /* Sets the m1_n1 and m2_n2 */
866 M1_N1 = 0,
867 M2_N2
868};
869
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300870struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200871 i915_reg_t output_reg;
872 i915_reg_t aux_ch_ctl_reg;
873 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300874 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300875 int link_rate;
876 uint8_t lane_count;
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +0530877 uint8_t sink_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +0300878 bool link_mst;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300879 bool has_audio;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +0530880 bool detect_done;
Navare, Manasi Dc92bd2f2016-09-01 15:08:15 -0700881 bool channel_eq_status;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300882 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300883 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200884 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300885 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300886 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400887 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Yetunde Adebisi86ee27b2016-04-05 15:10:51 +0100888 uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200889 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
890 uint8_t num_sink_rates;
891 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200892 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300893 uint8_t train_set[4];
894 int panel_power_up_delay;
895 int panel_power_down_delay;
896 int panel_power_cycle_delay;
897 int backlight_on_delay;
898 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300899 struct delayed_work panel_vdd_work;
900 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200901 unsigned long last_power_on;
902 unsigned long last_backlight_off;
Abhay Kumard28d4732016-01-22 17:39:04 -0800903 ktime_t panel_power_off_time;
Dave Airlie5d42f822014-08-05 09:04:59 +1000904
Clint Taylor01527b32014-07-07 13:01:46 -0700905 struct notifier_block edp_notifier;
906
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300907 /*
908 * Pipe whose power sequencer is currently locked into
909 * this port. Only relevant on VLV/CHV.
910 */
911 enum pipe pps_pipe;
Imre Deak78597992016-06-16 16:37:20 +0300912 /*
913 * Set if the sequencer may be reset due to a power transition,
914 * requiring a reinitialization. Only relevant on BXT.
915 */
916 bool pps_reset;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300917 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300918
Dave Airlie0e32b392014-05-02 14:02:48 +1000919 bool can_mst; /* this port supports mst */
920 bool is_mst;
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +0300921 int active_mst_links;
Dave Airlie0e32b392014-05-02 14:02:48 +1000922 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300923 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000924
Dave Airlie0e32b392014-05-02 14:02:48 +1000925 /* mst connector list */
926 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
927 struct drm_dp_mst_topology_mgr mst_mgr;
928
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000929 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000930 /*
931 * This function returns the value we have to program the AUX_CTL
932 * register with to kick off an AUX transaction.
933 */
934 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
935 bool has_aux_irq,
936 int send_bytes,
937 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +0300938
939 /* This is called before a link training is starterd */
940 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
941
Todd Previtec5d5ab72015-04-15 08:38:38 -0700942 /* Displayport compliance testing */
943 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700944 unsigned long compliance_test_data;
945 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300946};
947
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200948struct intel_digital_port {
949 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200950 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700951 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200952 struct intel_dp dp;
953 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100954 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +0300955 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200956 uint8_t max_lanes;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100957 /* for communication with audio component; protected by av_mutex */
958 const struct drm_connector *audio_connector;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200959};
960
Dave Airlie0e32b392014-05-02 14:02:48 +1000961struct intel_dp_mst_encoder {
962 struct intel_encoder base;
963 enum pipe pipe;
964 struct intel_digital_port *primary;
Dave Airlie0552f762016-03-09 11:14:38 +1000965 struct intel_connector *connector;
Dave Airlie0e32b392014-05-02 14:02:48 +1000966};
967
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300968static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -0700969vlv_dport_to_channel(struct intel_digital_port *dport)
970{
971 switch (dport->port) {
972 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300973 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800974 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700975 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800976 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700977 default:
978 BUG();
979 }
980}
981
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300982static inline enum dpio_phy
983vlv_dport_to_phy(struct intel_digital_port *dport)
984{
985 switch (dport->port) {
986 case PORT_B:
987 case PORT_C:
988 return DPIO_PHY0;
989 case PORT_D:
990 return DPIO_PHY1;
991 default:
992 BUG();
993 }
994}
995
996static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300997vlv_pipe_to_channel(enum pipe pipe)
998{
999 switch (pipe) {
1000 case PIPE_A:
1001 case PIPE_C:
1002 return DPIO_CH0;
1003 case PIPE_B:
1004 return DPIO_CH1;
1005 default:
1006 BUG();
1007 }
1008}
1009
Chris Wilsonf875c152010-09-09 15:44:14 +01001010static inline struct drm_crtc *
1011intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
1012{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001013 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf875c152010-09-09 15:44:14 +01001014 return dev_priv->pipe_to_crtc_mapping[pipe];
1015}
1016
Chris Wilson417ae142011-01-19 15:04:42 +00001017static inline struct drm_crtc *
1018intel_get_crtc_for_plane(struct drm_device *dev, int plane)
1019{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001020 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson417ae142011-01-19 15:04:42 +00001021 return dev_priv->plane_to_crtc_mapping[plane];
1022}
1023
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001024struct intel_flip_work {
1025 struct work_struct unpin_work;
1026 struct work_struct mmio_work;
1027
Daniel Vetter5a21b662016-05-24 17:13:53 +02001028 struct drm_crtc *crtc;
1029 struct drm_framebuffer *old_fb;
1030 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001031 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +00001032 atomic_t pending;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001033 u32 flip_count;
1034 u32 gtt_offset;
1035 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +03001036 u32 flip_queued_vblank;
Daniel Vetter5a21b662016-05-24 17:13:53 +02001037 u32 flip_ready_vblank;
1038 unsigned int rotation;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001039};
1040
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001041struct intel_load_detect_pipe {
Maarten Lankhorstedde3612016-02-17 09:18:35 +01001042 struct drm_atomic_state *restore_state;
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001043};
Daniel Vetterb9805142012-08-31 17:37:33 +02001044
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001045static inline struct intel_encoder *
1046intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +01001047{
1048 return to_intel_connector(connector)->encoder;
1049}
1050
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001051static inline struct intel_digital_port *
1052enc_to_dig_port(struct drm_encoder *encoder)
1053{
1054 return container_of(encoder, struct intel_digital_port, base.base);
1055}
1056
Dave Airlie0e32b392014-05-02 14:02:48 +10001057static inline struct intel_dp_mst_encoder *
1058enc_to_mst(struct drm_encoder *encoder)
1059{
1060 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1061}
1062
Imre Deak9ff8c9b2013-05-08 13:14:02 +03001063static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1064{
1065 return &enc_to_dig_port(encoder)->dp;
1066}
1067
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001068static inline struct intel_digital_port *
1069dp_to_dig_port(struct intel_dp *intel_dp)
1070{
1071 return container_of(intel_dp, struct intel_digital_port, dp);
1072}
1073
1074static inline struct intel_digital_port *
1075hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1076{
1077 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001078}
1079
Damien Lespiau6af31a62014-03-28 00:18:33 +05301080/*
1081 * Returns the number of planes for this pipe, ie the number of sprites + 1
1082 * (primary plane). This doesn't count the cursor plane then.
1083 */
1084static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1085{
1086 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1087}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001088
Daniel Vetter47339cd2014-09-30 10:56:46 +02001089/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +02001090bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001091 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +02001092bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001093 enum transcoder pch_transcoder,
1094 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001095void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1096 enum pipe pipe);
1097void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1098 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +02001099void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1100void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02001101
1102/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +02001103void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1104void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1105void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1106void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Chris Wilsondc979972016-05-10 14:10:04 +01001107void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001108void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1109void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
Imre Deak59d02a12014-12-19 19:33:26 +02001110u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +02001111void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1112void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001113static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1114{
1115 /*
1116 * We only use drm_irq_uninstall() at unload and VT switch, so
1117 * this is the only thing we need to check.
1118 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001119 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001120}
1121
Ville Syrjäläa225f072014-04-29 13:35:45 +03001122int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00001123void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1124 unsigned int pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02001125void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1126 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08001127
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001128/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001129void intel_crt_init(struct drm_device *dev);
Lyude9504a892016-06-21 17:03:42 -04001130void intel_crt_reset(struct drm_encoder *encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001131
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001132/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001133void intel_ddi_clk_select(struct intel_encoder *encoder,
Ander Conselvan de Oliveirac8560522016-09-01 15:08:07 -07001134 struct intel_shared_dpll *pll);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001135void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1136 struct intel_crtc_state *old_crtc_state,
1137 struct drm_connector_state *old_conn_state);
Ville Syrjälä32bdc402016-07-12 15:59:33 +03001138void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001139void hsw_fdi_link_train(struct drm_crtc *crtc);
1140void intel_ddi_init(struct drm_device *dev, enum port port);
1141enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1142bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -03001143void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1144void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1145 enum transcoder cpu_transcoder);
1146void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1147void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001148bool intel_ddi_pll_select(struct intel_crtc *crtc,
1149 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001150void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001151void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001152bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001153void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001154 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05301155struct intel_encoder *
1156intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001157
Dave Airlie44905a272014-05-02 13:36:43 +10001158void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001159void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001160 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001161void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001162uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Jim Bridef1696602016-09-07 15:47:34 -07001163struct intel_shared_dpll *intel_ddi_get_link_dpll(struct intel_dp *intel_dp,
1164 int clock);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001165unsigned int intel_fb_align_height(struct drm_device *dev,
1166 unsigned int height,
1167 uint32_t pixel_format,
1168 uint64_t fb_format_modifier);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001169u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1170 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001171
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001172/* intel_audio.c */
Imre Deak88212942016-03-16 13:38:53 +02001173void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001174void intel_audio_codec_enable(struct intel_encoder *encoder);
1175void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001176void i915_audio_component_init(struct drm_i915_private *dev_priv);
1177void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001178
Daniel Vetterb680c372014-09-19 18:27:27 +02001179/* intel_display.c */
Ville Syrjäläb2045352016-05-13 23:41:27 +03001180void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03001181void intel_update_rawclk(struct drm_i915_private *dev_priv);
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001182int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1183 const char *name, u32 reg, int ref_freq);
Maarten Lankhorstb7076542016-08-23 16:18:08 +02001184void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1185void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
Matt Roper65a3fea2015-01-21 16:35:42 -08001186extern const struct drm_plane_funcs intel_plane_funcs;
Imre Deak88212942016-03-16 13:38:53 +02001187void intel_init_display_hooks(struct drm_i915_private *dev_priv);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001188unsigned int intel_fb_xy_to_linear(int x, int y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001189 const struct intel_plane_state *state,
1190 int plane);
Ville Syrjälä6687c902015-09-15 13:16:41 +03001191void intel_add_fb_offsets(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001192 const struct intel_plane_state *state, int plane);
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02001193unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
Daniel Vetterb680c372014-09-19 18:27:27 +02001194bool intel_has_pending_fb_unpin(struct drm_device *dev);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01001195void intel_mark_busy(struct drm_i915_private *dev_priv);
1196void intel_mark_idle(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001197void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001198int intel_display_suspend(struct drm_device *dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001199void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001200void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001201int intel_connector_init(struct intel_connector *);
1202struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001203bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001204void intel_connector_attach_encoder(struct intel_connector *connector,
1205 struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001206struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1207 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001208enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001209int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1210 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001211enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1212 enum pipe pipe);
Ville Syrjälä2d84d2b2016-06-22 21:57:02 +03001213static inline bool
1214intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1215 enum intel_output_type type)
1216{
1217 return crtc_state->output_types & (1 << type);
1218}
Ville Syrjälä37a56502016-06-22 21:57:04 +03001219static inline bool
1220intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1221{
1222 return crtc_state->output_types &
Ville Syrjäläcca05022016-06-22 21:57:06 +03001223 ((1 << INTEL_OUTPUT_DP) |
Ville Syrjälä37a56502016-06-22 21:57:04 +03001224 (1 << INTEL_OUTPUT_DP_MST) |
1225 (1 << INTEL_OUTPUT_EDP));
1226}
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001227static inline void
1228intel_wait_for_vblank(struct drm_device *dev, int pipe)
1229{
1230 drm_wait_one_vblank(dev, pipe);
1231}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001232static inline void
1233intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1234{
1235 const struct intel_crtc *crtc =
1236 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1237
1238 if (crtc->active)
1239 intel_wait_for_vblank(dev, pipe);
1240}
Maarten Lankhorsta2991412016-05-17 15:07:48 +02001241
1242u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1243
Paulo Zanoni87440422013-09-24 15:48:31 -03001244int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001245void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001246 struct intel_digital_port *dport,
1247 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001248bool intel_get_load_detect_pipe(struct drm_connector *connector,
1249 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001250 struct intel_load_detect_pipe *old,
1251 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001252void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001253 struct intel_load_detect_pipe *old,
1254 struct drm_modeset_acquire_ctx *ctx);
Chris Wilson058d88c2016-08-15 10:49:06 +01001255struct i915_vma *
1256intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01001257void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001258struct drm_framebuffer *
1259__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001260 struct drm_mode_fb_cmd2 *mode_cmd,
1261 struct drm_i915_gem_object *obj);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001262void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001263void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001264void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001265int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001266 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001267void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001268 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001269int intel_plane_atomic_get_property(struct drm_plane *plane,
1270 const struct drm_plane_state *state,
1271 struct drm_property *property,
1272 uint64_t *val);
1273int intel_plane_atomic_set_property(struct drm_plane *plane,
1274 struct drm_plane_state *state,
1275 struct drm_property *property,
1276 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001277int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1278 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001279
Ville Syrjälä832be822016-01-12 21:08:33 +02001280unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1281 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001282
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001283static inline bool
1284intel_rotation_90_or_270(unsigned int rotation)
1285{
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03001286 return rotation & (DRM_ROTATE_90 | DRM_ROTATE_270);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001287}
1288
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301289void intel_create_rotation_property(struct drm_device *dev,
1290 struct intel_plane *plane);
1291
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001292void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe);
1294
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001295int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1296 const struct dpll *dpll);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001297void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02001298int lpt_get_iclkip(struct drm_i915_private *dev_priv);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001299
Daniel Vetter716c2e52014-06-25 22:02:02 +03001300/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001301void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1302 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001303void assert_pll(struct drm_i915_private *dev_priv,
1304 enum pipe pipe, bool state);
1305#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1306#define assert_pll_disabled(d, p) assert_pll(d, p, false)
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001307void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1308#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1309#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001310void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1311 enum pipe pipe, bool state);
1312#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1313#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001314void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001315#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1316#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02001317u32 intel_compute_tile_offset(int *x, int *y,
Ville Syrjälä29490562016-01-20 18:02:50 +02001318 const struct intel_plane_state *state, int plane);
Chris Wilsonc0336662016-05-06 15:40:21 +01001319void intel_prepare_reset(struct drm_i915_private *dev_priv);
1320void intel_finish_reset(struct drm_i915_private *dev_priv);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001321void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1322void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Imre Deak324513c2016-06-13 16:44:36 +03001323void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1324void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
Imre Deak9c8d0b82016-06-13 16:44:34 +03001325void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1326void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
1327bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
1328 enum dpio_phy phy);
1329bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
1330 enum dpio_phy phy);
Imre Deakda2f41d2016-04-20 20:27:56 +03001331void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301332void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1333void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Imre Deakf62c79b2016-04-20 20:27:57 +03001334void gen9_enable_dc5(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001335void skl_init_cdclk(struct drm_i915_private *dev_priv);
1336void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Clint Taylorc89e39f2016-05-13 23:41:21 +03001337unsigned int skl_cdclk_get_vco(unsigned int freq);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301338void skl_enable_dc6(struct drm_i915_private *dev_priv);
1339void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001340void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001341 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301342void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001343int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001344bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001345 struct dpll *best_clock);
1346int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001347
Paulo Zanoni87440422013-09-24 15:48:31 -03001348bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001349void hsw_enable_ips(struct intel_crtc *crtc);
1350void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001351enum intel_display_power_domain
1352intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001353enum intel_display_power_domain
1354intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001355void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001356 struct intel_crtc_state *pipe_config);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001357
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001358int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001359int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001360
Ville Syrjälä6687c902015-09-15 13:16:41 +03001361u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001362
Chandra Konduru6156a452015-04-27 13:48:39 -07001363u32 skl_plane_ctl_format(uint32_t pixel_format);
1364u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1365u32 skl_plane_ctl_rotation(unsigned int rotation);
Ville Syrjäläd2196772016-01-28 18:33:11 +02001366u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1367 unsigned int rotation);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +02001368int skl_check_plane_surface(struct intel_plane_state *plane_state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001369
Daniel Vettereb805622015-05-04 14:58:44 +02001370/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001371void intel_csr_ucode_init(struct drm_i915_private *);
Imre Deak2abc5252016-03-04 21:57:41 +02001372void intel_csr_load_program(struct drm_i915_private *);
Daniel Vetterf4448372015-10-28 23:59:02 +02001373void intel_csr_ucode_fini(struct drm_i915_private *);
Imre Deakf74ed082016-04-18 14:48:21 +03001374void intel_csr_ucode_suspend(struct drm_i915_private *);
1375void intel_csr_ucode_resume(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001376
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001377/* intel_dp.c */
Chris Wilson457c52d2016-06-01 08:27:50 +01001378bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001379bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1380 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001381void intel_dp_set_link_params(struct intel_dp *intel_dp,
Ander Conselvan de Oliveiradfa10482016-09-01 15:08:06 -07001382 int link_rate, uint8_t lane_count,
1383 bool link_mst);
Paulo Zanoni87440422013-09-24 15:48:31 -03001384void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001385void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1386void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
Imre Deakbf93ba62016-04-18 10:04:21 +03001387void intel_dp_encoder_reset(struct drm_encoder *encoder);
1388void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001389void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001390int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001391bool intel_dp_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001392 struct intel_crtc_state *pipe_config,
1393 struct drm_connector_state *conn_state);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001394bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001395enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1396 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001397void intel_edp_backlight_on(struct intel_dp *intel_dp);
1398void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001399void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001400void intel_edp_panel_on(struct intel_dp *intel_dp);
1401void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001402void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1403void intel_dp_mst_suspend(struct drm_device *dev);
1404void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001405int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001406int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001407void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Imre Deak78597992016-06-16 16:37:20 +03001408void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001409uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001410void intel_plane_destroy(struct drm_plane *plane);
Maarten Lankhorst85cb48a2016-08-09 17:04:13 +02001411void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1412 struct intel_crtc_state *crtc_state);
1413void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1414 struct intel_crtc_state *crtc_state);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001415void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1416 unsigned int frontbuffer_bits);
1417void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1418 unsigned int frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001419
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001420void
1421intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1422 uint8_t dp_train_pat);
1423void
1424intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1425void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1426uint8_t
1427intel_dp_voltage_max(struct intel_dp *intel_dp);
1428uint8_t
1429intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1430void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1431 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001432bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001433bool
1434intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1435
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03001436static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1437{
1438 return ~((1 << lane_count) - 1) & 0xf;
1439}
1440
Yetunde Adebisie7156c82016-04-05 15:10:52 +01001441/* intel_dp_aux_backlight.c */
1442int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1443
Dave Airlie0e32b392014-05-02 14:02:48 +10001444/* intel_dp_mst.c */
1445int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1446void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001447/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001448void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001449
Jani Nikula90198352016-04-26 16:14:25 +03001450/* intel_dsi_dcs_backlight.c */
1451int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001452
1453/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001454void intel_dvo_init(struct drm_device *dev);
Lyude19625e82016-06-21 17:03:44 -04001455/* intel_hotplug.c */
1456void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001457
1458
Daniel Vetter0632fef2013-10-08 17:44:49 +02001459/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001460#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001461extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001462extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001463extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001464extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001465extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1466extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001467#else
1468static inline int intel_fbdev_init(struct drm_device *dev)
1469{
1470 return 0;
1471}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001472
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001473static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001474{
1475}
1476
1477static inline void intel_fbdev_fini(struct drm_device *dev)
1478{
1479}
1480
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001481static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001482{
1483}
1484
Daniel Vetter0632fef2013-10-08 17:44:49 +02001485static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001486{
1487}
1488#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001489
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001490/* intel_fbc.c */
Paulo Zanonif51be2e2016-01-19 11:35:50 -02001491void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1492 struct drm_atomic_state *state);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001493bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001494void intel_fbc_pre_update(struct intel_crtc *crtc,
1495 struct intel_crtc_state *crtc_state,
1496 struct intel_plane_state *plane_state);
Paulo Zanoni1eb52232016-01-19 11:35:44 -02001497void intel_fbc_post_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001498void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni010cf732016-01-19 11:35:48 -02001499void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02001500void intel_fbc_enable(struct intel_crtc *crtc,
1501 struct intel_crtc_state *crtc_state,
1502 struct intel_plane_state *plane_state);
Paulo Zanonic937ab3e52016-01-19 11:35:46 -02001503void intel_fbc_disable(struct intel_crtc *crtc);
1504void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001505void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1506 unsigned int frontbuffer_bits,
1507 enum fb_op_origin origin);
1508void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001509 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001510void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001511
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001512/* intel_hdmi.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001513void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001514void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1515 struct intel_connector *intel_connector);
1516struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1517bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +02001518 struct intel_crtc_state *pipe_config,
1519 struct drm_connector_state *conn_state);
Ville Syrjäläb2ccb822016-05-02 22:08:24 +03001520void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001521
1522
1523/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001524void intel_lvds_init(struct drm_device *dev);
Imre Deak97a824e12016-06-21 11:51:47 +03001525struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001526bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001527
1528
1529/* intel_modes.c */
1530int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001531 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001532int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001533void intel_attach_force_audio_property(struct drm_connector *connector);
1534void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001535void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001536
1537
1538/* intel_overlay.c */
Chris Wilson1ee8da62016-05-12 12:43:23 +01001539void intel_setup_overlay(struct drm_i915_private *dev_priv);
1540void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001541int intel_overlay_switch_off(struct intel_overlay *overlay);
Chris Wilson1ee8da62016-05-12 12:43:23 +01001542int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1543 struct drm_file *file_priv);
1544int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1545 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001546void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001547
1548
1549/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001550int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301551 struct drm_display_mode *fixed_mode,
1552 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001553void intel_panel_fini(struct intel_panel *panel);
1554void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1555 struct drm_display_mode *adjusted_mode);
1556void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001557 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001558 int fitting_mode);
1559void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001560 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001561 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001562void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1563 u32 level, u32 max);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001564int intel_panel_setup_backlight(struct drm_connector *connector,
1565 enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001566void intel_panel_enable_backlight(struct intel_connector *connector);
1567void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001568void intel_panel_destroy_backlight(struct drm_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001569enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301570extern struct drm_display_mode *intel_find_panel_downclock(
1571 struct drm_device *dev,
1572 struct drm_display_mode *fixed_mode,
1573 struct drm_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001574
1575#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001576int intel_backlight_device_register(struct intel_connector *connector);
Chris Wilsone63d87c2016-06-17 11:40:34 +01001577void intel_backlight_device_unregister(struct intel_connector *connector);
1578#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001579static int intel_backlight_device_register(struct intel_connector *connector)
1580{
1581 return 0;
1582}
Chris Wilsone63d87c2016-06-17 11:40:34 +01001583static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1584{
1585}
1586#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001587
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001588
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001589/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001590void intel_psr_enable(struct intel_dp *intel_dp);
1591void intel_psr_disable(struct intel_dp *intel_dp);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001592void intel_psr_invalidate(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001593 unsigned frontbuffer_bits);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001594void intel_psr_flush(struct drm_i915_private *dev_priv,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001595 unsigned frontbuffer_bits,
1596 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001597void intel_psr_init(struct drm_device *dev);
Chris Wilson5748b6a2016-08-04 16:32:38 +01001598void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
Daniel Vetter20c88382015-06-18 10:30:27 +02001599 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001600
Daniel Vetter9c065a72014-09-30 10:56:38 +02001601/* intel_runtime_pm.c */
1602int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001603void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001604void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1605void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03001606void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1607void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001608void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001609const char *
1610intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001611
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001612bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1613 enum intel_display_power_domain domain);
1614bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1615 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001616void intel_display_power_get(struct drm_i915_private *dev_priv,
1617 enum intel_display_power_domain domain);
Imre Deak09731282016-02-17 14:17:42 +02001618bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1619 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001620void intel_display_power_put(struct drm_i915_private *dev_priv,
1621 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001622
1623static inline void
1624assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1625{
1626 WARN_ONCE(dev_priv->pm.suspended,
1627 "Device suspended during HW access\n");
1628}
1629
1630static inline void
1631assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1632{
1633 assert_rpm_device_not_suspended(dev_priv);
Daniel Vetterbecd9ca2016-01-05 17:54:07 +01001634 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1635 * too much noise. */
1636 if (!atomic_read(&dev_priv->pm.wakeref_count))
1637 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001638}
1639
Imre Deak2b19efe2015-12-15 20:10:37 +02001640static inline int
1641assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1642{
1643 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1644
1645 assert_rpm_wakelock_held(dev_priv);
1646
1647 return seq;
1648}
1649
1650static inline void
1651assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1652{
1653 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1654 "HW access outside of RPM atomic section\n");
1655}
1656
Imre Deak1f814da2015-12-16 02:52:19 +02001657/**
1658 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1659 * @dev_priv: i915 device instance
1660 *
1661 * This function disable asserts that check if we hold an RPM wakelock
1662 * reference, while keeping the device-not-suspended checks still enabled.
1663 * It's meant to be used only in special circumstances where our rule about
1664 * the wakelock refcount wrt. the device power state doesn't hold. According
1665 * to this rule at any point where we access the HW or want to keep the HW in
1666 * an active state we must hold an RPM wakelock reference acquired via one of
1667 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1668 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1669 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1670 * users should avoid using this function.
1671 *
1672 * Any calls to this function must have a symmetric call to
1673 * enable_rpm_wakeref_asserts().
1674 */
1675static inline void
1676disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1677{
1678 atomic_inc(&dev_priv->pm.wakeref_count);
1679}
1680
1681/**
1682 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1683 * @dev_priv: i915 device instance
1684 *
1685 * This function re-enables the RPM assert checks after disabling them with
1686 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1687 * circumstances otherwise its use should be avoided.
1688 *
1689 * Any calls to this function must have a symmetric call to
1690 * disable_rpm_wakeref_asserts().
1691 */
1692static inline void
1693enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1694{
1695 atomic_dec(&dev_priv->pm.wakeref_count);
1696}
1697
Daniel Vetter9c065a72014-09-30 10:56:38 +02001698void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deak09731282016-02-17 14:17:42 +02001699bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001700void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1701void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1702
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001703void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1704
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001705void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1706 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001707bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1708 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001709
1710
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001711/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001712void intel_init_clock_gating(struct drm_device *dev);
1713void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001714int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001715void intel_update_watermarks(struct drm_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001716void intel_init_pm(struct drm_device *dev);
Imre Deakbb400da2016-03-16 13:38:54 +02001717void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
Daniel Vetterf742a552013-12-06 10:17:53 +01001718void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001719void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1720void intel_gpu_ips_teardown(void);
Chris Wilsondc979972016-05-10 14:10:04 +01001721void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilsonb12e0ee2016-07-21 18:28:30 +01001722void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01001723void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1724void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1725void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1726void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1727void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001728void gen6_rps_busy(struct drm_i915_private *dev_priv);
1729void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001730void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001731void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001732 struct intel_rps_client *rps,
1733 unsigned long submitted);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001734void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001735void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001736void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001737void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001738void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1739 struct skl_ddb_allocation *ddb /* out */);
Lyude656d1b82016-08-17 15:55:54 -04001740bool skl_can_enable_sagv(struct drm_atomic_state *state);
1741int skl_enable_sagv(struct drm_i915_private *dev_priv);
1742int skl_disable_sagv(struct drm_i915_private *dev_priv);
Lyude27082492016-08-24 07:48:10 +02001743bool skl_ddb_allocation_equals(const struct skl_ddb_allocation *old,
1744 const struct skl_ddb_allocation *new,
1745 enum pipe pipe);
1746bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
1747 const struct skl_ddb_allocation *old,
1748 const struct skl_ddb_allocation *new,
1749 enum pipe pipe);
Lyude62e0fb82016-08-22 12:50:08 -04001750void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
1751 const struct skl_wm_values *wm);
1752void skl_write_plane_wm(struct intel_crtc *intel_crtc,
1753 const struct skl_wm_values *wm,
1754 int plane);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001755uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -08001756bool ilk_disable_lp_wm(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01001757int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
1758static inline int intel_enable_rc6(void)
1759{
1760 return i915.enable_rc6;
1761}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001762
1763/* intel_sdvo.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001764bool intel_sdvo_init(struct drm_device *dev,
1765 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001766
1767
1768/* intel_sprite.c */
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +03001769int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
1770 int usecs);
Paulo Zanoni87440422013-09-24 15:48:31 -03001771int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001772int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1773 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001774void intel_pipe_update_start(struct intel_crtc *crtc);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001775void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001776
1777/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001778void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001779
Matt Roperea2c67b2014-12-23 10:41:52 -08001780/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001781int intel_connector_atomic_get_property(struct drm_connector *connector,
1782 const struct drm_connector_state *state,
1783 struct drm_property *property,
1784 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001785struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1786void intel_crtc_destroy_state(struct drm_crtc *crtc,
1787 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001788struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1789void intel_atomic_state_clear(struct drm_atomic_state *);
1790struct intel_shared_dpll_config *
1791intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1792
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001793static inline struct intel_crtc_state *
1794intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1795 struct intel_crtc *crtc)
1796{
1797 struct drm_crtc_state *crtc_state;
1798 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1799 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001800 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001801
1802 return to_intel_crtc_state(crtc_state);
1803}
Maarten Lankhorste3bddde2016-03-01 11:07:22 +01001804
1805static inline struct intel_plane_state *
1806intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1807 struct intel_plane *plane)
1808{
1809 struct drm_plane_state *plane_state;
1810
1811 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1812
1813 return to_intel_plane_state(plane_state);
1814}
1815
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001816int intel_atomic_setup_scalers(struct drm_device *dev,
1817 struct intel_crtc *intel_crtc,
1818 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001819
1820/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001821struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001822struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1823void intel_plane_destroy_state(struct drm_plane *plane,
1824 struct drm_plane_state *state);
1825extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1826
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001827/* intel_color.c */
1828void intel_color_init(struct drm_crtc *crtc);
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00001829int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02001830void intel_color_set_csc(struct drm_crtc_state *crtc_state);
1831void intel_color_load_luts(struct drm_crtc_state *crtc_state);
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001832
Jesse Barnes79e53942008-11-07 14:24:08 -08001833#endif /* __INTEL_DRV_H__ */