blob: f620023ed1349507aaf3c9d59815a1537d539a89 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010040/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
Chris Wilson481b6af2010-08-23 17:43:35 +010048#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010050 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040051 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 break; \
56 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020057 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070059 } else { \
60 cpu_relax(); \
61 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010062 } \
63 ret__; \
64})
65
Chris Wilson481b6af2010-08-23 17:43:35 +010066#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010068#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010070
Jani Nikula49938ac2014-01-10 17:10:20 +020071#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010073
Jesse Barnes79e53942008-11-07 14:24:08 -080074/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Sagar Kamble4726e0b2014-03-10 17:06:23 +053084/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000087#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053089
Jesse Barnes79e53942008-11-07 14:24:08 -080090#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -020095enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
Jesse Barnes79e53942008-11-07 14:24:08 -0800109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300117
Jesse Barnes79e53942008-11-07 14:24:08 -0800118struct intel_framebuffer {
119 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000120 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121};
122
Chris Wilson37811fc2010-08-25 22:45:57 +0100123struct intel_fbdev {
124 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800125 struct intel_framebuffer *fb;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800126 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100127};
Jesse Barnes79e53942008-11-07 14:24:08 -0800128
Eric Anholt21d40d32010-03-25 11:11:14 -0700129struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100130 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200131
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200132 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200133 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700134 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100135 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200136 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100137 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200138 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200139 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100140 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200141 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200142 void (*post_disable)(struct intel_encoder *);
Ville Syrjäläd6db9952015-07-08 23:45:49 +0300143 void (*post_pll_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200144 /* Read out the current hw state of this connector, returning true if
145 * the encoder is active. If the encoder is enabled it also set the pipe
146 * it is connected to in the pipe parameter. */
147 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700148 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200149 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800150 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
151 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700152 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200153 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300154 /*
155 * Called during system suspend after all pending requests for the
156 * encoder are flushed (for example for DP AUX transactions) and
157 * device interrupts are disabled.
158 */
159 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800160 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500161 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800162};
163
Jani Nikula1d508702012-10-19 14:51:49 +0300164struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300165 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530166 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300167 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200168
169 /* backlight */
170 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200171 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200172 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300173 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200174 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200175 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200176 bool combination_mode; /* gen 2/4 only */
177 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530178
179 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530180 bool util_pin_active_low; /* bxt+ */
181 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530182 struct pwm_device *pwm;
183
Jani Nikula58c68772013-11-08 16:48:54 +0200184 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300185
Jani Nikula5507fae2015-09-14 14:03:48 +0300186 /* Connector and platform specific backlight functions */
187 int (*setup)(struct intel_connector *connector, enum pipe pipe);
188 uint32_t (*get)(struct intel_connector *connector);
189 void (*set)(struct intel_connector *connector, uint32_t level);
190 void (*disable)(struct intel_connector *connector);
191 void (*enable)(struct intel_connector *connector);
192 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
193 uint32_t hz);
194 void (*power)(struct intel_connector *, bool enable);
195 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300196};
197
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800198struct intel_connector {
199 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200200 /*
201 * The fixed encoder this connector is connected to.
202 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100203 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200204
Daniel Vetterf0947c32012-07-02 13:10:34 +0200205 /* Reads out the current hw, returning true if the connector is enabled
206 * and active (i.e. dpms ON state). */
207 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300208
Imre Deak4932e2c2014-02-11 17:12:48 +0200209 /*
210 * Removes all interfaces through which the connector is accessible
211 * - like sysfs, debugfs entries -, so that no new operations can be
212 * started on the connector. Also makes sure all currently pending
213 * operations finish before returing.
214 */
215 void (*unregister)(struct intel_connector *);
216
Jani Nikula1d508702012-10-19 14:51:49 +0300217 /* Panel info for eDP and LVDS */
218 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300219
220 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
221 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100222 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200223
224 /* since POLL and HPD connectors may use the same HPD line keep the native
225 state of connector->polled in case hotplug storm detection changes it */
226 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000227
228 void *port; /* store this opaque as its illegal to dereference it */
229
230 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800231};
232
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300233typedef struct dpll {
234 /* given values */
235 int n;
236 int m1, m2;
237 int p1, p2;
238 /* derived values */
239 int dot;
240 int vco;
241 int m;
242 int p;
243} intel_clock_t;
244
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200245struct intel_atomic_state {
246 struct drm_atomic_state base;
247
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200248 unsigned int cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100249
Maarten Lankhorst1a617b72015-12-03 14:31:06 +0100250 /*
251 * Calculated device cdclk, can be different from cdclk
252 * only when all crtc's are DPMS off.
253 */
254 unsigned int dev_cdclk;
255
Maarten Lankhorst565602d2015-12-10 12:33:57 +0100256 bool dpll_set, modeset;
257
258 unsigned int active_crtcs;
259 unsigned int min_pixclk[I915_MAX_PIPES];
260
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200261 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
Matt Roperaa363132015-09-24 15:53:18 -0700262 struct intel_wm_config wm_config;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200263};
264
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300265struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800266 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300267 struct drm_rect src;
268 struct drm_rect dst;
269 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300270 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800271
272 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700273 * scaler_id
274 * = -1 : not using a scaler
275 * >= 0 : using a scalers
276 *
277 * plane requiring a scaler:
278 * - During check_plane, its bit is set in
279 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200280 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700281 * - scaler_id indicates the scaler it got assigned.
282 *
283 * plane doesn't require a scaler:
284 * - this can happen when scaling is no more required or plane simply
285 * got disabled.
286 * - During check_plane, corresponding bit is reset in
287 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200288 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700289 */
290 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200291
292 struct drm_intel_sprite_colorkey ckey;
Maarten Lankhorst7580d772015-08-18 13:40:06 +0200293
294 /* async flip related structures */
295 struct drm_i915_gem_request *wait_req;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300296};
297
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000298struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000299 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000300 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800301 int size;
302 u32 base;
303};
304
Chandra Kondurube41e332015-04-07 15:28:36 -0700305#define SKL_MIN_SRC_W 8
306#define SKL_MAX_SRC_W 4096
307#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700308#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700309#define SKL_MIN_DST_W 8
310#define SKL_MAX_DST_W 4096
311#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700312#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700313
314struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700315 int in_use;
316 uint32_t mode;
317};
318
319struct intel_crtc_scaler_state {
320#define SKL_NUM_SCALERS 2
321 struct intel_scaler scalers[SKL_NUM_SCALERS];
322
323 /*
324 * scaler_users: keeps track of users requesting scalers on this crtc.
325 *
326 * If a bit is set, a user is using a scaler.
327 * Here user can be a plane or crtc as defined below:
328 * bits 0-30 - plane (bit position is index from drm_plane_index)
329 * bit 31 - crtc
330 *
331 * Instead of creating a new index to cover planes and crtc, using
332 * existing drm_plane_index for planes which is well less than 31
333 * planes and bit 31 for crtc. This should be fine to cover all
334 * our platforms.
335 *
336 * intel_atomic_setup_scalers will setup available scalers to users
337 * requesting scalers. It will gracefully fail if request exceeds
338 * avilability.
339 */
340#define SKL_CRTC_INDEX 31
341 unsigned scaler_users;
342
343 /* scaler used by crtc for panel fitting purpose */
344 int scaler_id;
345};
346
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200347/* drm_mode->private_flags */
348#define I915_MODE_FLAG_INHERITED 1
349
Matt Roper4e0963c2015-09-24 15:53:15 -0700350struct intel_pipe_wm {
351 struct intel_wm_level wm[5];
352 uint32_t linetime;
353 bool fbc_wm_enabled;
354 bool pipe_enabled;
355 bool sprites_enabled;
356 bool sprites_scaled;
357};
358
359struct skl_pipe_wm {
360 struct skl_wm_level wm[8];
361 struct skl_wm_level trans_wm;
362 uint32_t linetime;
363};
364
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200365struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200366 struct drm_crtc_state base;
367
Daniel Vetterbb760062013-06-06 14:55:52 +0200368 /**
369 * quirks - bitfield with hw state readout quirks
370 *
371 * For various reasons the hw state readout code might not be able to
372 * completely faithfully read out the current state. These cases are
373 * tracked with quirk flags so that fastboot and state checker can act
374 * accordingly.
375 */
Daniel Vetter99535992014-04-13 12:00:33 +0200376#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200377 unsigned long quirks;
378
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +0100379 bool update_pipe; /* can a fast modeset be performed? */
380 bool disable_cxsr;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +0100381 bool wm_changed; /* watermarks are updated */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200382
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300383 /* Pipe source size (ie. panel fitter input size)
384 * All planes will be positioned inside this space,
385 * and get clipped at the edges. */
386 int pipe_src_w, pipe_src_h;
387
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100388 /* Whether to set up the PCH/FDI. Note that we never allow sharing
389 * between pch encoders and cpu encoders. */
390 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100391
Jesse Barnese43823e2014-11-05 14:26:08 -0800392 /* Are we sending infoframes on the attached port */
393 bool has_infoframe;
394
Daniel Vetter3b117c82013-04-17 20:15:07 +0200395 /* CPU Transcoder for the pipe. Currently this can only differ from the
396 * pipe on Haswell (where we have a special eDP transcoder). */
397 enum transcoder cpu_transcoder;
398
Daniel Vetter50f3b012013-03-27 00:44:56 +0100399 /*
400 * Use reduced/limited/broadcast rbg range, compressing from the full
401 * range fed into the crtcs.
402 */
403 bool limited_color_range;
404
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200405 /* DP has a bunch of special case unfortunately, so mark the pipe
406 * accordingly. */
407 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200408
Jani Nikulaa65347b2015-11-27 12:21:46 +0200409 /* DSI has special cases */
410 bool has_dsi_encoder;
411
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200412 /* Whether we should send NULL infoframes. Required for audio. */
413 bool has_hdmi_sink;
414
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200415 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
416 * has_dp_encoder is set. */
417 bool has_audio;
418
Daniel Vetterd8b32242013-04-25 17:54:44 +0200419 /*
420 * Enable dithering, used when the selected pipe bpp doesn't match the
421 * plane bpp.
422 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100423 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100424
425 /* Controls for the clock computation, to override various stages. */
426 bool clock_set;
427
Daniel Vetter09ede542013-04-30 14:01:45 +0200428 /* SDVO TV has a bunch of special case. To make multifunction encoders
429 * work correctly, we need to track this at runtime.*/
430 bool sdvo_tv_clock;
431
Daniel Vettere29c22c2013-02-21 00:00:16 +0100432 /*
433 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
434 * required. This is set in the 2nd loop of calling encoder's
435 * ->compute_config if the first pick doesn't work out.
436 */
437 bool bw_constrained;
438
Daniel Vetterf47709a2013-03-28 10:42:02 +0100439 /* Settings for the intel dpll used on pretty much everything but
440 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300441 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100442
Daniel Vettera43f6e02013-06-07 23:10:32 +0200443 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
444 enum intel_dpll_id shared_dpll;
445
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000446 /*
447 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
448 * - enum skl_dpll on SKL
449 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300450 uint32_t ddi_pll_sel;
451
Daniel Vetter66e985c2013-06-05 13:34:20 +0200452 /* Actual register state of the dpll, for shared dpll cross-checking. */
453 struct intel_dpll_hw_state dpll_hw_state;
454
Daniel Vetter965e0c42013-03-27 00:44:57 +0100455 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200456 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200457
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530458 /* m2_n2 for eDP downclock */
459 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700460 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530461
Daniel Vetterff9a6752013-06-01 17:16:21 +0200462 /*
463 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300464 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
465 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100466 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200467 int port_clock;
468
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100469 /* Used by SDVO (and if we ever fix it, HDMI). */
470 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700471
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300472 uint8_t lane_count;
473
Jesse Barnes2dd24552013-04-25 12:55:01 -0700474 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700475 struct {
476 u32 control;
477 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200478 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700479 } gmch_pfit;
480
481 /* Panel fitter placement and size for Ironlake+ */
482 struct {
483 u32 pos;
484 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100485 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200486 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700487 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100488
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100489 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100490 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100491 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300492
493 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300494
495 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000496
497 bool dp_encoder_is_mst;
498 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700499
500 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200501
502 /* w/a for waiting 2 vblanks during crtc enable */
503 enum pipe hsw_workaround_pipe;
Matt Roperd21fbe82015-09-24 15:53:12 -0700504
505 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
506 bool disable_lp_wm;
Matt Roper4e0963c2015-09-24 15:53:15 -0700507
508 struct {
509 /*
Matt Roperbf220452016-01-19 11:43:04 -0800510 * optimal watermarks, programmed post-vblank when this state
511 * is committed
Matt Roper4e0963c2015-09-24 15:53:15 -0700512 */
513 union {
514 struct intel_pipe_wm ilk;
515 struct skl_pipe_wm skl;
516 } optimal;
517 } wm;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100518};
519
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300520struct vlv_wm_state {
521 struct vlv_pipe_wm wm[3];
522 struct vlv_sr_wm sr[3];
523 uint8_t num_active_planes;
524 uint8_t num_levels;
525 uint8_t level;
526 bool cxsr;
527};
528
Sourab Gupta84c33a62014-06-02 16:47:17 +0530529struct intel_mmio_flip {
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200530 struct work_struct work;
Chris Wilsonbcafc4e2015-04-27 13:41:21 +0100531 struct drm_i915_private *i915;
Daniel Vettereed29a52015-05-21 14:21:25 +0200532 struct drm_i915_gem_request *req;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +0100533 struct intel_crtc *crtc;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +0100534 unsigned int rotation;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530535};
536
Matt Roper32b7eee2014-12-24 07:59:06 -0800537/*
538 * Tracking of operations that need to be performed at the beginning/end of an
539 * atomic commit, outside the atomic section where interrupts are disabled.
540 * These are generally operations that grab mutexes or might otherwise sleep
541 * and thus can't be run with interrupts disabled.
542 */
543struct intel_crtc_atomic_commit {
544 /* Sleepable operations to perform before commit */
Matt Roper32b7eee2014-12-24 07:59:06 -0800545 bool disable_fbc;
Rodrigo Vivi066cf55b2015-06-26 13:55:54 -0700546 bool disable_ips;
Matt Roper32b7eee2014-12-24 07:59:06 -0800547 bool pre_disable_primary;
Matt Roper32b7eee2014-12-24 07:59:06 -0800548
549 /* Sleepable operations to perform after commit */
550 unsigned fb_bits;
551 bool wait_vblank;
552 bool update_fbc;
553 bool post_enable_primary;
554 unsigned update_sprite_watermarks;
555};
556
Jesse Barnes79e53942008-11-07 14:24:08 -0800557struct intel_crtc {
558 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700559 enum pipe pipe;
560 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200562 /*
563 * Whether the crtc and the connected output pipeline is active. Implies
564 * that crtc->enabled is set, i.e. the current mode configuration has
565 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200566 */
567 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300568 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700569 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200570 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500571 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100572
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000573 atomic_t unpin_work_count;
574
Daniel Vettere506a0c2012-07-05 12:17:29 +0200575 /* Display surface base address adjustement for pageflips. Note that on
576 * gen4+ this only adjusts up to a tile, offsets within a tile are
577 * handled in the hw itself (with the TILEOFF register). */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200578 u32 dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300579 int adjusted_x;
580 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200581
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100582 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300583 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300584 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300585 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700586
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200587 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100588
Ville Syrjälä10d83732013-01-29 18:13:34 +0200589 /* reset counter value when the last flip was submitted */
590 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300591
592 /* Access to these should be protected by dev_priv->irq_lock. */
593 bool cpu_fifo_underrun_disabled;
594 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300595
596 /* per-pipe watermark state */
597 struct {
598 /* watermarks currently being used */
Matt Roper4e0963c2015-09-24 15:53:15 -0700599 union {
600 struct intel_pipe_wm ilk;
601 struct skl_pipe_wm skl;
602 } active;
Ville Syrjälä852eb002015-06-24 22:00:07 +0300603 /* allow CxSR on this pipe */
604 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300605 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300606
Ville Syrjälä80715b22014-05-15 20:23:23 +0300607 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800608
Jesse Barneseb120ef2015-09-15 14:19:32 -0700609 struct {
610 unsigned start_vbl_count;
611 ktime_t start_vbl_time;
612 int min_vbl, max_vbl;
613 int scanline_start;
614 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200615
Matt Roper32b7eee2014-12-24 07:59:06 -0800616 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700617
618 /* scalers available on this crtc */
619 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300620
621 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800622};
623
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300624struct intel_plane_wm_parameters {
625 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200626 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700627 /*
628 * For packed pixel formats:
629 * bytes_per_pixel - holds bytes per pixel
630 * For planar pixel formats:
631 * bytes_per_pixel - holds bytes per pixel for uv-plane
632 * y_bytes_per_pixel - holds bytes per pixel for y-plane
633 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300634 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700635 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300636 bool enabled;
637 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000638 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000639 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300640 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300641};
642
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800643struct intel_plane {
644 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700645 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800646 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100647 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800648 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300649 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300650
651 /* Since we need to change the watermarks before/after
652 * enabling/disabling the planes, we need to store the parameters here
653 * as the other pieces of the struct may not reflect the values we want
654 * for the watermark calculations. Currently only Haswell uses this.
655 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300656 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300657
Matt Roper8e7d6882015-01-21 16:35:41 -0800658 /*
659 * NOTE: Do not place new plane state fields here (e.g., when adding
660 * new plane properties). New runtime state should now be placed in
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100661 * the intel_plane_state structure and accessed via plane_state.
Matt Roper8e7d6882015-01-21 16:35:41 -0800662 */
663
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800664 void (*update_plane)(struct drm_plane *plane,
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100665 const struct intel_crtc_state *crtc_state,
666 const struct intel_plane_state *plane_state);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300667 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200668 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800669 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200670 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800671 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800672};
673
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300674struct intel_watermark_params {
675 unsigned long fifo_size;
676 unsigned long max_wm;
677 unsigned long default_wm;
678 unsigned long guard_size;
679 unsigned long cacheline_size;
680};
681
682struct cxsr_latency {
683 int is_desktop;
684 int is_ddr3;
685 unsigned long fsb_freq;
686 unsigned long mem_freq;
687 unsigned long display_sr;
688 unsigned long display_hpll_disable;
689 unsigned long cursor_sr;
690 unsigned long cursor_hpll_disable;
691};
692
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200693#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800694#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200695#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800696#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100697#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800698#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800699#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800700#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700701#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800702
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300703struct intel_hdmi {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200704 i915_reg_t hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300705 int ddc_bus;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300706 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200707 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300708 bool has_hdmi_sink;
709 bool has_audio;
710 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200711 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530712 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530713 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300714 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100715 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200716 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300717 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b52014-04-24 23:54:47 +0200718 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300719 const struct drm_display_mode *adjusted_mode);
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +0200720 bool (*infoframe_enabled)(struct drm_encoder *encoder,
721 const struct intel_crtc_state *pipe_config);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300722};
723
Dave Airlie0e32b392014-05-02 14:02:48 +1000724struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400725#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300726
Ramalingam Cfe3cd482015-02-13 15:32:59 +0530727/*
728 * enum link_m_n_set:
729 * When platform provides two set of M_N registers for dp, we can
730 * program them and switch between them incase of DRRS.
731 * But When only one such register is provided, we have to program the
732 * required divider value on that registers itself based on the DRRS state.
733 *
734 * M1_N1 : Program dp_m_n on M1_N1 registers
735 * dp_m2_n2 on M2_N2 registers (If supported)
736 *
737 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
738 * M2_N2 registers are not supported
739 */
740
741enum link_m_n_set {
742 /* Sets the m1_n1 and m2_n2 */
743 M1_N1 = 0,
744 M2_N2
745};
746
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300747struct intel_dp {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200748 i915_reg_t output_reg;
749 i915_reg_t aux_ch_ctl_reg;
750 i915_reg_t aux_ch_data_reg[5];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300751 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300752 int link_rate;
753 uint8_t lane_count;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300754 bool has_audio;
755 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300756 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200757 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300758 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300759 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400760 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200761 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
762 uint8_t num_sink_rates;
763 int sink_rates[DP_MAX_SUPPORTED_RATES];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200764 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300765 uint8_t train_set[4];
766 int panel_power_up_delay;
767 int panel_power_down_delay;
768 int panel_power_cycle_delay;
769 int backlight_on_delay;
770 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300771 struct delayed_work panel_vdd_work;
772 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200773 unsigned long last_power_cycle;
774 unsigned long last_power_on;
775 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000776
Clint Taylor01527b32014-07-07 13:01:46 -0700777 struct notifier_block edp_notifier;
778
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300779 /*
780 * Pipe whose power sequencer is currently locked into
781 * this port. Only relevant on VLV/CHV.
782 */
783 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300784 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300785
Dave Airlie0e32b392014-05-02 14:02:48 +1000786 bool can_mst; /* this port supports mst */
787 bool is_mst;
788 int active_mst_links;
789 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300790 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000791
Dave Airlie0e32b392014-05-02 14:02:48 +1000792 /* mst connector list */
793 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
794 struct drm_dp_mst_topology_mgr mst_mgr;
795
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000796 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000797 /*
798 * This function returns the value we have to program the AUX_CTL
799 * register with to kick off an AUX transaction.
800 */
801 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
802 bool has_aux_irq,
803 int send_bytes,
804 uint32_t aux_clock_divider);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +0300805
806 /* This is called before a link training is starterd */
807 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
808
Mika Kahola4e96c972015-04-29 09:17:39 +0300809 bool train_set_valid;
Todd Previtec5d5ab72015-04-15 08:38:38 -0700810
811 /* Displayport compliance testing */
812 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700813 unsigned long compliance_test_data;
814 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300815};
816
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200817struct intel_digital_port {
818 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200819 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700820 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200821 struct intel_dp dp;
822 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100823 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +0300824 bool release_cl2_override;
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200825 uint8_t max_lanes;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100826 /* for communication with audio component; protected by av_mutex */
827 const struct drm_connector *audio_connector;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200828};
829
Dave Airlie0e32b392014-05-02 14:02:48 +1000830struct intel_dp_mst_encoder {
831 struct intel_encoder base;
832 enum pipe pipe;
833 struct intel_digital_port *primary;
834 void *port; /* store this opaque as its illegal to dereference it */
835};
836
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300837static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -0700838vlv_dport_to_channel(struct intel_digital_port *dport)
839{
840 switch (dport->port) {
841 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300842 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800843 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700844 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800845 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700846 default:
847 BUG();
848 }
849}
850
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300851static inline enum dpio_phy
852vlv_dport_to_phy(struct intel_digital_port *dport)
853{
854 switch (dport->port) {
855 case PORT_B:
856 case PORT_C:
857 return DPIO_PHY0;
858 case PORT_D:
859 return DPIO_PHY1;
860 default:
861 BUG();
862 }
863}
864
865static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300866vlv_pipe_to_channel(enum pipe pipe)
867{
868 switch (pipe) {
869 case PIPE_A:
870 case PIPE_C:
871 return DPIO_CH0;
872 case PIPE_B:
873 return DPIO_CH1;
874 default:
875 BUG();
876 }
877}
878
Chris Wilsonf875c152010-09-09 15:44:14 +0100879static inline struct drm_crtc *
880intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
881{
882 struct drm_i915_private *dev_priv = dev->dev_private;
883 return dev_priv->pipe_to_crtc_mapping[pipe];
884}
885
Chris Wilson417ae142011-01-19 15:04:42 +0000886static inline struct drm_crtc *
887intel_get_crtc_for_plane(struct drm_device *dev, int plane)
888{
889 struct drm_i915_private *dev_priv = dev->dev_private;
890 return dev_priv->plane_to_crtc_mapping[plane];
891}
892
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100893struct intel_unpin_work {
894 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000895 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000896 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000897 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100898 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000899 atomic_t pending;
900#define INTEL_FLIP_INACTIVE 0
901#define INTEL_FLIP_PENDING 1
902#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300903 u32 flip_count;
904 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000905 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +0300906 u32 flip_queued_vblank;
907 u32 flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100908 bool enable_stall_check;
909};
910
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300911struct intel_load_detect_pipe {
912 struct drm_framebuffer *release_fb;
913 bool load_detect_temp;
914 int dpms_mode;
915};
Daniel Vetterb9805142012-08-31 17:37:33 +0200916
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300917static inline struct intel_encoder *
918intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100919{
920 return to_intel_connector(connector)->encoder;
921}
922
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200923static inline struct intel_digital_port *
924enc_to_dig_port(struct drm_encoder *encoder)
925{
926 return container_of(encoder, struct intel_digital_port, base.base);
927}
928
Dave Airlie0e32b392014-05-02 14:02:48 +1000929static inline struct intel_dp_mst_encoder *
930enc_to_mst(struct drm_encoder *encoder)
931{
932 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
933}
934
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300935static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
936{
937 return &enc_to_dig_port(encoder)->dp;
938}
939
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200940static inline struct intel_digital_port *
941dp_to_dig_port(struct intel_dp *intel_dp)
942{
943 return container_of(intel_dp, struct intel_digital_port, dp);
944}
945
946static inline struct intel_digital_port *
947hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
948{
949 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300950}
951
Damien Lespiau6af31a62014-03-28 00:18:33 +0530952/*
953 * Returns the number of planes for this pipe, ie the number of sprites + 1
954 * (primary plane). This doesn't count the cursor plane then.
955 */
956static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
957{
958 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
959}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000960
Daniel Vetter47339cd2014-09-30 10:56:46 +0200961/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +0200962bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300963 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200964bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300965 enum transcoder pch_transcoder,
966 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +0200967void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
968 enum pipe pipe);
969void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
970 enum transcoder pch_transcoder);
Ville Syrjäläaca7b682015-10-30 19:22:21 +0200971void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
972void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +0200973
974/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +0200975void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
976void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
977void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
978void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +0200979void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +0200980void gen6_enable_rps_interrupts(struct drm_device *dev);
981void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +0200982u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +0200983void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
984void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700985static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
986{
987 /*
988 * We only use drm_irq_uninstall() at unload and VT switch, so
989 * this is the only thing we need to check.
990 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200991 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700992}
993
Ville Syrjäläa225f072014-04-29 13:35:45 +0300994int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000995void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
996 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -0800997
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300998/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300999void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001000
Jesse Barnes79e53942008-11-07 14:24:08 -08001001
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001002/* intel_ddi.c */
Ville Syrjäläe404ba8d2015-08-17 18:46:20 +03001003void intel_ddi_clk_select(struct intel_encoder *encoder,
1004 const struct intel_crtc_state *pipe_config);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001005void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
Paulo Zanoni87440422013-09-24 15:48:31 -03001006void hsw_fdi_link_train(struct drm_crtc *crtc);
1007void intel_ddi_init(struct drm_device *dev, enum port port);
1008enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1009bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -03001010void intel_ddi_pll_init(struct drm_device *dev);
1011void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1012void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1013 enum transcoder cpu_transcoder);
1014void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1015void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001016bool intel_ddi_pll_select(struct intel_crtc *crtc,
1017 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -03001018void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03001019void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001020bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1021void intel_ddi_fdi_disable(struct drm_crtc *crtc);
Libin Yang3d52ccf2015-12-02 14:09:44 +08001022bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1023 struct intel_crtc *intel_crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001024void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001025 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf6102014-08-22 09:49:10 +05301026struct intel_encoder *
1027intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001028
Dave Airlie44905a272014-05-02 13:36:43 +10001029void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001030void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001031 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001032void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001033uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001034
Daniel Vetterb680c372014-09-19 18:27:27 +02001035/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +02001036void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001037 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001038void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1039 unsigned frontbuffer_bits);
1040void intel_frontbuffer_flip_complete(struct drm_device *dev,
1041 unsigned frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001042void intel_frontbuffer_flip(struct drm_device *dev,
Daniel Vetterfdbff922015-06-18 11:23:24 +02001043 unsigned frontbuffer_bits);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001044unsigned int intel_fb_align_height(struct drm_device *dev,
1045 unsigned int height,
1046 uint32_t pixel_format,
1047 uint64_t fb_format_modifier);
Rodrigo Vivide152b62015-07-07 16:28:51 -07001048void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1049 enum fb_op_origin origin);
Ville Syrjälä7b49f942016-01-12 21:08:32 +02001050u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1051 uint64_t fb_modifier, uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001052
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001053/* intel_audio.c */
1054void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001055void intel_audio_codec_enable(struct intel_encoder *encoder);
1056void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001057void i915_audio_component_init(struct drm_i915_private *dev_priv);
1058void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001059
Daniel Vetterb680c372014-09-19 18:27:27 +02001060/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -08001061extern const struct drm_plane_funcs intel_plane_funcs;
Daniel Vetterb680c372014-09-19 18:27:27 +02001062bool intel_has_pending_fb_unpin(struct drm_device *dev);
1063int intel_pch_rawclk(struct drm_device *dev);
Jani Nikula79e50a42015-08-26 10:58:20 +03001064int intel_hrawclk(struct drm_device *dev);
Daniel Vetterb680c372014-09-19 18:27:27 +02001065void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001066void intel_mark_idle(struct drm_device *dev);
1067void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001068int intel_display_suspend(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001069void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001070int intel_connector_init(struct intel_connector *);
1071struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001072bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001073void intel_connector_attach_encoder(struct intel_connector *connector,
1074 struct intel_encoder *encoder);
1075struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1076struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1077 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001078enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001079int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001081enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1082 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001083bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001084static inline void
1085intel_wait_for_vblank(struct drm_device *dev, int pipe)
1086{
1087 drm_wait_one_vblank(dev, pipe);
1088}
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001089static inline void
1090intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1091{
1092 const struct intel_crtc *crtc =
1093 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1094
1095 if (crtc->active)
1096 intel_wait_for_vblank(dev, pipe);
1097}
Paulo Zanoni87440422013-09-24 15:48:31 -03001098int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001099void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001100 struct intel_digital_port *dport,
1101 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001102bool intel_get_load_detect_pipe(struct drm_connector *connector,
1103 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001104 struct intel_load_detect_pipe *old,
1105 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001106void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001107 struct intel_load_detect_pipe *old,
1108 struct drm_modeset_acquire_ctx *ctx);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00001109int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1110 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02001111 const struct drm_plane_state *plane_state);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001112struct drm_framebuffer *
1113__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001114 struct drm_mode_fb_cmd2 *mode_cmd,
1115 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001116void intel_prepare_page_flip(struct drm_device *dev, int plane);
1117void intel_finish_page_flip(struct drm_device *dev, int pipe);
1118void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001119void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001120int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001121 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001122void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001123 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001124int intel_plane_atomic_get_property(struct drm_plane *plane,
1125 const struct drm_plane_state *state,
1126 struct drm_property *property,
1127 uint64_t *val);
1128int intel_plane_atomic_set_property(struct drm_plane *plane,
1129 struct drm_plane_state *state,
1130 struct drm_property *property,
1131 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001132int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1133 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001134
Ville Syrjälä832be822016-01-12 21:08:33 +02001135unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1136 uint64_t fb_modifier, unsigned int cpp);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001137
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001138static inline bool
1139intel_rotation_90_or_270(unsigned int rotation)
1140{
1141 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1142}
1143
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301144void intel_create_rotation_property(struct drm_device *dev,
1145 struct intel_plane *plane);
1146
Daniel Vetter716c2e52014-06-25 22:02:02 +03001147/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001148struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1149void assert_shared_dpll(struct drm_i915_private *dev_priv,
1150 struct intel_shared_dpll *pll,
1151 bool state);
1152#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1153#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001154struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1155 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001156
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00001157int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1158 const struct dpll *dpll);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001159void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1160
Daniel Vetter716c2e52014-06-25 22:02:02 +03001161/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001162void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1163 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001164void assert_pll(struct drm_i915_private *dev_priv,
1165 enum pipe pipe, bool state);
1166#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1167#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1168void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1169 enum pipe pipe, bool state);
1170#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1171#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001172void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001173#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1174#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02001175u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
1176 int *x, int *y,
1177 uint64_t fb_modifier,
1178 unsigned int cpp,
1179 unsigned int pitch);
Ville Syrjälä75147472014-11-24 18:28:11 +02001180void intel_prepare_reset(struct drm_device *dev);
1181void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001182void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1183void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05301184void broxton_init_cdclk(struct drm_device *dev);
1185void broxton_uninit_cdclk(struct drm_device *dev);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301186void broxton_ddi_phy_init(struct drm_device *dev);
1187void broxton_ddi_phy_uninit(struct drm_device *dev);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301188void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1189void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001190void skl_init_cdclk(struct drm_i915_private *dev_priv);
Shobhit Kumarc73666f2015-10-20 18:13:12 +05301191int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001192void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301193void skl_enable_dc6(struct drm_i915_private *dev_priv);
1194void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001195void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001196 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd482015-02-13 15:32:59 +05301197void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001198int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1199void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001200ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001201 int dotclock);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001202bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1203 intel_clock_t *best_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001204int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1205
Paulo Zanoni87440422013-09-24 15:48:31 -03001206bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001207void hsw_enable_ips(struct intel_crtc *crtc);
1208void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001209enum intel_display_power_domain
1210intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001211enum intel_display_power_domain
1212intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001213void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001214 struct intel_crtc_state *pipe_config);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001215void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001216
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001217int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001218int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001219
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02001220u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1221 struct drm_i915_gem_object *obj,
1222 unsigned int plane);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001223
Chandra Konduru6156a452015-04-27 13:48:39 -07001224u32 skl_plane_ctl_format(uint32_t pixel_format);
1225u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1226u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001227
Daniel Vettereb805622015-05-04 14:58:44 +02001228/* intel_csr.c */
Daniel Vetterf4448372015-10-28 23:59:02 +02001229void intel_csr_ucode_init(struct drm_i915_private *);
1230void intel_csr_load_program(struct drm_i915_private *);
1231void intel_csr_ucode_fini(struct drm_i915_private *);
Daniel Vettereb805622015-05-04 14:58:44 +02001232
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001233/* intel_dp.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001234void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001235bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1236 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001237void intel_dp_set_link_params(struct intel_dp *intel_dp,
1238 const struct intel_crtc_state *pipe_config);
Paulo Zanoni87440422013-09-24 15:48:31 -03001239void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001240void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1241void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1242void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001243int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001244bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001245 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001246bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001247enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1248 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001249void intel_edp_backlight_on(struct intel_dp *intel_dp);
1250void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001251void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001252void intel_edp_panel_on(struct intel_dp *intel_dp);
1253void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001254void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1255void intel_dp_mst_suspend(struct drm_device *dev);
1256void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001257int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001258int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001259void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001260void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001261uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001262void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301263void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1264void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301265void intel_edp_drrs_invalidate(struct drm_device *dev,
1266 unsigned frontbuffer_bits);
1267void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Sonika Jindal237ed862015-09-15 09:44:20 +05301268bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1269 struct intel_digital_port *port);
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001270void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001271
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001272void
1273intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1274 uint8_t dp_train_pat);
1275void
1276intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1277void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1278uint8_t
1279intel_dp_voltage_max(struct intel_dp *intel_dp);
1280uint8_t
1281intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1282void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1283 uint8_t *link_bw, uint8_t *rate_select);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001284bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001285bool
1286intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1287
Dave Airlie0e32b392014-05-02 14:02:48 +10001288/* intel_dp_mst.c */
1289int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1290void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001291/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001292void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001293
1294
1295/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001296void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001297
1298
Daniel Vetter0632fef2013-10-08 17:44:49 +02001299/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001300#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001301extern int intel_fbdev_init(struct drm_device *dev);
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001302extern void intel_fbdev_initial_config_async(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001303extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001304extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001305extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1306extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001307#else
1308static inline int intel_fbdev_init(struct drm_device *dev)
1309{
1310 return 0;
1311}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001312
Ville Syrjäläe00bf692015-11-06 15:08:33 +02001313static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001314{
1315}
1316
1317static inline void intel_fbdev_fini(struct drm_device *dev)
1318{
1319}
1320
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001321static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001322{
1323}
1324
Daniel Vetter0632fef2013-10-08 17:44:49 +02001325static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001326{
1327}
1328#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001329
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001330/* intel_fbc.c */
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001331bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001332void intel_fbc_deactivate(struct intel_crtc *crtc);
Paulo Zanoni754d1132015-10-13 19:13:25 -03001333void intel_fbc_update(struct intel_crtc *crtc);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001334void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanonid029bca2015-10-15 10:44:46 -03001335void intel_fbc_enable(struct intel_crtc *crtc);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001336void intel_fbc_disable(struct drm_i915_private *dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001337void intel_fbc_disable_crtc(struct intel_crtc *crtc);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001338void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1339 unsigned int frontbuffer_bits,
1340 enum fb_op_origin origin);
1341void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001342 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001343void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001344
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001345/* intel_hdmi.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001346void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
Paulo Zanoni87440422013-09-24 15:48:31 -03001347void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1348 struct intel_connector *intel_connector);
1349struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1350bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001351 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001352
1353
1354/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001355void intel_lvds_init(struct drm_device *dev);
1356bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001357
1358
1359/* intel_modes.c */
1360int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001361 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001362int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001363void intel_attach_force_audio_property(struct drm_connector *connector);
1364void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001365void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001366
1367
1368/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001369void intel_setup_overlay(struct drm_device *dev);
1370void intel_cleanup_overlay(struct drm_device *dev);
1371int intel_overlay_switch_off(struct intel_overlay *overlay);
1372int intel_overlay_put_image(struct drm_device *dev, void *data,
1373 struct drm_file *file_priv);
1374int intel_overlay_attrs(struct drm_device *dev, void *data,
1375 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001376void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001377
1378
1379/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001380int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301381 struct drm_display_mode *fixed_mode,
1382 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001383void intel_panel_fini(struct intel_panel *panel);
1384void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1385 struct drm_display_mode *adjusted_mode);
1386void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001387 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001388 int fitting_mode);
1389void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001390 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001391 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001392void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1393 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001394int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001395void intel_panel_enable_backlight(struct intel_connector *connector);
1396void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001397void intel_panel_destroy_backlight(struct drm_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001398enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301399extern struct drm_display_mode *intel_find_panel_downclock(
1400 struct drm_device *dev,
1401 struct drm_display_mode *fixed_mode,
1402 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001403void intel_backlight_register(struct drm_device *dev);
1404void intel_backlight_unregister(struct drm_device *dev);
1405
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001406
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001407/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001408void intel_psr_enable(struct intel_dp *intel_dp);
1409void intel_psr_disable(struct intel_dp *intel_dp);
1410void intel_psr_invalidate(struct drm_device *dev,
Daniel Vetter20c88382015-06-18 10:30:27 +02001411 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001412void intel_psr_flush(struct drm_device *dev,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001413 unsigned frontbuffer_bits,
1414 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001415void intel_psr_init(struct drm_device *dev);
Daniel Vetter20c88382015-06-18 10:30:27 +02001416void intel_psr_single_frame_update(struct drm_device *dev,
1417 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001418
Daniel Vetter9c065a72014-09-30 10:56:38 +02001419/* intel_runtime_pm.c */
1420int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001421void intel_power_domains_fini(struct drm_i915_private *);
Imre Deak73dfc222015-11-17 17:33:53 +02001422void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1423void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
Damien Lespiau2f693e22015-11-04 19:24:12 +02001424void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1425void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001426void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Stone9895ad02015-11-20 15:55:33 +00001427const char *
1428intel_display_power_domain_str(enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001429
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001430bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1431 enum intel_display_power_domain domain);
1432bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1433 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001434void intel_display_power_get(struct drm_i915_private *dev_priv,
1435 enum intel_display_power_domain domain);
1436void intel_display_power_put(struct drm_i915_private *dev_priv,
1437 enum intel_display_power_domain domain);
Imre Deakda5827c2015-12-15 20:10:33 +02001438
1439static inline void
1440assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1441{
1442 WARN_ONCE(dev_priv->pm.suspended,
1443 "Device suspended during HW access\n");
1444}
1445
1446static inline void
1447assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1448{
1449 assert_rpm_device_not_suspended(dev_priv);
Daniel Vetterbecd9ca2016-01-05 17:54:07 +01001450 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1451 * too much noise. */
1452 if (!atomic_read(&dev_priv->pm.wakeref_count))
1453 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
Imre Deakda5827c2015-12-15 20:10:33 +02001454}
1455
Imre Deak2b19efe2015-12-15 20:10:37 +02001456static inline int
1457assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1458{
1459 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1460
1461 assert_rpm_wakelock_held(dev_priv);
1462
1463 return seq;
1464}
1465
1466static inline void
1467assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1468{
1469 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1470 "HW access outside of RPM atomic section\n");
1471}
1472
Imre Deak1f814da2015-12-16 02:52:19 +02001473/**
1474 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1475 * @dev_priv: i915 device instance
1476 *
1477 * This function disable asserts that check if we hold an RPM wakelock
1478 * reference, while keeping the device-not-suspended checks still enabled.
1479 * It's meant to be used only in special circumstances where our rule about
1480 * the wakelock refcount wrt. the device power state doesn't hold. According
1481 * to this rule at any point where we access the HW or want to keep the HW in
1482 * an active state we must hold an RPM wakelock reference acquired via one of
1483 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1484 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1485 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1486 * users should avoid using this function.
1487 *
1488 * Any calls to this function must have a symmetric call to
1489 * enable_rpm_wakeref_asserts().
1490 */
1491static inline void
1492disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1493{
1494 atomic_inc(&dev_priv->pm.wakeref_count);
1495}
1496
1497/**
1498 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1499 * @dev_priv: i915 device instance
1500 *
1501 * This function re-enables the RPM assert checks after disabling them with
1502 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1503 * circumstances otherwise its use should be avoided.
1504 *
1505 * Any calls to this function must have a symmetric call to
1506 * disable_rpm_wakeref_asserts().
1507 */
1508static inline void
1509enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1510{
1511 atomic_dec(&dev_priv->pm.wakeref_count);
1512}
1513
1514/* TODO: convert users of these to rely instead on proper RPM refcounting */
1515#define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1516 disable_rpm_wakeref_asserts(dev_priv)
1517
1518#define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1519 enable_rpm_wakeref_asserts(dev_priv)
1520
Daniel Vetter9c065a72014-09-30 10:56:38 +02001521void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1522void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1523void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1524
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001525void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1526
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001527void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1528 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001529bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1530 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001531
1532
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001533/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001534void intel_init_clock_gating(struct drm_device *dev);
1535void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001536int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001537void intel_update_watermarks(struct drm_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001538void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001539void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001540void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1541void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001542void intel_init_gt_powersave(struct drm_device *dev);
1543void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001544void intel_enable_gt_powersave(struct drm_device *dev);
1545void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001546void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001547void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001548void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001549void gen6_rps_busy(struct drm_i915_private *dev_priv);
1550void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001551void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001552void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001553 struct intel_rps_client *rps,
1554 unsigned long submitted);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001555void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02001556 struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001557void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001558void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001559void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001560void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1561 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001562uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001563
1564/* intel_sdvo.c */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001565bool intel_sdvo_init(struct drm_device *dev,
1566 i915_reg_t reg, enum port port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001567
1568
1569/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001570int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001571int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1572 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001573void intel_pipe_update_start(struct intel_crtc *crtc);
1574void intel_pipe_update_end(struct intel_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001575
1576/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001577void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001578
Matt Roperea2c67b2014-12-23 10:41:52 -08001579/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001580int intel_connector_atomic_get_property(struct drm_connector *connector,
1581 const struct drm_connector_state *state,
1582 struct drm_property *property,
1583 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001584struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1585void intel_crtc_destroy_state(struct drm_crtc *crtc,
1586 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001587struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1588void intel_atomic_state_clear(struct drm_atomic_state *);
1589struct intel_shared_dpll_config *
1590intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1591
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001592static inline struct intel_crtc_state *
1593intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1594 struct intel_crtc *crtc)
1595{
1596 struct drm_crtc_state *crtc_state;
1597 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1598 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001599 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001600
1601 return to_intel_crtc_state(crtc_state);
1602}
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001603int intel_atomic_setup_scalers(struct drm_device *dev,
1604 struct intel_crtc *intel_crtc,
1605 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001606
1607/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001608struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001609struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1610void intel_plane_destroy_state(struct drm_plane *plane,
1611 struct drm_plane_state *state);
1612extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1613
Jesse Barnes79e53942008-11-07 14:24:08 -08001614#endif /* __INTEL_DRV_H__ */