blob: 97cbcb7b016aa1e4f489a5841c513b29c716f109 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Chris Wilson52137012018-06-06 22:45:20 +010043#include <linux/mm_types.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000044#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010046#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010047#include <linux/shmem_fs.h>
48
49#include <drm/drmP.h>
50#include <drm/intel-gtt.h>
51#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
52#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020053#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020054#include <drm/drm_cache.h>
Daniel Vetterd78aa652018-09-05 15:57:05 +020055#include <drm/drm_util.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010056
Jani Nikula2d332ee2018-11-16 14:07:25 +020057#include "i915_fixed.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058#include "i915_params.h"
59#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000060#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061
62#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000063#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000064#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000065#include "intel_dpll_mgr.h"
66#include "intel_lrc.h"
67#include "intel_opregion.h"
68#include "intel_ringbuffer.h"
69#include "intel_uncore.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070070#include "intel_wopcm.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000071#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010072
Chris Wilsond501b1d2016-04-13 17:35:02 +010073#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000074#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020075#include "i915_gem_fence_reg.h"
76#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010077#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000078#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000079#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010080#include "i915_scheduler.h"
Chris Wilsona89d1f92018-05-02 17:38:39 +010081#include "i915_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020082#include "i915_vma.h"
83
Zhi Wang0ad35fe2016-06-16 08:07:00 -040084#include "intel_gvt.h"
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/* General customization:
87 */
88
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define DRIVER_NAME "i915"
90#define DRIVER_DESC "Intel Graphics"
Jani Nikula835cb5c2018-11-22 16:03:03 +020091#define DRIVER_DATE "20181122"
Jani Nikulab4bf44d2018-11-22 16:49:47 +020092#define DRIVER_TIMESTAMP 1542898187
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Rob Clarke2c719b2014-12-15 13:56:32 -050094/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
95 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
96 * which may not necessarily be a user visible problem. This will either
97 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
98 * enable distros and users to tailor their preferred amount of i915 abrt
99 * spam.
100 */
101#define I915_STATE_WARN(condition, format...) ({ \
102 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200103 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000104 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500105 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500106 unlikely(__ret_warn_on); \
107})
108
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200109#define I915_STATE_WARN_ON(x) \
110 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200111
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000112#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100113
Imre Deak4fec15d2016-03-16 13:39:08 +0200114bool __i915_inject_load_failure(const char *func, int line);
115#define i915_inject_load_failure() \
116 __i915_inject_load_failure(__func__, __LINE__)
Chris Wilson51c18bf2018-06-09 12:10:58 +0100117
118bool i915_error_injected(void);
119
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000120#else
Chris Wilson51c18bf2018-06-09 12:10:58 +0100121
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000122#define i915_inject_load_failure() false
Chris Wilson51c18bf2018-06-09 12:10:58 +0100123#define i915_error_injected() false
124
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000125#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200126
Chris Wilson51c18bf2018-06-09 12:10:58 +0100127#define i915_load_error(i915, fmt, ...) \
128 __i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
129 fmt, ##__VA_ARGS__)
130
Egbert Eich1d843f92013-02-25 12:06:49 -0500131enum hpd_pin {
132 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500133 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
134 HPD_CRT,
135 HPD_SDVO_B,
136 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700137 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500138 HPD_PORT_B,
139 HPD_PORT_C,
140 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800141 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700142 HPD_PORT_F,
Egbert Eich1d843f92013-02-25 12:06:49 -0500143 HPD_NUM_PINS
144};
145
Jani Nikulac91711f2015-05-28 15:43:48 +0300146#define for_each_hpd_pin(__pin) \
147 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
148
Lyude Paul9a64c652018-11-06 16:30:16 -0500149/* Threshold == 5 for long IRQs, 50 for short */
150#define HPD_STORM_DEFAULT_THRESHOLD 50
Lyude317eaa92017-02-03 21:18:25 -0500151
Jani Nikula5fcece82015-05-27 15:03:42 +0300152struct i915_hotplug {
153 struct work_struct hotplug_work;
154
155 struct {
156 unsigned long last_jiffies;
157 int count;
158 enum {
159 HPD_ENABLED = 0,
160 HPD_DISABLED = 1,
161 HPD_MARK_DISABLED = 2
162 } state;
163 } stats[HPD_NUM_PINS];
164 u32 event_bits;
165 struct delayed_work reenable_work;
166
Jani Nikula5fcece82015-05-27 15:03:42 +0300167 u32 long_port_mask;
168 u32 short_port_mask;
169 struct work_struct dig_port_work;
170
Lyude19625e82016-06-21 17:03:44 -0400171 struct work_struct poll_init_work;
172 bool poll_enabled;
173
Lyude317eaa92017-02-03 21:18:25 -0500174 unsigned int hpd_storm_threshold;
Lyude Paul9a64c652018-11-06 16:30:16 -0500175 /* Whether or not to count short HPD IRQs in HPD storms */
176 u8 hpd_short_storm_enabled;
Lyude317eaa92017-02-03 21:18:25 -0500177
Jani Nikula5fcece82015-05-27 15:03:42 +0300178 /*
179 * if we get a HPD irq from DP and a HPD irq from non-DP
180 * the non-DP HPD could block the workqueue on a mode config
181 * mutex getting, that userspace may have taken. However
182 * userspace is waiting on the DP workqueue to run which is
183 * blocked behind the non-DP one.
184 */
185 struct workqueue_struct *dp_wq;
186};
187
Chris Wilson2a2d5482012-12-03 11:49:06 +0000188#define I915_GEM_GPU_DOMAINS \
189 (I915_GEM_DOMAIN_RENDER | \
190 I915_GEM_DOMAIN_SAMPLER | \
191 I915_GEM_DOMAIN_COMMAND | \
192 I915_GEM_DOMAIN_INSTRUCTION | \
193 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700194
Daniel Vettere7b903d2013-06-05 13:34:14 +0200195struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100196struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100197struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200198
Chris Wilsona6f766f2015-04-27 13:41:20 +0100199struct drm_i915_file_private {
200 struct drm_i915_private *dev_priv;
201 struct drm_file *file;
202
203 struct {
204 spinlock_t lock;
205 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100206/* 20ms is a fairly arbitrary limit (greater than the average frame time)
207 * chosen to prevent the CPU getting more than a frame ahead of the GPU
208 * (when using lax throttling for the frontbuffer). We also use it to
209 * offer free GPU waitboosts for severely congested workloads.
210 */
211#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100212 } mm;
213 struct idr context_idr;
214
Chris Wilson2e1b8732015-04-27 13:41:22 +0100215 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100216 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100217 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100218
Chris Wilsonc80ff162016-07-27 09:07:27 +0100219 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200220
Mika Kuoppala14921f32018-06-15 13:44:29 +0300221/*
222 * Every context ban increments per client ban score. Also
223 * hangs in short succession increments ban score. If ban threshold
224 * is reached, client is considered banned and submitting more work
225 * will fail. This is a stop gap measure to limit the badly behaving
226 * clients access to gpu. Note that unbannable contexts never increment
227 * the client ban score.
Mika Kuoppalab083a082016-11-18 15:10:47 +0200228 */
Mika Kuoppala14921f32018-06-15 13:44:29 +0300229#define I915_CLIENT_SCORE_HANG_FAST 1
230#define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
231#define I915_CLIENT_SCORE_CONTEXT_BAN 3
232#define I915_CLIENT_SCORE_BANNED 9
233 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
234 atomic_t ban_score;
235 unsigned long hang_timestamp;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100236};
237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238/* Interface history:
239 *
240 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100241 * 1.2: Add Power Management
242 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100243 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000244 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000245 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
246 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 */
248#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000249#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250#define DRIVER_PATCHLEVEL 0
251
Chris Wilson6ef3d422010-08-04 20:26:07 +0100252struct intel_overlay;
253struct intel_overlay_error_state;
254
yakui_zhao9b9d1722009-05-31 17:17:17 +0800255struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100256 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100260 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400261 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800262};
263
Jani Nikula7bd688c2013-11-08 16:48:56 +0200264struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200265struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100266struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200267struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000268struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100269struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200270struct intel_limit;
271struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200272struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100273
Jesse Barnese70236a2009-09-21 10:42:27 -0700274struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200275 void (*get_cdclk)(struct drm_i915_private *dev_priv,
276 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200277 void (*set_cdclk)(struct drm_i915_private *dev_priv,
278 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200279 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
280 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100281 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800282 int (*compute_intermediate_wm)(struct drm_device *dev,
283 struct intel_crtc *intel_crtc,
284 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100285 void (*initial_watermarks)(struct intel_atomic_state *state,
286 struct intel_crtc_state *cstate);
287 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
288 struct intel_crtc_state *cstate);
289 void (*optimize_watermarks)(struct intel_atomic_state *state,
290 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700291 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200292 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200293 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100294 /* Returns the active state of the crtc, and if the crtc is active,
295 * fills out the pipe-config with the hw state. */
296 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200297 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000298 void (*get_initial_plane_config)(struct intel_crtc *,
299 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200300 int (*crtc_compute_clock)(struct intel_crtc *crtc,
301 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200302 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
303 struct drm_atomic_state *old_state);
304 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
305 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200306 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200307 void (*audio_codec_enable)(struct intel_encoder *encoder,
308 const struct intel_crtc_state *crtc_state,
309 const struct drm_connector_state *conn_state);
310 void (*audio_codec_disable)(struct intel_encoder *encoder,
311 const struct intel_crtc_state *old_crtc_state,
312 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200313 void (*fdi_link_train)(struct intel_crtc *crtc,
314 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200315 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100316 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700317 /* clock updates for mode set */
318 /* cursor updates */
319 /* render clock increase/decrease */
320 /* display clock increase/decrease */
321 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000322
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200323 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
324 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700325};
326
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200327#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
328#define CSR_VERSION_MAJOR(version) ((version) >> 16)
329#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
330
Daniel Vettereb805622015-05-04 14:58:44 +0200331struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200332 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200333 const char *fw_path;
Jani Nikula180e9d22018-09-26 16:34:12 +0300334 uint32_t required_version;
Jani Nikulad8a5b7d2018-09-26 16:34:13 +0300335 uint32_t max_fw_size; /* bytes */
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530336 uint32_t *dmc_payload;
Jani Nikulad8a5b7d2018-09-26 16:34:13 +0300337 uint32_t dmc_fw_size; /* dwords */
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200338 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200339 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200340 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200341 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200342 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200343 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200344};
345
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800346enum i915_cache_level {
347 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100348 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
349 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
350 caches, eg sampler/render caches, and the
351 large Last-Level-Cache. LLC is coherent with
352 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100353 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800354};
355
Chris Wilson85fd4f52016-12-05 14:29:36 +0000356#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
357
Paulo Zanonia4001f12015-02-13 17:23:44 -0200358enum fb_op_origin {
359 ORIGIN_GTT,
360 ORIGIN_CPU,
361 ORIGIN_CS,
362 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300363 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200364};
365
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200366struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300367 /* This is always the inner lock when overlapping with struct_mutex and
368 * it's the outer lock when overlapping with stolen_lock. */
369 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700370 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200371 unsigned int possible_framebuffer_bits;
372 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200373 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200374 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700375
Ben Widawskyc4213882014-06-19 12:06:10 -0700376 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700377 struct drm_mm_node *compressed_llb;
378
Rodrigo Vivida46f932014-08-01 02:04:45 -0700379 bool false_color;
380
Paulo Zanonid029bca2015-10-15 10:44:46 -0300381 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300382 bool active;
Maarten Lankhorstc9855a52018-06-25 18:37:57 +0200383 bool flip_pending;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300384
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300385 bool underrun_detected;
386 struct work_struct underrun_work;
387
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300388 /*
389 * Due to the atomic rules we can't access some structures without the
390 * appropriate locking, so we cache information here in order to avoid
391 * these problems.
392 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200393 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000394 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000395 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000396
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200397 struct {
398 unsigned int mode_flags;
399 uint32_t hsw_bdw_pixel_rate;
400 } crtc;
401
402 struct {
403 unsigned int rotation;
404 int src_w;
405 int src_h;
406 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300407 /*
408 * Display surface base address adjustement for
409 * pageflips. Note that on gen4+ this only adjusts up
410 * to a tile, offsets within a tile are handled in
411 * the hw itself (with the TILEOFF register).
412 */
413 int adjusted_x;
414 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300415
416 int y;
Maarten Lankhorstb2081522018-08-15 12:34:05 +0200417
418 uint16_t pixel_blend_mode;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200419 } plane;
420
421 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200422 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200423 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200424 } fb;
425 } state_cache;
426
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300427 /*
428 * This structure contains everything that's relevant to program the
429 * hardware registers. When we want to figure out if we need to disable
430 * and re-enable FBC for a new configuration we just check if there's
431 * something different in the struct. The genx_fbc_activate functions
432 * are supposed to read from it in order to program the registers.
433 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200434 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000435 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000436 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000437
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200438 struct {
439 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200440 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200441 unsigned int fence_y_offset;
442 } crtc;
443
444 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200445 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200446 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200447 } fb;
448
449 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530450 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200451 } params;
452
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200453 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800454};
455
Chris Wilsonfe88d122016-12-31 11:20:12 +0000456/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530457 * HIGH_RR is the highest eDP panel refresh rate read from EDID
458 * LOW_RR is the lowest eDP panel refresh rate found from EDID
459 * parsing for same resolution.
460 */
461enum drrs_refresh_rate_type {
462 DRRS_HIGH_RR,
463 DRRS_LOW_RR,
464 DRRS_MAX_RR, /* RR count */
465};
466
467enum drrs_support_type {
468 DRRS_NOT_SUPPORTED = 0,
469 STATIC_DRRS_SUPPORT = 1,
470 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530471};
472
Daniel Vetter2807cf62014-07-11 10:30:11 -0700473struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530474struct i915_drrs {
475 struct mutex mutex;
476 struct delayed_work work;
477 struct intel_dp *dp;
478 unsigned busy_frontbuffer_bits;
479 enum drrs_refresh_rate_type refresh_rate_type;
480 enum drrs_support_type type;
481};
482
Rodrigo Vivia031d702013-10-03 16:15:06 -0300483struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700484 struct mutex lock;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200485
486#define I915_PSR_DEBUG_MODE_MASK 0x0f
487#define I915_PSR_DEBUG_DEFAULT 0x00
488#define I915_PSR_DEBUG_DISABLE 0x01
489#define I915_PSR_DEBUG_ENABLE 0x02
Maarten Lankhorst2ac45bd2018-08-08 16:19:11 +0200490#define I915_PSR_DEBUG_FORCE_PSR1 0x03
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200491#define I915_PSR_DEBUG_IRQ 0x10
492
493 u32 debug;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300494 bool sink_support;
Maarten Lankhorstc44301f2018-08-09 16:21:01 +0200495 bool prepared, enabled;
496 struct intel_dp *dp;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700497 bool active;
Rodrigo Vivi5422b372018-06-13 12:26:00 -0700498 struct work_struct work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700499 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700500 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800501 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530502 bool colorimetry_support;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700503 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700504 u8 sink_sync_latency;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700505 ktime_t last_entry_attempt;
506 ktime_t last_exit;
José Roberto de Souza50a12d82018-11-21 14:54:38 -0800507 bool sink_not_reliable;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300508};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700509
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800510enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300511 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800512 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300513 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
514 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530515 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700516 PCH_KBP, /* Kaby Lake PCH */
517 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200518 PCH_ICP, /* Ice Lake PCH */
Lucas De Marchib8bf31d2018-06-08 15:33:27 +0300519 PCH_NOP, /* PCH without south display */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800520};
521
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200522enum intel_sbi_destination {
523 SBI_ICLK,
524 SBI_MPHY,
525};
526
Keith Packard435793d2011-07-12 14:56:22 -0700527#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100528#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000529#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100530#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700531#define QUIRK_INCREASE_T12_DELAY (1<<6)
Clint Taylor90c3e212018-07-10 13:02:05 -0700532#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
Jesse Barnesb690e962010-07-19 13:53:12 -0700533
Dave Airlie8be48d92010-03-30 05:34:14 +0000534struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100535struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000536
Daniel Vetterc2b91522012-02-14 22:37:19 +0100537struct intel_gmbus {
538 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200539#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000540 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100541 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200542 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100543 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100544 struct drm_i915_private *dev_priv;
545};
546
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100547struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000548 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000549 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800550 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800551 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000552 u32 saveSWF0[16];
553 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300554 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200555 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400556 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800557 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100558};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100559
Imre Deakddeea5b2014-05-05 15:19:56 +0300560struct vlv_s0ix_state {
561 /* GAM */
562 u32 wr_watermark;
563 u32 gfx_prio_ctrl;
564 u32 arb_mode;
565 u32 gfx_pend_tlb0;
566 u32 gfx_pend_tlb1;
567 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
568 u32 media_max_req_count;
569 u32 gfx_max_req_count;
570 u32 render_hwsp;
571 u32 ecochk;
572 u32 bsd_hwsp;
573 u32 blt_hwsp;
574 u32 tlb_rd_addr;
575
576 /* MBC */
577 u32 g3dctl;
578 u32 gsckgctl;
579 u32 mbctl;
580
581 /* GCP */
582 u32 ucgctl1;
583 u32 ucgctl3;
584 u32 rcgctl1;
585 u32 rcgctl2;
586 u32 rstctl;
587 u32 misccpctl;
588
589 /* GPM */
590 u32 gfxpause;
591 u32 rpdeuhwtc;
592 u32 rpdeuc;
593 u32 ecobus;
594 u32 pwrdwnupctl;
595 u32 rp_down_timeout;
596 u32 rp_deucsw;
597 u32 rcubmabdtmr;
598 u32 rcedata;
599 u32 spare2gh;
600
601 /* Display 1 CZ domain */
602 u32 gt_imr;
603 u32 gt_ier;
604 u32 pm_imr;
605 u32 pm_ier;
606 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
607
608 /* GT SA CZ domain */
609 u32 tilectl;
610 u32 gt_fifoctl;
611 u32 gtlc_wake_ctrl;
612 u32 gtlc_survive;
613 u32 pmwgicz;
614
615 /* Display 2 CZ domain */
616 u32 gu_ctl0;
617 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700618 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300619 u32 clock_gate_dis2;
620};
621
Chris Wilsonbf225f22014-07-10 20:31:18 +0100622struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200623 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100624 u32 render_c0;
625 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400626};
627
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100628struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200629 /*
630 * work, interrupts_enabled and pm_iir are protected by
631 * dev_priv->irq_lock
632 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100633 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200634 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100635 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200636
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100637 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530638 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530639
Ben Widawskyb39fb292014-03-19 18:31:11 -0700640 /* Frequencies are stored in potentially platform dependent multiples.
641 * In other words, *_freq needs to be multiplied by X to be interesting.
642 * Soft limits are those which are used for the dynamic reclocking done
643 * by the driver (raise frequencies under heavy loads, and lower for
644 * lighter loads). Hard limits are those imposed by the hardware.
645 *
646 * A distinction is made for overclocking, which is never enabled by
647 * default, and is considered to be above the hard limit if it's
648 * possible at all.
649 */
650 u8 cur_freq; /* Current frequency (cached, may not == HW) */
651 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
652 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
653 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
654 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100655 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000656 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700657 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
658 u8 rp1_freq; /* "less than" RP0 power/freqency */
659 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200660 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700661
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100662 int last_adj;
Chris Wilson60548c52018-07-31 14:26:29 +0100663
664 struct {
665 struct mutex mutex;
666
667 enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
668 unsigned int interactive;
669
670 u8 up_threshold; /* Current %busy required to uplock */
671 u8 down_threshold; /* Current %busy required to downclock */
672 } power;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100673
Chris Wilsonc0951f02013-10-10 21:58:50 +0100674 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100675 atomic_t num_waiters;
676 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700677
Chris Wilsonbf225f22014-07-10 20:31:18 +0100678 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000679 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100680};
681
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100682struct intel_rc6 {
683 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000684 u64 prev_hw_residency[4];
685 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100686};
687
688struct intel_llc_pstate {
689 bool enabled;
690};
691
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100692struct intel_gen6_power_mgmt {
693 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100694 struct intel_rc6 rc6;
695 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100696};
697
Daniel Vetter1a240d42012-11-29 22:18:51 +0100698/* defined intel_pm.c */
699extern spinlock_t mchdev_lock;
700
Daniel Vetterc85aa882012-11-02 19:55:03 +0100701struct intel_ilk_power_mgmt {
702 u8 cur_delay;
703 u8 min_delay;
704 u8 max_delay;
705 u8 fmax;
706 u8 fstart;
707
708 u64 last_count1;
709 unsigned long last_time1;
710 unsigned long chipset_power;
711 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000712 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100713 unsigned long gfx_power;
714 u8 corr;
715
716 int c_m;
717 int r_t;
718};
719
Imre Deakc6cb5822014-03-04 19:22:55 +0200720struct drm_i915_private;
721struct i915_power_well;
722
723struct i915_power_well_ops {
724 /*
725 * Synchronize the well's hw state to match the current sw state, for
726 * example enable/disable it based on the current refcount. Called
727 * during driver init and resume time, possibly after first calling
728 * the enable/disable handlers.
729 */
730 void (*sync_hw)(struct drm_i915_private *dev_priv,
731 struct i915_power_well *power_well);
732 /*
733 * Enable the well and resources that depend on it (for example
734 * interrupts located on the well). Called after the 0->1 refcount
735 * transition.
736 */
737 void (*enable)(struct drm_i915_private *dev_priv,
738 struct i915_power_well *power_well);
739 /*
740 * Disable the well and resources that depend on it. Called after
741 * the 1->0 refcount transition.
742 */
743 void (*disable)(struct drm_i915_private *dev_priv,
744 struct i915_power_well *power_well);
745 /* Returns the hw enabled state. */
746 bool (*is_enabled)(struct drm_i915_private *dev_priv,
747 struct i915_power_well *power_well);
748};
749
Imre Deak75e39682018-08-06 12:58:39 +0300750struct i915_power_well_regs {
751 i915_reg_t bios;
752 i915_reg_t driver;
753 i915_reg_t kvmr;
754 i915_reg_t debug;
755};
756
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800757/* Power well structure for haswell */
Imre Deakf28ec6f2018-08-06 12:58:37 +0300758struct i915_power_well_desc {
Imre Deakc1ca7272013-11-25 17:15:29 +0200759 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200760 bool always_on;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200761 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300762 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300763 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300764 /*
765 * Arbitraty data associated with this power well. Platform and power
766 * well specific.
767 */
Imre Deakb5565a22017-07-06 17:40:29 +0300768 union {
769 struct {
Imre Deakd13dd052018-08-06 12:58:38 +0300770 /*
771 * request/status flag index in the PUNIT power well
772 * control/status registers.
773 */
774 u8 idx;
775 } vlv;
776 struct {
Imre Deakb5565a22017-07-06 17:40:29 +0300777 enum dpio_phy phy;
778 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300779 struct {
Imre Deak75e39682018-08-06 12:58:39 +0300780 const struct i915_power_well_regs *regs;
781 /*
782 * request/status flag index in the power well
783 * constrol/status registers.
784 */
785 u8 idx;
Imre Deak001bd2c2017-07-12 18:54:13 +0300786 /* Mask of pipes whose IRQ logic is backed by the pw */
787 u8 irq_pipe_mask;
788 /* The pw is backing the VGA functionality */
789 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300790 bool has_fuses:1;
Imre Deakc7375d92018-11-01 16:04:26 +0200791 /*
792 * The pw is for an ICL+ TypeC PHY port in
793 * Thunderbolt mode.
794 */
795 bool is_tc_tbt:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300796 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300797 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200798 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800799};
800
Imre Deakf28ec6f2018-08-06 12:58:37 +0300801struct i915_power_well {
802 const struct i915_power_well_desc *desc;
803 /* power well enable/disable usage count */
804 int count;
805 /* cached hw enabled state */
806 bool hw_enabled;
807};
808
Imre Deak83c00f52013-10-25 17:36:47 +0300809struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300810 /*
811 * Power wells needed for initialization at driver init and suspend
812 * time are on. They are kept on until after the first modeset.
813 */
Imre Deak0d116a22014-04-25 13:19:05 +0300814 bool initializing;
Imre Deak2cd9a682018-08-16 15:37:57 +0300815 bool display_core_suspended;
Imre Deakc1ca7272013-11-25 17:15:29 +0200816 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300817
Imre Deak83c00f52013-10-25 17:36:47 +0300818 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200819 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200820 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300821};
822
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700823#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100824struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700825 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100826 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700827 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100828};
829
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100830struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100831 /** Memory allocator for GTT stolen memory */
832 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300833 /** Protects the usage of the GTT stolen memory allocator. This is
834 * always the inner lock when overlapping with struct_mutex. */
835 struct mutex stolen_lock;
836
Chris Wilsonf2123812017-10-16 12:40:37 +0100837 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
838 spinlock_t obj_lock;
839
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100840 /** List of all objects in gtt_space. Used to restore gtt
841 * mappings on resume */
842 struct list_head bound_list;
843 /**
844 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100845 * are idle and not used by the GPU). These objects may or may
846 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100847 */
848 struct list_head unbound_list;
849
Chris Wilson275f0392016-10-24 13:42:14 +0100850 /** List of all objects in gtt_space, currently mmaped by userspace.
851 * All objects within this list must also be on bound_list.
852 */
853 struct list_head userfault_list;
854
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100855 /**
856 * List of objects which are pending destruction.
857 */
858 struct llist_head free_list;
859 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100860 spinlock_t free_lock;
Chris Wilsonc9c704712018-02-19 22:06:31 +0000861 /**
862 * Count of objects pending destructions. Used to skip needlessly
863 * waiting on an RCU barrier if no objects are waiting to be freed.
864 */
865 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100866
Chris Wilson66df1012017-08-22 18:38:28 +0100867 /**
868 * Small stash of WC pages
869 */
Chris Wilson63fd6592018-07-04 19:55:18 +0100870 struct pagestash wc_stash;
Chris Wilson66df1012017-08-22 18:38:28 +0100871
Matthew Auld465c4032017-10-06 23:18:14 +0100872 /**
873 * tmpfs instance used for shmem backed objects
874 */
875 struct vfsmount *gemfs;
876
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100877 /** PPGTT used for aliasing the PPGTT with the GTT */
878 struct i915_hw_ppgtt *aliasing_ppgtt;
879
Chris Wilson2cfcd322014-05-20 08:28:43 +0100880 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100881 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000882 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100883
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100884 /** LRU list of objects with fence regs on them. */
885 struct list_head fence_list;
886
Chris Wilson8a2421b2017-06-16 15:05:22 +0100887 /**
888 * Workqueue to fault in userptr pages, flushed by the execbuf
889 * when required but otherwise left to userspace to try again
890 * on EAGAIN.
891 */
892 struct workqueue_struct *userptr_wq;
893
Chris Wilson94312822017-05-03 10:39:18 +0100894 u64 unordered_timeline;
895
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200896 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +0300897 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200898
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100899 /** Bit 6 swizzling required for X tiling */
900 uint32_t bit_6_swizzle_x;
901 /** Bit 6 swizzling required for Y tiling */
902 uint32_t bit_6_swizzle_y;
903
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100904 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200905 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +0100906 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100907 u32 object_count;
908};
909
Chris Wilsonee42c002017-12-11 19:41:34 +0000910#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
911
Chris Wilsonb52992c2016-10-28 13:58:24 +0100912#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
913#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
914
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200915#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
916#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
917
Chris Wilson1fd00c0f2018-06-02 11:48:53 +0100918#define I915_ENGINE_WEDGED_TIMEOUT (60 * HZ) /* Reset but no recovery? */
919
Paulo Zanoni6acab152013-09-12 17:06:24 -0300920struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +0200921 int max_tmds_clock;
922
Damien Lespiauce4dd492014-08-01 11:07:54 +0100923 /*
924 * This is an index in the HDMI/DVI DDI buffer translation table.
925 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
926 * populate this field.
927 */
928#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -0300929 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -0300930
931 uint8_t supports_dvi:1;
932 uint8_t supports_hdmi:1;
933 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +0200934 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -0700935
936 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +0800937 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300938
939 uint8_t dp_boost_level;
940 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +0200941 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -0300942};
943
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800944enum psr_lines_to_wait {
945 PSR_0_LINES_TO_WAIT = 0,
946 PSR_1_LINE_TO_WAIT,
947 PSR_4_LINES_TO_WAIT,
948 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +0530949};
950
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300951struct intel_vbt_data {
952 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
953 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
954
955 /* Feature bits */
956 unsigned int int_tv_support:1;
957 unsigned int lvds_dither:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300958 unsigned int int_crt_support:1;
959 unsigned int lvds_use_ssc:1;
Ville Syrjälä5255e2f2018-05-08 17:08:14 +0300960 unsigned int int_lvds_support:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300961 unsigned int display_clock_mode:1;
962 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +0300963 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300964 int lvds_ssc_freq;
965 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +0300966 enum drm_panel_orientation orientation;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300967
Pradeep Bhat83a72802014-03-28 10:14:57 +0530968 enum drrs_support_type drrs_type;
969
Jani Nikula6aa23e62016-03-24 17:50:20 +0200970 struct {
971 int rate;
972 int lanes;
973 int preemphasis;
974 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +0200975 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200976 bool initialized;
Jani Nikula6aa23e62016-03-24 17:50:20 +0200977 int bpp;
978 struct edp_power_seq pps;
979 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300980
Jani Nikulaf00076d2013-12-14 20:38:29 -0200981 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -0700982 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800983 bool full_link;
984 bool require_aux_wakeup;
985 int idle_frames;
986 enum psr_lines_to_wait lines_to_wait;
Vathsala Nagaraju77312ae2018-05-22 14:57:23 +0530987 int tp1_wakeup_time_us;
988 int tp2_tp3_wakeup_time_us;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -0800989 } psr;
990
991 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -0200992 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +0300993 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200994 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +0300995 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +0200996 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +0300997 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -0200998 } backlight;
999
Shobhit Kumard17c5442013-08-27 15:12:25 +03001000 /* MIPI DSI */
1001 struct {
1002 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301003 struct mipi_config *config;
1004 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301005 u16 bl_ports;
1006 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301007 u8 seq_version;
1008 u32 size;
1009 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001010 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001011 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Ville Syrjäläc1cd5b22018-10-22 17:20:15 +03001012 enum drm_panel_orientation orientation;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001013 } dsi;
1014
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001015 int crt_ddc_pin;
1016
1017 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001018 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001019
1020 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001021 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001022};
1023
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001024enum intel_ddb_partitioning {
1025 INTEL_DDB_PART_1_2,
1026 INTEL_DDB_PART_5_6, /* IVB+ */
1027};
1028
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001029struct intel_wm_level {
1030 bool enable;
1031 uint32_t pri_val;
1032 uint32_t spr_val;
1033 uint32_t cur_val;
1034 uint32_t fbc_val;
1035};
1036
Imre Deak820c1982013-12-17 14:46:36 +02001037struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001038 uint32_t wm_pipe[3];
1039 uint32_t wm_lp[3];
1040 uint32_t wm_lp_spr[3];
1041 uint32_t wm_linetime[3];
1042 bool enable_fbc_wm;
1043 enum intel_ddb_partitioning partitioning;
1044};
1045
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001046struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001047 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001048 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001049};
1050
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001051struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001052 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001053 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001054 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001055};
1056
1057struct vlv_wm_ddl_values {
1058 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001059};
1060
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001061struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001062 struct g4x_pipe_wm pipe[3];
1063 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001064 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001065 uint8_t level;
1066 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001067};
1068
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001069struct g4x_wm_values {
1070 struct g4x_pipe_wm pipe[2];
1071 struct g4x_sr_wm sr;
1072 struct g4x_sr_wm hpll;
1073 bool cxsr;
1074 bool hpll_en;
1075 bool fbc_en;
1076};
1077
Damien Lespiauc1939242014-11-04 17:06:41 +00001078struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001079 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001080};
1081
1082static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1083{
Damien Lespiau16160e32014-11-04 17:06:53 +00001084 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001085}
1086
Damien Lespiau08db6652014-11-04 17:06:52 +00001087static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1088 const struct skl_ddb_entry *e2)
1089{
1090 if (e1->start == e2->start && e1->end == e2->end)
1091 return true;
1092
1093 return false;
1094}
1095
Damien Lespiauc1939242014-11-04 17:06:41 +00001096struct skl_ddb_allocation {
Mahesh Kumarb879d582018-04-09 09:11:01 +05301097 /* packed/y */
1098 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1099 struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Mahesh Kumar74bd8002018-04-26 19:55:15 +05301100 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +00001101};
1102
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301103struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001104 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001105 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001106};
1107
1108struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001109 uint16_t plane_res_b;
1110 uint8_t plane_res_l;
Paulo Zanonieeba5b52018-10-16 15:01:24 -07001111 bool plane_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001112};
1113
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301114/* Stores plane specific WM parameters */
1115struct skl_wm_params {
1116 bool x_tiled, y_tiled;
1117 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05301118 bool is_planar;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301119 uint32_t width;
1120 uint8_t cpp;
1121 uint32_t plane_pixel_rate;
1122 uint32_t y_min_scanlines;
1123 uint32_t plane_bytes_per_line;
1124 uint_fixed_16_16_t plane_blocks_per_line;
1125 uint_fixed_16_16_t y_tile_minimum;
1126 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001127 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301128};
1129
Paulo Zanonic67a4702013-08-19 13:18:09 -03001130/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001131 * This struct helps tracking the state needed for runtime PM, which puts the
1132 * device in PCI D3 state. Notice that when this happens, nothing on the
1133 * graphics device works, even register access, so we don't get interrupts nor
1134 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001135 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001136 * Every piece of our code that needs to actually touch the hardware needs to
1137 * either call intel_runtime_pm_get or call intel_display_power_get with the
1138 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001139 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001140 * Our driver uses the autosuspend delay feature, which means we'll only really
1141 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001142 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001143 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001144 *
1145 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1146 * goes back to false exactly before we reenable the IRQs. We use this variable
1147 * to check if someone is trying to enable/disable IRQs while they're supposed
1148 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001149 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001150 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001151 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001152 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001153struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001154 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001155 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001156 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001157};
1158
Daniel Vetter926321d2013-10-16 13:30:34 +02001159enum intel_pipe_crc_source {
1160 INTEL_PIPE_CRC_SOURCE_NONE,
1161 INTEL_PIPE_CRC_SOURCE_PLANE1,
1162 INTEL_PIPE_CRC_SOURCE_PLANE2,
1163 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001164 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001165 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1166 INTEL_PIPE_CRC_SOURCE_TV,
1167 INTEL_PIPE_CRC_SOURCE_DP_B,
1168 INTEL_PIPE_CRC_SOURCE_DP_C,
1169 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001170 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001171 INTEL_PIPE_CRC_SOURCE_MAX,
1172};
1173
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001174#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001175struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001176 spinlock_t lock;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001177 int skipped;
Maarten Lankhorst6cc42152018-06-28 09:23:02 +02001178 enum intel_pipe_crc_source source;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001179};
1180
Daniel Vetterf99d7062014-06-19 16:01:59 +02001181struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001182 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001183
1184 /*
1185 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1186 * scheduled flips.
1187 */
1188 unsigned busy_bits;
1189 unsigned flip_bits;
1190};
1191
Mika Kuoppala72253422014-10-07 17:21:26 +03001192struct i915_wa_reg {
Chris Wilson548764b2018-06-15 13:02:07 +01001193 u32 addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001194 u32 value;
1195 /* bitmask representing WA bits */
1196 u32 mask;
1197};
1198
Oscar Mateod6242ae2017-10-17 13:27:51 -07001199#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001200
1201struct i915_workarounds {
1202 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1203 u32 count;
1204};
1205
Yu Zhangcf9d2892015-02-10 19:05:47 +08001206struct i915_virtual_gpu {
1207 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001208 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001209};
1210
Matt Roperaa363132015-09-24 15:53:18 -07001211/* used in computing the new watermarks state */
1212struct intel_wm_config {
1213 unsigned int num_pipes_active;
1214 bool sprites_enabled;
1215 bool sprites_scaled;
1216};
1217
Robert Braggd7965152016-11-07 19:49:52 +00001218struct i915_oa_format {
1219 u32 format;
1220 int size;
1221};
1222
Robert Bragg8a3003d2016-11-07 19:49:51 +00001223struct i915_oa_reg {
1224 i915_reg_t addr;
1225 u32 value;
1226};
1227
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001228struct i915_oa_config {
1229 char uuid[UUID_STRING_LEN + 1];
1230 int id;
1231
1232 const struct i915_oa_reg *mux_regs;
1233 u32 mux_regs_len;
1234 const struct i915_oa_reg *b_counter_regs;
1235 u32 b_counter_regs_len;
1236 const struct i915_oa_reg *flex_regs;
1237 u32 flex_regs_len;
1238
1239 struct attribute_group sysfs_metric;
1240 struct attribute *attrs[2];
1241 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001242
1243 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001244};
1245
Robert Braggeec688e2016-11-07 19:49:47 +00001246struct i915_perf_stream;
1247
Robert Bragg16d98b32016-12-07 21:40:33 +00001248/**
1249 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1250 */
Robert Braggeec688e2016-11-07 19:49:47 +00001251struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001252 /**
1253 * @enable: Enables the collection of HW samples, either in response to
1254 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1255 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001256 */
1257 void (*enable)(struct i915_perf_stream *stream);
1258
Robert Bragg16d98b32016-12-07 21:40:33 +00001259 /**
1260 * @disable: Disables the collection of HW samples, either in response
1261 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1262 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001263 */
1264 void (*disable)(struct i915_perf_stream *stream);
1265
Robert Bragg16d98b32016-12-07 21:40:33 +00001266 /**
1267 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001268 * once there is something ready to read() for the stream
1269 */
1270 void (*poll_wait)(struct i915_perf_stream *stream,
1271 struct file *file,
1272 poll_table *wait);
1273
Robert Bragg16d98b32016-12-07 21:40:33 +00001274 /**
1275 * @wait_unlocked: For handling a blocking read, wait until there is
1276 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001277 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001278 */
1279 int (*wait_unlocked)(struct i915_perf_stream *stream);
1280
Robert Bragg16d98b32016-12-07 21:40:33 +00001281 /**
1282 * @read: Copy buffered metrics as records to userspace
1283 * **buf**: the userspace, destination buffer
1284 * **count**: the number of bytes to copy, requested by userspace
1285 * **offset**: zero at the start of the read, updated as the read
1286 * proceeds, it represents how many bytes have been copied so far and
1287 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001288 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001289 * Copy as many buffered i915 perf samples and records for this stream
1290 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001291 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001292 * Only write complete records; returning -%ENOSPC if there isn't room
1293 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001294 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001295 * Return any error condition that results in a short read such as
1296 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1297 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001298 */
1299 int (*read)(struct i915_perf_stream *stream,
1300 char __user *buf,
1301 size_t count,
1302 size_t *offset);
1303
Robert Bragg16d98b32016-12-07 21:40:33 +00001304 /**
1305 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001306 *
1307 * The stream will always be disabled before this is called.
1308 */
1309 void (*destroy)(struct i915_perf_stream *stream);
1310};
1311
Robert Bragg16d98b32016-12-07 21:40:33 +00001312/**
1313 * struct i915_perf_stream - state for a single open stream FD
1314 */
Robert Braggeec688e2016-11-07 19:49:47 +00001315struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001316 /**
1317 * @dev_priv: i915 drm device
1318 */
Robert Braggeec688e2016-11-07 19:49:47 +00001319 struct drm_i915_private *dev_priv;
1320
Robert Bragg16d98b32016-12-07 21:40:33 +00001321 /**
1322 * @link: Links the stream into ``&drm_i915_private->streams``
1323 */
Robert Braggeec688e2016-11-07 19:49:47 +00001324 struct list_head link;
1325
Robert Bragg16d98b32016-12-07 21:40:33 +00001326 /**
1327 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1328 * properties given when opening a stream, representing the contents
1329 * of a single sample as read() by userspace.
1330 */
Robert Braggeec688e2016-11-07 19:49:47 +00001331 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001332
1333 /**
1334 * @sample_size: Considering the configured contents of a sample
1335 * combined with the required header size, this is the total size
1336 * of a single sample record.
1337 */
Robert Braggd7965152016-11-07 19:49:52 +00001338 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001339
Robert Bragg16d98b32016-12-07 21:40:33 +00001340 /**
1341 * @ctx: %NULL if measuring system-wide across all contexts or a
1342 * specific context that is being monitored.
1343 */
Robert Braggeec688e2016-11-07 19:49:47 +00001344 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001345
1346 /**
1347 * @enabled: Whether the stream is currently enabled, considering
1348 * whether the stream was opened in a disabled state and based
1349 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1350 */
Robert Braggeec688e2016-11-07 19:49:47 +00001351 bool enabled;
1352
Robert Bragg16d98b32016-12-07 21:40:33 +00001353 /**
1354 * @ops: The callbacks providing the implementation of this specific
1355 * type of configured stream.
1356 */
Robert Braggd7965152016-11-07 19:49:52 +00001357 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001358
1359 /**
1360 * @oa_config: The OA configuration used by the stream.
1361 */
1362 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001363};
1364
Robert Bragg16d98b32016-12-07 21:40:33 +00001365/**
1366 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1367 */
Robert Braggd7965152016-11-07 19:49:52 +00001368struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001369 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001370 * @is_valid_b_counter_reg: Validates register's address for
1371 * programming boolean counters for a particular platform.
1372 */
1373 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1374 u32 addr);
1375
1376 /**
1377 * @is_valid_mux_reg: Validates register's address for programming mux
1378 * for a particular platform.
1379 */
1380 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1381
1382 /**
1383 * @is_valid_flex_reg: Validates register's address for programming
1384 * flex EU filtering for a particular platform.
1385 */
1386 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1387
1388 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001389 * @enable_metric_set: Selects and applies any MUX configuration to set
1390 * up the Boolean and Custom (B/C) counters that are part of the
1391 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001392 * disabling EU clock gating as required.
1393 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001394 int (*enable_metric_set)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001395
1396 /**
1397 * @disable_metric_set: Remove system constraints associated with using
1398 * the OA unit.
1399 */
Robert Braggd7965152016-11-07 19:49:52 +00001400 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001401
1402 /**
1403 * @oa_enable: Enable periodic sampling
1404 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001405 void (*oa_enable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001406
1407 /**
1408 * @oa_disable: Disable periodic sampling
1409 */
Lionel Landwerlin5728de22018-10-23 11:07:06 +01001410 void (*oa_disable)(struct i915_perf_stream *stream);
Robert Bragg16d98b32016-12-07 21:40:33 +00001411
1412 /**
1413 * @read: Copy data from the circular OA buffer into a given userspace
1414 * buffer.
1415 */
Robert Braggd7965152016-11-07 19:49:52 +00001416 int (*read)(struct i915_perf_stream *stream,
1417 char __user *buf,
1418 size_t count,
1419 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001420
1421 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001422 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001423 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001424 * In particular this enables us to share all the fiddly code for
1425 * handling the OA unit tail pointer race that affects multiple
1426 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001427 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001428 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001429};
1430
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001431struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001432 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001433 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001434};
1435
Jani Nikula77fec552014-03-31 14:27:22 +03001436struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001437 struct drm_device drm;
1438
Chris Wilsonefab6d82015-04-07 16:20:57 +01001439 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001440 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001441 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001442 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001443 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001444 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001445
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001446 const struct intel_device_info info;
Chris Wilson3fed1802018-02-07 21:05:43 +00001447 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001448
Matthew Auld77894222017-12-11 15:18:18 +00001449 /**
1450 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1451 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001452 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001453 * exactly how much of this we are actually allowed to use, given that
1454 * some portion of it is in fact reserved for use by hardware functions.
1455 */
1456 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001457 /**
1458 * Reseved portion of Data Stolen Memory
1459 */
1460 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001461
Matthew Auldb1ace602017-12-11 15:18:21 +00001462 /*
1463 * Stolen memory is segmented in hardware with different portions
1464 * offlimits to certain functions.
1465 *
1466 * The drm_mm is initialised to the total accessible range, as found
1467 * from the PCI config. On Broadwell+, this is further restricted to
1468 * avoid the first page! The upper end of stolen memory is reserved for
1469 * hardware functions and similarly removed from the accessible range.
1470 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001471 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001472
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001473 void __iomem *regs;
1474
Chris Wilson907b28c2013-07-19 20:36:52 +01001475 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001476
Yu Zhangcf9d2892015-02-10 19:05:47 +08001477 struct i915_virtual_gpu vgpu;
1478
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001479 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001480
Jackie Li6b0478f2018-03-13 17:32:50 -07001481 struct intel_wopcm wopcm;
1482
Anusha Srivatsabd132852017-01-18 08:05:53 -08001483 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001484 struct intel_guc guc;
1485
Daniel Vettereb805622015-05-04 14:58:44 +02001486 struct intel_csr csr;
1487
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001488 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001489
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001490 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1491 * controller on different i2c buses. */
1492 struct mutex gmbus_mutex;
1493
1494 /**
Lucas De Marchidce88872018-07-27 12:36:47 -07001495 * Base address of where the gmbus and gpio blocks are located (either
1496 * on PCH or on SoC for platforms without PCH).
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001497 */
1498 uint32_t gpio_mmio_base;
1499
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301500 /* MMIO base address for MIPI regs */
1501 uint32_t mipi_mmio_base;
1502
Ville Syrjälä443a3892015-11-11 20:34:15 +02001503 uint32_t psr_mmio_base;
1504
Imre Deak44cb7342016-08-10 14:07:29 +03001505 uint32_t pps_mmio_base;
1506
Daniel Vetter28c70f12012-12-01 13:53:45 +01001507 wait_queue_head_t gmbus_wait_queue;
1508
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001509 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301510 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001511 /* Context used internally to idle the GPU and setup initial state */
1512 struct i915_gem_context *kernel_context;
1513 /* Context only to be used for injecting preemption commands */
1514 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001515 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1516 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001517
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001518 struct resource mch_res;
1519
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001520 /* protects the irq masks */
1521 spinlock_t irq_lock;
1522
Imre Deakf8b79e52014-03-04 19:23:07 +02001523 bool display_irqs_enabled;
1524
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001525 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1526 struct pm_qos_request pm_qos;
1527
Ville Syrjäläa5805162015-05-26 20:42:30 +03001528 /* Sideband mailbox protection */
1529 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001530
1531 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001532 union {
1533 u32 irq_mask;
1534 u32 de_irq_mask[I915_MAX_PIPES];
1535 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001536 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301537 u32 pm_imr;
1538 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301539 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301540 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001541 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001542
Jani Nikula5fcece82015-05-27 15:03:42 +03001543 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001544 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301545 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001546 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001547 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001548
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001549 bool preserve_bios_swizzle;
1550
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001551 /* overlay */
1552 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001553
Jani Nikula58c68772013-11-08 16:48:54 +02001554 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001555 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001556
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001557 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001558 bool no_aux_handshake;
1559
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001560 /* protects panel power sequencer state */
1561 struct mutex pps_mutex;
1562
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001563 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001564 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1565
1566 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001567 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001568 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001569
Mika Kaholaadafdc62015-08-18 14:36:59 +03001570 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001571 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001572 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001573 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001574 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001575
Ville Syrjälä63911d72016-05-13 23:41:32 +03001576 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001577 /*
1578 * The current logical cdclk state.
1579 * See intel_atomic_state.cdclk.logical
1580 *
1581 * For reading holding any crtc lock is sufficient,
1582 * for writing must hold all of them.
1583 */
1584 struct intel_cdclk_state logical;
1585 /*
1586 * The current actual cdclk state.
1587 * See intel_atomic_state.cdclk.actual
1588 */
1589 struct intel_cdclk_state actual;
1590 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001591 struct intel_cdclk_state hw;
1592 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001593
Daniel Vetter645416f2013-09-02 16:22:25 +02001594 /**
1595 * wq - Driver workqueue for GEM.
1596 *
1597 * NOTE: Work items scheduled here are not allowed to grab any modeset
1598 * locks, for otherwise the flushing done in the pageflip code will
1599 * result in deadlocks.
1600 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601 struct workqueue_struct *wq;
1602
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001603 /* ordered wq for modesets */
1604 struct workqueue_struct *modeset_wq;
1605
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001606 /* Display functions */
1607 struct drm_i915_display_funcs display;
1608
1609 /* PCH chipset type */
1610 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001611 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001612
1613 unsigned long quirks;
1614
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001615 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001616 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001617
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001618 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001619
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001620 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001621 DECLARE_HASHTABLE(mm_structs, 7);
1622 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001623
Zhi Wang43958902017-09-14 20:39:40 +08001624 struct intel_ppat ppat;
1625
Daniel Vetter87813422012-05-02 11:49:32 +02001626 /* Kernel Modesetting */
1627
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001628 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1629 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001630
Daniel Vetterc4597872013-10-21 21:04:07 +02001631#ifdef CONFIG_DEBUG_FS
1632 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1633#endif
1634
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001635 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001636 int num_shared_dpll;
1637 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001638 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001639
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001640 /*
1641 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1642 * Must be global rather than per dpll, because on some platforms
1643 * plls share registers.
1644 */
1645 struct mutex dpll_lock;
1646
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001647 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001648 /* minimum acceptable cdclk for each pipe */
1649 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001650 /* minimum acceptable voltage level for each pipe */
1651 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001652
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001653 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001654
Mika Kuoppala72253422014-10-07 17:21:26 +03001655 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001656
Daniel Vetterf99d7062014-06-19 16:01:59 +02001657 struct i915_frontbuffer_tracking fb_tracking;
1658
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001659 struct intel_atomic_helper {
1660 struct llist_head free_list;
1661 struct work_struct free_work;
1662 } atomic_helper;
1663
Jesse Barnes652c3932009-08-17 13:31:43 -07001664 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001665
Zhenyu Wangc48044112009-12-17 14:48:43 +08001666 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001667
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001668 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001669
Ben Widawsky59124502013-07-04 11:02:05 -07001670 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001671 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001672
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001673 /*
1674 * Protects RPS/RC6 register access and PCU communication.
1675 * Must be taken after struct_mutex if nested. Note that
1676 * this lock may be held for long periods of time when
1677 * talking to hw - so only take it when talking to hw!
1678 */
1679 struct mutex pcu_lock;
1680
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001681 /* gen6+ GT PM state */
1682 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001683
Daniel Vetter20e4d402012-08-08 23:35:39 +02001684 /* ilk-only ips/rps state. Everything in here is protected by the global
1685 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001686 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001687
Imre Deak83c00f52013-10-25 17:36:47 +03001688 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001689
Rodrigo Vivia031d702013-10-03 16:15:06 -03001690 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001691
Daniel Vetter99584db2012-11-14 17:14:04 +01001692 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001693
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001694 struct drm_i915_gem_object *vlv_pctx;
1695
Dave Airlie8be48d92010-03-30 05:34:14 +00001696 /* list of fbdev register on this device */
1697 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001698 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001699
1700 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001701 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001702
Imre Deak58fddc22015-01-08 17:54:14 +02001703 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001704 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001705 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001706 /**
1707 * av_mutex - mutex for audio/video sync
1708 *
1709 */
1710 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001711
Chris Wilson829a0af2017-06-20 12:05:45 +01001712 struct {
Chris Wilson288f1ce2018-09-04 16:31:17 +01001713 struct mutex mutex;
Chris Wilson829a0af2017-06-20 12:05:45 +01001714 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001715 struct llist_head free_list;
1716 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001717
1718 /* The hw wants to have a stable context identifier for the
1719 * lifetime of the context (for OA, PASID, faults, etc).
1720 * This is limited in execlists to 21 bits.
1721 */
1722 struct ida hw_ida;
1723#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Lionel Landwerlin218b5002018-06-02 12:29:45 +01001724#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001725#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson288f1ce2018-09-04 16:31:17 +01001726 struct list_head hw_id_list;
Chris Wilson829a0af2017-06-20 12:05:45 +01001727 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001728
Damien Lespiau3e683202012-12-11 18:48:29 +00001729 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001730
Ville Syrjäläc2317752016-03-15 16:39:56 +02001731 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001732 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001733 /*
1734 * Shadows for CHV DPLL_MD regs to keep the state
1735 * checker somewhat working in the presence hardware
1736 * crappiness (can't read out DPLL_MD for pipes B & C).
1737 */
1738 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001739 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001740
Daniel Vetter842f1c82014-03-10 10:01:44 +01001741 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001742 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001743 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001744 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001745
Lyude656d1b82016-08-17 15:55:54 -04001746 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001747 I915_SAGV_UNKNOWN = 0,
1748 I915_SAGV_DISABLED,
1749 I915_SAGV_ENABLED,
1750 I915_SAGV_NOT_CONTROLLED
1751 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001752
Ville Syrjälä53615a52013-08-01 16:18:50 +03001753 struct {
1754 /*
1755 * Raw watermark latency values:
1756 * in 0.1us units for WM0,
1757 * in 0.5us units for WM1+.
1758 */
1759 /* primary */
1760 uint16_t pri_latency[5];
1761 /* sprite */
1762 uint16_t spr_latency[5];
1763 /* cursor */
1764 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001765 /*
1766 * Raw watermark memory latency values
1767 * for SKL for all 8 levels
1768 * in 1us units.
1769 */
1770 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001771
1772 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001773 union {
1774 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301775 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001776 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001777 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001778 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001779
1780 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001781
1782 /*
1783 * Should be held around atomic WM register writing; also
1784 * protects * intel_crtc->wm.active and
1785 * cstate->wm.need_postvbl_update.
1786 */
1787 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001788
1789 /*
1790 * Set during HW readout of watermarks/DDB. Some platforms
1791 * need to know when we're still using BIOS-provided values
1792 * (which we don't fully trust).
1793 */
1794 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001795 } wm;
1796
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301797 struct dram_info {
1798 bool valid;
Mahesh Kumar86b59282018-08-31 16:39:42 +05301799 bool is_16gb_dimm;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301800 u8 num_channels;
1801 enum dram_rank {
1802 I915_DRAM_RANK_INVALID = 0,
1803 I915_DRAM_RANK_SINGLE,
1804 I915_DRAM_RANK_DUAL
1805 } rank;
1806 u32 bandwidth_kbps;
Mahesh Kumar8a6c5442018-08-24 15:02:25 +05301807 bool symmetric_memory;
Mahesh Kumarcbfa59d2018-08-24 15:02:21 +05301808 } dram_info;
1809
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001810 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001811
Robert Braggeec688e2016-11-07 19:49:47 +00001812 struct {
1813 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001814
Robert Bragg442b8c02016-11-07 19:49:53 +00001815 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001816 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001817
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001818 /*
1819 * Lock associated with adding/modifying/removing OA configs
1820 * in dev_priv->perf.metrics_idr.
1821 */
1822 struct mutex metrics_lock;
1823
1824 /*
1825 * List of dynamic configurations, you need to hold
1826 * dev_priv->perf.metrics_lock to access it.
1827 */
1828 struct idr metrics_idr;
1829
1830 /*
1831 * Lock associated with anything below within this structure
1832 * except exclusive_stream.
1833 */
Robert Braggeec688e2016-11-07 19:49:47 +00001834 struct mutex lock;
1835 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001836
1837 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001838 /*
1839 * The stream currently using the OA unit. If accessed
1840 * outside a syscall associated to its file
1841 * descriptor, you need to hold
1842 * dev_priv->drm.struct_mutex.
1843 */
Robert Braggd7965152016-11-07 19:49:52 +00001844 struct i915_perf_stream *exclusive_stream;
1845
Chris Wilson1fc44d92018-05-17 22:26:32 +01001846 struct intel_context *pinned_ctx;
Robert Braggd7965152016-11-07 19:49:52 +00001847 u32 specific_ctx_id;
Lionel Landwerlin61d56762018-06-02 12:29:46 +01001848 u32 specific_ctx_id_mask;
Robert Braggd7965152016-11-07 19:49:52 +00001849
1850 struct hrtimer poll_check_timer;
1851 wait_queue_head_t poll_wq;
1852 bool pollin;
1853
Robert Bragg712122e2017-05-11 16:43:31 +01001854 /**
1855 * For rate limiting any notifications of spurious
1856 * invalid OA reports
1857 */
1858 struct ratelimit_state spurious_report_rs;
1859
Robert Braggd7965152016-11-07 19:49:52 +00001860 bool periodic;
1861 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001862
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001863 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001864
1865 struct {
1866 struct i915_vma *vma;
1867 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001868 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001869 int format;
1870 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001871
1872 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01001873 * Locks reads and writes to all head/tail state
1874 *
1875 * Consider: the head and tail pointer state
1876 * needs to be read consistently from a hrtimer
1877 * callback (atomic context) and read() fop
1878 * (user context) with tail pointer updates
1879 * happening in atomic context and head updates
1880 * in user context and the (unlikely)
1881 * possibility of read() errors needing to
1882 * reset all head/tail state.
1883 *
1884 * Note: Contention or performance aren't
1885 * currently a significant concern here
1886 * considering the relatively low frequency of
1887 * hrtimer callbacks (5ms period) and that
1888 * reads typically only happen in response to a
1889 * hrtimer event and likely complete before the
1890 * next callback.
1891 *
1892 * Note: This lock is not held *while* reading
1893 * and copying data to userspace so the value
1894 * of head observed in htrimer callbacks won't
1895 * represent any partial consumption of data.
1896 */
1897 spinlock_t ptr_lock;
1898
1899 /**
1900 * One 'aging' tail pointer and one 'aged'
1901 * tail pointer ready to used for reading.
1902 *
1903 * Initial values of 0xffffffff are invalid
1904 * and imply that an update is required
1905 * (and should be ignored by an attempted
1906 * read)
1907 */
1908 struct {
1909 u32 offset;
1910 } tails[2];
1911
1912 /**
1913 * Index for the aged tail ready to read()
1914 * data up to.
1915 */
1916 unsigned int aged_tail_idx;
1917
1918 /**
1919 * A monotonic timestamp for when the current
1920 * aging tail pointer was read; used to
1921 * determine when it is old enough to trust.
1922 */
1923 u64 aging_timestamp;
1924
1925 /**
Robert Braggf2790202017-05-11 16:43:26 +01001926 * Although we can always read back the head
1927 * pointer register, we prefer to avoid
1928 * trusting the HW state, just to avoid any
1929 * risk that some hardware condition could
1930 * somehow bump the head pointer unpredictably
1931 * and cause us to forward the wrong OA buffer
1932 * data to userspace.
1933 */
1934 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00001935 } oa_buffer;
1936
1937 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01001938 u32 ctx_oactxctrl_offset;
1939 u32 ctx_flexeu0_offset;
1940
1941 /**
1942 * The RPT_ID/reason field for Gen8+ includes a bit
1943 * to determine if the CTX ID in the report is valid
1944 * but the specific bit differs between Gen 8 and 9
1945 */
1946 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00001947
1948 struct i915_oa_ops ops;
1949 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001950 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00001951 } perf;
1952
Oscar Mateoa83014d2014-07-24 17:04:21 +01001953 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1954 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01001955 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001956 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01001957
Chris Wilsonb887d612018-04-30 14:15:02 +01001958 struct list_head timelines;
Chris Wilson643b4502018-04-30 14:15:03 +01001959
1960 struct list_head active_rings;
Chris Wilson3365e222018-05-03 20:51:14 +01001961 struct list_head closed_vma;
Chris Wilson28176ef2016-10-28 13:58:56 +01001962 u32 active_requests;
Chris Wilson52d7f162018-04-30 14:15:00 +01001963 u32 request_serial;
Chris Wilson73cb9702016-10-28 13:58:46 +01001964
Chris Wilson67d97da2016-07-04 08:08:31 +01001965 /**
1966 * Is the GPU currently considered idle, or busy executing
1967 * userspace requests? Whilst idle, we allow runtime power
1968 * management to power down the hardware and display clocks.
1969 * In order to reduce the effect on performance, there
1970 * is a slight delay before we do so.
1971 */
Chris Wilson67d97da2016-07-04 08:08:31 +01001972 bool awake;
1973
1974 /**
Chris Wilson6f561032018-01-24 11:36:07 +00001975 * The number of times we have woken up.
1976 */
1977 unsigned int epoch;
1978#define I915_EPOCH_INVALID 0
1979
1980 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01001981 * We leave the user IRQ off as much as possible,
1982 * but this means that requests will finish and never
1983 * be retired once the system goes idle. Set a timer to
1984 * fire periodically while the ring is running. When it
1985 * fires, go retire requests.
1986 */
1987 struct delayed_work retire_work;
1988
1989 /**
1990 * When we detect an idle GPU, we want to turn on
1991 * powersaving features. So once we see that there
1992 * are no more requests outstanding and no more
1993 * arrive within a small period of time, we fire
1994 * off the idle_work.
1995 */
1996 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01001997
1998 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01001999 } gt;
2000
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002001 /* perform PHY state sanity checks? */
2002 bool chv_phy_assert[2];
2003
Mahesh Kumara3a89862016-12-01 21:19:34 +05302004 bool ipc_enabled;
2005
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002006 /* Used to save the pipe-to-encoder mapping for audio */
2007 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002008
Jerome Anandeef57322017-01-25 04:27:49 +05302009 /* necessary resource sharing with HDMI LPE audio driver. */
2010 struct {
2011 struct platform_device *platdev;
2012 int irq;
2013 } lpe_audio;
2014
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002015 struct i915_pmu pmu;
2016
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002017 /*
2018 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2019 * will be rejected. Instead look for a better place.
2020 */
Jani Nikula77fec552014-03-31 14:27:22 +03002021};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022
Mahesh Kumar5771caf2018-08-24 15:02:22 +05302023struct dram_channel_info {
2024 struct info {
2025 u8 size, width;
2026 enum dram_rank rank;
2027 } l_info, s_info;
2028 enum dram_rank rank;
Mahesh Kumar86b59282018-08-31 16:39:42 +05302029 bool is_16gb_dimm;
Mahesh Kumar5771caf2018-08-24 15:02:22 +05302030};
2031
Chris Wilson2c1792a2013-08-01 18:39:55 +01002032static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2033{
Chris Wilson091387c2016-06-24 14:00:21 +01002034 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002035}
2036
David Weinehallc49d13e2016-08-22 13:32:42 +03002037static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002038{
David Weinehallc49d13e2016-08-22 13:32:42 +03002039 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002040}
2041
Jackie Li6b0478f2018-03-13 17:32:50 -07002042static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2043{
2044 return container_of(wopcm, struct drm_i915_private, wopcm);
2045}
2046
Alex Dai33a732f2015-08-12 15:43:36 +01002047static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2048{
2049 return container_of(guc, struct drm_i915_private, guc);
2050}
2051
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002052static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2053{
2054 return container_of(huc, struct drm_i915_private, huc);
2055}
2056
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002057/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302058#define for_each_engine(engine__, dev_priv__, id__) \
2059 for ((id__) = 0; \
2060 (id__) < I915_NUM_ENGINES; \
2061 (id__)++) \
2062 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002063
2064/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002065#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01002066 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2067 (tmp__) ? \
2068 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2069 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002070
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002071enum hdmi_force_audio {
2072 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2073 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2074 HDMI_AUDIO_AUTO, /* trust EDID */
2075 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2076};
2077
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002078#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002079
Daniel Vettera071fa02014-06-18 23:28:09 +02002080/*
2081 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302082 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002083 * doesn't mean that the hw necessarily already scans it out, but that any
2084 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2085 *
2086 * We have one bit per pipe and per scanout plane type.
2087 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302088#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002089#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2090 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2091 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2092 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2093})
Daniel Vettera071fa02014-06-18 23:28:09 +02002094#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002095 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002096#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002097 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2098 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002099
Dave Gordon85d12252016-05-20 11:54:06 +01002100/*
2101 * Optimised SGL iterator for GEM objects
2102 */
2103static __always_inline struct sgt_iter {
2104 struct scatterlist *sgp;
2105 union {
2106 unsigned long pfn;
2107 dma_addr_t dma;
2108 };
2109 unsigned int curr;
2110 unsigned int max;
2111} __sgt_iter(struct scatterlist *sgl, bool dma) {
2112 struct sgt_iter s = { .sgp = sgl };
2113
2114 if (s.sgp) {
2115 s.max = s.curr = s.sgp->offset;
2116 s.max += s.sgp->length;
2117 if (dma)
2118 s.dma = sg_dma_address(s.sgp);
2119 else
2120 s.pfn = page_to_pfn(sg_page(s.sgp));
2121 }
2122
2123 return s;
2124}
2125
Chris Wilson96d77632016-10-28 13:58:33 +01002126static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2127{
2128 ++sg;
2129 if (unlikely(sg_is_chain(sg)))
2130 sg = sg_chain_ptr(sg);
2131 return sg;
2132}
2133
Dave Gordon85d12252016-05-20 11:54:06 +01002134/**
Dave Gordon63d15322016-05-20 11:54:07 +01002135 * __sg_next - return the next scatterlist entry in a list
2136 * @sg: The current sg entry
2137 *
2138 * Description:
2139 * If the entry is the last, return NULL; otherwise, step to the next
2140 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2141 * otherwise just return the pointer to the current element.
2142 **/
2143static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2144{
Chris Wilson96d77632016-10-28 13:58:33 +01002145 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002146}
2147
2148/**
Dave Gordon85d12252016-05-20 11:54:06 +01002149 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2150 * @__dmap: DMA address (output)
2151 * @__iter: 'struct sgt_iter' (iterator state, internal)
2152 * @__sgt: sg_table to iterate over (input)
2153 */
2154#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2155 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2156 ((__dmap) = (__iter).dma + (__iter).curr); \
Ville Syrjäläf6e35cd2018-09-13 18:04:05 +03002157 (((__iter).curr += I915_GTT_PAGE_SIZE) >= (__iter).max) ? \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002158 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002159
2160/**
2161 * for_each_sgt_page - iterate over the pages of the given sg_table
2162 * @__pp: page pointer (output)
2163 * @__iter: 'struct sgt_iter' (iterator state, internal)
2164 * @__sgt: sg_table to iterate over (input)
2165 */
2166#define for_each_sgt_page(__pp, __iter, __sgt) \
2167 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2168 ((__pp) = (__iter).pfn == 0 ? NULL : \
2169 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002170 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2171 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002172
Tvrtko Ursulinf8e57862018-09-26 09:03:53 +01002173bool i915_sg_trim(struct sg_table *orig_st);
2174
Matthew Aulda5c081662017-10-06 23:18:18 +01002175static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2176{
2177 unsigned int page_sizes;
2178
2179 page_sizes = 0;
2180 while (sg) {
2181 GEM_BUG_ON(sg->offset);
2182 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2183 page_sizes |= sg->length;
2184 sg = __sg_next(sg);
2185 }
2186
2187 return page_sizes;
2188}
2189
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002190static inline unsigned int i915_sg_segment_size(void)
2191{
2192 unsigned int size = swiotlb_max_segment();
2193
2194 if (size == 0)
2195 return SCATTERLIST_MAX_SEGMENT;
2196
2197 size = rounddown(size, PAGE_SIZE);
2198 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2199 if (size < PAGE_SIZE)
2200 size = PAGE_SIZE;
2201
2202 return size;
2203}
2204
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002205static inline const struct intel_device_info *
2206intel_info(const struct drm_i915_private *dev_priv)
2207{
2208 return &dev_priv->info;
2209}
2210
2211#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Chris Wilson481827b2018-07-06 11:14:41 +01002212#define DRIVER_CAPS(dev_priv) (&(dev_priv)->caps)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002213
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002214#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002215#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002216
Jani Nikulae87a0052015-10-20 15:22:02 +03002217#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002218#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002219
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002220#define INTEL_GEN_MASK(s, e) ( \
2221 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2222 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07002223 GENMASK((e) - 1, (s) - 1))
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002224
Rodrigo Vivi5bc0e892018-10-26 12:51:43 -07002225/* Returns true if Gen is in inclusive range [Start, End] */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002226#define IS_GEN(dev_priv, s, e) \
2227 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002228
Jani Nikulae87a0052015-10-20 15:22:02 +03002229/*
2230 * Return true if revision is in range [since,until] inclusive.
2231 *
2232 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2233 */
2234#define IS_REVID(p, since, until) \
2235 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2236
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002237#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002238
2239#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2240#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2241#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2242#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2243#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2244#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2245#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2246#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2247#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2248#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2249#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2250#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002251#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002252#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2253#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002254#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2255#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002256#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002257#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002258#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2259 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002260#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2261#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2262#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2263#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2264#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2265#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2266#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2267#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2268#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2269#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002270#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002271#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002272#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2273 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2274#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2275 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2276 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2277 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002278/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002279#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2280 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2281#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002282 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002283#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2284 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2285#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002286 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002287/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002288#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2289 INTEL_DEVID(dev_priv) == 0x0A1E)
2290#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2291 INTEL_DEVID(dev_priv) == 0x1913 || \
2292 INTEL_DEVID(dev_priv) == 0x1916 || \
2293 INTEL_DEVID(dev_priv) == 0x1921 || \
2294 INTEL_DEVID(dev_priv) == 0x1926)
2295#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2296 INTEL_DEVID(dev_priv) == 0x1915 || \
2297 INTEL_DEVID(dev_priv) == 0x191E)
2298#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2299 INTEL_DEVID(dev_priv) == 0x5913 || \
2300 INTEL_DEVID(dev_priv) == 0x5916 || \
2301 INTEL_DEVID(dev_priv) == 0x5921 || \
2302 INTEL_DEVID(dev_priv) == 0x5926)
2303#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2304 INTEL_DEVID(dev_priv) == 0x5915 || \
2305 INTEL_DEVID(dev_priv) == 0x591E)
Lee, Shawn Cab2da3f82018-09-27 00:48:18 -07002306#define IS_AML_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x591C || \
2307 INTEL_DEVID(dev_priv) == 0x87C0)
Robert Bragg19f81df2017-06-13 12:23:03 +01002308#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002309 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002310#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002311 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002312#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002313 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002314#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002315 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002316#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002317 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002318#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2319 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002320#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2321 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002322#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2323 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002324#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2325 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302326
Jani Nikulac007fb42016-10-31 12:18:28 +02002327#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002328
Jani Nikulaef712bb2015-10-20 15:22:00 +03002329#define SKL_REVID_A0 0x0
2330#define SKL_REVID_B0 0x1
2331#define SKL_REVID_C0 0x2
2332#define SKL_REVID_D0 0x3
2333#define SKL_REVID_E0 0x4
2334#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002335#define SKL_REVID_G0 0x6
2336#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002337
Jani Nikulae87a0052015-10-20 15:22:02 +03002338#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2339
Jani Nikulaef712bb2015-10-20 15:22:00 +03002340#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002341#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002342#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002343#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002344#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002345
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002346#define IS_BXT_REVID(dev_priv, since, until) \
2347 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002348
Mika Kuoppalac033a372016-06-07 17:18:55 +03002349#define KBL_REVID_A0 0x0
2350#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002351#define KBL_REVID_C0 0x2
2352#define KBL_REVID_D0 0x3
2353#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002354
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002355#define IS_KBL_REVID(dev_priv, since, until) \
2356 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002357
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002358#define GLK_REVID_A0 0x0
2359#define GLK_REVID_A1 0x1
2360
2361#define IS_GLK_REVID(dev_priv, since, until) \
2362 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2363
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002364#define CNL_REVID_A0 0x0
2365#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002366#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002367
2368#define IS_CNL_REVID(p, since, until) \
2369 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2370
Oscar Mateocc38cae2018-05-08 14:29:23 -07002371#define ICL_REVID_A0 0x0
2372#define ICL_REVID_A2 0x1
2373#define ICL_REVID_B0 0x3
2374#define ICL_REVID_B2 0x4
2375#define ICL_REVID_C0 0x5
2376
2377#define IS_ICL_REVID(p, since, until) \
2378 (IS_ICELAKE(p) && IS_REVID(p, since, until))
2379
Jesse Barnes85436692011-04-06 12:11:14 -07002380/*
2381 * The genX designation typically refers to the render engine, so render
2382 * capability related checks should use IS_GEN, while display and other checks
2383 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2384 * chips, etc.).
2385 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002386#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2387#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2388#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2389#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2390#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2391#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2392#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2393#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002394#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002395#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002396
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002397#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002398#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2399#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002400
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002401#define ENGINE_MASK(id) BIT(id)
2402#define RENDER_RING ENGINE_MASK(RCS)
2403#define BSD_RING ENGINE_MASK(VCS)
2404#define BLT_RING ENGINE_MASK(BCS)
2405#define VEBOX_RING ENGINE_MASK(VECS)
2406#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002407#define BSD3_RING ENGINE_MASK(VCS3)
2408#define BSD4_RING ENGINE_MASK(VCS4)
2409#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002410#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002411
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002412#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002413 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002414
2415#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2416#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2417#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2418#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2419
Chris Wilson93c6e962017-11-20 20:55:04 +00002420#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2421
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002422#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2423#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2424#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002425#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2426 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002427
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002428#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002429
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002430#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2431 ((dev_priv)->info.has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002432#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2433 ((dev_priv)->info.has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002434#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2435 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002436
2437#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2438
Chris Wilson4bdafb92018-09-26 21:12:22 +01002439#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt)
2440#define HAS_PPGTT(dev_priv) \
2441 (INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
2442#define HAS_FULL_PPGTT(dev_priv) \
2443 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)
2444#define HAS_FULL_48BIT_PPGTT(dev_priv) \
2445 (INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL_4LVL)
2446
Matthew Aulda5c081662017-10-06 23:18:18 +01002447#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2448 GEM_BUG_ON((sizes) == 0); \
2449 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2450})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002451
2452#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2453#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2454 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002455
Daniel Vetterb45305f2012-12-17 16:21:27 +01002456/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002457#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002458
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002459/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002460#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002461 (IS_CANNONLAKE(dev_priv) || \
2462 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002463
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002464#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Ramalingam Cd5dc0f42018-06-28 19:04:49 +05302465#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
2466 IS_GEMINILAKE(dev_priv) || \
2467 IS_KABYLAKE(dev_priv))
Daniel Vetterb45305f2012-12-17 16:21:27 +01002468
Zou Nan haicae58522010-11-09 17:17:32 +08002469/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2470 * rows, which changed the alignment requirements and fence programming.
2471 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002472#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2473 !(IS_I915G(dev_priv) || \
2474 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002475#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2476#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002477
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002478#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002479#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002480#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002481
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002482#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002483
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002484#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002485
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002486#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2487#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2488#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002489
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002490#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2491#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002492#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002493
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002494#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002495
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002496#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002497#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2498
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302499#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2500
Dave Gordon1a3d1892016-05-13 15:36:30 +01002501/*
2502 * For now, anything with a GuC requires uCode loading, and then supports
2503 * command submission once loaded. But these are logically independent
2504 * properties, so we have separate macros to test them.
2505 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002506#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002507#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002508#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2509#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002510
2511/* For now, anything with a GuC has also HuC */
2512#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd132852017-01-18 08:05:53 -08002513#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002514
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002515/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002516#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2517#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2518#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002519
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002520#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002521
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002522#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002523#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2524#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2525#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2526#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2527#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002528#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2529#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302530#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2531#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002532#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002533#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002534#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002535#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002536#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002537#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002538#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002539
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002540#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002541#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002542#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002543#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002544#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002545 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002546#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2547#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2548#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002549#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002550 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2551 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002552#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002553 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2554 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002555#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2556#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2557#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2558#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002559
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002560#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302561
Rodrigo Viviff159472017-06-09 15:26:14 -07002562#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302563
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002564/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002565#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002566#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2567 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002568
Ben Widawskyc8735b02012-09-07 19:43:39 -07002569#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302570#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002571
Chris Wilson05394f32010-11-08 19:18:58 +00002572#include "i915_trace.h"
2573
Chris Wilson80debff2017-05-25 13:16:12 +01002574static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002575{
2576#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002577 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002578 return true;
2579#endif
2580 return false;
2581}
2582
Chris Wilson80debff2017-05-25 13:16:12 +01002583static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2584{
2585 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2586}
2587
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002588static inline bool
2589intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2590{
Chris Wilson80debff2017-05-25 13:16:12 +01002591 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002592}
2593
Chris Wilson0673ad42016-06-24 14:00:22 +01002594/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002595void __printf(3, 4)
2596__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2597 const char *fmt, ...);
2598
2599#define i915_report_error(dev_priv, fmt, ...) \
2600 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2601
Ben Widawskyc43b5632012-04-16 14:07:40 -07002602#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002603extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2604 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002605#else
2606#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002607#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002608extern const struct dev_pm_ops i915_pm_ops;
2609
2610extern int i915_driver_load(struct pci_dev *pdev,
2611 const struct pci_device_id *ent);
2612extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002613extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2614extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002615
Chris Wilsond0667e92018-04-06 23:03:54 +01002616extern void i915_reset(struct drm_i915_private *i915,
2617 unsigned int stalled_mask,
2618 const char *reason);
2619extern int i915_reset_engine(struct intel_engine_cs *engine,
2620 const char *reason);
Chris Wilson535275d2017-07-21 13:32:37 +01002621
Michel Thierry142bc7d2017-06-20 10:57:46 +01002622extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002623extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002624extern int intel_guc_reset_engine(struct intel_guc *guc,
2625 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002626extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002627extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002628extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2629extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2630extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2631extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002632int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002633
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002634int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002635int intel_engines_init(struct drm_i915_private *dev_priv);
2636
Yunwei Zhang1e40d4a2018-05-18 15:39:57 -07002637u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);
2638
Jani Nikula77913b32015-06-18 13:06:16 +03002639/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002640void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2641 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002642void intel_hpd_init(struct drm_i915_private *dev_priv);
2643void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2644void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002645enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2646 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002647bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2648void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002649
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002651static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2652{
2653 unsigned long delay;
2654
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002655 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002656 return;
2657
2658 /* Don't continually defer the hangcheck so that it is always run at
2659 * least once after work has been scheduled on any ring. Otherwise,
2660 * we will ignore a hung ring if a second ring is kept busy.
2661 */
2662
2663 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2664 queue_delayed_work(system_long_wq,
2665 &dev_priv->gpu_error.hangcheck_work, delay);
2666}
2667
Chris Wilsonce800752018-03-20 10:04:49 +00002668__printf(4, 5)
Chris Wilsonc0336662016-05-06 15:40:21 +01002669void i915_handle_error(struct drm_i915_private *dev_priv,
2670 u32 engine_mask,
Chris Wilsonce800752018-03-20 10:04:49 +00002671 unsigned long flags,
Mika Kuoppala58174462014-02-25 17:11:26 +02002672 const char *fmt, ...);
Chris Wilsonce800752018-03-20 10:04:49 +00002673#define I915_ERROR_CAPTURE BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674
Daniel Vetterb9632912014-09-30 10:56:44 +02002675extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002676extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002677int intel_irq_install(struct drm_i915_private *dev_priv);
2678void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002679
Lionel Landwerlin09605542018-08-30 14:24:24 +01002680void i915_clear_error_registers(struct drm_i915_private *dev_priv);
2681
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002682static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2683{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002684 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002685}
2686
Chris Wilsonc0336662016-05-06 15:40:21 +01002687static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002688{
Chris Wilsonc0336662016-05-06 15:40:21 +01002689 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002690}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002691
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002692u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2693 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002694void
Jani Nikula50227e12014-03-31 14:27:21 +03002695i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002696 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002697
2698void
Jani Nikula50227e12014-03-31 14:27:21 +03002699i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002700 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002701
Imre Deakf8b79e52014-03-04 19:23:07 +02002702void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2703void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002704void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2705 uint32_t mask,
2706 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002707void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2708 uint32_t interrupt_mask,
2709 uint32_t enabled_irq_mask);
2710static inline void
2711ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2712{
2713 ilk_update_display_irq(dev_priv, bits, bits);
2714}
2715static inline void
2716ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2717{
2718 ilk_update_display_irq(dev_priv, bits, 0);
2719}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002720void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2721 enum pipe pipe,
2722 uint32_t interrupt_mask,
2723 uint32_t enabled_irq_mask);
2724static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2725 enum pipe pipe, uint32_t bits)
2726{
2727 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2728}
2729static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2730 enum pipe pipe, uint32_t bits)
2731{
2732 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2733}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002734void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2735 uint32_t interrupt_mask,
2736 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002737static inline void
2738ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2739{
2740 ibx_display_interrupt_update(dev_priv, bits, bits);
2741}
2742static inline void
2743ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2744{
2745 ibx_display_interrupt_update(dev_priv, bits, 0);
2746}
2747
Eric Anholt673a3942008-07-30 12:06:12 -07002748/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002749int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2750 struct drm_file *file_priv);
2751int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2752 struct drm_file *file_priv);
2753int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2754 struct drm_file *file_priv);
2755int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2756 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002757int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2758 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002759int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2760 struct drm_file *file_priv);
2761int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2762 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002763int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2764 struct drm_file *file_priv);
2765int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2766 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002767int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2768 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002769int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2770 struct drm_file *file);
2771int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2772 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002773int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2774 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002775int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2776 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002777int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2778 struct drm_file *file_priv);
2779int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2780 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002781int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2782void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002783int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2784 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002785int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2786 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002787int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2788 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002789void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002790int i915_gem_init_early(struct drm_i915_private *dev_priv);
2791void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002792void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002793int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002794int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2795
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002796void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002797void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002798void i915_gem_object_init(struct drm_i915_gem_object *obj,
2799 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002800struct drm_i915_gem_object *
2801i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2802struct drm_i915_gem_object *
2803i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2804 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002805void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002806void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002807
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002808static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2809{
Chris Wilsonc9c704712018-02-19 22:06:31 +00002810 if (!atomic_read(&i915->mm.free_count))
2811 return;
2812
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002813 /* A single pass should suffice to release all the freed objects (along
2814 * most call paths) , but be a little more paranoid in that freeing
2815 * the objects does take a little amount of time, during which the rcu
2816 * callbacks could have added new objects into the freed list, and
2817 * armed the work again.
2818 */
2819 do {
2820 rcu_barrier();
2821 } while (flush_work(&i915->mm.free_work));
2822}
2823
Chris Wilson3b19f162017-07-18 14:41:24 +01002824static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2825{
2826 /*
2827 * Similar to objects above (see i915_gem_drain_freed-objects), in
2828 * general we have workers that are armed by RCU and then rearm
2829 * themselves in their callbacks. To be paranoid, we need to
2830 * drain the workqueue a second time after waiting for the RCU
2831 * grace period so that we catch work queued via RCU from the first
2832 * pass. As neither drain_workqueue() nor flush_workqueue() report
2833 * a result, we make an assumption that we only don't require more
2834 * than 2 passes to catch all recursive RCU delayed work.
2835 *
2836 */
2837 int pass = 2;
2838 do {
2839 rcu_barrier();
2840 drain_workqueue(i915->wq);
2841 } while (--pass);
2842}
2843
Chris Wilson058d88c2016-08-15 10:49:06 +01002844struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002845i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2846 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002847 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002848 u64 alignment,
2849 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002850
Chris Wilsonaa653a62016-08-04 07:52:27 +01002851int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002852void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002853
Chris Wilson7c108fd2016-10-24 13:42:18 +01002854void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2855
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002856static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002857{
Chris Wilsonee286372015-04-07 16:20:25 +01002858 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002859}
Chris Wilsonee286372015-04-07 16:20:25 +01002860
Chris Wilson96d77632016-10-28 13:58:33 +01002861struct scatterlist *
2862i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2863 unsigned int n, unsigned int *offset);
2864
Dave Gordon033908a2015-12-10 18:51:23 +00002865struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002866i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2867 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002868
Chris Wilson96d77632016-10-28 13:58:33 +01002869struct page *
2870i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2871 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302872
Chris Wilson96d77632016-10-28 13:58:33 +01002873dma_addr_t
2874i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2875 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002876
Chris Wilson03ac84f2016-10-28 13:58:36 +01002877void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002878 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002879 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002880int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2881
2882static inline int __must_check
2883i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002884{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002885 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002886
Chris Wilson1233e2d2016-10-28 13:58:37 +01002887 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002888 return 0;
2889
2890 return __i915_gem_object_get_pages(obj);
2891}
2892
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002893static inline bool
2894i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
2895{
2896 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
2897}
2898
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002899static inline void
2900__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2901{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002902 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002903
Chris Wilson1233e2d2016-10-28 13:58:37 +01002904 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002905}
2906
2907static inline bool
2908i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2909{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002910 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002911}
2912
2913static inline void
2914__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2915{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002916 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002917 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002918
Chris Wilson1233e2d2016-10-28 13:58:37 +01002919 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01002920}
Chris Wilson0a798eb2016-04-08 12:11:11 +01002921
Chris Wilson1233e2d2016-10-28 13:58:37 +01002922static inline void
2923i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002924{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002925 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01002926}
2927
Chris Wilson548625e2016-11-01 12:11:34 +00002928enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
2929 I915_MM_NORMAL = 0,
2930 I915_MM_SHRINKER
2931};
2932
2933void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2934 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002935void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002936
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002937enum i915_map_type {
2938 I915_MAP_WB = 0,
2939 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01002940#define I915_MAP_OVERRIDE BIT(31)
2941 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
2942 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002943};
2944
Chris Wilson666424a2018-09-14 13:35:04 +01002945static inline enum i915_map_type
2946i915_coherent_map_type(struct drm_i915_private *i915)
2947{
2948 return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
2949}
2950
Chris Wilson0a798eb2016-04-08 12:11:11 +01002951/**
2952 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00002953 * @obj: the object to map into kernel address space
2954 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01002955 *
2956 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
2957 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002958 * the kernel address space. Based on the @type of mapping, the PTE will be
2959 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01002960 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01002961 * The caller is responsible for calling i915_gem_object_unpin_map() when the
2962 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002963 *
Dave Gordon83052162016-04-12 14:46:16 +01002964 * Returns the pointer through which to access the mapped object, or an
2965 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002966 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002967void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2968 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002969
2970/**
2971 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00002972 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01002973 *
2974 * After pinning the object and mapping its pages, once you are finished
2975 * with your access, call i915_gem_object_unpin_map() to release the pin
2976 * upon the mapping. Once the pin count reaches zero, that mapping may be
2977 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01002978 */
2979static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
2980{
Chris Wilson0a798eb2016-04-08 12:11:11 +01002981 i915_gem_object_unpin_pages(obj);
2982}
2983
Chris Wilson43394c72016-08-18 17:16:47 +01002984int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2985 unsigned int *needs_clflush);
2986int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
2987 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00002988#define CLFLUSH_BEFORE BIT(0)
2989#define CLFLUSH_AFTER BIT(1)
2990#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01002991
2992static inline void
2993i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
2994{
2995 i915_gem_object_unpin_pages(obj);
2996}
2997
Chris Wilson54cf91d2010-11-25 18:00:26 +00002998int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Dave Airlieff72145b2011-02-07 12:16:14 +10002999int i915_gem_dumb_create(struct drm_file *file_priv,
3000 struct drm_device *dev,
3001 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003002int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3003 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003004int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003005
3006void i915_gem_track_fb(struct drm_i915_gem_object *old,
3007 struct drm_i915_gem_object *new,
3008 unsigned frontbuffer_bits);
3009
Chris Wilson73cb9702016-10-28 13:58:46 +01003010int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003011
Chris Wilsone61e0f52018-02-21 09:56:36 +00003012struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003013i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003014
Chris Wilson8c185ec2017-03-16 17:13:02 +00003015static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003016{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003017 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3018}
3019
3020static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3021{
3022 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003023}
3024
3025static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3026{
Chris Wilson8af29b02016-09-09 14:11:47 +01003027 return unlikely(test_bit(I915_WEDGED, &error->flags));
3028}
3029
Chris Wilson8c185ec2017-03-16 17:13:02 +00003030static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003031{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003032 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003033}
3034
3035static inline u32 i915_reset_count(struct i915_gpu_error *error)
3036{
Chris Wilson8af29b02016-09-09 14:11:47 +01003037 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003038}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003039
Michel Thierry702c8f82017-06-20 10:57:48 +01003040static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3041 struct intel_engine_cs *engine)
3042{
3043 return READ_ONCE(error->reset_engine_count[engine->id]);
3044}
3045
Chris Wilsone61e0f52018-02-21 09:56:36 +00003046struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003047i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003048int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond0667e92018-04-06 23:03:54 +01003049void i915_gem_reset(struct drm_i915_private *dev_priv,
3050 unsigned int stalled_mask);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003051void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003052void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003053void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003054bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003055void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003056 struct i915_request *request,
3057 bool stalled);
Chris Wilson57822dc2017-02-22 11:40:48 +00003058
Chris Wilson24145512017-01-24 11:01:35 +00003059void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003060int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3061int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003062void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Michal Wajdeczko8979187a2018-06-04 09:00:32 +00003063void i915_gem_fini(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003064void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003065int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonec625fb2018-07-09 13:20:42 +01003066 unsigned int flags, long timeout);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003067int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
Chris Wilsonec92ad02018-05-31 09:22:46 +01003068void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003069void i915_gem_resume(struct drm_i915_private *dev_priv);
Chris Wilson52137012018-06-06 22:45:20 +01003070vm_fault_t i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003071int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3072 unsigned int flags,
3073 long timeout,
3074 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003075int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3076 unsigned int flags,
Chris Wilsonb7268c52018-04-18 19:40:52 +01003077 const struct i915_sched_attr *attr);
Chris Wilson7651a442018-10-01 13:32:03 +01003078#define I915_PRIORITY_DISPLAY I915_USER_PRIORITY(I915_PRIORITY_MAX)
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003079
Chris Wilson2e2f3512015-04-27 13:41:14 +01003080int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003081i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3082int __must_check
3083i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003084int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003085i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003086struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003087i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3088 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003089 const struct i915_ggtt_view *view,
3090 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003091void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003092int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003093 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003094int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003095void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003096
Chris Wilsone4ffd172011-04-04 09:44:39 +01003097int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3098 enum i915_cache_level cache_level);
3099
Daniel Vetter1286ff72012-05-10 15:25:09 +02003100struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3101 struct dma_buf *dma_buf);
3102
3103struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3104 struct drm_gem_object *gem_obj, int flags);
3105
Daniel Vetter841cd772014-08-06 15:04:48 +02003106static inline struct i915_hw_ppgtt *
3107i915_vm_to_ppgtt(struct i915_address_space *vm)
3108{
Chris Wilson82ad6442018-06-05 16:37:58 +01003109 return container_of(vm, struct i915_hw_ppgtt, vm);
Daniel Vetter841cd772014-08-06 15:04:48 +02003110}
3111
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003112/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003113struct drm_i915_fence_reg *
3114i915_reserve_fence(struct drm_i915_private *dev_priv);
3115void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003116
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003117void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003118void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003119
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003120void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003121void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3122 struct sg_table *pages);
3123void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3124 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003125
Chris Wilsonca585b52016-05-24 14:53:36 +01003126static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003127__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3128{
3129 return idr_find(&file_priv->context_idr, id);
3130}
3131
3132static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003133i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3134{
3135 struct i915_gem_context *ctx;
3136
Chris Wilson1acfc102017-06-20 12:05:47 +01003137 rcu_read_lock();
3138 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3139 if (ctx && !kref_get_unless_zero(&ctx->ref))
3140 ctx = NULL;
3141 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003142
3143 return ctx;
3144}
3145
Robert Braggeec688e2016-11-07 19:49:47 +00003146int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3147 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003148int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3149 struct drm_file *file);
3150int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3151 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003152void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3153 struct i915_gem_context *ctx,
3154 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003155
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003156/* i915_gem_evict.c */
Chris Wilsone522ac232016-08-04 16:32:18 +01003157int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003158 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003159 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003160 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003161 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003162int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3163 struct drm_mm_node *node,
3164 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003165int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003166
Chris Wilson7125397b2017-12-06 12:49:14 +00003167void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3168
Ben Widawsky0260c422014-03-22 22:47:21 -07003169/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003170static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003171{
Chris Wilson600f4362016-08-18 17:16:40 +01003172 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003173 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003174 intel_gtt_chipset_flush();
3175}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003176
Chris Wilson9797fbf2012-04-24 15:47:39 +01003177/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003178int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3179 struct drm_mm_node *node, u64 size,
3180 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003181int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3182 struct drm_mm_node *node, u64 size,
3183 unsigned alignment, u64 start,
3184 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003185void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3186 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003187int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Matthew Auld8c019032018-09-20 15:27:07 +01003188void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003189struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003190i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3191 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003192struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003193i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003194 resource_size_t stolen_offset,
3195 resource_size_t gtt_offset,
3196 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003197
Chris Wilson920cf412016-10-28 13:58:30 +01003198/* i915_gem_internal.c */
3199struct drm_i915_gem_object *
3200i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003201 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003202
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003203/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003204unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003205 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003206 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003207 unsigned flags);
3208#define I915_SHRINK_PURGEABLE 0x1
3209#define I915_SHRINK_UNBOUND 0x2
3210#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003211#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003212#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003213unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3214void i915_gem_shrinker_register(struct drm_i915_private *i915);
3215void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Chris Wilson19bb33c2018-07-11 08:36:02 +01003216void i915_gem_shrinker_taints_mutex(struct mutex *mutex);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003217
Eric Anholt673a3942008-07-30 12:06:12 -07003218/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003219static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003220{
Chris Wilson091387c2016-06-24 14:00:21 +01003221 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003222
3223 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003224 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003225}
3226
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003227u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3228 unsigned int tiling, unsigned int stride);
3229u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3230 unsigned int tiling, unsigned int stride);
3231
Ben Gamari20172632009-02-17 20:08:50 -05003232/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003233#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003234int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003235int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003236void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003237#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003238static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003239static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3240{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003241static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003242#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003243
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003244const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003245
Brad Volkin351e3db2014-02-18 10:15:46 -08003246/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003247int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003248void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003249void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003250int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3251 struct drm_i915_gem_object *batch_obj,
3252 struct drm_i915_gem_object *shadow_batch_obj,
3253 u32 batch_start_offset,
3254 u32 batch_len,
3255 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003256
Robert Braggeec688e2016-11-07 19:49:47 +00003257/* i915_perf.c */
3258extern void i915_perf_init(struct drm_i915_private *dev_priv);
3259extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003260extern void i915_perf_register(struct drm_i915_private *dev_priv);
3261extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003262
Jesse Barnes317c35d2008-08-25 15:11:06 -07003263/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003264extern int i915_save_state(struct drm_i915_private *dev_priv);
3265extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003266
Ben Widawsky0136db52012-04-10 21:17:01 -07003267/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003268void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3269void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003270
Jerome Anandeef57322017-01-25 04:27:49 +05303271/* intel_lpe_audio.c */
3272int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3273void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3274void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303275void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003276 enum pipe pipe, enum port port,
3277 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303278
Chris Wilsonf899fc62010-07-20 15:44:45 -07003279/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003280extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3281extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003282extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3283 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003284extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003285
Jani Nikula0184df462015-03-27 00:20:20 +02003286extern struct i2c_adapter *
3287intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003288extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3289extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003290static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003291{
3292 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3293}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003294extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003295
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003296/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003297void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003298void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003299bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003300bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003301bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003302bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003303bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003304bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003305bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303306bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3307 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303308bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3309 enum port port);
Jani Nikula39053082018-11-15 12:52:35 +02003310enum aux_ch intel_bios_port_aux_ch(struct drm_i915_private *dev_priv, enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303311
Jesse Barnes723bfd72010-10-07 16:01:13 -07003312/* intel_acpi.c */
3313#ifdef CONFIG_ACPI
3314extern void intel_register_dsm_handler(void);
3315extern void intel_unregister_dsm_handler(void);
3316#else
3317static inline void intel_register_dsm_handler(void) { return; }
3318static inline void intel_unregister_dsm_handler(void) { return; }
3319#endif /* CONFIG_ACPI */
3320
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003321/* intel_device_info.c */
3322static inline struct intel_device_info *
3323mkwrite_device_info(struct drm_i915_private *dev_priv)
3324{
3325 return (struct intel_device_info *)&dev_priv->info;
3326}
3327
Jesse Barnes79e53942008-11-07 14:24:08 -08003328/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003329extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003330extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003331extern void intel_modeset_cleanup(struct drm_device *dev);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003332extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3333 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003334extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003335extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3336extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003337extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003338extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003339extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Chris Wilson60548c52018-07-31 14:26:29 +01003340extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
3341 bool interactive);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003342extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003343 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003344
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003345int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3346 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003347
Chris Wilson6ef3d422010-08-04 20:26:07 +01003348/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003349extern struct intel_overlay_error_state *
3350intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003351extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3352 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003353
Chris Wilsonc0336662016-05-06 15:40:21 +01003354extern struct intel_display_error_state *
3355intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003356extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003357 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003358
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003359int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003360int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003361 u32 val, int fast_timeout_us,
3362 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003363#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003364 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003365
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003366int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3367 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003368
3369/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303370u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003371int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003372u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003373u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3374void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003375u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3376void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3377u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3378void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003379u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3380void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003381u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3382void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003383u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3384 enum intel_sbi_destination destination);
3385void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3386 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303387u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3388void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003389
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003390/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003391void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003392 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003393void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3394 enum port port, u32 margin, u32 scale,
3395 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003396void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3397void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3398bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3399 enum dpio_phy phy);
3400bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3401 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003402uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003403void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3404 uint8_t lane_lat_optim_mask);
3405uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3406
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003407void chv_set_phy_signal_level(struct intel_encoder *encoder,
3408 u32 deemph_reg_value, u32 margin_reg_value,
3409 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003410void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003411 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003412 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003413void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3414 const struct intel_crtc_state *crtc_state);
3415void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3416 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003417void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003418void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3419 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003420
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003421void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3422 u32 demph_reg_value, u32 preemph_reg_value,
3423 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003424void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3425 const struct intel_crtc_state *crtc_state);
3426void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3427 const struct intel_crtc_state *crtc_state);
3428void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3429 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003430
Imre Deakc45198b2018-11-06 18:06:18 +02003431/* intel_combo_phy.c */
3432void icl_combo_phys_init(struct drm_i915_private *dev_priv);
3433void icl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3434void cnl_combo_phys_init(struct drm_i915_private *dev_priv);
3435void cnl_combo_phys_uninit(struct drm_i915_private *dev_priv);
3436
Ville Syrjälä616bc822015-01-23 21:04:25 +02003437int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3438int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003439u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003440 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303441
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003442u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3443
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003444static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3445 const i915_reg_t reg)
3446{
3447 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3448}
3449
Ben Widawsky0b274482013-10-04 21:22:51 -07003450#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3451#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003452
Ben Widawsky0b274482013-10-04 21:22:51 -07003453#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3454#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3455#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3456#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003457
Ben Widawsky0b274482013-10-04 21:22:51 -07003458#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3459#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3460#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3461#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003462
Chris Wilson698b3132014-03-21 13:16:43 +00003463/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3464 * will be implemented using 2 32-bit writes in an arbitrary order with
3465 * an arbitrary delay between them. This can cause the hardware to
3466 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003467 * machine death. For this reason we do not support I915_WRITE64, or
3468 * dev_priv->uncore.funcs.mmio_writeq.
3469 *
3470 * When reading a 64-bit value as two 32-bit values, the delay may cause
3471 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3472 * occasionally a 64-bit register does not actualy support a full readq
3473 * and must be read using two 32-bit reads.
3474 *
3475 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003476 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003477#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003478
Chris Wilson50877442014-03-21 12:41:53 +00003479#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003480 u32 upper, lower, old_upper, loop = 0; \
3481 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003482 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003483 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003484 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003485 upper = I915_READ(upper_reg); \
3486 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003487 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003488
Zou Nan haicae58522010-11-09 17:17:32 +08003489#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3490#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3491
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003492#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003493static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003494 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003495{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003496 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003497}
3498
3499#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003500static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003501 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003502{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003503 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003504}
3505__raw_read(8, b)
3506__raw_read(16, w)
3507__raw_read(32, l)
3508__raw_read(64, q)
3509
3510__raw_write(8, b)
3511__raw_write(16, w)
3512__raw_write(32, l)
3513__raw_write(64, q)
3514
3515#undef __raw_read
3516#undef __raw_write
3517
Chris Wilsona6111f72015-04-07 16:21:02 +01003518/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003519 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003520 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003521 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003522 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003523 *
3524 * As an example, these accessors can possibly be used between:
3525 *
3526 * spin_lock_irq(&dev_priv->uncore.lock);
3527 * intel_uncore_forcewake_get__locked();
3528 *
3529 * and
3530 *
3531 * intel_uncore_forcewake_put__locked();
3532 * spin_unlock_irq(&dev_priv->uncore.lock);
3533 *
3534 *
3535 * Note: some registers may not need forcewake held, so
3536 * intel_uncore_forcewake_{get,put} can be omitted, see
3537 * intel_uncore_forcewake_for_reg().
3538 *
3539 * Certain architectures will die if the same cacheline is concurrently accessed
3540 * by different clients (e.g. on Ivybridge). Access to registers should
3541 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3542 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003543 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003544#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3545#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003546#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003547#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3548
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003549/* "Broadcast RGB" property */
3550#define INTEL_BROADCAST_RGB_AUTO 0
3551#define INTEL_BROADCAST_RGB_FULL 1
3552#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003553
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003554static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003555{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003556 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003557 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003558 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303559 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003560 else
3561 return VGACNTRL;
3562}
3563
Imre Deakdf977292013-05-21 20:03:17 +03003564static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3565{
3566 unsigned long j = msecs_to_jiffies(m);
3567
3568 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3569}
3570
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003571static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3572{
Chris Wilsonb8050142017-08-11 11:57:31 +01003573 /* nsecs_to_jiffies64() does not guard against overflow */
3574 if (NSEC_PER_SEC % HZ &&
3575 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3576 return MAX_JIFFY_OFFSET;
3577
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003578 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3579}
3580
Paulo Zanonidce56b32013-12-19 14:29:40 -02003581/*
3582 * If you need to wait X milliseconds between events A and B, but event B
3583 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3584 * when event A happened, then just before event B you call this function and
3585 * pass the timestamp as the first argument, and X as the second argument.
3586 */
3587static inline void
3588wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3589{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003590 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003591
3592 /*
3593 * Don't re-read the value of "jiffies" every time since it may change
3594 * behind our back and break the math.
3595 */
3596 tmp_jiffies = jiffies;
3597 target_jiffies = timestamp_jiffies +
3598 msecs_to_jiffies_timeout(to_wait_ms);
3599
3600 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003601 remaining_jiffies = target_jiffies - tmp_jiffies;
3602 while (remaining_jiffies)
3603 remaining_jiffies =
3604 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003605 }
3606}
Chris Wilson221fe792016-09-09 14:11:51 +01003607
3608static inline bool
Chris Wilsone61e0f52018-02-21 09:56:36 +00003609__i915_request_irq_complete(const struct i915_request *rq)
Chris Wilson688e6c72016-07-01 17:23:15 +01003610{
Chris Wilsone61e0f52018-02-21 09:56:36 +00003611 struct intel_engine_cs *engine = rq->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003612 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003613
Chris Wilson309663a2017-02-23 07:44:07 +00003614 /* Note that the engine may have wrapped around the seqno, and
3615 * so our request->global_seqno will be ahead of the hardware,
3616 * even though it completed the request before wrapping. We catch
3617 * this by kicking all the waiters before resetting the seqno
3618 * in hardware, and also signal the fence.
3619 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003620 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
Chris Wilson309663a2017-02-23 07:44:07 +00003621 return true;
3622
Chris Wilson754c9fd2017-02-23 07:44:14 +00003623 /* The request was dequeued before we were awoken. We check after
3624 * inspecting the hw to confirm that this was the same request
3625 * that generated the HWS update. The memory barriers within
3626 * the request execution are sufficient to ensure that a check
3627 * after reading the value from hw matches this request.
3628 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003629 seqno = i915_request_global_seqno(rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00003630 if (!seqno)
3631 return false;
3632
Chris Wilson7ec2c732016-07-01 17:23:22 +01003633 /* Before we do the heavier coherent read of the seqno,
3634 * check the value (hopefully) in the CPU cacheline.
3635 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003636 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003637 return true;
3638
Chris Wilson688e6c72016-07-01 17:23:15 +01003639 /* Ensure our read of the seqno is coherent so that we
3640 * do not "miss an interrupt" (i.e. if this is the last
3641 * request and the seqno write from the GPU is not visible
3642 * by the time the interrupt fires, we will see that the
3643 * request is incomplete and go back to sleep awaiting
3644 * another interrupt that will never come.)
3645 *
3646 * Strictly, we only need to do this once after an interrupt,
3647 * but it is easier and safer to do it every time the waiter
3648 * is woken.
3649 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003650 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00003651 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00003652 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01003653
Chris Wilson3d5564e2016-07-01 17:23:23 +01003654 /* The ordering of irq_posted versus applying the barrier
3655 * is crucial. The clearing of the current irq_posted must
3656 * be visible before we perform the barrier operation,
3657 * such that if a subsequent interrupt arrives, irq_posted
3658 * is reasserted and our task rewoken (which causes us to
3659 * do another __i915_request_irq_complete() immediately
3660 * and reapply the barrier). Conversely, if the clear
3661 * occurs after the barrier, then an interrupt that arrived
3662 * whilst we waited on the barrier would not trigger a
3663 * barrier on the next pass, and the read may not see the
3664 * seqno update.
3665 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003666 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003667
3668 /* If we consume the irq, but we are no longer the bottom-half,
3669 * the real bottom-half may not have serialised their own
3670 * seqno check with the irq-barrier (i.e. may have inspected
3671 * the seqno before we believe it coherent since they see
3672 * irq_posted == false but we are still running).
3673 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003674 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00003675 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01003676 /* Note that if the bottom-half is changed as we
3677 * are sending the wake-up, the new bottom-half will
3678 * be woken by whomever made the change. We only have
3679 * to worry about when we steal the irq-posted for
3680 * ourself.
3681 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00003682 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003683 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003684
Chris Wilsone61e0f52018-02-21 09:56:36 +00003685 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003686 return true;
3687 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003688
Chris Wilson688e6c72016-07-01 17:23:15 +01003689 return false;
3690}
3691
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003692void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3693bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3694
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003695/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3696 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3697 * perform the operation. To check beforehand, pass in the parameters to
3698 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3699 * you only need to pass in the minor offsets, page-aligned pointers are
3700 * always valid.
3701 *
3702 * For just checking for SSE4.1, in the foreknowledge that the future use
3703 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3704 */
3705#define i915_can_memcpy_from_wc(dst, src, len) \
3706 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3707
3708#define i915_has_memcpy_from_wc() \
3709 i915_memcpy_from_wc(NULL, NULL, 0)
3710
Chris Wilsonc58305a2016-08-19 16:54:28 +01003711/* i915_mm.c */
3712int remap_io_mapping(struct vm_area_struct *vma,
3713 unsigned long addr, unsigned long pfn, unsigned long size,
3714 struct io_mapping *iomap);
3715
Chris Wilson767a9832017-09-13 09:56:05 +01003716static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3717{
3718 if (INTEL_GEN(i915) >= 10)
3719 return CNL_HWS_CSB_WRITE_INDEX;
3720 else
3721 return I915_HWS_CSB_WRITE_INDEX;
3722}
3723
Linus Torvalds1da177e2005-04-16 15:20:36 -07003724#endif