blob: 4c97cb40eebb632eafc036ee6d4f8c4dce570b35 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T
Masami Hiramatsufed240d2021-10-21 09:55:35 +09006 select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
Christoph Hellwigaef0f782019-06-13 09:08:57 +02007 select ARCH_HAS_BINFMT_FLAT
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01008 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Christoph Hellwig419e2f12019-08-26 09:03:44 +02009 select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
Kees Cook2b68f6c2015-04-14 15:48:00 -070010 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010011 select ARCH_HAS_FORTIFY_SOURCE
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070012 select ARCH_HAS_KEEPINITRD
Dmitry Vyukov75851722018-06-14 15:27:44 -070013 select ARCH_HAS_KCOV
Will Deacone69244d22018-06-26 15:52:38 +010014 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020015 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070016 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010017 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050018 select ARCH_HAS_SETUP_DMA_OPS
Dmitry Vyukov75851722018-06-14 15:27:44 -070019 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080020 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Christoph Hellwig31b089b2021-06-23 14:04:48 +020022 select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
23 select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010024 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000025 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010026 select ARCH_HAVE_CUSTOM_GPIO_H
Daniel Thompson9aaf9bb2021-01-15 13:21:10 +010027 select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
Riku Voipio957e3fa2014-12-12 16:57:44 -080028 select ARCH_HAS_GCOV_PROFILE_ALL
Mike Rapoport5e545df2020-12-14 19:09:55 -080029 select ARCH_KEEP_MEMBLOCK
Mark Salterd7018842013-10-07 22:07:58 -040030 select ARCH_MIGHT_HAVE_PC_PARPORT
Christoph Hellwig7c703e52018-11-09 09:51:00 +010031 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080032 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
33 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020034 select ARCH_SUPPORTS_ATOMIC_RMW
Anshuman Khandual855f9a82021-05-04 18:38:13 -070035 select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
Kim Phillips017f1612013-11-06 05:15:24 +010036 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010037 select ARCH_USE_CMPXCHG_LOCKREF
Anshuman Khandualdce44562021-04-29 22:55:15 -070038 select ARCH_USE_MEMTEST
Alexandre Ghitidba79c32019-09-23 15:39:01 -070039 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010040 select ARCH_WANT_IPC_PARSE_VERSION
Nathan Chancellor59612b22020-11-19 13:46:56 -070041 select ARCH_WANT_LD_ORPHAN_WARN
Christoph Hellwigbdd15a22019-06-13 09:08:51 +020042 select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
Shile Zhang10916702019-12-04 08:46:31 +080043 select BUILDTIME_TABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010044 select CLONE_BACKWARDS
Russell Kingf00790a2018-10-24 10:20:16 +010045 select CPU_PM if SUSPEND || CPU_IDLE
Will Deacondce5c9e2013-12-17 19:50:16 +010046 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwigff4c25f2019-02-03 20:12:02 +010047 select DMA_DECLARE_COHERENT
Christoph Hellwig31b089b2021-06-23 14:04:48 +020048 select DMA_GLOBAL_POOL if !MMU
Christoph Hellwig2f9237d2020-07-08 09:30:00 +020049 select DMA_OPS
Christoph Hellwigf0edfea2018-08-24 10:31:08 +020050 select DMA_REMAP if MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020051 select EDAC_SUPPORT
52 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070053 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010054 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Russell Kingf00790a2018-10-24 10:20:16 +010055 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
Russell Kingb1b3f492012-10-06 17:12:25 +010056 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Marc Zyngier56afcd32020-06-23 20:38:41 +010057 select GENERIC_IRQ_IPI if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010058 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020059 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010060 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select GENERIC_IRQ_PROBE
62 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010063 select GENERIC_IRQ_SHOW_LEVEL
Palmer Dabbelt914ee962020-07-09 12:00:10 -070064 select GENERIC_LIB_DEVMEM_IS_ALLOWED
Russell Kingb1b3f492012-10-06 17:12:25 +010065 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070066 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010067 select GENERIC_SMP_IDLE_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010068 select HARDIRQS_SW_RESEND
Russell Kingf00790a2018-10-24 10:20:16 +010069 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
Yalin Wang0b7857d2015-01-16 02:45:55 +010070 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010071 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Wang Kefeng75969682021-12-03 10:26:33 +010072 select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
Arnd Bergmann437682ee2015-11-19 13:30:42 +010073 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Linus Walleij42101572020-10-25 23:56:18 +010074 select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
Daniel Cashmane0c25d92016-01-14 15:19:57 -080075 select HAVE_ARCH_MMAP_RND_BITS if MMU
Mike Rapoport4f5b0c12020-12-14 19:09:59 -080076 select HAVE_ARCH_PFN_VALID
YiFei Zhu282a1812020-09-24 07:44:16 -050077 select HAVE_ARCH_SECCOMP
Russell Kingf00790a2018-10-24 10:20:16 +010078 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
Kees Cook08626a62017-08-16 14:09:13 -070079 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010080 select HAVE_ARCH_TRACEHOOK
Anshuman Khanduale8003bf62021-05-04 18:38:29 -070081 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
Jens Wiklanderb329f952016-01-04 15:42:55 +010082 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053083 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010084 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010085 select HAVE_C_RECORDMCOUNT
Steven Rostedt (Google)4ed308c2022-01-25 09:19:10 -050086 select HAVE_BUILDTIME_MCOUNT_SORT
Vincenzo Frascinobc420c62020-01-10 13:39:26 +010087 select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
Russell Kingb1b3f492012-10-06 17:12:25 +010088 select HAVE_DMA_CONTIGUOUS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010089 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010090 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010091 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070092 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070093 select HAVE_FAST_GUP if ARM_LPAE
Russell Kingf00790a2018-10-24 10:20:16 +010094 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
Russell King503621622019-04-23 17:09:38 +010095 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
Arnd Bergmannecb108e2021-10-18 15:30:41 +010096 select HAVE_FUNCTION_TRACER if !XIP_KERNEL && !(THUMB2_KERNEL && CC_IS_CLANG)
Emese Revfy6b90bd42016-05-24 00:09:38 +020097 select HAVE_GCC_PLUGINS
Russell Kingf00790a2018-10-24 10:20:16 +010098 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
Russell King87c46b62013-05-04 14:38:59 +010099 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +0100100 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -0700101 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +0100102 select HAVE_KERNEL_LZMA
103 select HAVE_KERNEL_LZO
104 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100105 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Russell Kingf00790a2018-10-24 10:20:16 +0100106 select HAVE_KRETPROBES if HAVE_KPROBES
Ard Biesheuvel7d485f62014-11-24 16:54:35 +0100107 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -0700108 select HAVE_NMI
Wang Nan0dc016d2015-01-09 14:37:36 +0800109 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +0100110 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +0100111 select HAVE_PERF_REGS
112 select HAVE_PERF_USER_STACK_DUMP
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800113 select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
Will Deacone513f8b2010-06-25 12:24:53 +0100114 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -0400115 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900116 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100117 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700118 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -0700119 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +0100120 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100121 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200122 select NEED_DMA_MAP_STATE
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100123 select OF_EARLY_FLATTREE if OF
Russell King171b3f02013-09-12 21:24:42 +0100124 select OLD_SIGACTION
125 select OLD_SIGSUSPEND3
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100126 select PCI_SYSCALL if PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100127 select PERF_USE_VMALLOC
128 select RTC_LIB
129 select SYS_SUPPORTS_APM_EMULATION
Ard Biesheuvel18ed1c012021-09-18 10:44:38 +0200130 select THREAD_INFO_IN_TASK if CURRENT_POINTER_IN_TPIDRURO
Masahiro Yamada4aae6832021-07-31 14:22:32 +0900131 select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
Russell King171b3f02013-09-12 21:24:42 +0100132 # Above selects are sorted alphabetically; please add new ones
133 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 help
135 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000136 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000138 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 Europe. There is an ARM Linux project with a web page at
140 <http://www.arm.linux.org.uk/>.
141
Russell King74facff2011-06-02 11:16:22 +0100142config ARM_HAS_SG_CHAIN
143 bool
144
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200145config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200146 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100147 select ARM_HAS_SG_CHAIN
148 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200149
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900150if ARM_DMA_USE_IOMMU
151
152config ARM_DMA_IOMMU_ALIGNMENT
153 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
154 range 4 9
155 default 8
156 help
157 DMA mapping framework by default aligns all buffers to the smallest
158 PAGE_SIZE order which is greater than or equal to the requested buffer
159 size. This works well for buffers up to a few hundreds kilobytes, but
160 for larger buffers it just a waste of address space. Drivers which has
161 relatively small addressing window (like 64Mib) might run out of
162 virtual space with just a few allocations.
163
164 With this parameter you can specify the maximum PAGE_SIZE order for
165 DMA IOMMU buffers. Larger buffers will be aligned only to this
166 specified order. The order is expressed as a power of two multiplied
167 by the PAGE_SIZE.
168
169endif
170
Ralf Baechle75e71532007-02-09 17:08:58 +0000171config SYS_SUPPORTS_APM_EMULATION
172 bool
173
Linus Walleijbc581772009-09-15 17:30:37 +0100174config HAVE_TCM
175 bool
176 select GENERIC_ALLOCATOR
177
Russell Kinge119bff2010-01-10 17:23:29 +0000178config HAVE_PROC_CPU
179 bool
180
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700181config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000182 bool
Al Viro5ea81762007-02-11 15:41:31 +0000183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184config SBUS
185 bool
186
Russell Kingf16fb1e2007-04-28 09:59:37 +0100187config STACKTRACE_SUPPORT
188 bool
189 default y
190
191config LOCKDEP_SUPPORT
192 bool
193 default y
194
David Howellsf0d1b0b2006-12-08 02:37:49 -0800195config ARCH_HAS_ILOG2_U32
196 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800197
198config ARCH_HAS_ILOG2_U64
199 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800200
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100201config ARCH_HAS_BANDGAP
202 bool
203
Stefan Agnera5f4c562015-08-13 00:01:52 +0100204config FIX_EARLYCON_MEM
205 def_bool y if MMU
206
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800207config GENERIC_HWEIGHT
208 bool
209 default y
210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211config GENERIC_CALIBRATE_DELAY
212 bool
213 default y
214
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100215config ARCH_MAY_HAVE_PC_FDC
216 bool
217
David A. Longc7edc9e2014-03-07 11:23:04 -0500218config ARCH_SUPPORTS_UPROBES
219 def_bool y
220
Rob Herring58af4a22012-03-20 14:33:01 -0500221config ARCH_HAS_DMA_SET_COHERENT_MASK
222 bool
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224config GENERIC_ISA_DMA
225 bool
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227config FIQ
228 bool
229
Rob Herring13a50452012-02-07 09:28:22 -0600230config NEED_RET_TO_USER
231 bool
232
Al Viro034d2f52005-12-19 16:27:59 -0500233config ARCH_MTD_XIP
234 bool
235
Russell Kingdc21af92011-01-04 19:09:43 +0000236config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100237 bool "Patch physical to virtual translations at runtime" if EMBEDDED
238 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100239 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000240 help
Russell King111e9a52011-05-12 10:02:42 +0100241 Patch phys-to-virt and virt-to-phys translation functions at
242 boot and module load time according to the position of the
243 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000244
Russell King111e9a52011-05-12 10:02:42 +0100245 This can only be used with non-XIP MMU kernels where the base
Ard Biesheuvel94430762020-09-18 11:55:42 +0300246 of physical memory is at a 2 MiB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000247
Russell Kingc1beced2011-08-10 10:23:45 +0100248 Only disable this option if you know that you do not require
249 this feature (eg, building a kernel for a single machine) and
250 you need to shrink the kernel to the minimal size.
251
Rob Herringc334bc12012-03-04 22:03:33 -0600252config NEED_MACH_IO_H
253 bool
254 help
255 Select this when mach/io.h is required to provide special
256 definitions for this platform. The need for mach/io.h should
257 be avoided when possible.
258
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400259config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400260 bool
Russell King111e9a52011-05-12 10:02:42 +0100261 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400262 Select this when mach/memory.h is required to provide special
263 definitions for this platform. The need for mach/memory.h should
264 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400265
266config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100267 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100268 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100269 default DRAM_BASE if !MMU
Arnd Bergmannc6e77bb2021-10-18 15:30:39 +0100270 default 0x00000000 if ARCH_FOOTBRIDGE || ARCH_IXP4XX
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100271 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
Arnd Bergmannc6e77bb2021-10-18 15:30:39 +0100272 default 0x30000000 if ARCH_S3C24XX
273 default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
274 default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
275 default 0
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400276 help
277 Please provide the physical address corresponding to the
278 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000279
Simon Glass87e040b2011-08-16 23:44:26 +0100280config GENERIC_BUG
281 def_bool y
282 depends on BUG
283
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700284config PGTABLE_LEVELS
285 int
286 default 3 if ARM_LPAE
287 default 2
288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289menu "System Type"
290
Hyok S. Choi3c427972009-07-24 12:35:00 +0100291config MMU
292 bool "MMU-based Paged Memory Management Support"
293 default y
294 help
295 Select if you want MMU-based virtualised addressing space
296 support by paged memory management. If unsure, say 'Y'.
297
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800298config ARCH_MMAP_RND_BITS_MIN
299 default 8
300
301config ARCH_MMAP_RND_BITS_MAX
302 default 14 if PAGE_OFFSET=0x40000000
303 default 15 if PAGE_OFFSET=0x80000000
304 default 16
305
Russell Kingccf50e22010-03-15 19:03:06 +0000306#
307# The "ARM system type" choice list is ordered alphabetically by option
308# text. Please add new entries in the option alphabetic order.
309#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310choice
311 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100312 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100313 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Rob Herring387798b2012-09-06 13:41:12 -0500315config ARCH_MULTIPLATFORM
316 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100317 depends on MMU
Gregory Fongfb597f22020-05-22 15:12:30 +0100318 select ARCH_FLATMEM_ENABLE
319 select ARCH_SPARSEMEM_ENABLE
320 select ARCH_SELECT_MEMORY_MODEL
Olof Johansson42dc8362014-03-09 12:46:59 -0700321 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500322 select ARM_PATCH_PHYS_VIRT
323 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200324 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600325 select COMMON_CLK
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700326 select GENERIC_IRQ_MULTI_HANDLER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100327 select HAVE_PCI
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100328 select PCI_DOMAINS_GENERIC if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600329 select SPARSE_IRQ
330 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600331
Stefan Agner9c77bc42015-05-20 00:03:51 +0200332config ARM_SINGLE_ARMV7M
333 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
334 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200335 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200336 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200337 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200338 select COMMON_CLK
339 select CPU_V7M
Stefan Agner9c77bc42015-05-20 00:03:51 +0200340 select NO_IOPORT_MAP
341 select SPARSE_IRQ
342 select USE_OF
343
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000344config ARCH_EP93XX
345 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700346 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000347 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100348 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000349 select ARM_VIC
Marc Zyngier3e895f42021-02-17 18:10:35 +0000350 select GENERIC_IRQ_MULTI_HANDLER
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700351 select AUTO_ZRELADDR
Linus Walleij000bc172015-06-15 14:34:03 +0200352 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100353 select CPU_ARM920T
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200354 select GPIOLIB
Nikita Shubin9645ccc2021-10-18 12:31:05 +0200355 select COMMON_CLK
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000356 help
357 This enables support for the Cirrus EP93xx series of CPUs.
358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359config ARCH_FOOTBRIDGE
360 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000361 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 select FOOTBRIDGE
Rob Herring8ef6e622012-03-01 20:48:12 -0600363 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400364 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000365 help
366 Support for systems based on the DC21285 companion chip
367 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100369config ARCH_IOP32X
370 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100371 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000372 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200373 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200374 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600375 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100376 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100377 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000378 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100379 Support for Intel's 80219 and IOP32X (XScale) family of
380 processors.
381
Russell King3b938be2007-05-12 11:25:44 +0100382config ARCH_IXP4XX
383 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100384 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500385 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100386 select ARCH_SUPPORTS_BIG_ENDIAN
Russell Kingc7508152008-10-26 10:55:14 +0000387 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100388 select DMABOUNCE if PCI
Linus Walleij98ac0cc2018-12-29 14:30:27 +0100389 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij55ec4652019-01-25 22:58:39 +0100390 select GPIO_IXP4XX
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200391 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100392 select HAVE_PCI
Linus Walleij55ec4652019-01-25 22:58:39 +0100393 select IXP4XX_IRQ
Linus Walleij65af6662019-01-26 00:51:51 +0100394 select IXP4XX_TIMER
Linus Walleijd5d9f7a2021-04-29 23:34:10 +0200395 # With the new PCI driver this is not needed
Geert Uytterhoeven5f291bfd2021-07-14 11:33:43 +0200396 select NEED_MACH_IO_H if IXP4XX_PCI_LEGACY
Florian Fainelli9296d942013-04-09 14:29:26 +0200397 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100398 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100399 help
Russell King3b938be2007-05-12 11:25:44 +0100400 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100401
Saeed Bisharaedabd382009-08-06 15:12:43 +0300402config ARCH_DOVE
403 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100404 select CPU_PJ4
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700405 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200406 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100407 select HAVE_PCI
Russell King171b3f02013-09-12 21:24:42 +0100408 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100409 select PINCTRL
410 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200411 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100412 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000413 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300414 help
415 Support for the Marvell Dove SoC 88AP510
416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700418 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100419 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100420 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100421 select ARM_CPU_SUSPEND if PM
422 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100423 select COMMON_CLK
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200424 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100425 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200426 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100427 select CPU_XSCALE if !CPU_XSC3
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700428 select GENERIC_IRQ_MULTI_HANDLER
Haojian Zhuang157d2642011-10-17 20:37:52 +0800429 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200430 select GPIOLIB
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100431 select IRQ_DOMAIN
Eric Miaobd5ce432009-01-20 12:06:01 +0800432 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800433 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000434 help
eric miao2c8086a2007-09-11 19:13:17 -0700435 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437config ARCH_RPC
438 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100439 depends on MMU
Arnd Bergmann2abd6e32021-10-18 15:30:02 +0100440 depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100442 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100443 select ARCH_SPARSEMEM_ENABLE
Russell King0b40dee2019-05-04 13:35:12 +0100444 select ARM_HAS_SG_CHAIN
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100445 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100446 select FIQ
Russell Kingb1b3f492012-10-06 17:12:25 +0100447 select HAVE_PATA_PLATFORM
448 select ISA_DMA_API
Arnd Bergmann6239da22020-09-24 15:26:08 +0200449 select LEGACY_TIMER_TICK
Rob Herringc334bc12012-03-04 22:03:33 -0600450 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400451 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700452 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 help
454 On the Acorn Risc-PC, Linux can support the internal IDE disk and
455 CD-ROM interface, serial and parallel port, and the floppy drive.
456
457config ARCH_SA1100
458 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100459 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100460 select ARCH_SPARSEMEM_ENABLE
Russell Kingb1b3f492012-10-06 17:12:25 +0100461 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200462 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200463 select TIMER_OF if OF
Russell Kingd6c82042016-08-31 08:49:53 +0100464 select COMMON_CLK
Russell Kingb1b3f492012-10-06 17:12:25 +0100465 select CPU_FREQ
466 select CPU_SA1100
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700467 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200468 select GPIOLIB
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100469 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100470 select ISA
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400471 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100472 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000473 help
474 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900476config ARCH_S3C24XX
477 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100478 select ATAGS
Tomasz Figa42805062013-04-28 02:25:01 +0200479 select CLKSRC_SAMSUNG_PWM
Tomasz Figa880cf072013-06-19 01:22:20 +0900480 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200481 select GPIOLIB
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700482 select GENERIC_IRQ_MULTI_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600483 select NEED_MACH_IO_H
Krzysztof Kozlowskif6d7cde2020-08-04 21:26:49 +0200484 select S3C2410_WATCHDOG
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900485 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900486 select USE_OF
Krzysztof Kozlowskif6d7cde2020-08-04 21:26:49 +0200487 select WATCHDOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900489 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
490 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
491 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
492 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900493
Tony Lindgrena0694862013-01-11 11:24:20 -0800494config ARCH_OMAP1
495 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600496 depends on MMU
Tony Lindgrena0694862013-01-11 11:24:20 -0800497 select ARCH_OMAP
Russell King - ARM Linux354a1832011-07-10 23:05:34 -0700498 select CLKSRC_MMIO
Tony Lindgrena0694862013-01-11 11:24:20 -0800499 select GENERIC_IRQ_CHIP
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700500 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200501 select GPIOLIB
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700502 select HAVE_LEGACY_CLK
Tony Lindgrena0694862013-01-11 11:24:20 -0800503 select IRQ_DOMAIN
504 select NEED_MACH_IO_H if PCCARD
505 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700506 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100507 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800508 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800509
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510endchoice
511
Rob Herring387798b2012-09-06 13:41:12 -0500512menu "Multiple platform selection"
513 depends on ARCH_MULTIPLATFORM
514
515comment "CPU Core family selection"
516
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100517config ARCH_MULTI_V4
518 bool "ARMv4 based platforms (FA526)"
519 depends on !ARCH_MULTI_V6_V7
520 select ARCH_MULTI_V4_V5
521 select CPU_FA526
522
Rob Herring387798b2012-09-06 13:41:12 -0500523config ARCH_MULTI_V4T
524 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500525 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100526 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200527 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
528 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
529 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500530
531config ARCH_MULTI_V5
532 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500533 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100534 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100535 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200536 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
537 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500538
539config ARCH_MULTI_V4_V5
540 bool
541
542config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800543 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500544 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600545 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500546
547config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800548 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500549 default y
550 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100551 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600552 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500553
554config ARCH_MULTI_V6_V7
555 bool
Rob Herring9352b052014-01-31 15:36:10 -0600556 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500557
558config ARCH_MULTI_CPU_AUTO
559 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
560 select ARCH_MULTI_V5
561
562endmenu
563
Rob Herring05e2a3d2013-12-05 10:04:54 -0600564config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900565 bool "Dummy Virtual Machine"
566 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600567 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600568 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500569 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100570 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000571 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600572 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600573 select HAVE_ARM_ARCH_TIMER
Jason A. Donenfeld8e2649d2018-09-26 15:51:10 +0200574 select ARCH_SUPPORTS_BIG_ENDIAN
Rob Herring05e2a3d2013-12-05 10:04:54 -0600575
Russell Kingccf50e22010-03-15 19:03:06 +0000576#
577# This is sorted alphabetically by mach-* pathname. However, plat-*
578# Kconfigs may be included either alphabetically (according to the
579# plat- suffix) or along side the corresponding mach-* source.
580#
Andreas Färber6bb85362017-02-15 11:03:22 +0100581source "arch/arm/mach-actions/Kconfig"
582
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200583source "arch/arm/mach-alpine/Kconfig"
584
Lars Persson590b4602016-02-11 17:06:19 +0100585source "arch/arm/mach-artpec/Kconfig"
586
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100587source "arch/arm/mach-asm9260/Kconfig"
588
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100589source "arch/arm/mach-aspeed/Kconfig"
590
Russell King95b8f202010-01-14 11:43:54 +0000591source "arch/arm/mach-at91/Kconfig"
592
Anders Berg1d22924e2014-05-23 11:08:35 +0200593source "arch/arm/mach-axxia/Kconfig"
594
Christian Daudt8ac49e02012-11-19 09:46:10 -0800595source "arch/arm/mach-bcm/Kconfig"
596
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200597source "arch/arm/mach-berlin/Kconfig"
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599source "arch/arm/mach-clps711x/Kconfig"
600
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300601source "arch/arm/mach-cns3xxx/Kconfig"
602
Russell King95b8f202010-01-14 11:43:54 +0000603source "arch/arm/mach-davinci/Kconfig"
604
Baruch Siachdf8d7422015-01-14 10:40:30 +0200605source "arch/arm/mach-digicolor/Kconfig"
606
Russell King95b8f202010-01-14 11:43:54 +0000607source "arch/arm/mach-dove/Kconfig"
608
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000609source "arch/arm/mach-ep93xx/Kconfig"
610
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100611source "arch/arm/mach-exynos/Kconfig"
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613source "arch/arm/mach-footbridge/Kconfig"
614
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200615source "arch/arm/mach-gemini/Kconfig"
616
Rob Herring387798b2012-09-06 13:41:12 -0500617source "arch/arm/mach-highbank/Kconfig"
618
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800619source "arch/arm/mach-hisi/Kconfig"
620
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100621source "arch/arm/mach-imx/Kconfig"
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623source "arch/arm/mach-integrator/Kconfig"
624
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100625source "arch/arm/mach-iop32x/Kconfig"
626
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627source "arch/arm/mach-ixp4xx/Kconfig"
628
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400629source "arch/arm/mach-keystone/Kconfig"
630
Arnd Bergmann75bf1bd2019-08-09 16:40:39 +0200631source "arch/arm/mach-lpc32xx/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000632
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100633source "arch/arm/mach-mediatek/Kconfig"
634
Carlo Caione3b8f5032014-09-10 22:16:59 +0200635source "arch/arm/mach-meson/Kconfig"
636
Sugaya Taichi9fb29c72019-02-27 13:52:33 +0900637source "arch/arm/mach-milbeaut/Kconfig"
638
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100639source "arch/arm/mach-mmp/Kconfig"
640
Jonas Jensen17723fd32013-12-18 13:58:45 +0100641source "arch/arm/mach-moxart/Kconfig"
642
Daniel Palmer312b62b2020-07-10 18:45:38 +0900643source "arch/arm/mach-mstar/Kconfig"
644
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200645source "arch/arm/mach-mv78xx0/Kconfig"
646
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100647source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200648
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800649source "arch/arm/mach-mxs/Kconfig"
650
Russell King95b8f202010-01-14 11:43:54 +0000651source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000652
Brendan Higgins7bffa142017-08-16 12:18:39 -0700653source "arch/arm/mach-npcm/Kconfig"
654
Daniel Tang9851ca52013-06-11 18:40:17 +1000655source "arch/arm/mach-nspire/Kconfig"
656
Tony Lindgrend48af152005-07-10 19:58:17 +0100657source "arch/arm/plat-omap/Kconfig"
658
659source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Tony Lindgren1dbae812005-11-10 14:26:51 +0000661source "arch/arm/mach-omap2/Kconfig"
662
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400663source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400664
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100665source "arch/arm/mach-oxnas/Kconfig"
666
Russell King95b8f202010-01-14 11:43:54 +0000667source "arch/arm/mach-pxa/Kconfig"
668source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600670source "arch/arm/mach-qcom/Kconfig"
671
Andreas Färber78e3dbc12018-12-18 20:32:30 +0530672source "arch/arm/mach-rda/Kconfig"
673
Andreas Färber86aeee42017-10-05 03:59:15 +0200674source "arch/arm/mach-realtek/Kconfig"
675
Russell King95b8f202010-01-14 11:43:54 +0000676source "arch/arm/mach-realview/Kconfig"
677
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200678source "arch/arm/mach-rockchip/Kconfig"
679
Arnd Bergmann71b91142019-09-02 17:47:55 +0200680source "arch/arm/mach-s3c/Kconfig"
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100681
682source "arch/arm/mach-s5pv210/Kconfig"
683
Russell King95b8f202010-01-14 11:43:54 +0000684source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300685
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100686source "arch/arm/mach-shmobile/Kconfig"
687
Rob Herring387798b2012-09-06 13:41:12 -0500688source "arch/arm/mach-socfpga/Kconfig"
689
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100690source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100691
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100692source "arch/arm/mach-sti/Kconfig"
693
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100694source "arch/arm/mach-stm32/Kconfig"
695
Maxime Ripard3b526342012-11-08 12:40:16 +0100696source "arch/arm/mach-sunxi/Kconfig"
697
Erik Gillingc5f80062010-01-21 16:53:02 -0800698source "arch/arm/mach-tegra/Kconfig"
699
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900700source "arch/arm/mach-uniphier/Kconfig"
701
Russell King95b8f202010-01-14 11:43:54 +0000702source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
704source "arch/arm/mach-versatile/Kconfig"
705
Russell Kingceade892010-02-11 21:44:53 +0000706source "arch/arm/mach-vexpress/Kconfig"
707
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300708source "arch/arm/mach-vt8500/Kconfig"
709
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600710source "arch/arm/mach-zynq/Kconfig"
711
Stefan Agner499f1642015-05-21 00:35:44 +0200712# ARMv7-M architecture
Stefan Agner499f1642015-05-21 00:35:44 +0200713config ARCH_LPC18XX
714 bool "NXP LPC18xx/LPC43xx"
715 depends on ARM_SINGLE_ARMV7M
716 select ARCH_HAS_RESET_CONTROLLER
717 select ARM_AMBA
718 select CLKSRC_LPC32XX
719 select PINCTRL
720 help
721 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
722 high performance microcontrollers.
723
Vladimir Murzin18471192016-04-25 09:49:13 +0100724config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300725 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100726 depends on ARM_SINGLE_ARMV7M
727 select ARM_AMBA
728 select CLKSRC_MPS2
729 help
730 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
731 with a range of available cores like Cortex-M3/M4/M7.
732
733 Please, note that depends which Application Note is used memory map
734 for the platform may vary, so adjustment of RAM base might be needed.
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736# Definitions to make life easier
737config ARCH_ACORN
738 bool
739
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100740config PLAT_IOP
741 bool
742
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400743config PLAT_ORION
744 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100745 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100746 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100747 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200748 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400749
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200750config PLAT_ORION_LEGACY
751 bool
752 select PLAT_ORION
753
Eric Miaobd5ce432009-01-20 12:06:01 +0800754config PLAT_PXA
755 bool
756
Russell Kingf4b8b312010-01-14 12:48:06 +0000757config PLAT_VERSATILE
758 bool
759
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900760source "arch/arm/mm/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100762config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100763 bool "Enable iWMMXt support"
764 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
765 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100766 help
767 Enable support for iWMMXt context switching at run time if
768 running on a CPU that supports it.
769
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100770if !MMU
771source "arch/arm/Kconfig-nommu"
772endif
773
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100774config PJ4B_ERRATA_4742
775 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
776 depends on CPU_PJ4B && MACH_ARMADA_370
777 default y
778 help
779 When coming out of either a Wait for Interrupt (WFI) or a Wait for
780 Event (WFE) IDLE states, a specific timing sensitivity exists between
781 the retiring WFI/WFE instructions and the newly issued subsequent
782 instructions. This sensitivity can result in a CPU hang scenario.
783 Workaround:
784 The software must insert either a Data Synchronization Barrier (DSB)
785 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
786 instruction
787
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100788config ARM_ERRATA_326103
789 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
790 depends on CPU_V6
791 help
792 Executing a SWP instruction to read-only memory does not set bit 11
793 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
794 treat the access as a read, preventing a COW from occurring and
795 causing the faulting task to livelock.
796
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100797config ARM_ERRATA_411920
798 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000799 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100800 help
801 Invalidation of the Instruction Cache operation can
802 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
803 It does not affect the MPCore. This option enables the ARM Ltd.
804 recommended workaround.
805
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100806config ARM_ERRATA_430973
807 bool "ARM errata: Stale prediction on replaced interworking branch"
808 depends on CPU_V7
809 help
810 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100811 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100812 interworking branch is replaced with another code sequence at the
813 same virtual address, whether due to self-modifying code or virtual
814 to physical address re-mapping, Cortex-A8 does not recover from the
815 stale interworking branch prediction. This results in Cortex-A8
816 executing the new code sequence in the incorrect ARM or Thumb state.
817 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
818 and also flushes the branch target cache at every context switch.
819 Note that setting specific bits in the ACTLR register may not be
820 available in non-secure mode.
821
Catalin Marinas855c5512009-04-30 17:06:15 +0100822config ARM_ERRATA_458693
823 bool "ARM errata: Processor deadlock when a false hazard is created"
824 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100825 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100826 help
827 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
828 erratum. For very specific sequences of memory operations, it is
829 possible for a hazard condition intended for a cache line to instead
830 be incorrectly associated with a different cache line. This false
831 hazard might then cause a processor deadlock. The workaround enables
832 the L1 caching of the NEON accesses and disables the PLD instruction
833 in the ACTLR register. Note that setting specific bits in the ACTLR
834 register may not be available in non-secure mode.
835
Catalin Marinas0516e462009-04-30 17:06:20 +0100836config ARM_ERRATA_460075
837 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
838 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100839 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100840 help
841 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
842 erratum. Any asynchronous access to the L2 cache may encounter a
843 situation in which recent store transactions to the L2 cache are lost
844 and overwritten with stale memory contents from external memory. The
845 workaround disables the write-allocate mode for the L2 cache via the
846 ACTLR register. Note that setting specific bits in the ACTLR register
847 may not be available in non-secure mode.
848
Will Deacon9f050272010-09-14 09:51:43 +0100849config ARM_ERRATA_742230
850 bool "ARM errata: DMB operation may be faulty"
851 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100852 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +0100853 help
854 This option enables the workaround for the 742230 Cortex-A9
855 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
856 between two write operations may not ensure the correct visibility
857 ordering of the two writes. This workaround sets a specific bit in
858 the diagnostic register of the Cortex-A9 which causes the DMB
859 instruction to behave as a DSB, ensuring the correct behaviour of
860 the two writes.
861
Will Deacona672e992010-09-14 09:53:02 +0100862config ARM_ERRATA_742231
863 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
864 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100865 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +0100866 help
867 This option enables the workaround for the 742231 Cortex-A9
868 (r2p0..r2p2) erratum. Under certain conditions, specific to the
869 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
870 accessing some data located in the same cache line, may get corrupted
871 data due to bad handling of the address hazard when the line gets
872 replaced from one of the CPUs at the same time as another CPU is
873 accessing it. This workaround sets specific bits in the diagnostic
874 register of the Cortex-A9 which reduces the linefill issuing
875 capabilities of the processor.
876
Jon Medhurst69155792013-06-07 10:35:35 +0100877config ARM_ERRATA_643719
878 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
879 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +0100880 default y
Jon Medhurst69155792013-06-07 10:35:35 +0100881 help
882 This option enables the workaround for the 643719 Cortex-A9 (prior to
883 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
884 register returns zero when it should return one. The workaround
885 corrects this value, ensuring cache maintenance operations which use
886 it behave as intended and avoiding data corruption.
887
Will Deaconcdf357f2010-08-05 11:20:51 +0100888config ARM_ERRATA_720789
889 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +0100890 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +0100891 help
892 This option enables the workaround for the 720789 Cortex-A9 (prior to
893 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
894 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
895 As a consequence of this erratum, some TLB entries which should be
896 invalidated are not, resulting in an incoherency in the system page
897 tables. The workaround changes the TLB flushing routines to invalidate
898 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +0100899
900config ARM_ERRATA_743622
901 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
902 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100903 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +0100904 help
905 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +0100906 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +0100907 optimisation in the Cortex-A9 Store Buffer may lead to data
908 corruption. This workaround sets a specific bit in the diagnostic
909 register of the Cortex-A9 which disables the Store Buffer
910 optimisation, preventing the defect from occurring. This has no
911 visible impact on the overall performance or power consumption of the
912 processor.
913
Will Deacon9a27c272011-02-18 16:36:35 +0100914config ARM_ERRATA_751472
915 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +0100916 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100917 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +0100918 help
919 This option enables the workaround for the 751472 Cortex-A9 (prior
920 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
921 completion of a following broadcasted operation if the second
922 operation is received by a CPU before the ICIALLUIS has completed,
923 potentially leading to corrupted entries in the cache or TLB.
924
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100925config ARM_ERRATA_754322
926 bool "ARM errata: possible faulty MMU translations following an ASID switch"
927 depends on CPU_V7
928 help
929 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
930 r3p*) erratum. A speculative memory access may cause a page table walk
931 which starts prior to an ASID switch but completes afterwards. This
932 can populate the micro-TLB with a stale entry which may be hit with
933 the new ASID. This workaround places two dsb instructions in the mm
934 switching code so that no page table walks can cross the ASID switch.
935
Will Deacon5dab26a2011-03-04 12:38:54 +0100936config ARM_ERRATA_754327
937 bool "ARM errata: no automatic Store Buffer drain"
938 depends on CPU_V7 && SMP
939 help
940 This option enables the workaround for the 754327 Cortex-A9 (prior to
941 r2p0) erratum. The Store Buffer does not have any automatic draining
942 mechanism and therefore a livelock may occur if an external agent
943 continuously polls a memory location waiting to observe an update.
944 This workaround defines cpu_relax() as smp_mb(), preventing correctly
945 written polling loops from denying visibility of updates to memory.
946
Catalin Marinas145e10e2011-08-15 11:04:41 +0100947config ARM_ERRATA_364296
948 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +0100949 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +0100950 help
951 This options enables the workaround for the 364296 ARM1136
952 r0p2 erratum (possible cache data corruption with
953 hit-under-miss enabled). It sets the undocumented bit 31 in
954 the auxiliary control register and the FI bit in the control
955 register, thus disabling hit-under-miss without putting the
956 processor into full low interrupt latency mode. ARM11MPCore
957 is not affected.
958
Will Deaconf630c1b2011-09-15 11:45:15 +0100959config ARM_ERRATA_764369
960 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
961 depends on CPU_V7 && SMP
962 help
963 This option enables the workaround for erratum 764369
964 affecting Cortex-A9 MPCore with two or more processors (all
965 current revisions). Under certain timing circumstances, a data
966 cache line maintenance operation by MVA targeting an Inner
967 Shareable memory region may fail to proceed up to either the
968 Point of Coherency or to the Point of Unification of the
969 system. This workaround adds a DSB instruction before the
970 relevant cache maintenance functions and sets a specific bit
971 in the diagnostic control register of the SCU.
972
Simon Horman7253b852012-09-28 02:12:45 +0100973config ARM_ERRATA_775420
974 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
975 depends on CPU_V7
976 help
977 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
Geert Uytterhoevencb737372019-10-25 12:38:43 +0100978 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
Simon Horman7253b852012-09-28 02:12:45 +0100979 operation aborts with MMU exception, it might cause the processor
980 to deadlock. This workaround puts DSB before executing ISB if
981 an abort may occur on cache maintenance.
982
Catalin Marinas93dc6882013-03-26 23:35:04 +0100983config ARM_ERRATA_798181
984 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
985 depends on CPU_V7 && SMP
986 help
987 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
988 adequately shooting down all use of the old entries. This
989 option enables the Linux kernel workaround for this erratum
990 which sends an IPI to the CPUs that are running the same ASID
991 as the one being invalidated.
992
Will Deacon84b65042013-08-20 17:29:55 +0100993config ARM_ERRATA_773022
994 bool "ARM errata: incorrect instructions may be executed from loop buffer"
995 depends on CPU_V7
996 help
997 This option enables the workaround for the 773022 Cortex-A15
998 (up to r0p4) erratum. In certain rare sequences of code, the
999 loop buffer may deliver incorrect instructions. This
1000 workaround disables the loop buffer to avoid the erratum.
1001
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001002config ARM_ERRATA_818325_852422
1003 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1004 depends on CPU_V7
1005 help
1006 This option enables the workaround for:
1007 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1008 instruction might deadlock. Fixed in r0p1.
1009 - Cortex-A12 852422: Execution of a sequence of instructions might
1010 lead to either a data corruption or a CPU deadlock. Not fixed in
1011 any Cortex-A12 cores yet.
1012 This workaround for all both errata involves setting bit[12] of the
1013 Feature Register. This bit disables an optimisation applied to a
1014 sequence of 2 instructions that use opposing condition codes.
1015
Doug Anderson416bcf22016-04-07 00:26:05 +01001016config ARM_ERRATA_821420
1017 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1018 depends on CPU_V7
1019 help
1020 This option enables the workaround for the 821420 Cortex-A12
1021 (all revs) erratum. In very rare timing conditions, a sequence
1022 of VMOV to Core registers instructions, for which the second
1023 one is in the shadow of a branch or abort, can lead to a
1024 deadlock when the VMOV instructions are issued out-of-order.
1025
Doug Anderson9f6f9352016-04-07 00:27:26 +01001026config ARM_ERRATA_825619
1027 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1028 depends on CPU_V7
1029 help
1030 This option enables the workaround for the 825619 Cortex-A12
1031 (all revs) erratum. Within rare timing constraints, executing a
1032 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1033 and Device/Strongly-Ordered loads and stores might cause deadlock
1034
Doug Anderson304009a2019-04-26 23:35:46 +01001035config ARM_ERRATA_857271
1036 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1037 depends on CPU_V7
1038 help
1039 This option enables the workaround for the 857271 Cortex-A12
1040 (all revs) erratum. Under very rare timing conditions, the CPU might
1041 hang. The workaround is expected to have a < 1% performance impact.
1042
Doug Anderson9f6f9352016-04-07 00:27:26 +01001043config ARM_ERRATA_852421
1044 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1045 depends on CPU_V7
1046 help
1047 This option enables the workaround for the 852421 Cortex-A17
1048 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1049 execution of a DMB ST instruction might fail to properly order
1050 stores from GroupA and stores from GroupB.
1051
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001052config ARM_ERRATA_852423
1053 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1054 depends on CPU_V7
1055 help
1056 This option enables the workaround for:
1057 - Cortex-A17 852423: Execution of a sequence of instructions might
1058 lead to either a data corruption or a CPU deadlock. Not fixed in
1059 any Cortex-A17 cores yet.
1060 This is identical to Cortex-A12 erratum 852422. It is a separate
1061 config option from the A12 erratum due to the way errata are checked
1062 for and handled.
1063
Doug Anderson304009a2019-04-26 23:35:46 +01001064config ARM_ERRATA_857272
1065 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1066 depends on CPU_V7
1067 help
1068 This option enables the workaround for the 857272 Cortex-A17 erratum.
1069 This erratum is not known to be fixed in any A17 revision.
1070 This is identical to Cortex-A12 erratum 857271. It is a separate
1071 config option from the A12 erratum due to the way errata are checked
1072 for and handled.
1073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074endmenu
1075
1076source "arch/arm/common/Kconfig"
1077
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078menu "Bus support"
1079
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080config ISA
1081 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 help
1083 Find out whether you have ISA slots on your motherboard. ISA is the
1084 name of a bus system, i.e. the way the CPU talks to the other stuff
1085 inside your box. Other bus systems are PCI, EISA, MicroChannel
1086 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1087 newer boards don't support it. If you have ISA, say Y, otherwise N.
1088
Russell King065909b2006-01-04 15:44:16 +00001089# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090config ISA_DMA
1091 bool
Russell King065909b2006-01-04 15:44:16 +00001092 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093
Russell King065909b2006-01-04 15:44:16 +00001094# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001095config ISA_DMA_API
1096 bool
Al Viro5cae8412005-05-04 05:39:22 +01001097
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001098config PCI_NANOENGINE
1099 bool "BSE nanoEngine PCI support"
1100 depends on SA1100_NANOENGINE
1101 help
1102 Enable PCI on the BSE nanoEngine board.
1103
Benjamin Gaignard779eb412019-05-21 10:17:39 +01001104config ARM_ERRATA_814220
1105 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1106 depends on CPU_V7
1107 help
1108 The v7 ARM states that all cache and branch predictor maintenance
1109 operations that do not specify an address execute, relative to
1110 each other, in program order.
1111 However, because of this erratum, an L2 set/way cache maintenance
1112 operation can overtake an L1 set/way cache maintenance operation.
1113 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1114 r0p4, r0p5.
1115
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116endmenu
1117
1118menu "Kernel Features"
1119
Dave Martin3b556582011-12-07 15:38:04 +00001120config HAVE_SMP
1121 bool
1122 help
1123 This option should be selected by machines which have an SMP-
1124 capable CPU.
1125
1126 The only effect of this option is to make the SMP-related
1127 options available to the user for configuration.
1128
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001130 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001131 depends on CPU_V6K || CPU_V7
Dave Martin3b556582011-12-07 15:38:04 +00001132 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001133 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001134 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 help
1136 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001137 a system with only one CPU, say N. If you have a system with more
1138 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Robert Graffham4a474152014-01-23 15:55:29 -08001140 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001142 you say Y here, the kernel will run on many, but not all,
1143 uniprocessor machines. On a uniprocessor machine, the kernel
1144 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Mauro Carvalho Chehabcb1aaeb2019-06-07 15:54:32 -03001146 See also <file:Documentation/x86/i386/IO-APIC.rst>,
Mauro Carvalho Chehab4f4cfa62019-06-27 14:56:51 -03001147 <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001148 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
1150 If you don't know what to do here, say N.
1151
Russell Kingf00ec482010-09-04 10:47:48 +01001152config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001153 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001154 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001155 default y
1156 help
1157 SMP kernels contain instructions which fail on non-SMP processors.
1158 Enabling this option allows the kernel to modify itself to make
1159 these instructions safe. Disabling it allows about 1K of space
1160 savings.
1161
1162 If you don't know what to do here, say Y.
1163
Ard Biesheuvel50596b72021-09-18 10:44:37 +02001164
1165config CURRENT_POINTER_IN_TPIDRURO
1166 def_bool y
1167 depends on SMP && CPU_32v6K && !CPU_V6
1168
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001169config ARM_CPU_TOPOLOGY
1170 bool "Support cpu topology definition"
1171 depends on SMP && CPU_V7
1172 default y
1173 help
1174 Support ARM cpu topology definition. The MPIDR register defines
1175 affinity between processors which is then used to describe the cpu
1176 topology of an ARM System.
1177
1178config SCHED_MC
1179 bool "Multi-core scheduler support"
1180 depends on ARM_CPU_TOPOLOGY
1181 help
1182 Multi-core scheduler support improves the CPU scheduler's decision
1183 making when dealing with multi-core CPU chips at a cost of slightly
1184 increased overhead in some places. If unsure say N here.
1185
1186config SCHED_SMT
1187 bool "SMT scheduler support"
1188 depends on ARM_CPU_TOPOLOGY
1189 help
1190 Improves the CPU scheduler's decision making when dealing with
1191 MultiThreading at a cost of slightly increased overhead in some
1192 places. If unsure say N here.
1193
Russell Kinga8cbcd92009-05-16 11:51:14 +01001194config HAVE_ARM_SCU
1195 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001196 help
Geert Uytterhoeven8f433ec2019-01-08 14:28:05 +01001197 This option enables support for the ARM snoop control unit
Russell Kinga8cbcd92009-05-16 11:51:14 +01001198
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001199config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001200 bool "Architected timer support"
1201 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001202 select ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001203 help
1204 This option enables support for the ARM architected timer
1205
Russell Kingf32f4ce2009-05-16 12:14:21 +01001206config HAVE_ARM_TWD
1207 bool
Russell Kingf32f4ce2009-05-16 12:14:21 +01001208 help
1209 This options enables support for the ARM timer and watchdog unit
1210
Nicolas Pitree8db2882012-04-12 02:45:22 -04001211config MCPM
1212 bool "Multi-Cluster Power Management"
1213 depends on CPU_V7 && SMP
1214 help
1215 This option provides the common power management infrastructure
1216 for (multi-)cluster based systems, such as big.LITTLE based
1217 systems.
1218
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001219config MCPM_QUAD_CLUSTER
1220 bool
1221 depends on MCPM
1222 help
1223 To avoid wasting resources unnecessarily, MCPM only supports up
1224 to 2 clusters by default.
1225 Platforms with 3 or 4 clusters that use MCPM must select this
1226 option to allow the additional clusters to be managed.
1227
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001228config BIG_LITTLE
1229 bool "big.LITTLE support (Experimental)"
1230 depends on CPU_V7 && SMP
1231 select MCPM
1232 help
1233 This option enables support selections for the big.LITTLE
1234 system architecture.
1235
1236config BL_SWITCHER
1237 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001238 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001239 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001240 help
1241 The big.LITTLE "switcher" provides the core functionality to
1242 transparently handle transition between a cluster of A15's
1243 and a cluster of A7's in a big.LITTLE system.
1244
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001245config BL_SWITCHER_DUMMY_IF
1246 tristate "Simple big.LITTLE switcher user interface"
1247 depends on BL_SWITCHER && DEBUG_KERNEL
1248 help
1249 This is a simple and dummy char dev interface to control
1250 the big.LITTLE switcher core code. It is meant for
1251 debugging purposes only.
1252
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001253choice
1254 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001255 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001256 default VMSPLIT_3G
1257 help
1258 Select the desired split between kernel and user memory.
1259
1260 If you are not absolutely sure what you are doing, leave this
1261 option alone!
1262
1263 config VMSPLIT_3G
1264 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001265 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001266 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001267 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001268 config VMSPLIT_2G
1269 bool "2G/2G user/kernel split"
1270 config VMSPLIT_1G
1271 bool "1G/3G user/kernel split"
1272endchoice
1273
1274config PAGE_OFFSET
1275 hex
Russell King006fa252014-02-26 19:40:46 +00001276 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001277 default 0x40000000 if VMSPLIT_1G
1278 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001279 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001280 default 0xC0000000
1281
Linus Walleijc12366b2020-10-25 23:53:46 +01001282config KASAN_SHADOW_OFFSET
1283 hex
1284 depends on KASAN
1285 default 0x1f000000 if PAGE_OFFSET=0x40000000
1286 default 0x5f000000 if PAGE_OFFSET=0x80000000
1287 default 0x9f000000 if PAGE_OFFSET=0xC0000000
1288 default 0x8f000000 if PAGE_OFFSET=0xB0000000
1289 default 0xffffffff
1290
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291config NR_CPUS
1292 int "Maximum number of CPUs (2-32)"
Ard Biesheuveld6248332021-02-17 20:26:23 +01001293 range 2 16 if DEBUG_KMAP_LOCAL
1294 range 2 32 if !DEBUG_KMAP_LOCAL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 depends on SMP
1296 default "4"
Ard Biesheuveld6248332021-02-17 20:26:23 +01001297 help
1298 The maximum number of CPUs that the kernel can support.
1299 Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1300 debugging is enabled, which uses half of the per-CPU fixmap
1301 slots as guard regions.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Russell Kinga054a812005-11-02 22:24:33 +00001303config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001304 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001305 depends on SMP
Dietmar Eggemann1b5ba352019-01-21 14:42:42 +01001306 select GENERIC_IRQ_MIGRATION
Russell Kinga054a812005-11-02 22:24:33 +00001307 help
1308 Say Y here to experiment with turning CPUs off and on. CPUs
1309 can be controlled through /sys/devices/system/cpu.
1310
Will Deacon2bdd4242012-12-12 19:20:52 +00001311config ARM_PSCI
1312 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001313 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001314 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001315 help
1316 Say Y here if you want Linux to communicate with system firmware
1317 implementing the PSCI specification for CPU-centric power
1318 management operations described in ARM document number ARM DEN
1319 0022A ("Power State Coordination Interface System Software on
1320 ARM processors").
1321
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001322# The GPIO number here must be sorted by descending number. In case of
1323# a multiplatform kernel, we just want the highest value required by the
1324# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001325config ARCH_NR_GPIO
1326 int
Krzysztof Kozlowski910499e2021-03-11 16:25:32 +01001327 default 2048 if ARCH_INTEL_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001328 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Tao Rena3ee4fe2019-10-30 18:40:40 -07001329 ARCH_ZYNQ || ARCH_ASPEED
Tomasz Figaaa425872014-07-03 13:17:12 +02001330 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1331 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001332 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001333 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001334 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001335 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001336 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001337 default 0
1338 help
1339 Maximum number of GPIOs in the system.
1340
1341 If unsure, leave the default value.
1342
Russell Kingc9218b12013-04-27 23:31:10 +01001343config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001344 int
Alexandre Belloni1164f672015-03-13 22:57:24 +01001345 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001346 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001347
1348choice
Russell King47d84682013-09-10 23:47:55 +01001349 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001350 prompt "Timer frequency"
1351
1352config HZ_100
1353 bool "100 Hz"
1354
1355config HZ_200
1356 bool "200 Hz"
1357
1358config HZ_250
1359 bool "250 Hz"
1360
1361config HZ_300
1362 bool "300 Hz"
1363
1364config HZ_500
1365 bool "500 Hz"
1366
1367config HZ_1000
1368 bool "1000 Hz"
1369
1370endchoice
1371
1372config HZ
1373 int
Russell King47d84682013-09-10 23:47:55 +01001374 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001375 default 100 if HZ_100
1376 default 200 if HZ_200
1377 default 250 if HZ_250
1378 default 300 if HZ_300
1379 default 500 if HZ_500
1380 default 1000
1381
1382config SCHED_HRTICK
1383 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001384
Catalin Marinas16c79652009-07-24 12:33:02 +01001385config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001386 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001387 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001388 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001389 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001390 help
1391 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001392 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001393
1394 If unsure, say N.
1395
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001396config ARM_PATCH_IDIV
1397 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1398 depends on CPU_32v7 && !XIP_KERNEL
1399 default y
1400 help
1401 The ARM compiler inserts calls to __aeabi_idiv() and
1402 __aeabi_uidiv() when it needs to perform division on signed
1403 and unsigned integers. Some v7 CPUs have support for the sdiv
1404 and udiv instructions that can be used to implement those
1405 functions.
1406
1407 Enabling this option allows the kernel to modify itself to
1408 replace the first two instructions of these library functions
1409 with the sdiv or udiv plus "bx lr" instructions when the CPU
1410 it is running on supports them. Typically this will be faster
1411 and less power intensive than running the original library
1412 code to do integer division.
1413
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001414config AEABI
Nick Desaulniersa05b9602019-07-08 20:38:15 +01001415 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1416 !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1417 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001418 help
1419 This option allows for the kernel to be compiled using the latest
1420 ARM ABI (aka EABI). This is only useful if you are using a user
1421 space environment that is also compiled with EABI.
1422
1423 Since there are major incompatibilities between the legacy ABI and
1424 EABI, especially with regard to structure member alignment, this
1425 option also changes the kernel syscall calling convention to
1426 disambiguate both ABIs and allow for backward compatibility support
1427 (selected with CONFIG_OABI_COMPAT).
1428
1429 To use this you need GCC version 4.0.0 or later.
1430
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001431config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001432 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001433 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001434 help
1435 This option preserves the old syscall interface along with the
1436 new (ARM EABI) one. It also provides a compatibility layer to
1437 intercept syscalls that have structure arguments which layout
1438 in memory differs between the legacy ABI and the new ARM EABI
1439 (only for non "thumb" binaries). This option adds a tiny
1440 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001441
1442 The seccomp filter system will not be available when this is
1443 selected, since there is no way yet to sensibly distinguish
1444 between calling conventions during filtering.
1445
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001446 If you know you'll be using only pure EABI user space then you
1447 can say N here. If this option is not selected and you attempt
1448 to execute a legacy ABI binary then the result will be
1449 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001450 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001451
Gregory Fongfb597f22020-05-22 15:12:30 +01001452config ARCH_SELECT_MEMORY_MODEL
Russell King05944d72006-11-30 20:43:51 +00001453 bool
1454
Gregory Fongfb597f22020-05-22 15:12:30 +01001455config ARCH_FLATMEM_ENABLE
1456 bool
1457
Russell King05944d72006-11-30 20:43:51 +00001458config ARCH_SPARSEMEM_ENABLE
1459 bool
Gregory Fongfb597f22020-05-22 15:12:30 +01001460 select SPARSEMEM_STATIC if SPARSEMEM
Russell King07a2f732008-10-01 21:39:58 +01001461
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001462config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001463 bool "High Memory Support"
1464 depends on MMU
Thomas Gleixner2a15ba82020-11-03 10:27:22 +01001465 select KMAP_LOCAL
Ard Biesheuvel825c43f2021-11-19 16:43:55 -08001466 select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001467 help
1468 The address space of ARM processors is only 4 Gigabytes large
1469 and it has to accommodate user address space, kernel address
1470 space as well as some memory mapped IO. That means that, if you
1471 have a large amount of physical memory and/or IO, not all of the
1472 memory can be "permanently mapped" by the kernel. The physical
1473 memory that is not permanently mapped is called "high memory".
1474
1475 Depending on the selected kernel/user memory split, minimum
1476 vmalloc space and actual amount of RAM, you may not need this
1477 option which should result in a slightly faster kernel.
1478
1479 If unsure, say n.
1480
Russell King65cec8e2009-08-17 20:02:06 +01001481config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001482 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001483 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001484 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001485 help
1486 The VM uses one page of physical memory for each page table.
1487 For systems with a lot of processes, this can use a lot of
1488 precious low memory, eventually leading to low memory being
1489 consumed by page tables. Setting this option will allow
1490 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001491
Russell Kinga5e090a2015-08-19 20:40:41 +01001492config CPU_SW_DOMAIN_PAN
1493 bool "Enable use of CPU domains to implement privileged no-access"
1494 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001495 default y
1496 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001497 Increase kernel security by ensuring that normal kernel accesses
1498 are unable to access userspace addresses. This can help prevent
1499 use-after-free bugs becoming an exploitable privilege escalation
1500 by ensuring that magic values (such as LIST_POISON) will always
1501 fault when dereferenced.
1502
1503 CPUs with low-vector mappings use a best-efforts implementation.
1504 Their lower 1MB needs to remain accessible for the vectors, but
1505 the remainder of userspace will become appropriately inaccessible.
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001506
1507config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001508 def_bool y
1509 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001510
Steven Capper4bfab202013-07-26 14:58:22 +01001511config ARCH_WANT_GENERAL_HUGETLB
1512 def_bool y
1513
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001514config ARM_MODULE_PLTS
1515 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1516 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001517 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001518 help
1519 Allocate PLTs when loading modules so that jumps and calls whose
1520 targets are too far away for their relative offsets to be encoded
1521 in the instructions themselves can be bounced via veneers in the
1522 module's PLT. This allows modules to be allocated in the generic
1523 vmalloc area after the dedicated module memory area has been
1524 exhausted. The modules will use slightly more memory, but after
1525 rounding up to page size, the actual memory footprint is usually
1526 the same.
1527
Anders Roxelle7229f72018-03-26 14:54:25 +01001528 Disabling this is usually safe for small single-platform
1529 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001530
Magnus Dammc1b2d972010-07-05 10:00:11 +01001531config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001532 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001533 default "12" if SOC_AM33XX
Uwe Kleine-Königcc611132021-01-15 16:51:24 +01001534 default "9" if SA1111
Magnus Dammc1b2d972010-07-05 10:00:11 +01001535 default "11"
1536 help
1537 The kernel memory allocator divides physically contiguous memory
1538 blocks into "zones", where each zone is a power of two number of
1539 pages. This option selects the largest power of two that the kernel
1540 keeps in the memory allocator. If you need to allocate very large
1541 blocks of physically contiguous memory, then you may need to
1542 increase this value.
1543
1544 This config option is actually maximum order plus one. For example,
1545 a value of 11 means that the largest free memory block is 2^10 pages.
1546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547config ALIGNMENT_TRAP
Arnd Bergmann3e3f3542020-09-24 20:25:46 +02001548 def_bool CPU_CP15_MMU
Russell Kinge119bff2010-01-10 17:23:29 +00001549 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001551 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1553 address divisible by 4. On 32-bit ARM processors, these non-aligned
1554 fetch/store instructions will be emulated in software if you say
1555 here, which has a severe performance impact. This is necessary for
1556 correct operation of some network protocols. With an IP-only
1557 configuration it is safe to say N, otherwise say Y.
1558
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001559config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001560 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1561 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001562 default y if CPU_FEROCEON
1563 help
1564 Implement faster copy_to_user and clear_user methods for CPU
1565 cores where a 8-word STM instruction give significantly higher
1566 memory write throughput than a sequence of individual 32bit stores.
1567
1568 A possible side effect is a slight increase in scheduling latency
1569 between threads sharing the same address space if they invoke
1570 such copy operations with large buffers.
1571
1572 However, if the CPU data cache is using a write-allocate mode,
1573 this option is unlikely to provide any performance gain.
1574
Stefano Stabellini02c24332015-11-23 10:32:57 +00001575config PARAVIRT
1576 bool "Enable paravirtualization code"
1577 help
1578 This changes the kernel so it can modify itself when it is run
1579 under a hypervisor, potentially improving performance significantly
1580 over full virtualization.
1581
1582config PARAVIRT_TIME_ACCOUNTING
1583 bool "Paravirtual steal time accounting"
1584 select PARAVIRT
Stefano Stabellini02c24332015-11-23 10:32:57 +00001585 help
1586 Select this option to enable fine granularity task steal time
1587 accounting. Time spent executing other tasks in parallel with
1588 the current vCPU is discounted from the vCPU power. To account for
1589 that, there can be a small performance impact.
1590
1591 If in doubt, say N here.
1592
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001593config XEN_DOM0
1594 def_bool y
1595 depends on XEN
1596
1597config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001598 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001599 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001600 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001601 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001602 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001603 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001604 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001605 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001606 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001607 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001608 help
1609 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1610
Ard Biesheuvel189af462018-12-06 09:32:57 +01001611config STACKPROTECTOR_PER_TASK
1612 bool "Use a unique stack canary value for each task"
Ard Biesheuveldfbdcda2021-09-18 10:44:34 +02001613 depends on GCC_PLUGINS && STACKPROTECTOR && THREAD_INFO_IN_TASK && !XIP_DEFLATED_DATA
Ard Biesheuvel189af462018-12-06 09:32:57 +01001614 select GCC_PLUGIN_ARM_SSP_PER_TASK
1615 default y
1616 help
1617 Due to the fact that GCC uses an ordinary symbol reference from
1618 which to load the value of the stack canary, this value can only
1619 change at reboot time on SMP systems, and all tasks running in the
1620 kernel's address space are forced to use the same canary value for
1621 the entire duration that the system is up.
1622
1623 Enable this option to switch to a different method that uses a
1624 different canary value for each task.
1625
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626endmenu
1627
1628menu "Boot options"
1629
Grant Likely9eb8f672011-04-28 14:27:20 -06001630config USE_OF
1631 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001632 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001633 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001634 help
1635 Include support for flattened device tree machine descriptions.
1636
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001637config ATAGS
1638 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1639 default y
1640 help
1641 This is the traditional way of passing data to the kernel at boot
1642 time. If you are solely relying on the flattened device tree (or
1643 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1644 to remove ATAGS support from your kernel binary. If unsure,
1645 leave this to y.
1646
1647config DEPRECATED_PARAM_STRUCT
1648 bool "Provide old way to pass kernel parameters"
1649 depends on ATAGS
1650 help
1651 This was deprecated in 2001 and announced to live on for 5 years.
1652 Some old boot loaders still use this way.
1653
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654# Compressed boot loader in ROM. Yes, we really want to ask about
1655# TEXT and BSS so we preserve their values in the config files.
1656config ZBOOT_ROM_TEXT
1657 hex "Compressed ROM boot loader base address"
Chris Packham39c3e302020-06-09 03:28:14 +01001658 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 help
1660 The physical address at which the ROM-able zImage is to be
1661 placed in the target. Platforms which normally make use of
1662 ROM-able zImage formats normally set this to a suitable
1663 value in their defconfig file.
1664
1665 If ZBOOT_ROM is not enabled, this has no effect.
1666
1667config ZBOOT_ROM_BSS
1668 hex "Compressed ROM boot loader BSS address"
Chris Packham39c3e302020-06-09 03:28:14 +01001669 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001671 The base address of an area of read/write memory in the target
1672 for the ROM-able zImage which must be available while the
1673 decompressor is running. It must be large enough to hold the
1674 entire decompressed kernel plus an additional 128 KiB.
1675 Platforms which normally make use of ROM-able zImage formats
1676 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
1678 If ZBOOT_ROM is not enabled, this has no effect.
1679
1680config ZBOOT_ROM
1681 bool "Compressed boot loader in ROM/flash"
1682 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001683 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 help
1685 Say Y here if you intend to execute your compressed kernel image
1686 (zImage) directly from ROM or flash. If unsure, say N.
1687
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001688config ARM_APPENDED_DTB
1689 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001690 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001691 help
1692 With this option, the boot code will look for a device tree binary
1693 (DTB) appended to zImage
1694 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1695
1696 This is meant as a backward compatibility convenience for those
1697 systems with a bootloader that can't be upgraded to accommodate
1698 the documented boot protocol using a device tree.
1699
1700 Beware that there is very little in terms of protection against
1701 this option being confused by leftover garbage in memory that might
1702 look like a DTB header after a reboot if no actual DTB is appended
1703 to zImage. Do not leave this option active in a production kernel
1704 if you don't intend to always append a DTB. Proper passing of the
1705 location into r2 of a bootloader provided DTB is always preferable
1706 to this option.
1707
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001708config ARM_ATAG_DTB_COMPAT
1709 bool "Supplement the appended DTB with traditional ATAG information"
1710 depends on ARM_APPENDED_DTB
1711 help
1712 Some old bootloaders can't be updated to a DTB capable one, yet
1713 they provide ATAGs with memory configuration, the ramdisk address,
1714 the kernel cmdline string, etc. Such information is dynamically
1715 provided by the bootloader and can't always be stored in a static
1716 DTB. To allow a device tree enabled kernel to be used with such
1717 bootloaders, this option allows zImage to extract the information
1718 from the ATAG list and store it at run time into the appended DTB.
1719
Genoud Richardd0f34a12012-06-26 16:37:59 +01001720choice
1721 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1722 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1723
1724config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1725 bool "Use bootloader kernel arguments if available"
1726 help
1727 Uses the command-line options passed by the boot loader instead of
1728 the device tree bootargs property. If the boot loader doesn't provide
1729 any, the device tree bootargs property will be used.
1730
1731config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1732 bool "Extend with bootloader kernel arguments"
1733 help
1734 The command-line arguments provided by the boot loader will be
1735 appended to the the device tree bootargs property.
1736
1737endchoice
1738
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739config CMDLINE
1740 string "Default kernel command string"
1741 default ""
1742 help
Arnd Bergmann3e3f3542020-09-24 20:25:46 +02001743 On some architectures (e.g. CATS), there is currently no way
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 for the boot loader to pass arguments to the kernel. For these
1745 architectures, you should supply some command-line options at build
1746 time by entering them here. As a minimum, you should specify the
1747 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1748
Victor Boivie4394c122011-05-04 17:07:55 +01001749choice
1750 prompt "Kernel command line type" if CMDLINE != ""
1751 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001752 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001753
1754config CMDLINE_FROM_BOOTLOADER
1755 bool "Use bootloader kernel arguments if available"
1756 help
1757 Uses the command-line options passed by the boot loader. If
1758 the boot loader doesn't provide any, the default kernel command
1759 string provided in CMDLINE will be used.
1760
1761config CMDLINE_EXTEND
1762 bool "Extend bootloader kernel arguments"
1763 help
1764 The command-line arguments provided by the boot loader will be
1765 appended to the default kernel command string.
1766
Alexander Holler92d20402010-02-16 19:04:53 +01001767config CMDLINE_FORCE
1768 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001769 help
1770 Always use the default kernel command string, even if the boot
1771 loader passes other arguments to the kernel.
1772 This is useful if you cannot or don't want to change the
1773 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001774endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001775
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776config XIP_KERNEL
1777 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001778 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 help
1780 Execute-In-Place allows the kernel to run from non-volatile storage
1781 directly addressable by the CPU, such as NOR flash. This saves RAM
1782 space since the text section of the kernel is not loaded from flash
1783 to RAM. Read-write sections, such as the data section and stack,
1784 are still copied to RAM. The XIP kernel is not compressed since
1785 it has to run directly from flash, so it will take more space to
1786 store it. The flash address used to link the kernel object files,
1787 and for storing it, is configuration dependent. Therefore, if you
1788 say Y here, you must know the proper physical address where to
1789 store the kernel image depending on your own flash memory usage.
1790
1791 Also note that the make target becomes "make xipImage" rather than
1792 "make zImage" or "make Image". The final kernel binary to put in
1793 ROM memory will be arch/arm/boot/xipImage.
1794
1795 If unsure, say N.
1796
1797config XIP_PHYS_ADDR
1798 hex "XIP Kernel Physical Location"
1799 depends on XIP_KERNEL
1800 default "0x00080000"
1801 help
1802 This is the physical address in your flash memory the kernel will
1803 be linked for and stored to. This address is dependent on your
1804 own flash usage.
1805
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001806config XIP_DEFLATED_DATA
1807 bool "Store kernel .data section compressed in ROM"
1808 depends on XIP_KERNEL
1809 select ZLIB_INFLATE
1810 help
1811 Before the kernel is actually executed, its .data section has to be
1812 copied to RAM from ROM. This option allows for storing that data
1813 in compressed form and decompressed to RAM rather than merely being
1814 copied, saving some precious ROM space. A possible drawback is a
1815 slightly longer boot delay.
1816
Richard Purdiec587e4a2007-02-06 21:29:00 +01001817config KEXEC
1818 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01001819 depends on (!SMP || PM_SLEEP_SMP)
Vincenzo Frascino76950f72020-01-10 13:37:59 +01001820 depends on MMU
Dave Young2965faa2015-09-09 15:38:55 -07001821 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01001822 help
1823 kexec is a system call that implements the ability to shutdown your
1824 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02001825 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01001826 you can start any kernel with it, not just Linux.
1827
1828 It is an ongoing process to be certain the hardware in a machine
1829 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02001830 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01001831
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001832config ATAGS_PROC
1833 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001834 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01001835 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001836 help
1837 Should the atags used to boot the kernel be exported in an "atags"
1838 file in procfs. Useful with kexec.
1839
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001840config CRASH_DUMP
1841 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001842 help
1843 Generate crash dump after being started by kexec. This should
1844 be normally only set in special crash dump kernels which are
1845 loaded in the main kernel with kexec-tools into a specially
1846 reserved region and then later executed after a crash by
1847 kdump/kexec. The crash dump kernel must be compiled to a
1848 memory address not used by the main kernel
1849
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001850 For more details see Documentation/admin-guide/kdump/kdump.rst
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001851
Eric Miaoe69edc792010-07-05 15:56:50 +02001852config AUTO_ZRELADDR
1853 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02001854 help
1855 ZRELADDR is the physical address where the decompressed kernel
1856 image will be placed. If AUTO_ZRELADDR is selected, the address
Geert Uytterhoeven0673cb32021-01-04 14:00:52 +01001857 will be determined at run-time, either by masking the current IP
1858 with 0xf8000000, or, if invalid, from the DTB passed in r2.
1859 This assumes the zImage being placed in the first 128MB from
1860 start of memory.
Eric Miaoe69edc792010-07-05 15:56:50 +02001861
Roy Franz81a0bc32015-09-23 20:17:54 -07001862config EFI_STUB
1863 bool
1864
1865config EFI
1866 bool "UEFI runtime support"
1867 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
1868 select UCS2_STRING
1869 select EFI_PARAMS_FROM_FDT
1870 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001871 select EFI_GENERIC_STUB
Roy Franz81a0bc32015-09-23 20:17:54 -07001872 select EFI_RUNTIME_WRAPPERS
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001873 help
Roy Franz81a0bc32015-09-23 20:17:54 -07001874 This option provides support for runtime services provided
1875 by UEFI firmware (such as non-volatile variables, realtime
1876 clock, and platform reset). A UEFI stub is also provided to
1877 allow the kernel to be booted as an EFI application. This
1878 is only useful for kernels that may run on systems that have
1879 UEFI firmware.
1880
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00001881config DMI
1882 bool "Enable support for SMBIOS (DMI) tables"
1883 depends on EFI
1884 default y
1885 help
1886 This enables SMBIOS/DMI feature for systems.
1887
1888 This option is only useful on systems that have UEFI firmware.
1889 However, even with this option, the resultant kernel should
1890 continue to boot on existing non-UEFI platforms.
1891
1892 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1893 i.e., the the practice of identifying the platform via DMI to
1894 decide whether certain workarounds for buggy hardware and/or
1895 firmware need to be enabled. This would require the DMI subsystem
1896 to be enabled much earlier than we do on ARM, which is non-trivial.
1897
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898endmenu
1899
Russell Kingac9d7ef2008-08-18 17:26:00 +01001900menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Russell Kingac9d7ef2008-08-18 17:26:00 +01001904source "drivers/cpuidle/Kconfig"
1905
1906endmenu
1907
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908menu "Floating point emulation"
1909
1910comment "At least one emulation must be selected"
1911
1912config FPE_NWFPE
1913 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01001914 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001915 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 Say Y to include the NWFPE floating point emulator in the kernel.
1917 This is necessary to run most binaries. Linux does not currently
1918 support floating point hardware so you need to say Y here even if
1919 your machine has an FPA or floating point co-processor podule.
1920
1921 You may say N here if you are going to load the Acorn FPEmulator
1922 early in the bootup.
1923
1924config FPE_NWFPE_XP
1925 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00001926 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 help
1928 Say Y to include 80-bit support in the kernel floating-point
1929 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1930 Note that gcc does not generate 80-bit operations by default,
1931 so in most cases this option only enlarges the size of the
1932 floating point emulator without any good reason.
1933
1934 You almost surely want to say N here.
1935
1936config FPE_FASTFPE
1937 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001938 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001939 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 Say Y here to include the FAST floating point emulator in the kernel.
1941 This is an experimental much faster emulator which now also has full
1942 precision for the mantissa. It does not support any exceptions.
1943 It is very simple, and approximately 3-6 times faster than NWFPE.
1944
1945 It should be sufficient for most programs. It may be not suitable
1946 for scientific calculations, but you have to check this for yourself.
1947 If you do not feel you need a faster FP emulation you should better
1948 choose NWFPE.
1949
1950config VFP
1951 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00001952 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 help
1954 Say Y to include VFP support code in the kernel. This is needed
1955 if your hardware includes a VFP unit.
1956
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001957 Please see <file:Documentation/arm/vfp/release-notes.rst> for
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 release notes and additional status information.
1959
1960 Say N if your target does not have VFP hardware.
1961
Catalin Marinas25ebee02007-09-25 15:22:24 +01001962config VFPv3
1963 bool
1964 depends on VFP
1965 default y if CPU_V7
1966
Catalin Marinasb5872db2008-01-10 19:16:17 +01001967config NEON
1968 bool "Advanced SIMD (NEON) Extension support"
1969 depends on VFPv3 && CPU_V7
1970 help
1971 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1972 Extension.
1973
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02001974config KERNEL_MODE_NEON
1975 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01001976 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02001977 help
1978 Say Y to include support for NEON in kernel mode.
1979
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980endmenu
1981
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982menu "Power management options"
1983
Russell Kingeceab4a2005-11-15 11:31:41 +00001984source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985
Johannes Bergf4cb5702007-12-08 02:14:00 +01001986config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01001987 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01001988 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01001989 def_bool y
1990
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02001991config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01001992 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01001993 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02001994
Sebastian Capella603fb422014-03-25 01:20:29 +01001995config ARCH_HIBERNATION_POSSIBLE
1996 bool
1997 depends on MMU
1998 default y if ARCH_SUSPEND_POSSIBLE
1999
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000endmenu
2001
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002002if CRYPTO
2003source "arch/arm/crypto/Kconfig"
2004endif
Stefan Agner2cbd1cc2020-07-09 11:21:27 +01002005
2006source "arch/arm/Kconfig.assembler"