blob: e67ef15c800f75ba8ed668cad2c4db6c99e902dd [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T
Christoph Hellwigaef0f782019-06-13 09:08:57 +02006 select ARCH_HAS_BINFMT_FLAT
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01007 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Dan Williams21266be2015-11-19 18:19:29 -08008 select ARCH_HAS_DEVMEM_IS_ALLOWED
Christoph Hellwig419e2f12019-08-26 09:03:44 +02009 select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
Kees Cook2b68f6c2015-04-14 15:48:00 -070010 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010011 select ARCH_HAS_FORTIFY_SOURCE
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070012 select ARCH_HAS_KEEPINITRD
Dmitry Vyukov75851722018-06-14 15:27:44 -070013 select ARCH_HAS_KCOV
Will Deacone69244d22018-06-26 15:52:38 +010014 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020015 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070016 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010017 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050018 select ARCH_HAS_SETUP_DMA_OPS
Dmitry Vyukov75851722018-06-14 15:27:44 -070019 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080020 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Christoph Hellwig936376f2019-08-20 10:08:38 +090022 select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB
23 select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010024 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000025 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010026 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080027 select ARCH_HAS_GCOV_PROFILE_ALL
Mike Rapoport350e88b2019-05-13 17:22:59 -070028 select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC
Mark Salterd7018842013-10-07 22:07:58 -040029 select ARCH_MIGHT_HAVE_PC_PARPORT
Christoph Hellwig7c703e52018-11-09 09:51:00 +010030 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080031 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
32 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020033 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010034 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010035 select ARCH_USE_CMPXCHG_LOCKREF
Alexandre Ghitidba79c32019-09-23 15:39:01 -070036 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010037 select ARCH_WANT_IPC_PARSE_VERSION
Christoph Hellwigbdd15a22019-06-13 09:08:51 +020038 select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
Shile Zhang10916702019-12-04 08:46:31 +080039 select BUILDTIME_TABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010040 select CLONE_BACKWARDS
Russell Kingf00790a2018-10-24 10:20:16 +010041 select CPU_PM if SUSPEND || CPU_IDLE
Will Deacondce5c9e2013-12-17 19:50:16 +010042 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwigff4c25f2019-02-03 20:12:02 +010043 select DMA_DECLARE_COHERENT
Christoph Hellwig2f9237d2020-07-08 09:30:00 +020044 select DMA_OPS
Christoph Hellwigf0edfea2018-08-24 10:31:08 +020045 select DMA_REMAP if MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020046 select EDAC_SUPPORT
47 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070048 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010049 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Russell Kingf00790a2018-10-24 10:20:16 +010050 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
Russell Kingb1b3f492012-10-06 17:12:25 +010051 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Marc Zyngier56afcd32020-06-23 20:38:41 +010052 select GENERIC_IRQ_IPI if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010053 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020054 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010055 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010056 select GENERIC_IRQ_PROBE
57 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010058 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010059 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070060 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select GENERIC_SMP_IDLE_THREAD
62 select GENERIC_STRNCPY_FROM_USER
63 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010064 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010065 select HARDIRQS_SW_RESEND
Russell Kingf00790a2018-10-24 10:20:16 +010066 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
Yalin Wang0b7857d2015-01-16 02:45:55 +010067 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010068 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
69 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080070 select HAVE_ARCH_MMAP_RND_BITS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010071 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
Kees Cook08626a62017-08-16 14:09:13 -070072 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010073 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010074 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053075 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010076 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010077 select HAVE_C_RECORDMCOUNT
Vincenzo Frascinobc420c62020-01-10 13:39:26 +010078 select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
Russell Kingb1b3f492012-10-06 17:12:25 +010079 select HAVE_DMA_CONTIGUOUS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010080 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010081 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010082 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070083 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070084 select HAVE_FAST_GUP if ARM_LPAE
Russell Kingf00790a2018-10-24 10:20:16 +010085 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
Russell King503621622019-04-23 17:09:38 +010086 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
Nathan Chancellorb0fe66c2019-09-04 01:13:15 +010087 select HAVE_FUNCTION_TRACER if !XIP_KERNEL && (CC_IS_GCC || CLANG_VERSION >= 100000)
Emese Revfy6b90bd42016-05-24 00:09:38 +020088 select HAVE_GCC_PLUGINS
Russell Kingf00790a2018-10-24 10:20:16 +010089 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
Russell Kingb1b3f492012-10-06 17:12:25 +010090 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010091 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010092 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070093 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010094 select HAVE_KERNEL_LZMA
95 select HAVE_KERNEL_LZO
96 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010097 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Russell Kingf00790a2018-10-24 10:20:16 +010098 select HAVE_KRETPROBES if HAVE_KPROBES
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010099 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -0700100 select HAVE_NMI
Russell Kingf00790a2018-10-24 10:20:16 +0100101 select HAVE_OPROFILE if HAVE_PERF_EVENTS
Wang Nan0dc016d2015-01-09 14:37:36 +0800102 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +0100103 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +0100104 select HAVE_PERF_REGS
105 select HAVE_PERF_USER_STACK_DUMP
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800106 select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
Will Deacone513f8b2010-06-25 12:24:53 +0100107 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -0400108 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900109 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100110 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700111 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -0700112 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +0100113 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100114 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200115 select NEED_DMA_MAP_STATE
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100116 select OF_EARLY_FLATTREE if OF
Russell King171b3f02013-09-12 21:24:42 +0100117 select OLD_SIGACTION
118 select OLD_SIGSUSPEND3
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100119 select PCI_SYSCALL if PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100120 select PERF_USE_VMALLOC
121 select RTC_LIB
122 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100123 # Above selects are sorted alphabetically; please add new ones
124 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 help
126 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000127 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000129 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 Europe. There is an ARM Linux project with a web page at
131 <http://www.arm.linux.org.uk/>.
132
Russell King74facff2011-06-02 11:16:22 +0100133config ARM_HAS_SG_CHAIN
134 bool
135
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200136config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200137 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100138 select ARM_HAS_SG_CHAIN
139 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200140
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900141if ARM_DMA_USE_IOMMU
142
143config ARM_DMA_IOMMU_ALIGNMENT
144 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
145 range 4 9
146 default 8
147 help
148 DMA mapping framework by default aligns all buffers to the smallest
149 PAGE_SIZE order which is greater than or equal to the requested buffer
150 size. This works well for buffers up to a few hundreds kilobytes, but
151 for larger buffers it just a waste of address space. Drivers which has
152 relatively small addressing window (like 64Mib) might run out of
153 virtual space with just a few allocations.
154
155 With this parameter you can specify the maximum PAGE_SIZE order for
156 DMA IOMMU buffers. Larger buffers will be aligned only to this
157 specified order. The order is expressed as a power of two multiplied
158 by the PAGE_SIZE.
159
160endif
161
Ralf Baechle75e71532007-02-09 17:08:58 +0000162config SYS_SUPPORTS_APM_EMULATION
163 bool
164
Linus Walleijbc581772009-09-15 17:30:37 +0100165config HAVE_TCM
166 bool
167 select GENERIC_ALLOCATOR
168
Russell Kinge119bff2010-01-10 17:23:29 +0000169config HAVE_PROC_CPU
170 bool
171
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700172config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000173 bool
Al Viro5ea81762007-02-11 15:41:31 +0000174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175config SBUS
176 bool
177
Russell Kingf16fb1e2007-04-28 09:59:37 +0100178config STACKTRACE_SUPPORT
179 bool
180 default y
181
182config LOCKDEP_SUPPORT
183 bool
184 default y
185
Russell King7ad1bcb2006-08-27 12:07:02 +0100186config TRACE_IRQFLAGS_SUPPORT
187 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100188 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100189
David Howellsf0d1b0b2006-12-08 02:37:49 -0800190config ARCH_HAS_ILOG2_U32
191 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800192
193config ARCH_HAS_ILOG2_U64
194 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800195
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100196config ARCH_HAS_BANDGAP
197 bool
198
Stefan Agnera5f4c562015-08-13 00:01:52 +0100199config FIX_EARLYCON_MEM
200 def_bool y if MMU
201
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800202config GENERIC_HWEIGHT
203 bool
204 default y
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206config GENERIC_CALIBRATE_DELAY
207 bool
208 default y
209
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100210config ARCH_MAY_HAVE_PC_FDC
211 bool
212
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800213config ZONE_DMA
214 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800215
David A. Longc7edc9e2014-03-07 11:23:04 -0500216config ARCH_SUPPORTS_UPROBES
217 def_bool y
218
Rob Herring58af4a22012-03-20 14:33:01 -0500219config ARCH_HAS_DMA_SET_COHERENT_MASK
220 bool
221
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222config GENERIC_ISA_DMA
223 bool
224
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225config FIQ
226 bool
227
Rob Herring13a50452012-02-07 09:28:22 -0600228config NEED_RET_TO_USER
229 bool
230
Al Viro034d2f52005-12-19 16:27:59 -0500231config ARCH_MTD_XIP
232 bool
233
Russell Kingdc21af92011-01-04 19:09:43 +0000234config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100235 bool "Patch physical to virtual translations at runtime" if EMBEDDED
236 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100237 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000238 help
Russell King111e9a52011-05-12 10:02:42 +0100239 Patch phys-to-virt and virt-to-phys translation functions at
240 boot and module load time according to the position of the
241 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000242
Russell King111e9a52011-05-12 10:02:42 +0100243 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100244 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000245
Russell Kingc1beced2011-08-10 10:23:45 +0100246 Only disable this option if you know that you do not require
247 this feature (eg, building a kernel for a single machine) and
248 you need to shrink the kernel to the minimal size.
249
Rob Herringc334bc12012-03-04 22:03:33 -0600250config NEED_MACH_IO_H
251 bool
252 help
253 Select this when mach/io.h is required to provide special
254 definitions for this platform. The need for mach/io.h should
255 be avoided when possible.
256
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400257config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400258 bool
Russell King111e9a52011-05-12 10:02:42 +0100259 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400260 Select this when mach/memory.h is required to provide special
261 definitions for this platform. The need for mach/memory.h should
262 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400263
264config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100265 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100266 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100267 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100268 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100269 ARCH_FOOTBRIDGE || \
270 ARCH_INTEGRATOR || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200271 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100272 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
273 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700274 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400275 help
276 Please provide the physical address corresponding to the
277 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000278
Simon Glass87e040b2011-08-16 23:44:26 +0100279config GENERIC_BUG
280 def_bool y
281 depends on BUG
282
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700283config PGTABLE_LEVELS
284 int
285 default 3 if ARM_LPAE
286 default 2
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288menu "System Type"
289
Hyok S. Choi3c427972009-07-24 12:35:00 +0100290config MMU
291 bool "MMU-based Paged Memory Management Support"
292 default y
293 help
294 Select if you want MMU-based virtualised addressing space
295 support by paged memory management. If unsure, say 'Y'.
296
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800297config ARCH_MMAP_RND_BITS_MIN
298 default 8
299
300config ARCH_MMAP_RND_BITS_MAX
301 default 14 if PAGE_OFFSET=0x40000000
302 default 15 if PAGE_OFFSET=0x80000000
303 default 16
304
Russell Kingccf50e22010-03-15 19:03:06 +0000305#
306# The "ARM system type" choice list is ordered alphabetically by option
307# text. Please add new entries in the option alphabetic order.
308#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309choice
310 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100311 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100312 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Rob Herring387798b2012-09-06 13:41:12 -0500314config ARCH_MULTIPLATFORM
315 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100316 depends on MMU
Gregory Fongfb597f22020-05-22 15:12:30 +0100317 select ARCH_FLATMEM_ENABLE
318 select ARCH_SPARSEMEM_ENABLE
319 select ARCH_SELECT_MEMORY_MODEL
Olof Johansson42dc8362014-03-09 12:46:59 -0700320 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500321 select ARM_PATCH_PHYS_VIRT
322 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200323 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600324 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600325 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700326 select GENERIC_IRQ_MULTI_HANDLER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100327 select HAVE_PCI
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100328 select PCI_DOMAINS_GENERIC if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600329 select SPARSE_IRQ
330 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600331
Stefan Agner9c77bc42015-05-20 00:03:51 +0200332config ARM_SINGLE_ARMV7M
333 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
334 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200335 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200336 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200337 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200338 select COMMON_CLK
339 select CPU_V7M
340 select GENERIC_CLOCKEVENTS
341 select NO_IOPORT_MAP
342 select SPARSE_IRQ
343 select USE_OF
344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345config ARCH_EBSA110
346 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100347 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000348 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100349 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600350 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400351 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700352 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 help
354 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000355 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 Ethernet interface, two PCMCIA sockets, two serial ports and a
357 parallel port.
358
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000359config ARCH_EP93XX
360 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700361 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000362 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100363 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000364 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700365 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100366 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200367 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100368 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200369 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200370 select GPIOLIB
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700371 select HAVE_LEGACY_CLK
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000372 help
373 This enables support for the Cirrus EP93xx series of CPUs.
374
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375config ARCH_FOOTBRIDGE
376 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000377 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000379 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200380 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600381 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400382 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000383 help
384 Support for systems based on the DC21285 companion chip
385 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100387config ARCH_IOP32X
388 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100389 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000390 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200391 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200392 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600393 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100394 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100395 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000396 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100397 Support for Intel's 80219 and IOP32X (XScale) family of
398 processors.
399
Russell King3b938be2007-05-12 11:25:44 +0100400config ARCH_IXP4XX
401 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100402 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500403 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100404 select ARCH_SUPPORTS_BIG_ENDIAN
Russell Kingc7508152008-10-26 10:55:14 +0000405 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100406 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100407 select GENERIC_CLOCKEVENTS
Linus Walleij98ac0cc2018-12-29 14:30:27 +0100408 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij55ec4652019-01-25 22:58:39 +0100409 select GPIO_IXP4XX
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200410 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100411 select HAVE_PCI
Linus Walleij55ec4652019-01-25 22:58:39 +0100412 select IXP4XX_IRQ
Linus Walleij65af6662019-01-26 00:51:51 +0100413 select IXP4XX_TIMER
Rob Herringc334bc12012-03-04 22:03:33 -0600414 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200415 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100416 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100417 help
Russell King3b938be2007-05-12 11:25:44 +0100418 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100419
Saeed Bisharaedabd382009-08-06 15:12:43 +0300420config ARCH_DOVE
421 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100422 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300423 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700424 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200425 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100426 select HAVE_PCI
Russell King171b3f02013-09-12 21:24:42 +0100427 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100428 select PINCTRL
429 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200430 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100431 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000432 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300433 help
434 Support for the Marvell Dove SoC 88AP510
435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700437 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100438 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100439 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100440 select ARM_CPU_SUSPEND if PM
441 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100442 select COMMON_CLK
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200443 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100444 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200445 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100446 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100447 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700448 select GENERIC_IRQ_MULTI_HANDLER
Haojian Zhuang157d2642011-10-17 20:37:52 +0800449 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200450 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100451 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100452 select IRQ_DOMAIN
Eric Miaobd5ce432009-01-20 12:06:01 +0800453 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800454 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000455 help
eric miao2c8086a2007-09-11 19:13:17 -0700456 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458config ARCH_RPC
459 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100460 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100462 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100463 select ARCH_SPARSEMEM_ENABLE
Russell King0b40dee2019-05-04 13:35:12 +0100464 select ARM_HAS_SG_CHAIN
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100465 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100466 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200467 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100468 select HAVE_PATA_PLATFORM
469 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600470 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400471 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700472 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 help
474 On the Acorn Risc-PC, Linux can support the internal IDE disk and
475 CD-ROM interface, serial and parallel port, and the floppy drive.
476
477config ARCH_SA1100
478 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100479 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100480 select ARCH_SPARSEMEM_ENABLE
Russell Kingb1b3f492012-10-06 17:12:25 +0100481 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200482 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200483 select TIMER_OF if OF
Russell Kingd6c82042016-08-31 08:49:53 +0100484 select COMMON_CLK
Russell Kingb1b3f492012-10-06 17:12:25 +0100485 select CPU_FREQ
486 select CPU_SA1100
487 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700488 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200489 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200490 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100491 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100492 select ISA
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400493 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100494 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000495 help
496 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900498config ARCH_S3C24XX
499 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100500 select ATAGS
Tomasz Figa42805062013-04-28 02:25:01 +0200501 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800502 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900503 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200504 select GPIOLIB
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700505 select GENERIC_IRQ_MULTI_HANDLER
Kukjin Kim20676c12010-11-13 16:08:32 +0900506 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900507 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100508 select HAVE_S3C_RTC if RTC_CLASS
Rob Herringc334bc12012-03-04 22:03:33 -0600509 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900510 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900511 select USE_OF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900513 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
514 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
515 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
516 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900517
Tony Lindgrena0694862013-01-11 11:24:20 -0800518config ARCH_OMAP1
519 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600520 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100521 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800522 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200523 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100524 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100525 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800526 select GENERIC_IRQ_CHIP
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700527 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200528 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800529 select HAVE_IDE
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700530 select HAVE_LEGACY_CLK
Tony Lindgrena0694862013-01-11 11:24:20 -0800531 select IRQ_DOMAIN
532 select NEED_MACH_IO_H if PCCARD
533 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700534 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100535 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800536 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800537
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538endchoice
539
Rob Herring387798b2012-09-06 13:41:12 -0500540menu "Multiple platform selection"
541 depends on ARCH_MULTIPLATFORM
542
543comment "CPU Core family selection"
544
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100545config ARCH_MULTI_V4
546 bool "ARMv4 based platforms (FA526)"
547 depends on !ARCH_MULTI_V6_V7
548 select ARCH_MULTI_V4_V5
549 select CPU_FA526
550
Rob Herring387798b2012-09-06 13:41:12 -0500551config ARCH_MULTI_V4T
552 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500553 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100554 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200555 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
556 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
557 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500558
559config ARCH_MULTI_V5
560 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500561 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100562 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100563 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200564 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
565 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500566
567config ARCH_MULTI_V4_V5
568 bool
569
570config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800571 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500572 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600573 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500574
575config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800576 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500577 default y
578 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100579 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600580 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500581
582config ARCH_MULTI_V6_V7
583 bool
Rob Herring9352b052014-01-31 15:36:10 -0600584 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500585
586config ARCH_MULTI_CPU_AUTO
587 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
588 select ARCH_MULTI_V5
589
590endmenu
591
Rob Herring05e2a3d2013-12-05 10:04:54 -0600592config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900593 bool "Dummy Virtual Machine"
594 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600595 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600596 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500597 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100598 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000599 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600600 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600601 select HAVE_ARM_ARCH_TIMER
Jason A. Donenfeld8e2649d2018-09-26 15:51:10 +0200602 select ARCH_SUPPORTS_BIG_ENDIAN
Rob Herring05e2a3d2013-12-05 10:04:54 -0600603
Russell Kingccf50e22010-03-15 19:03:06 +0000604#
605# This is sorted alphabetically by mach-* pathname. However, plat-*
606# Kconfigs may be included either alphabetically (according to the
607# plat- suffix) or along side the corresponding mach-* source.
608#
Andreas Färber6bb85362017-02-15 11:03:22 +0100609source "arch/arm/mach-actions/Kconfig"
610
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200611source "arch/arm/mach-alpine/Kconfig"
612
Lars Persson590b4602016-02-11 17:06:19 +0100613source "arch/arm/mach-artpec/Kconfig"
614
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100615source "arch/arm/mach-asm9260/Kconfig"
616
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100617source "arch/arm/mach-aspeed/Kconfig"
618
Russell King95b8f202010-01-14 11:43:54 +0000619source "arch/arm/mach-at91/Kconfig"
620
Anders Berg1d22924e2014-05-23 11:08:35 +0200621source "arch/arm/mach-axxia/Kconfig"
622
Christian Daudt8ac49e02012-11-19 09:46:10 -0800623source "arch/arm/mach-bcm/Kconfig"
624
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200625source "arch/arm/mach-berlin/Kconfig"
626
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627source "arch/arm/mach-clps711x/Kconfig"
628
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300629source "arch/arm/mach-cns3xxx/Kconfig"
630
Russell King95b8f202010-01-14 11:43:54 +0000631source "arch/arm/mach-davinci/Kconfig"
632
Baruch Siachdf8d7422015-01-14 10:40:30 +0200633source "arch/arm/mach-digicolor/Kconfig"
634
Russell King95b8f202010-01-14 11:43:54 +0000635source "arch/arm/mach-dove/Kconfig"
636
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000637source "arch/arm/mach-ep93xx/Kconfig"
638
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100639source "arch/arm/mach-exynos/Kconfig"
640source "arch/arm/plat-samsung/Kconfig"
641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642source "arch/arm/mach-footbridge/Kconfig"
643
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200644source "arch/arm/mach-gemini/Kconfig"
645
Rob Herring387798b2012-09-06 13:41:12 -0500646source "arch/arm/mach-highbank/Kconfig"
647
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800648source "arch/arm/mach-hisi/Kconfig"
649
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100650source "arch/arm/mach-imx/Kconfig"
651
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652source "arch/arm/mach-integrator/Kconfig"
653
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100654source "arch/arm/mach-iop32x/Kconfig"
655
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656source "arch/arm/mach-ixp4xx/Kconfig"
657
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400658source "arch/arm/mach-keystone/Kconfig"
659
Arnd Bergmann75bf1bd2019-08-09 16:40:39 +0200660source "arch/arm/mach-lpc32xx/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000661
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100662source "arch/arm/mach-mediatek/Kconfig"
663
Carlo Caione3b8f5032014-09-10 22:16:59 +0200664source "arch/arm/mach-meson/Kconfig"
665
Sugaya Taichi9fb29c72019-02-27 13:52:33 +0900666source "arch/arm/mach-milbeaut/Kconfig"
667
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100668source "arch/arm/mach-mmp/Kconfig"
669
Jonas Jensen17723fd32013-12-18 13:58:45 +0100670source "arch/arm/mach-moxart/Kconfig"
671
Daniel Palmer312b62b2020-07-10 18:45:38 +0900672source "arch/arm/mach-mstar/Kconfig"
673
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200674source "arch/arm/mach-mv78xx0/Kconfig"
675
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100676source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200677
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800678source "arch/arm/mach-mxs/Kconfig"
679
Russell King95b8f202010-01-14 11:43:54 +0000680source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000681
Brendan Higgins7bffa142017-08-16 12:18:39 -0700682source "arch/arm/mach-npcm/Kconfig"
683
Daniel Tang9851ca52013-06-11 18:40:17 +1000684source "arch/arm/mach-nspire/Kconfig"
685
Tony Lindgrend48af152005-07-10 19:58:17 +0100686source "arch/arm/plat-omap/Kconfig"
687
688source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
Tony Lindgren1dbae812005-11-10 14:26:51 +0000690source "arch/arm/mach-omap2/Kconfig"
691
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400692source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400693
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100694source "arch/arm/mach-oxnas/Kconfig"
695
Rob Herring387798b2012-09-06 13:41:12 -0500696source "arch/arm/mach-picoxcell/Kconfig"
697
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100698source "arch/arm/mach-prima2/Kconfig"
699
Russell King95b8f202010-01-14 11:43:54 +0000700source "arch/arm/mach-pxa/Kconfig"
701source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600703source "arch/arm/mach-qcom/Kconfig"
704
Andreas Färber78e3dbc12018-12-18 20:32:30 +0530705source "arch/arm/mach-rda/Kconfig"
706
Andreas Färber86aeee42017-10-05 03:59:15 +0200707source "arch/arm/mach-realtek/Kconfig"
708
Russell King95b8f202010-01-14 11:43:54 +0000709source "arch/arm/mach-realview/Kconfig"
710
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200711source "arch/arm/mach-rockchip/Kconfig"
712
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100713source "arch/arm/mach-s3c24xx/Kconfig"
714
715source "arch/arm/mach-s3c64xx/Kconfig"
716
717source "arch/arm/mach-s5pv210/Kconfig"
718
Russell King95b8f202010-01-14 11:43:54 +0000719source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300720
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100721source "arch/arm/mach-shmobile/Kconfig"
722
Rob Herring387798b2012-09-06 13:41:12 -0500723source "arch/arm/mach-socfpga/Kconfig"
724
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100725source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100726
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100727source "arch/arm/mach-sti/Kconfig"
728
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100729source "arch/arm/mach-stm32/Kconfig"
730
Maxime Ripard3b526342012-11-08 12:40:16 +0100731source "arch/arm/mach-sunxi/Kconfig"
732
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100733source "arch/arm/mach-tango/Kconfig"
734
Erik Gillingc5f80062010-01-21 16:53:02 -0800735source "arch/arm/mach-tegra/Kconfig"
736
Russell King95b8f202010-01-14 11:43:54 +0000737source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900739source "arch/arm/mach-uniphier/Kconfig"
740
Russell King95b8f202010-01-14 11:43:54 +0000741source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
743source "arch/arm/mach-versatile/Kconfig"
744
Russell Kingceade892010-02-11 21:44:53 +0000745source "arch/arm/mach-vexpress/Kconfig"
746
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300747source "arch/arm/mach-vt8500/Kconfig"
748
Jun Nieacede512015-04-28 17:18:05 +0800749source "arch/arm/mach-zx/Kconfig"
750
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600751source "arch/arm/mach-zynq/Kconfig"
752
Stefan Agner499f1642015-05-21 00:35:44 +0200753# ARMv7-M architecture
754config ARCH_EFM32
755 bool "Energy Micro efm32"
756 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200757 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200758 help
759 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
760 processors.
761
762config ARCH_LPC18XX
763 bool "NXP LPC18xx/LPC43xx"
764 depends on ARM_SINGLE_ARMV7M
765 select ARCH_HAS_RESET_CONTROLLER
766 select ARM_AMBA
767 select CLKSRC_LPC32XX
768 select PINCTRL
769 help
770 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
771 high performance microcontrollers.
772
Vladimir Murzin18471192016-04-25 09:49:13 +0100773config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300774 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100775 depends on ARM_SINGLE_ARMV7M
776 select ARM_AMBA
777 select CLKSRC_MPS2
778 help
779 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
780 with a range of available cores like Cortex-M3/M4/M7.
781
782 Please, note that depends which Application Note is used memory map
783 for the platform may vary, so adjustment of RAM base might be needed.
784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785# Definitions to make life easier
786config ARCH_ACORN
787 bool
788
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100789config PLAT_IOP
790 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700791 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100792
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400793config PLAT_ORION
794 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100795 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100796 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100797 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200798 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400799
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200800config PLAT_ORION_LEGACY
801 bool
802 select PLAT_ORION
803
Eric Miaobd5ce432009-01-20 12:06:01 +0800804config PLAT_PXA
805 bool
806
Russell Kingf4b8b312010-01-14 12:48:06 +0000807config PLAT_VERSATILE
808 bool
809
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900810source "arch/arm/mm/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100812config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100813 bool "Enable iWMMXt support"
814 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
815 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100816 help
817 Enable support for iWMMXt context switching at run time if
818 running on a CPU that supports it.
819
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100820if !MMU
821source "arch/arm/Kconfig-nommu"
822endif
823
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100824config PJ4B_ERRATA_4742
825 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
826 depends on CPU_PJ4B && MACH_ARMADA_370
827 default y
828 help
829 When coming out of either a Wait for Interrupt (WFI) or a Wait for
830 Event (WFE) IDLE states, a specific timing sensitivity exists between
831 the retiring WFI/WFE instructions and the newly issued subsequent
832 instructions. This sensitivity can result in a CPU hang scenario.
833 Workaround:
834 The software must insert either a Data Synchronization Barrier (DSB)
835 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
836 instruction
837
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100838config ARM_ERRATA_326103
839 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
840 depends on CPU_V6
841 help
842 Executing a SWP instruction to read-only memory does not set bit 11
843 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
844 treat the access as a read, preventing a COW from occurring and
845 causing the faulting task to livelock.
846
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100847config ARM_ERRATA_411920
848 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000849 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100850 help
851 Invalidation of the Instruction Cache operation can
852 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
853 It does not affect the MPCore. This option enables the ARM Ltd.
854 recommended workaround.
855
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100856config ARM_ERRATA_430973
857 bool "ARM errata: Stale prediction on replaced interworking branch"
858 depends on CPU_V7
859 help
860 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100861 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100862 interworking branch is replaced with another code sequence at the
863 same virtual address, whether due to self-modifying code or virtual
864 to physical address re-mapping, Cortex-A8 does not recover from the
865 stale interworking branch prediction. This results in Cortex-A8
866 executing the new code sequence in the incorrect ARM or Thumb state.
867 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
868 and also flushes the branch target cache at every context switch.
869 Note that setting specific bits in the ACTLR register may not be
870 available in non-secure mode.
871
Catalin Marinas855c5512009-04-30 17:06:15 +0100872config ARM_ERRATA_458693
873 bool "ARM errata: Processor deadlock when a false hazard is created"
874 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100875 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100876 help
877 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
878 erratum. For very specific sequences of memory operations, it is
879 possible for a hazard condition intended for a cache line to instead
880 be incorrectly associated with a different cache line. This false
881 hazard might then cause a processor deadlock. The workaround enables
882 the L1 caching of the NEON accesses and disables the PLD instruction
883 in the ACTLR register. Note that setting specific bits in the ACTLR
884 register may not be available in non-secure mode.
885
Catalin Marinas0516e462009-04-30 17:06:20 +0100886config ARM_ERRATA_460075
887 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
888 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100889 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100890 help
891 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
892 erratum. Any asynchronous access to the L2 cache may encounter a
893 situation in which recent store transactions to the L2 cache are lost
894 and overwritten with stale memory contents from external memory. The
895 workaround disables the write-allocate mode for the L2 cache via the
896 ACTLR register. Note that setting specific bits in the ACTLR register
897 may not be available in non-secure mode.
898
Will Deacon9f050272010-09-14 09:51:43 +0100899config ARM_ERRATA_742230
900 bool "ARM errata: DMB operation may be faulty"
901 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100902 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +0100903 help
904 This option enables the workaround for the 742230 Cortex-A9
905 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
906 between two write operations may not ensure the correct visibility
907 ordering of the two writes. This workaround sets a specific bit in
908 the diagnostic register of the Cortex-A9 which causes the DMB
909 instruction to behave as a DSB, ensuring the correct behaviour of
910 the two writes.
911
Will Deacona672e992010-09-14 09:53:02 +0100912config ARM_ERRATA_742231
913 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
914 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100915 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +0100916 help
917 This option enables the workaround for the 742231 Cortex-A9
918 (r2p0..r2p2) erratum. Under certain conditions, specific to the
919 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
920 accessing some data located in the same cache line, may get corrupted
921 data due to bad handling of the address hazard when the line gets
922 replaced from one of the CPUs at the same time as another CPU is
923 accessing it. This workaround sets specific bits in the diagnostic
924 register of the Cortex-A9 which reduces the linefill issuing
925 capabilities of the processor.
926
Jon Medhurst69155792013-06-07 10:35:35 +0100927config ARM_ERRATA_643719
928 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
929 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +0100930 default y
Jon Medhurst69155792013-06-07 10:35:35 +0100931 help
932 This option enables the workaround for the 643719 Cortex-A9 (prior to
933 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
934 register returns zero when it should return one. The workaround
935 corrects this value, ensuring cache maintenance operations which use
936 it behave as intended and avoiding data corruption.
937
Will Deaconcdf357f2010-08-05 11:20:51 +0100938config ARM_ERRATA_720789
939 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +0100940 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +0100941 help
942 This option enables the workaround for the 720789 Cortex-A9 (prior to
943 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
944 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
945 As a consequence of this erratum, some TLB entries which should be
946 invalidated are not, resulting in an incoherency in the system page
947 tables. The workaround changes the TLB flushing routines to invalidate
948 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +0100949
950config ARM_ERRATA_743622
951 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
952 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100953 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +0100954 help
955 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +0100956 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +0100957 optimisation in the Cortex-A9 Store Buffer may lead to data
958 corruption. This workaround sets a specific bit in the diagnostic
959 register of the Cortex-A9 which disables the Store Buffer
960 optimisation, preventing the defect from occurring. This has no
961 visible impact on the overall performance or power consumption of the
962 processor.
963
Will Deacon9a27c272011-02-18 16:36:35 +0100964config ARM_ERRATA_751472
965 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +0100966 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100967 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +0100968 help
969 This option enables the workaround for the 751472 Cortex-A9 (prior
970 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
971 completion of a following broadcasted operation if the second
972 operation is received by a CPU before the ICIALLUIS has completed,
973 potentially leading to corrupted entries in the cache or TLB.
974
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100975config ARM_ERRATA_754322
976 bool "ARM errata: possible faulty MMU translations following an ASID switch"
977 depends on CPU_V7
978 help
979 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
980 r3p*) erratum. A speculative memory access may cause a page table walk
981 which starts prior to an ASID switch but completes afterwards. This
982 can populate the micro-TLB with a stale entry which may be hit with
983 the new ASID. This workaround places two dsb instructions in the mm
984 switching code so that no page table walks can cross the ASID switch.
985
Will Deacon5dab26a2011-03-04 12:38:54 +0100986config ARM_ERRATA_754327
987 bool "ARM errata: no automatic Store Buffer drain"
988 depends on CPU_V7 && SMP
989 help
990 This option enables the workaround for the 754327 Cortex-A9 (prior to
991 r2p0) erratum. The Store Buffer does not have any automatic draining
992 mechanism and therefore a livelock may occur if an external agent
993 continuously polls a memory location waiting to observe an update.
994 This workaround defines cpu_relax() as smp_mb(), preventing correctly
995 written polling loops from denying visibility of updates to memory.
996
Catalin Marinas145e10e2011-08-15 11:04:41 +0100997config ARM_ERRATA_364296
998 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +0100999 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001000 help
1001 This options enables the workaround for the 364296 ARM1136
1002 r0p2 erratum (possible cache data corruption with
1003 hit-under-miss enabled). It sets the undocumented bit 31 in
1004 the auxiliary control register and the FI bit in the control
1005 register, thus disabling hit-under-miss without putting the
1006 processor into full low interrupt latency mode. ARM11MPCore
1007 is not affected.
1008
Will Deaconf630c1b2011-09-15 11:45:15 +01001009config ARM_ERRATA_764369
1010 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1011 depends on CPU_V7 && SMP
1012 help
1013 This option enables the workaround for erratum 764369
1014 affecting Cortex-A9 MPCore with two or more processors (all
1015 current revisions). Under certain timing circumstances, a data
1016 cache line maintenance operation by MVA targeting an Inner
1017 Shareable memory region may fail to proceed up to either the
1018 Point of Coherency or to the Point of Unification of the
1019 system. This workaround adds a DSB instruction before the
1020 relevant cache maintenance functions and sets a specific bit
1021 in the diagnostic control register of the SCU.
1022
Simon Horman7253b852012-09-28 02:12:45 +01001023config ARM_ERRATA_775420
1024 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1025 depends on CPU_V7
1026 help
1027 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
Geert Uytterhoevencb737372019-10-25 12:38:43 +01001028 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
Simon Horman7253b852012-09-28 02:12:45 +01001029 operation aborts with MMU exception, it might cause the processor
1030 to deadlock. This workaround puts DSB before executing ISB if
1031 an abort may occur on cache maintenance.
1032
Catalin Marinas93dc6882013-03-26 23:35:04 +01001033config ARM_ERRATA_798181
1034 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1035 depends on CPU_V7 && SMP
1036 help
1037 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1038 adequately shooting down all use of the old entries. This
1039 option enables the Linux kernel workaround for this erratum
1040 which sends an IPI to the CPUs that are running the same ASID
1041 as the one being invalidated.
1042
Will Deacon84b65042013-08-20 17:29:55 +01001043config ARM_ERRATA_773022
1044 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1045 depends on CPU_V7
1046 help
1047 This option enables the workaround for the 773022 Cortex-A15
1048 (up to r0p4) erratum. In certain rare sequences of code, the
1049 loop buffer may deliver incorrect instructions. This
1050 workaround disables the loop buffer to avoid the erratum.
1051
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001052config ARM_ERRATA_818325_852422
1053 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1054 depends on CPU_V7
1055 help
1056 This option enables the workaround for:
1057 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1058 instruction might deadlock. Fixed in r0p1.
1059 - Cortex-A12 852422: Execution of a sequence of instructions might
1060 lead to either a data corruption or a CPU deadlock. Not fixed in
1061 any Cortex-A12 cores yet.
1062 This workaround for all both errata involves setting bit[12] of the
1063 Feature Register. This bit disables an optimisation applied to a
1064 sequence of 2 instructions that use opposing condition codes.
1065
Doug Anderson416bcf22016-04-07 00:26:05 +01001066config ARM_ERRATA_821420
1067 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1068 depends on CPU_V7
1069 help
1070 This option enables the workaround for the 821420 Cortex-A12
1071 (all revs) erratum. In very rare timing conditions, a sequence
1072 of VMOV to Core registers instructions, for which the second
1073 one is in the shadow of a branch or abort, can lead to a
1074 deadlock when the VMOV instructions are issued out-of-order.
1075
Doug Anderson9f6f9352016-04-07 00:27:26 +01001076config ARM_ERRATA_825619
1077 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1078 depends on CPU_V7
1079 help
1080 This option enables the workaround for the 825619 Cortex-A12
1081 (all revs) erratum. Within rare timing constraints, executing a
1082 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1083 and Device/Strongly-Ordered loads and stores might cause deadlock
1084
Doug Anderson304009a2019-04-26 23:35:46 +01001085config ARM_ERRATA_857271
1086 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1087 depends on CPU_V7
1088 help
1089 This option enables the workaround for the 857271 Cortex-A12
1090 (all revs) erratum. Under very rare timing conditions, the CPU might
1091 hang. The workaround is expected to have a < 1% performance impact.
1092
Doug Anderson9f6f9352016-04-07 00:27:26 +01001093config ARM_ERRATA_852421
1094 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1095 depends on CPU_V7
1096 help
1097 This option enables the workaround for the 852421 Cortex-A17
1098 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1099 execution of a DMB ST instruction might fail to properly order
1100 stores from GroupA and stores from GroupB.
1101
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001102config ARM_ERRATA_852423
1103 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1104 depends on CPU_V7
1105 help
1106 This option enables the workaround for:
1107 - Cortex-A17 852423: Execution of a sequence of instructions might
1108 lead to either a data corruption or a CPU deadlock. Not fixed in
1109 any Cortex-A17 cores yet.
1110 This is identical to Cortex-A12 erratum 852422. It is a separate
1111 config option from the A12 erratum due to the way errata are checked
1112 for and handled.
1113
Doug Anderson304009a2019-04-26 23:35:46 +01001114config ARM_ERRATA_857272
1115 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1116 depends on CPU_V7
1117 help
1118 This option enables the workaround for the 857272 Cortex-A17 erratum.
1119 This erratum is not known to be fixed in any A17 revision.
1120 This is identical to Cortex-A12 erratum 857271. It is a separate
1121 config option from the A12 erratum due to the way errata are checked
1122 for and handled.
1123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124endmenu
1125
1126source "arch/arm/common/Kconfig"
1127
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128menu "Bus support"
1129
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130config ISA
1131 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 help
1133 Find out whether you have ISA slots on your motherboard. ISA is the
1134 name of a bus system, i.e. the way the CPU talks to the other stuff
1135 inside your box. Other bus systems are PCI, EISA, MicroChannel
1136 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1137 newer boards don't support it. If you have ISA, say Y, otherwise N.
1138
Russell King065909b2006-01-04 15:44:16 +00001139# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140config ISA_DMA
1141 bool
Russell King065909b2006-01-04 15:44:16 +00001142 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Russell King065909b2006-01-04 15:44:16 +00001144# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001145config ISA_DMA_API
1146 bool
Al Viro5cae8412005-05-04 05:39:22 +01001147
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001148config PCI_NANOENGINE
1149 bool "BSE nanoEngine PCI support"
1150 depends on SA1100_NANOENGINE
1151 help
1152 Enable PCI on the BSE nanoEngine board.
1153
Benjamin Gaignard779eb412019-05-21 10:17:39 +01001154config ARM_ERRATA_814220
1155 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1156 depends on CPU_V7
1157 help
1158 The v7 ARM states that all cache and branch predictor maintenance
1159 operations that do not specify an address execute, relative to
1160 each other, in program order.
1161 However, because of this erratum, an L2 set/way cache maintenance
1162 operation can overtake an L1 set/way cache maintenance operation.
1163 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1164 r0p4, r0p5.
1165
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166endmenu
1167
1168menu "Kernel Features"
1169
Dave Martin3b556582011-12-07 15:38:04 +00001170config HAVE_SMP
1171 bool
1172 help
1173 This option should be selected by machines which have an SMP-
1174 capable CPU.
1175
1176 The only effect of this option is to make the SMP-related
1177 options available to the user for configuration.
1178
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001180 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001181 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001182 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001183 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001184 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001185 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 help
1187 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001188 a system with only one CPU, say N. If you have a system with more
1189 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Robert Graffham4a474152014-01-23 15:55:29 -08001191 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001193 you say Y here, the kernel will run on many, but not all,
1194 uniprocessor machines. On a uniprocessor machine, the kernel
1195 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
Mauro Carvalho Chehabcb1aaeb2019-06-07 15:54:32 -03001197 See also <file:Documentation/x86/i386/IO-APIC.rst>,
Mauro Carvalho Chehab4f4cfa62019-06-27 14:56:51 -03001198 <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001199 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
1201 If you don't know what to do here, say N.
1202
Russell Kingf00ec482010-09-04 10:47:48 +01001203config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001204 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001205 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001206 default y
1207 help
1208 SMP kernels contain instructions which fail on non-SMP processors.
1209 Enabling this option allows the kernel to modify itself to make
1210 these instructions safe. Disabling it allows about 1K of space
1211 savings.
1212
1213 If you don't know what to do here, say Y.
1214
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001215config ARM_CPU_TOPOLOGY
1216 bool "Support cpu topology definition"
1217 depends on SMP && CPU_V7
1218 default y
1219 help
1220 Support ARM cpu topology definition. The MPIDR register defines
1221 affinity between processors which is then used to describe the cpu
1222 topology of an ARM System.
1223
1224config SCHED_MC
1225 bool "Multi-core scheduler support"
1226 depends on ARM_CPU_TOPOLOGY
1227 help
1228 Multi-core scheduler support improves the CPU scheduler's decision
1229 making when dealing with multi-core CPU chips at a cost of slightly
1230 increased overhead in some places. If unsure say N here.
1231
1232config SCHED_SMT
1233 bool "SMT scheduler support"
1234 depends on ARM_CPU_TOPOLOGY
1235 help
1236 Improves the CPU scheduler's decision making when dealing with
1237 MultiThreading at a cost of slightly increased overhead in some
1238 places. If unsure say N here.
1239
Russell Kinga8cbcd92009-05-16 11:51:14 +01001240config HAVE_ARM_SCU
1241 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001242 help
Geert Uytterhoeven8f433ec2019-01-08 14:28:05 +01001243 This option enables support for the ARM snoop control unit
Russell Kinga8cbcd92009-05-16 11:51:14 +01001244
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001245config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001246 bool "Architected timer support"
1247 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001248 select ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001249 help
1250 This option enables support for the ARM architected timer
1251
Russell Kingf32f4ce2009-05-16 12:14:21 +01001252config HAVE_ARM_TWD
1253 bool
Russell Kingf32f4ce2009-05-16 12:14:21 +01001254 help
1255 This options enables support for the ARM timer and watchdog unit
1256
Nicolas Pitree8db2882012-04-12 02:45:22 -04001257config MCPM
1258 bool "Multi-Cluster Power Management"
1259 depends on CPU_V7 && SMP
1260 help
1261 This option provides the common power management infrastructure
1262 for (multi-)cluster based systems, such as big.LITTLE based
1263 systems.
1264
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001265config MCPM_QUAD_CLUSTER
1266 bool
1267 depends on MCPM
1268 help
1269 To avoid wasting resources unnecessarily, MCPM only supports up
1270 to 2 clusters by default.
1271 Platforms with 3 or 4 clusters that use MCPM must select this
1272 option to allow the additional clusters to be managed.
1273
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001274config BIG_LITTLE
1275 bool "big.LITTLE support (Experimental)"
1276 depends on CPU_V7 && SMP
1277 select MCPM
1278 help
1279 This option enables support selections for the big.LITTLE
1280 system architecture.
1281
1282config BL_SWITCHER
1283 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001284 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001285 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001286 help
1287 The big.LITTLE "switcher" provides the core functionality to
1288 transparently handle transition between a cluster of A15's
1289 and a cluster of A7's in a big.LITTLE system.
1290
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001291config BL_SWITCHER_DUMMY_IF
1292 tristate "Simple big.LITTLE switcher user interface"
1293 depends on BL_SWITCHER && DEBUG_KERNEL
1294 help
1295 This is a simple and dummy char dev interface to control
1296 the big.LITTLE switcher core code. It is meant for
1297 debugging purposes only.
1298
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001299choice
1300 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001301 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001302 default VMSPLIT_3G
1303 help
1304 Select the desired split between kernel and user memory.
1305
1306 If you are not absolutely sure what you are doing, leave this
1307 option alone!
1308
1309 config VMSPLIT_3G
1310 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001311 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001312 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001313 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001314 config VMSPLIT_2G
1315 bool "2G/2G user/kernel split"
1316 config VMSPLIT_1G
1317 bool "1G/3G user/kernel split"
1318endchoice
1319
1320config PAGE_OFFSET
1321 hex
Russell King006fa252014-02-26 19:40:46 +00001322 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001323 default 0x40000000 if VMSPLIT_1G
1324 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001325 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001326 default 0xC0000000
1327
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328config NR_CPUS
1329 int "Maximum number of CPUs (2-32)"
1330 range 2 32
1331 depends on SMP
1332 default "4"
1333
Russell Kinga054a812005-11-02 22:24:33 +00001334config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001335 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001336 depends on SMP
Dietmar Eggemann1b5ba352019-01-21 14:42:42 +01001337 select GENERIC_IRQ_MIGRATION
Russell Kinga054a812005-11-02 22:24:33 +00001338 help
1339 Say Y here to experiment with turning CPUs off and on. CPUs
1340 can be controlled through /sys/devices/system/cpu.
1341
Will Deacon2bdd4242012-12-12 19:20:52 +00001342config ARM_PSCI
1343 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001344 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001345 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001346 help
1347 Say Y here if you want Linux to communicate with system firmware
1348 implementing the PSCI specification for CPU-centric power
1349 management operations described in ARM document number ARM DEN
1350 0022A ("Power State Coordination Interface System Software on
1351 ARM processors").
1352
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001353# The GPIO number here must be sorted by descending number. In case of
1354# a multiplatform kernel, we just want the highest value required by the
1355# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001356config ARCH_NR_GPIO
1357 int
Marek Vasut139358b2017-05-09 08:20:03 -05001358 default 2048 if ARCH_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001359 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Tao Rena3ee4fe2019-10-30 18:40:40 -07001360 ARCH_ZYNQ || ARCH_ASPEED
Tomasz Figaaa425872014-07-03 13:17:12 +02001361 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1362 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001363 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001364 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001365 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001366 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001367 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001368 default 0
1369 help
1370 Maximum number of GPIOs in the system.
1371
1372 If unsure, leave the default value.
1373
Russell Kingc9218b12013-04-27 23:31:10 +01001374config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001375 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001376 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001377 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001378 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001379
1380choice
Russell King47d84682013-09-10 23:47:55 +01001381 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001382 prompt "Timer frequency"
1383
1384config HZ_100
1385 bool "100 Hz"
1386
1387config HZ_200
1388 bool "200 Hz"
1389
1390config HZ_250
1391 bool "250 Hz"
1392
1393config HZ_300
1394 bool "300 Hz"
1395
1396config HZ_500
1397 bool "500 Hz"
1398
1399config HZ_1000
1400 bool "1000 Hz"
1401
1402endchoice
1403
1404config HZ
1405 int
Russell King47d84682013-09-10 23:47:55 +01001406 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001407 default 100 if HZ_100
1408 default 200 if HZ_200
1409 default 250 if HZ_250
1410 default 300 if HZ_300
1411 default 500 if HZ_500
1412 default 1000
1413
1414config SCHED_HRTICK
1415 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001416
Catalin Marinas16c79652009-07-24 12:33:02 +01001417config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001418 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001419 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001420 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001421 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001422 help
1423 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001424 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001425
1426 If unsure, say N.
1427
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001428config ARM_PATCH_IDIV
1429 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1430 depends on CPU_32v7 && !XIP_KERNEL
1431 default y
1432 help
1433 The ARM compiler inserts calls to __aeabi_idiv() and
1434 __aeabi_uidiv() when it needs to perform division on signed
1435 and unsigned integers. Some v7 CPUs have support for the sdiv
1436 and udiv instructions that can be used to implement those
1437 functions.
1438
1439 Enabling this option allows the kernel to modify itself to
1440 replace the first two instructions of these library functions
1441 with the sdiv or udiv plus "bx lr" instructions when the CPU
1442 it is running on supports them. Typically this will be faster
1443 and less power intensive than running the original library
1444 code to do integer division.
1445
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001446config AEABI
Nick Desaulniersa05b9602019-07-08 20:38:15 +01001447 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1448 !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1449 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001450 help
1451 This option allows for the kernel to be compiled using the latest
1452 ARM ABI (aka EABI). This is only useful if you are using a user
1453 space environment that is also compiled with EABI.
1454
1455 Since there are major incompatibilities between the legacy ABI and
1456 EABI, especially with regard to structure member alignment, this
1457 option also changes the kernel syscall calling convention to
1458 disambiguate both ABIs and allow for backward compatibility support
1459 (selected with CONFIG_OABI_COMPAT).
1460
1461 To use this you need GCC version 4.0.0 or later.
1462
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001463config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001464 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001465 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001466 help
1467 This option preserves the old syscall interface along with the
1468 new (ARM EABI) one. It also provides a compatibility layer to
1469 intercept syscalls that have structure arguments which layout
1470 in memory differs between the legacy ABI and the new ARM EABI
1471 (only for non "thumb" binaries). This option adds a tiny
1472 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001473
1474 The seccomp filter system will not be available when this is
1475 selected, since there is no way yet to sensibly distinguish
1476 between calling conventions during filtering.
1477
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001478 If you know you'll be using only pure EABI user space then you
1479 can say N here. If this option is not selected and you attempt
1480 to execute a legacy ABI binary then the result will be
1481 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001482 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001483
Mel Gormaneb335752009-05-13 17:34:48 +01001484config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001485 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001486
Gregory Fongfb597f22020-05-22 15:12:30 +01001487config ARCH_SELECT_MEMORY_MODEL
Russell King05944d72006-11-30 20:43:51 +00001488 bool
1489
Gregory Fongfb597f22020-05-22 15:12:30 +01001490config ARCH_FLATMEM_ENABLE
1491 bool
1492
Russell King05944d72006-11-30 20:43:51 +00001493config ARCH_SPARSEMEM_ENABLE
1494 bool
Gregory Fongfb597f22020-05-22 15:12:30 +01001495 select SPARSEMEM_STATIC if SPARSEMEM
Russell King07a2f732008-10-01 21:39:58 +01001496
Will Deacon7b7bf492011-05-19 13:21:14 +01001497config HAVE_ARCH_PFN_VALID
1498 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1499
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001500config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001501 bool "High Memory Support"
1502 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001503 help
1504 The address space of ARM processors is only 4 Gigabytes large
1505 and it has to accommodate user address space, kernel address
1506 space as well as some memory mapped IO. That means that, if you
1507 have a large amount of physical memory and/or IO, not all of the
1508 memory can be "permanently mapped" by the kernel. The physical
1509 memory that is not permanently mapped is called "high memory".
1510
1511 Depending on the selected kernel/user memory split, minimum
1512 vmalloc space and actual amount of RAM, you may not need this
1513 option which should result in a slightly faster kernel.
1514
1515 If unsure, say n.
1516
Russell King65cec8e2009-08-17 20:02:06 +01001517config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001518 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001519 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001520 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001521 help
1522 The VM uses one page of physical memory for each page table.
1523 For systems with a lot of processes, this can use a lot of
1524 precious low memory, eventually leading to low memory being
1525 consumed by page tables. Setting this option will allow
1526 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001527
Russell Kinga5e090a2015-08-19 20:40:41 +01001528config CPU_SW_DOMAIN_PAN
1529 bool "Enable use of CPU domains to implement privileged no-access"
1530 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001531 default y
1532 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001533 Increase kernel security by ensuring that normal kernel accesses
1534 are unable to access userspace addresses. This can help prevent
1535 use-after-free bugs becoming an exploitable privilege escalation
1536 by ensuring that magic values (such as LIST_POISON) will always
1537 fault when dereferenced.
1538
1539 CPUs with low-vector mappings use a best-efforts implementation.
1540 Their lower 1MB needs to remain accessible for the vectors, but
1541 the remainder of userspace will become appropriately inaccessible.
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001542
1543config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001544 def_bool y
1545 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001546
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001547config SYS_SUPPORTS_HUGETLBFS
1548 def_bool y
1549 depends on ARM_LPAE
1550
Catalin Marinas8d962502012-07-25 14:39:26 +01001551config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1552 def_bool y
1553 depends on ARM_LPAE
1554
Steven Capper4bfab202013-07-26 14:58:22 +01001555config ARCH_WANT_GENERAL_HUGETLB
1556 def_bool y
1557
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001558config ARM_MODULE_PLTS
1559 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1560 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001561 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001562 help
1563 Allocate PLTs when loading modules so that jumps and calls whose
1564 targets are too far away for their relative offsets to be encoded
1565 in the instructions themselves can be bounced via veneers in the
1566 module's PLT. This allows modules to be allocated in the generic
1567 vmalloc area after the dedicated module memory area has been
1568 exhausted. The modules will use slightly more memory, but after
1569 rounding up to page size, the actual memory footprint is usually
1570 the same.
1571
Anders Roxelle7229f72018-03-26 14:54:25 +01001572 Disabling this is usually safe for small single-platform
1573 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001574
Magnus Dammc1b2d972010-07-05 10:00:11 +01001575config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001576 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001577 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001578 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001579 default "11"
1580 help
1581 The kernel memory allocator divides physically contiguous memory
1582 blocks into "zones", where each zone is a power of two number of
1583 pages. This option selects the largest power of two that the kernel
1584 keeps in the memory allocator. If you need to allocate very large
1585 blocks of physically contiguous memory, then you may need to
1586 increase this value.
1587
1588 This config option is actually maximum order plus one. For example,
1589 a value of 11 means that the largest free memory block is 2^10 pages.
1590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591config ALIGNMENT_TRAP
1592 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001593 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001595 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001597 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1599 address divisible by 4. On 32-bit ARM processors, these non-aligned
1600 fetch/store instructions will be emulated in software if you say
1601 here, which has a severe performance impact. This is necessary for
1602 correct operation of some network protocols. With an IP-only
1603 configuration it is safe to say N, otherwise say Y.
1604
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001605config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001606 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1607 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001608 default y if CPU_FEROCEON
1609 help
1610 Implement faster copy_to_user and clear_user methods for CPU
1611 cores where a 8-word STM instruction give significantly higher
1612 memory write throughput than a sequence of individual 32bit stores.
1613
1614 A possible side effect is a slight increase in scheduling latency
1615 between threads sharing the same address space if they invoke
1616 such copy operations with large buffers.
1617
1618 However, if the CPU data cache is using a write-allocate mode,
1619 this option is unlikely to provide any performance gain.
1620
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001621config SECCOMP
1622 bool
1623 prompt "Enable seccomp to safely compute untrusted bytecode"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001624 help
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001625 This kernel feature is useful for number crunching applications
1626 that may need to compute untrusted bytecode during their
1627 execution. By using pipes or other transports made available to
1628 the process as file descriptors supporting the read/write
1629 syscalls, it's possible to isolate those applications in
1630 their own address space using seccomp. Once seccomp is
1631 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1632 and the task is only allowed to execute a few safe syscalls
1633 defined by each seccomp mode.
1634
Stefano Stabellini02c24332015-11-23 10:32:57 +00001635config PARAVIRT
1636 bool "Enable paravirtualization code"
1637 help
1638 This changes the kernel so it can modify itself when it is run
1639 under a hypervisor, potentially improving performance significantly
1640 over full virtualization.
1641
1642config PARAVIRT_TIME_ACCOUNTING
1643 bool "Paravirtual steal time accounting"
1644 select PARAVIRT
Stefano Stabellini02c24332015-11-23 10:32:57 +00001645 help
1646 Select this option to enable fine granularity task steal time
1647 accounting. Time spent executing other tasks in parallel with
1648 the current vCPU is discounted from the vCPU power. To account for
1649 that, there can be a small performance impact.
1650
1651 If in doubt, say N here.
1652
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001653config XEN_DOM0
1654 def_bool y
1655 depends on XEN
1656
1657config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001658 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001659 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001660 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001661 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001662 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001663 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001664 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001665 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001666 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001667 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001668 help
1669 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1670
Ard Biesheuvel189af462018-12-06 09:32:57 +01001671config STACKPROTECTOR_PER_TASK
1672 bool "Use a unique stack canary value for each task"
1673 depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1674 select GCC_PLUGIN_ARM_SSP_PER_TASK
1675 default y
1676 help
1677 Due to the fact that GCC uses an ordinary symbol reference from
1678 which to load the value of the stack canary, this value can only
1679 change at reboot time on SMP systems, and all tasks running in the
1680 kernel's address space are forced to use the same canary value for
1681 the entire duration that the system is up.
1682
1683 Enable this option to switch to a different method that uses a
1684 different canary value for each task.
1685
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686endmenu
1687
1688menu "Boot options"
1689
Grant Likely9eb8f672011-04-28 14:27:20 -06001690config USE_OF
1691 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001692 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001693 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001694 help
1695 Include support for flattened device tree machine descriptions.
1696
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001697config ATAGS
1698 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1699 default y
1700 help
1701 This is the traditional way of passing data to the kernel at boot
1702 time. If you are solely relying on the flattened device tree (or
1703 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1704 to remove ATAGS support from your kernel binary. If unsure,
1705 leave this to y.
1706
1707config DEPRECATED_PARAM_STRUCT
1708 bool "Provide old way to pass kernel parameters"
1709 depends on ATAGS
1710 help
1711 This was deprecated in 2001 and announced to live on for 5 years.
1712 Some old boot loaders still use this way.
1713
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714# Compressed boot loader in ROM. Yes, we really want to ask about
1715# TEXT and BSS so we preserve their values in the config files.
1716config ZBOOT_ROM_TEXT
1717 hex "Compressed ROM boot loader base address"
Chris Packham39c3e302020-06-09 03:28:14 +01001718 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 help
1720 The physical address at which the ROM-able zImage is to be
1721 placed in the target. Platforms which normally make use of
1722 ROM-able zImage formats normally set this to a suitable
1723 value in their defconfig file.
1724
1725 If ZBOOT_ROM is not enabled, this has no effect.
1726
1727config ZBOOT_ROM_BSS
1728 hex "Compressed ROM boot loader BSS address"
Chris Packham39c3e302020-06-09 03:28:14 +01001729 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001731 The base address of an area of read/write memory in the target
1732 for the ROM-able zImage which must be available while the
1733 decompressor is running. It must be large enough to hold the
1734 entire decompressed kernel plus an additional 128 KiB.
1735 Platforms which normally make use of ROM-able zImage formats
1736 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737
1738 If ZBOOT_ROM is not enabled, this has no effect.
1739
1740config ZBOOT_ROM
1741 bool "Compressed boot loader in ROM/flash"
1742 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001743 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 help
1745 Say Y here if you intend to execute your compressed kernel image
1746 (zImage) directly from ROM or flash. If unsure, say N.
1747
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001748config ARM_APPENDED_DTB
1749 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001750 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001751 help
1752 With this option, the boot code will look for a device tree binary
1753 (DTB) appended to zImage
1754 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1755
1756 This is meant as a backward compatibility convenience for those
1757 systems with a bootloader that can't be upgraded to accommodate
1758 the documented boot protocol using a device tree.
1759
1760 Beware that there is very little in terms of protection against
1761 this option being confused by leftover garbage in memory that might
1762 look like a DTB header after a reboot if no actual DTB is appended
1763 to zImage. Do not leave this option active in a production kernel
1764 if you don't intend to always append a DTB. Proper passing of the
1765 location into r2 of a bootloader provided DTB is always preferable
1766 to this option.
1767
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001768config ARM_ATAG_DTB_COMPAT
1769 bool "Supplement the appended DTB with traditional ATAG information"
1770 depends on ARM_APPENDED_DTB
1771 help
1772 Some old bootloaders can't be updated to a DTB capable one, yet
1773 they provide ATAGs with memory configuration, the ramdisk address,
1774 the kernel cmdline string, etc. Such information is dynamically
1775 provided by the bootloader and can't always be stored in a static
1776 DTB. To allow a device tree enabled kernel to be used with such
1777 bootloaders, this option allows zImage to extract the information
1778 from the ATAG list and store it at run time into the appended DTB.
1779
Genoud Richardd0f34a12012-06-26 16:37:59 +01001780choice
1781 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1782 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1783
1784config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1785 bool "Use bootloader kernel arguments if available"
1786 help
1787 Uses the command-line options passed by the boot loader instead of
1788 the device tree bootargs property. If the boot loader doesn't provide
1789 any, the device tree bootargs property will be used.
1790
1791config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1792 bool "Extend with bootloader kernel arguments"
1793 help
1794 The command-line arguments provided by the boot loader will be
1795 appended to the the device tree bootargs property.
1796
1797endchoice
1798
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799config CMDLINE
1800 string "Default kernel command string"
1801 default ""
1802 help
1803 On some architectures (EBSA110 and CATS), there is currently no way
1804 for the boot loader to pass arguments to the kernel. For these
1805 architectures, you should supply some command-line options at build
1806 time by entering them here. As a minimum, you should specify the
1807 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1808
Victor Boivie4394c122011-05-04 17:07:55 +01001809choice
1810 prompt "Kernel command line type" if CMDLINE != ""
1811 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001812 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001813
1814config CMDLINE_FROM_BOOTLOADER
1815 bool "Use bootloader kernel arguments if available"
1816 help
1817 Uses the command-line options passed by the boot loader. If
1818 the boot loader doesn't provide any, the default kernel command
1819 string provided in CMDLINE will be used.
1820
1821config CMDLINE_EXTEND
1822 bool "Extend bootloader kernel arguments"
1823 help
1824 The command-line arguments provided by the boot loader will be
1825 appended to the default kernel command string.
1826
Alexander Holler92d20402010-02-16 19:04:53 +01001827config CMDLINE_FORCE
1828 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001829 help
1830 Always use the default kernel command string, even if the boot
1831 loader passes other arguments to the kernel.
1832 This is useful if you cannot or don't want to change the
1833 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001834endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001835
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836config XIP_KERNEL
1837 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001838 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 help
1840 Execute-In-Place allows the kernel to run from non-volatile storage
1841 directly addressable by the CPU, such as NOR flash. This saves RAM
1842 space since the text section of the kernel is not loaded from flash
1843 to RAM. Read-write sections, such as the data section and stack,
1844 are still copied to RAM. The XIP kernel is not compressed since
1845 it has to run directly from flash, so it will take more space to
1846 store it. The flash address used to link the kernel object files,
1847 and for storing it, is configuration dependent. Therefore, if you
1848 say Y here, you must know the proper physical address where to
1849 store the kernel image depending on your own flash memory usage.
1850
1851 Also note that the make target becomes "make xipImage" rather than
1852 "make zImage" or "make Image". The final kernel binary to put in
1853 ROM memory will be arch/arm/boot/xipImage.
1854
1855 If unsure, say N.
1856
1857config XIP_PHYS_ADDR
1858 hex "XIP Kernel Physical Location"
1859 depends on XIP_KERNEL
1860 default "0x00080000"
1861 help
1862 This is the physical address in your flash memory the kernel will
1863 be linked for and stored to. This address is dependent on your
1864 own flash usage.
1865
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001866config XIP_DEFLATED_DATA
1867 bool "Store kernel .data section compressed in ROM"
1868 depends on XIP_KERNEL
1869 select ZLIB_INFLATE
1870 help
1871 Before the kernel is actually executed, its .data section has to be
1872 copied to RAM from ROM. This option allows for storing that data
1873 in compressed form and decompressed to RAM rather than merely being
1874 copied, saving some precious ROM space. A possible drawback is a
1875 slightly longer boot delay.
1876
Richard Purdiec587e4a2007-02-06 21:29:00 +01001877config KEXEC
1878 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01001879 depends on (!SMP || PM_SLEEP_SMP)
Vincenzo Frascino76950f72020-01-10 13:37:59 +01001880 depends on MMU
Dave Young2965faa2015-09-09 15:38:55 -07001881 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01001882 help
1883 kexec is a system call that implements the ability to shutdown your
1884 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02001885 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01001886 you can start any kernel with it, not just Linux.
1887
1888 It is an ongoing process to be certain the hardware in a machine
1889 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02001890 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01001891
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001892config ATAGS_PROC
1893 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001894 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01001895 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001896 help
1897 Should the atags used to boot the kernel be exported in an "atags"
1898 file in procfs. Useful with kexec.
1899
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001900config CRASH_DUMP
1901 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001902 help
1903 Generate crash dump after being started by kexec. This should
1904 be normally only set in special crash dump kernels which are
1905 loaded in the main kernel with kexec-tools into a specially
1906 reserved region and then later executed after a crash by
1907 kdump/kexec. The crash dump kernel must be compiled to a
1908 memory address not used by the main kernel
1909
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001910 For more details see Documentation/admin-guide/kdump/kdump.rst
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001911
Eric Miaoe69edc792010-07-05 15:56:50 +02001912config AUTO_ZRELADDR
1913 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02001914 help
1915 ZRELADDR is the physical address where the decompressed kernel
1916 image will be placed. If AUTO_ZRELADDR is selected, the address
1917 will be determined at run-time by masking the current IP with
1918 0xf8000000. This assumes the zImage being placed in the first 128MB
1919 from start of memory.
1920
Roy Franz81a0bc32015-09-23 20:17:54 -07001921config EFI_STUB
1922 bool
1923
1924config EFI
1925 bool "UEFI runtime support"
1926 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
1927 select UCS2_STRING
1928 select EFI_PARAMS_FROM_FDT
1929 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001930 select EFI_GENERIC_STUB
Roy Franz81a0bc32015-09-23 20:17:54 -07001931 select EFI_RUNTIME_WRAPPERS
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001932 help
Roy Franz81a0bc32015-09-23 20:17:54 -07001933 This option provides support for runtime services provided
1934 by UEFI firmware (such as non-volatile variables, realtime
1935 clock, and platform reset). A UEFI stub is also provided to
1936 allow the kernel to be booted as an EFI application. This
1937 is only useful for kernels that may run on systems that have
1938 UEFI firmware.
1939
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00001940config DMI
1941 bool "Enable support for SMBIOS (DMI) tables"
1942 depends on EFI
1943 default y
1944 help
1945 This enables SMBIOS/DMI feature for systems.
1946
1947 This option is only useful on systems that have UEFI firmware.
1948 However, even with this option, the resultant kernel should
1949 continue to boot on existing non-UEFI platforms.
1950
1951 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1952 i.e., the the practice of identifying the platform via DMI to
1953 decide whether certain workarounds for buggy hardware and/or
1954 firmware need to be enabled. This would require the DMI subsystem
1955 to be enabled much earlier than we do on ARM, which is non-trivial.
1956
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957endmenu
1958
Russell Kingac9d7ef2008-08-18 17:26:00 +01001959menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
Russell Kingac9d7ef2008-08-18 17:26:00 +01001963source "drivers/cpuidle/Kconfig"
1964
1965endmenu
1966
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967menu "Floating point emulation"
1968
1969comment "At least one emulation must be selected"
1970
1971config FPE_NWFPE
1972 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01001973 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001974 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 Say Y to include the NWFPE floating point emulator in the kernel.
1976 This is necessary to run most binaries. Linux does not currently
1977 support floating point hardware so you need to say Y here even if
1978 your machine has an FPA or floating point co-processor podule.
1979
1980 You may say N here if you are going to load the Acorn FPEmulator
1981 early in the bootup.
1982
1983config FPE_NWFPE_XP
1984 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00001985 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 help
1987 Say Y to include 80-bit support in the kernel floating-point
1988 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1989 Note that gcc does not generate 80-bit operations by default,
1990 so in most cases this option only enlarges the size of the
1991 floating point emulator without any good reason.
1992
1993 You almost surely want to say N here.
1994
1995config FPE_FASTFPE
1996 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001997 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001998 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 Say Y here to include the FAST floating point emulator in the kernel.
2000 This is an experimental much faster emulator which now also has full
2001 precision for the mantissa. It does not support any exceptions.
2002 It is very simple, and approximately 3-6 times faster than NWFPE.
2003
2004 It should be sufficient for most programs. It may be not suitable
2005 for scientific calculations, but you have to check this for yourself.
2006 If you do not feel you need a faster FP emulation you should better
2007 choose NWFPE.
2008
2009config VFP
2010 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002011 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 help
2013 Say Y to include VFP support code in the kernel. This is needed
2014 if your hardware includes a VFP unit.
2015
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03002016 Please see <file:Documentation/arm/vfp/release-notes.rst> for
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 release notes and additional status information.
2018
2019 Say N if your target does not have VFP hardware.
2020
Catalin Marinas25ebee02007-09-25 15:22:24 +01002021config VFPv3
2022 bool
2023 depends on VFP
2024 default y if CPU_V7
2025
Catalin Marinasb5872db2008-01-10 19:16:17 +01002026config NEON
2027 bool "Advanced SIMD (NEON) Extension support"
2028 depends on VFPv3 && CPU_V7
2029 help
2030 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2031 Extension.
2032
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002033config KERNEL_MODE_NEON
2034 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002035 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002036 help
2037 Say Y to include support for NEON in kernel mode.
2038
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039endmenu
2040
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041menu "Power management options"
2042
Russell Kingeceab4a2005-11-15 11:31:41 +00002043source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044
Johannes Bergf4cb5702007-12-08 02:14:00 +01002045config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002046 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002047 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002048 def_bool y
2049
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002050config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002051 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002052 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002053
Sebastian Capella603fb422014-03-25 01:20:29 +01002054config ARCH_HIBERNATION_POSSIBLE
2055 bool
2056 depends on MMU
2057 default y if ARCH_SUSPEND_POSSIBLE
2058
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059endmenu
2060
Kumar Gala916f7432015-02-26 15:49:09 -06002061source "drivers/firmware/Kconfig"
2062
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002063if CRYPTO
2064source "arch/arm/crypto/Kconfig"
2065endif
Stefan Agner2cbd1cc2020-07-09 11:21:27 +01002066
2067source "arch/arm/Kconfig.assembler"