Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | config ARM |
| 3 | bool |
| 4 | default y |
Yury Norov | 942fa98 | 2018-05-16 11:18:49 +0300 | [diff] [blame] | 5 | select ARCH_32BIT_OFF_T |
Christoph Hellwig | aef0f78 | 2019-06-13 09:08:57 +0200 | [diff] [blame] | 6 | select ARCH_HAS_BINFMT_FLAT |
Vladimir Murzin | c7780ab | 2017-12-18 11:48:42 +0100 | [diff] [blame] | 7 | select ARCH_HAS_DEBUG_VIRTUAL if MMU |
Christoph Hellwig | 419e2f1 | 2019-08-26 09:03:44 +0200 | [diff] [blame] | 8 | select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE |
Kees Cook | 2b68f6c | 2015-04-14 15:48:00 -0700 | [diff] [blame] | 9 | select ARCH_HAS_ELF_RANDOMIZE |
Jinbum Park | ee33355 | 2018-03-06 01:39:24 +0100 | [diff] [blame] | 10 | select ARCH_HAS_FORTIFY_SOURCE |
Christoph Hellwig | d8ae8a3 | 2019-05-13 17:18:30 -0700 | [diff] [blame] | 11 | select ARCH_HAS_KEEPINITRD |
Dmitry Vyukov | 7585172 | 2018-06-14 15:27:44 -0700 | [diff] [blame] | 12 | select ARCH_HAS_KCOV |
Will Deacon | e69244d2 | 2018-06-26 15:52:38 +0100 | [diff] [blame] | 13 | select ARCH_HAS_MEMBARRIER_SYNC_CORE |
Daniel Borkmann | 0ebeea8 | 2020-05-15 12:11:16 +0200 | [diff] [blame] | 14 | select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE |
Laurent Dufour | 3010a5e | 2018-06-07 17:06:08 -0700 | [diff] [blame] | 15 | select ARCH_HAS_PTE_SPECIAL if ARM_LPAE |
Christoph Hellwig | ea8c64a | 2018-01-10 16:21:13 +0100 | [diff] [blame] | 16 | select ARCH_HAS_PHYS_TO_DMA |
Christoph Hellwig | 347cb6a | 2019-01-07 13:36:20 -0500 | [diff] [blame] | 17 | select ARCH_HAS_SETUP_DMA_OPS |
Dmitry Vyukov | 7585172 | 2018-06-14 15:27:44 -0700 | [diff] [blame] | 18 | select ARCH_HAS_SET_MEMORY |
Laura Abbott | ad21fc4 | 2017-02-06 16:31:57 -0800 | [diff] [blame] | 19 | select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL |
| 20 | select ARCH_HAS_STRICT_MODULE_RWX if MMU |
Christoph Hellwig | 936376f | 2019-08-20 10:08:38 +0900 | [diff] [blame] | 21 | select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB |
| 22 | select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB |
Christoph Hellwig | dc2acde | 2018-12-21 22:14:44 +0100 | [diff] [blame] | 23 | select ARCH_HAS_TEARDOWN_DMA_OPS if MMU |
Mark Rutland | 3d06770 | 2012-10-30 12:13:42 +0000 | [diff] [blame] | 24 | select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 25 | select ARCH_HAVE_CUSTOM_GPIO_H |
Daniel Thompson | 9aaf9bb | 2021-01-15 13:21:10 +0100 | [diff] [blame] | 26 | select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K |
Riku Voipio | 957e3fa | 2014-12-12 16:57:44 -0800 | [diff] [blame] | 27 | select ARCH_HAS_GCOV_PROFILE_ALL |
Mike Rapoport | 5e545df | 2020-12-14 19:09:55 -0800 | [diff] [blame] | 28 | select ARCH_KEEP_MEMBLOCK |
Mark Salter | d701884 | 2013-10-07 22:07:58 -0400 | [diff] [blame] | 29 | select ARCH_MIGHT_HAVE_PC_PARPORT |
Christoph Hellwig | 7c703e5 | 2018-11-09 09:51:00 +0100 | [diff] [blame] | 30 | select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN |
Laura Abbott | ad21fc4 | 2017-02-06 16:31:57 -0800 | [diff] [blame] | 31 | select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX |
| 32 | select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7 |
Peter Zijlstra | 4badad3 | 2014-06-06 19:53:16 +0200 | [diff] [blame] | 33 | select ARCH_SUPPORTS_ATOMIC_RMW |
Kim Phillips | 017f161 | 2013-11-06 05:15:24 +0100 | [diff] [blame] | 34 | select ARCH_USE_BUILTIN_BSWAP |
Will Deacon | 0cbad9c | 2013-10-09 17:19:22 +0100 | [diff] [blame] | 35 | select ARCH_USE_CMPXCHG_LOCKREF |
Alexandre Ghiti | dba79c3 | 2019-09-23 15:39:01 -0700 | [diff] [blame] | 36 | select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 37 | select ARCH_WANT_IPC_PARSE_VERSION |
Nathan Chancellor | 59612b2 | 2020-11-19 13:46:56 -0700 | [diff] [blame] | 38 | select ARCH_WANT_LD_ORPHAN_WARN |
Christoph Hellwig | bdd15a2 | 2019-06-13 09:08:51 +0200 | [diff] [blame] | 39 | select BINFMT_FLAT_ARGVP_ENVP_ON_STACK |
Shile Zhang | 1091670 | 2019-12-04 08:46:31 +0800 | [diff] [blame] | 40 | select BUILDTIME_TABLE_SORT if MMU |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 41 | select CLONE_BACKWARDS |
Russell King | f00790a | 2018-10-24 10:20:16 +0100 | [diff] [blame] | 42 | select CPU_PM if SUSPEND || CPU_IDLE |
Will Deacon | dce5c9e | 2013-12-17 19:50:16 +0100 | [diff] [blame] | 43 | select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS |
Christoph Hellwig | ff4c25f | 2019-02-03 20:12:02 +0100 | [diff] [blame] | 44 | select DMA_DECLARE_COHERENT |
Christoph Hellwig | 2f9237d | 2020-07-08 09:30:00 +0200 | [diff] [blame] | 45 | select DMA_OPS |
Christoph Hellwig | f0edfea | 2018-08-24 10:31:08 +0200 | [diff] [blame] | 46 | select DMA_REMAP if MMU |
Borislav Petkov | b01aec9 | 2015-05-21 19:59:31 +0200 | [diff] [blame] | 47 | select EDAC_SUPPORT |
| 48 | select EDAC_ATOMIC_SCRUB |
Laura Abbott | 36d0fd2 | 2014-10-09 15:26:42 -0700 | [diff] [blame] | 49 | select GENERIC_ALLOCATOR |
Juri Lelli | 2ef7a29 | 2017-05-31 17:59:28 +0100 | [diff] [blame] | 50 | select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY |
Russell King | f00790a | 2018-10-24 10:20:16 +0100 | [diff] [blame] | 51 | select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 52 | select GENERIC_CLOCKEVENTS_BROADCAST if SMP |
Marc Zyngier | 56afcd3 | 2020-06-23 20:38:41 +0100 | [diff] [blame] | 53 | select GENERIC_IRQ_IPI if SMP |
Ard Biesheuvel | ea2d9a9 | 2017-03-19 17:23:31 +0100 | [diff] [blame] | 54 | select GENERIC_CPU_AUTOPROBE |
Ard Biesheuvel | 2937367 | 2015-09-01 08:59:28 +0200 | [diff] [blame] | 55 | select GENERIC_EARLY_IOREMAP |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 56 | select GENERIC_IDLE_POLL_SETUP |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 57 | select GENERIC_IRQ_PROBE |
| 58 | select GENERIC_IRQ_SHOW |
Geert Uytterhoeven | 7c07005 | 2015-04-01 13:37:11 +0100 | [diff] [blame] | 59 | select GENERIC_IRQ_SHOW_LEVEL |
Palmer Dabbelt | 914ee96 | 2020-07-09 12:00:10 -0700 | [diff] [blame] | 60 | select GENERIC_LIB_DEVMEM_IS_ALLOWED |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 61 | select GENERIC_PCI_IOMAP |
Stephen Boyd | 38ff87f | 2013-06-01 23:39:40 -0700 | [diff] [blame] | 62 | select GENERIC_SCHED_CLOCK |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 63 | select GENERIC_SMP_IDLE_THREAD |
| 64 | select GENERIC_STRNCPY_FROM_USER |
| 65 | select GENERIC_STRNLEN_USER |
Marc Zyngier | a71b092 | 2014-08-26 11:03:18 +0100 | [diff] [blame] | 66 | select HANDLE_DOMAIN_IRQ |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 67 | select HARDIRQS_SW_RESEND |
Russell King | f00790a | 2018-10-24 10:20:16 +0100 | [diff] [blame] | 68 | select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT |
Yalin Wang | 0b7857d | 2015-01-16 02:45:55 +0100 | [diff] [blame] | 69 | select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 |
Arnd Bergmann | 437682ee | 2015-11-19 13:30:42 +0100 | [diff] [blame] | 70 | select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU |
| 71 | select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU |
Linus Walleij | 4210157 | 2020-10-25 23:56:18 +0100 | [diff] [blame] | 72 | select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL |
Daniel Cashman | e0c25d9 | 2016-01-14 15:19:57 -0800 | [diff] [blame] | 73 | select HAVE_ARCH_MMAP_RND_BITS if MMU |
Mike Rapoport | 4f5b0c1 | 2020-12-14 19:09:59 -0800 | [diff] [blame] | 74 | select HAVE_ARCH_PFN_VALID |
YiFei Zhu | 282a181 | 2020-09-24 07:44:16 -0500 | [diff] [blame] | 75 | select HAVE_ARCH_SECCOMP |
Russell King | f00790a | 2018-10-24 10:20:16 +0100 | [diff] [blame] | 76 | select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT |
Kees Cook | 08626a6 | 2017-08-16 14:09:13 -0700 | [diff] [blame] | 77 | select HAVE_ARCH_THREAD_STRUCT_WHITELIST |
Wade Farnsworth | 0693bf6 | 2012-04-04 16:19:47 +0100 | [diff] [blame] | 78 | select HAVE_ARCH_TRACEHOOK |
Jens Wiklander | b329f95 | 2016-01-04 15:42:55 +0100 | [diff] [blame] | 79 | select HAVE_ARM_SMCCC if CPU_V7 |
Shubham Bansal | 39c13c2 | 2017-08-22 12:02:33 +0530 | [diff] [blame] | 80 | select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32 |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 81 | select HAVE_CONTEXT_TRACKING |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 82 | select HAVE_C_RECORDMCOUNT |
Vincenzo Frascino | bc420c6 | 2020-01-10 13:39:26 +0100 | [diff] [blame] | 83 | select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 84 | select HAVE_DMA_CONTIGUOUS if MMU |
Russell King | f00790a | 2018-10-24 10:20:16 +0100 | [diff] [blame] | 85 | select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU |
Abel Vesa | 620176f | 2017-05-26 21:49:47 +0100 | [diff] [blame] | 86 | select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE |
Will Deacon | dce5c9e | 2013-12-17 19:50:16 +0100 | [diff] [blame] | 87 | select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU |
Jiri Slaby | 5f56a5d | 2016-05-20 17:00:16 -0700 | [diff] [blame] | 88 | select HAVE_EXIT_THREAD |
Christoph Hellwig | 67a929e | 2019-07-11 20:57:14 -0700 | [diff] [blame] | 89 | select HAVE_FAST_GUP if ARM_LPAE |
Russell King | f00790a | 2018-10-24 10:20:16 +0100 | [diff] [blame] | 90 | select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL |
Russell King | 50362162 | 2019-04-23 17:09:38 +0100 | [diff] [blame] | 91 | select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG |
Nick Desaulniers | 3511af0 | 2020-10-13 16:47:48 -0700 | [diff] [blame] | 92 | select HAVE_FUNCTION_TRACER if !XIP_KERNEL |
Emese Revfy | 6b90bd4 | 2016-05-24 00:09:38 +0200 | [diff] [blame] | 93 | select HAVE_GCC_PLUGINS |
Russell King | f00790a | 2018-10-24 10:20:16 +0100 | [diff] [blame] | 94 | select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7) |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 95 | select HAVE_IDE if PCI || ISA || PCMCIA |
Russell King | 87c46b6 | 2013-05-04 14:38:59 +0100 | [diff] [blame] | 96 | select HAVE_IRQ_TIME_ACCOUNTING |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 97 | select HAVE_KERNEL_GZIP |
Kyungsik Lee | f9b493a | 2013-07-08 16:01:48 -0700 | [diff] [blame] | 98 | select HAVE_KERNEL_LZ4 |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 99 | select HAVE_KERNEL_LZMA |
| 100 | select HAVE_KERNEL_LZO |
| 101 | select HAVE_KERNEL_XZ |
Arnd Bergmann | cb1293e | 2015-05-26 15:40:44 +0100 | [diff] [blame] | 102 | select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M |
Russell King | f00790a | 2018-10-24 10:20:16 +0100 | [diff] [blame] | 103 | select HAVE_KRETPROBES if HAVE_KPROBES |
Ard Biesheuvel | 7d485f6 | 2014-11-24 16:54:35 +0100 | [diff] [blame] | 104 | select HAVE_MOD_ARCH_SPECIFIC |
Petr Mladek | 42a0bb3 | 2016-05-20 17:00:33 -0700 | [diff] [blame] | 105 | select HAVE_NMI |
Wang Nan | 0dc016d | 2015-01-09 14:37:36 +0800 | [diff] [blame] | 106 | select HAVE_OPTPROBES if !THUMB2_KERNEL |
Jamie Iles | 7ada189 | 2010-02-02 20:24:58 +0100 | [diff] [blame] | 107 | select HAVE_PERF_EVENTS |
Will Deacon | 4986389 | 2013-09-26 12:36:35 +0100 | [diff] [blame] | 108 | select HAVE_PERF_REGS |
| 109 | select HAVE_PERF_USER_STACK_DUMP |
Peter Zijlstra | ff2e6d72 | 2020-02-03 17:37:02 -0800 | [diff] [blame] | 110 | select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE |
Will Deacon | e513f8b | 2010-06-25 12:24:53 +0100 | [diff] [blame] | 111 | select HAVE_REGS_AND_STACK_ACCESS_API |
Mathieu Desnoyers | 9800b9d | 2018-06-02 08:43:55 -0400 | [diff] [blame] | 112 | select HAVE_RSEQ |
Masahiro Yamada | d148eac | 2018-06-14 19:36:45 +0900 | [diff] [blame] | 113 | select HAVE_STACKPROTECTOR |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 114 | select HAVE_SYSCALL_TRACEPOINTS |
Catalin Marinas | af1839e | 2012-10-08 16:28:08 -0700 | [diff] [blame] | 115 | select HAVE_UID16 |
Kevin Hilman | 31c1fc8 | 2013-09-16 15:28:22 -0700 | [diff] [blame] | 116 | select HAVE_VIRT_CPU_ACCOUNTING_GEN |
Thomas Gleixner | da0ec6f | 2013-08-14 20:43:17 +0100 | [diff] [blame] | 117 | select IRQ_FORCED_THREADING |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 118 | select MODULES_USE_ELF_REL |
Christoph Hellwig | f616ab5 | 2018-05-09 06:53:49 +0200 | [diff] [blame] | 119 | select NEED_DMA_MAP_STATE |
Arnd Bergmann | aa7d5f1 | 2015-11-19 13:20:54 +0100 | [diff] [blame] | 120 | select OF_EARLY_FLATTREE if OF |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 121 | select OLD_SIGACTION |
| 122 | select OLD_SIGSUSPEND3 |
Christoph Hellwig | 20f1b79 | 2018-11-15 20:05:34 +0100 | [diff] [blame] | 123 | select PCI_SYSCALL if PCI |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 124 | select PERF_USE_VMALLOC |
| 125 | select RTC_LIB |
Christoph Hellwig | 5e6e985 | 2020-09-03 16:22:35 +0200 | [diff] [blame] | 126 | select SET_FS |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 127 | select SYS_SUPPORTS_APM_EMULATION |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 128 | # Above selects are sorted alphabetically; please add new ones |
| 129 | # according to that. Thanks. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | help |
| 131 | The ARM series is a line of low-power-consumption RISC chip designs |
Martin Michlmayr | f6c8965 | 2006-02-08 21:09:07 +0000 | [diff] [blame] | 132 | licensed by ARM Ltd and targeted at embedded applications and |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | handhelds such as the Compaq IPAQ. ARM-based PCs are no longer |
Martin Michlmayr | f6c8965 | 2006-02-08 21:09:07 +0000 | [diff] [blame] | 134 | manufactured, but legacy ARM-based PC hardware remains popular in |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | Europe. There is an ARM Linux project with a web page at |
| 136 | <http://www.arm.linux.org.uk/>. |
| 137 | |
Russell King | 74facff | 2011-06-02 11:16:22 +0100 | [diff] [blame] | 138 | config ARM_HAS_SG_CHAIN |
| 139 | bool |
| 140 | |
Marek Szyprowski | 4ce63fc | 2012-05-16 15:48:21 +0200 | [diff] [blame] | 141 | config ARM_DMA_USE_IOMMU |
Marek Szyprowski | 4ce63fc | 2012-05-16 15:48:21 +0200 | [diff] [blame] | 142 | bool |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 143 | select ARM_HAS_SG_CHAIN |
| 144 | select NEED_SG_DMA_LENGTH |
Marek Szyprowski | 4ce63fc | 2012-05-16 15:48:21 +0200 | [diff] [blame] | 145 | |
Seung-Woo Kim | 60460ab | 2013-02-06 13:21:14 +0900 | [diff] [blame] | 146 | if ARM_DMA_USE_IOMMU |
| 147 | |
| 148 | config ARM_DMA_IOMMU_ALIGNMENT |
| 149 | int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" |
| 150 | range 4 9 |
| 151 | default 8 |
| 152 | help |
| 153 | DMA mapping framework by default aligns all buffers to the smallest |
| 154 | PAGE_SIZE order which is greater than or equal to the requested buffer |
| 155 | size. This works well for buffers up to a few hundreds kilobytes, but |
| 156 | for larger buffers it just a waste of address space. Drivers which has |
| 157 | relatively small addressing window (like 64Mib) might run out of |
| 158 | virtual space with just a few allocations. |
| 159 | |
| 160 | With this parameter you can specify the maximum PAGE_SIZE order for |
| 161 | DMA IOMMU buffers. Larger buffers will be aligned only to this |
| 162 | specified order. The order is expressed as a power of two multiplied |
| 163 | by the PAGE_SIZE. |
| 164 | |
| 165 | endif |
| 166 | |
Ralf Baechle | 75e7153 | 2007-02-09 17:08:58 +0000 | [diff] [blame] | 167 | config SYS_SUPPORTS_APM_EMULATION |
| 168 | bool |
| 169 | |
Linus Walleij | bc58177 | 2009-09-15 17:30:37 +0100 | [diff] [blame] | 170 | config HAVE_TCM |
| 171 | bool |
| 172 | select GENERIC_ALLOCATOR |
| 173 | |
Russell King | e119bff | 2010-01-10 17:23:29 +0000 | [diff] [blame] | 174 | config HAVE_PROC_CPU |
| 175 | bool |
| 176 | |
Uwe Kleine-König | ce816fa | 2014-04-07 15:39:19 -0700 | [diff] [blame] | 177 | config NO_IOPORT_MAP |
Al Viro | 5ea8176 | 2007-02-11 15:41:31 +0000 | [diff] [blame] | 178 | bool |
Al Viro | 5ea8176 | 2007-02-11 15:41:31 +0000 | [diff] [blame] | 179 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | config SBUS |
| 181 | bool |
| 182 | |
Russell King | f16fb1e | 2007-04-28 09:59:37 +0100 | [diff] [blame] | 183 | config STACKTRACE_SUPPORT |
| 184 | bool |
| 185 | default y |
| 186 | |
| 187 | config LOCKDEP_SUPPORT |
| 188 | bool |
| 189 | default y |
| 190 | |
Russell King | 7ad1bcb | 2006-08-27 12:07:02 +0100 | [diff] [blame] | 191 | config TRACE_IRQFLAGS_SUPPORT |
| 192 | bool |
Arnd Bergmann | cb1293e | 2015-05-26 15:40:44 +0100 | [diff] [blame] | 193 | default !CPU_V7M |
Russell King | 7ad1bcb | 2006-08-27 12:07:02 +0100 | [diff] [blame] | 194 | |
David Howells | f0d1b0b | 2006-12-08 02:37:49 -0800 | [diff] [blame] | 195 | config ARCH_HAS_ILOG2_U32 |
| 196 | bool |
David Howells | f0d1b0b | 2006-12-08 02:37:49 -0800 | [diff] [blame] | 197 | |
| 198 | config ARCH_HAS_ILOG2_U64 |
| 199 | bool |
David Howells | f0d1b0b | 2006-12-08 02:37:49 -0800 | [diff] [blame] | 200 | |
Eduardo Valentin | 4a1b573 | 2013-06-13 22:58:52 +0100 | [diff] [blame] | 201 | config ARCH_HAS_BANDGAP |
| 202 | bool |
| 203 | |
Stefan Agner | a5f4c56 | 2015-08-13 00:01:52 +0100 | [diff] [blame] | 204 | config FIX_EARLYCON_MEM |
| 205 | def_bool y if MMU |
| 206 | |
Akinobu Mita | b89c3b1 | 2006-03-26 01:39:19 -0800 | [diff] [blame] | 207 | config GENERIC_HWEIGHT |
| 208 | bool |
| 209 | default y |
| 210 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 211 | config GENERIC_CALIBRATE_DELAY |
| 212 | bool |
| 213 | default y |
| 214 | |
viro@ZenIV.linux.org.uk | a08b6b7 | 2005-09-06 01:48:42 +0100 | [diff] [blame] | 215 | config ARCH_MAY_HAVE_PC_FDC |
| 216 | bool |
| 217 | |
Christoph Lameter | 5ac6da6 | 2007-02-10 01:43:14 -0800 | [diff] [blame] | 218 | config ZONE_DMA |
| 219 | bool |
Christoph Lameter | 5ac6da6 | 2007-02-10 01:43:14 -0800 | [diff] [blame] | 220 | |
David A. Long | c7edc9e | 2014-03-07 11:23:04 -0500 | [diff] [blame] | 221 | config ARCH_SUPPORTS_UPROBES |
| 222 | def_bool y |
| 223 | |
Rob Herring | 58af4a2 | 2012-03-20 14:33:01 -0500 | [diff] [blame] | 224 | config ARCH_HAS_DMA_SET_COHERENT_MASK |
| 225 | bool |
| 226 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | config GENERIC_ISA_DMA |
| 228 | bool |
| 229 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | config FIQ |
| 231 | bool |
| 232 | |
Rob Herring | 13a5045 | 2012-02-07 09:28:22 -0600 | [diff] [blame] | 233 | config NEED_RET_TO_USER |
| 234 | bool |
| 235 | |
Al Viro | 034d2f5 | 2005-12-19 16:27:59 -0500 | [diff] [blame] | 236 | config ARCH_MTD_XIP |
| 237 | bool |
| 238 | |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 239 | config ARM_PATCH_PHYS_VIRT |
Russell King | c1beced | 2011-08-10 10:23:45 +0100 | [diff] [blame] | 240 | bool "Patch physical to virtual translations at runtime" if EMBEDDED |
| 241 | default y |
Nicolas Pitre | b511d75 | 2011-02-21 06:53:35 +0100 | [diff] [blame] | 242 | depends on !XIP_KERNEL && MMU |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 243 | help |
Russell King | 111e9a5 | 2011-05-12 10:02:42 +0100 | [diff] [blame] | 244 | Patch phys-to-virt and virt-to-phys translation functions at |
| 245 | boot and module load time according to the position of the |
| 246 | kernel in system memory. |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 247 | |
Russell King | 111e9a5 | 2011-05-12 10:02:42 +0100 | [diff] [blame] | 248 | This can only be used with non-XIP MMU kernels where the base |
Ard Biesheuvel | 9443076 | 2020-09-18 11:55:42 +0300 | [diff] [blame] | 249 | of physical memory is at a 2 MiB boundary. |
Russell King | dc21af9 | 2011-01-04 19:09:43 +0000 | [diff] [blame] | 250 | |
Russell King | c1beced | 2011-08-10 10:23:45 +0100 | [diff] [blame] | 251 | Only disable this option if you know that you do not require |
| 252 | this feature (eg, building a kernel for a single machine) and |
| 253 | you need to shrink the kernel to the minimal size. |
| 254 | |
Rob Herring | c334bc1 | 2012-03-04 22:03:33 -0600 | [diff] [blame] | 255 | config NEED_MACH_IO_H |
| 256 | bool |
| 257 | help |
| 258 | Select this when mach/io.h is required to provide special |
| 259 | definitions for this platform. The need for mach/io.h should |
| 260 | be avoided when possible. |
| 261 | |
Nicolas Pitre | 0cdc8b9 | 2011-09-02 22:26:55 -0400 | [diff] [blame] | 262 | config NEED_MACH_MEMORY_H |
Nicolas Pitre | 1b9f95f | 2011-07-05 22:52:51 -0400 | [diff] [blame] | 263 | bool |
Russell King | 111e9a5 | 2011-05-12 10:02:42 +0100 | [diff] [blame] | 264 | help |
Nicolas Pitre | 0cdc8b9 | 2011-09-02 22:26:55 -0400 | [diff] [blame] | 265 | Select this when mach/memory.h is required to provide special |
| 266 | definitions for this platform. The need for mach/memory.h should |
| 267 | be avoided when possible. |
Nicolas Pitre | 1b9f95f | 2011-07-05 22:52:51 -0400 | [diff] [blame] | 268 | |
| 269 | config PHYS_OFFSET |
Nicolas Pitre | 974c072 | 2011-12-02 23:09:42 +0100 | [diff] [blame] | 270 | hex "Physical address of main memory" if MMU |
Uwe Kleine-König | c6f54a9 | 2014-07-23 20:37:43 +0100 | [diff] [blame] | 271 | depends on !ARM_PATCH_PHYS_VIRT |
Nicolas Pitre | 974c072 | 2011-12-02 23:09:42 +0100 | [diff] [blame] | 272 | default DRAM_BASE if !MMU |
Arnd Bergmann | 3e3f354 | 2020-09-24 20:25:46 +0200 | [diff] [blame] | 273 | default 0x00000000 if ARCH_FOOTBRIDGE |
Uwe Kleine-König | c6f54a9 | 2014-07-23 20:37:43 +0100 | [diff] [blame] | 274 | default 0x10000000 if ARCH_OMAP1 || ARCH_RPC |
| 275 | default 0x20000000 if ARCH_S5PV210 |
H Hartley Sweeten | b8824c9 | 2015-06-15 10:35:06 -0700 | [diff] [blame] | 276 | default 0xc0000000 if ARCH_SA1100 |
Nicolas Pitre | 1b9f95f | 2011-07-05 22:52:51 -0400 | [diff] [blame] | 277 | help |
| 278 | Please provide the physical address corresponding to the |
| 279 | location of main memory in your system. |
Russell King | cada3c0 | 2011-01-04 19:39:29 +0000 | [diff] [blame] | 280 | |
Simon Glass | 87e040b | 2011-08-16 23:44:26 +0100 | [diff] [blame] | 281 | config GENERIC_BUG |
| 282 | def_bool y |
| 283 | depends on BUG |
| 284 | |
Kirill A. Shutemov | 1bcad26 | 2015-04-14 15:45:42 -0700 | [diff] [blame] | 285 | config PGTABLE_LEVELS |
| 286 | int |
| 287 | default 3 if ARM_LPAE |
| 288 | default 2 |
| 289 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | menu "System Type" |
| 291 | |
Hyok S. Choi | 3c42797 | 2009-07-24 12:35:00 +0100 | [diff] [blame] | 292 | config MMU |
| 293 | bool "MMU-based Paged Memory Management Support" |
| 294 | default y |
| 295 | help |
| 296 | Select if you want MMU-based virtualised addressing space |
| 297 | support by paged memory management. If unsure, say 'Y'. |
| 298 | |
Daniel Cashman | e0c25d9 | 2016-01-14 15:19:57 -0800 | [diff] [blame] | 299 | config ARCH_MMAP_RND_BITS_MIN |
| 300 | default 8 |
| 301 | |
| 302 | config ARCH_MMAP_RND_BITS_MAX |
| 303 | default 14 if PAGE_OFFSET=0x40000000 |
| 304 | default 15 if PAGE_OFFSET=0x80000000 |
| 305 | default 16 |
| 306 | |
Russell King | ccf50e2 | 2010-03-15 19:03:06 +0000 | [diff] [blame] | 307 | # |
| 308 | # The "ARM system type" choice list is ordered alphabetically by option |
| 309 | # text. Please add new entries in the option alphabetic order. |
| 310 | # |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | choice |
| 312 | prompt "ARM system type" |
Arnd Bergmann | 7072280 | 2015-12-17 17:45:47 +0100 | [diff] [blame] | 313 | default ARM_SINGLE_ARMV7M if !MMU |
Arnd Bergmann | 1420b22 | 2013-02-14 13:33:36 +0100 | [diff] [blame] | 314 | default ARCH_MULTIPLATFORM if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 316 | config ARCH_MULTIPLATFORM |
| 317 | bool "Allow multiple platforms to be selected" |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 318 | depends on MMU |
Gregory Fong | fb597f2 | 2020-05-22 15:12:30 +0100 | [diff] [blame] | 319 | select ARCH_FLATMEM_ENABLE |
| 320 | select ARCH_SPARSEMEM_ENABLE |
| 321 | select ARCH_SELECT_MEMORY_MODEL |
Olof Johansson | 42dc836 | 2014-03-09 12:46:59 -0700 | [diff] [blame] | 322 | select ARM_HAS_SG_CHAIN |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 323 | select ARM_PATCH_PHYS_VIRT |
| 324 | select AUTO_ZRELADDR |
Daniel Lezcano | bb0eb05 | 2017-05-26 19:34:11 +0200 | [diff] [blame] | 325 | select TIMER_OF |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 326 | select COMMON_CLK |
Palmer Dabbelt | 4c301f9 | 2018-06-22 10:01:23 -0700 | [diff] [blame] | 327 | select GENERIC_IRQ_MULTI_HANDLER |
Christoph Hellwig | eb01d42 | 2018-11-15 20:05:32 +0100 | [diff] [blame] | 328 | select HAVE_PCI |
Christoph Hellwig | 2eac9c2 | 2018-11-15 20:05:33 +0100 | [diff] [blame] | 329 | select PCI_DOMAINS_GENERIC if PCI |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 330 | select SPARSE_IRQ |
| 331 | select USE_OF |
Dinh Nguyen | 6631422 | 2012-07-18 16:07:18 -0600 | [diff] [blame] | 332 | |
Stefan Agner | 9c77bc4 | 2015-05-20 00:03:51 +0200 | [diff] [blame] | 333 | config ARM_SINGLE_ARMV7M |
| 334 | bool "ARMv7-M based platforms (Cortex-M0/M3/M4)" |
| 335 | depends on !MMU |
Stefan Agner | 9c77bc4 | 2015-05-20 00:03:51 +0200 | [diff] [blame] | 336 | select ARM_NVIC |
Stefan Agner | 499f164 | 2015-05-21 00:35:44 +0200 | [diff] [blame] | 337 | select AUTO_ZRELADDR |
Daniel Lezcano | bb0eb05 | 2017-05-26 19:34:11 +0200 | [diff] [blame] | 338 | select TIMER_OF |
Stefan Agner | 9c77bc4 | 2015-05-20 00:03:51 +0200 | [diff] [blame] | 339 | select COMMON_CLK |
| 340 | select CPU_V7M |
Stefan Agner | 9c77bc4 | 2015-05-20 00:03:51 +0200 | [diff] [blame] | 341 | select NO_IOPORT_MAP |
| 342 | select SPARSE_IRQ |
| 343 | select USE_OF |
| 344 | |
Lennert Buytenhek | e7736d4 | 2006-03-20 17:10:13 +0000 | [diff] [blame] | 345 | config ARCH_EP93XX |
| 346 | bool "EP93xx-based" |
H Hartley Sweeten | 8032092 | 2017-09-03 10:43:44 -0700 | [diff] [blame] | 347 | select ARCH_SPARSEMEM_ENABLE |
Lennert Buytenhek | e7736d4 | 2006-03-20 17:10:13 +0000 | [diff] [blame] | 348 | select ARM_AMBA |
Arnd Bergmann | cd5bad4 | 2014-03-26 00:17:09 +0100 | [diff] [blame] | 349 | imply ARM_PATCH_PHYS_VIRT |
Lennert Buytenhek | e7736d4 | 2006-03-20 17:10:13 +0000 | [diff] [blame] | 350 | select ARM_VIC |
H Hartley Sweeten | b8824c9 | 2015-06-15 10:35:06 -0700 | [diff] [blame] | 351 | select AUTO_ZRELADDR |
Jean-Christop PLAGNIOL-VILLARD | 6d803ba | 2010-11-17 10:04:33 +0100 | [diff] [blame] | 352 | select CLKDEV_LOOKUP |
Linus Walleij | 000bc17 | 2015-06-15 14:34:03 +0200 | [diff] [blame] | 353 | select CLKSRC_MMIO |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 354 | select CPU_ARM920T |
Linus Walleij | 5c34a4e | 2016-06-02 14:10:16 +0200 | [diff] [blame] | 355 | select GPIOLIB |
Stephen Boyd | bbd7ffd | 2020-04-08 23:44:13 -0700 | [diff] [blame] | 356 | select HAVE_LEGACY_CLK |
Lennert Buytenhek | e7736d4 | 2006-03-20 17:10:13 +0000 | [diff] [blame] | 357 | help |
| 358 | This enables support for the Cirrus EP93xx series of CPUs. |
| 359 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 360 | config ARCH_FOOTBRIDGE |
| 361 | bool "FootBridge" |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 362 | select CPU_SA110 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | select FOOTBRIDGE |
Arnd Bergmann | d0ee9f4 | 2011-10-01 21:10:32 +0200 | [diff] [blame] | 364 | select HAVE_IDE |
Rob Herring | 8ef6e62 | 2012-03-01 20:48:12 -0600 | [diff] [blame] | 365 | select NEED_MACH_IO_H if !MMU |
Nicolas Pitre | 0cdc8b9 | 2011-09-02 22:26:55 -0400 | [diff] [blame] | 366 | select NEED_MACH_MEMORY_H |
Martin Michlmayr | f999b8b | 2006-02-08 21:09:05 +0000 | [diff] [blame] | 367 | help |
| 368 | Support for systems based on the DC21285 companion chip |
| 369 | ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | |
Lennert Buytenhek | 3f7e581 | 2006-09-18 23:10:26 +0100 | [diff] [blame] | 371 | config ARCH_IOP32X |
| 372 | bool "IOP32x-based" |
Russell King | a4f7e76 | 2006-06-28 12:52:41 +0100 | [diff] [blame] | 373 | depends on MMU |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 374 | select CPU_XSCALE |
Linus Walleij | e9004f5 | 2013-09-09 11:59:51 +0200 | [diff] [blame] | 375 | select GPIO_IOP |
Linus Walleij | 5c34a4e | 2016-06-02 14:10:16 +0200 | [diff] [blame] | 376 | select GPIOLIB |
Rob Herring | 13a5045 | 2012-02-07 09:28:22 -0600 | [diff] [blame] | 377 | select NEED_RET_TO_USER |
Christoph Hellwig | eb01d42 | 2018-11-15 20:05:32 +0100 | [diff] [blame] | 378 | select FORCE_PCI |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 379 | select PLAT_IOP |
Martin Michlmayr | f999b8b | 2006-02-08 21:09:05 +0000 | [diff] [blame] | 380 | help |
Lennert Buytenhek | 3f7e581 | 2006-09-18 23:10:26 +0100 | [diff] [blame] | 381 | Support for Intel's 80219 and IOP32X (XScale) family of |
| 382 | processors. |
| 383 | |
Russell King | 3b938be | 2007-05-12 11:25:44 +0100 | [diff] [blame] | 384 | config ARCH_IXP4XX |
| 385 | bool "IXP4xx-based" |
Russell King | a4f7e76 | 2006-06-28 12:52:41 +0100 | [diff] [blame] | 386 | depends on MMU |
Rob Herring | 58af4a2 | 2012-03-20 14:33:01 -0500 | [diff] [blame] | 387 | select ARCH_HAS_DMA_SET_COHERENT_MASK |
Russell King | 51aaf81 | 2014-04-22 22:26:27 +0100 | [diff] [blame] | 388 | select ARCH_SUPPORTS_BIG_ENDIAN |
Russell King | c750815 | 2008-10-26 10:55:14 +0000 | [diff] [blame] | 389 | select CPU_XSCALE |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 390 | select DMABOUNCE if PCI |
Linus Walleij | 98ac0cc | 2018-12-29 14:30:27 +0100 | [diff] [blame] | 391 | select GENERIC_IRQ_MULTI_HANDLER |
Linus Walleij | 55ec465 | 2019-01-25 22:58:39 +0100 | [diff] [blame] | 392 | select GPIO_IXP4XX |
Linus Walleij | 5c34a4e | 2016-06-02 14:10:16 +0200 | [diff] [blame] | 393 | select GPIOLIB |
Christoph Hellwig | eb01d42 | 2018-11-15 20:05:32 +0100 | [diff] [blame] | 394 | select HAVE_PCI |
Linus Walleij | 55ec465 | 2019-01-25 22:58:39 +0100 | [diff] [blame] | 395 | select IXP4XX_IRQ |
Linus Walleij | 65af666 | 2019-01-26 00:51:51 +0100 | [diff] [blame] | 396 | select IXP4XX_TIMER |
Rob Herring | c334bc1 | 2012-03-04 22:03:33 -0600 | [diff] [blame] | 397 | select NEED_MACH_IO_H |
Florian Fainelli | 9296d94 | 2013-04-09 14:29:26 +0200 | [diff] [blame] | 398 | select USB_EHCI_BIG_ENDIAN_DESC |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 399 | select USB_EHCI_BIG_ENDIAN_MMIO |
Lennert Buytenhek | c471307 | 2006-03-28 21:18:54 +0100 | [diff] [blame] | 400 | help |
Russell King | 3b938be | 2007-05-12 11:25:44 +0100 | [diff] [blame] | 401 | Support for Intel's IXP4XX (XScale) family of processors. |
Lennert Buytenhek | c471307 | 2006-03-28 21:18:54 +0100 | [diff] [blame] | 402 | |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 403 | config ARCH_DOVE |
| 404 | bool "Marvell Dove" |
Sebastian Hesselbarth | 756b253 | 2013-05-02 19:56:12 +0100 | [diff] [blame] | 405 | select CPU_PJ4 |
Palmer Dabbelt | 4c301f9 | 2018-06-22 10:01:23 -0700 | [diff] [blame] | 406 | select GENERIC_IRQ_MULTI_HANDLER |
Linus Walleij | 5c34a4e | 2016-06-02 14:10:16 +0200 | [diff] [blame] | 407 | select GPIOLIB |
Christoph Hellwig | eb01d42 | 2018-11-15 20:05:32 +0100 | [diff] [blame] | 408 | select HAVE_PCI |
Russell King | 171b3f0 | 2013-09-12 21:24:42 +0100 | [diff] [blame] | 409 | select MVEBU_MBUS |
Sebastian Hesselbarth | 9139acd | 2012-11-19 10:39:55 +0100 | [diff] [blame] | 410 | select PINCTRL |
| 411 | select PINCTRL_DOVE |
Thomas Petazzoni | abcda1d | 2012-09-11 14:27:27 +0200 | [diff] [blame] | 412 | select PLAT_ORION_LEGACY |
Arnd Bergmann | 5cdbe5d | 2015-12-02 22:27:05 +0100 | [diff] [blame] | 413 | select SPARSE_IRQ |
Russell King | c5d431e | 2015-12-08 10:58:09 +0000 | [diff] [blame] | 414 | select PM_GENERIC_DOMAINS if PM |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 415 | help |
| 416 | Support for the Marvell Dove SoC 88AP510 |
| 417 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | config ARCH_PXA |
eric miao | 2c8086a | 2007-09-11 19:13:17 -0700 | [diff] [blame] | 419 | bool "PXA2xx/PXA3xx-based" |
Russell King | a4f7e76 | 2006-06-28 12:52:41 +0100 | [diff] [blame] | 420 | depends on MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 421 | select ARCH_MTD_XIP |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 422 | select ARM_CPU_SUSPEND if PM |
| 423 | select AUTO_ZRELADDR |
Robert Jarzmik | a1c0a6a | 2015-02-07 22:54:03 +0100 | [diff] [blame] | 424 | select COMMON_CLK |
Daniel Lezcano | 389d9b5 | 2015-10-09 15:48:38 +0200 | [diff] [blame] | 425 | select CLKSRC_PXA |
Russell King | 234b6ced | 2011-05-08 14:09:47 +0100 | [diff] [blame] | 426 | select CLKSRC_MMIO |
Daniel Lezcano | bb0eb05 | 2017-05-26 19:34:11 +0200 | [diff] [blame] | 427 | select TIMER_OF |
Arnd Bergmann | 2f20286 | 2016-01-29 15:06:29 +0100 | [diff] [blame] | 428 | select CPU_XSCALE if !CPU_XSC3 |
Palmer Dabbelt | 4c301f9 | 2018-06-22 10:01:23 -0700 | [diff] [blame] | 429 | select GENERIC_IRQ_MULTI_HANDLER |
Haojian Zhuang | 157d264 | 2011-10-17 20:37:52 +0800 | [diff] [blame] | 430 | select GPIO_PXA |
Linus Walleij | 5c34a4e | 2016-06-02 14:10:16 +0200 | [diff] [blame] | 431 | select GPIOLIB |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 432 | select HAVE_IDE |
Robert Jarzmik | d6cf30c | 2015-02-14 22:41:56 +0100 | [diff] [blame] | 433 | select IRQ_DOMAIN |
Eric Miao | bd5ce43 | 2009-01-20 12:06:01 +0800 | [diff] [blame] | 434 | select PLAT_PXA |
Haojian Zhuang | 6ac6b81 | 2010-08-20 15:23:59 +0800 | [diff] [blame] | 435 | select SPARSE_IRQ |
Martin Michlmayr | f999b8b | 2006-02-08 21:09:05 +0000 | [diff] [blame] | 436 | help |
eric miao | 2c8086a | 2007-09-11 19:13:17 -0700 | [diff] [blame] | 437 | Support for Intel/Marvell's PXA2xx/PXA3xx processor line. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | |
| 439 | config ARCH_RPC |
| 440 | bool "RiscPC" |
Russell King | 868e87c | 2015-09-28 10:31:50 +0100 | [diff] [blame] | 441 | depends on MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | select ARCH_ACORN |
viro@ZenIV.linux.org.uk | a08b6b7 | 2005-09-06 01:48:42 +0100 | [diff] [blame] | 443 | select ARCH_MAY_HAVE_PC_FDC |
Russell King | 07f841b | 2008-10-01 17:11:06 +0100 | [diff] [blame] | 444 | select ARCH_SPARSEMEM_ENABLE |
Russell King | 0b40dee | 2019-05-04 13:35:12 +0100 | [diff] [blame] | 445 | select ARM_HAS_SG_CHAIN |
Arnd Bergmann | fa04e20 | 2014-02-26 17:39:12 +0100 | [diff] [blame] | 446 | select CPU_SA110 |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 447 | select FIQ |
Arnd Bergmann | d0ee9f4 | 2011-10-01 21:10:32 +0200 | [diff] [blame] | 448 | select HAVE_IDE |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 449 | select HAVE_PATA_PLATFORM |
| 450 | select ISA_DMA_API |
Arnd Bergmann | 6239da2 | 2020-09-24 15:26:08 +0200 | [diff] [blame] | 451 | select LEGACY_TIMER_TICK |
Rob Herring | c334bc1 | 2012-03-04 22:03:33 -0600 | [diff] [blame] | 452 | select NEED_MACH_IO_H |
Nicolas Pitre | 0cdc8b9 | 2011-09-02 22:26:55 -0400 | [diff] [blame] | 453 | select NEED_MACH_MEMORY_H |
Uwe Kleine-König | ce816fa | 2014-04-07 15:39:19 -0700 | [diff] [blame] | 454 | select NO_IOPORT_MAP |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | help |
| 456 | On the Acorn Risc-PC, Linux can support the internal IDE disk and |
| 457 | CD-ROM interface, serial and parallel port, and the floppy drive. |
| 458 | |
| 459 | config ARCH_SA1100 |
| 460 | bool "SA1100-based" |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 461 | select ARCH_MTD_XIP |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 462 | select ARCH_SPARSEMEM_ENABLE |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 463 | select CLKSRC_MMIO |
Daniel Lezcano | 389d9b5 | 2015-10-09 15:48:38 +0200 | [diff] [blame] | 464 | select CLKSRC_PXA |
Daniel Lezcano | bb0eb05 | 2017-05-26 19:34:11 +0200 | [diff] [blame] | 465 | select TIMER_OF if OF |
Russell King | d6c8204 | 2016-08-31 08:49:53 +0100 | [diff] [blame] | 466 | select COMMON_CLK |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 467 | select CPU_FREQ |
| 468 | select CPU_SA1100 |
Palmer Dabbelt | 4c301f9 | 2018-06-22 10:01:23 -0700 | [diff] [blame] | 469 | select GENERIC_IRQ_MULTI_HANDLER |
Linus Walleij | 5c34a4e | 2016-06-02 14:10:16 +0200 | [diff] [blame] | 470 | select GPIOLIB |
Arnd Bergmann | d0ee9f4 | 2011-10-01 21:10:32 +0200 | [diff] [blame] | 471 | select HAVE_IDE |
Dmitry Eremin-Solenikov | 1eca42b | 2014-11-28 15:56:54 +0100 | [diff] [blame] | 472 | select IRQ_DOMAIN |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 473 | select ISA |
Nicolas Pitre | 0cdc8b9 | 2011-09-02 22:26:55 -0400 | [diff] [blame] | 474 | select NEED_MACH_MEMORY_H |
Russell King | 375dec9 | 2012-02-23 14:29:33 +0100 | [diff] [blame] | 475 | select SPARSE_IRQ |
Martin Michlmayr | f999b8b | 2006-02-08 21:09:05 +0000 | [diff] [blame] | 476 | help |
| 477 | Support for StrongARM 11x0 based boards. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | |
Kukjin Kim | b130d5c | 2012-02-03 14:29:23 +0900 | [diff] [blame] | 479 | config ARCH_S3C24XX |
| 480 | bool "Samsung S3C24XX SoCs" |
Arnd Bergmann | 335cce7 | 2014-03-13 14:11:16 +0100 | [diff] [blame] | 481 | select ATAGS |
Tomasz Figa | 4280506 | 2013-04-28 02:25:01 +0200 | [diff] [blame] | 482 | select CLKSRC_SAMSUNG_PWM |
Tomasz Figa | 880cf07 | 2013-06-19 01:22:20 +0900 | [diff] [blame] | 483 | select GPIO_SAMSUNG |
Linus Walleij | 5c34a4e | 2016-06-02 14:10:16 +0200 | [diff] [blame] | 484 | select GPIOLIB |
Palmer Dabbelt | 4c301f9 | 2018-06-22 10:01:23 -0700 | [diff] [blame] | 485 | select GENERIC_IRQ_MULTI_HANDLER |
Kukjin Kim | 20676c1 | 2010-11-13 16:08:32 +0900 | [diff] [blame] | 486 | select HAVE_S3C2410_I2C if I2C |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 487 | select HAVE_S3C_RTC if RTC_CLASS |
Rob Herring | c334bc1 | 2012-03-04 22:03:33 -0600 | [diff] [blame] | 488 | select NEED_MACH_IO_H |
Krzysztof Kozlowski | f6d7cde | 2020-08-04 21:26:49 +0200 | [diff] [blame] | 489 | select S3C2410_WATCHDOG |
Tomasz Figa | cd8dc7a | 2013-06-15 09:01:49 +0900 | [diff] [blame] | 490 | select SAMSUNG_ATAGS |
Masahiro Yamada | ea04d6b | 2017-11-27 11:19:23 +0900 | [diff] [blame] | 491 | select USE_OF |
Krzysztof Kozlowski | f6d7cde | 2020-08-04 21:26:49 +0200 | [diff] [blame] | 492 | select WATCHDOG |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 493 | help |
Kukjin Kim | b130d5c | 2012-02-03 14:29:23 +0900 | [diff] [blame] | 494 | Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 |
| 495 | and S3C2450 SoCs based systems, such as the Simtec Electronics BAST |
| 496 | (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the |
| 497 | Samsung SMDK2410 development board (and derivatives). |
Ben Dooks | 63b1f51 | 2010-04-30 16:32:26 +0900 | [diff] [blame] | 498 | |
Tony Lindgren | a069486 | 2013-01-11 11:24:20 -0800 | [diff] [blame] | 499 | config ARCH_OMAP1 |
| 500 | bool "TI OMAP1" |
Arnd Bergmann | 00a3669 | 2012-06-07 18:50:51 -0600 | [diff] [blame] | 501 | depends on MMU |
Tony Lindgren | a069486 | 2013-01-11 11:24:20 -0800 | [diff] [blame] | 502 | select ARCH_OMAP |
Tony Prisk | e9a91de | 2012-08-03 21:00:06 +1200 | [diff] [blame] | 503 | select CLKDEV_LOOKUP |
viresh kumar | cee37e5 | 2010-04-01 12:31:05 +0100 | [diff] [blame] | 504 | select CLKSRC_MMIO |
Tony Lindgren | a069486 | 2013-01-11 11:24:20 -0800 | [diff] [blame] | 505 | select GENERIC_IRQ_CHIP |
Palmer Dabbelt | 4c301f9 | 2018-06-22 10:01:23 -0700 | [diff] [blame] | 506 | select GENERIC_IRQ_MULTI_HANDLER |
Linus Walleij | 5c34a4e | 2016-06-02 14:10:16 +0200 | [diff] [blame] | 507 | select GPIOLIB |
Tony Lindgren | a069486 | 2013-01-11 11:24:20 -0800 | [diff] [blame] | 508 | select HAVE_IDE |
Stephen Boyd | bbd7ffd | 2020-04-08 23:44:13 -0700 | [diff] [blame] | 509 | select HAVE_LEGACY_CLK |
Tony Lindgren | a069486 | 2013-01-11 11:24:20 -0800 | [diff] [blame] | 510 | select IRQ_DOMAIN |
| 511 | select NEED_MACH_IO_H if PCCARD |
| 512 | select NEED_MACH_MEMORY_H |
Tony Lindgren | 685e2d0 | 2015-05-20 09:01:21 -0700 | [diff] [blame] | 513 | select SPARSE_IRQ |
Alexey Charkov | 21f47fb | 2010-12-23 13:11:21 +0100 | [diff] [blame] | 514 | help |
Tony Lindgren | a069486 | 2013-01-11 11:24:20 -0800 | [diff] [blame] | 515 | Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) |
Binghua Duan | 02c981c | 2011-07-08 17:40:12 +0800 | [diff] [blame] | 516 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 517 | endchoice |
| 518 | |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 519 | menu "Multiple platform selection" |
| 520 | depends on ARCH_MULTIPLATFORM |
| 521 | |
| 522 | comment "CPU Core family selection" |
| 523 | |
Arnd Bergmann | f8afae4 | 2014-03-25 22:19:00 +0100 | [diff] [blame] | 524 | config ARCH_MULTI_V4 |
| 525 | bool "ARMv4 based platforms (FA526)" |
| 526 | depends on !ARCH_MULTI_V6_V7 |
| 527 | select ARCH_MULTI_V4_V5 |
| 528 | select CPU_FA526 |
| 529 | |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 530 | config ARCH_MULTI_V4T |
| 531 | bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 532 | depends on !ARCH_MULTI_V6_V7 |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 533 | select ARCH_MULTI_V4_V5 |
Arnd Bergmann | 24e860f | 2013-06-03 15:38:58 +0200 | [diff] [blame] | 534 | select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ |
| 535 | CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ |
| 536 | CPU_ARM925T || CPU_ARM940T) |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 537 | |
| 538 | config ARCH_MULTI_V5 |
| 539 | bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 540 | depends on !ARCH_MULTI_V6_V7 |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 541 | select ARCH_MULTI_V4_V5 |
Andrew Lunn | 12567bb | 2014-02-22 20:14:54 +0100 | [diff] [blame] | 542 | select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ |
Arnd Bergmann | 24e860f | 2013-06-03 15:38:58 +0200 | [diff] [blame] | 543 | CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ |
| 544 | CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 545 | |
| 546 | config ARCH_MULTI_V4_V5 |
| 547 | bool |
| 548 | |
| 549 | config ARCH_MULTI_V6 |
Stephen Boyd | 8dda05c | 2013-03-04 15:19:19 -0800 | [diff] [blame] | 550 | bool "ARMv6 based platforms (ARM11)" |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 551 | select ARCH_MULTI_V6_V7 |
Rob Herring | 42f4754 | 2014-01-31 14:26:04 -0600 | [diff] [blame] | 552 | select CPU_V6K |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 553 | |
| 554 | config ARCH_MULTI_V7 |
Stephen Boyd | 8dda05c | 2013-03-04 15:19:19 -0800 | [diff] [blame] | 555 | bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 556 | default y |
| 557 | select ARCH_MULTI_V6_V7 |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 558 | select CPU_V7 |
Rob Herring | 90bc8ac7 | 2014-01-31 15:32:02 -0600 | [diff] [blame] | 559 | select HAVE_SMP |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 560 | |
| 561 | config ARCH_MULTI_V6_V7 |
| 562 | bool |
Rob Herring | 9352b05 | 2014-01-31 15:36:10 -0600 | [diff] [blame] | 563 | select MIGHT_HAVE_CACHE_L2X0 |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 564 | |
| 565 | config ARCH_MULTI_CPU_AUTO |
| 566 | def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) |
| 567 | select ARCH_MULTI_V5 |
| 568 | |
| 569 | endmenu |
| 570 | |
Rob Herring | 05e2a3d | 2013-12-05 10:04:54 -0600 | [diff] [blame] | 571 | config ARCH_VIRT |
Masahiro Yamada | e324654 | 2015-11-16 12:06:10 +0900 | [diff] [blame] | 572 | bool "Dummy Virtual Machine" |
| 573 | depends on ARCH_MULTI_V7 |
Rob Herring | 4b8b5f2 | 2013-12-05 10:10:34 -0600 | [diff] [blame] | 574 | select ARM_AMBA |
Rob Herring | 05e2a3d | 2013-12-05 10:04:54 -0600 | [diff] [blame] | 575 | select ARM_GIC |
Arnd Bergmann | 3ee80364 | 2016-06-15 15:47:33 -0500 | [diff] [blame] | 576 | select ARM_GIC_V2M if PCI |
Jean-Philippe Brucker | 0b28f1d | 2015-10-01 13:47:18 +0100 | [diff] [blame] | 577 | select ARM_GIC_V3 |
Vladimir Murzin | bb29cec | 2016-11-02 11:54:08 +0000 | [diff] [blame] | 578 | select ARM_GIC_V3_ITS if PCI |
Rob Herring | 05e2a3d | 2013-12-05 10:04:54 -0600 | [diff] [blame] | 579 | select ARM_PSCI |
Rob Herring | 4b8b5f2 | 2013-12-05 10:10:34 -0600 | [diff] [blame] | 580 | select HAVE_ARM_ARCH_TIMER |
Jason A. Donenfeld | 8e2649d | 2018-09-26 15:51:10 +0200 | [diff] [blame] | 581 | select ARCH_SUPPORTS_BIG_ENDIAN |
Rob Herring | 05e2a3d | 2013-12-05 10:04:54 -0600 | [diff] [blame] | 582 | |
Russell King | ccf50e2 | 2010-03-15 19:03:06 +0000 | [diff] [blame] | 583 | # |
| 584 | # This is sorted alphabetically by mach-* pathname. However, plat-* |
| 585 | # Kconfigs may be included either alphabetically (according to the |
| 586 | # plat- suffix) or along side the corresponding mach-* source. |
| 587 | # |
Andreas Färber | 6bb8536 | 2017-02-15 11:03:22 +0100 | [diff] [blame] | 588 | source "arch/arm/mach-actions/Kconfig" |
| 589 | |
Tsahee Zidenberg | 445d9b3 | 2015-03-12 13:53:00 +0200 | [diff] [blame] | 590 | source "arch/arm/mach-alpine/Kconfig" |
| 591 | |
Lars Persson | 590b460 | 2016-02-11 17:06:19 +0100 | [diff] [blame] | 592 | source "arch/arm/mach-artpec/Kconfig" |
| 593 | |
Oleksij Rempel | d9bfc86 | 2014-11-24 12:08:27 +0100 | [diff] [blame] | 594 | source "arch/arm/mach-asm9260/Kconfig" |
| 595 | |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 596 | source "arch/arm/mach-aspeed/Kconfig" |
| 597 | |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 598 | source "arch/arm/mach-at91/Kconfig" |
| 599 | |
Anders Berg | 1d22924e | 2014-05-23 11:08:35 +0200 | [diff] [blame] | 600 | source "arch/arm/mach-axxia/Kconfig" |
| 601 | |
Christian Daudt | 8ac49e0 | 2012-11-19 09:46:10 -0800 | [diff] [blame] | 602 | source "arch/arm/mach-bcm/Kconfig" |
| 603 | |
Sebastian Hesselbarth | 1c37fa1 | 2013-09-09 14:36:19 +0200 | [diff] [blame] | 604 | source "arch/arm/mach-berlin/Kconfig" |
| 605 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | source "arch/arm/mach-clps711x/Kconfig" |
| 607 | |
Anton Vorontsov | d94f944 | 2010-03-25 17:12:41 +0300 | [diff] [blame] | 608 | source "arch/arm/mach-cns3xxx/Kconfig" |
| 609 | |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 610 | source "arch/arm/mach-davinci/Kconfig" |
| 611 | |
Baruch Siach | df8d742 | 2015-01-14 10:40:30 +0200 | [diff] [blame] | 612 | source "arch/arm/mach-digicolor/Kconfig" |
| 613 | |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 614 | source "arch/arm/mach-dove/Kconfig" |
| 615 | |
Lennert Buytenhek | e7736d4 | 2006-03-20 17:10:13 +0000 | [diff] [blame] | 616 | source "arch/arm/mach-ep93xx/Kconfig" |
| 617 | |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 618 | source "arch/arm/mach-exynos/Kconfig" |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 619 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | source "arch/arm/mach-footbridge/Kconfig" |
| 621 | |
Paulius Zaleckas | 59d3a19 | 2009-03-26 10:06:08 +0200 | [diff] [blame] | 622 | source "arch/arm/mach-gemini/Kconfig" |
| 623 | |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 624 | source "arch/arm/mach-highbank/Kconfig" |
| 625 | |
Haojian Zhuang | 389ee0c | 2013-12-20 10:52:56 +0800 | [diff] [blame] | 626 | source "arch/arm/mach-hisi/Kconfig" |
| 627 | |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 628 | source "arch/arm/mach-imx/Kconfig" |
| 629 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 | source "arch/arm/mach-integrator/Kconfig" |
| 631 | |
Lennert Buytenhek | 3f7e581 | 2006-09-18 23:10:26 +0100 | [diff] [blame] | 632 | source "arch/arm/mach-iop32x/Kconfig" |
| 633 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 634 | source "arch/arm/mach-ixp4xx/Kconfig" |
| 635 | |
Santosh Shilimkar | 828989a | 2013-06-10 11:27:13 -0400 | [diff] [blame] | 636 | source "arch/arm/mach-keystone/Kconfig" |
| 637 | |
Arnd Bergmann | 75bf1bd | 2019-08-09 16:40:39 +0200 | [diff] [blame] | 638 | source "arch/arm/mach-lpc32xx/Kconfig" |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 639 | |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 640 | source "arch/arm/mach-mediatek/Kconfig" |
| 641 | |
Carlo Caione | 3b8f503 | 2014-09-10 22:16:59 +0200 | [diff] [blame] | 642 | source "arch/arm/mach-meson/Kconfig" |
| 643 | |
Sugaya Taichi | 9fb29c7 | 2019-02-27 13:52:33 +0900 | [diff] [blame] | 644 | source "arch/arm/mach-milbeaut/Kconfig" |
| 645 | |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 646 | source "arch/arm/mach-mmp/Kconfig" |
| 647 | |
Jonas Jensen | 17723fd3 | 2013-12-18 13:58:45 +0100 | [diff] [blame] | 648 | source "arch/arm/mach-moxart/Kconfig" |
| 649 | |
Daniel Palmer | 312b62b | 2020-07-10 18:45:38 +0900 | [diff] [blame] | 650 | source "arch/arm/mach-mstar/Kconfig" |
| 651 | |
Stanislav Samsonov | 794d15b | 2008-06-22 22:45:10 +0200 | [diff] [blame] | 652 | source "arch/arm/mach-mv78xx0/Kconfig" |
| 653 | |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 654 | source "arch/arm/mach-mvebu/Kconfig" |
Matthias Brugger | f682a21 | 2014-05-13 01:06:13 +0200 | [diff] [blame] | 655 | |
Shawn Guo | 1d3f33d | 2010-12-13 20:55:03 +0800 | [diff] [blame] | 656 | source "arch/arm/mach-mxs/Kconfig" |
| 657 | |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 658 | source "arch/arm/mach-nomadik/Kconfig" |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 659 | |
Brendan Higgins | 7bffa14 | 2017-08-16 12:18:39 -0700 | [diff] [blame] | 660 | source "arch/arm/mach-npcm/Kconfig" |
| 661 | |
Daniel Tang | 9851ca5 | 2013-06-11 18:40:17 +1000 | [diff] [blame] | 662 | source "arch/arm/mach-nspire/Kconfig" |
| 663 | |
Tony Lindgren | d48af15 | 2005-07-10 19:58:17 +0100 | [diff] [blame] | 664 | source "arch/arm/plat-omap/Kconfig" |
| 665 | |
| 666 | source "arch/arm/mach-omap1/Kconfig" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 667 | |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 668 | source "arch/arm/mach-omap2/Kconfig" |
| 669 | |
Lennert Buytenhek | 9dd0b19 | 2008-03-27 14:51:41 -0400 | [diff] [blame] | 670 | source "arch/arm/mach-orion5x/Kconfig" |
Tzachi Perelstein | 585cf17 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 671 | |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 672 | source "arch/arm/mach-oxnas/Kconfig" |
| 673 | |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 674 | source "arch/arm/mach-pxa/Kconfig" |
| 675 | source "arch/arm/plat-pxa/Kconfig" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | |
Kumar Gala | 8fc1b0f | 2014-01-21 17:14:10 -0600 | [diff] [blame] | 677 | source "arch/arm/mach-qcom/Kconfig" |
| 678 | |
Andreas Färber | 78e3dbc1 | 2018-12-18 20:32:30 +0530 | [diff] [blame] | 679 | source "arch/arm/mach-rda/Kconfig" |
| 680 | |
Andreas Färber | 86aeee4 | 2017-10-05 03:59:15 +0200 | [diff] [blame] | 681 | source "arch/arm/mach-realtek/Kconfig" |
| 682 | |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 683 | source "arch/arm/mach-realview/Kconfig" |
| 684 | |
Heiko Stuebner | d63dc051 | 2013-06-02 23:09:41 +0200 | [diff] [blame] | 685 | source "arch/arm/mach-rockchip/Kconfig" |
| 686 | |
Arnd Bergmann | 71b9114 | 2019-09-02 17:47:55 +0200 | [diff] [blame] | 687 | source "arch/arm/mach-s3c/Kconfig" |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 688 | |
| 689 | source "arch/arm/mach-s5pv210/Kconfig" |
| 690 | |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 691 | source "arch/arm/mach-sa1100/Kconfig" |
Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 692 | |
Alexandre Belloni | a66c51f | 2018-02-27 14:37:47 +0100 | [diff] [blame] | 693 | source "arch/arm/mach-shmobile/Kconfig" |
| 694 | |
Rob Herring | 387798b | 2012-09-06 13:41:12 -0500 | [diff] [blame] | 695 | source "arch/arm/mach-socfpga/Kconfig" |
| 696 | |
Arnd Bergmann | a7ed099 | 2012-12-02 15:12:47 +0100 | [diff] [blame] | 697 | source "arch/arm/mach-spear/Kconfig" |
Ben Dooks | a21765a | 2007-02-11 18:31:01 +0100 | [diff] [blame] | 698 | |
Srinivas Kandagatla | 65ebcc1 | 2013-06-25 12:15:10 +0100 | [diff] [blame] | 699 | source "arch/arm/mach-sti/Kconfig" |
| 700 | |
Alexandre TORGUE | bcb84fb | 2017-01-30 17:33:13 +0100 | [diff] [blame] | 701 | source "arch/arm/mach-stm32/Kconfig" |
| 702 | |
Maxime Ripard | 3b52634 | 2012-11-08 12:40:16 +0100 | [diff] [blame] | 703 | source "arch/arm/mach-sunxi/Kconfig" |
| 704 | |
Erik Gilling | c5f8006 | 2010-01-21 16:53:02 -0800 | [diff] [blame] | 705 | source "arch/arm/mach-tegra/Kconfig" |
| 706 | |
Masahiro Yamada | ba56a98 | 2015-05-08 13:07:11 +0900 | [diff] [blame] | 707 | source "arch/arm/mach-uniphier/Kconfig" |
| 708 | |
Russell King | 95b8f20 | 2010-01-14 11:43:54 +0000 | [diff] [blame] | 709 | source "arch/arm/mach-ux500/Kconfig" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 710 | |
| 711 | source "arch/arm/mach-versatile/Kconfig" |
| 712 | |
Russell King | ceade89 | 2010-02-11 21:44:53 +0000 | [diff] [blame] | 713 | source "arch/arm/mach-vexpress/Kconfig" |
| 714 | |
Tony Prisk | 6f35f9a | 2012-10-11 20:13:09 +1300 | [diff] [blame] | 715 | source "arch/arm/mach-vt8500/Kconfig" |
| 716 | |
Josh Cartwright | 9a45eb6 | 2012-11-19 11:38:29 -0600 | [diff] [blame] | 717 | source "arch/arm/mach-zynq/Kconfig" |
| 718 | |
Stefan Agner | 499f164 | 2015-05-21 00:35:44 +0200 | [diff] [blame] | 719 | # ARMv7-M architecture |
Stefan Agner | 499f164 | 2015-05-21 00:35:44 +0200 | [diff] [blame] | 720 | config ARCH_LPC18XX |
| 721 | bool "NXP LPC18xx/LPC43xx" |
| 722 | depends on ARM_SINGLE_ARMV7M |
| 723 | select ARCH_HAS_RESET_CONTROLLER |
| 724 | select ARM_AMBA |
| 725 | select CLKSRC_LPC32XX |
| 726 | select PINCTRL |
| 727 | help |
| 728 | Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4 |
| 729 | high performance microcontrollers. |
| 730 | |
Vladimir Murzin | 1847119 | 2016-04-25 09:49:13 +0100 | [diff] [blame] | 731 | config ARCH_MPS2 |
Baruch Siach | 17bd274 | 2016-07-17 11:35:29 +0300 | [diff] [blame] | 732 | bool "ARM MPS2 platform" |
Vladimir Murzin | 1847119 | 2016-04-25 09:49:13 +0100 | [diff] [blame] | 733 | depends on ARM_SINGLE_ARMV7M |
| 734 | select ARM_AMBA |
| 735 | select CLKSRC_MPS2 |
| 736 | help |
| 737 | Support for Cortex-M Prototyping System (or V2M-MPS2) which comes |
| 738 | with a range of available cores like Cortex-M3/M4/M7. |
| 739 | |
| 740 | Please, note that depends which Application Note is used memory map |
| 741 | for the platform may vary, so adjustment of RAM base might be needed. |
| 742 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 743 | # Definitions to make life easier |
| 744 | config ARCH_ACORN |
| 745 | bool |
| 746 | |
Lennert Buytenhek | 7ae1f7ec | 2006-09-18 23:12:53 +0100 | [diff] [blame] | 747 | config PLAT_IOP |
| 748 | bool |
| 749 | |
Lennert Buytenhek | 69b02f6 | 2008-03-27 14:51:39 -0400 | [diff] [blame] | 750 | config PLAT_ORION |
| 751 | bool |
Russell King | bfe45e0 | 2011-05-08 15:33:30 +0100 | [diff] [blame] | 752 | select CLKSRC_MMIO |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 753 | select COMMON_CLK |
Russell King | dc7ad3b | 2011-05-22 10:01:21 +0100 | [diff] [blame] | 754 | select GENERIC_IRQ_CHIP |
Andrew Lunn | 278b45b | 2012-06-27 13:40:04 +0200 | [diff] [blame] | 755 | select IRQ_DOMAIN |
Lennert Buytenhek | 69b02f6 | 2008-03-27 14:51:39 -0400 | [diff] [blame] | 756 | |
Thomas Petazzoni | abcda1d | 2012-09-11 14:27:27 +0200 | [diff] [blame] | 757 | config PLAT_ORION_LEGACY |
| 758 | bool |
| 759 | select PLAT_ORION |
| 760 | |
Eric Miao | bd5ce43 | 2009-01-20 12:06:01 +0800 | [diff] [blame] | 761 | config PLAT_PXA |
| 762 | bool |
| 763 | |
Russell King | f4b8b31 | 2010-01-14 12:48:06 +0000 | [diff] [blame] | 764 | config PLAT_VERSATILE |
| 765 | bool |
| 766 | |
Masahiro Yamada | 8636a1f | 2018-12-11 20:01:04 +0900 | [diff] [blame] | 767 | source "arch/arm/mm/Kconfig" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 768 | |
Lennert Buytenhek | afe4b25 | 2006-12-03 18:51:14 +0100 | [diff] [blame] | 769 | config IWMMXT |
Sebastian Hesselbarth | d93003e | 2014-04-24 22:58:30 +0100 | [diff] [blame] | 770 | bool "Enable iWMMXt support" |
| 771 | depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B |
| 772 | default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B |
Lennert Buytenhek | afe4b25 | 2006-12-03 18:51:14 +0100 | [diff] [blame] | 773 | help |
| 774 | Enable support for iWMMXt context switching at run time if |
| 775 | running on a CPU that supports it. |
| 776 | |
Hyok S. Choi | 3b93e7b | 2006-06-22 11:48:56 +0100 | [diff] [blame] | 777 | if !MMU |
| 778 | source "arch/arm/Kconfig-nommu" |
| 779 | endif |
| 780 | |
Gregory CLEMENT | 3e0a07f | 2013-06-23 10:17:11 +0100 | [diff] [blame] | 781 | config PJ4B_ERRATA_4742 |
| 782 | bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" |
| 783 | depends on CPU_PJ4B && MACH_ARMADA_370 |
| 784 | default y |
| 785 | help |
| 786 | When coming out of either a Wait for Interrupt (WFI) or a Wait for |
| 787 | Event (WFE) IDLE states, a specific timing sensitivity exists between |
| 788 | the retiring WFI/WFE instructions and the newly issued subsequent |
| 789 | instructions. This sensitivity can result in a CPU hang scenario. |
| 790 | Workaround: |
| 791 | The software must insert either a Data Synchronization Barrier (DSB) |
| 792 | or Data Memory Barrier (DMB) command immediately after the WFI/WFE |
| 793 | instruction |
| 794 | |
Will Deacon | f0c4b8d | 2012-04-20 17:20:08 +0100 | [diff] [blame] | 795 | config ARM_ERRATA_326103 |
| 796 | bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" |
| 797 | depends on CPU_V6 |
| 798 | help |
| 799 | Executing a SWP instruction to read-only memory does not set bit 11 |
| 800 | of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to |
| 801 | treat the access as a read, preventing a COW from occurring and |
| 802 | causing the faulting task to livelock. |
| 803 | |
Catalin Marinas | 9cba3cc | 2009-04-30 17:06:03 +0100 | [diff] [blame] | 804 | config ARM_ERRATA_411920 |
| 805 | bool "ARM errata: Invalidation of the Instruction Cache operation can fail" |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 806 | depends on CPU_V6 || CPU_V6K |
Catalin Marinas | 9cba3cc | 2009-04-30 17:06:03 +0100 | [diff] [blame] | 807 | help |
| 808 | Invalidation of the Instruction Cache operation can |
| 809 | fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. |
| 810 | It does not affect the MPCore. This option enables the ARM Ltd. |
| 811 | recommended workaround. |
| 812 | |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 813 | config ARM_ERRATA_430973 |
| 814 | bool "ARM errata: Stale prediction on replaced interworking branch" |
| 815 | depends on CPU_V7 |
| 816 | help |
| 817 | This option enables the workaround for the 430973 Cortex-A8 |
Russell King | 79403cd | 2015-04-13 16:14:37 +0100 | [diff] [blame] | 818 | r1p* erratum. If a code sequence containing an ARM/Thumb |
Catalin Marinas | 7ce236fc | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 819 | interworking branch is replaced with another code sequence at the |
| 820 | same virtual address, whether due to self-modifying code or virtual |
| 821 | to physical address re-mapping, Cortex-A8 does not recover from the |
| 822 | stale interworking branch prediction. This results in Cortex-A8 |
| 823 | executing the new code sequence in the incorrect ARM or Thumb state. |
| 824 | The workaround enables the BTB/BTAC operations by setting ACTLR.IBE |
| 825 | and also flushes the branch target cache at every context switch. |
| 826 | Note that setting specific bits in the ACTLR register may not be |
| 827 | available in non-secure mode. |
| 828 | |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 829 | config ARM_ERRATA_458693 |
| 830 | bool "ARM errata: Processor deadlock when a false hazard is created" |
| 831 | depends on CPU_V7 |
Rob Herring | 62e4d35 | 2012-12-21 22:42:40 +0100 | [diff] [blame] | 832 | depends on !ARCH_MULTIPLATFORM |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 833 | help |
| 834 | This option enables the workaround for the 458693 Cortex-A8 (r2p0) |
| 835 | erratum. For very specific sequences of memory operations, it is |
| 836 | possible for a hazard condition intended for a cache line to instead |
| 837 | be incorrectly associated with a different cache line. This false |
| 838 | hazard might then cause a processor deadlock. The workaround enables |
| 839 | the L1 caching of the NEON accesses and disables the PLD instruction |
| 840 | in the ACTLR register. Note that setting specific bits in the ACTLR |
| 841 | register may not be available in non-secure mode. |
| 842 | |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 843 | config ARM_ERRATA_460075 |
| 844 | bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" |
| 845 | depends on CPU_V7 |
Rob Herring | 62e4d35 | 2012-12-21 22:42:40 +0100 | [diff] [blame] | 846 | depends on !ARCH_MULTIPLATFORM |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 847 | help |
| 848 | This option enables the workaround for the 460075 Cortex-A8 (r2p0) |
| 849 | erratum. Any asynchronous access to the L2 cache may encounter a |
| 850 | situation in which recent store transactions to the L2 cache are lost |
| 851 | and overwritten with stale memory contents from external memory. The |
| 852 | workaround disables the write-allocate mode for the L2 cache via the |
| 853 | ACTLR register. Note that setting specific bits in the ACTLR register |
| 854 | may not be available in non-secure mode. |
| 855 | |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 856 | config ARM_ERRATA_742230 |
| 857 | bool "ARM errata: DMB operation may be faulty" |
| 858 | depends on CPU_V7 && SMP |
Rob Herring | 62e4d35 | 2012-12-21 22:42:40 +0100 | [diff] [blame] | 859 | depends on !ARCH_MULTIPLATFORM |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 860 | help |
| 861 | This option enables the workaround for the 742230 Cortex-A9 |
| 862 | (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction |
| 863 | between two write operations may not ensure the correct visibility |
| 864 | ordering of the two writes. This workaround sets a specific bit in |
| 865 | the diagnostic register of the Cortex-A9 which causes the DMB |
| 866 | instruction to behave as a DSB, ensuring the correct behaviour of |
| 867 | the two writes. |
| 868 | |
Will Deacon | a672e99 | 2010-09-14 09:53:02 +0100 | [diff] [blame] | 869 | config ARM_ERRATA_742231 |
| 870 | bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" |
| 871 | depends on CPU_V7 && SMP |
Rob Herring | 62e4d35 | 2012-12-21 22:42:40 +0100 | [diff] [blame] | 872 | depends on !ARCH_MULTIPLATFORM |
Will Deacon | a672e99 | 2010-09-14 09:53:02 +0100 | [diff] [blame] | 873 | help |
| 874 | This option enables the workaround for the 742231 Cortex-A9 |
| 875 | (r2p0..r2p2) erratum. Under certain conditions, specific to the |
| 876 | Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, |
| 877 | accessing some data located in the same cache line, may get corrupted |
| 878 | data due to bad handling of the address hazard when the line gets |
| 879 | replaced from one of the CPUs at the same time as another CPU is |
| 880 | accessing it. This workaround sets specific bits in the diagnostic |
| 881 | register of the Cortex-A9 which reduces the linefill issuing |
| 882 | capabilities of the processor. |
| 883 | |
Jon Medhurst | 6915579 | 2013-06-07 10:35:35 +0100 | [diff] [blame] | 884 | config ARM_ERRATA_643719 |
| 885 | bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" |
| 886 | depends on CPU_V7 && SMP |
Russell King | e5a5de4 | 2015-04-02 23:58:55 +0100 | [diff] [blame] | 887 | default y |
Jon Medhurst | 6915579 | 2013-06-07 10:35:35 +0100 | [diff] [blame] | 888 | help |
| 889 | This option enables the workaround for the 643719 Cortex-A9 (prior to |
| 890 | r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR |
| 891 | register returns zero when it should return one. The workaround |
| 892 | corrects this value, ensuring cache maintenance operations which use |
| 893 | it behave as intended and avoiding data corruption. |
| 894 | |
Will Deacon | cdf357f | 2010-08-05 11:20:51 +0100 | [diff] [blame] | 895 | config ARM_ERRATA_720789 |
| 896 | bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" |
Dave Martin | e66dc74 | 2011-12-08 13:37:46 +0100 | [diff] [blame] | 897 | depends on CPU_V7 |
Will Deacon | cdf357f | 2010-08-05 11:20:51 +0100 | [diff] [blame] | 898 | help |
| 899 | This option enables the workaround for the 720789 Cortex-A9 (prior to |
| 900 | r2p0) erratum. A faulty ASID can be sent to the other CPUs for the |
| 901 | broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. |
| 902 | As a consequence of this erratum, some TLB entries which should be |
| 903 | invalidated are not, resulting in an incoherency in the system page |
| 904 | tables. The workaround changes the TLB flushing routines to invalidate |
| 905 | entries regardless of the ASID. |
Will Deacon | 475d92f | 2010-09-28 14:02:02 +0100 | [diff] [blame] | 906 | |
| 907 | config ARM_ERRATA_743622 |
| 908 | bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" |
| 909 | depends on CPU_V7 |
Rob Herring | 62e4d35 | 2012-12-21 22:42:40 +0100 | [diff] [blame] | 910 | depends on !ARCH_MULTIPLATFORM |
Will Deacon | 475d92f | 2010-09-28 14:02:02 +0100 | [diff] [blame] | 911 | help |
| 912 | This option enables the workaround for the 743622 Cortex-A9 |
Will Deacon | efbc74a | 2012-02-24 12:12:38 +0100 | [diff] [blame] | 913 | (r2p*) erratum. Under very rare conditions, a faulty |
Will Deacon | 475d92f | 2010-09-28 14:02:02 +0100 | [diff] [blame] | 914 | optimisation in the Cortex-A9 Store Buffer may lead to data |
| 915 | corruption. This workaround sets a specific bit in the diagnostic |
| 916 | register of the Cortex-A9 which disables the Store Buffer |
| 917 | optimisation, preventing the defect from occurring. This has no |
| 918 | visible impact on the overall performance or power consumption of the |
| 919 | processor. |
| 920 | |
Will Deacon | 9a27c27 | 2011-02-18 16:36:35 +0100 | [diff] [blame] | 921 | config ARM_ERRATA_751472 |
| 922 | bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" |
Dave Martin | ba90c51 | 2011-12-08 13:41:06 +0100 | [diff] [blame] | 923 | depends on CPU_V7 |
Rob Herring | 62e4d35 | 2012-12-21 22:42:40 +0100 | [diff] [blame] | 924 | depends on !ARCH_MULTIPLATFORM |
Will Deacon | 9a27c27 | 2011-02-18 16:36:35 +0100 | [diff] [blame] | 925 | help |
| 926 | This option enables the workaround for the 751472 Cortex-A9 (prior |
| 927 | to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the |
| 928 | completion of a following broadcasted operation if the second |
| 929 | operation is received by a CPU before the ICIALLUIS has completed, |
| 930 | potentially leading to corrupted entries in the cache or TLB. |
| 931 | |
Will Deacon | fcbdc5fe | 2011-02-28 18:15:16 +0100 | [diff] [blame] | 932 | config ARM_ERRATA_754322 |
| 933 | bool "ARM errata: possible faulty MMU translations following an ASID switch" |
| 934 | depends on CPU_V7 |
| 935 | help |
| 936 | This option enables the workaround for the 754322 Cortex-A9 (r2p*, |
| 937 | r3p*) erratum. A speculative memory access may cause a page table walk |
| 938 | which starts prior to an ASID switch but completes afterwards. This |
| 939 | can populate the micro-TLB with a stale entry which may be hit with |
| 940 | the new ASID. This workaround places two dsb instructions in the mm |
| 941 | switching code so that no page table walks can cross the ASID switch. |
| 942 | |
Will Deacon | 5dab26a | 2011-03-04 12:38:54 +0100 | [diff] [blame] | 943 | config ARM_ERRATA_754327 |
| 944 | bool "ARM errata: no automatic Store Buffer drain" |
| 945 | depends on CPU_V7 && SMP |
| 946 | help |
| 947 | This option enables the workaround for the 754327 Cortex-A9 (prior to |
| 948 | r2p0) erratum. The Store Buffer does not have any automatic draining |
| 949 | mechanism and therefore a livelock may occur if an external agent |
| 950 | continuously polls a memory location waiting to observe an update. |
| 951 | This workaround defines cpu_relax() as smp_mb(), preventing correctly |
| 952 | written polling loops from denying visibility of updates to memory. |
| 953 | |
Catalin Marinas | 145e10e | 2011-08-15 11:04:41 +0100 | [diff] [blame] | 954 | config ARM_ERRATA_364296 |
| 955 | bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" |
Fabio Estevam | fd83247 | 2013-07-09 18:34:01 +0100 | [diff] [blame] | 956 | depends on CPU_V6 |
Catalin Marinas | 145e10e | 2011-08-15 11:04:41 +0100 | [diff] [blame] | 957 | help |
| 958 | This options enables the workaround for the 364296 ARM1136 |
| 959 | r0p2 erratum (possible cache data corruption with |
| 960 | hit-under-miss enabled). It sets the undocumented bit 31 in |
| 961 | the auxiliary control register and the FI bit in the control |
| 962 | register, thus disabling hit-under-miss without putting the |
| 963 | processor into full low interrupt latency mode. ARM11MPCore |
| 964 | is not affected. |
| 965 | |
Will Deacon | f630c1b | 2011-09-15 11:45:15 +0100 | [diff] [blame] | 966 | config ARM_ERRATA_764369 |
| 967 | bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" |
| 968 | depends on CPU_V7 && SMP |
| 969 | help |
| 970 | This option enables the workaround for erratum 764369 |
| 971 | affecting Cortex-A9 MPCore with two or more processors (all |
| 972 | current revisions). Under certain timing circumstances, a data |
| 973 | cache line maintenance operation by MVA targeting an Inner |
| 974 | Shareable memory region may fail to proceed up to either the |
| 975 | Point of Coherency or to the Point of Unification of the |
| 976 | system. This workaround adds a DSB instruction before the |
| 977 | relevant cache maintenance functions and sets a specific bit |
| 978 | in the diagnostic control register of the SCU. |
| 979 | |
Simon Horman | 7253b85 | 2012-09-28 02:12:45 +0100 | [diff] [blame] | 980 | config ARM_ERRATA_775420 |
| 981 | bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" |
| 982 | depends on CPU_V7 |
| 983 | help |
| 984 | This option enables the workaround for the 775420 Cortex-A9 (r2p2, |
Geert Uytterhoeven | cb73737 | 2019-10-25 12:38:43 +0100 | [diff] [blame] | 985 | r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance |
Simon Horman | 7253b85 | 2012-09-28 02:12:45 +0100 | [diff] [blame] | 986 | operation aborts with MMU exception, it might cause the processor |
| 987 | to deadlock. This workaround puts DSB before executing ISB if |
| 988 | an abort may occur on cache maintenance. |
| 989 | |
Catalin Marinas | 93dc688 | 2013-03-26 23:35:04 +0100 | [diff] [blame] | 990 | config ARM_ERRATA_798181 |
| 991 | bool "ARM errata: TLBI/DSB failure on Cortex-A15" |
| 992 | depends on CPU_V7 && SMP |
| 993 | help |
| 994 | On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not |
| 995 | adequately shooting down all use of the old entries. This |
| 996 | option enables the Linux kernel workaround for this erratum |
| 997 | which sends an IPI to the CPUs that are running the same ASID |
| 998 | as the one being invalidated. |
| 999 | |
Will Deacon | 84b6504 | 2013-08-20 17:29:55 +0100 | [diff] [blame] | 1000 | config ARM_ERRATA_773022 |
| 1001 | bool "ARM errata: incorrect instructions may be executed from loop buffer" |
| 1002 | depends on CPU_V7 |
| 1003 | help |
| 1004 | This option enables the workaround for the 773022 Cortex-A15 |
| 1005 | (up to r0p4) erratum. In certain rare sequences of code, the |
| 1006 | loop buffer may deliver incorrect instructions. This |
| 1007 | workaround disables the loop buffer to avoid the erratum. |
| 1008 | |
Doug Anderson | 62c0f4a | 2016-04-07 00:25:00 +0100 | [diff] [blame] | 1009 | config ARM_ERRATA_818325_852422 |
| 1010 | bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption" |
| 1011 | depends on CPU_V7 |
| 1012 | help |
| 1013 | This option enables the workaround for: |
| 1014 | - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM |
| 1015 | instruction might deadlock. Fixed in r0p1. |
| 1016 | - Cortex-A12 852422: Execution of a sequence of instructions might |
| 1017 | lead to either a data corruption or a CPU deadlock. Not fixed in |
| 1018 | any Cortex-A12 cores yet. |
| 1019 | This workaround for all both errata involves setting bit[12] of the |
| 1020 | Feature Register. This bit disables an optimisation applied to a |
| 1021 | sequence of 2 instructions that use opposing condition codes. |
| 1022 | |
Doug Anderson | 416bcf2 | 2016-04-07 00:26:05 +0100 | [diff] [blame] | 1023 | config ARM_ERRATA_821420 |
| 1024 | bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock" |
| 1025 | depends on CPU_V7 |
| 1026 | help |
| 1027 | This option enables the workaround for the 821420 Cortex-A12 |
| 1028 | (all revs) erratum. In very rare timing conditions, a sequence |
| 1029 | of VMOV to Core registers instructions, for which the second |
| 1030 | one is in the shadow of a branch or abort, can lead to a |
| 1031 | deadlock when the VMOV instructions are issued out-of-order. |
| 1032 | |
Doug Anderson | 9f6f935 | 2016-04-07 00:27:26 +0100 | [diff] [blame] | 1033 | config ARM_ERRATA_825619 |
| 1034 | bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock" |
| 1035 | depends on CPU_V7 |
| 1036 | help |
| 1037 | This option enables the workaround for the 825619 Cortex-A12 |
| 1038 | (all revs) erratum. Within rare timing constraints, executing a |
| 1039 | DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable |
| 1040 | and Device/Strongly-Ordered loads and stores might cause deadlock |
| 1041 | |
Doug Anderson | 304009a | 2019-04-26 23:35:46 +0100 | [diff] [blame] | 1042 | config ARM_ERRATA_857271 |
| 1043 | bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions" |
| 1044 | depends on CPU_V7 |
| 1045 | help |
| 1046 | This option enables the workaround for the 857271 Cortex-A12 |
| 1047 | (all revs) erratum. Under very rare timing conditions, the CPU might |
| 1048 | hang. The workaround is expected to have a < 1% performance impact. |
| 1049 | |
Doug Anderson | 9f6f935 | 2016-04-07 00:27:26 +0100 | [diff] [blame] | 1050 | config ARM_ERRATA_852421 |
| 1051 | bool "ARM errata: A17: DMB ST might fail to create order between stores" |
| 1052 | depends on CPU_V7 |
| 1053 | help |
| 1054 | This option enables the workaround for the 852421 Cortex-A17 |
| 1055 | (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions, |
| 1056 | execution of a DMB ST instruction might fail to properly order |
| 1057 | stores from GroupA and stores from GroupB. |
| 1058 | |
Doug Anderson | 62c0f4a | 2016-04-07 00:25:00 +0100 | [diff] [blame] | 1059 | config ARM_ERRATA_852423 |
| 1060 | bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption" |
| 1061 | depends on CPU_V7 |
| 1062 | help |
| 1063 | This option enables the workaround for: |
| 1064 | - Cortex-A17 852423: Execution of a sequence of instructions might |
| 1065 | lead to either a data corruption or a CPU deadlock. Not fixed in |
| 1066 | any Cortex-A17 cores yet. |
| 1067 | This is identical to Cortex-A12 erratum 852422. It is a separate |
| 1068 | config option from the A12 erratum due to the way errata are checked |
| 1069 | for and handled. |
| 1070 | |
Doug Anderson | 304009a | 2019-04-26 23:35:46 +0100 | [diff] [blame] | 1071 | config ARM_ERRATA_857272 |
| 1072 | bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions" |
| 1073 | depends on CPU_V7 |
| 1074 | help |
| 1075 | This option enables the workaround for the 857272 Cortex-A17 erratum. |
| 1076 | This erratum is not known to be fixed in any A17 revision. |
| 1077 | This is identical to Cortex-A12 erratum 857271. It is a separate |
| 1078 | config option from the A12 erratum due to the way errata are checked |
| 1079 | for and handled. |
| 1080 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1081 | endmenu |
| 1082 | |
| 1083 | source "arch/arm/common/Kconfig" |
| 1084 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1085 | menu "Bus support" |
| 1086 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1087 | config ISA |
| 1088 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1089 | help |
| 1090 | Find out whether you have ISA slots on your motherboard. ISA is the |
| 1091 | name of a bus system, i.e. the way the CPU talks to the other stuff |
| 1092 | inside your box. Other bus systems are PCI, EISA, MicroChannel |
| 1093 | (MCA) or VESA. ISA is an older system, now being displaced by PCI; |
| 1094 | newer boards don't support it. If you have ISA, say Y, otherwise N. |
| 1095 | |
Russell King | 065909b | 2006-01-04 15:44:16 +0000 | [diff] [blame] | 1096 | # Select ISA DMA controller support |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1097 | config ISA_DMA |
| 1098 | bool |
Russell King | 065909b | 2006-01-04 15:44:16 +0000 | [diff] [blame] | 1099 | select ISA_DMA_API |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1100 | |
Russell King | 065909b | 2006-01-04 15:44:16 +0000 | [diff] [blame] | 1101 | # Select ISA DMA interface |
Al Viro | 5cae841 | 2005-05-04 05:39:22 +0100 | [diff] [blame] | 1102 | config ISA_DMA_API |
| 1103 | bool |
Al Viro | 5cae841 | 2005-05-04 05:39:22 +0100 | [diff] [blame] | 1104 | |
Marcelo Roberto Jimenez | b080ac8 | 2010-12-16 21:34:51 +0100 | [diff] [blame] | 1105 | config PCI_NANOENGINE |
| 1106 | bool "BSE nanoEngine PCI support" |
| 1107 | depends on SA1100_NANOENGINE |
| 1108 | help |
| 1109 | Enable PCI on the BSE nanoEngine board. |
| 1110 | |
Benjamin Gaignard | 779eb41 | 2019-05-21 10:17:39 +0100 | [diff] [blame] | 1111 | config ARM_ERRATA_814220 |
| 1112 | bool "ARM errata: Cache maintenance by set/way operations can execute out of order" |
| 1113 | depends on CPU_V7 |
| 1114 | help |
| 1115 | The v7 ARM states that all cache and branch predictor maintenance |
| 1116 | operations that do not specify an address execute, relative to |
| 1117 | each other, in program order. |
| 1118 | However, because of this erratum, an L2 set/way cache maintenance |
| 1119 | operation can overtake an L1 set/way cache maintenance operation. |
| 1120 | This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3, |
| 1121 | r0p4, r0p5. |
| 1122 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1123 | endmenu |
| 1124 | |
| 1125 | menu "Kernel Features" |
| 1126 | |
Dave Martin | 3b55658 | 2011-12-07 15:38:04 +0000 | [diff] [blame] | 1127 | config HAVE_SMP |
| 1128 | bool |
| 1129 | help |
| 1130 | This option should be selected by machines which have an SMP- |
| 1131 | capable CPU. |
| 1132 | |
| 1133 | The only effect of this option is to make the SMP-related |
| 1134 | options available to the user for configuration. |
| 1135 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1136 | config SMP |
Russell King | bb2d813 | 2011-05-12 09:52:02 +0100 | [diff] [blame] | 1137 | bool "Symmetric Multi-Processing" |
Russell King | fbb4dda | 2011-01-17 18:01:58 +0000 | [diff] [blame] | 1138 | depends on CPU_V6K || CPU_V7 |
Dave Martin | 3b55658 | 2011-12-07 15:38:04 +0000 | [diff] [blame] | 1139 | depends on HAVE_SMP |
Jonathan Austin | 801bb21 | 2013-02-22 18:56:04 +0000 | [diff] [blame] | 1140 | depends on MMU || ARM_MPU |
Arnd Bergmann | 0361748 | 2015-05-26 15:36:58 +0100 | [diff] [blame] | 1141 | select IRQ_WORK |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1142 | help |
| 1143 | This enables support for systems with more than one CPU. If you have |
Robert Graffham | 4a47415 | 2014-01-23 15:55:29 -0800 | [diff] [blame] | 1144 | a system with only one CPU, say N. If you have a system with more |
| 1145 | than one CPU, say Y. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1146 | |
Robert Graffham | 4a47415 | 2014-01-23 15:55:29 -0800 | [diff] [blame] | 1147 | If you say N here, the kernel will run on uni- and multiprocessor |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1148 | machines, but will use only one CPU of a multiprocessor machine. If |
Robert Graffham | 4a47415 | 2014-01-23 15:55:29 -0800 | [diff] [blame] | 1149 | you say Y here, the kernel will run on many, but not all, |
| 1150 | uniprocessor machines. On a uniprocessor machine, the kernel |
| 1151 | will run faster if you say N here. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1152 | |
Mauro Carvalho Chehab | cb1aaeb | 2019-06-07 15:54:32 -0300 | [diff] [blame] | 1153 | See also <file:Documentation/x86/i386/IO-APIC.rst>, |
Mauro Carvalho Chehab | 4f4cfa6 | 2019-06-27 14:56:51 -0300 | [diff] [blame] | 1154 | <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at |
Justin P. Mattock | 50a23e6 | 2010-10-16 10:36:23 -0700 | [diff] [blame] | 1155 | <http://tldp.org/HOWTO/SMP-HOWTO.html>. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1156 | |
| 1157 | If you don't know what to do here, say N. |
| 1158 | |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 1159 | config SMP_ON_UP |
Russell King | 5744ff4 | 2015-02-13 11:04:21 +0000 | [diff] [blame] | 1160 | bool "Allow booting SMP kernel on uniprocessor systems" |
Jonathan Austin | 801bb21 | 2013-02-22 18:56:04 +0000 | [diff] [blame] | 1161 | depends on SMP && !XIP_KERNEL && MMU |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 1162 | default y |
| 1163 | help |
| 1164 | SMP kernels contain instructions which fail on non-SMP processors. |
| 1165 | Enabling this option allows the kernel to modify itself to make |
| 1166 | these instructions safe. Disabling it allows about 1K of space |
| 1167 | savings. |
| 1168 | |
| 1169 | If you don't know what to do here, say Y. |
| 1170 | |
Vincent Guittot | c9018aa | 2011-08-08 13:21:59 +0100 | [diff] [blame] | 1171 | config ARM_CPU_TOPOLOGY |
| 1172 | bool "Support cpu topology definition" |
| 1173 | depends on SMP && CPU_V7 |
| 1174 | default y |
| 1175 | help |
| 1176 | Support ARM cpu topology definition. The MPIDR register defines |
| 1177 | affinity between processors which is then used to describe the cpu |
| 1178 | topology of an ARM System. |
| 1179 | |
| 1180 | config SCHED_MC |
| 1181 | bool "Multi-core scheduler support" |
| 1182 | depends on ARM_CPU_TOPOLOGY |
| 1183 | help |
| 1184 | Multi-core scheduler support improves the CPU scheduler's decision |
| 1185 | making when dealing with multi-core CPU chips at a cost of slightly |
| 1186 | increased overhead in some places. If unsure say N here. |
| 1187 | |
| 1188 | config SCHED_SMT |
| 1189 | bool "SMT scheduler support" |
| 1190 | depends on ARM_CPU_TOPOLOGY |
| 1191 | help |
| 1192 | Improves the CPU scheduler's decision making when dealing with |
| 1193 | MultiThreading at a cost of slightly increased overhead in some |
| 1194 | places. If unsure say N here. |
| 1195 | |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 1196 | config HAVE_ARM_SCU |
| 1197 | bool |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 1198 | help |
Geert Uytterhoeven | 8f433ec | 2019-01-08 14:28:05 +0100 | [diff] [blame] | 1199 | This option enables support for the ARM snoop control unit |
Russell King | a8cbcd9 | 2009-05-16 11:51:14 +0100 | [diff] [blame] | 1200 | |
Mark Rutland | 8a4da6e | 2012-11-12 14:33:44 +0000 | [diff] [blame] | 1201 | config HAVE_ARM_ARCH_TIMER |
Marc Zyngier | 022c03a | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 1202 | bool "Architected timer support" |
| 1203 | depends on CPU_V7 |
Mark Rutland | 8a4da6e | 2012-11-12 14:33:44 +0000 | [diff] [blame] | 1204 | select ARM_ARCH_TIMER |
Marc Zyngier | 022c03a | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 1205 | help |
| 1206 | This option enables support for the ARM architected timer |
| 1207 | |
Russell King | f32f4ce | 2009-05-16 12:14:21 +0100 | [diff] [blame] | 1208 | config HAVE_ARM_TWD |
| 1209 | bool |
Russell King | f32f4ce | 2009-05-16 12:14:21 +0100 | [diff] [blame] | 1210 | help |
| 1211 | This options enables support for the ARM timer and watchdog unit |
| 1212 | |
Nicolas Pitre | e8db288 | 2012-04-12 02:45:22 -0400 | [diff] [blame] | 1213 | config MCPM |
| 1214 | bool "Multi-Cluster Power Management" |
| 1215 | depends on CPU_V7 && SMP |
| 1216 | help |
| 1217 | This option provides the common power management infrastructure |
| 1218 | for (multi-)cluster based systems, such as big.LITTLE based |
| 1219 | systems. |
| 1220 | |
Haojian Zhuang | ebf4a5c | 2014-04-15 14:52:00 +0800 | [diff] [blame] | 1221 | config MCPM_QUAD_CLUSTER |
| 1222 | bool |
| 1223 | depends on MCPM |
| 1224 | help |
| 1225 | To avoid wasting resources unnecessarily, MCPM only supports up |
| 1226 | to 2 clusters by default. |
| 1227 | Platforms with 3 or 4 clusters that use MCPM must select this |
| 1228 | option to allow the additional clusters to be managed. |
| 1229 | |
Nicolas Pitre | 1c33be5 | 2012-04-12 02:56:10 -0400 | [diff] [blame] | 1230 | config BIG_LITTLE |
| 1231 | bool "big.LITTLE support (Experimental)" |
| 1232 | depends on CPU_V7 && SMP |
| 1233 | select MCPM |
| 1234 | help |
| 1235 | This option enables support selections for the big.LITTLE |
| 1236 | system architecture. |
| 1237 | |
| 1238 | config BL_SWITCHER |
| 1239 | bool "big.LITTLE switcher support" |
Arnd Bergmann | 6c044fe | 2015-11-19 15:49:23 +0100 | [diff] [blame] | 1240 | depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC |
Russell King | 51aaf81 | 2014-04-22 22:26:27 +0100 | [diff] [blame] | 1241 | select CPU_PM |
Nicolas Pitre | 1c33be5 | 2012-04-12 02:56:10 -0400 | [diff] [blame] | 1242 | help |
| 1243 | The big.LITTLE "switcher" provides the core functionality to |
| 1244 | transparently handle transition between a cluster of A15's |
| 1245 | and a cluster of A7's in a big.LITTLE system. |
| 1246 | |
Nicolas Pitre | b22537c | 2012-04-12 03:04:28 -0400 | [diff] [blame] | 1247 | config BL_SWITCHER_DUMMY_IF |
| 1248 | tristate "Simple big.LITTLE switcher user interface" |
| 1249 | depends on BL_SWITCHER && DEBUG_KERNEL |
| 1250 | help |
| 1251 | This is a simple and dummy char dev interface to control |
| 1252 | the big.LITTLE switcher core code. It is meant for |
| 1253 | debugging purposes only. |
| 1254 | |
Lennert Buytenhek | 8d5796d | 2008-08-25 21:03:32 +0100 | [diff] [blame] | 1255 | choice |
| 1256 | prompt "Memory split" |
Russell King | 006fa25 | 2014-02-26 19:40:46 +0000 | [diff] [blame] | 1257 | depends on MMU |
Lennert Buytenhek | 8d5796d | 2008-08-25 21:03:32 +0100 | [diff] [blame] | 1258 | default VMSPLIT_3G |
| 1259 | help |
| 1260 | Select the desired split between kernel and user memory. |
| 1261 | |
| 1262 | If you are not absolutely sure what you are doing, leave this |
| 1263 | option alone! |
| 1264 | |
| 1265 | config VMSPLIT_3G |
| 1266 | bool "3G/1G user/kernel split" |
Nicolas Pitre | 63ce446 | 2015-09-13 03:30:11 +0100 | [diff] [blame] | 1267 | config VMSPLIT_3G_OPT |
Yisheng Xie | bbeedfd | 2017-06-09 15:28:18 +0100 | [diff] [blame] | 1268 | depends on !ARM_LPAE |
Nicolas Pitre | 63ce446 | 2015-09-13 03:30:11 +0100 | [diff] [blame] | 1269 | bool "3G/1G user/kernel split (for full 1G low memory)" |
Lennert Buytenhek | 8d5796d | 2008-08-25 21:03:32 +0100 | [diff] [blame] | 1270 | config VMSPLIT_2G |
| 1271 | bool "2G/2G user/kernel split" |
| 1272 | config VMSPLIT_1G |
| 1273 | bool "1G/3G user/kernel split" |
| 1274 | endchoice |
| 1275 | |
| 1276 | config PAGE_OFFSET |
| 1277 | hex |
Russell King | 006fa25 | 2014-02-26 19:40:46 +0000 | [diff] [blame] | 1278 | default PHYS_OFFSET if !MMU |
Lennert Buytenhek | 8d5796d | 2008-08-25 21:03:32 +0100 | [diff] [blame] | 1279 | default 0x40000000 if VMSPLIT_1G |
| 1280 | default 0x80000000 if VMSPLIT_2G |
Nicolas Pitre | 63ce446 | 2015-09-13 03:30:11 +0100 | [diff] [blame] | 1281 | default 0xB0000000 if VMSPLIT_3G_OPT |
Lennert Buytenhek | 8d5796d | 2008-08-25 21:03:32 +0100 | [diff] [blame] | 1282 | default 0xC0000000 |
| 1283 | |
Linus Walleij | c12366b | 2020-10-25 23:53:46 +0100 | [diff] [blame] | 1284 | config KASAN_SHADOW_OFFSET |
| 1285 | hex |
| 1286 | depends on KASAN |
| 1287 | default 0x1f000000 if PAGE_OFFSET=0x40000000 |
| 1288 | default 0x5f000000 if PAGE_OFFSET=0x80000000 |
| 1289 | default 0x9f000000 if PAGE_OFFSET=0xC0000000 |
| 1290 | default 0x8f000000 if PAGE_OFFSET=0xB0000000 |
| 1291 | default 0xffffffff |
| 1292 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1293 | config NR_CPUS |
| 1294 | int "Maximum number of CPUs (2-32)" |
Ard Biesheuvel | d624833 | 2021-02-17 20:26:23 +0100 | [diff] [blame^] | 1295 | range 2 16 if DEBUG_KMAP_LOCAL |
| 1296 | range 2 32 if !DEBUG_KMAP_LOCAL |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1297 | depends on SMP |
| 1298 | default "4" |
Ard Biesheuvel | d624833 | 2021-02-17 20:26:23 +0100 | [diff] [blame^] | 1299 | help |
| 1300 | The maximum number of CPUs that the kernel can support. |
| 1301 | Up to 32 CPUs can be supported, or up to 16 if kmap_local() |
| 1302 | debugging is enabled, which uses half of the per-CPU fixmap |
| 1303 | slots as guard regions. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1304 | |
Russell King | a054a81 | 2005-11-02 22:24:33 +0000 | [diff] [blame] | 1305 | config HOTPLUG_CPU |
Russell King | 00b7ded | 2012-10-22 22:54:30 +0100 | [diff] [blame] | 1306 | bool "Support for hot-pluggable CPUs" |
Stephen Rothwell | 40b3136 | 2013-05-21 13:49:35 +1000 | [diff] [blame] | 1307 | depends on SMP |
Dietmar Eggemann | 1b5ba35 | 2019-01-21 14:42:42 +0100 | [diff] [blame] | 1308 | select GENERIC_IRQ_MIGRATION |
Russell King | a054a81 | 2005-11-02 22:24:33 +0000 | [diff] [blame] | 1309 | help |
| 1310 | Say Y here to experiment with turning CPUs off and on. CPUs |
| 1311 | can be controlled through /sys/devices/system/cpu. |
| 1312 | |
Will Deacon | 2bdd424 | 2012-12-12 19:20:52 +0000 | [diff] [blame] | 1313 | config ARM_PSCI |
| 1314 | bool "Support for the ARM Power State Coordination Interface (PSCI)" |
Jens Wiklander | e679660 | 2016-01-04 15:46:47 +0100 | [diff] [blame] | 1315 | depends on HAVE_ARM_SMCCC |
Mark Rutland | be12039 | 2015-07-31 15:46:19 +0100 | [diff] [blame] | 1316 | select ARM_PSCI_FW |
Will Deacon | 2bdd424 | 2012-12-12 19:20:52 +0000 | [diff] [blame] | 1317 | help |
| 1318 | Say Y here if you want Linux to communicate with system firmware |
| 1319 | implementing the PSCI specification for CPU-centric power |
| 1320 | management operations described in ARM document number ARM DEN |
| 1321 | 0022A ("Power State Coordination Interface System Software on |
| 1322 | ARM processors"). |
| 1323 | |
Maxime Ripard | 2a6ad87 | 2013-02-03 12:24:48 +0100 | [diff] [blame] | 1324 | # The GPIO number here must be sorted by descending number. In case of |
| 1325 | # a multiplatform kernel, we just want the highest value required by the |
| 1326 | # selected platforms. |
Peter De Schrijver (NVIDIA) | 44986ab | 2011-12-21 10:48:45 +0100 | [diff] [blame] | 1327 | config ARCH_NR_GPIO |
| 1328 | int |
Marek Vasut | 139358b | 2017-05-09 08:20:03 -0500 | [diff] [blame] | 1329 | default 2048 if ARCH_SOCFPGA |
Geert Uytterhoeven | d9be9ce | 2018-04-20 15:28:27 +0200 | [diff] [blame] | 1330 | default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \ |
Tao Ren | a3ee4fe | 2019-10-30 18:40:40 -0700 | [diff] [blame] | 1331 | ARCH_ZYNQ || ARCH_ASPEED |
Tomasz Figa | aa42587 | 2014-07-03 13:17:12 +0200 | [diff] [blame] | 1332 | default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ |
| 1333 | SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 |
Boris BREZILLON | eb171a9 | 2014-04-10 15:52:46 +0200 | [diff] [blame] | 1334 | default 416 if ARCH_SUNXI |
Olof Johansson | 06b851e | 2013-04-02 18:33:58 -0700 | [diff] [blame] | 1335 | default 392 if ARCH_U8500 |
Tony Prisk | 01bb914 | 2013-03-09 18:22:30 +1300 | [diff] [blame] | 1336 | default 352 if ARCH_VT8500 |
Heiko Stuebner | 7b5da4c | 2014-05-26 00:13:51 +0200 | [diff] [blame] | 1337 | default 288 if ARCH_ROCKCHIP |
Maxime Ripard | 2a6ad87 | 2013-02-03 12:24:48 +0100 | [diff] [blame] | 1338 | default 264 if MACH_H4700 |
Peter De Schrijver (NVIDIA) | 44986ab | 2011-12-21 10:48:45 +0100 | [diff] [blame] | 1339 | default 0 |
| 1340 | help |
| 1341 | Maximum number of GPIOs in the system. |
| 1342 | |
| 1343 | If unsure, leave the default value. |
| 1344 | |
Russell King | c9218b1 | 2013-04-27 23:31:10 +0100 | [diff] [blame] | 1345 | config HZ_FIXED |
Russell King | f806581 | 2006-03-02 22:41:59 +0000 | [diff] [blame] | 1346 | int |
Alexandre Belloni | 1164f67 | 2015-03-13 22:57:24 +0100 | [diff] [blame] | 1347 | default 128 if SOC_AT91RM9200 |
Russell King | 47d8468 | 2013-09-10 23:47:55 +0100 | [diff] [blame] | 1348 | default 0 |
Russell King | c9218b1 | 2013-04-27 23:31:10 +0100 | [diff] [blame] | 1349 | |
| 1350 | choice |
Russell King | 47d8468 | 2013-09-10 23:47:55 +0100 | [diff] [blame] | 1351 | depends on HZ_FIXED = 0 |
Russell King | c9218b1 | 2013-04-27 23:31:10 +0100 | [diff] [blame] | 1352 | prompt "Timer frequency" |
| 1353 | |
| 1354 | config HZ_100 |
| 1355 | bool "100 Hz" |
| 1356 | |
| 1357 | config HZ_200 |
| 1358 | bool "200 Hz" |
| 1359 | |
| 1360 | config HZ_250 |
| 1361 | bool "250 Hz" |
| 1362 | |
| 1363 | config HZ_300 |
| 1364 | bool "300 Hz" |
| 1365 | |
| 1366 | config HZ_500 |
| 1367 | bool "500 Hz" |
| 1368 | |
| 1369 | config HZ_1000 |
| 1370 | bool "1000 Hz" |
| 1371 | |
| 1372 | endchoice |
| 1373 | |
| 1374 | config HZ |
| 1375 | int |
Russell King | 47d8468 | 2013-09-10 23:47:55 +0100 | [diff] [blame] | 1376 | default HZ_FIXED if HZ_FIXED != 0 |
Russell King | c9218b1 | 2013-04-27 23:31:10 +0100 | [diff] [blame] | 1377 | default 100 if HZ_100 |
| 1378 | default 200 if HZ_200 |
| 1379 | default 250 if HZ_250 |
| 1380 | default 300 if HZ_300 |
| 1381 | default 500 if HZ_500 |
| 1382 | default 1000 |
| 1383 | |
| 1384 | config SCHED_HRTICK |
| 1385 | def_bool HIGH_RES_TIMERS |
Russell King | f806581 | 2006-03-02 22:41:59 +0000 | [diff] [blame] | 1386 | |
Catalin Marinas | 16c7965 | 2009-07-24 12:33:02 +0100 | [diff] [blame] | 1387 | config THUMB2_KERNEL |
Uwe Kleine-König | bc7dea0 | 2011-12-09 20:52:10 +0100 | [diff] [blame] | 1388 | bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY |
Uwe Kleine-König | 4477ca4 | 2013-03-21 21:02:37 +0100 | [diff] [blame] | 1389 | depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K |
Uwe Kleine-König | bc7dea0 | 2011-12-09 20:52:10 +0100 | [diff] [blame] | 1390 | default y if CPU_THUMBONLY |
Arnd Bergmann | 89bace6 | 2011-06-10 14:12:21 +0000 | [diff] [blame] | 1391 | select ARM_UNWIND |
Catalin Marinas | 16c7965 | 2009-07-24 12:33:02 +0100 | [diff] [blame] | 1392 | help |
| 1393 | By enabling this option, the kernel will be compiled in |
Nicolas Pitre | 75fea30 | 2017-11-29 07:52:52 +0100 | [diff] [blame] | 1394 | Thumb-2 mode. |
Catalin Marinas | 16c7965 | 2009-07-24 12:33:02 +0100 | [diff] [blame] | 1395 | |
| 1396 | If unsure, say N. |
| 1397 | |
Nicolas Pitre | 42f25bd | 2015-12-12 02:49:21 +0100 | [diff] [blame] | 1398 | config ARM_PATCH_IDIV |
| 1399 | bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()" |
| 1400 | depends on CPU_32v7 && !XIP_KERNEL |
| 1401 | default y |
| 1402 | help |
| 1403 | The ARM compiler inserts calls to __aeabi_idiv() and |
| 1404 | __aeabi_uidiv() when it needs to perform division on signed |
| 1405 | and unsigned integers. Some v7 CPUs have support for the sdiv |
| 1406 | and udiv instructions that can be used to implement those |
| 1407 | functions. |
| 1408 | |
| 1409 | Enabling this option allows the kernel to modify itself to |
| 1410 | replace the first two instructions of these library functions |
| 1411 | with the sdiv or udiv plus "bx lr" instructions when the CPU |
| 1412 | it is running on supports them. Typically this will be faster |
| 1413 | and less power intensive than running the original library |
| 1414 | code to do integer division. |
| 1415 | |
Nicolas Pitre | 704bdda | 2006-01-14 16:33:50 +0000 | [diff] [blame] | 1416 | config AEABI |
Nick Desaulniers | a05b960 | 2019-07-08 20:38:15 +0100 | [diff] [blame] | 1417 | bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \ |
| 1418 | !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG |
| 1419 | default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG |
Nicolas Pitre | 704bdda | 2006-01-14 16:33:50 +0000 | [diff] [blame] | 1420 | help |
| 1421 | This option allows for the kernel to be compiled using the latest |
| 1422 | ARM ABI (aka EABI). This is only useful if you are using a user |
| 1423 | space environment that is also compiled with EABI. |
| 1424 | |
| 1425 | Since there are major incompatibilities between the legacy ABI and |
| 1426 | EABI, especially with regard to structure member alignment, this |
| 1427 | option also changes the kernel syscall calling convention to |
| 1428 | disambiguate both ABIs and allow for backward compatibility support |
| 1429 | (selected with CONFIG_OABI_COMPAT). |
| 1430 | |
| 1431 | To use this you need GCC version 4.0.0 or later. |
| 1432 | |
Nicolas Pitre | 6c90c87 | 2006-01-14 16:37:15 +0000 | [diff] [blame] | 1433 | config OABI_COMPAT |
Russell King | a73a3ff | 2006-02-08 21:09:55 +0000 | [diff] [blame] | 1434 | bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" |
Kees Cook | d6f94fa | 2013-01-16 18:53:14 -0800 | [diff] [blame] | 1435 | depends on AEABI && !THUMB2_KERNEL |
Nicolas Pitre | 6c90c87 | 2006-01-14 16:37:15 +0000 | [diff] [blame] | 1436 | help |
| 1437 | This option preserves the old syscall interface along with the |
| 1438 | new (ARM EABI) one. It also provides a compatibility layer to |
| 1439 | intercept syscalls that have structure arguments which layout |
| 1440 | in memory differs between the legacy ABI and the new ARM EABI |
| 1441 | (only for non "thumb" binaries). This option adds a tiny |
| 1442 | overhead to all syscalls and produces a slightly larger kernel. |
Kees Cook | 9170217 | 2013-11-09 00:51:56 +0100 | [diff] [blame] | 1443 | |
| 1444 | The seccomp filter system will not be available when this is |
| 1445 | selected, since there is no way yet to sensibly distinguish |
| 1446 | between calling conventions during filtering. |
| 1447 | |
Nicolas Pitre | 6c90c87 | 2006-01-14 16:37:15 +0000 | [diff] [blame] | 1448 | If you know you'll be using only pure EABI user space then you |
| 1449 | can say N here. If this option is not selected and you attempt |
| 1450 | to execute a legacy ABI binary then the result will be |
| 1451 | UNPREDICTABLE (in fact it can be predicted that it won't work |
Kees Cook | b02f846 | 2013-11-09 00:31:11 +0100 | [diff] [blame] | 1452 | at all). If in doubt say N. |
Nicolas Pitre | 6c90c87 | 2006-01-14 16:37:15 +0000 | [diff] [blame] | 1453 | |
Gregory Fong | fb597f2 | 2020-05-22 15:12:30 +0100 | [diff] [blame] | 1454 | config ARCH_SELECT_MEMORY_MODEL |
Russell King | 05944d7 | 2006-11-30 20:43:51 +0000 | [diff] [blame] | 1455 | bool |
| 1456 | |
Gregory Fong | fb597f2 | 2020-05-22 15:12:30 +0100 | [diff] [blame] | 1457 | config ARCH_FLATMEM_ENABLE |
| 1458 | bool |
| 1459 | |
Russell King | 05944d7 | 2006-11-30 20:43:51 +0000 | [diff] [blame] | 1460 | config ARCH_SPARSEMEM_ENABLE |
| 1461 | bool |
Gregory Fong | fb597f2 | 2020-05-22 15:12:30 +0100 | [diff] [blame] | 1462 | select SPARSEMEM_STATIC if SPARSEMEM |
Russell King | 07a2f73 | 2008-10-01 21:39:58 +0100 | [diff] [blame] | 1463 | |
Nicolas Pitre | 053a96c | 2008-09-19 00:36:12 -0400 | [diff] [blame] | 1464 | config HIGHMEM |
Russell King | e8db89a | 2011-05-12 09:53:05 +0100 | [diff] [blame] | 1465 | bool "High Memory Support" |
| 1466 | depends on MMU |
Thomas Gleixner | 2a15ba8 | 2020-11-03 10:27:22 +0100 | [diff] [blame] | 1467 | select KMAP_LOCAL |
Nicolas Pitre | 053a96c | 2008-09-19 00:36:12 -0400 | [diff] [blame] | 1468 | help |
| 1469 | The address space of ARM processors is only 4 Gigabytes large |
| 1470 | and it has to accommodate user address space, kernel address |
| 1471 | space as well as some memory mapped IO. That means that, if you |
| 1472 | have a large amount of physical memory and/or IO, not all of the |
| 1473 | memory can be "permanently mapped" by the kernel. The physical |
| 1474 | memory that is not permanently mapped is called "high memory". |
| 1475 | |
| 1476 | Depending on the selected kernel/user memory split, minimum |
| 1477 | vmalloc space and actual amount of RAM, you may not need this |
| 1478 | option which should result in a slightly faster kernel. |
| 1479 | |
| 1480 | If unsure, say n. |
| 1481 | |
Russell King | 65cec8e | 2009-08-17 20:02:06 +0100 | [diff] [blame] | 1482 | config HIGHPTE |
Russell King | 9a431bd | 2015-06-25 10:44:08 +0100 | [diff] [blame] | 1483 | bool "Allocate 2nd-level pagetables from highmem" if EXPERT |
Russell King | 65cec8e | 2009-08-17 20:02:06 +0100 | [diff] [blame] | 1484 | depends on HIGHMEM |
Russell King | 9a431bd | 2015-06-25 10:44:08 +0100 | [diff] [blame] | 1485 | default y |
Russell King | b4d103d | 2015-06-25 10:49:45 +0100 | [diff] [blame] | 1486 | help |
| 1487 | The VM uses one page of physical memory for each page table. |
| 1488 | For systems with a lot of processes, this can use a lot of |
| 1489 | precious low memory, eventually leading to low memory being |
| 1490 | consumed by page tables. Setting this option will allow |
| 1491 | user-space 2nd level page tables to reside in high memory. |
Russell King | 65cec8e | 2009-08-17 20:02:06 +0100 | [diff] [blame] | 1492 | |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 1493 | config CPU_SW_DOMAIN_PAN |
| 1494 | bool "Enable use of CPU domains to implement privileged no-access" |
| 1495 | depends on MMU && !ARM_LPAE |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1496 | default y |
| 1497 | help |
Russell King | a5e090a | 2015-08-19 20:40:41 +0100 | [diff] [blame] | 1498 | Increase kernel security by ensuring that normal kernel accesses |
| 1499 | are unable to access userspace addresses. This can help prevent |
| 1500 | use-after-free bugs becoming an exploitable privilege escalation |
| 1501 | by ensuring that magic values (such as LIST_POISON) will always |
| 1502 | fault when dereferenced. |
| 1503 | |
| 1504 | CPUs with low-vector mappings use a best-efforts implementation. |
| 1505 | Their lower 1MB needs to remain accessible for the vectors, but |
| 1506 | the remainder of userspace will become appropriately inaccessible. |
Yasunori Goto | c80d79d | 2006-04-10 22:53:53 -0700 | [diff] [blame] | 1507 | |
| 1508 | config HW_PERF_EVENTS |
Mark Rutland | fa8ad78 | 2015-07-06 12:23:53 +0100 | [diff] [blame] | 1509 | def_bool y |
| 1510 | depends on ARM_PMU |
Jamie Iles | 1b8873a | 2010-02-02 20:25:44 +0100 | [diff] [blame] | 1511 | |
Catalin Marinas | 1355e2a | 2012-07-25 14:32:38 +0100 | [diff] [blame] | 1512 | config SYS_SUPPORTS_HUGETLBFS |
| 1513 | def_bool y |
| 1514 | depends on ARM_LPAE |
| 1515 | |
Catalin Marinas | 8d96250 | 2012-07-25 14:39:26 +0100 | [diff] [blame] | 1516 | config HAVE_ARCH_TRANSPARENT_HUGEPAGE |
| 1517 | def_bool y |
| 1518 | depends on ARM_LPAE |
| 1519 | |
Steven Capper | 4bfab20 | 2013-07-26 14:58:22 +0100 | [diff] [blame] | 1520 | config ARCH_WANT_GENERAL_HUGETLB |
| 1521 | def_bool y |
| 1522 | |
Ard Biesheuvel | 7d485f6 | 2014-11-24 16:54:35 +0100 | [diff] [blame] | 1523 | config ARM_MODULE_PLTS |
| 1524 | bool "Use PLTs to allow module memory to spill over into vmalloc area" |
| 1525 | depends on MODULES |
Anders Roxell | e7229f7 | 2018-03-26 14:54:25 +0100 | [diff] [blame] | 1526 | default y |
Ard Biesheuvel | 7d485f6 | 2014-11-24 16:54:35 +0100 | [diff] [blame] | 1527 | help |
| 1528 | Allocate PLTs when loading modules so that jumps and calls whose |
| 1529 | targets are too far away for their relative offsets to be encoded |
| 1530 | in the instructions themselves can be bounced via veneers in the |
| 1531 | module's PLT. This allows modules to be allocated in the generic |
| 1532 | vmalloc area after the dedicated module memory area has been |
| 1533 | exhausted. The modules will use slightly more memory, but after |
| 1534 | rounding up to page size, the actual memory footprint is usually |
| 1535 | the same. |
| 1536 | |
Anders Roxell | e7229f7 | 2018-03-26 14:54:25 +0100 | [diff] [blame] | 1537 | Disabling this is usually safe for small single-platform |
| 1538 | configurations. If unsure, say y. |
Ard Biesheuvel | 7d485f6 | 2014-11-24 16:54:35 +0100 | [diff] [blame] | 1539 | |
Magnus Damm | c1b2d97 | 2010-07-05 10:00:11 +0100 | [diff] [blame] | 1540 | config FORCE_MAX_ZONEORDER |
Ulrich Hecht | 36d6c92 | 2015-08-14 15:51:06 +0200 | [diff] [blame] | 1541 | int "Maximum zone order" |
Yegor Yefremov | 898f08e | 2012-10-08 14:37:53 -0700 | [diff] [blame] | 1542 | default "12" if SOC_AM33XX |
Uwe Kleine-König | cc61113 | 2021-01-15 16:51:24 +0100 | [diff] [blame] | 1543 | default "9" if SA1111 |
Magnus Damm | c1b2d97 | 2010-07-05 10:00:11 +0100 | [diff] [blame] | 1544 | default "11" |
| 1545 | help |
| 1546 | The kernel memory allocator divides physically contiguous memory |
| 1547 | blocks into "zones", where each zone is a power of two number of |
| 1548 | pages. This option selects the largest power of two that the kernel |
| 1549 | keeps in the memory allocator. If you need to allocate very large |
| 1550 | blocks of physically contiguous memory, then you may need to |
| 1551 | increase this value. |
| 1552 | |
| 1553 | This config option is actually maximum order plus one. For example, |
| 1554 | a value of 11 means that the largest free memory block is 2^10 pages. |
| 1555 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1556 | config ALIGNMENT_TRAP |
Arnd Bergmann | 3e3f354 | 2020-09-24 20:25:46 +0200 | [diff] [blame] | 1557 | def_bool CPU_CP15_MMU |
Russell King | e119bff | 2010-01-10 17:23:29 +0000 | [diff] [blame] | 1558 | select HAVE_PROC_CPU if PROC_FS |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1559 | help |
Matt LaPlante | 84eb8d0 | 2006-10-03 22:53:09 +0200 | [diff] [blame] | 1560 | ARM processors cannot fetch/store information which is not |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1561 | naturally aligned on the bus, i.e., a 4 byte fetch must start at an |
| 1562 | address divisible by 4. On 32-bit ARM processors, these non-aligned |
| 1563 | fetch/store instructions will be emulated in software if you say |
| 1564 | here, which has a severe performance impact. This is necessary for |
| 1565 | correct operation of some network protocols. With an IP-only |
| 1566 | configuration it is safe to say N, otherwise say Y. |
| 1567 | |
Lennert Buytenhek | 39ec58f | 2009-03-09 14:30:09 -0400 | [diff] [blame] | 1568 | config UACCESS_WITH_MEMCPY |
Linus Walleij | 38ef2ad | 2012-09-10 16:36:37 +0100 | [diff] [blame] | 1569 | bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" |
| 1570 | depends on MMU |
Lennert Buytenhek | 39ec58f | 2009-03-09 14:30:09 -0400 | [diff] [blame] | 1571 | default y if CPU_FEROCEON |
| 1572 | help |
| 1573 | Implement faster copy_to_user and clear_user methods for CPU |
| 1574 | cores where a 8-word STM instruction give significantly higher |
| 1575 | memory write throughput than a sequence of individual 32bit stores. |
| 1576 | |
| 1577 | A possible side effect is a slight increase in scheduling latency |
| 1578 | between threads sharing the same address space if they invoke |
| 1579 | such copy operations with large buffers. |
| 1580 | |
| 1581 | However, if the CPU data cache is using a write-allocate mode, |
| 1582 | this option is unlikely to provide any performance gain. |
| 1583 | |
Stefano Stabellini | 02c2433 | 2015-11-23 10:32:57 +0000 | [diff] [blame] | 1584 | config PARAVIRT |
| 1585 | bool "Enable paravirtualization code" |
| 1586 | help |
| 1587 | This changes the kernel so it can modify itself when it is run |
| 1588 | under a hypervisor, potentially improving performance significantly |
| 1589 | over full virtualization. |
| 1590 | |
| 1591 | config PARAVIRT_TIME_ACCOUNTING |
| 1592 | bool "Paravirtual steal time accounting" |
| 1593 | select PARAVIRT |
Stefano Stabellini | 02c2433 | 2015-11-23 10:32:57 +0000 | [diff] [blame] | 1594 | help |
| 1595 | Select this option to enable fine granularity task steal time |
| 1596 | accounting. Time spent executing other tasks in parallel with |
| 1597 | the current vCPU is discounted from the vCPU power. To account for |
| 1598 | that, there can be a small performance impact. |
| 1599 | |
| 1600 | If in doubt, say N here. |
| 1601 | |
Stefano Stabellini | eff8d64 | 2012-09-17 14:58:17 +0000 | [diff] [blame] | 1602 | config XEN_DOM0 |
| 1603 | def_bool y |
| 1604 | depends on XEN |
| 1605 | |
| 1606 | config XEN |
Julien Grall | c2ba1f7 | 2014-09-17 14:07:06 -0700 | [diff] [blame] | 1607 | bool "Xen guest support on ARM" |
Ian Campbell | 85323a9 | 2013-03-07 07:17:25 +0000 | [diff] [blame] | 1608 | depends on ARM && AEABI && OF |
Arnd Bergmann | f880b67 | 2012-10-09 10:33:52 +0000 | [diff] [blame] | 1609 | depends on CPU_V7 && !CPU_V6 |
Ian Campbell | 85323a9 | 2013-03-07 07:17:25 +0000 | [diff] [blame] | 1610 | depends on !GENERIC_ATOMIC64 |
Uwe Kleine-König | 7693dec | 2014-03-03 09:25:52 -0500 | [diff] [blame] | 1611 | depends on MMU |
Russell King | 51aaf81 | 2014-04-22 22:26:27 +0100 | [diff] [blame] | 1612 | select ARCH_DMA_ADDR_T_64BIT |
Stefano Stabellini | 17b7ab8 | 2013-04-24 18:47:18 +0000 | [diff] [blame] | 1613 | select ARM_PSCI |
Christoph Hellwig | f21254c | 2018-04-03 16:43:51 +0200 | [diff] [blame] | 1614 | select SWIOTLB |
Stefano Stabellini | 83862cc | 2013-10-10 13:40:44 +0000 | [diff] [blame] | 1615 | select SWIOTLB_XEN |
Stefano Stabellini | 02c2433 | 2015-11-23 10:32:57 +0000 | [diff] [blame] | 1616 | select PARAVIRT |
Stefano Stabellini | eff8d64 | 2012-09-17 14:58:17 +0000 | [diff] [blame] | 1617 | help |
| 1618 | Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. |
| 1619 | |
Ard Biesheuvel | 189af46 | 2018-12-06 09:32:57 +0100 | [diff] [blame] | 1620 | config STACKPROTECTOR_PER_TASK |
| 1621 | bool "Use a unique stack canary value for each task" |
| 1622 | depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA |
| 1623 | select GCC_PLUGIN_ARM_SSP_PER_TASK |
| 1624 | default y |
| 1625 | help |
| 1626 | Due to the fact that GCC uses an ordinary symbol reference from |
| 1627 | which to load the value of the stack canary, this value can only |
| 1628 | change at reboot time on SMP systems, and all tasks running in the |
| 1629 | kernel's address space are forced to use the same canary value for |
| 1630 | the entire duration that the system is up. |
| 1631 | |
| 1632 | Enable this option to switch to a different method that uses a |
| 1633 | different canary value for each task. |
| 1634 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1635 | endmenu |
| 1636 | |
| 1637 | menu "Boot options" |
| 1638 | |
Grant Likely | 9eb8f67 | 2011-04-28 14:27:20 -0600 | [diff] [blame] | 1639 | config USE_OF |
| 1640 | bool "Flattened Device Tree support" |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 1641 | select IRQ_DOMAIN |
Grant Likely | 9eb8f67 | 2011-04-28 14:27:20 -0600 | [diff] [blame] | 1642 | select OF |
Grant Likely | 9eb8f67 | 2011-04-28 14:27:20 -0600 | [diff] [blame] | 1643 | help |
| 1644 | Include support for flattened device tree machine descriptions. |
| 1645 | |
Nicolas Pitre | bd51e2f | 2012-09-01 03:03:25 +0100 | [diff] [blame] | 1646 | config ATAGS |
| 1647 | bool "Support for the traditional ATAGS boot data passing" if USE_OF |
| 1648 | default y |
| 1649 | help |
| 1650 | This is the traditional way of passing data to the kernel at boot |
| 1651 | time. If you are solely relying on the flattened device tree (or |
| 1652 | the ARM_ATAG_DTB_COMPAT option) then you may unselect this option |
| 1653 | to remove ATAGS support from your kernel binary. If unsure, |
| 1654 | leave this to y. |
| 1655 | |
| 1656 | config DEPRECATED_PARAM_STRUCT |
| 1657 | bool "Provide old way to pass kernel parameters" |
| 1658 | depends on ATAGS |
| 1659 | help |
| 1660 | This was deprecated in 2001 and announced to live on for 5 years. |
| 1661 | Some old boot loaders still use this way. |
| 1662 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1663 | # Compressed boot loader in ROM. Yes, we really want to ask about |
| 1664 | # TEXT and BSS so we preserve their values in the config files. |
| 1665 | config ZBOOT_ROM_TEXT |
| 1666 | hex "Compressed ROM boot loader base address" |
Chris Packham | 39c3e30 | 2020-06-09 03:28:14 +0100 | [diff] [blame] | 1667 | default 0x0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1668 | help |
| 1669 | The physical address at which the ROM-able zImage is to be |
| 1670 | placed in the target. Platforms which normally make use of |
| 1671 | ROM-able zImage formats normally set this to a suitable |
| 1672 | value in their defconfig file. |
| 1673 | |
| 1674 | If ZBOOT_ROM is not enabled, this has no effect. |
| 1675 | |
| 1676 | config ZBOOT_ROM_BSS |
| 1677 | hex "Compressed ROM boot loader BSS address" |
Chris Packham | 39c3e30 | 2020-06-09 03:28:14 +0100 | [diff] [blame] | 1678 | default 0x0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1679 | help |
Dan Fandrich | f8c440b | 2006-09-20 23:28:51 +0100 | [diff] [blame] | 1680 | The base address of an area of read/write memory in the target |
| 1681 | for the ROM-able zImage which must be available while the |
| 1682 | decompressor is running. It must be large enough to hold the |
| 1683 | entire decompressed kernel plus an additional 128 KiB. |
| 1684 | Platforms which normally make use of ROM-able zImage formats |
| 1685 | normally set this to a suitable value in their defconfig file. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1686 | |
| 1687 | If ZBOOT_ROM is not enabled, this has no effect. |
| 1688 | |
| 1689 | config ZBOOT_ROM |
| 1690 | bool "Compressed boot loader in ROM/flash" |
| 1691 | depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS |
Russell King | 1096813 | 2014-01-01 11:59:44 +0000 | [diff] [blame] | 1692 | depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1693 | help |
| 1694 | Say Y here if you intend to execute your compressed kernel image |
| 1695 | (zImage) directly from ROM or flash. If unsure, say N. |
| 1696 | |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 1697 | config ARM_APPENDED_DTB |
| 1698 | bool "Use appended device tree blob to zImage (EXPERIMENTAL)" |
Russell King | 1096813 | 2014-01-01 11:59:44 +0000 | [diff] [blame] | 1699 | depends on OF |
John Bonesio | e2a6a3a | 2011-05-27 18:45:50 -0400 | [diff] [blame] | 1700 | help |
| 1701 | With this option, the boot code will look for a device tree binary |
| 1702 | (DTB) appended to zImage |
| 1703 | (e.g. cat zImage <filename>.dtb > zImage_w_dtb). |
| 1704 | |
| 1705 | This is meant as a backward compatibility convenience for those |
| 1706 | systems with a bootloader that can't be upgraded to accommodate |
| 1707 | the documented boot protocol using a device tree. |
| 1708 | |
| 1709 | Beware that there is very little in terms of protection against |
| 1710 | this option being confused by leftover garbage in memory that might |
| 1711 | look like a DTB header after a reboot if no actual DTB is appended |
| 1712 | to zImage. Do not leave this option active in a production kernel |
| 1713 | if you don't intend to always append a DTB. Proper passing of the |
| 1714 | location into r2 of a bootloader provided DTB is always preferable |
| 1715 | to this option. |
| 1716 | |
Nicolas Pitre | b90b9a3 | 2011-09-13 22:37:07 -0400 | [diff] [blame] | 1717 | config ARM_ATAG_DTB_COMPAT |
| 1718 | bool "Supplement the appended DTB with traditional ATAG information" |
| 1719 | depends on ARM_APPENDED_DTB |
| 1720 | help |
| 1721 | Some old bootloaders can't be updated to a DTB capable one, yet |
| 1722 | they provide ATAGs with memory configuration, the ramdisk address, |
| 1723 | the kernel cmdline string, etc. Such information is dynamically |
| 1724 | provided by the bootloader and can't always be stored in a static |
| 1725 | DTB. To allow a device tree enabled kernel to be used with such |
| 1726 | bootloaders, this option allows zImage to extract the information |
| 1727 | from the ATAG list and store it at run time into the appended DTB. |
| 1728 | |
Genoud Richard | d0f34a1 | 2012-06-26 16:37:59 +0100 | [diff] [blame] | 1729 | choice |
| 1730 | prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT |
| 1731 | default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER |
| 1732 | |
| 1733 | config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER |
| 1734 | bool "Use bootloader kernel arguments if available" |
| 1735 | help |
| 1736 | Uses the command-line options passed by the boot loader instead of |
| 1737 | the device tree bootargs property. If the boot loader doesn't provide |
| 1738 | any, the device tree bootargs property will be used. |
| 1739 | |
| 1740 | config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND |
| 1741 | bool "Extend with bootloader kernel arguments" |
| 1742 | help |
| 1743 | The command-line arguments provided by the boot loader will be |
| 1744 | appended to the the device tree bootargs property. |
| 1745 | |
| 1746 | endchoice |
| 1747 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1748 | config CMDLINE |
| 1749 | string "Default kernel command string" |
| 1750 | default "" |
| 1751 | help |
Arnd Bergmann | 3e3f354 | 2020-09-24 20:25:46 +0200 | [diff] [blame] | 1752 | On some architectures (e.g. CATS), there is currently no way |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1753 | for the boot loader to pass arguments to the kernel. For these |
| 1754 | architectures, you should supply some command-line options at build |
| 1755 | time by entering them here. As a minimum, you should specify the |
| 1756 | memory size and the root device (e.g., mem=64M root=/dev/nfs). |
| 1757 | |
Victor Boivie | 4394c12 | 2011-05-04 17:07:55 +0100 | [diff] [blame] | 1758 | choice |
| 1759 | prompt "Kernel command line type" if CMDLINE != "" |
| 1760 | default CMDLINE_FROM_BOOTLOADER |
Nicolas Pitre | bd51e2f | 2012-09-01 03:03:25 +0100 | [diff] [blame] | 1761 | depends on ATAGS |
Victor Boivie | 4394c12 | 2011-05-04 17:07:55 +0100 | [diff] [blame] | 1762 | |
| 1763 | config CMDLINE_FROM_BOOTLOADER |
| 1764 | bool "Use bootloader kernel arguments if available" |
| 1765 | help |
| 1766 | Uses the command-line options passed by the boot loader. If |
| 1767 | the boot loader doesn't provide any, the default kernel command |
| 1768 | string provided in CMDLINE will be used. |
| 1769 | |
| 1770 | config CMDLINE_EXTEND |
| 1771 | bool "Extend bootloader kernel arguments" |
| 1772 | help |
| 1773 | The command-line arguments provided by the boot loader will be |
| 1774 | appended to the default kernel command string. |
| 1775 | |
Alexander Holler | 92d2040 | 2010-02-16 19:04:53 +0100 | [diff] [blame] | 1776 | config CMDLINE_FORCE |
| 1777 | bool "Always use the default kernel command string" |
Alexander Holler | 92d2040 | 2010-02-16 19:04:53 +0100 | [diff] [blame] | 1778 | help |
| 1779 | Always use the default kernel command string, even if the boot |
| 1780 | loader passes other arguments to the kernel. |
| 1781 | This is useful if you cannot or don't want to change the |
| 1782 | command-line options your boot loader passes to the kernel. |
Victor Boivie | 4394c12 | 2011-05-04 17:07:55 +0100 | [diff] [blame] | 1783 | endchoice |
Alexander Holler | 92d2040 | 2010-02-16 19:04:53 +0100 | [diff] [blame] | 1784 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1785 | config XIP_KERNEL |
| 1786 | bool "Kernel Execute-In-Place from ROM" |
Russell King | 1096813 | 2014-01-01 11:59:44 +0000 | [diff] [blame] | 1787 | depends on !ARM_LPAE && !ARCH_MULTIPLATFORM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1788 | help |
| 1789 | Execute-In-Place allows the kernel to run from non-volatile storage |
| 1790 | directly addressable by the CPU, such as NOR flash. This saves RAM |
| 1791 | space since the text section of the kernel is not loaded from flash |
| 1792 | to RAM. Read-write sections, such as the data section and stack, |
| 1793 | are still copied to RAM. The XIP kernel is not compressed since |
| 1794 | it has to run directly from flash, so it will take more space to |
| 1795 | store it. The flash address used to link the kernel object files, |
| 1796 | and for storing it, is configuration dependent. Therefore, if you |
| 1797 | say Y here, you must know the proper physical address where to |
| 1798 | store the kernel image depending on your own flash memory usage. |
| 1799 | |
| 1800 | Also note that the make target becomes "make xipImage" rather than |
| 1801 | "make zImage" or "make Image". The final kernel binary to put in |
| 1802 | ROM memory will be arch/arm/boot/xipImage. |
| 1803 | |
| 1804 | If unsure, say N. |
| 1805 | |
| 1806 | config XIP_PHYS_ADDR |
| 1807 | hex "XIP Kernel Physical Location" |
| 1808 | depends on XIP_KERNEL |
| 1809 | default "0x00080000" |
| 1810 | help |
| 1811 | This is the physical address in your flash memory the kernel will |
| 1812 | be linked for and stored to. This address is dependent on your |
| 1813 | own flash usage. |
| 1814 | |
Nicolas Pitre | ca8b5d9 | 2017-08-25 00:54:18 -0400 | [diff] [blame] | 1815 | config XIP_DEFLATED_DATA |
| 1816 | bool "Store kernel .data section compressed in ROM" |
| 1817 | depends on XIP_KERNEL |
| 1818 | select ZLIB_INFLATE |
| 1819 | help |
| 1820 | Before the kernel is actually executed, its .data section has to be |
| 1821 | copied to RAM from ROM. This option allows for storing that data |
| 1822 | in compressed form and decompressed to RAM rather than merely being |
| 1823 | copied, saving some precious ROM space. A possible drawback is a |
| 1824 | slightly longer boot delay. |
| 1825 | |
Richard Purdie | c587e4a | 2007-02-06 21:29:00 +0100 | [diff] [blame] | 1826 | config KEXEC |
| 1827 | bool "Kexec system call (EXPERIMENTAL)" |
Stephen Warren | 19ab428 | 2013-06-14 16:14:14 +0100 | [diff] [blame] | 1828 | depends on (!SMP || PM_SLEEP_SMP) |
Vincenzo Frascino | 76950f7 | 2020-01-10 13:37:59 +0100 | [diff] [blame] | 1829 | depends on MMU |
Dave Young | 2965faa | 2015-09-09 15:38:55 -0700 | [diff] [blame] | 1830 | select KEXEC_CORE |
Richard Purdie | c587e4a | 2007-02-06 21:29:00 +0100 | [diff] [blame] | 1831 | help |
| 1832 | kexec is a system call that implements the ability to shutdown your |
| 1833 | current kernel, and to start another kernel. It is like a reboot |
Matt LaPlante | 01dd2fb | 2007-10-20 01:34:40 +0200 | [diff] [blame] | 1834 | but it is independent of the system firmware. And like a reboot |
Richard Purdie | c587e4a | 2007-02-06 21:29:00 +0100 | [diff] [blame] | 1835 | you can start any kernel with it, not just Linux. |
| 1836 | |
| 1837 | It is an ongoing process to be certain the hardware in a machine |
| 1838 | is properly shutdown, so do not be surprised if this code does not |
Geert Uytterhoeven | bf22069 | 2013-08-20 21:38:03 +0200 | [diff] [blame] | 1839 | initially work for you. |
Richard Purdie | c587e4a | 2007-02-06 21:29:00 +0100 | [diff] [blame] | 1840 | |
Richard Purdie | 4cd9d6f | 2008-01-02 00:56:46 +0100 | [diff] [blame] | 1841 | config ATAGS_PROC |
| 1842 | bool "Export atags in procfs" |
Nicolas Pitre | bd51e2f | 2012-09-01 03:03:25 +0100 | [diff] [blame] | 1843 | depends on ATAGS && KEXEC |
Uli Luckas | b98d729 | 2008-02-22 16:45:18 +0100 | [diff] [blame] | 1844 | default y |
Richard Purdie | 4cd9d6f | 2008-01-02 00:56:46 +0100 | [diff] [blame] | 1845 | help |
| 1846 | Should the atags used to boot the kernel be exported in an "atags" |
| 1847 | file in procfs. Useful with kexec. |
| 1848 | |
Mika Westerberg | cb5d39b | 2010-11-18 19:14:52 +0100 | [diff] [blame] | 1849 | config CRASH_DUMP |
| 1850 | bool "Build kdump crash kernel (EXPERIMENTAL)" |
Mika Westerberg | cb5d39b | 2010-11-18 19:14:52 +0100 | [diff] [blame] | 1851 | help |
| 1852 | Generate crash dump after being started by kexec. This should |
| 1853 | be normally only set in special crash dump kernels which are |
| 1854 | loaded in the main kernel with kexec-tools into a specially |
| 1855 | reserved region and then later executed after a crash by |
| 1856 | kdump/kexec. The crash dump kernel must be compiled to a |
| 1857 | memory address not used by the main kernel |
| 1858 | |
Mauro Carvalho Chehab | 330d481 | 2019-06-13 15:21:39 -0300 | [diff] [blame] | 1859 | For more details see Documentation/admin-guide/kdump/kdump.rst |
Mika Westerberg | cb5d39b | 2010-11-18 19:14:52 +0100 | [diff] [blame] | 1860 | |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 1861 | config AUTO_ZRELADDR |
| 1862 | bool "Auto calculation of the decompressed kernel image address" |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 1863 | help |
| 1864 | ZRELADDR is the physical address where the decompressed kernel |
| 1865 | image will be placed. If AUTO_ZRELADDR is selected, the address |
Geert Uytterhoeven | 0673cb3 | 2021-01-04 14:00:52 +0100 | [diff] [blame] | 1866 | will be determined at run-time, either by masking the current IP |
| 1867 | with 0xf8000000, or, if invalid, from the DTB passed in r2. |
| 1868 | This assumes the zImage being placed in the first 128MB from |
| 1869 | start of memory. |
Eric Miao | e69edc79 | 2010-07-05 15:56:50 +0200 | [diff] [blame] | 1870 | |
Roy Franz | 81a0bc3 | 2015-09-23 20:17:54 -0700 | [diff] [blame] | 1871 | config EFI_STUB |
| 1872 | bool |
| 1873 | |
| 1874 | config EFI |
| 1875 | bool "UEFI runtime support" |
| 1876 | depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL |
| 1877 | select UCS2_STRING |
| 1878 | select EFI_PARAMS_FROM_FDT |
| 1879 | select EFI_STUB |
Atish Patra | 2e0eb48 | 2020-04-15 12:54:18 -0700 | [diff] [blame] | 1880 | select EFI_GENERIC_STUB |
Roy Franz | 81a0bc3 | 2015-09-23 20:17:54 -0700 | [diff] [blame] | 1881 | select EFI_RUNTIME_WRAPPERS |
Masahiro Yamada | a7f7f62 | 2020-06-14 01:50:22 +0900 | [diff] [blame] | 1882 | help |
Roy Franz | 81a0bc3 | 2015-09-23 20:17:54 -0700 | [diff] [blame] | 1883 | This option provides support for runtime services provided |
| 1884 | by UEFI firmware (such as non-volatile variables, realtime |
| 1885 | clock, and platform reset). A UEFI stub is also provided to |
| 1886 | allow the kernel to be booted as an EFI application. This |
| 1887 | is only useful for kernels that may run on systems that have |
| 1888 | UEFI firmware. |
| 1889 | |
Ard Biesheuvel | bb817be | 2017-06-02 13:52:07 +0000 | [diff] [blame] | 1890 | config DMI |
| 1891 | bool "Enable support for SMBIOS (DMI) tables" |
| 1892 | depends on EFI |
| 1893 | default y |
| 1894 | help |
| 1895 | This enables SMBIOS/DMI feature for systems. |
| 1896 | |
| 1897 | This option is only useful on systems that have UEFI firmware. |
| 1898 | However, even with this option, the resultant kernel should |
| 1899 | continue to boot on existing non-UEFI platforms. |
| 1900 | |
| 1901 | NOTE: This does *NOT* enable or encourage the use of DMI quirks, |
| 1902 | i.e., the the practice of identifying the platform via DMI to |
| 1903 | decide whether certain workarounds for buggy hardware and/or |
| 1904 | firmware need to be enabled. This would require the DMI subsystem |
| 1905 | to be enabled much earlier than we do on ARM, which is non-trivial. |
| 1906 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1907 | endmenu |
| 1908 | |
Russell King | ac9d7ef | 2008-08-18 17:26:00 +0100 | [diff] [blame] | 1909 | menu "CPU Power Management" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1910 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1911 | source "drivers/cpufreq/Kconfig" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1912 | |
Russell King | ac9d7ef | 2008-08-18 17:26:00 +0100 | [diff] [blame] | 1913 | source "drivers/cpuidle/Kconfig" |
| 1914 | |
| 1915 | endmenu |
| 1916 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1917 | menu "Floating point emulation" |
| 1918 | |
| 1919 | comment "At least one emulation must be selected" |
| 1920 | |
| 1921 | config FPE_NWFPE |
| 1922 | bool "NWFPE math emulation" |
Dave Martin | 593c252 | 2010-12-13 21:56:03 +0100 | [diff] [blame] | 1923 | depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL |
Masahiro Yamada | a7f7f62 | 2020-06-14 01:50:22 +0900 | [diff] [blame] | 1924 | help |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1925 | Say Y to include the NWFPE floating point emulator in the kernel. |
| 1926 | This is necessary to run most binaries. Linux does not currently |
| 1927 | support floating point hardware so you need to say Y here even if |
| 1928 | your machine has an FPA or floating point co-processor podule. |
| 1929 | |
| 1930 | You may say N here if you are going to load the Acorn FPEmulator |
| 1931 | early in the bootup. |
| 1932 | |
| 1933 | config FPE_NWFPE_XP |
| 1934 | bool "Support extended precision" |
Lennert Buytenhek | bedf142 | 2005-11-07 21:12:08 +0000 | [diff] [blame] | 1935 | depends on FPE_NWFPE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1936 | help |
| 1937 | Say Y to include 80-bit support in the kernel floating-point |
| 1938 | emulator. Otherwise, only 32 and 64-bit support is compiled in. |
| 1939 | Note that gcc does not generate 80-bit operations by default, |
| 1940 | so in most cases this option only enlarges the size of the |
| 1941 | floating point emulator without any good reason. |
| 1942 | |
| 1943 | You almost surely want to say N here. |
| 1944 | |
| 1945 | config FPE_FASTFPE |
| 1946 | bool "FastFPE math emulation (EXPERIMENTAL)" |
Kees Cook | d6f94fa | 2013-01-16 18:53:14 -0800 | [diff] [blame] | 1947 | depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 |
Masahiro Yamada | a7f7f62 | 2020-06-14 01:50:22 +0900 | [diff] [blame] | 1948 | help |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1949 | Say Y here to include the FAST floating point emulator in the kernel. |
| 1950 | This is an experimental much faster emulator which now also has full |
| 1951 | precision for the mantissa. It does not support any exceptions. |
| 1952 | It is very simple, and approximately 3-6 times faster than NWFPE. |
| 1953 | |
| 1954 | It should be sufficient for most programs. It may be not suitable |
| 1955 | for scientific calculations, but you have to check this for yourself. |
| 1956 | If you do not feel you need a faster FP emulation you should better |
| 1957 | choose NWFPE. |
| 1958 | |
| 1959 | config VFP |
| 1960 | bool "VFP-format floating point maths" |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 1961 | depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1962 | help |
| 1963 | Say Y to include VFP support code in the kernel. This is needed |
| 1964 | if your hardware includes a VFP unit. |
| 1965 | |
Mauro Carvalho Chehab | dc7a12b | 2019-04-14 15:51:10 -0300 | [diff] [blame] | 1966 | Please see <file:Documentation/arm/vfp/release-notes.rst> for |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1967 | release notes and additional status information. |
| 1968 | |
| 1969 | Say N if your target does not have VFP hardware. |
| 1970 | |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 1971 | config VFPv3 |
| 1972 | bool |
| 1973 | depends on VFP |
| 1974 | default y if CPU_V7 |
| 1975 | |
Catalin Marinas | b5872db | 2008-01-10 19:16:17 +0100 | [diff] [blame] | 1976 | config NEON |
| 1977 | bool "Advanced SIMD (NEON) Extension support" |
| 1978 | depends on VFPv3 && CPU_V7 |
| 1979 | help |
| 1980 | Say Y to include support code for NEON, the ARMv7 Advanced SIMD |
| 1981 | Extension. |
| 1982 | |
Ard Biesheuvel | 73c132c | 2013-05-16 11:41:48 +0200 | [diff] [blame] | 1983 | config KERNEL_MODE_NEON |
| 1984 | bool "Support for NEON in kernel mode" |
Russell King | c4a30c3 | 2013-09-22 11:08:50 +0100 | [diff] [blame] | 1985 | depends on NEON && AEABI |
Ard Biesheuvel | 73c132c | 2013-05-16 11:41:48 +0200 | [diff] [blame] | 1986 | help |
| 1987 | Say Y to include support for NEON in kernel mode. |
| 1988 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1989 | endmenu |
| 1990 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1991 | menu "Power management options" |
| 1992 | |
Russell King | eceab4a | 2005-11-15 11:31:41 +0000 | [diff] [blame] | 1993 | source "kernel/power/Kconfig" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1994 | |
Johannes Berg | f4cb570 | 2007-12-08 02:14:00 +0100 | [diff] [blame] | 1995 | config ARCH_SUSPEND_POSSIBLE |
Ezequiel Garcia | 19a0519 | 2013-08-16 10:28:24 +0100 | [diff] [blame] | 1996 | depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ |
Uwe Kleine-König | f0d7515 | 2012-02-01 10:00:00 +0100 | [diff] [blame] | 1997 | CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK |
Johannes Berg | f4cb570 | 2007-12-08 02:14:00 +0100 | [diff] [blame] | 1998 | def_bool y |
| 1999 | |
Arnd Bergmann | 15e0d9e | 2011-10-01 21:09:39 +0200 | [diff] [blame] | 2000 | config ARM_CPU_SUSPEND |
Lorenzo Pieralisi | 8b6f249 | 2016-02-01 18:01:30 +0100 | [diff] [blame] | 2001 | def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW |
Lorenzo Pieralisi | 1b9bdf5 | 2016-02-01 18:01:29 +0100 | [diff] [blame] | 2002 | depends on ARCH_SUSPEND_POSSIBLE |
Arnd Bergmann | 15e0d9e | 2011-10-01 21:09:39 +0200 | [diff] [blame] | 2003 | |
Sebastian Capella | 603fb42 | 2014-03-25 01:20:29 +0100 | [diff] [blame] | 2004 | config ARCH_HIBERNATION_POSSIBLE |
| 2005 | bool |
| 2006 | depends on MMU |
| 2007 | default y if ARCH_SUSPEND_POSSIBLE |
| 2008 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2009 | endmenu |
| 2010 | |
Kumar Gala | 916f743 | 2015-02-26 15:49:09 -0600 | [diff] [blame] | 2011 | source "drivers/firmware/Kconfig" |
| 2012 | |
Ard Biesheuvel | 652ccae | 2015-03-10 09:47:44 +0100 | [diff] [blame] | 2013 | if CRYPTO |
| 2014 | source "arch/arm/crypto/Kconfig" |
| 2015 | endif |
Stefan Agner | 2cbd1cc | 2020-07-09 11:21:27 +0100 | [diff] [blame] | 2016 | |
| 2017 | source "arch/arm/Kconfig.assembler" |