blob: becc6d6840515c989bb050260bd9d7ebe18f803e [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T
Christoph Hellwigaef0f782019-06-13 09:08:57 +02006 select ARCH_HAS_BINFMT_FLAT
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01007 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Christoph Hellwig419e2f12019-08-26 09:03:44 +02008 select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
Kees Cook2b68f6c2015-04-14 15:48:00 -07009 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010010 select ARCH_HAS_FORTIFY_SOURCE
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070011 select ARCH_HAS_KEEPINITRD
Dmitry Vyukov75851722018-06-14 15:27:44 -070012 select ARCH_HAS_KCOV
Will Deacone69244d22018-06-26 15:52:38 +010013 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020014 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070015 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010016 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050017 select ARCH_HAS_SETUP_DMA_OPS
Dmitry Vyukov75851722018-06-14 15:27:44 -070018 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080019 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
20 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Christoph Hellwig936376f2019-08-20 10:08:38 +090021 select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB
22 select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010023 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000024 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010025 select ARCH_HAVE_CUSTOM_GPIO_H
Daniel Thompson9aaf9bb2021-01-15 13:21:10 +010026 select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
Riku Voipio957e3fa2014-12-12 16:57:44 -080027 select ARCH_HAS_GCOV_PROFILE_ALL
Mike Rapoport5e545df2020-12-14 19:09:55 -080028 select ARCH_KEEP_MEMBLOCK
Mark Salterd7018842013-10-07 22:07:58 -040029 select ARCH_MIGHT_HAVE_PC_PARPORT
Christoph Hellwig7c703e52018-11-09 09:51:00 +010030 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080031 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
32 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020033 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010034 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010035 select ARCH_USE_CMPXCHG_LOCKREF
Alexandre Ghitidba79c32019-09-23 15:39:01 -070036 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010037 select ARCH_WANT_IPC_PARSE_VERSION
Nathan Chancellor59612b22020-11-19 13:46:56 -070038 select ARCH_WANT_LD_ORPHAN_WARN
Christoph Hellwigbdd15a22019-06-13 09:08:51 +020039 select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
Shile Zhang10916702019-12-04 08:46:31 +080040 select BUILDTIME_TABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010041 select CLONE_BACKWARDS
Russell Kingf00790a2018-10-24 10:20:16 +010042 select CPU_PM if SUSPEND || CPU_IDLE
Will Deacondce5c9e2013-12-17 19:50:16 +010043 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwigff4c25f2019-02-03 20:12:02 +010044 select DMA_DECLARE_COHERENT
Christoph Hellwig2f9237d2020-07-08 09:30:00 +020045 select DMA_OPS
Christoph Hellwigf0edfea2018-08-24 10:31:08 +020046 select DMA_REMAP if MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020047 select EDAC_SUPPORT
48 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070049 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010050 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Russell Kingf00790a2018-10-24 10:20:16 +010051 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
Russell Kingb1b3f492012-10-06 17:12:25 +010052 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Marc Zyngier56afcd32020-06-23 20:38:41 +010053 select GENERIC_IRQ_IPI if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010054 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020055 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010056 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010057 select GENERIC_IRQ_PROBE
58 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010059 select GENERIC_IRQ_SHOW_LEVEL
Palmer Dabbelt914ee962020-07-09 12:00:10 -070060 select GENERIC_LIB_DEVMEM_IS_ALLOWED
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070062 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010063 select GENERIC_SMP_IDLE_THREAD
64 select GENERIC_STRNCPY_FROM_USER
65 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010066 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010067 select HARDIRQS_SW_RESEND
Russell Kingf00790a2018-10-24 10:20:16 +010068 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
Yalin Wang0b7857d2015-01-16 02:45:55 +010069 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010070 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
71 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Linus Walleij42101572020-10-25 23:56:18 +010072 select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
Daniel Cashmane0c25d92016-01-14 15:19:57 -080073 select HAVE_ARCH_MMAP_RND_BITS if MMU
Mike Rapoport4f5b0c12020-12-14 19:09:59 -080074 select HAVE_ARCH_PFN_VALID
YiFei Zhu282a1812020-09-24 07:44:16 -050075 select HAVE_ARCH_SECCOMP
Russell Kingf00790a2018-10-24 10:20:16 +010076 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
Kees Cook08626a62017-08-16 14:09:13 -070077 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010078 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010079 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053080 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010081 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010082 select HAVE_C_RECORDMCOUNT
Vincenzo Frascinobc420c62020-01-10 13:39:26 +010083 select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
Russell Kingb1b3f492012-10-06 17:12:25 +010084 select HAVE_DMA_CONTIGUOUS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010085 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010086 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010087 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070088 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070089 select HAVE_FAST_GUP if ARM_LPAE
Russell Kingf00790a2018-10-24 10:20:16 +010090 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
Russell King503621622019-04-23 17:09:38 +010091 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
Nick Desaulniers3511af02020-10-13 16:47:48 -070092 select HAVE_FUNCTION_TRACER if !XIP_KERNEL
Emese Revfy6b90bd42016-05-24 00:09:38 +020093 select HAVE_GCC_PLUGINS
Russell Kingf00790a2018-10-24 10:20:16 +010094 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
Russell Kingb1b3f492012-10-06 17:12:25 +010095 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010096 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010097 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070098 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010099 select HAVE_KERNEL_LZMA
100 select HAVE_KERNEL_LZO
101 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100102 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Russell Kingf00790a2018-10-24 10:20:16 +0100103 select HAVE_KRETPROBES if HAVE_KPROBES
Ard Biesheuvel7d485f62014-11-24 16:54:35 +0100104 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -0700105 select HAVE_NMI
Wang Nan0dc016d2015-01-09 14:37:36 +0800106 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +0100107 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +0100108 select HAVE_PERF_REGS
109 select HAVE_PERF_USER_STACK_DUMP
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800110 select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
Will Deacone513f8b2010-06-25 12:24:53 +0100111 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -0400112 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900113 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100114 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700115 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -0700116 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +0100117 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100118 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200119 select NEED_DMA_MAP_STATE
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100120 select OF_EARLY_FLATTREE if OF
Russell King171b3f02013-09-12 21:24:42 +0100121 select OLD_SIGACTION
122 select OLD_SIGSUSPEND3
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100123 select PCI_SYSCALL if PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100124 select PERF_USE_VMALLOC
125 select RTC_LIB
Christoph Hellwig5e6e9852020-09-03 16:22:35 +0200126 select SET_FS
Russell Kingb1b3f492012-10-06 17:12:25 +0100127 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100128 # Above selects are sorted alphabetically; please add new ones
129 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 help
131 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000132 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000134 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 Europe. There is an ARM Linux project with a web page at
136 <http://www.arm.linux.org.uk/>.
137
Russell King74facff2011-06-02 11:16:22 +0100138config ARM_HAS_SG_CHAIN
139 bool
140
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200141config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200142 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100143 select ARM_HAS_SG_CHAIN
144 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200145
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900146if ARM_DMA_USE_IOMMU
147
148config ARM_DMA_IOMMU_ALIGNMENT
149 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
150 range 4 9
151 default 8
152 help
153 DMA mapping framework by default aligns all buffers to the smallest
154 PAGE_SIZE order which is greater than or equal to the requested buffer
155 size. This works well for buffers up to a few hundreds kilobytes, but
156 for larger buffers it just a waste of address space. Drivers which has
157 relatively small addressing window (like 64Mib) might run out of
158 virtual space with just a few allocations.
159
160 With this parameter you can specify the maximum PAGE_SIZE order for
161 DMA IOMMU buffers. Larger buffers will be aligned only to this
162 specified order. The order is expressed as a power of two multiplied
163 by the PAGE_SIZE.
164
165endif
166
Ralf Baechle75e71532007-02-09 17:08:58 +0000167config SYS_SUPPORTS_APM_EMULATION
168 bool
169
Linus Walleijbc581772009-09-15 17:30:37 +0100170config HAVE_TCM
171 bool
172 select GENERIC_ALLOCATOR
173
Russell Kinge119bff2010-01-10 17:23:29 +0000174config HAVE_PROC_CPU
175 bool
176
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700177config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000178 bool
Al Viro5ea81762007-02-11 15:41:31 +0000179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180config SBUS
181 bool
182
Russell Kingf16fb1e2007-04-28 09:59:37 +0100183config STACKTRACE_SUPPORT
184 bool
185 default y
186
187config LOCKDEP_SUPPORT
188 bool
189 default y
190
Russell King7ad1bcb2006-08-27 12:07:02 +0100191config TRACE_IRQFLAGS_SUPPORT
192 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100193 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100194
David Howellsf0d1b0b2006-12-08 02:37:49 -0800195config ARCH_HAS_ILOG2_U32
196 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800197
198config ARCH_HAS_ILOG2_U64
199 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800200
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100201config ARCH_HAS_BANDGAP
202 bool
203
Stefan Agnera5f4c562015-08-13 00:01:52 +0100204config FIX_EARLYCON_MEM
205 def_bool y if MMU
206
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800207config GENERIC_HWEIGHT
208 bool
209 default y
210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211config GENERIC_CALIBRATE_DELAY
212 bool
213 default y
214
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100215config ARCH_MAY_HAVE_PC_FDC
216 bool
217
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800218config ZONE_DMA
219 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800220
David A. Longc7edc9e2014-03-07 11:23:04 -0500221config ARCH_SUPPORTS_UPROBES
222 def_bool y
223
Rob Herring58af4a22012-03-20 14:33:01 -0500224config ARCH_HAS_DMA_SET_COHERENT_MASK
225 bool
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227config GENERIC_ISA_DMA
228 bool
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230config FIQ
231 bool
232
Rob Herring13a50452012-02-07 09:28:22 -0600233config NEED_RET_TO_USER
234 bool
235
Al Viro034d2f52005-12-19 16:27:59 -0500236config ARCH_MTD_XIP
237 bool
238
Russell Kingdc21af92011-01-04 19:09:43 +0000239config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100240 bool "Patch physical to virtual translations at runtime" if EMBEDDED
241 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100242 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000243 help
Russell King111e9a52011-05-12 10:02:42 +0100244 Patch phys-to-virt and virt-to-phys translation functions at
245 boot and module load time according to the position of the
246 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000247
Russell King111e9a52011-05-12 10:02:42 +0100248 This can only be used with non-XIP MMU kernels where the base
Ard Biesheuvel94430762020-09-18 11:55:42 +0300249 of physical memory is at a 2 MiB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000250
Russell Kingc1beced2011-08-10 10:23:45 +0100251 Only disable this option if you know that you do not require
252 this feature (eg, building a kernel for a single machine) and
253 you need to shrink the kernel to the minimal size.
254
Rob Herringc334bc12012-03-04 22:03:33 -0600255config NEED_MACH_IO_H
256 bool
257 help
258 Select this when mach/io.h is required to provide special
259 definitions for this platform. The need for mach/io.h should
260 be avoided when possible.
261
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400262config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400263 bool
Russell King111e9a52011-05-12 10:02:42 +0100264 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400265 Select this when mach/memory.h is required to provide special
266 definitions for this platform. The need for mach/memory.h should
267 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400268
269config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100270 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100271 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100272 default DRAM_BASE if !MMU
Arnd Bergmann3e3f3542020-09-24 20:25:46 +0200273 default 0x00000000 if ARCH_FOOTBRIDGE
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100274 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
275 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700276 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400277 help
278 Please provide the physical address corresponding to the
279 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000280
Simon Glass87e040b2011-08-16 23:44:26 +0100281config GENERIC_BUG
282 def_bool y
283 depends on BUG
284
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700285config PGTABLE_LEVELS
286 int
287 default 3 if ARM_LPAE
288 default 2
289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290menu "System Type"
291
Hyok S. Choi3c427972009-07-24 12:35:00 +0100292config MMU
293 bool "MMU-based Paged Memory Management Support"
294 default y
295 help
296 Select if you want MMU-based virtualised addressing space
297 support by paged memory management. If unsure, say 'Y'.
298
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800299config ARCH_MMAP_RND_BITS_MIN
300 default 8
301
302config ARCH_MMAP_RND_BITS_MAX
303 default 14 if PAGE_OFFSET=0x40000000
304 default 15 if PAGE_OFFSET=0x80000000
305 default 16
306
Russell Kingccf50e22010-03-15 19:03:06 +0000307#
308# The "ARM system type" choice list is ordered alphabetically by option
309# text. Please add new entries in the option alphabetic order.
310#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311choice
312 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100313 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100314 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Rob Herring387798b2012-09-06 13:41:12 -0500316config ARCH_MULTIPLATFORM
317 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100318 depends on MMU
Gregory Fongfb597f22020-05-22 15:12:30 +0100319 select ARCH_FLATMEM_ENABLE
320 select ARCH_SPARSEMEM_ENABLE
321 select ARCH_SELECT_MEMORY_MODEL
Olof Johansson42dc8362014-03-09 12:46:59 -0700322 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500323 select ARM_PATCH_PHYS_VIRT
324 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200325 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600326 select COMMON_CLK
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700327 select GENERIC_IRQ_MULTI_HANDLER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100328 select HAVE_PCI
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100329 select PCI_DOMAINS_GENERIC if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600330 select SPARSE_IRQ
331 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600332
Stefan Agner9c77bc42015-05-20 00:03:51 +0200333config ARM_SINGLE_ARMV7M
334 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
335 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200336 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200337 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200338 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200339 select COMMON_CLK
340 select CPU_V7M
Stefan Agner9c77bc42015-05-20 00:03:51 +0200341 select NO_IOPORT_MAP
342 select SPARSE_IRQ
343 select USE_OF
344
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000345config ARCH_EP93XX
346 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700347 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000348 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100349 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000350 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700351 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100352 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200353 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100354 select CPU_ARM920T
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200355 select GPIOLIB
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700356 select HAVE_LEGACY_CLK
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000357 help
358 This enables support for the Cirrus EP93xx series of CPUs.
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360config ARCH_FOOTBRIDGE
361 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000362 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 select FOOTBRIDGE
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200364 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600365 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400366 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000367 help
368 Support for systems based on the DC21285 companion chip
369 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100371config ARCH_IOP32X
372 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100373 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000374 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200375 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200376 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600377 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100378 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100379 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000380 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100381 Support for Intel's 80219 and IOP32X (XScale) family of
382 processors.
383
Russell King3b938be2007-05-12 11:25:44 +0100384config ARCH_IXP4XX
385 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100386 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500387 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100388 select ARCH_SUPPORTS_BIG_ENDIAN
Russell Kingc7508152008-10-26 10:55:14 +0000389 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100390 select DMABOUNCE if PCI
Linus Walleij98ac0cc2018-12-29 14:30:27 +0100391 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij55ec4652019-01-25 22:58:39 +0100392 select GPIO_IXP4XX
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200393 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100394 select HAVE_PCI
Linus Walleij55ec4652019-01-25 22:58:39 +0100395 select IXP4XX_IRQ
Linus Walleij65af6662019-01-26 00:51:51 +0100396 select IXP4XX_TIMER
Rob Herringc334bc12012-03-04 22:03:33 -0600397 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200398 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100399 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100400 help
Russell King3b938be2007-05-12 11:25:44 +0100401 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100402
Saeed Bisharaedabd382009-08-06 15:12:43 +0300403config ARCH_DOVE
404 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100405 select CPU_PJ4
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700406 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200407 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100408 select HAVE_PCI
Russell King171b3f02013-09-12 21:24:42 +0100409 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100410 select PINCTRL
411 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200412 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100413 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000414 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300415 help
416 Support for the Marvell Dove SoC 88AP510
417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700419 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100420 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100421 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100422 select ARM_CPU_SUSPEND if PM
423 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100424 select COMMON_CLK
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200425 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100426 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200427 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100428 select CPU_XSCALE if !CPU_XSC3
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700429 select GENERIC_IRQ_MULTI_HANDLER
Haojian Zhuang157d2642011-10-17 20:37:52 +0800430 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200431 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100432 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100433 select IRQ_DOMAIN
Eric Miaobd5ce432009-01-20 12:06:01 +0800434 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800435 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000436 help
eric miao2c8086a2007-09-11 19:13:17 -0700437 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
439config ARCH_RPC
440 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100441 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100443 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100444 select ARCH_SPARSEMEM_ENABLE
Russell King0b40dee2019-05-04 13:35:12 +0100445 select ARM_HAS_SG_CHAIN
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100446 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100447 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200448 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100449 select HAVE_PATA_PLATFORM
450 select ISA_DMA_API
Arnd Bergmann6239da22020-09-24 15:26:08 +0200451 select LEGACY_TIMER_TICK
Rob Herringc334bc12012-03-04 22:03:33 -0600452 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400453 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700454 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 help
456 On the Acorn Risc-PC, Linux can support the internal IDE disk and
457 CD-ROM interface, serial and parallel port, and the floppy drive.
458
459config ARCH_SA1100
460 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100461 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100462 select ARCH_SPARSEMEM_ENABLE
Russell Kingb1b3f492012-10-06 17:12:25 +0100463 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200464 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200465 select TIMER_OF if OF
Russell Kingd6c82042016-08-31 08:49:53 +0100466 select COMMON_CLK
Russell Kingb1b3f492012-10-06 17:12:25 +0100467 select CPU_FREQ
468 select CPU_SA1100
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700469 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200470 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200471 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100472 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100473 select ISA
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400474 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100475 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000476 help
477 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900479config ARCH_S3C24XX
480 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100481 select ATAGS
Tomasz Figa42805062013-04-28 02:25:01 +0200482 select CLKSRC_SAMSUNG_PWM
Tomasz Figa880cf072013-06-19 01:22:20 +0900483 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200484 select GPIOLIB
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700485 select GENERIC_IRQ_MULTI_HANDLER
Kukjin Kim20676c12010-11-13 16:08:32 +0900486 select HAVE_S3C2410_I2C if I2C
Russell Kingb1b3f492012-10-06 17:12:25 +0100487 select HAVE_S3C_RTC if RTC_CLASS
Rob Herringc334bc12012-03-04 22:03:33 -0600488 select NEED_MACH_IO_H
Krzysztof Kozlowskif6d7cde2020-08-04 21:26:49 +0200489 select S3C2410_WATCHDOG
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900490 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900491 select USE_OF
Krzysztof Kozlowskif6d7cde2020-08-04 21:26:49 +0200492 select WATCHDOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900494 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
495 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
496 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
497 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900498
Tony Lindgrena0694862013-01-11 11:24:20 -0800499config ARCH_OMAP1
500 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600501 depends on MMU
Tony Lindgrena0694862013-01-11 11:24:20 -0800502 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200503 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100504 select CLKSRC_MMIO
Tony Lindgrena0694862013-01-11 11:24:20 -0800505 select GENERIC_IRQ_CHIP
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700506 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200507 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800508 select HAVE_IDE
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700509 select HAVE_LEGACY_CLK
Tony Lindgrena0694862013-01-11 11:24:20 -0800510 select IRQ_DOMAIN
511 select NEED_MACH_IO_H if PCCARD
512 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700513 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100514 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800515 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517endchoice
518
Rob Herring387798b2012-09-06 13:41:12 -0500519menu "Multiple platform selection"
520 depends on ARCH_MULTIPLATFORM
521
522comment "CPU Core family selection"
523
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100524config ARCH_MULTI_V4
525 bool "ARMv4 based platforms (FA526)"
526 depends on !ARCH_MULTI_V6_V7
527 select ARCH_MULTI_V4_V5
528 select CPU_FA526
529
Rob Herring387798b2012-09-06 13:41:12 -0500530config ARCH_MULTI_V4T
531 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500532 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100533 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200534 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
535 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
536 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500537
538config ARCH_MULTI_V5
539 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500540 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100541 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100542 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200543 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
544 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500545
546config ARCH_MULTI_V4_V5
547 bool
548
549config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800550 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500551 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600552 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500553
554config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800555 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500556 default y
557 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100558 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600559 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500560
561config ARCH_MULTI_V6_V7
562 bool
Rob Herring9352b052014-01-31 15:36:10 -0600563 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500564
565config ARCH_MULTI_CPU_AUTO
566 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
567 select ARCH_MULTI_V5
568
569endmenu
570
Rob Herring05e2a3d2013-12-05 10:04:54 -0600571config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900572 bool "Dummy Virtual Machine"
573 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600574 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600575 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500576 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100577 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000578 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600579 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600580 select HAVE_ARM_ARCH_TIMER
Jason A. Donenfeld8e2649d2018-09-26 15:51:10 +0200581 select ARCH_SUPPORTS_BIG_ENDIAN
Rob Herring05e2a3d2013-12-05 10:04:54 -0600582
Russell Kingccf50e22010-03-15 19:03:06 +0000583#
584# This is sorted alphabetically by mach-* pathname. However, plat-*
585# Kconfigs may be included either alphabetically (according to the
586# plat- suffix) or along side the corresponding mach-* source.
587#
Andreas Färber6bb85362017-02-15 11:03:22 +0100588source "arch/arm/mach-actions/Kconfig"
589
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200590source "arch/arm/mach-alpine/Kconfig"
591
Lars Persson590b4602016-02-11 17:06:19 +0100592source "arch/arm/mach-artpec/Kconfig"
593
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100594source "arch/arm/mach-asm9260/Kconfig"
595
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100596source "arch/arm/mach-aspeed/Kconfig"
597
Russell King95b8f202010-01-14 11:43:54 +0000598source "arch/arm/mach-at91/Kconfig"
599
Anders Berg1d22924e2014-05-23 11:08:35 +0200600source "arch/arm/mach-axxia/Kconfig"
601
Christian Daudt8ac49e02012-11-19 09:46:10 -0800602source "arch/arm/mach-bcm/Kconfig"
603
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200604source "arch/arm/mach-berlin/Kconfig"
605
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606source "arch/arm/mach-clps711x/Kconfig"
607
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300608source "arch/arm/mach-cns3xxx/Kconfig"
609
Russell King95b8f202010-01-14 11:43:54 +0000610source "arch/arm/mach-davinci/Kconfig"
611
Baruch Siachdf8d7422015-01-14 10:40:30 +0200612source "arch/arm/mach-digicolor/Kconfig"
613
Russell King95b8f202010-01-14 11:43:54 +0000614source "arch/arm/mach-dove/Kconfig"
615
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000616source "arch/arm/mach-ep93xx/Kconfig"
617
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100618source "arch/arm/mach-exynos/Kconfig"
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100619
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620source "arch/arm/mach-footbridge/Kconfig"
621
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200622source "arch/arm/mach-gemini/Kconfig"
623
Rob Herring387798b2012-09-06 13:41:12 -0500624source "arch/arm/mach-highbank/Kconfig"
625
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800626source "arch/arm/mach-hisi/Kconfig"
627
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100628source "arch/arm/mach-imx/Kconfig"
629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630source "arch/arm/mach-integrator/Kconfig"
631
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100632source "arch/arm/mach-iop32x/Kconfig"
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634source "arch/arm/mach-ixp4xx/Kconfig"
635
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400636source "arch/arm/mach-keystone/Kconfig"
637
Arnd Bergmann75bf1bd2019-08-09 16:40:39 +0200638source "arch/arm/mach-lpc32xx/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000639
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100640source "arch/arm/mach-mediatek/Kconfig"
641
Carlo Caione3b8f5032014-09-10 22:16:59 +0200642source "arch/arm/mach-meson/Kconfig"
643
Sugaya Taichi9fb29c72019-02-27 13:52:33 +0900644source "arch/arm/mach-milbeaut/Kconfig"
645
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100646source "arch/arm/mach-mmp/Kconfig"
647
Jonas Jensen17723fd32013-12-18 13:58:45 +0100648source "arch/arm/mach-moxart/Kconfig"
649
Daniel Palmer312b62b2020-07-10 18:45:38 +0900650source "arch/arm/mach-mstar/Kconfig"
651
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200652source "arch/arm/mach-mv78xx0/Kconfig"
653
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100654source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200655
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800656source "arch/arm/mach-mxs/Kconfig"
657
Russell King95b8f202010-01-14 11:43:54 +0000658source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000659
Brendan Higgins7bffa142017-08-16 12:18:39 -0700660source "arch/arm/mach-npcm/Kconfig"
661
Daniel Tang9851ca52013-06-11 18:40:17 +1000662source "arch/arm/mach-nspire/Kconfig"
663
Tony Lindgrend48af152005-07-10 19:58:17 +0100664source "arch/arm/plat-omap/Kconfig"
665
666source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Tony Lindgren1dbae812005-11-10 14:26:51 +0000668source "arch/arm/mach-omap2/Kconfig"
669
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400670source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400671
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100672source "arch/arm/mach-oxnas/Kconfig"
673
Russell King95b8f202010-01-14 11:43:54 +0000674source "arch/arm/mach-pxa/Kconfig"
675source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600677source "arch/arm/mach-qcom/Kconfig"
678
Andreas Färber78e3dbc12018-12-18 20:32:30 +0530679source "arch/arm/mach-rda/Kconfig"
680
Andreas Färber86aeee42017-10-05 03:59:15 +0200681source "arch/arm/mach-realtek/Kconfig"
682
Russell King95b8f202010-01-14 11:43:54 +0000683source "arch/arm/mach-realview/Kconfig"
684
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200685source "arch/arm/mach-rockchip/Kconfig"
686
Arnd Bergmann71b91142019-09-02 17:47:55 +0200687source "arch/arm/mach-s3c/Kconfig"
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100688
689source "arch/arm/mach-s5pv210/Kconfig"
690
Russell King95b8f202010-01-14 11:43:54 +0000691source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300692
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100693source "arch/arm/mach-shmobile/Kconfig"
694
Rob Herring387798b2012-09-06 13:41:12 -0500695source "arch/arm/mach-socfpga/Kconfig"
696
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100697source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100698
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100699source "arch/arm/mach-sti/Kconfig"
700
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100701source "arch/arm/mach-stm32/Kconfig"
702
Maxime Ripard3b526342012-11-08 12:40:16 +0100703source "arch/arm/mach-sunxi/Kconfig"
704
Erik Gillingc5f80062010-01-21 16:53:02 -0800705source "arch/arm/mach-tegra/Kconfig"
706
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900707source "arch/arm/mach-uniphier/Kconfig"
708
Russell King95b8f202010-01-14 11:43:54 +0000709source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
711source "arch/arm/mach-versatile/Kconfig"
712
Russell Kingceade892010-02-11 21:44:53 +0000713source "arch/arm/mach-vexpress/Kconfig"
714
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300715source "arch/arm/mach-vt8500/Kconfig"
716
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600717source "arch/arm/mach-zynq/Kconfig"
718
Stefan Agner499f1642015-05-21 00:35:44 +0200719# ARMv7-M architecture
Stefan Agner499f1642015-05-21 00:35:44 +0200720config ARCH_LPC18XX
721 bool "NXP LPC18xx/LPC43xx"
722 depends on ARM_SINGLE_ARMV7M
723 select ARCH_HAS_RESET_CONTROLLER
724 select ARM_AMBA
725 select CLKSRC_LPC32XX
726 select PINCTRL
727 help
728 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
729 high performance microcontrollers.
730
Vladimir Murzin18471192016-04-25 09:49:13 +0100731config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300732 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100733 depends on ARM_SINGLE_ARMV7M
734 select ARM_AMBA
735 select CLKSRC_MPS2
736 help
737 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
738 with a range of available cores like Cortex-M3/M4/M7.
739
740 Please, note that depends which Application Note is used memory map
741 for the platform may vary, so adjustment of RAM base might be needed.
742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743# Definitions to make life easier
744config ARCH_ACORN
745 bool
746
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100747config PLAT_IOP
748 bool
749
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400750config PLAT_ORION
751 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100752 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100753 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100754 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200755 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400756
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200757config PLAT_ORION_LEGACY
758 bool
759 select PLAT_ORION
760
Eric Miaobd5ce432009-01-20 12:06:01 +0800761config PLAT_PXA
762 bool
763
Russell Kingf4b8b312010-01-14 12:48:06 +0000764config PLAT_VERSATILE
765 bool
766
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900767source "arch/arm/mm/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100769config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100770 bool "Enable iWMMXt support"
771 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
772 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100773 help
774 Enable support for iWMMXt context switching at run time if
775 running on a CPU that supports it.
776
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100777if !MMU
778source "arch/arm/Kconfig-nommu"
779endif
780
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100781config PJ4B_ERRATA_4742
782 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
783 depends on CPU_PJ4B && MACH_ARMADA_370
784 default y
785 help
786 When coming out of either a Wait for Interrupt (WFI) or a Wait for
787 Event (WFE) IDLE states, a specific timing sensitivity exists between
788 the retiring WFI/WFE instructions and the newly issued subsequent
789 instructions. This sensitivity can result in a CPU hang scenario.
790 Workaround:
791 The software must insert either a Data Synchronization Barrier (DSB)
792 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
793 instruction
794
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100795config ARM_ERRATA_326103
796 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
797 depends on CPU_V6
798 help
799 Executing a SWP instruction to read-only memory does not set bit 11
800 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
801 treat the access as a read, preventing a COW from occurring and
802 causing the faulting task to livelock.
803
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100804config ARM_ERRATA_411920
805 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000806 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100807 help
808 Invalidation of the Instruction Cache operation can
809 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
810 It does not affect the MPCore. This option enables the ARM Ltd.
811 recommended workaround.
812
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100813config ARM_ERRATA_430973
814 bool "ARM errata: Stale prediction on replaced interworking branch"
815 depends on CPU_V7
816 help
817 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100818 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100819 interworking branch is replaced with another code sequence at the
820 same virtual address, whether due to self-modifying code or virtual
821 to physical address re-mapping, Cortex-A8 does not recover from the
822 stale interworking branch prediction. This results in Cortex-A8
823 executing the new code sequence in the incorrect ARM or Thumb state.
824 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
825 and also flushes the branch target cache at every context switch.
826 Note that setting specific bits in the ACTLR register may not be
827 available in non-secure mode.
828
Catalin Marinas855c5512009-04-30 17:06:15 +0100829config ARM_ERRATA_458693
830 bool "ARM errata: Processor deadlock when a false hazard is created"
831 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100832 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100833 help
834 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
835 erratum. For very specific sequences of memory operations, it is
836 possible for a hazard condition intended for a cache line to instead
837 be incorrectly associated with a different cache line. This false
838 hazard might then cause a processor deadlock. The workaround enables
839 the L1 caching of the NEON accesses and disables the PLD instruction
840 in the ACTLR register. Note that setting specific bits in the ACTLR
841 register may not be available in non-secure mode.
842
Catalin Marinas0516e462009-04-30 17:06:20 +0100843config ARM_ERRATA_460075
844 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
845 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100846 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100847 help
848 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
849 erratum. Any asynchronous access to the L2 cache may encounter a
850 situation in which recent store transactions to the L2 cache are lost
851 and overwritten with stale memory contents from external memory. The
852 workaround disables the write-allocate mode for the L2 cache via the
853 ACTLR register. Note that setting specific bits in the ACTLR register
854 may not be available in non-secure mode.
855
Will Deacon9f050272010-09-14 09:51:43 +0100856config ARM_ERRATA_742230
857 bool "ARM errata: DMB operation may be faulty"
858 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100859 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +0100860 help
861 This option enables the workaround for the 742230 Cortex-A9
862 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
863 between two write operations may not ensure the correct visibility
864 ordering of the two writes. This workaround sets a specific bit in
865 the diagnostic register of the Cortex-A9 which causes the DMB
866 instruction to behave as a DSB, ensuring the correct behaviour of
867 the two writes.
868
Will Deacona672e992010-09-14 09:53:02 +0100869config ARM_ERRATA_742231
870 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
871 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100872 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +0100873 help
874 This option enables the workaround for the 742231 Cortex-A9
875 (r2p0..r2p2) erratum. Under certain conditions, specific to the
876 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
877 accessing some data located in the same cache line, may get corrupted
878 data due to bad handling of the address hazard when the line gets
879 replaced from one of the CPUs at the same time as another CPU is
880 accessing it. This workaround sets specific bits in the diagnostic
881 register of the Cortex-A9 which reduces the linefill issuing
882 capabilities of the processor.
883
Jon Medhurst69155792013-06-07 10:35:35 +0100884config ARM_ERRATA_643719
885 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
886 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +0100887 default y
Jon Medhurst69155792013-06-07 10:35:35 +0100888 help
889 This option enables the workaround for the 643719 Cortex-A9 (prior to
890 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
891 register returns zero when it should return one. The workaround
892 corrects this value, ensuring cache maintenance operations which use
893 it behave as intended and avoiding data corruption.
894
Will Deaconcdf357f2010-08-05 11:20:51 +0100895config ARM_ERRATA_720789
896 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +0100897 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +0100898 help
899 This option enables the workaround for the 720789 Cortex-A9 (prior to
900 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
901 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
902 As a consequence of this erratum, some TLB entries which should be
903 invalidated are not, resulting in an incoherency in the system page
904 tables. The workaround changes the TLB flushing routines to invalidate
905 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +0100906
907config ARM_ERRATA_743622
908 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
909 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100910 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +0100911 help
912 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +0100913 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +0100914 optimisation in the Cortex-A9 Store Buffer may lead to data
915 corruption. This workaround sets a specific bit in the diagnostic
916 register of the Cortex-A9 which disables the Store Buffer
917 optimisation, preventing the defect from occurring. This has no
918 visible impact on the overall performance or power consumption of the
919 processor.
920
Will Deacon9a27c272011-02-18 16:36:35 +0100921config ARM_ERRATA_751472
922 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +0100923 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100924 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +0100925 help
926 This option enables the workaround for the 751472 Cortex-A9 (prior
927 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
928 completion of a following broadcasted operation if the second
929 operation is received by a CPU before the ICIALLUIS has completed,
930 potentially leading to corrupted entries in the cache or TLB.
931
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100932config ARM_ERRATA_754322
933 bool "ARM errata: possible faulty MMU translations following an ASID switch"
934 depends on CPU_V7
935 help
936 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
937 r3p*) erratum. A speculative memory access may cause a page table walk
938 which starts prior to an ASID switch but completes afterwards. This
939 can populate the micro-TLB with a stale entry which may be hit with
940 the new ASID. This workaround places two dsb instructions in the mm
941 switching code so that no page table walks can cross the ASID switch.
942
Will Deacon5dab26a2011-03-04 12:38:54 +0100943config ARM_ERRATA_754327
944 bool "ARM errata: no automatic Store Buffer drain"
945 depends on CPU_V7 && SMP
946 help
947 This option enables the workaround for the 754327 Cortex-A9 (prior to
948 r2p0) erratum. The Store Buffer does not have any automatic draining
949 mechanism and therefore a livelock may occur if an external agent
950 continuously polls a memory location waiting to observe an update.
951 This workaround defines cpu_relax() as smp_mb(), preventing correctly
952 written polling loops from denying visibility of updates to memory.
953
Catalin Marinas145e10e2011-08-15 11:04:41 +0100954config ARM_ERRATA_364296
955 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +0100956 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +0100957 help
958 This options enables the workaround for the 364296 ARM1136
959 r0p2 erratum (possible cache data corruption with
960 hit-under-miss enabled). It sets the undocumented bit 31 in
961 the auxiliary control register and the FI bit in the control
962 register, thus disabling hit-under-miss without putting the
963 processor into full low interrupt latency mode. ARM11MPCore
964 is not affected.
965
Will Deaconf630c1b2011-09-15 11:45:15 +0100966config ARM_ERRATA_764369
967 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
968 depends on CPU_V7 && SMP
969 help
970 This option enables the workaround for erratum 764369
971 affecting Cortex-A9 MPCore with two or more processors (all
972 current revisions). Under certain timing circumstances, a data
973 cache line maintenance operation by MVA targeting an Inner
974 Shareable memory region may fail to proceed up to either the
975 Point of Coherency or to the Point of Unification of the
976 system. This workaround adds a DSB instruction before the
977 relevant cache maintenance functions and sets a specific bit
978 in the diagnostic control register of the SCU.
979
Simon Horman7253b852012-09-28 02:12:45 +0100980config ARM_ERRATA_775420
981 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
982 depends on CPU_V7
983 help
984 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
Geert Uytterhoevencb737372019-10-25 12:38:43 +0100985 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
Simon Horman7253b852012-09-28 02:12:45 +0100986 operation aborts with MMU exception, it might cause the processor
987 to deadlock. This workaround puts DSB before executing ISB if
988 an abort may occur on cache maintenance.
989
Catalin Marinas93dc6882013-03-26 23:35:04 +0100990config ARM_ERRATA_798181
991 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
992 depends on CPU_V7 && SMP
993 help
994 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
995 adequately shooting down all use of the old entries. This
996 option enables the Linux kernel workaround for this erratum
997 which sends an IPI to the CPUs that are running the same ASID
998 as the one being invalidated.
999
Will Deacon84b65042013-08-20 17:29:55 +01001000config ARM_ERRATA_773022
1001 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1002 depends on CPU_V7
1003 help
1004 This option enables the workaround for the 773022 Cortex-A15
1005 (up to r0p4) erratum. In certain rare sequences of code, the
1006 loop buffer may deliver incorrect instructions. This
1007 workaround disables the loop buffer to avoid the erratum.
1008
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001009config ARM_ERRATA_818325_852422
1010 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1011 depends on CPU_V7
1012 help
1013 This option enables the workaround for:
1014 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1015 instruction might deadlock. Fixed in r0p1.
1016 - Cortex-A12 852422: Execution of a sequence of instructions might
1017 lead to either a data corruption or a CPU deadlock. Not fixed in
1018 any Cortex-A12 cores yet.
1019 This workaround for all both errata involves setting bit[12] of the
1020 Feature Register. This bit disables an optimisation applied to a
1021 sequence of 2 instructions that use opposing condition codes.
1022
Doug Anderson416bcf22016-04-07 00:26:05 +01001023config ARM_ERRATA_821420
1024 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1025 depends on CPU_V7
1026 help
1027 This option enables the workaround for the 821420 Cortex-A12
1028 (all revs) erratum. In very rare timing conditions, a sequence
1029 of VMOV to Core registers instructions, for which the second
1030 one is in the shadow of a branch or abort, can lead to a
1031 deadlock when the VMOV instructions are issued out-of-order.
1032
Doug Anderson9f6f9352016-04-07 00:27:26 +01001033config ARM_ERRATA_825619
1034 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1035 depends on CPU_V7
1036 help
1037 This option enables the workaround for the 825619 Cortex-A12
1038 (all revs) erratum. Within rare timing constraints, executing a
1039 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1040 and Device/Strongly-Ordered loads and stores might cause deadlock
1041
Doug Anderson304009a2019-04-26 23:35:46 +01001042config ARM_ERRATA_857271
1043 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1044 depends on CPU_V7
1045 help
1046 This option enables the workaround for the 857271 Cortex-A12
1047 (all revs) erratum. Under very rare timing conditions, the CPU might
1048 hang. The workaround is expected to have a < 1% performance impact.
1049
Doug Anderson9f6f9352016-04-07 00:27:26 +01001050config ARM_ERRATA_852421
1051 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1052 depends on CPU_V7
1053 help
1054 This option enables the workaround for the 852421 Cortex-A17
1055 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1056 execution of a DMB ST instruction might fail to properly order
1057 stores from GroupA and stores from GroupB.
1058
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001059config ARM_ERRATA_852423
1060 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1061 depends on CPU_V7
1062 help
1063 This option enables the workaround for:
1064 - Cortex-A17 852423: Execution of a sequence of instructions might
1065 lead to either a data corruption or a CPU deadlock. Not fixed in
1066 any Cortex-A17 cores yet.
1067 This is identical to Cortex-A12 erratum 852422. It is a separate
1068 config option from the A12 erratum due to the way errata are checked
1069 for and handled.
1070
Doug Anderson304009a2019-04-26 23:35:46 +01001071config ARM_ERRATA_857272
1072 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1073 depends on CPU_V7
1074 help
1075 This option enables the workaround for the 857272 Cortex-A17 erratum.
1076 This erratum is not known to be fixed in any A17 revision.
1077 This is identical to Cortex-A12 erratum 857271. It is a separate
1078 config option from the A12 erratum due to the way errata are checked
1079 for and handled.
1080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081endmenu
1082
1083source "arch/arm/common/Kconfig"
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085menu "Bus support"
1086
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087config ISA
1088 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 help
1090 Find out whether you have ISA slots on your motherboard. ISA is the
1091 name of a bus system, i.e. the way the CPU talks to the other stuff
1092 inside your box. Other bus systems are PCI, EISA, MicroChannel
1093 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1094 newer boards don't support it. If you have ISA, say Y, otherwise N.
1095
Russell King065909b2006-01-04 15:44:16 +00001096# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097config ISA_DMA
1098 bool
Russell King065909b2006-01-04 15:44:16 +00001099 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Russell King065909b2006-01-04 15:44:16 +00001101# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001102config ISA_DMA_API
1103 bool
Al Viro5cae8412005-05-04 05:39:22 +01001104
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001105config PCI_NANOENGINE
1106 bool "BSE nanoEngine PCI support"
1107 depends on SA1100_NANOENGINE
1108 help
1109 Enable PCI on the BSE nanoEngine board.
1110
Benjamin Gaignard779eb412019-05-21 10:17:39 +01001111config ARM_ERRATA_814220
1112 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1113 depends on CPU_V7
1114 help
1115 The v7 ARM states that all cache and branch predictor maintenance
1116 operations that do not specify an address execute, relative to
1117 each other, in program order.
1118 However, because of this erratum, an L2 set/way cache maintenance
1119 operation can overtake an L1 set/way cache maintenance operation.
1120 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1121 r0p4, r0p5.
1122
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123endmenu
1124
1125menu "Kernel Features"
1126
Dave Martin3b556582011-12-07 15:38:04 +00001127config HAVE_SMP
1128 bool
1129 help
1130 This option should be selected by machines which have an SMP-
1131 capable CPU.
1132
1133 The only effect of this option is to make the SMP-related
1134 options available to the user for configuration.
1135
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001137 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001138 depends on CPU_V6K || CPU_V7
Dave Martin3b556582011-12-07 15:38:04 +00001139 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001140 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001141 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 help
1143 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001144 a system with only one CPU, say N. If you have a system with more
1145 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Robert Graffham4a474152014-01-23 15:55:29 -08001147 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001149 you say Y here, the kernel will run on many, but not all,
1150 uniprocessor machines. On a uniprocessor machine, the kernel
1151 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Mauro Carvalho Chehabcb1aaeb2019-06-07 15:54:32 -03001153 See also <file:Documentation/x86/i386/IO-APIC.rst>,
Mauro Carvalho Chehab4f4cfa62019-06-27 14:56:51 -03001154 <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001155 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
1157 If you don't know what to do here, say N.
1158
Russell Kingf00ec482010-09-04 10:47:48 +01001159config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001160 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001161 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001162 default y
1163 help
1164 SMP kernels contain instructions which fail on non-SMP processors.
1165 Enabling this option allows the kernel to modify itself to make
1166 these instructions safe. Disabling it allows about 1K of space
1167 savings.
1168
1169 If you don't know what to do here, say Y.
1170
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001171config ARM_CPU_TOPOLOGY
1172 bool "Support cpu topology definition"
1173 depends on SMP && CPU_V7
1174 default y
1175 help
1176 Support ARM cpu topology definition. The MPIDR register defines
1177 affinity between processors which is then used to describe the cpu
1178 topology of an ARM System.
1179
1180config SCHED_MC
1181 bool "Multi-core scheduler support"
1182 depends on ARM_CPU_TOPOLOGY
1183 help
1184 Multi-core scheduler support improves the CPU scheduler's decision
1185 making when dealing with multi-core CPU chips at a cost of slightly
1186 increased overhead in some places. If unsure say N here.
1187
1188config SCHED_SMT
1189 bool "SMT scheduler support"
1190 depends on ARM_CPU_TOPOLOGY
1191 help
1192 Improves the CPU scheduler's decision making when dealing with
1193 MultiThreading at a cost of slightly increased overhead in some
1194 places. If unsure say N here.
1195
Russell Kinga8cbcd92009-05-16 11:51:14 +01001196config HAVE_ARM_SCU
1197 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001198 help
Geert Uytterhoeven8f433ec2019-01-08 14:28:05 +01001199 This option enables support for the ARM snoop control unit
Russell Kinga8cbcd92009-05-16 11:51:14 +01001200
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001201config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001202 bool "Architected timer support"
1203 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001204 select ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001205 help
1206 This option enables support for the ARM architected timer
1207
Russell Kingf32f4ce2009-05-16 12:14:21 +01001208config HAVE_ARM_TWD
1209 bool
Russell Kingf32f4ce2009-05-16 12:14:21 +01001210 help
1211 This options enables support for the ARM timer and watchdog unit
1212
Nicolas Pitree8db2882012-04-12 02:45:22 -04001213config MCPM
1214 bool "Multi-Cluster Power Management"
1215 depends on CPU_V7 && SMP
1216 help
1217 This option provides the common power management infrastructure
1218 for (multi-)cluster based systems, such as big.LITTLE based
1219 systems.
1220
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001221config MCPM_QUAD_CLUSTER
1222 bool
1223 depends on MCPM
1224 help
1225 To avoid wasting resources unnecessarily, MCPM only supports up
1226 to 2 clusters by default.
1227 Platforms with 3 or 4 clusters that use MCPM must select this
1228 option to allow the additional clusters to be managed.
1229
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001230config BIG_LITTLE
1231 bool "big.LITTLE support (Experimental)"
1232 depends on CPU_V7 && SMP
1233 select MCPM
1234 help
1235 This option enables support selections for the big.LITTLE
1236 system architecture.
1237
1238config BL_SWITCHER
1239 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001240 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001241 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001242 help
1243 The big.LITTLE "switcher" provides the core functionality to
1244 transparently handle transition between a cluster of A15's
1245 and a cluster of A7's in a big.LITTLE system.
1246
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001247config BL_SWITCHER_DUMMY_IF
1248 tristate "Simple big.LITTLE switcher user interface"
1249 depends on BL_SWITCHER && DEBUG_KERNEL
1250 help
1251 This is a simple and dummy char dev interface to control
1252 the big.LITTLE switcher core code. It is meant for
1253 debugging purposes only.
1254
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001255choice
1256 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001257 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001258 default VMSPLIT_3G
1259 help
1260 Select the desired split between kernel and user memory.
1261
1262 If you are not absolutely sure what you are doing, leave this
1263 option alone!
1264
1265 config VMSPLIT_3G
1266 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001267 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001268 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001269 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001270 config VMSPLIT_2G
1271 bool "2G/2G user/kernel split"
1272 config VMSPLIT_1G
1273 bool "1G/3G user/kernel split"
1274endchoice
1275
1276config PAGE_OFFSET
1277 hex
Russell King006fa252014-02-26 19:40:46 +00001278 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001279 default 0x40000000 if VMSPLIT_1G
1280 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001281 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001282 default 0xC0000000
1283
Linus Walleijc12366b2020-10-25 23:53:46 +01001284config KASAN_SHADOW_OFFSET
1285 hex
1286 depends on KASAN
1287 default 0x1f000000 if PAGE_OFFSET=0x40000000
1288 default 0x5f000000 if PAGE_OFFSET=0x80000000
1289 default 0x9f000000 if PAGE_OFFSET=0xC0000000
1290 default 0x8f000000 if PAGE_OFFSET=0xB0000000
1291 default 0xffffffff
1292
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293config NR_CPUS
1294 int "Maximum number of CPUs (2-32)"
Ard Biesheuveld6248332021-02-17 20:26:23 +01001295 range 2 16 if DEBUG_KMAP_LOCAL
1296 range 2 32 if !DEBUG_KMAP_LOCAL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 depends on SMP
1298 default "4"
Ard Biesheuveld6248332021-02-17 20:26:23 +01001299 help
1300 The maximum number of CPUs that the kernel can support.
1301 Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1302 debugging is enabled, which uses half of the per-CPU fixmap
1303 slots as guard regions.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304
Russell Kinga054a812005-11-02 22:24:33 +00001305config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001306 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001307 depends on SMP
Dietmar Eggemann1b5ba352019-01-21 14:42:42 +01001308 select GENERIC_IRQ_MIGRATION
Russell Kinga054a812005-11-02 22:24:33 +00001309 help
1310 Say Y here to experiment with turning CPUs off and on. CPUs
1311 can be controlled through /sys/devices/system/cpu.
1312
Will Deacon2bdd4242012-12-12 19:20:52 +00001313config ARM_PSCI
1314 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001315 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001316 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001317 help
1318 Say Y here if you want Linux to communicate with system firmware
1319 implementing the PSCI specification for CPU-centric power
1320 management operations described in ARM document number ARM DEN
1321 0022A ("Power State Coordination Interface System Software on
1322 ARM processors").
1323
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001324# The GPIO number here must be sorted by descending number. In case of
1325# a multiplatform kernel, we just want the highest value required by the
1326# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001327config ARCH_NR_GPIO
1328 int
Marek Vasut139358b2017-05-09 08:20:03 -05001329 default 2048 if ARCH_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001330 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Tao Rena3ee4fe2019-10-30 18:40:40 -07001331 ARCH_ZYNQ || ARCH_ASPEED
Tomasz Figaaa425872014-07-03 13:17:12 +02001332 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1333 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001334 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001335 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001336 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001337 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001338 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001339 default 0
1340 help
1341 Maximum number of GPIOs in the system.
1342
1343 If unsure, leave the default value.
1344
Russell Kingc9218b12013-04-27 23:31:10 +01001345config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001346 int
Alexandre Belloni1164f672015-03-13 22:57:24 +01001347 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001348 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001349
1350choice
Russell King47d84682013-09-10 23:47:55 +01001351 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001352 prompt "Timer frequency"
1353
1354config HZ_100
1355 bool "100 Hz"
1356
1357config HZ_200
1358 bool "200 Hz"
1359
1360config HZ_250
1361 bool "250 Hz"
1362
1363config HZ_300
1364 bool "300 Hz"
1365
1366config HZ_500
1367 bool "500 Hz"
1368
1369config HZ_1000
1370 bool "1000 Hz"
1371
1372endchoice
1373
1374config HZ
1375 int
Russell King47d84682013-09-10 23:47:55 +01001376 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001377 default 100 if HZ_100
1378 default 200 if HZ_200
1379 default 250 if HZ_250
1380 default 300 if HZ_300
1381 default 500 if HZ_500
1382 default 1000
1383
1384config SCHED_HRTICK
1385 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001386
Catalin Marinas16c79652009-07-24 12:33:02 +01001387config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001388 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001389 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001390 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001391 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001392 help
1393 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001394 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001395
1396 If unsure, say N.
1397
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001398config ARM_PATCH_IDIV
1399 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1400 depends on CPU_32v7 && !XIP_KERNEL
1401 default y
1402 help
1403 The ARM compiler inserts calls to __aeabi_idiv() and
1404 __aeabi_uidiv() when it needs to perform division on signed
1405 and unsigned integers. Some v7 CPUs have support for the sdiv
1406 and udiv instructions that can be used to implement those
1407 functions.
1408
1409 Enabling this option allows the kernel to modify itself to
1410 replace the first two instructions of these library functions
1411 with the sdiv or udiv plus "bx lr" instructions when the CPU
1412 it is running on supports them. Typically this will be faster
1413 and less power intensive than running the original library
1414 code to do integer division.
1415
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001416config AEABI
Nick Desaulniersa05b9602019-07-08 20:38:15 +01001417 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1418 !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1419 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001420 help
1421 This option allows for the kernel to be compiled using the latest
1422 ARM ABI (aka EABI). This is only useful if you are using a user
1423 space environment that is also compiled with EABI.
1424
1425 Since there are major incompatibilities between the legacy ABI and
1426 EABI, especially with regard to structure member alignment, this
1427 option also changes the kernel syscall calling convention to
1428 disambiguate both ABIs and allow for backward compatibility support
1429 (selected with CONFIG_OABI_COMPAT).
1430
1431 To use this you need GCC version 4.0.0 or later.
1432
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001433config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001434 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001435 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001436 help
1437 This option preserves the old syscall interface along with the
1438 new (ARM EABI) one. It also provides a compatibility layer to
1439 intercept syscalls that have structure arguments which layout
1440 in memory differs between the legacy ABI and the new ARM EABI
1441 (only for non "thumb" binaries). This option adds a tiny
1442 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001443
1444 The seccomp filter system will not be available when this is
1445 selected, since there is no way yet to sensibly distinguish
1446 between calling conventions during filtering.
1447
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001448 If you know you'll be using only pure EABI user space then you
1449 can say N here. If this option is not selected and you attempt
1450 to execute a legacy ABI binary then the result will be
1451 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001452 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001453
Gregory Fongfb597f22020-05-22 15:12:30 +01001454config ARCH_SELECT_MEMORY_MODEL
Russell King05944d72006-11-30 20:43:51 +00001455 bool
1456
Gregory Fongfb597f22020-05-22 15:12:30 +01001457config ARCH_FLATMEM_ENABLE
1458 bool
1459
Russell King05944d72006-11-30 20:43:51 +00001460config ARCH_SPARSEMEM_ENABLE
1461 bool
Gregory Fongfb597f22020-05-22 15:12:30 +01001462 select SPARSEMEM_STATIC if SPARSEMEM
Russell King07a2f732008-10-01 21:39:58 +01001463
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001464config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001465 bool "High Memory Support"
1466 depends on MMU
Thomas Gleixner2a15ba82020-11-03 10:27:22 +01001467 select KMAP_LOCAL
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001468 help
1469 The address space of ARM processors is only 4 Gigabytes large
1470 and it has to accommodate user address space, kernel address
1471 space as well as some memory mapped IO. That means that, if you
1472 have a large amount of physical memory and/or IO, not all of the
1473 memory can be "permanently mapped" by the kernel. The physical
1474 memory that is not permanently mapped is called "high memory".
1475
1476 Depending on the selected kernel/user memory split, minimum
1477 vmalloc space and actual amount of RAM, you may not need this
1478 option which should result in a slightly faster kernel.
1479
1480 If unsure, say n.
1481
Russell King65cec8e2009-08-17 20:02:06 +01001482config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001483 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001484 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001485 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001486 help
1487 The VM uses one page of physical memory for each page table.
1488 For systems with a lot of processes, this can use a lot of
1489 precious low memory, eventually leading to low memory being
1490 consumed by page tables. Setting this option will allow
1491 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001492
Russell Kinga5e090a2015-08-19 20:40:41 +01001493config CPU_SW_DOMAIN_PAN
1494 bool "Enable use of CPU domains to implement privileged no-access"
1495 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001496 default y
1497 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001498 Increase kernel security by ensuring that normal kernel accesses
1499 are unable to access userspace addresses. This can help prevent
1500 use-after-free bugs becoming an exploitable privilege escalation
1501 by ensuring that magic values (such as LIST_POISON) will always
1502 fault when dereferenced.
1503
1504 CPUs with low-vector mappings use a best-efforts implementation.
1505 Their lower 1MB needs to remain accessible for the vectors, but
1506 the remainder of userspace will become appropriately inaccessible.
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001507
1508config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001509 def_bool y
1510 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001511
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001512config SYS_SUPPORTS_HUGETLBFS
1513 def_bool y
1514 depends on ARM_LPAE
1515
Catalin Marinas8d962502012-07-25 14:39:26 +01001516config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1517 def_bool y
1518 depends on ARM_LPAE
1519
Steven Capper4bfab202013-07-26 14:58:22 +01001520config ARCH_WANT_GENERAL_HUGETLB
1521 def_bool y
1522
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001523config ARM_MODULE_PLTS
1524 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1525 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001526 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001527 help
1528 Allocate PLTs when loading modules so that jumps and calls whose
1529 targets are too far away for their relative offsets to be encoded
1530 in the instructions themselves can be bounced via veneers in the
1531 module's PLT. This allows modules to be allocated in the generic
1532 vmalloc area after the dedicated module memory area has been
1533 exhausted. The modules will use slightly more memory, but after
1534 rounding up to page size, the actual memory footprint is usually
1535 the same.
1536
Anders Roxelle7229f72018-03-26 14:54:25 +01001537 Disabling this is usually safe for small single-platform
1538 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001539
Magnus Dammc1b2d972010-07-05 10:00:11 +01001540config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001541 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001542 default "12" if SOC_AM33XX
Uwe Kleine-Königcc611132021-01-15 16:51:24 +01001543 default "9" if SA1111
Magnus Dammc1b2d972010-07-05 10:00:11 +01001544 default "11"
1545 help
1546 The kernel memory allocator divides physically contiguous memory
1547 blocks into "zones", where each zone is a power of two number of
1548 pages. This option selects the largest power of two that the kernel
1549 keeps in the memory allocator. If you need to allocate very large
1550 blocks of physically contiguous memory, then you may need to
1551 increase this value.
1552
1553 This config option is actually maximum order plus one. For example,
1554 a value of 11 means that the largest free memory block is 2^10 pages.
1555
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556config ALIGNMENT_TRAP
Arnd Bergmann3e3f3542020-09-24 20:25:46 +02001557 def_bool CPU_CP15_MMU
Russell Kinge119bff2010-01-10 17:23:29 +00001558 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001560 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1562 address divisible by 4. On 32-bit ARM processors, these non-aligned
1563 fetch/store instructions will be emulated in software if you say
1564 here, which has a severe performance impact. This is necessary for
1565 correct operation of some network protocols. With an IP-only
1566 configuration it is safe to say N, otherwise say Y.
1567
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001568config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001569 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1570 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001571 default y if CPU_FEROCEON
1572 help
1573 Implement faster copy_to_user and clear_user methods for CPU
1574 cores where a 8-word STM instruction give significantly higher
1575 memory write throughput than a sequence of individual 32bit stores.
1576
1577 A possible side effect is a slight increase in scheduling latency
1578 between threads sharing the same address space if they invoke
1579 such copy operations with large buffers.
1580
1581 However, if the CPU data cache is using a write-allocate mode,
1582 this option is unlikely to provide any performance gain.
1583
Stefano Stabellini02c24332015-11-23 10:32:57 +00001584config PARAVIRT
1585 bool "Enable paravirtualization code"
1586 help
1587 This changes the kernel so it can modify itself when it is run
1588 under a hypervisor, potentially improving performance significantly
1589 over full virtualization.
1590
1591config PARAVIRT_TIME_ACCOUNTING
1592 bool "Paravirtual steal time accounting"
1593 select PARAVIRT
Stefano Stabellini02c24332015-11-23 10:32:57 +00001594 help
1595 Select this option to enable fine granularity task steal time
1596 accounting. Time spent executing other tasks in parallel with
1597 the current vCPU is discounted from the vCPU power. To account for
1598 that, there can be a small performance impact.
1599
1600 If in doubt, say N here.
1601
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001602config XEN_DOM0
1603 def_bool y
1604 depends on XEN
1605
1606config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001607 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001608 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001609 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001610 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001611 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001612 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001613 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001614 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001615 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001616 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001617 help
1618 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1619
Ard Biesheuvel189af462018-12-06 09:32:57 +01001620config STACKPROTECTOR_PER_TASK
1621 bool "Use a unique stack canary value for each task"
1622 depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1623 select GCC_PLUGIN_ARM_SSP_PER_TASK
1624 default y
1625 help
1626 Due to the fact that GCC uses an ordinary symbol reference from
1627 which to load the value of the stack canary, this value can only
1628 change at reboot time on SMP systems, and all tasks running in the
1629 kernel's address space are forced to use the same canary value for
1630 the entire duration that the system is up.
1631
1632 Enable this option to switch to a different method that uses a
1633 different canary value for each task.
1634
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635endmenu
1636
1637menu "Boot options"
1638
Grant Likely9eb8f672011-04-28 14:27:20 -06001639config USE_OF
1640 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001641 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001642 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001643 help
1644 Include support for flattened device tree machine descriptions.
1645
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001646config ATAGS
1647 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1648 default y
1649 help
1650 This is the traditional way of passing data to the kernel at boot
1651 time. If you are solely relying on the flattened device tree (or
1652 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1653 to remove ATAGS support from your kernel binary. If unsure,
1654 leave this to y.
1655
1656config DEPRECATED_PARAM_STRUCT
1657 bool "Provide old way to pass kernel parameters"
1658 depends on ATAGS
1659 help
1660 This was deprecated in 2001 and announced to live on for 5 years.
1661 Some old boot loaders still use this way.
1662
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663# Compressed boot loader in ROM. Yes, we really want to ask about
1664# TEXT and BSS so we preserve their values in the config files.
1665config ZBOOT_ROM_TEXT
1666 hex "Compressed ROM boot loader base address"
Chris Packham39c3e302020-06-09 03:28:14 +01001667 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 help
1669 The physical address at which the ROM-able zImage is to be
1670 placed in the target. Platforms which normally make use of
1671 ROM-able zImage formats normally set this to a suitable
1672 value in their defconfig file.
1673
1674 If ZBOOT_ROM is not enabled, this has no effect.
1675
1676config ZBOOT_ROM_BSS
1677 hex "Compressed ROM boot loader BSS address"
Chris Packham39c3e302020-06-09 03:28:14 +01001678 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001680 The base address of an area of read/write memory in the target
1681 for the ROM-able zImage which must be available while the
1682 decompressor is running. It must be large enough to hold the
1683 entire decompressed kernel plus an additional 128 KiB.
1684 Platforms which normally make use of ROM-able zImage formats
1685 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
1687 If ZBOOT_ROM is not enabled, this has no effect.
1688
1689config ZBOOT_ROM
1690 bool "Compressed boot loader in ROM/flash"
1691 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001692 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 help
1694 Say Y here if you intend to execute your compressed kernel image
1695 (zImage) directly from ROM or flash. If unsure, say N.
1696
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001697config ARM_APPENDED_DTB
1698 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001699 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001700 help
1701 With this option, the boot code will look for a device tree binary
1702 (DTB) appended to zImage
1703 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1704
1705 This is meant as a backward compatibility convenience for those
1706 systems with a bootloader that can't be upgraded to accommodate
1707 the documented boot protocol using a device tree.
1708
1709 Beware that there is very little in terms of protection against
1710 this option being confused by leftover garbage in memory that might
1711 look like a DTB header after a reboot if no actual DTB is appended
1712 to zImage. Do not leave this option active in a production kernel
1713 if you don't intend to always append a DTB. Proper passing of the
1714 location into r2 of a bootloader provided DTB is always preferable
1715 to this option.
1716
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001717config ARM_ATAG_DTB_COMPAT
1718 bool "Supplement the appended DTB with traditional ATAG information"
1719 depends on ARM_APPENDED_DTB
1720 help
1721 Some old bootloaders can't be updated to a DTB capable one, yet
1722 they provide ATAGs with memory configuration, the ramdisk address,
1723 the kernel cmdline string, etc. Such information is dynamically
1724 provided by the bootloader and can't always be stored in a static
1725 DTB. To allow a device tree enabled kernel to be used with such
1726 bootloaders, this option allows zImage to extract the information
1727 from the ATAG list and store it at run time into the appended DTB.
1728
Genoud Richardd0f34a12012-06-26 16:37:59 +01001729choice
1730 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1731 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1732
1733config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1734 bool "Use bootloader kernel arguments if available"
1735 help
1736 Uses the command-line options passed by the boot loader instead of
1737 the device tree bootargs property. If the boot loader doesn't provide
1738 any, the device tree bootargs property will be used.
1739
1740config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1741 bool "Extend with bootloader kernel arguments"
1742 help
1743 The command-line arguments provided by the boot loader will be
1744 appended to the the device tree bootargs property.
1745
1746endchoice
1747
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748config CMDLINE
1749 string "Default kernel command string"
1750 default ""
1751 help
Arnd Bergmann3e3f3542020-09-24 20:25:46 +02001752 On some architectures (e.g. CATS), there is currently no way
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 for the boot loader to pass arguments to the kernel. For these
1754 architectures, you should supply some command-line options at build
1755 time by entering them here. As a minimum, you should specify the
1756 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1757
Victor Boivie4394c122011-05-04 17:07:55 +01001758choice
1759 prompt "Kernel command line type" if CMDLINE != ""
1760 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001761 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001762
1763config CMDLINE_FROM_BOOTLOADER
1764 bool "Use bootloader kernel arguments if available"
1765 help
1766 Uses the command-line options passed by the boot loader. If
1767 the boot loader doesn't provide any, the default kernel command
1768 string provided in CMDLINE will be used.
1769
1770config CMDLINE_EXTEND
1771 bool "Extend bootloader kernel arguments"
1772 help
1773 The command-line arguments provided by the boot loader will be
1774 appended to the default kernel command string.
1775
Alexander Holler92d20402010-02-16 19:04:53 +01001776config CMDLINE_FORCE
1777 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001778 help
1779 Always use the default kernel command string, even if the boot
1780 loader passes other arguments to the kernel.
1781 This is useful if you cannot or don't want to change the
1782 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001783endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001784
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785config XIP_KERNEL
1786 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001787 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 help
1789 Execute-In-Place allows the kernel to run from non-volatile storage
1790 directly addressable by the CPU, such as NOR flash. This saves RAM
1791 space since the text section of the kernel is not loaded from flash
1792 to RAM. Read-write sections, such as the data section and stack,
1793 are still copied to RAM. The XIP kernel is not compressed since
1794 it has to run directly from flash, so it will take more space to
1795 store it. The flash address used to link the kernel object files,
1796 and for storing it, is configuration dependent. Therefore, if you
1797 say Y here, you must know the proper physical address where to
1798 store the kernel image depending on your own flash memory usage.
1799
1800 Also note that the make target becomes "make xipImage" rather than
1801 "make zImage" or "make Image". The final kernel binary to put in
1802 ROM memory will be arch/arm/boot/xipImage.
1803
1804 If unsure, say N.
1805
1806config XIP_PHYS_ADDR
1807 hex "XIP Kernel Physical Location"
1808 depends on XIP_KERNEL
1809 default "0x00080000"
1810 help
1811 This is the physical address in your flash memory the kernel will
1812 be linked for and stored to. This address is dependent on your
1813 own flash usage.
1814
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001815config XIP_DEFLATED_DATA
1816 bool "Store kernel .data section compressed in ROM"
1817 depends on XIP_KERNEL
1818 select ZLIB_INFLATE
1819 help
1820 Before the kernel is actually executed, its .data section has to be
1821 copied to RAM from ROM. This option allows for storing that data
1822 in compressed form and decompressed to RAM rather than merely being
1823 copied, saving some precious ROM space. A possible drawback is a
1824 slightly longer boot delay.
1825
Richard Purdiec587e4a2007-02-06 21:29:00 +01001826config KEXEC
1827 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01001828 depends on (!SMP || PM_SLEEP_SMP)
Vincenzo Frascino76950f72020-01-10 13:37:59 +01001829 depends on MMU
Dave Young2965faa2015-09-09 15:38:55 -07001830 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01001831 help
1832 kexec is a system call that implements the ability to shutdown your
1833 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02001834 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01001835 you can start any kernel with it, not just Linux.
1836
1837 It is an ongoing process to be certain the hardware in a machine
1838 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02001839 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01001840
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001841config ATAGS_PROC
1842 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001843 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01001844 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001845 help
1846 Should the atags used to boot the kernel be exported in an "atags"
1847 file in procfs. Useful with kexec.
1848
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001849config CRASH_DUMP
1850 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001851 help
1852 Generate crash dump after being started by kexec. This should
1853 be normally only set in special crash dump kernels which are
1854 loaded in the main kernel with kexec-tools into a specially
1855 reserved region and then later executed after a crash by
1856 kdump/kexec. The crash dump kernel must be compiled to a
1857 memory address not used by the main kernel
1858
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001859 For more details see Documentation/admin-guide/kdump/kdump.rst
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001860
Eric Miaoe69edc792010-07-05 15:56:50 +02001861config AUTO_ZRELADDR
1862 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02001863 help
1864 ZRELADDR is the physical address where the decompressed kernel
1865 image will be placed. If AUTO_ZRELADDR is selected, the address
Geert Uytterhoeven0673cb32021-01-04 14:00:52 +01001866 will be determined at run-time, either by masking the current IP
1867 with 0xf8000000, or, if invalid, from the DTB passed in r2.
1868 This assumes the zImage being placed in the first 128MB from
1869 start of memory.
Eric Miaoe69edc792010-07-05 15:56:50 +02001870
Roy Franz81a0bc32015-09-23 20:17:54 -07001871config EFI_STUB
1872 bool
1873
1874config EFI
1875 bool "UEFI runtime support"
1876 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
1877 select UCS2_STRING
1878 select EFI_PARAMS_FROM_FDT
1879 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001880 select EFI_GENERIC_STUB
Roy Franz81a0bc32015-09-23 20:17:54 -07001881 select EFI_RUNTIME_WRAPPERS
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001882 help
Roy Franz81a0bc32015-09-23 20:17:54 -07001883 This option provides support for runtime services provided
1884 by UEFI firmware (such as non-volatile variables, realtime
1885 clock, and platform reset). A UEFI stub is also provided to
1886 allow the kernel to be booted as an EFI application. This
1887 is only useful for kernels that may run on systems that have
1888 UEFI firmware.
1889
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00001890config DMI
1891 bool "Enable support for SMBIOS (DMI) tables"
1892 depends on EFI
1893 default y
1894 help
1895 This enables SMBIOS/DMI feature for systems.
1896
1897 This option is only useful on systems that have UEFI firmware.
1898 However, even with this option, the resultant kernel should
1899 continue to boot on existing non-UEFI platforms.
1900
1901 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1902 i.e., the the practice of identifying the platform via DMI to
1903 decide whether certain workarounds for buggy hardware and/or
1904 firmware need to be enabled. This would require the DMI subsystem
1905 to be enabled much earlier than we do on ARM, which is non-trivial.
1906
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907endmenu
1908
Russell Kingac9d7ef2008-08-18 17:26:00 +01001909menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912
Russell Kingac9d7ef2008-08-18 17:26:00 +01001913source "drivers/cpuidle/Kconfig"
1914
1915endmenu
1916
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917menu "Floating point emulation"
1918
1919comment "At least one emulation must be selected"
1920
1921config FPE_NWFPE
1922 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01001923 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001924 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 Say Y to include the NWFPE floating point emulator in the kernel.
1926 This is necessary to run most binaries. Linux does not currently
1927 support floating point hardware so you need to say Y here even if
1928 your machine has an FPA or floating point co-processor podule.
1929
1930 You may say N here if you are going to load the Acorn FPEmulator
1931 early in the bootup.
1932
1933config FPE_NWFPE_XP
1934 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00001935 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 help
1937 Say Y to include 80-bit support in the kernel floating-point
1938 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1939 Note that gcc does not generate 80-bit operations by default,
1940 so in most cases this option only enlarges the size of the
1941 floating point emulator without any good reason.
1942
1943 You almost surely want to say N here.
1944
1945config FPE_FASTFPE
1946 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001947 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001948 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 Say Y here to include the FAST floating point emulator in the kernel.
1950 This is an experimental much faster emulator which now also has full
1951 precision for the mantissa. It does not support any exceptions.
1952 It is very simple, and approximately 3-6 times faster than NWFPE.
1953
1954 It should be sufficient for most programs. It may be not suitable
1955 for scientific calculations, but you have to check this for yourself.
1956 If you do not feel you need a faster FP emulation you should better
1957 choose NWFPE.
1958
1959config VFP
1960 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00001961 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 help
1963 Say Y to include VFP support code in the kernel. This is needed
1964 if your hardware includes a VFP unit.
1965
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001966 Please see <file:Documentation/arm/vfp/release-notes.rst> for
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 release notes and additional status information.
1968
1969 Say N if your target does not have VFP hardware.
1970
Catalin Marinas25ebee02007-09-25 15:22:24 +01001971config VFPv3
1972 bool
1973 depends on VFP
1974 default y if CPU_V7
1975
Catalin Marinasb5872db2008-01-10 19:16:17 +01001976config NEON
1977 bool "Advanced SIMD (NEON) Extension support"
1978 depends on VFPv3 && CPU_V7
1979 help
1980 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1981 Extension.
1982
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02001983config KERNEL_MODE_NEON
1984 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01001985 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02001986 help
1987 Say Y to include support for NEON in kernel mode.
1988
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989endmenu
1990
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991menu "Power management options"
1992
Russell Kingeceab4a2005-11-15 11:31:41 +00001993source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
Johannes Bergf4cb5702007-12-08 02:14:00 +01001995config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01001996 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01001997 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01001998 def_bool y
1999
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002000config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002001 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002002 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002003
Sebastian Capella603fb422014-03-25 01:20:29 +01002004config ARCH_HIBERNATION_POSSIBLE
2005 bool
2006 depends on MMU
2007 default y if ARCH_SUSPEND_POSSIBLE
2008
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009endmenu
2010
Kumar Gala916f7432015-02-26 15:49:09 -06002011source "drivers/firmware/Kconfig"
2012
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002013if CRYPTO
2014source "arch/arm/crypto/Kconfig"
2015endif
Stefan Agner2cbd1cc2020-07-09 11:21:27 +01002016
2017source "arch/arm/Kconfig.assembler"