blob: ff3e64ae959e4496ae57f2d55d4a68dc30a93692 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T
Christoph Hellwigaef0f782019-06-13 09:08:57 +02006 select ARCH_HAS_BINFMT_FLAT
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01007 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Christoph Hellwig419e2f12019-08-26 09:03:44 +02008 select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
Kees Cook2b68f6c2015-04-14 15:48:00 -07009 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010010 select ARCH_HAS_FORTIFY_SOURCE
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070011 select ARCH_HAS_KEEPINITRD
Dmitry Vyukov75851722018-06-14 15:27:44 -070012 select ARCH_HAS_KCOV
Will Deacone69244d22018-06-26 15:52:38 +010013 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020014 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070015 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010016 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050017 select ARCH_HAS_SETUP_DMA_OPS
Dmitry Vyukov75851722018-06-14 15:27:44 -070018 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080019 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
20 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Christoph Hellwig31b089b2021-06-23 14:04:48 +020021 select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
22 select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010023 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000024 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010025 select ARCH_HAVE_CUSTOM_GPIO_H
Daniel Thompson9aaf9bb2021-01-15 13:21:10 +010026 select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
Riku Voipio957e3fa2014-12-12 16:57:44 -080027 select ARCH_HAS_GCOV_PROFILE_ALL
Mike Rapoport5e545df2020-12-14 19:09:55 -080028 select ARCH_KEEP_MEMBLOCK
Mark Salterd7018842013-10-07 22:07:58 -040029 select ARCH_MIGHT_HAVE_PC_PARPORT
Christoph Hellwig7c703e52018-11-09 09:51:00 +010030 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080031 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
32 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020033 select ARCH_SUPPORTS_ATOMIC_RMW
Anshuman Khandual855f9a82021-05-04 18:38:13 -070034 select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
Kim Phillips017f1612013-11-06 05:15:24 +010035 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010036 select ARCH_USE_CMPXCHG_LOCKREF
Anshuman Khandualdce44562021-04-29 22:55:15 -070037 select ARCH_USE_MEMTEST
Alexandre Ghitidba79c32019-09-23 15:39:01 -070038 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010039 select ARCH_WANT_IPC_PARSE_VERSION
Nathan Chancellor59612b22020-11-19 13:46:56 -070040 select ARCH_WANT_LD_ORPHAN_WARN
Christoph Hellwigbdd15a22019-06-13 09:08:51 +020041 select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
Shile Zhang10916702019-12-04 08:46:31 +080042 select BUILDTIME_TABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010043 select CLONE_BACKWARDS
Russell Kingf00790a2018-10-24 10:20:16 +010044 select CPU_PM if SUSPEND || CPU_IDLE
Will Deacondce5c9e2013-12-17 19:50:16 +010045 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwigff4c25f2019-02-03 20:12:02 +010046 select DMA_DECLARE_COHERENT
Christoph Hellwig31b089b2021-06-23 14:04:48 +020047 select DMA_GLOBAL_POOL if !MMU
Christoph Hellwig2f9237d2020-07-08 09:30:00 +020048 select DMA_OPS
Christoph Hellwigf0edfea2018-08-24 10:31:08 +020049 select DMA_REMAP if MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020050 select EDAC_SUPPORT
51 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070052 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010053 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Russell Kingf00790a2018-10-24 10:20:16 +010054 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
Russell Kingb1b3f492012-10-06 17:12:25 +010055 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Marc Zyngier56afcd32020-06-23 20:38:41 +010056 select GENERIC_IRQ_IPI if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010057 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020058 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010059 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010060 select GENERIC_IRQ_PROBE
61 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010062 select GENERIC_IRQ_SHOW_LEVEL
Palmer Dabbelt914ee962020-07-09 12:00:10 -070063 select GENERIC_LIB_DEVMEM_IS_ALLOWED
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070065 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010066 select GENERIC_SMP_IDLE_THREAD
Marc Zyngiera71b0922014-08-26 11:03:18 +010067 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010068 select HARDIRQS_SW_RESEND
Russell Kingf00790a2018-10-24 10:20:16 +010069 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
Yalin Wang0b7857d2015-01-16 02:45:55 +010070 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010071 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
72 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Linus Walleij42101572020-10-25 23:56:18 +010073 select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
Daniel Cashmane0c25d92016-01-14 15:19:57 -080074 select HAVE_ARCH_MMAP_RND_BITS if MMU
Mike Rapoport4f5b0c12020-12-14 19:09:59 -080075 select HAVE_ARCH_PFN_VALID
YiFei Zhu282a1812020-09-24 07:44:16 -050076 select HAVE_ARCH_SECCOMP
Russell Kingf00790a2018-10-24 10:20:16 +010077 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
Kees Cook08626a62017-08-16 14:09:13 -070078 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010079 select HAVE_ARCH_TRACEHOOK
Anshuman Khanduale8003bf62021-05-04 18:38:29 -070080 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
Jens Wiklanderb329f952016-01-04 15:42:55 +010081 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053082 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010083 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010084 select HAVE_C_RECORDMCOUNT
Vincenzo Frascinobc420c62020-01-10 13:39:26 +010085 select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
Russell Kingb1b3f492012-10-06 17:12:25 +010086 select HAVE_DMA_CONTIGUOUS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010087 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010088 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010089 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070090 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070091 select HAVE_FAST_GUP if ARM_LPAE
Russell Kingf00790a2018-10-24 10:20:16 +010092 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
Russell King503621622019-04-23 17:09:38 +010093 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
Nick Desaulniers3511af02020-10-13 16:47:48 -070094 select HAVE_FUNCTION_TRACER if !XIP_KERNEL
Emese Revfy6b90bd42016-05-24 00:09:38 +020095 select HAVE_GCC_PLUGINS
Russell Kingf00790a2018-10-24 10:20:16 +010096 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
Russell King87c46b62013-05-04 14:38:59 +010097 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010098 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070099 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +0100100 select HAVE_KERNEL_LZMA
101 select HAVE_KERNEL_LZO
102 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100103 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Russell Kingf00790a2018-10-24 10:20:16 +0100104 select HAVE_KRETPROBES if HAVE_KPROBES
Ard Biesheuvel7d485f62014-11-24 16:54:35 +0100105 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -0700106 select HAVE_NMI
Wang Nan0dc016d2015-01-09 14:37:36 +0800107 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +0100108 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +0100109 select HAVE_PERF_REGS
110 select HAVE_PERF_USER_STACK_DUMP
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800111 select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
Will Deacone513f8b2010-06-25 12:24:53 +0100112 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -0400113 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900114 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100115 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700116 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -0700117 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +0100118 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100119 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200120 select NEED_DMA_MAP_STATE
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100121 select OF_EARLY_FLATTREE if OF
Russell King171b3f02013-09-12 21:24:42 +0100122 select OLD_SIGACTION
123 select OLD_SIGSUSPEND3
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100124 select PCI_SYSCALL if PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100125 select PERF_USE_VMALLOC
126 select RTC_LIB
127 select SYS_SUPPORTS_APM_EMULATION
Masahiro Yamada4aae6832021-07-31 14:22:32 +0900128 select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
Russell King171b3f02013-09-12 21:24:42 +0100129 # Above selects are sorted alphabetically; please add new ones
130 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 help
132 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000133 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000135 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 Europe. There is an ARM Linux project with a web page at
137 <http://www.arm.linux.org.uk/>.
138
Russell King74facff2011-06-02 11:16:22 +0100139config ARM_HAS_SG_CHAIN
140 bool
141
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200142config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200143 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100144 select ARM_HAS_SG_CHAIN
145 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200146
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900147if ARM_DMA_USE_IOMMU
148
149config ARM_DMA_IOMMU_ALIGNMENT
150 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
151 range 4 9
152 default 8
153 help
154 DMA mapping framework by default aligns all buffers to the smallest
155 PAGE_SIZE order which is greater than or equal to the requested buffer
156 size. This works well for buffers up to a few hundreds kilobytes, but
157 for larger buffers it just a waste of address space. Drivers which has
158 relatively small addressing window (like 64Mib) might run out of
159 virtual space with just a few allocations.
160
161 With this parameter you can specify the maximum PAGE_SIZE order for
162 DMA IOMMU buffers. Larger buffers will be aligned only to this
163 specified order. The order is expressed as a power of two multiplied
164 by the PAGE_SIZE.
165
166endif
167
Ralf Baechle75e71532007-02-09 17:08:58 +0000168config SYS_SUPPORTS_APM_EMULATION
169 bool
170
Linus Walleijbc581772009-09-15 17:30:37 +0100171config HAVE_TCM
172 bool
173 select GENERIC_ALLOCATOR
174
Russell Kinge119bff2010-01-10 17:23:29 +0000175config HAVE_PROC_CPU
176 bool
177
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700178config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000179 bool
Al Viro5ea81762007-02-11 15:41:31 +0000180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181config SBUS
182 bool
183
Russell Kingf16fb1e2007-04-28 09:59:37 +0100184config STACKTRACE_SUPPORT
185 bool
186 default y
187
188config LOCKDEP_SUPPORT
189 bool
190 default y
191
David Howellsf0d1b0b2006-12-08 02:37:49 -0800192config ARCH_HAS_ILOG2_U32
193 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800194
195config ARCH_HAS_ILOG2_U64
196 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800197
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100198config ARCH_HAS_BANDGAP
199 bool
200
Stefan Agnera5f4c562015-08-13 00:01:52 +0100201config FIX_EARLYCON_MEM
202 def_bool y if MMU
203
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800204config GENERIC_HWEIGHT
205 bool
206 default y
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208config GENERIC_CALIBRATE_DELAY
209 bool
210 default y
211
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100212config ARCH_MAY_HAVE_PC_FDC
213 bool
214
David A. Longc7edc9e2014-03-07 11:23:04 -0500215config ARCH_SUPPORTS_UPROBES
216 def_bool y
217
Rob Herring58af4a22012-03-20 14:33:01 -0500218config ARCH_HAS_DMA_SET_COHERENT_MASK
219 bool
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221config GENERIC_ISA_DMA
222 bool
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224config FIQ
225 bool
226
Rob Herring13a50452012-02-07 09:28:22 -0600227config NEED_RET_TO_USER
228 bool
229
Al Viro034d2f52005-12-19 16:27:59 -0500230config ARCH_MTD_XIP
231 bool
232
Russell Kingdc21af92011-01-04 19:09:43 +0000233config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100234 bool "Patch physical to virtual translations at runtime" if EMBEDDED
235 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100236 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000237 help
Russell King111e9a52011-05-12 10:02:42 +0100238 Patch phys-to-virt and virt-to-phys translation functions at
239 boot and module load time according to the position of the
240 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000241
Russell King111e9a52011-05-12 10:02:42 +0100242 This can only be used with non-XIP MMU kernels where the base
Ard Biesheuvel94430762020-09-18 11:55:42 +0300243 of physical memory is at a 2 MiB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000244
Russell Kingc1beced2011-08-10 10:23:45 +0100245 Only disable this option if you know that you do not require
246 this feature (eg, building a kernel for a single machine) and
247 you need to shrink the kernel to the minimal size.
248
Rob Herringc334bc12012-03-04 22:03:33 -0600249config NEED_MACH_IO_H
250 bool
251 help
252 Select this when mach/io.h is required to provide special
253 definitions for this platform. The need for mach/io.h should
254 be avoided when possible.
255
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400256config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400257 bool
Russell King111e9a52011-05-12 10:02:42 +0100258 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400259 Select this when mach/memory.h is required to provide special
260 definitions for this platform. The need for mach/memory.h should
261 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400262
263config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100264 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100265 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100266 default DRAM_BASE if !MMU
Arnd Bergmann3e3f3542020-09-24 20:25:46 +0200267 default 0x00000000 if ARCH_FOOTBRIDGE
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100268 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
269 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700270 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400271 help
272 Please provide the physical address corresponding to the
273 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000274
Simon Glass87e040b2011-08-16 23:44:26 +0100275config GENERIC_BUG
276 def_bool y
277 depends on BUG
278
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700279config PGTABLE_LEVELS
280 int
281 default 3 if ARM_LPAE
282 default 2
283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284menu "System Type"
285
Hyok S. Choi3c427972009-07-24 12:35:00 +0100286config MMU
287 bool "MMU-based Paged Memory Management Support"
288 default y
289 help
290 Select if you want MMU-based virtualised addressing space
291 support by paged memory management. If unsure, say 'Y'.
292
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800293config ARCH_MMAP_RND_BITS_MIN
294 default 8
295
296config ARCH_MMAP_RND_BITS_MAX
297 default 14 if PAGE_OFFSET=0x40000000
298 default 15 if PAGE_OFFSET=0x80000000
299 default 16
300
Russell Kingccf50e22010-03-15 19:03:06 +0000301#
302# The "ARM system type" choice list is ordered alphabetically by option
303# text. Please add new entries in the option alphabetic order.
304#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305choice
306 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100307 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100308 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Rob Herring387798b2012-09-06 13:41:12 -0500310config ARCH_MULTIPLATFORM
311 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100312 depends on MMU
Gregory Fongfb597f22020-05-22 15:12:30 +0100313 select ARCH_FLATMEM_ENABLE
314 select ARCH_SPARSEMEM_ENABLE
315 select ARCH_SELECT_MEMORY_MODEL
Olof Johansson42dc8362014-03-09 12:46:59 -0700316 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500317 select ARM_PATCH_PHYS_VIRT
318 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200319 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600320 select COMMON_CLK
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700321 select GENERIC_IRQ_MULTI_HANDLER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100322 select HAVE_PCI
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100323 select PCI_DOMAINS_GENERIC if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600324 select SPARSE_IRQ
325 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600326
Stefan Agner9c77bc42015-05-20 00:03:51 +0200327config ARM_SINGLE_ARMV7M
328 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
329 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200330 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200331 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200332 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200333 select COMMON_CLK
334 select CPU_V7M
Stefan Agner9c77bc42015-05-20 00:03:51 +0200335 select NO_IOPORT_MAP
336 select SPARSE_IRQ
337 select USE_OF
338
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000339config ARCH_EP93XX
340 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700341 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000342 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100343 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000344 select ARM_VIC
Marc Zyngier3e895f42021-02-17 18:10:35 +0000345 select GENERIC_IRQ_MULTI_HANDLER
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700346 select AUTO_ZRELADDR
Linus Walleij000bc172015-06-15 14:34:03 +0200347 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100348 select CPU_ARM920T
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200349 select GPIOLIB
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700350 select HAVE_LEGACY_CLK
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000351 help
352 This enables support for the Cirrus EP93xx series of CPUs.
353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354config ARCH_FOOTBRIDGE
355 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000356 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 select FOOTBRIDGE
Rob Herring8ef6e622012-03-01 20:48:12 -0600358 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400359 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000360 help
361 Support for systems based on the DC21285 companion chip
362 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100364config ARCH_IOP32X
365 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100366 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000367 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200368 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200369 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600370 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100371 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100372 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000373 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100374 Support for Intel's 80219 and IOP32X (XScale) family of
375 processors.
376
Russell King3b938be2007-05-12 11:25:44 +0100377config ARCH_IXP4XX
378 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100379 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500380 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100381 select ARCH_SUPPORTS_BIG_ENDIAN
Russell Kingc7508152008-10-26 10:55:14 +0000382 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100383 select DMABOUNCE if PCI
Linus Walleij98ac0cc2018-12-29 14:30:27 +0100384 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij55ec4652019-01-25 22:58:39 +0100385 select GPIO_IXP4XX
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200386 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100387 select HAVE_PCI
Linus Walleij55ec4652019-01-25 22:58:39 +0100388 select IXP4XX_IRQ
Linus Walleij65af6662019-01-26 00:51:51 +0100389 select IXP4XX_TIMER
Linus Walleijd5d9f7a2021-04-29 23:34:10 +0200390 # With the new PCI driver this is not needed
Geert Uytterhoeven5f291bfd2021-07-14 11:33:43 +0200391 select NEED_MACH_IO_H if IXP4XX_PCI_LEGACY
Florian Fainelli9296d942013-04-09 14:29:26 +0200392 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100393 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100394 help
Russell King3b938be2007-05-12 11:25:44 +0100395 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100396
Saeed Bisharaedabd382009-08-06 15:12:43 +0300397config ARCH_DOVE
398 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100399 select CPU_PJ4
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700400 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200401 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100402 select HAVE_PCI
Russell King171b3f02013-09-12 21:24:42 +0100403 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100404 select PINCTRL
405 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200406 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100407 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000408 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300409 help
410 Support for the Marvell Dove SoC 88AP510
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700413 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100414 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100415 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100416 select ARM_CPU_SUSPEND if PM
417 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100418 select COMMON_CLK
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200419 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100420 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200421 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100422 select CPU_XSCALE if !CPU_XSC3
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700423 select GENERIC_IRQ_MULTI_HANDLER
Haojian Zhuang157d2642011-10-17 20:37:52 +0800424 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200425 select GPIOLIB
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100426 select IRQ_DOMAIN
Eric Miaobd5ce432009-01-20 12:06:01 +0800427 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800428 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000429 help
eric miao2c8086a2007-09-11 19:13:17 -0700430 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
432config ARCH_RPC
433 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100434 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100436 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100437 select ARCH_SPARSEMEM_ENABLE
Russell King0b40dee2019-05-04 13:35:12 +0100438 select ARM_HAS_SG_CHAIN
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100439 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100440 select FIQ
Russell Kingb1b3f492012-10-06 17:12:25 +0100441 select HAVE_PATA_PLATFORM
442 select ISA_DMA_API
Arnd Bergmann6239da22020-09-24 15:26:08 +0200443 select LEGACY_TIMER_TICK
Rob Herringc334bc12012-03-04 22:03:33 -0600444 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400445 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700446 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 help
448 On the Acorn Risc-PC, Linux can support the internal IDE disk and
449 CD-ROM interface, serial and parallel port, and the floppy drive.
450
451config ARCH_SA1100
452 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100453 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100454 select ARCH_SPARSEMEM_ENABLE
Russell Kingb1b3f492012-10-06 17:12:25 +0100455 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200456 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200457 select TIMER_OF if OF
Russell Kingd6c82042016-08-31 08:49:53 +0100458 select COMMON_CLK
Russell Kingb1b3f492012-10-06 17:12:25 +0100459 select CPU_FREQ
460 select CPU_SA1100
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700461 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200462 select GPIOLIB
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100463 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100464 select ISA
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400465 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100466 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000467 help
468 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900470config ARCH_S3C24XX
471 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100472 select ATAGS
Tomasz Figa42805062013-04-28 02:25:01 +0200473 select CLKSRC_SAMSUNG_PWM
Tomasz Figa880cf072013-06-19 01:22:20 +0900474 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200475 select GPIOLIB
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700476 select GENERIC_IRQ_MULTI_HANDLER
Kukjin Kim20676c12010-11-13 16:08:32 +0900477 select HAVE_S3C2410_I2C if I2C
Russell Kingb1b3f492012-10-06 17:12:25 +0100478 select HAVE_S3C_RTC if RTC_CLASS
Rob Herringc334bc12012-03-04 22:03:33 -0600479 select NEED_MACH_IO_H
Krzysztof Kozlowskif6d7cde2020-08-04 21:26:49 +0200480 select S3C2410_WATCHDOG
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900481 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900482 select USE_OF
Krzysztof Kozlowskif6d7cde2020-08-04 21:26:49 +0200483 select WATCHDOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900485 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
486 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
487 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
488 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900489
Tony Lindgrena0694862013-01-11 11:24:20 -0800490config ARCH_OMAP1
491 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600492 depends on MMU
Tony Lindgrena0694862013-01-11 11:24:20 -0800493 select ARCH_OMAP
Russell King - ARM Linux354a1832011-07-10 23:05:34 -0700494 select CLKSRC_MMIO
Tony Lindgrena0694862013-01-11 11:24:20 -0800495 select GENERIC_IRQ_CHIP
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700496 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200497 select GPIOLIB
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700498 select HAVE_LEGACY_CLK
Tony Lindgrena0694862013-01-11 11:24:20 -0800499 select IRQ_DOMAIN
500 select NEED_MACH_IO_H if PCCARD
501 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700502 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100503 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800504 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506endchoice
507
Rob Herring387798b2012-09-06 13:41:12 -0500508menu "Multiple platform selection"
509 depends on ARCH_MULTIPLATFORM
510
511comment "CPU Core family selection"
512
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100513config ARCH_MULTI_V4
514 bool "ARMv4 based platforms (FA526)"
515 depends on !ARCH_MULTI_V6_V7
516 select ARCH_MULTI_V4_V5
517 select CPU_FA526
518
Rob Herring387798b2012-09-06 13:41:12 -0500519config ARCH_MULTI_V4T
520 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500521 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100522 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200523 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
524 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
525 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500526
527config ARCH_MULTI_V5
528 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500529 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100530 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100531 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200532 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
533 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500534
535config ARCH_MULTI_V4_V5
536 bool
537
538config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800539 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500540 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600541 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500542
543config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800544 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500545 default y
546 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100547 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600548 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500549
550config ARCH_MULTI_V6_V7
551 bool
Rob Herring9352b052014-01-31 15:36:10 -0600552 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500553
554config ARCH_MULTI_CPU_AUTO
555 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
556 select ARCH_MULTI_V5
557
558endmenu
559
Rob Herring05e2a3d2013-12-05 10:04:54 -0600560config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900561 bool "Dummy Virtual Machine"
562 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600563 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600564 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500565 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100566 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000567 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600568 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600569 select HAVE_ARM_ARCH_TIMER
Jason A. Donenfeld8e2649d2018-09-26 15:51:10 +0200570 select ARCH_SUPPORTS_BIG_ENDIAN
Rob Herring05e2a3d2013-12-05 10:04:54 -0600571
Russell Kingccf50e22010-03-15 19:03:06 +0000572#
573# This is sorted alphabetically by mach-* pathname. However, plat-*
574# Kconfigs may be included either alphabetically (according to the
575# plat- suffix) or along side the corresponding mach-* source.
576#
Andreas Färber6bb85362017-02-15 11:03:22 +0100577source "arch/arm/mach-actions/Kconfig"
578
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200579source "arch/arm/mach-alpine/Kconfig"
580
Lars Persson590b4602016-02-11 17:06:19 +0100581source "arch/arm/mach-artpec/Kconfig"
582
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100583source "arch/arm/mach-asm9260/Kconfig"
584
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100585source "arch/arm/mach-aspeed/Kconfig"
586
Russell King95b8f202010-01-14 11:43:54 +0000587source "arch/arm/mach-at91/Kconfig"
588
Anders Berg1d22924e2014-05-23 11:08:35 +0200589source "arch/arm/mach-axxia/Kconfig"
590
Christian Daudt8ac49e02012-11-19 09:46:10 -0800591source "arch/arm/mach-bcm/Kconfig"
592
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200593source "arch/arm/mach-berlin/Kconfig"
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595source "arch/arm/mach-clps711x/Kconfig"
596
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300597source "arch/arm/mach-cns3xxx/Kconfig"
598
Russell King95b8f202010-01-14 11:43:54 +0000599source "arch/arm/mach-davinci/Kconfig"
600
Baruch Siachdf8d7422015-01-14 10:40:30 +0200601source "arch/arm/mach-digicolor/Kconfig"
602
Russell King95b8f202010-01-14 11:43:54 +0000603source "arch/arm/mach-dove/Kconfig"
604
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000605source "arch/arm/mach-ep93xx/Kconfig"
606
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100607source "arch/arm/mach-exynos/Kconfig"
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609source "arch/arm/mach-footbridge/Kconfig"
610
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200611source "arch/arm/mach-gemini/Kconfig"
612
Rob Herring387798b2012-09-06 13:41:12 -0500613source "arch/arm/mach-highbank/Kconfig"
614
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800615source "arch/arm/mach-hisi/Kconfig"
616
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100617source "arch/arm/mach-imx/Kconfig"
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619source "arch/arm/mach-integrator/Kconfig"
620
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100621source "arch/arm/mach-iop32x/Kconfig"
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623source "arch/arm/mach-ixp4xx/Kconfig"
624
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400625source "arch/arm/mach-keystone/Kconfig"
626
Arnd Bergmann75bf1bd2019-08-09 16:40:39 +0200627source "arch/arm/mach-lpc32xx/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000628
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100629source "arch/arm/mach-mediatek/Kconfig"
630
Carlo Caione3b8f5032014-09-10 22:16:59 +0200631source "arch/arm/mach-meson/Kconfig"
632
Sugaya Taichi9fb29c72019-02-27 13:52:33 +0900633source "arch/arm/mach-milbeaut/Kconfig"
634
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100635source "arch/arm/mach-mmp/Kconfig"
636
Jonas Jensen17723fd32013-12-18 13:58:45 +0100637source "arch/arm/mach-moxart/Kconfig"
638
Daniel Palmer312b62b2020-07-10 18:45:38 +0900639source "arch/arm/mach-mstar/Kconfig"
640
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200641source "arch/arm/mach-mv78xx0/Kconfig"
642
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100643source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200644
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800645source "arch/arm/mach-mxs/Kconfig"
646
Russell King95b8f202010-01-14 11:43:54 +0000647source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000648
Brendan Higgins7bffa142017-08-16 12:18:39 -0700649source "arch/arm/mach-npcm/Kconfig"
650
Daniel Tang9851ca52013-06-11 18:40:17 +1000651source "arch/arm/mach-nspire/Kconfig"
652
Tony Lindgrend48af152005-07-10 19:58:17 +0100653source "arch/arm/plat-omap/Kconfig"
654
655source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Tony Lindgren1dbae812005-11-10 14:26:51 +0000657source "arch/arm/mach-omap2/Kconfig"
658
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400659source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400660
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100661source "arch/arm/mach-oxnas/Kconfig"
662
Russell King95b8f202010-01-14 11:43:54 +0000663source "arch/arm/mach-pxa/Kconfig"
664source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600666source "arch/arm/mach-qcom/Kconfig"
667
Andreas Färber78e3dbc12018-12-18 20:32:30 +0530668source "arch/arm/mach-rda/Kconfig"
669
Andreas Färber86aeee42017-10-05 03:59:15 +0200670source "arch/arm/mach-realtek/Kconfig"
671
Russell King95b8f202010-01-14 11:43:54 +0000672source "arch/arm/mach-realview/Kconfig"
673
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200674source "arch/arm/mach-rockchip/Kconfig"
675
Arnd Bergmann71b91142019-09-02 17:47:55 +0200676source "arch/arm/mach-s3c/Kconfig"
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100677
678source "arch/arm/mach-s5pv210/Kconfig"
679
Russell King95b8f202010-01-14 11:43:54 +0000680source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300681
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100682source "arch/arm/mach-shmobile/Kconfig"
683
Rob Herring387798b2012-09-06 13:41:12 -0500684source "arch/arm/mach-socfpga/Kconfig"
685
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100686source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100687
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100688source "arch/arm/mach-sti/Kconfig"
689
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100690source "arch/arm/mach-stm32/Kconfig"
691
Maxime Ripard3b526342012-11-08 12:40:16 +0100692source "arch/arm/mach-sunxi/Kconfig"
693
Erik Gillingc5f80062010-01-21 16:53:02 -0800694source "arch/arm/mach-tegra/Kconfig"
695
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900696source "arch/arm/mach-uniphier/Kconfig"
697
Russell King95b8f202010-01-14 11:43:54 +0000698source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
700source "arch/arm/mach-versatile/Kconfig"
701
Russell Kingceade892010-02-11 21:44:53 +0000702source "arch/arm/mach-vexpress/Kconfig"
703
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300704source "arch/arm/mach-vt8500/Kconfig"
705
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600706source "arch/arm/mach-zynq/Kconfig"
707
Stefan Agner499f1642015-05-21 00:35:44 +0200708# ARMv7-M architecture
Stefan Agner499f1642015-05-21 00:35:44 +0200709config ARCH_LPC18XX
710 bool "NXP LPC18xx/LPC43xx"
711 depends on ARM_SINGLE_ARMV7M
712 select ARCH_HAS_RESET_CONTROLLER
713 select ARM_AMBA
714 select CLKSRC_LPC32XX
715 select PINCTRL
716 help
717 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
718 high performance microcontrollers.
719
Vladimir Murzin18471192016-04-25 09:49:13 +0100720config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300721 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100722 depends on ARM_SINGLE_ARMV7M
723 select ARM_AMBA
724 select CLKSRC_MPS2
725 help
726 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
727 with a range of available cores like Cortex-M3/M4/M7.
728
729 Please, note that depends which Application Note is used memory map
730 for the platform may vary, so adjustment of RAM base might be needed.
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732# Definitions to make life easier
733config ARCH_ACORN
734 bool
735
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100736config PLAT_IOP
737 bool
738
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400739config PLAT_ORION
740 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100741 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100742 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100743 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200744 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400745
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200746config PLAT_ORION_LEGACY
747 bool
748 select PLAT_ORION
749
Eric Miaobd5ce432009-01-20 12:06:01 +0800750config PLAT_PXA
751 bool
752
Russell Kingf4b8b312010-01-14 12:48:06 +0000753config PLAT_VERSATILE
754 bool
755
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900756source "arch/arm/mm/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100758config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100759 bool "Enable iWMMXt support"
760 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
761 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100762 help
763 Enable support for iWMMXt context switching at run time if
764 running on a CPU that supports it.
765
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100766if !MMU
767source "arch/arm/Kconfig-nommu"
768endif
769
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100770config PJ4B_ERRATA_4742
771 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
772 depends on CPU_PJ4B && MACH_ARMADA_370
773 default y
774 help
775 When coming out of either a Wait for Interrupt (WFI) or a Wait for
776 Event (WFE) IDLE states, a specific timing sensitivity exists between
777 the retiring WFI/WFE instructions and the newly issued subsequent
778 instructions. This sensitivity can result in a CPU hang scenario.
779 Workaround:
780 The software must insert either a Data Synchronization Barrier (DSB)
781 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
782 instruction
783
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100784config ARM_ERRATA_326103
785 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
786 depends on CPU_V6
787 help
788 Executing a SWP instruction to read-only memory does not set bit 11
789 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
790 treat the access as a read, preventing a COW from occurring and
791 causing the faulting task to livelock.
792
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100793config ARM_ERRATA_411920
794 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000795 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100796 help
797 Invalidation of the Instruction Cache operation can
798 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
799 It does not affect the MPCore. This option enables the ARM Ltd.
800 recommended workaround.
801
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100802config ARM_ERRATA_430973
803 bool "ARM errata: Stale prediction on replaced interworking branch"
804 depends on CPU_V7
805 help
806 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100807 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100808 interworking branch is replaced with another code sequence at the
809 same virtual address, whether due to self-modifying code or virtual
810 to physical address re-mapping, Cortex-A8 does not recover from the
811 stale interworking branch prediction. This results in Cortex-A8
812 executing the new code sequence in the incorrect ARM or Thumb state.
813 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
814 and also flushes the branch target cache at every context switch.
815 Note that setting specific bits in the ACTLR register may not be
816 available in non-secure mode.
817
Catalin Marinas855c5512009-04-30 17:06:15 +0100818config ARM_ERRATA_458693
819 bool "ARM errata: Processor deadlock when a false hazard is created"
820 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100821 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100822 help
823 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
824 erratum. For very specific sequences of memory operations, it is
825 possible for a hazard condition intended for a cache line to instead
826 be incorrectly associated with a different cache line. This false
827 hazard might then cause a processor deadlock. The workaround enables
828 the L1 caching of the NEON accesses and disables the PLD instruction
829 in the ACTLR register. Note that setting specific bits in the ACTLR
830 register may not be available in non-secure mode.
831
Catalin Marinas0516e462009-04-30 17:06:20 +0100832config ARM_ERRATA_460075
833 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
834 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100835 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100836 help
837 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
838 erratum. Any asynchronous access to the L2 cache may encounter a
839 situation in which recent store transactions to the L2 cache are lost
840 and overwritten with stale memory contents from external memory. The
841 workaround disables the write-allocate mode for the L2 cache via the
842 ACTLR register. Note that setting specific bits in the ACTLR register
843 may not be available in non-secure mode.
844
Will Deacon9f050272010-09-14 09:51:43 +0100845config ARM_ERRATA_742230
846 bool "ARM errata: DMB operation may be faulty"
847 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100848 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +0100849 help
850 This option enables the workaround for the 742230 Cortex-A9
851 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
852 between two write operations may not ensure the correct visibility
853 ordering of the two writes. This workaround sets a specific bit in
854 the diagnostic register of the Cortex-A9 which causes the DMB
855 instruction to behave as a DSB, ensuring the correct behaviour of
856 the two writes.
857
Will Deacona672e992010-09-14 09:53:02 +0100858config ARM_ERRATA_742231
859 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
860 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100861 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +0100862 help
863 This option enables the workaround for the 742231 Cortex-A9
864 (r2p0..r2p2) erratum. Under certain conditions, specific to the
865 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
866 accessing some data located in the same cache line, may get corrupted
867 data due to bad handling of the address hazard when the line gets
868 replaced from one of the CPUs at the same time as another CPU is
869 accessing it. This workaround sets specific bits in the diagnostic
870 register of the Cortex-A9 which reduces the linefill issuing
871 capabilities of the processor.
872
Jon Medhurst69155792013-06-07 10:35:35 +0100873config ARM_ERRATA_643719
874 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
875 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +0100876 default y
Jon Medhurst69155792013-06-07 10:35:35 +0100877 help
878 This option enables the workaround for the 643719 Cortex-A9 (prior to
879 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
880 register returns zero when it should return one. The workaround
881 corrects this value, ensuring cache maintenance operations which use
882 it behave as intended and avoiding data corruption.
883
Will Deaconcdf357f2010-08-05 11:20:51 +0100884config ARM_ERRATA_720789
885 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +0100886 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +0100887 help
888 This option enables the workaround for the 720789 Cortex-A9 (prior to
889 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
890 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
891 As a consequence of this erratum, some TLB entries which should be
892 invalidated are not, resulting in an incoherency in the system page
893 tables. The workaround changes the TLB flushing routines to invalidate
894 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +0100895
896config ARM_ERRATA_743622
897 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
898 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100899 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +0100900 help
901 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +0100902 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +0100903 optimisation in the Cortex-A9 Store Buffer may lead to data
904 corruption. This workaround sets a specific bit in the diagnostic
905 register of the Cortex-A9 which disables the Store Buffer
906 optimisation, preventing the defect from occurring. This has no
907 visible impact on the overall performance or power consumption of the
908 processor.
909
Will Deacon9a27c272011-02-18 16:36:35 +0100910config ARM_ERRATA_751472
911 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +0100912 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100913 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +0100914 help
915 This option enables the workaround for the 751472 Cortex-A9 (prior
916 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
917 completion of a following broadcasted operation if the second
918 operation is received by a CPU before the ICIALLUIS has completed,
919 potentially leading to corrupted entries in the cache or TLB.
920
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100921config ARM_ERRATA_754322
922 bool "ARM errata: possible faulty MMU translations following an ASID switch"
923 depends on CPU_V7
924 help
925 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
926 r3p*) erratum. A speculative memory access may cause a page table walk
927 which starts prior to an ASID switch but completes afterwards. This
928 can populate the micro-TLB with a stale entry which may be hit with
929 the new ASID. This workaround places two dsb instructions in the mm
930 switching code so that no page table walks can cross the ASID switch.
931
Will Deacon5dab26a2011-03-04 12:38:54 +0100932config ARM_ERRATA_754327
933 bool "ARM errata: no automatic Store Buffer drain"
934 depends on CPU_V7 && SMP
935 help
936 This option enables the workaround for the 754327 Cortex-A9 (prior to
937 r2p0) erratum. The Store Buffer does not have any automatic draining
938 mechanism and therefore a livelock may occur if an external agent
939 continuously polls a memory location waiting to observe an update.
940 This workaround defines cpu_relax() as smp_mb(), preventing correctly
941 written polling loops from denying visibility of updates to memory.
942
Catalin Marinas145e10e2011-08-15 11:04:41 +0100943config ARM_ERRATA_364296
944 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +0100945 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +0100946 help
947 This options enables the workaround for the 364296 ARM1136
948 r0p2 erratum (possible cache data corruption with
949 hit-under-miss enabled). It sets the undocumented bit 31 in
950 the auxiliary control register and the FI bit in the control
951 register, thus disabling hit-under-miss without putting the
952 processor into full low interrupt latency mode. ARM11MPCore
953 is not affected.
954
Will Deaconf630c1b2011-09-15 11:45:15 +0100955config ARM_ERRATA_764369
956 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
957 depends on CPU_V7 && SMP
958 help
959 This option enables the workaround for erratum 764369
960 affecting Cortex-A9 MPCore with two or more processors (all
961 current revisions). Under certain timing circumstances, a data
962 cache line maintenance operation by MVA targeting an Inner
963 Shareable memory region may fail to proceed up to either the
964 Point of Coherency or to the Point of Unification of the
965 system. This workaround adds a DSB instruction before the
966 relevant cache maintenance functions and sets a specific bit
967 in the diagnostic control register of the SCU.
968
Simon Horman7253b852012-09-28 02:12:45 +0100969config ARM_ERRATA_775420
970 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
971 depends on CPU_V7
972 help
973 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
Geert Uytterhoevencb737372019-10-25 12:38:43 +0100974 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
Simon Horman7253b852012-09-28 02:12:45 +0100975 operation aborts with MMU exception, it might cause the processor
976 to deadlock. This workaround puts DSB before executing ISB if
977 an abort may occur on cache maintenance.
978
Catalin Marinas93dc6882013-03-26 23:35:04 +0100979config ARM_ERRATA_798181
980 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
981 depends on CPU_V7 && SMP
982 help
983 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
984 adequately shooting down all use of the old entries. This
985 option enables the Linux kernel workaround for this erratum
986 which sends an IPI to the CPUs that are running the same ASID
987 as the one being invalidated.
988
Will Deacon84b65042013-08-20 17:29:55 +0100989config ARM_ERRATA_773022
990 bool "ARM errata: incorrect instructions may be executed from loop buffer"
991 depends on CPU_V7
992 help
993 This option enables the workaround for the 773022 Cortex-A15
994 (up to r0p4) erratum. In certain rare sequences of code, the
995 loop buffer may deliver incorrect instructions. This
996 workaround disables the loop buffer to avoid the erratum.
997
Doug Anderson62c0f4a2016-04-07 00:25:00 +0100998config ARM_ERRATA_818325_852422
999 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1000 depends on CPU_V7
1001 help
1002 This option enables the workaround for:
1003 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1004 instruction might deadlock. Fixed in r0p1.
1005 - Cortex-A12 852422: Execution of a sequence of instructions might
1006 lead to either a data corruption or a CPU deadlock. Not fixed in
1007 any Cortex-A12 cores yet.
1008 This workaround for all both errata involves setting bit[12] of the
1009 Feature Register. This bit disables an optimisation applied to a
1010 sequence of 2 instructions that use opposing condition codes.
1011
Doug Anderson416bcf22016-04-07 00:26:05 +01001012config ARM_ERRATA_821420
1013 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1014 depends on CPU_V7
1015 help
1016 This option enables the workaround for the 821420 Cortex-A12
1017 (all revs) erratum. In very rare timing conditions, a sequence
1018 of VMOV to Core registers instructions, for which the second
1019 one is in the shadow of a branch or abort, can lead to a
1020 deadlock when the VMOV instructions are issued out-of-order.
1021
Doug Anderson9f6f9352016-04-07 00:27:26 +01001022config ARM_ERRATA_825619
1023 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1024 depends on CPU_V7
1025 help
1026 This option enables the workaround for the 825619 Cortex-A12
1027 (all revs) erratum. Within rare timing constraints, executing a
1028 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1029 and Device/Strongly-Ordered loads and stores might cause deadlock
1030
Doug Anderson304009a2019-04-26 23:35:46 +01001031config ARM_ERRATA_857271
1032 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1033 depends on CPU_V7
1034 help
1035 This option enables the workaround for the 857271 Cortex-A12
1036 (all revs) erratum. Under very rare timing conditions, the CPU might
1037 hang. The workaround is expected to have a < 1% performance impact.
1038
Doug Anderson9f6f9352016-04-07 00:27:26 +01001039config ARM_ERRATA_852421
1040 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1041 depends on CPU_V7
1042 help
1043 This option enables the workaround for the 852421 Cortex-A17
1044 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1045 execution of a DMB ST instruction might fail to properly order
1046 stores from GroupA and stores from GroupB.
1047
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001048config ARM_ERRATA_852423
1049 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1050 depends on CPU_V7
1051 help
1052 This option enables the workaround for:
1053 - Cortex-A17 852423: Execution of a sequence of instructions might
1054 lead to either a data corruption or a CPU deadlock. Not fixed in
1055 any Cortex-A17 cores yet.
1056 This is identical to Cortex-A12 erratum 852422. It is a separate
1057 config option from the A12 erratum due to the way errata are checked
1058 for and handled.
1059
Doug Anderson304009a2019-04-26 23:35:46 +01001060config ARM_ERRATA_857272
1061 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1062 depends on CPU_V7
1063 help
1064 This option enables the workaround for the 857272 Cortex-A17 erratum.
1065 This erratum is not known to be fixed in any A17 revision.
1066 This is identical to Cortex-A12 erratum 857271. It is a separate
1067 config option from the A12 erratum due to the way errata are checked
1068 for and handled.
1069
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070endmenu
1071
1072source "arch/arm/common/Kconfig"
1073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074menu "Bus support"
1075
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076config ISA
1077 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 help
1079 Find out whether you have ISA slots on your motherboard. ISA is the
1080 name of a bus system, i.e. the way the CPU talks to the other stuff
1081 inside your box. Other bus systems are PCI, EISA, MicroChannel
1082 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1083 newer boards don't support it. If you have ISA, say Y, otherwise N.
1084
Russell King065909b2006-01-04 15:44:16 +00001085# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086config ISA_DMA
1087 bool
Russell King065909b2006-01-04 15:44:16 +00001088 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089
Russell King065909b2006-01-04 15:44:16 +00001090# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001091config ISA_DMA_API
1092 bool
Al Viro5cae8412005-05-04 05:39:22 +01001093
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001094config PCI_NANOENGINE
1095 bool "BSE nanoEngine PCI support"
1096 depends on SA1100_NANOENGINE
1097 help
1098 Enable PCI on the BSE nanoEngine board.
1099
Benjamin Gaignard779eb412019-05-21 10:17:39 +01001100config ARM_ERRATA_814220
1101 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1102 depends on CPU_V7
1103 help
1104 The v7 ARM states that all cache and branch predictor maintenance
1105 operations that do not specify an address execute, relative to
1106 each other, in program order.
1107 However, because of this erratum, an L2 set/way cache maintenance
1108 operation can overtake an L1 set/way cache maintenance operation.
1109 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1110 r0p4, r0p5.
1111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112endmenu
1113
1114menu "Kernel Features"
1115
Dave Martin3b556582011-12-07 15:38:04 +00001116config HAVE_SMP
1117 bool
1118 help
1119 This option should be selected by machines which have an SMP-
1120 capable CPU.
1121
1122 The only effect of this option is to make the SMP-related
1123 options available to the user for configuration.
1124
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001126 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001127 depends on CPU_V6K || CPU_V7
Dave Martin3b556582011-12-07 15:38:04 +00001128 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001129 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001130 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 help
1132 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001133 a system with only one CPU, say N. If you have a system with more
1134 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Robert Graffham4a474152014-01-23 15:55:29 -08001136 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001138 you say Y here, the kernel will run on many, but not all,
1139 uniprocessor machines. On a uniprocessor machine, the kernel
1140 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Mauro Carvalho Chehabcb1aaeb2019-06-07 15:54:32 -03001142 See also <file:Documentation/x86/i386/IO-APIC.rst>,
Mauro Carvalho Chehab4f4cfa62019-06-27 14:56:51 -03001143 <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001144 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
1146 If you don't know what to do here, say N.
1147
Russell Kingf00ec482010-09-04 10:47:48 +01001148config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001149 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001150 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001151 default y
1152 help
1153 SMP kernels contain instructions which fail on non-SMP processors.
1154 Enabling this option allows the kernel to modify itself to make
1155 these instructions safe. Disabling it allows about 1K of space
1156 savings.
1157
1158 If you don't know what to do here, say Y.
1159
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001160config ARM_CPU_TOPOLOGY
1161 bool "Support cpu topology definition"
1162 depends on SMP && CPU_V7
1163 default y
1164 help
1165 Support ARM cpu topology definition. The MPIDR register defines
1166 affinity between processors which is then used to describe the cpu
1167 topology of an ARM System.
1168
1169config SCHED_MC
1170 bool "Multi-core scheduler support"
1171 depends on ARM_CPU_TOPOLOGY
1172 help
1173 Multi-core scheduler support improves the CPU scheduler's decision
1174 making when dealing with multi-core CPU chips at a cost of slightly
1175 increased overhead in some places. If unsure say N here.
1176
1177config SCHED_SMT
1178 bool "SMT scheduler support"
1179 depends on ARM_CPU_TOPOLOGY
1180 help
1181 Improves the CPU scheduler's decision making when dealing with
1182 MultiThreading at a cost of slightly increased overhead in some
1183 places. If unsure say N here.
1184
Russell Kinga8cbcd92009-05-16 11:51:14 +01001185config HAVE_ARM_SCU
1186 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001187 help
Geert Uytterhoeven8f433ec2019-01-08 14:28:05 +01001188 This option enables support for the ARM snoop control unit
Russell Kinga8cbcd92009-05-16 11:51:14 +01001189
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001190config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001191 bool "Architected timer support"
1192 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001193 select ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001194 help
1195 This option enables support for the ARM architected timer
1196
Russell Kingf32f4ce2009-05-16 12:14:21 +01001197config HAVE_ARM_TWD
1198 bool
Russell Kingf32f4ce2009-05-16 12:14:21 +01001199 help
1200 This options enables support for the ARM timer and watchdog unit
1201
Nicolas Pitree8db2882012-04-12 02:45:22 -04001202config MCPM
1203 bool "Multi-Cluster Power Management"
1204 depends on CPU_V7 && SMP
1205 help
1206 This option provides the common power management infrastructure
1207 for (multi-)cluster based systems, such as big.LITTLE based
1208 systems.
1209
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001210config MCPM_QUAD_CLUSTER
1211 bool
1212 depends on MCPM
1213 help
1214 To avoid wasting resources unnecessarily, MCPM only supports up
1215 to 2 clusters by default.
1216 Platforms with 3 or 4 clusters that use MCPM must select this
1217 option to allow the additional clusters to be managed.
1218
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001219config BIG_LITTLE
1220 bool "big.LITTLE support (Experimental)"
1221 depends on CPU_V7 && SMP
1222 select MCPM
1223 help
1224 This option enables support selections for the big.LITTLE
1225 system architecture.
1226
1227config BL_SWITCHER
1228 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001229 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001230 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001231 help
1232 The big.LITTLE "switcher" provides the core functionality to
1233 transparently handle transition between a cluster of A15's
1234 and a cluster of A7's in a big.LITTLE system.
1235
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001236config BL_SWITCHER_DUMMY_IF
1237 tristate "Simple big.LITTLE switcher user interface"
1238 depends on BL_SWITCHER && DEBUG_KERNEL
1239 help
1240 This is a simple and dummy char dev interface to control
1241 the big.LITTLE switcher core code. It is meant for
1242 debugging purposes only.
1243
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001244choice
1245 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001246 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001247 default VMSPLIT_3G
1248 help
1249 Select the desired split between kernel and user memory.
1250
1251 If you are not absolutely sure what you are doing, leave this
1252 option alone!
1253
1254 config VMSPLIT_3G
1255 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001256 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001257 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001258 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001259 config VMSPLIT_2G
1260 bool "2G/2G user/kernel split"
1261 config VMSPLIT_1G
1262 bool "1G/3G user/kernel split"
1263endchoice
1264
1265config PAGE_OFFSET
1266 hex
Russell King006fa252014-02-26 19:40:46 +00001267 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001268 default 0x40000000 if VMSPLIT_1G
1269 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001270 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001271 default 0xC0000000
1272
Linus Walleijc12366b2020-10-25 23:53:46 +01001273config KASAN_SHADOW_OFFSET
1274 hex
1275 depends on KASAN
1276 default 0x1f000000 if PAGE_OFFSET=0x40000000
1277 default 0x5f000000 if PAGE_OFFSET=0x80000000
1278 default 0x9f000000 if PAGE_OFFSET=0xC0000000
1279 default 0x8f000000 if PAGE_OFFSET=0xB0000000
1280 default 0xffffffff
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282config NR_CPUS
1283 int "Maximum number of CPUs (2-32)"
Ard Biesheuveld6248332021-02-17 20:26:23 +01001284 range 2 16 if DEBUG_KMAP_LOCAL
1285 range 2 32 if !DEBUG_KMAP_LOCAL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 depends on SMP
1287 default "4"
Ard Biesheuveld6248332021-02-17 20:26:23 +01001288 help
1289 The maximum number of CPUs that the kernel can support.
1290 Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1291 debugging is enabled, which uses half of the per-CPU fixmap
1292 slots as guard regions.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
Russell Kinga054a812005-11-02 22:24:33 +00001294config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001295 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001296 depends on SMP
Dietmar Eggemann1b5ba352019-01-21 14:42:42 +01001297 select GENERIC_IRQ_MIGRATION
Russell Kinga054a812005-11-02 22:24:33 +00001298 help
1299 Say Y here to experiment with turning CPUs off and on. CPUs
1300 can be controlled through /sys/devices/system/cpu.
1301
Will Deacon2bdd4242012-12-12 19:20:52 +00001302config ARM_PSCI
1303 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001304 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001305 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001306 help
1307 Say Y here if you want Linux to communicate with system firmware
1308 implementing the PSCI specification for CPU-centric power
1309 management operations described in ARM document number ARM DEN
1310 0022A ("Power State Coordination Interface System Software on
1311 ARM processors").
1312
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001313# The GPIO number here must be sorted by descending number. In case of
1314# a multiplatform kernel, we just want the highest value required by the
1315# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001316config ARCH_NR_GPIO
1317 int
Krzysztof Kozlowski910499e2021-03-11 16:25:32 +01001318 default 2048 if ARCH_INTEL_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001319 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Tao Rena3ee4fe2019-10-30 18:40:40 -07001320 ARCH_ZYNQ || ARCH_ASPEED
Tomasz Figaaa425872014-07-03 13:17:12 +02001321 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1322 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001323 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001324 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001325 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001326 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001327 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001328 default 0
1329 help
1330 Maximum number of GPIOs in the system.
1331
1332 If unsure, leave the default value.
1333
Russell Kingc9218b12013-04-27 23:31:10 +01001334config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001335 int
Alexandre Belloni1164f672015-03-13 22:57:24 +01001336 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001337 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001338
1339choice
Russell King47d84682013-09-10 23:47:55 +01001340 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001341 prompt "Timer frequency"
1342
1343config HZ_100
1344 bool "100 Hz"
1345
1346config HZ_200
1347 bool "200 Hz"
1348
1349config HZ_250
1350 bool "250 Hz"
1351
1352config HZ_300
1353 bool "300 Hz"
1354
1355config HZ_500
1356 bool "500 Hz"
1357
1358config HZ_1000
1359 bool "1000 Hz"
1360
1361endchoice
1362
1363config HZ
1364 int
Russell King47d84682013-09-10 23:47:55 +01001365 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001366 default 100 if HZ_100
1367 default 200 if HZ_200
1368 default 250 if HZ_250
1369 default 300 if HZ_300
1370 default 500 if HZ_500
1371 default 1000
1372
1373config SCHED_HRTICK
1374 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001375
Catalin Marinas16c79652009-07-24 12:33:02 +01001376config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001377 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001378 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001379 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001380 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001381 help
1382 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001383 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001384
1385 If unsure, say N.
1386
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001387config ARM_PATCH_IDIV
1388 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1389 depends on CPU_32v7 && !XIP_KERNEL
1390 default y
1391 help
1392 The ARM compiler inserts calls to __aeabi_idiv() and
1393 __aeabi_uidiv() when it needs to perform division on signed
1394 and unsigned integers. Some v7 CPUs have support for the sdiv
1395 and udiv instructions that can be used to implement those
1396 functions.
1397
1398 Enabling this option allows the kernel to modify itself to
1399 replace the first two instructions of these library functions
1400 with the sdiv or udiv plus "bx lr" instructions when the CPU
1401 it is running on supports them. Typically this will be faster
1402 and less power intensive than running the original library
1403 code to do integer division.
1404
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001405config AEABI
Nick Desaulniersa05b9602019-07-08 20:38:15 +01001406 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1407 !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1408 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001409 help
1410 This option allows for the kernel to be compiled using the latest
1411 ARM ABI (aka EABI). This is only useful if you are using a user
1412 space environment that is also compiled with EABI.
1413
1414 Since there are major incompatibilities between the legacy ABI and
1415 EABI, especially with regard to structure member alignment, this
1416 option also changes the kernel syscall calling convention to
1417 disambiguate both ABIs and allow for backward compatibility support
1418 (selected with CONFIG_OABI_COMPAT).
1419
1420 To use this you need GCC version 4.0.0 or later.
1421
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001422config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001423 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001424 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001425 help
1426 This option preserves the old syscall interface along with the
1427 new (ARM EABI) one. It also provides a compatibility layer to
1428 intercept syscalls that have structure arguments which layout
1429 in memory differs between the legacy ABI and the new ARM EABI
1430 (only for non "thumb" binaries). This option adds a tiny
1431 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001432
1433 The seccomp filter system will not be available when this is
1434 selected, since there is no way yet to sensibly distinguish
1435 between calling conventions during filtering.
1436
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001437 If you know you'll be using only pure EABI user space then you
1438 can say N here. If this option is not selected and you attempt
1439 to execute a legacy ABI binary then the result will be
1440 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001441 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001442
Gregory Fongfb597f22020-05-22 15:12:30 +01001443config ARCH_SELECT_MEMORY_MODEL
Russell King05944d72006-11-30 20:43:51 +00001444 bool
1445
Gregory Fongfb597f22020-05-22 15:12:30 +01001446config ARCH_FLATMEM_ENABLE
1447 bool
1448
Russell King05944d72006-11-30 20:43:51 +00001449config ARCH_SPARSEMEM_ENABLE
1450 bool
Gregory Fongfb597f22020-05-22 15:12:30 +01001451 select SPARSEMEM_STATIC if SPARSEMEM
Russell King07a2f732008-10-01 21:39:58 +01001452
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001453config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001454 bool "High Memory Support"
1455 depends on MMU
Thomas Gleixner2a15ba82020-11-03 10:27:22 +01001456 select KMAP_LOCAL
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001457 help
1458 The address space of ARM processors is only 4 Gigabytes large
1459 and it has to accommodate user address space, kernel address
1460 space as well as some memory mapped IO. That means that, if you
1461 have a large amount of physical memory and/or IO, not all of the
1462 memory can be "permanently mapped" by the kernel. The physical
1463 memory that is not permanently mapped is called "high memory".
1464
1465 Depending on the selected kernel/user memory split, minimum
1466 vmalloc space and actual amount of RAM, you may not need this
1467 option which should result in a slightly faster kernel.
1468
1469 If unsure, say n.
1470
Russell King65cec8e2009-08-17 20:02:06 +01001471config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001472 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001473 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001474 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001475 help
1476 The VM uses one page of physical memory for each page table.
1477 For systems with a lot of processes, this can use a lot of
1478 precious low memory, eventually leading to low memory being
1479 consumed by page tables. Setting this option will allow
1480 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001481
Russell Kinga5e090a2015-08-19 20:40:41 +01001482config CPU_SW_DOMAIN_PAN
1483 bool "Enable use of CPU domains to implement privileged no-access"
1484 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001485 default y
1486 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001487 Increase kernel security by ensuring that normal kernel accesses
1488 are unable to access userspace addresses. This can help prevent
1489 use-after-free bugs becoming an exploitable privilege escalation
1490 by ensuring that magic values (such as LIST_POISON) will always
1491 fault when dereferenced.
1492
1493 CPUs with low-vector mappings use a best-efforts implementation.
1494 Their lower 1MB needs to remain accessible for the vectors, but
1495 the remainder of userspace will become appropriately inaccessible.
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001496
1497config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001498 def_bool y
1499 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001500
Steven Capper4bfab202013-07-26 14:58:22 +01001501config ARCH_WANT_GENERAL_HUGETLB
1502 def_bool y
1503
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001504config ARM_MODULE_PLTS
1505 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1506 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001507 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001508 help
1509 Allocate PLTs when loading modules so that jumps and calls whose
1510 targets are too far away for their relative offsets to be encoded
1511 in the instructions themselves can be bounced via veneers in the
1512 module's PLT. This allows modules to be allocated in the generic
1513 vmalloc area after the dedicated module memory area has been
1514 exhausted. The modules will use slightly more memory, but after
1515 rounding up to page size, the actual memory footprint is usually
1516 the same.
1517
Anders Roxelle7229f72018-03-26 14:54:25 +01001518 Disabling this is usually safe for small single-platform
1519 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001520
Magnus Dammc1b2d972010-07-05 10:00:11 +01001521config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001522 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001523 default "12" if SOC_AM33XX
Uwe Kleine-Königcc611132021-01-15 16:51:24 +01001524 default "9" if SA1111
Magnus Dammc1b2d972010-07-05 10:00:11 +01001525 default "11"
1526 help
1527 The kernel memory allocator divides physically contiguous memory
1528 blocks into "zones", where each zone is a power of two number of
1529 pages. This option selects the largest power of two that the kernel
1530 keeps in the memory allocator. If you need to allocate very large
1531 blocks of physically contiguous memory, then you may need to
1532 increase this value.
1533
1534 This config option is actually maximum order plus one. For example,
1535 a value of 11 means that the largest free memory block is 2^10 pages.
1536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537config ALIGNMENT_TRAP
Arnd Bergmann3e3f3542020-09-24 20:25:46 +02001538 def_bool CPU_CP15_MMU
Russell Kinge119bff2010-01-10 17:23:29 +00001539 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001541 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1543 address divisible by 4. On 32-bit ARM processors, these non-aligned
1544 fetch/store instructions will be emulated in software if you say
1545 here, which has a severe performance impact. This is necessary for
1546 correct operation of some network protocols. With an IP-only
1547 configuration it is safe to say N, otherwise say Y.
1548
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001549config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001550 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1551 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001552 default y if CPU_FEROCEON
1553 help
1554 Implement faster copy_to_user and clear_user methods for CPU
1555 cores where a 8-word STM instruction give significantly higher
1556 memory write throughput than a sequence of individual 32bit stores.
1557
1558 A possible side effect is a slight increase in scheduling latency
1559 between threads sharing the same address space if they invoke
1560 such copy operations with large buffers.
1561
1562 However, if the CPU data cache is using a write-allocate mode,
1563 this option is unlikely to provide any performance gain.
1564
Stefano Stabellini02c24332015-11-23 10:32:57 +00001565config PARAVIRT
1566 bool "Enable paravirtualization code"
1567 help
1568 This changes the kernel so it can modify itself when it is run
1569 under a hypervisor, potentially improving performance significantly
1570 over full virtualization.
1571
1572config PARAVIRT_TIME_ACCOUNTING
1573 bool "Paravirtual steal time accounting"
1574 select PARAVIRT
Stefano Stabellini02c24332015-11-23 10:32:57 +00001575 help
1576 Select this option to enable fine granularity task steal time
1577 accounting. Time spent executing other tasks in parallel with
1578 the current vCPU is discounted from the vCPU power. To account for
1579 that, there can be a small performance impact.
1580
1581 If in doubt, say N here.
1582
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001583config XEN_DOM0
1584 def_bool y
1585 depends on XEN
1586
1587config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001588 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001589 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001590 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001591 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001592 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001593 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001594 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001595 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001596 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001597 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001598 help
1599 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1600
Ard Biesheuvel189af462018-12-06 09:32:57 +01001601config STACKPROTECTOR_PER_TASK
1602 bool "Use a unique stack canary value for each task"
Ard Biesheuveldfbdcda2021-09-18 10:44:34 +02001603 depends on GCC_PLUGINS && STACKPROTECTOR && THREAD_INFO_IN_TASK && !XIP_DEFLATED_DATA
Ard Biesheuvel189af462018-12-06 09:32:57 +01001604 select GCC_PLUGIN_ARM_SSP_PER_TASK
1605 default y
1606 help
1607 Due to the fact that GCC uses an ordinary symbol reference from
1608 which to load the value of the stack canary, this value can only
1609 change at reboot time on SMP systems, and all tasks running in the
1610 kernel's address space are forced to use the same canary value for
1611 the entire duration that the system is up.
1612
1613 Enable this option to switch to a different method that uses a
1614 different canary value for each task.
1615
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616endmenu
1617
1618menu "Boot options"
1619
Grant Likely9eb8f672011-04-28 14:27:20 -06001620config USE_OF
1621 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001622 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001623 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001624 help
1625 Include support for flattened device tree machine descriptions.
1626
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001627config ATAGS
1628 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1629 default y
1630 help
1631 This is the traditional way of passing data to the kernel at boot
1632 time. If you are solely relying on the flattened device tree (or
1633 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1634 to remove ATAGS support from your kernel binary. If unsure,
1635 leave this to y.
1636
1637config DEPRECATED_PARAM_STRUCT
1638 bool "Provide old way to pass kernel parameters"
1639 depends on ATAGS
1640 help
1641 This was deprecated in 2001 and announced to live on for 5 years.
1642 Some old boot loaders still use this way.
1643
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644# Compressed boot loader in ROM. Yes, we really want to ask about
1645# TEXT and BSS so we preserve their values in the config files.
1646config ZBOOT_ROM_TEXT
1647 hex "Compressed ROM boot loader base address"
Chris Packham39c3e302020-06-09 03:28:14 +01001648 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 help
1650 The physical address at which the ROM-able zImage is to be
1651 placed in the target. Platforms which normally make use of
1652 ROM-able zImage formats normally set this to a suitable
1653 value in their defconfig file.
1654
1655 If ZBOOT_ROM is not enabled, this has no effect.
1656
1657config ZBOOT_ROM_BSS
1658 hex "Compressed ROM boot loader BSS address"
Chris Packham39c3e302020-06-09 03:28:14 +01001659 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001661 The base address of an area of read/write memory in the target
1662 for the ROM-able zImage which must be available while the
1663 decompressor is running. It must be large enough to hold the
1664 entire decompressed kernel plus an additional 128 KiB.
1665 Platforms which normally make use of ROM-able zImage formats
1666 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
1668 If ZBOOT_ROM is not enabled, this has no effect.
1669
1670config ZBOOT_ROM
1671 bool "Compressed boot loader in ROM/flash"
1672 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001673 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 help
1675 Say Y here if you intend to execute your compressed kernel image
1676 (zImage) directly from ROM or flash. If unsure, say N.
1677
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001678config ARM_APPENDED_DTB
1679 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001680 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001681 help
1682 With this option, the boot code will look for a device tree binary
1683 (DTB) appended to zImage
1684 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1685
1686 This is meant as a backward compatibility convenience for those
1687 systems with a bootloader that can't be upgraded to accommodate
1688 the documented boot protocol using a device tree.
1689
1690 Beware that there is very little in terms of protection against
1691 this option being confused by leftover garbage in memory that might
1692 look like a DTB header after a reboot if no actual DTB is appended
1693 to zImage. Do not leave this option active in a production kernel
1694 if you don't intend to always append a DTB. Proper passing of the
1695 location into r2 of a bootloader provided DTB is always preferable
1696 to this option.
1697
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001698config ARM_ATAG_DTB_COMPAT
1699 bool "Supplement the appended DTB with traditional ATAG information"
1700 depends on ARM_APPENDED_DTB
1701 help
1702 Some old bootloaders can't be updated to a DTB capable one, yet
1703 they provide ATAGs with memory configuration, the ramdisk address,
1704 the kernel cmdline string, etc. Such information is dynamically
1705 provided by the bootloader and can't always be stored in a static
1706 DTB. To allow a device tree enabled kernel to be used with such
1707 bootloaders, this option allows zImage to extract the information
1708 from the ATAG list and store it at run time into the appended DTB.
1709
Genoud Richardd0f34a12012-06-26 16:37:59 +01001710choice
1711 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1712 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1713
1714config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1715 bool "Use bootloader kernel arguments if available"
1716 help
1717 Uses the command-line options passed by the boot loader instead of
1718 the device tree bootargs property. If the boot loader doesn't provide
1719 any, the device tree bootargs property will be used.
1720
1721config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1722 bool "Extend with bootloader kernel arguments"
1723 help
1724 The command-line arguments provided by the boot loader will be
1725 appended to the the device tree bootargs property.
1726
1727endchoice
1728
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729config CMDLINE
1730 string "Default kernel command string"
1731 default ""
1732 help
Arnd Bergmann3e3f3542020-09-24 20:25:46 +02001733 On some architectures (e.g. CATS), there is currently no way
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 for the boot loader to pass arguments to the kernel. For these
1735 architectures, you should supply some command-line options at build
1736 time by entering them here. As a minimum, you should specify the
1737 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1738
Victor Boivie4394c122011-05-04 17:07:55 +01001739choice
1740 prompt "Kernel command line type" if CMDLINE != ""
1741 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001742 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001743
1744config CMDLINE_FROM_BOOTLOADER
1745 bool "Use bootloader kernel arguments if available"
1746 help
1747 Uses the command-line options passed by the boot loader. If
1748 the boot loader doesn't provide any, the default kernel command
1749 string provided in CMDLINE will be used.
1750
1751config CMDLINE_EXTEND
1752 bool "Extend bootloader kernel arguments"
1753 help
1754 The command-line arguments provided by the boot loader will be
1755 appended to the default kernel command string.
1756
Alexander Holler92d20402010-02-16 19:04:53 +01001757config CMDLINE_FORCE
1758 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001759 help
1760 Always use the default kernel command string, even if the boot
1761 loader passes other arguments to the kernel.
1762 This is useful if you cannot or don't want to change the
1763 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001764endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001765
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766config XIP_KERNEL
1767 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001768 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 help
1770 Execute-In-Place allows the kernel to run from non-volatile storage
1771 directly addressable by the CPU, such as NOR flash. This saves RAM
1772 space since the text section of the kernel is not loaded from flash
1773 to RAM. Read-write sections, such as the data section and stack,
1774 are still copied to RAM. The XIP kernel is not compressed since
1775 it has to run directly from flash, so it will take more space to
1776 store it. The flash address used to link the kernel object files,
1777 and for storing it, is configuration dependent. Therefore, if you
1778 say Y here, you must know the proper physical address where to
1779 store the kernel image depending on your own flash memory usage.
1780
1781 Also note that the make target becomes "make xipImage" rather than
1782 "make zImage" or "make Image". The final kernel binary to put in
1783 ROM memory will be arch/arm/boot/xipImage.
1784
1785 If unsure, say N.
1786
1787config XIP_PHYS_ADDR
1788 hex "XIP Kernel Physical Location"
1789 depends on XIP_KERNEL
1790 default "0x00080000"
1791 help
1792 This is the physical address in your flash memory the kernel will
1793 be linked for and stored to. This address is dependent on your
1794 own flash usage.
1795
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001796config XIP_DEFLATED_DATA
1797 bool "Store kernel .data section compressed in ROM"
1798 depends on XIP_KERNEL
1799 select ZLIB_INFLATE
1800 help
1801 Before the kernel is actually executed, its .data section has to be
1802 copied to RAM from ROM. This option allows for storing that data
1803 in compressed form and decompressed to RAM rather than merely being
1804 copied, saving some precious ROM space. A possible drawback is a
1805 slightly longer boot delay.
1806
Richard Purdiec587e4a2007-02-06 21:29:00 +01001807config KEXEC
1808 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01001809 depends on (!SMP || PM_SLEEP_SMP)
Vincenzo Frascino76950f72020-01-10 13:37:59 +01001810 depends on MMU
Dave Young2965faa2015-09-09 15:38:55 -07001811 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01001812 help
1813 kexec is a system call that implements the ability to shutdown your
1814 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02001815 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01001816 you can start any kernel with it, not just Linux.
1817
1818 It is an ongoing process to be certain the hardware in a machine
1819 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02001820 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01001821
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001822config ATAGS_PROC
1823 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001824 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01001825 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001826 help
1827 Should the atags used to boot the kernel be exported in an "atags"
1828 file in procfs. Useful with kexec.
1829
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001830config CRASH_DUMP
1831 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001832 help
1833 Generate crash dump after being started by kexec. This should
1834 be normally only set in special crash dump kernels which are
1835 loaded in the main kernel with kexec-tools into a specially
1836 reserved region and then later executed after a crash by
1837 kdump/kexec. The crash dump kernel must be compiled to a
1838 memory address not used by the main kernel
1839
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001840 For more details see Documentation/admin-guide/kdump/kdump.rst
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001841
Eric Miaoe69edc792010-07-05 15:56:50 +02001842config AUTO_ZRELADDR
1843 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02001844 help
1845 ZRELADDR is the physical address where the decompressed kernel
1846 image will be placed. If AUTO_ZRELADDR is selected, the address
Geert Uytterhoeven0673cb32021-01-04 14:00:52 +01001847 will be determined at run-time, either by masking the current IP
1848 with 0xf8000000, or, if invalid, from the DTB passed in r2.
1849 This assumes the zImage being placed in the first 128MB from
1850 start of memory.
Eric Miaoe69edc792010-07-05 15:56:50 +02001851
Roy Franz81a0bc32015-09-23 20:17:54 -07001852config EFI_STUB
1853 bool
1854
1855config EFI
1856 bool "UEFI runtime support"
1857 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
1858 select UCS2_STRING
1859 select EFI_PARAMS_FROM_FDT
1860 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001861 select EFI_GENERIC_STUB
Roy Franz81a0bc32015-09-23 20:17:54 -07001862 select EFI_RUNTIME_WRAPPERS
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001863 help
Roy Franz81a0bc32015-09-23 20:17:54 -07001864 This option provides support for runtime services provided
1865 by UEFI firmware (such as non-volatile variables, realtime
1866 clock, and platform reset). A UEFI stub is also provided to
1867 allow the kernel to be booted as an EFI application. This
1868 is only useful for kernels that may run on systems that have
1869 UEFI firmware.
1870
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00001871config DMI
1872 bool "Enable support for SMBIOS (DMI) tables"
1873 depends on EFI
1874 default y
1875 help
1876 This enables SMBIOS/DMI feature for systems.
1877
1878 This option is only useful on systems that have UEFI firmware.
1879 However, even with this option, the resultant kernel should
1880 continue to boot on existing non-UEFI platforms.
1881
1882 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1883 i.e., the the practice of identifying the platform via DMI to
1884 decide whether certain workarounds for buggy hardware and/or
1885 firmware need to be enabled. This would require the DMI subsystem
1886 to be enabled much earlier than we do on ARM, which is non-trivial.
1887
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888endmenu
1889
Russell Kingac9d7ef2008-08-18 17:26:00 +01001890menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893
Russell Kingac9d7ef2008-08-18 17:26:00 +01001894source "drivers/cpuidle/Kconfig"
1895
1896endmenu
1897
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898menu "Floating point emulation"
1899
1900comment "At least one emulation must be selected"
1901
1902config FPE_NWFPE
1903 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01001904 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001905 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 Say Y to include the NWFPE floating point emulator in the kernel.
1907 This is necessary to run most binaries. Linux does not currently
1908 support floating point hardware so you need to say Y here even if
1909 your machine has an FPA or floating point co-processor podule.
1910
1911 You may say N here if you are going to load the Acorn FPEmulator
1912 early in the bootup.
1913
1914config FPE_NWFPE_XP
1915 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00001916 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 help
1918 Say Y to include 80-bit support in the kernel floating-point
1919 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1920 Note that gcc does not generate 80-bit operations by default,
1921 so in most cases this option only enlarges the size of the
1922 floating point emulator without any good reason.
1923
1924 You almost surely want to say N here.
1925
1926config FPE_FASTFPE
1927 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001928 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001929 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 Say Y here to include the FAST floating point emulator in the kernel.
1931 This is an experimental much faster emulator which now also has full
1932 precision for the mantissa. It does not support any exceptions.
1933 It is very simple, and approximately 3-6 times faster than NWFPE.
1934
1935 It should be sufficient for most programs. It may be not suitable
1936 for scientific calculations, but you have to check this for yourself.
1937 If you do not feel you need a faster FP emulation you should better
1938 choose NWFPE.
1939
1940config VFP
1941 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00001942 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 help
1944 Say Y to include VFP support code in the kernel. This is needed
1945 if your hardware includes a VFP unit.
1946
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001947 Please see <file:Documentation/arm/vfp/release-notes.rst> for
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 release notes and additional status information.
1949
1950 Say N if your target does not have VFP hardware.
1951
Catalin Marinas25ebee02007-09-25 15:22:24 +01001952config VFPv3
1953 bool
1954 depends on VFP
1955 default y if CPU_V7
1956
Catalin Marinasb5872db2008-01-10 19:16:17 +01001957config NEON
1958 bool "Advanced SIMD (NEON) Extension support"
1959 depends on VFPv3 && CPU_V7
1960 help
1961 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1962 Extension.
1963
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02001964config KERNEL_MODE_NEON
1965 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01001966 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02001967 help
1968 Say Y to include support for NEON in kernel mode.
1969
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970endmenu
1971
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972menu "Power management options"
1973
Russell Kingeceab4a2005-11-15 11:31:41 +00001974source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975
Johannes Bergf4cb5702007-12-08 02:14:00 +01001976config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01001977 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01001978 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01001979 def_bool y
1980
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02001981config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01001982 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01001983 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02001984
Sebastian Capella603fb422014-03-25 01:20:29 +01001985config ARCH_HIBERNATION_POSSIBLE
1986 bool
1987 depends on MMU
1988 default y if ARCH_SUSPEND_POSSIBLE
1989
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990endmenu
1991
Kumar Gala916f7432015-02-26 15:49:09 -06001992source "drivers/firmware/Kconfig"
1993
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01001994if CRYPTO
1995source "arch/arm/crypto/Kconfig"
1996endif
Stefan Agner2cbd1cc2020-07-09 11:21:27 +01001997
1998source "arch/arm/Kconfig.assembler"