blob: 96377e3cd3d8508421c9e5f5120fb5d74bcbd2c9 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T
Scott Wood1d8f51d2016-09-22 03:35:18 -05006 select ARCH_CLOCKSOURCE_DATA
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01007 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Dan Williams21266be2015-11-19 18:19:29 -08008 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07009 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010010 select ARCH_HAS_FORTIFY_SOURCE
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070011 select ARCH_HAS_KEEPINITRD
Dmitry Vyukov75851722018-06-14 15:27:44 -070012 select ARCH_HAS_KCOV
Will Deacone69244d22018-06-26 15:52:38 +010013 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070014 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010015 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050016 select ARCH_HAS_SETUP_DMA_OPS
Dmitry Vyukov75851722018-06-14 15:27:44 -070017 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080018 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
19 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010020 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000021 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010022 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080023 select ARCH_HAS_GCOV_PROFILE_ALL
Mike Rapoport350e88b2019-05-13 17:22:59 -070024 select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC
Mark Salterd7018842013-10-07 22:07:58 -040025 select ARCH_MIGHT_HAVE_PC_PARPORT
Christoph Hellwig7c703e52018-11-09 09:51:00 +010026 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080027 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
28 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020029 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010030 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010031 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010032 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010033 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010034 select CLONE_BACKWARDS
Russell Kingf00790a2018-10-24 10:20:16 +010035 select CPU_PM if SUSPEND || CPU_IDLE
Will Deacondce5c9e2013-12-17 19:50:16 +010036 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwigff4c25f2019-02-03 20:12:02 +010037 select DMA_DECLARE_COHERENT
Christoph Hellwigf0edfea2018-08-24 10:31:08 +020038 select DMA_REMAP if MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020039 select EDAC_SUPPORT
40 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070041 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010042 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Russell Kingf00790a2018-10-24 10:20:16 +010043 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
Russell Kingb1b3f492012-10-06 17:12:25 +010044 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010045 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020046 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010047 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010048 select GENERIC_IRQ_PROBE
49 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010050 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010051 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070052 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010053 select GENERIC_SMP_IDLE_THREAD
54 select GENERIC_STRNCPY_FROM_USER
55 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010056 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010057 select HARDIRQS_SW_RESEND
Russell Kingf00790a2018-10-24 10:20:16 +010058 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
Yalin Wang0b7857d2015-01-16 02:45:55 +010059 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010060 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
61 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080062 select HAVE_ARCH_MMAP_RND_BITS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010063 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
Kees Cook08626a62017-08-16 14:09:13 -070064 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010065 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010066 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053067 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010068 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010069 select HAVE_C_RECORDMCOUNT
70 select HAVE_DEBUG_KMEMLEAK
Russell Kingb1b3f492012-10-06 17:12:25 +010071 select HAVE_DMA_CONTIGUOUS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010072 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010073 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010074 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070075 select HAVE_EXIT_THREAD
Russell Kingf00790a2018-10-24 10:20:16 +010076 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
Russell King503621622019-04-23 17:09:38 +010077 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
Russell Kingf00790a2018-10-24 10:20:16 +010078 select HAVE_FUNCTION_TRACER if !XIP_KERNEL
Emese Revfy6b90bd42016-05-24 00:09:38 +020079 select HAVE_GCC_PLUGINS
Russell Kingf00790a2018-10-24 10:20:16 +010080 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
Russell Kingb1b3f492012-10-06 17:12:25 +010081 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010082 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010083 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070084 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010085 select HAVE_KERNEL_LZMA
86 select HAVE_KERNEL_LZO
87 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010088 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Russell Kingf00790a2018-10-24 10:20:16 +010089 select HAVE_KRETPROBES if HAVE_KPROBES
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010090 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070091 select HAVE_NMI
Russell Kingf00790a2018-10-24 10:20:16 +010092 select HAVE_OPROFILE if HAVE_PERF_EVENTS
Wang Nan0dc016d2015-01-09 14:37:36 +080093 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010094 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010095 select HAVE_PERF_REGS
96 select HAVE_PERF_USER_STACK_DUMP
Russell Kingf00790a2018-10-24 10:20:16 +010097 select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE
Will Deacone513f8b2010-06-25 12:24:53 +010098 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -040099 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900100 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100101 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700102 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -0700103 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +0100104 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100105 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200106 select NEED_DMA_MAP_STATE
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100107 select OF_EARLY_FLATTREE if OF
Russell King171b3f02013-09-12 21:24:42 +0100108 select OLD_SIGACTION
109 select OLD_SIGSUSPEND3
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100110 select PCI_SYSCALL if PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100111 select PERF_USE_VMALLOC
Jinbum Parkb26d07a2018-01-10 00:54:37 +0100112 select REFCOUNT_FULL
Russell Kingb1b3f492012-10-06 17:12:25 +0100113 select RTC_LIB
114 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100115 # Above selects are sorted alphabetically; please add new ones
116 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 help
118 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000119 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000121 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 Europe. There is an ARM Linux project with a web page at
123 <http://www.arm.linux.org.uk/>.
124
Russell King74facff2011-06-02 11:16:22 +0100125config ARM_HAS_SG_CHAIN
126 bool
127
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200128config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200129 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100130 select ARM_HAS_SG_CHAIN
131 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200132
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900133if ARM_DMA_USE_IOMMU
134
135config ARM_DMA_IOMMU_ALIGNMENT
136 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
137 range 4 9
138 default 8
139 help
140 DMA mapping framework by default aligns all buffers to the smallest
141 PAGE_SIZE order which is greater than or equal to the requested buffer
142 size. This works well for buffers up to a few hundreds kilobytes, but
143 for larger buffers it just a waste of address space. Drivers which has
144 relatively small addressing window (like 64Mib) might run out of
145 virtual space with just a few allocations.
146
147 With this parameter you can specify the maximum PAGE_SIZE order for
148 DMA IOMMU buffers. Larger buffers will be aligned only to this
149 specified order. The order is expressed as a power of two multiplied
150 by the PAGE_SIZE.
151
152endif
153
Ralf Baechle75e71532007-02-09 17:08:58 +0000154config SYS_SUPPORTS_APM_EMULATION
155 bool
156
Linus Walleijbc581772009-09-15 17:30:37 +0100157config HAVE_TCM
158 bool
159 select GENERIC_ALLOCATOR
160
Russell Kinge119bff2010-01-10 17:23:29 +0000161config HAVE_PROC_CPU
162 bool
163
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700164config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000165 bool
Al Viro5ea81762007-02-11 15:41:31 +0000166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167config SBUS
168 bool
169
Russell Kingf16fb1e2007-04-28 09:59:37 +0100170config STACKTRACE_SUPPORT
171 bool
172 default y
173
174config LOCKDEP_SUPPORT
175 bool
176 default y
177
Russell King7ad1bcb2006-08-27 12:07:02 +0100178config TRACE_IRQFLAGS_SUPPORT
179 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100180 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100181
David Howellsf0d1b0b2006-12-08 02:37:49 -0800182config ARCH_HAS_ILOG2_U32
183 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800184
185config ARCH_HAS_ILOG2_U64
186 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800187
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100188config ARCH_HAS_BANDGAP
189 bool
190
Stefan Agnera5f4c562015-08-13 00:01:52 +0100191config FIX_EARLYCON_MEM
192 def_bool y if MMU
193
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800194config GENERIC_HWEIGHT
195 bool
196 default y
197
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198config GENERIC_CALIBRATE_DELAY
199 bool
200 default y
201
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100202config ARCH_MAY_HAVE_PC_FDC
203 bool
204
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800205config ZONE_DMA
206 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800207
David A. Longc7edc9e2014-03-07 11:23:04 -0500208config ARCH_SUPPORTS_UPROBES
209 def_bool y
210
Rob Herring58af4a22012-03-20 14:33:01 -0500211config ARCH_HAS_DMA_SET_COHERENT_MASK
212 bool
213
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214config GENERIC_ISA_DMA
215 bool
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217config FIQ
218 bool
219
Rob Herring13a50452012-02-07 09:28:22 -0600220config NEED_RET_TO_USER
221 bool
222
Al Viro034d2f52005-12-19 16:27:59 -0500223config ARCH_MTD_XIP
224 bool
225
Russell Kingdc21af92011-01-04 19:09:43 +0000226config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100227 bool "Patch physical to virtual translations at runtime" if EMBEDDED
228 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100229 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000230 help
Russell King111e9a52011-05-12 10:02:42 +0100231 Patch phys-to-virt and virt-to-phys translation functions at
232 boot and module load time according to the position of the
233 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000234
Russell King111e9a52011-05-12 10:02:42 +0100235 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100236 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000237
Russell Kingc1beced2011-08-10 10:23:45 +0100238 Only disable this option if you know that you do not require
239 this feature (eg, building a kernel for a single machine) and
240 you need to shrink the kernel to the minimal size.
241
Rob Herringc334bc12012-03-04 22:03:33 -0600242config NEED_MACH_IO_H
243 bool
244 help
245 Select this when mach/io.h is required to provide special
246 definitions for this platform. The need for mach/io.h should
247 be avoided when possible.
248
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400249config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400250 bool
Russell King111e9a52011-05-12 10:02:42 +0100251 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400252 Select this when mach/memory.h is required to provide special
253 definitions for this platform. The need for mach/memory.h should
254 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400255
256config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100257 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100258 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100259 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100260 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100261 ARCH_FOOTBRIDGE || \
262 ARCH_INTEGRATOR || \
263 ARCH_IOP13XX || \
264 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200265 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100266 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
267 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700268 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400269 help
270 Please provide the physical address corresponding to the
271 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000272
Simon Glass87e040b2011-08-16 23:44:26 +0100273config GENERIC_BUG
274 def_bool y
275 depends on BUG
276
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700277config PGTABLE_LEVELS
278 int
279 default 3 if ARM_LPAE
280 default 2
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282menu "System Type"
283
Hyok S. Choi3c427972009-07-24 12:35:00 +0100284config MMU
285 bool "MMU-based Paged Memory Management Support"
286 default y
287 help
288 Select if you want MMU-based virtualised addressing space
289 support by paged memory management. If unsure, say 'Y'.
290
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800291config ARCH_MMAP_RND_BITS_MIN
292 default 8
293
294config ARCH_MMAP_RND_BITS_MAX
295 default 14 if PAGE_OFFSET=0x40000000
296 default 15 if PAGE_OFFSET=0x80000000
297 default 16
298
Russell Kingccf50e22010-03-15 19:03:06 +0000299#
300# The "ARM system type" choice list is ordered alphabetically by option
301# text. Please add new entries in the option alphabetic order.
302#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303choice
304 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100305 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100306 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Rob Herring387798b2012-09-06 13:41:12 -0500308config ARCH_MULTIPLATFORM
309 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100310 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700311 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500312 select ARM_PATCH_PHYS_VIRT
313 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200314 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600315 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600316 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700317 select GENERIC_IRQ_MULTI_HANDLER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100318 select HAVE_PCI
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100319 select PCI_DOMAINS_GENERIC if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600320 select SPARSE_IRQ
321 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600322
Stefan Agner9c77bc42015-05-20 00:03:51 +0200323config ARM_SINGLE_ARMV7M
324 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
325 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200326 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200327 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200328 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200329 select COMMON_CLK
330 select CPU_V7M
331 select GENERIC_CLOCKEVENTS
332 select NO_IOPORT_MAP
333 select SPARSE_IRQ
334 select USE_OF
335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336config ARCH_EBSA110
337 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100338 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000339 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100340 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600341 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400342 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700343 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 help
345 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000346 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 Ethernet interface, two PCMCIA sockets, two serial ports and a
348 parallel port.
349
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000350config ARCH_EP93XX
351 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700352 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000353 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100354 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000355 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700356 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100357 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200358 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100359 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200360 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200361 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000362 help
363 This enables support for the Cirrus EP93xx series of CPUs.
364
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365config ARCH_FOOTBRIDGE
366 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000367 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000369 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200370 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600371 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400372 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000373 help
374 Support for systems based on the DC21285 companion chip
375 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100377config ARCH_NETX
378 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100379 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100380 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000381 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100382 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000383 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100384 This enables support for systems based on the Hilscher NetX Soc
385
Russell King3b938be2007-05-12 11:25:44 +0100386config ARCH_IOP13XX
387 bool "IOP13xx-based"
388 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100389 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400390 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600391 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100392 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100393 select PLAT_IOP
394 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000395 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100396 help
397 Support for Intel's IOP13XX (XScale) family of processors.
398
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100399config ARCH_IOP32X
400 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100401 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000402 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200403 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200404 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600405 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100406 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100407 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000408 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100409 Support for Intel's 80219 and IOP32X (XScale) family of
410 processors.
411
412config ARCH_IOP33X
413 bool "IOP33x-based"
414 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000415 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200416 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200417 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600418 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100419 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100420 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100421 help
422 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
Russell King3b938be2007-05-12 11:25:44 +0100424config ARCH_IXP4XX
425 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100426 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500427 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100428 select ARCH_SUPPORTS_BIG_ENDIAN
Russell Kingc7508152008-10-26 10:55:14 +0000429 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100430 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100431 select GENERIC_CLOCKEVENTS
Linus Walleij98ac0cc2018-12-29 14:30:27 +0100432 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij55ec4652019-01-25 22:58:39 +0100433 select GPIO_IXP4XX
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200434 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100435 select HAVE_PCI
Linus Walleij55ec4652019-01-25 22:58:39 +0100436 select IXP4XX_IRQ
Linus Walleij65af6662019-01-26 00:51:51 +0100437 select IXP4XX_TIMER
Rob Herringc334bc12012-03-04 22:03:33 -0600438 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200439 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100440 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100441 help
Russell King3b938be2007-05-12 11:25:44 +0100442 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100443
Saeed Bisharaedabd382009-08-06 15:12:43 +0300444config ARCH_DOVE
445 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100446 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300447 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700448 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200449 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100450 select HAVE_PCI
Russell King171b3f02013-09-12 21:24:42 +0100451 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100452 select PINCTRL
453 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200454 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100455 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000456 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300457 help
458 Support for the Marvell Dove SoC 88AP510
459
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100460config ARCH_KS8695
461 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200462 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100463 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200464 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200465 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100466 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100467 help
468 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
469 System-on-Chip devices.
470
Russell King788c9702009-04-26 14:21:59 +0100471config ARCH_W90X900
472 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100473 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100474 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100475 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100476 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200477 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200478 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100479 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
480 At present, the w90x900 has been renamed nuc900, regarding
481 the ARM series product line, you can login the following
482 link address to know more.
483
484 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
485 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400486
Russell King93e22562012-10-12 14:20:52 +0100487config ARCH_LPC32XX
488 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100489 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000490 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200491 select CLKSRC_LPC32XX
492 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100493 select CPU_ARM926T
494 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700495 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200496 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300497 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100498 select USE_OF
499 help
500 Support for the NXP LPC32XX family of processors
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700503 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100504 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100505 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100506 select ARM_CPU_SUSPEND if PM
507 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100508 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100509 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200510 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100511 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200512 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100513 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100514 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700515 select GENERIC_IRQ_MULTI_HANDLER
Haojian Zhuang157d2642011-10-17 20:37:52 +0800516 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200517 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100518 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100519 select IRQ_DOMAIN
Eric Miaobd5ce432009-01-20 12:06:01 +0800520 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800521 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000522 help
eric miao2c8086a2007-09-11 19:13:17 -0700523 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
525config ARCH_RPC
526 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100527 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100529 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100530 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000531 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100532 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100533 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200534 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100535 select HAVE_PATA_PLATFORM
536 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600537 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400538 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700539 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 help
541 On the Acorn Risc-PC, Linux can support the internal IDE disk and
542 CD-ROM interface, serial and parallel port, and the floppy drive.
543
544config ARCH_SA1100
545 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100546 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100547 select ARCH_SPARSEMEM_ENABLE
548 select CLKDEV_LOOKUP
549 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200550 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200551 select TIMER_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100552 select CPU_FREQ
553 select CPU_SA1100
554 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700555 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200556 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200557 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100558 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100559 select ISA
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400560 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100561 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000562 help
563 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900565config ARCH_S3C24XX
566 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100567 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100568 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200569 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800570 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900571 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200572 select GPIOLIB
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700573 select GENERIC_IRQ_MULTI_HANDLER
Kukjin Kim20676c12010-11-13 16:08:32 +0900574 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900575 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100576 select HAVE_S3C_RTC if RTC_CLASS
Rob Herringc334bc12012-03-04 22:03:33 -0600577 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900578 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900579 select USE_OF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900581 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
582 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
583 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
584 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900585
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100586config ARCH_DAVINCI
587 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100588 select ARCH_HAS_HOLES_MEMORYMODEL
David Lechner27823272018-05-18 11:48:17 -0500589 select COMMON_CLK
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100590 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700591 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100592 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100593 select GENERIC_IRQ_CHIP
Bartosz Golaszewskid0064592019-02-14 15:51:58 +0100594 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200595 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100596 select HAVE_IDE
David Lechner27823272018-05-18 11:48:17 -0500597 select PM_GENERIC_DOMAINS if PM
598 select PM_GENERIC_DOMAINS_OF if PM && OF
Sekhar Nori2dbed152019-02-20 16:36:52 +0530599 select REGMAP_MMIO
David Lechner27823272018-05-18 11:48:17 -0500600 select RESET_CONTROLLER
Bartosz Golaszewskie87adde2019-02-14 15:52:02 +0100601 select SPARSE_IRQ
Sekhar Nori689e3312012-08-28 15:27:52 +0530602 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100603 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100604 help
605 Support for TI's DaVinci platform.
606
Tony Lindgrena0694862013-01-11 11:24:20 -0800607config ARCH_OMAP1
608 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600609 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100610 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800611 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200612 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100613 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100614 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800615 select GENERIC_IRQ_CHIP
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700616 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200617 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800618 select HAVE_IDE
619 select IRQ_DOMAIN
620 select NEED_MACH_IO_H if PCCARD
621 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700622 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100623 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800624 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626endchoice
627
Rob Herring387798b2012-09-06 13:41:12 -0500628menu "Multiple platform selection"
629 depends on ARCH_MULTIPLATFORM
630
631comment "CPU Core family selection"
632
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100633config ARCH_MULTI_V4
634 bool "ARMv4 based platforms (FA526)"
635 depends on !ARCH_MULTI_V6_V7
636 select ARCH_MULTI_V4_V5
637 select CPU_FA526
638
Rob Herring387798b2012-09-06 13:41:12 -0500639config ARCH_MULTI_V4T
640 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500641 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100642 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200643 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
644 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
645 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500646
647config ARCH_MULTI_V5
648 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500649 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100650 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100651 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200652 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
653 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500654
655config ARCH_MULTI_V4_V5
656 bool
657
658config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800659 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500660 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600661 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500662
663config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800664 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500665 default y
666 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100667 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600668 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500669
670config ARCH_MULTI_V6_V7
671 bool
Rob Herring9352b052014-01-31 15:36:10 -0600672 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500673
674config ARCH_MULTI_CPU_AUTO
675 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
676 select ARCH_MULTI_V5
677
678endmenu
679
Rob Herring05e2a3d2013-12-05 10:04:54 -0600680config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900681 bool "Dummy Virtual Machine"
682 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600683 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600684 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500685 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100686 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000687 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600688 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600689 select HAVE_ARM_ARCH_TIMER
Jason A. Donenfeld8e2649d2018-09-26 15:51:10 +0200690 select ARCH_SUPPORTS_BIG_ENDIAN
Rob Herring05e2a3d2013-12-05 10:04:54 -0600691
Russell Kingccf50e22010-03-15 19:03:06 +0000692#
693# This is sorted alphabetically by mach-* pathname. However, plat-*
694# Kconfigs may be included either alphabetically (according to the
695# plat- suffix) or along side the corresponding mach-* source.
696#
Andreas Färber6bb85362017-02-15 11:03:22 +0100697source "arch/arm/mach-actions/Kconfig"
698
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200699source "arch/arm/mach-alpine/Kconfig"
700
Lars Persson590b4602016-02-11 17:06:19 +0100701source "arch/arm/mach-artpec/Kconfig"
702
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100703source "arch/arm/mach-asm9260/Kconfig"
704
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100705source "arch/arm/mach-aspeed/Kconfig"
706
Russell King95b8f202010-01-14 11:43:54 +0000707source "arch/arm/mach-at91/Kconfig"
708
Anders Berg1d22924e2014-05-23 11:08:35 +0200709source "arch/arm/mach-axxia/Kconfig"
710
Christian Daudt8ac49e02012-11-19 09:46:10 -0800711source "arch/arm/mach-bcm/Kconfig"
712
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200713source "arch/arm/mach-berlin/Kconfig"
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715source "arch/arm/mach-clps711x/Kconfig"
716
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300717source "arch/arm/mach-cns3xxx/Kconfig"
718
Russell King95b8f202010-01-14 11:43:54 +0000719source "arch/arm/mach-davinci/Kconfig"
720
Baruch Siachdf8d7422015-01-14 10:40:30 +0200721source "arch/arm/mach-digicolor/Kconfig"
722
Russell King95b8f202010-01-14 11:43:54 +0000723source "arch/arm/mach-dove/Kconfig"
724
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000725source "arch/arm/mach-ep93xx/Kconfig"
726
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100727source "arch/arm/mach-exynos/Kconfig"
728source "arch/arm/plat-samsung/Kconfig"
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730source "arch/arm/mach-footbridge/Kconfig"
731
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200732source "arch/arm/mach-gemini/Kconfig"
733
Rob Herring387798b2012-09-06 13:41:12 -0500734source "arch/arm/mach-highbank/Kconfig"
735
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800736source "arch/arm/mach-hisi/Kconfig"
737
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100738source "arch/arm/mach-imx/Kconfig"
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740source "arch/arm/mach-integrator/Kconfig"
741
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100742source "arch/arm/mach-iop13xx/Kconfig"
743
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100744source "arch/arm/mach-iop32x/Kconfig"
745
746source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
748source "arch/arm/mach-ixp4xx/Kconfig"
749
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400750source "arch/arm/mach-keystone/Kconfig"
751
Russell King95b8f202010-01-14 11:43:54 +0000752source "arch/arm/mach-ks8695/Kconfig"
753
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100754source "arch/arm/mach-mediatek/Kconfig"
755
Carlo Caione3b8f5032014-09-10 22:16:59 +0200756source "arch/arm/mach-meson/Kconfig"
757
Sugaya Taichi9fb29c72019-02-27 13:52:33 +0900758source "arch/arm/mach-milbeaut/Kconfig"
759
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100760source "arch/arm/mach-mmp/Kconfig"
761
Jonas Jensen17723fd32013-12-18 13:58:45 +0100762source "arch/arm/mach-moxart/Kconfig"
763
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200764source "arch/arm/mach-mv78xx0/Kconfig"
765
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100766source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200767
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800768source "arch/arm/mach-mxs/Kconfig"
769
Russell King95b8f202010-01-14 11:43:54 +0000770source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800771
Russell King95b8f202010-01-14 11:43:54 +0000772source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000773
Brendan Higgins7bffa142017-08-16 12:18:39 -0700774source "arch/arm/mach-npcm/Kconfig"
775
Daniel Tang9851ca52013-06-11 18:40:17 +1000776source "arch/arm/mach-nspire/Kconfig"
777
Tony Lindgrend48af152005-07-10 19:58:17 +0100778source "arch/arm/plat-omap/Kconfig"
779
780source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
Tony Lindgren1dbae812005-11-10 14:26:51 +0000782source "arch/arm/mach-omap2/Kconfig"
783
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400784source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400785
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100786source "arch/arm/mach-oxnas/Kconfig"
787
Rob Herring387798b2012-09-06 13:41:12 -0500788source "arch/arm/mach-picoxcell/Kconfig"
789
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100790source "arch/arm/mach-prima2/Kconfig"
791
Russell King95b8f202010-01-14 11:43:54 +0000792source "arch/arm/mach-pxa/Kconfig"
793source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600795source "arch/arm/mach-qcom/Kconfig"
796
Andreas Färber78e3dbc12018-12-18 20:32:30 +0530797source "arch/arm/mach-rda/Kconfig"
798
Russell King95b8f202010-01-14 11:43:54 +0000799source "arch/arm/mach-realview/Kconfig"
800
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200801source "arch/arm/mach-rockchip/Kconfig"
802
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100803source "arch/arm/mach-s3c24xx/Kconfig"
804
805source "arch/arm/mach-s3c64xx/Kconfig"
806
807source "arch/arm/mach-s5pv210/Kconfig"
808
Russell King95b8f202010-01-14 11:43:54 +0000809source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300810
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100811source "arch/arm/mach-shmobile/Kconfig"
812
Rob Herring387798b2012-09-06 13:41:12 -0500813source "arch/arm/mach-socfpga/Kconfig"
814
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100815source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100816
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100817source "arch/arm/mach-sti/Kconfig"
818
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100819source "arch/arm/mach-stm32/Kconfig"
820
Maxime Ripard3b526342012-11-08 12:40:16 +0100821source "arch/arm/mach-sunxi/Kconfig"
822
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100823source "arch/arm/mach-tango/Kconfig"
824
Erik Gillingc5f80062010-01-21 16:53:02 -0800825source "arch/arm/mach-tegra/Kconfig"
826
Russell King95b8f202010-01-14 11:43:54 +0000827source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900829source "arch/arm/mach-uniphier/Kconfig"
830
Russell King95b8f202010-01-14 11:43:54 +0000831source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
833source "arch/arm/mach-versatile/Kconfig"
834
Russell Kingceade892010-02-11 21:44:53 +0000835source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000836source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000837
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300838source "arch/arm/mach-vt8500/Kconfig"
839
wanzongshun7ec80dd2008-12-03 03:55:38 +0100840source "arch/arm/mach-w90x900/Kconfig"
841
Jun Nieacede512015-04-28 17:18:05 +0800842source "arch/arm/mach-zx/Kconfig"
843
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600844source "arch/arm/mach-zynq/Kconfig"
845
Stefan Agner499f1642015-05-21 00:35:44 +0200846# ARMv7-M architecture
847config ARCH_EFM32
848 bool "Energy Micro efm32"
849 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200850 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200851 help
852 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
853 processors.
854
855config ARCH_LPC18XX
856 bool "NXP LPC18xx/LPC43xx"
857 depends on ARM_SINGLE_ARMV7M
858 select ARCH_HAS_RESET_CONTROLLER
859 select ARM_AMBA
860 select CLKSRC_LPC32XX
861 select PINCTRL
862 help
863 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
864 high performance microcontrollers.
865
Vladimir Murzin18471192016-04-25 09:49:13 +0100866config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300867 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100868 depends on ARM_SINGLE_ARMV7M
869 select ARM_AMBA
870 select CLKSRC_MPS2
871 help
872 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
873 with a range of available cores like Cortex-M3/M4/M7.
874
875 Please, note that depends which Application Note is used memory map
876 for the platform may vary, so adjustment of RAM base might be needed.
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878# Definitions to make life easier
879config ARCH_ACORN
880 bool
881
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100882config PLAT_IOP
883 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700884 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100885
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400886config PLAT_ORION
887 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100888 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100889 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100890 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200891 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400892
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200893config PLAT_ORION_LEGACY
894 bool
895 select PLAT_ORION
896
Eric Miaobd5ce432009-01-20 12:06:01 +0800897config PLAT_PXA
898 bool
899
Russell Kingf4b8b312010-01-14 12:48:06 +0000900config PLAT_VERSATILE
901 bool
902
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900903source "arch/arm/mm/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100905config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100906 bool "Enable iWMMXt support"
907 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
908 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100909 help
910 Enable support for iWMMXt context switching at run time if
911 running on a CPU that supports it.
912
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100913if !MMU
914source "arch/arm/Kconfig-nommu"
915endif
916
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100917config PJ4B_ERRATA_4742
918 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
919 depends on CPU_PJ4B && MACH_ARMADA_370
920 default y
921 help
922 When coming out of either a Wait for Interrupt (WFI) or a Wait for
923 Event (WFE) IDLE states, a specific timing sensitivity exists between
924 the retiring WFI/WFE instructions and the newly issued subsequent
925 instructions. This sensitivity can result in a CPU hang scenario.
926 Workaround:
927 The software must insert either a Data Synchronization Barrier (DSB)
928 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
929 instruction
930
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100931config ARM_ERRATA_326103
932 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
933 depends on CPU_V6
934 help
935 Executing a SWP instruction to read-only memory does not set bit 11
936 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
937 treat the access as a read, preventing a COW from occurring and
938 causing the faulting task to livelock.
939
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100940config ARM_ERRATA_411920
941 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000942 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100943 help
944 Invalidation of the Instruction Cache operation can
945 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
946 It does not affect the MPCore. This option enables the ARM Ltd.
947 recommended workaround.
948
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100949config ARM_ERRATA_430973
950 bool "ARM errata: Stale prediction on replaced interworking branch"
951 depends on CPU_V7
952 help
953 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100954 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100955 interworking branch is replaced with another code sequence at the
956 same virtual address, whether due to self-modifying code or virtual
957 to physical address re-mapping, Cortex-A8 does not recover from the
958 stale interworking branch prediction. This results in Cortex-A8
959 executing the new code sequence in the incorrect ARM or Thumb state.
960 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
961 and also flushes the branch target cache at every context switch.
962 Note that setting specific bits in the ACTLR register may not be
963 available in non-secure mode.
964
Catalin Marinas855c5512009-04-30 17:06:15 +0100965config ARM_ERRATA_458693
966 bool "ARM errata: Processor deadlock when a false hazard is created"
967 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100968 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100969 help
970 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
971 erratum. For very specific sequences of memory operations, it is
972 possible for a hazard condition intended for a cache line to instead
973 be incorrectly associated with a different cache line. This false
974 hazard might then cause a processor deadlock. The workaround enables
975 the L1 caching of the NEON accesses and disables the PLD instruction
976 in the ACTLR register. Note that setting specific bits in the ACTLR
977 register may not be available in non-secure mode.
978
Catalin Marinas0516e462009-04-30 17:06:20 +0100979config ARM_ERRATA_460075
980 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
981 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100982 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100983 help
984 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
985 erratum. Any asynchronous access to the L2 cache may encounter a
986 situation in which recent store transactions to the L2 cache are lost
987 and overwritten with stale memory contents from external memory. The
988 workaround disables the write-allocate mode for the L2 cache via the
989 ACTLR register. Note that setting specific bits in the ACTLR register
990 may not be available in non-secure mode.
991
Will Deacon9f050272010-09-14 09:51:43 +0100992config ARM_ERRATA_742230
993 bool "ARM errata: DMB operation may be faulty"
994 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100995 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +0100996 help
997 This option enables the workaround for the 742230 Cortex-A9
998 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
999 between two write operations may not ensure the correct visibility
1000 ordering of the two writes. This workaround sets a specific bit in
1001 the diagnostic register of the Cortex-A9 which causes the DMB
1002 instruction to behave as a DSB, ensuring the correct behaviour of
1003 the two writes.
1004
Will Deacona672e992010-09-14 09:53:02 +01001005config ARM_ERRATA_742231
1006 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1007 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001008 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001009 help
1010 This option enables the workaround for the 742231 Cortex-A9
1011 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1012 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1013 accessing some data located in the same cache line, may get corrupted
1014 data due to bad handling of the address hazard when the line gets
1015 replaced from one of the CPUs at the same time as another CPU is
1016 accessing it. This workaround sets specific bits in the diagnostic
1017 register of the Cortex-A9 which reduces the linefill issuing
1018 capabilities of the processor.
1019
Jon Medhurst69155792013-06-07 10:35:35 +01001020config ARM_ERRATA_643719
1021 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1022 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001023 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001024 help
1025 This option enables the workaround for the 643719 Cortex-A9 (prior to
1026 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1027 register returns zero when it should return one. The workaround
1028 corrects this value, ensuring cache maintenance operations which use
1029 it behave as intended and avoiding data corruption.
1030
Will Deaconcdf357f2010-08-05 11:20:51 +01001031config ARM_ERRATA_720789
1032 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001033 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001034 help
1035 This option enables the workaround for the 720789 Cortex-A9 (prior to
1036 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1037 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1038 As a consequence of this erratum, some TLB entries which should be
1039 invalidated are not, resulting in an incoherency in the system page
1040 tables. The workaround changes the TLB flushing routines to invalidate
1041 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001042
1043config ARM_ERRATA_743622
1044 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1045 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001046 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001047 help
1048 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001049 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001050 optimisation in the Cortex-A9 Store Buffer may lead to data
1051 corruption. This workaround sets a specific bit in the diagnostic
1052 register of the Cortex-A9 which disables the Store Buffer
1053 optimisation, preventing the defect from occurring. This has no
1054 visible impact on the overall performance or power consumption of the
1055 processor.
1056
Will Deacon9a27c272011-02-18 16:36:35 +01001057config ARM_ERRATA_751472
1058 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001059 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001060 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001061 help
1062 This option enables the workaround for the 751472 Cortex-A9 (prior
1063 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1064 completion of a following broadcasted operation if the second
1065 operation is received by a CPU before the ICIALLUIS has completed,
1066 potentially leading to corrupted entries in the cache or TLB.
1067
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001068config ARM_ERRATA_754322
1069 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1070 depends on CPU_V7
1071 help
1072 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1073 r3p*) erratum. A speculative memory access may cause a page table walk
1074 which starts prior to an ASID switch but completes afterwards. This
1075 can populate the micro-TLB with a stale entry which may be hit with
1076 the new ASID. This workaround places two dsb instructions in the mm
1077 switching code so that no page table walks can cross the ASID switch.
1078
Will Deacon5dab26a2011-03-04 12:38:54 +01001079config ARM_ERRATA_754327
1080 bool "ARM errata: no automatic Store Buffer drain"
1081 depends on CPU_V7 && SMP
1082 help
1083 This option enables the workaround for the 754327 Cortex-A9 (prior to
1084 r2p0) erratum. The Store Buffer does not have any automatic draining
1085 mechanism and therefore a livelock may occur if an external agent
1086 continuously polls a memory location waiting to observe an update.
1087 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1088 written polling loops from denying visibility of updates to memory.
1089
Catalin Marinas145e10e2011-08-15 11:04:41 +01001090config ARM_ERRATA_364296
1091 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001092 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001093 help
1094 This options enables the workaround for the 364296 ARM1136
1095 r0p2 erratum (possible cache data corruption with
1096 hit-under-miss enabled). It sets the undocumented bit 31 in
1097 the auxiliary control register and the FI bit in the control
1098 register, thus disabling hit-under-miss without putting the
1099 processor into full low interrupt latency mode. ARM11MPCore
1100 is not affected.
1101
Will Deaconf630c1b2011-09-15 11:45:15 +01001102config ARM_ERRATA_764369
1103 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1104 depends on CPU_V7 && SMP
1105 help
1106 This option enables the workaround for erratum 764369
1107 affecting Cortex-A9 MPCore with two or more processors (all
1108 current revisions). Under certain timing circumstances, a data
1109 cache line maintenance operation by MVA targeting an Inner
1110 Shareable memory region may fail to proceed up to either the
1111 Point of Coherency or to the Point of Unification of the
1112 system. This workaround adds a DSB instruction before the
1113 relevant cache maintenance functions and sets a specific bit
1114 in the diagnostic control register of the SCU.
1115
Simon Horman7253b852012-09-28 02:12:45 +01001116config ARM_ERRATA_775420
1117 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1118 depends on CPU_V7
1119 help
1120 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1121 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1122 operation aborts with MMU exception, it might cause the processor
1123 to deadlock. This workaround puts DSB before executing ISB if
1124 an abort may occur on cache maintenance.
1125
Catalin Marinas93dc6882013-03-26 23:35:04 +01001126config ARM_ERRATA_798181
1127 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1128 depends on CPU_V7 && SMP
1129 help
1130 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1131 adequately shooting down all use of the old entries. This
1132 option enables the Linux kernel workaround for this erratum
1133 which sends an IPI to the CPUs that are running the same ASID
1134 as the one being invalidated.
1135
Will Deacon84b65042013-08-20 17:29:55 +01001136config ARM_ERRATA_773022
1137 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1138 depends on CPU_V7
1139 help
1140 This option enables the workaround for the 773022 Cortex-A15
1141 (up to r0p4) erratum. In certain rare sequences of code, the
1142 loop buffer may deliver incorrect instructions. This
1143 workaround disables the loop buffer to avoid the erratum.
1144
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001145config ARM_ERRATA_818325_852422
1146 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1147 depends on CPU_V7
1148 help
1149 This option enables the workaround for:
1150 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1151 instruction might deadlock. Fixed in r0p1.
1152 - Cortex-A12 852422: Execution of a sequence of instructions might
1153 lead to either a data corruption or a CPU deadlock. Not fixed in
1154 any Cortex-A12 cores yet.
1155 This workaround for all both errata involves setting bit[12] of the
1156 Feature Register. This bit disables an optimisation applied to a
1157 sequence of 2 instructions that use opposing condition codes.
1158
Doug Anderson416bcf22016-04-07 00:26:05 +01001159config ARM_ERRATA_821420
1160 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1161 depends on CPU_V7
1162 help
1163 This option enables the workaround for the 821420 Cortex-A12
1164 (all revs) erratum. In very rare timing conditions, a sequence
1165 of VMOV to Core registers instructions, for which the second
1166 one is in the shadow of a branch or abort, can lead to a
1167 deadlock when the VMOV instructions are issued out-of-order.
1168
Doug Anderson9f6f9352016-04-07 00:27:26 +01001169config ARM_ERRATA_825619
1170 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1171 depends on CPU_V7
1172 help
1173 This option enables the workaround for the 825619 Cortex-A12
1174 (all revs) erratum. Within rare timing constraints, executing a
1175 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1176 and Device/Strongly-Ordered loads and stores might cause deadlock
1177
Doug Anderson304009a2019-04-26 23:35:46 +01001178config ARM_ERRATA_857271
1179 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1180 depends on CPU_V7
1181 help
1182 This option enables the workaround for the 857271 Cortex-A12
1183 (all revs) erratum. Under very rare timing conditions, the CPU might
1184 hang. The workaround is expected to have a < 1% performance impact.
1185
Doug Anderson9f6f9352016-04-07 00:27:26 +01001186config ARM_ERRATA_852421
1187 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1188 depends on CPU_V7
1189 help
1190 This option enables the workaround for the 852421 Cortex-A17
1191 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1192 execution of a DMB ST instruction might fail to properly order
1193 stores from GroupA and stores from GroupB.
1194
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001195config ARM_ERRATA_852423
1196 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1197 depends on CPU_V7
1198 help
1199 This option enables the workaround for:
1200 - Cortex-A17 852423: Execution of a sequence of instructions might
1201 lead to either a data corruption or a CPU deadlock. Not fixed in
1202 any Cortex-A17 cores yet.
1203 This is identical to Cortex-A12 erratum 852422. It is a separate
1204 config option from the A12 erratum due to the way errata are checked
1205 for and handled.
1206
Doug Anderson304009a2019-04-26 23:35:46 +01001207config ARM_ERRATA_857272
1208 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1209 depends on CPU_V7
1210 help
1211 This option enables the workaround for the 857272 Cortex-A17 erratum.
1212 This erratum is not known to be fixed in any A17 revision.
1213 This is identical to Cortex-A12 erratum 857271. It is a separate
1214 config option from the A12 erratum due to the way errata are checked
1215 for and handled.
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217endmenu
1218
1219source "arch/arm/common/Kconfig"
1220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221menu "Bus support"
1222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223config ISA
1224 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 help
1226 Find out whether you have ISA slots on your motherboard. ISA is the
1227 name of a bus system, i.e. the way the CPU talks to the other stuff
1228 inside your box. Other bus systems are PCI, EISA, MicroChannel
1229 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1230 newer boards don't support it. If you have ISA, say Y, otherwise N.
1231
Russell King065909b2006-01-04 15:44:16 +00001232# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233config ISA_DMA
1234 bool
Russell King065909b2006-01-04 15:44:16 +00001235 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Russell King065909b2006-01-04 15:44:16 +00001237# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001238config ISA_DMA_API
1239 bool
Al Viro5cae8412005-05-04 05:39:22 +01001240
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001241config PCI_NANOENGINE
1242 bool "BSE nanoEngine PCI support"
1243 depends on SA1100_NANOENGINE
1244 help
1245 Enable PCI on the BSE nanoEngine board.
1246
Mike Rapoporta0113a92007-11-25 08:55:34 +01001247config PCI_HOST_ITE8152
1248 bool
1249 depends on PCI && MACH_ARMCORE
1250 default y
1251 select DMABOUNCE
1252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253endmenu
1254
1255menu "Kernel Features"
1256
Dave Martin3b556582011-12-07 15:38:04 +00001257config HAVE_SMP
1258 bool
1259 help
1260 This option should be selected by machines which have an SMP-
1261 capable CPU.
1262
1263 The only effect of this option is to make the SMP-related
1264 options available to the user for configuration.
1265
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001267 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001268 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001269 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001270 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001271 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001272 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 help
1274 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001275 a system with only one CPU, say N. If you have a system with more
1276 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277
Robert Graffham4a474152014-01-23 15:55:29 -08001278 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001280 you say Y here, the kernel will run on many, but not all,
1281 uniprocessor machines. On a uniprocessor machine, the kernel
1282 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
Paul Bolle395cf962011-08-15 02:02:26 +02001284 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Mauro Carvalho Chehabecf38672018-05-08 23:44:08 -03001285 <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001286 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
1288 If you don't know what to do here, say N.
1289
Russell Kingf00ec482010-09-04 10:47:48 +01001290config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001291 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001292 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001293 default y
1294 help
1295 SMP kernels contain instructions which fail on non-SMP processors.
1296 Enabling this option allows the kernel to modify itself to make
1297 these instructions safe. Disabling it allows about 1K of space
1298 savings.
1299
1300 If you don't know what to do here, say Y.
1301
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001302config ARM_CPU_TOPOLOGY
1303 bool "Support cpu topology definition"
1304 depends on SMP && CPU_V7
1305 default y
1306 help
1307 Support ARM cpu topology definition. The MPIDR register defines
1308 affinity between processors which is then used to describe the cpu
1309 topology of an ARM System.
1310
1311config SCHED_MC
1312 bool "Multi-core scheduler support"
1313 depends on ARM_CPU_TOPOLOGY
1314 help
1315 Multi-core scheduler support improves the CPU scheduler's decision
1316 making when dealing with multi-core CPU chips at a cost of slightly
1317 increased overhead in some places. If unsure say N here.
1318
1319config SCHED_SMT
1320 bool "SMT scheduler support"
1321 depends on ARM_CPU_TOPOLOGY
1322 help
1323 Improves the CPU scheduler's decision making when dealing with
1324 MultiThreading at a cost of slightly increased overhead in some
1325 places. If unsure say N here.
1326
Russell Kinga8cbcd92009-05-16 11:51:14 +01001327config HAVE_ARM_SCU
1328 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001329 help
Geert Uytterhoeven8f433ec2019-01-08 14:28:05 +01001330 This option enables support for the ARM snoop control unit
Russell Kinga8cbcd92009-05-16 11:51:14 +01001331
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001332config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001333 bool "Architected timer support"
1334 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001335 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001336 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001337 help
1338 This option enables support for the ARM architected timer
1339
Russell Kingf32f4ce2009-05-16 12:14:21 +01001340config HAVE_ARM_TWD
1341 bool
Russell Kingf32f4ce2009-05-16 12:14:21 +01001342 help
1343 This options enables support for the ARM timer and watchdog unit
1344
Nicolas Pitree8db2882012-04-12 02:45:22 -04001345config MCPM
1346 bool "Multi-Cluster Power Management"
1347 depends on CPU_V7 && SMP
1348 help
1349 This option provides the common power management infrastructure
1350 for (multi-)cluster based systems, such as big.LITTLE based
1351 systems.
1352
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001353config MCPM_QUAD_CLUSTER
1354 bool
1355 depends on MCPM
1356 help
1357 To avoid wasting resources unnecessarily, MCPM only supports up
1358 to 2 clusters by default.
1359 Platforms with 3 or 4 clusters that use MCPM must select this
1360 option to allow the additional clusters to be managed.
1361
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001362config BIG_LITTLE
1363 bool "big.LITTLE support (Experimental)"
1364 depends on CPU_V7 && SMP
1365 select MCPM
1366 help
1367 This option enables support selections for the big.LITTLE
1368 system architecture.
1369
1370config BL_SWITCHER
1371 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001372 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001373 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001374 help
1375 The big.LITTLE "switcher" provides the core functionality to
1376 transparently handle transition between a cluster of A15's
1377 and a cluster of A7's in a big.LITTLE system.
1378
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001379config BL_SWITCHER_DUMMY_IF
1380 tristate "Simple big.LITTLE switcher user interface"
1381 depends on BL_SWITCHER && DEBUG_KERNEL
1382 help
1383 This is a simple and dummy char dev interface to control
1384 the big.LITTLE switcher core code. It is meant for
1385 debugging purposes only.
1386
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001387choice
1388 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001389 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001390 default VMSPLIT_3G
1391 help
1392 Select the desired split between kernel and user memory.
1393
1394 If you are not absolutely sure what you are doing, leave this
1395 option alone!
1396
1397 config VMSPLIT_3G
1398 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001399 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001400 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001401 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001402 config VMSPLIT_2G
1403 bool "2G/2G user/kernel split"
1404 config VMSPLIT_1G
1405 bool "1G/3G user/kernel split"
1406endchoice
1407
1408config PAGE_OFFSET
1409 hex
Russell King006fa252014-02-26 19:40:46 +00001410 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001411 default 0x40000000 if VMSPLIT_1G
1412 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001413 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001414 default 0xC0000000
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416config NR_CPUS
1417 int "Maximum number of CPUs (2-32)"
1418 range 2 32
1419 depends on SMP
1420 default "4"
1421
Russell Kinga054a812005-11-02 22:24:33 +00001422config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001423 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001424 depends on SMP
Dietmar Eggemann1b5ba352019-01-21 14:42:42 +01001425 select GENERIC_IRQ_MIGRATION
Russell Kinga054a812005-11-02 22:24:33 +00001426 help
1427 Say Y here to experiment with turning CPUs off and on. CPUs
1428 can be controlled through /sys/devices/system/cpu.
1429
Will Deacon2bdd4242012-12-12 19:20:52 +00001430config ARM_PSCI
1431 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001432 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001433 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001434 help
1435 Say Y here if you want Linux to communicate with system firmware
1436 implementing the PSCI specification for CPU-centric power
1437 management operations described in ARM document number ARM DEN
1438 0022A ("Power State Coordination Interface System Software on
1439 ARM processors").
1440
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001441# The GPIO number here must be sorted by descending number. In case of
1442# a multiplatform kernel, we just want the highest value required by the
1443# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001444config ARCH_NR_GPIO
1445 int
Marek Vasut139358b2017-05-09 08:20:03 -05001446 default 2048 if ARCH_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001447 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Gregory Fongb35d2e52015-05-28 19:14:10 -07001448 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001449 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1450 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001451 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001452 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001453 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001454 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001455 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001456 default 0
1457 help
1458 Maximum number of GPIOs in the system.
1459
1460 If unsure, leave the default value.
1461
Russell Kingc9218b12013-04-27 23:31:10 +01001462config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001463 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001464 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001465 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001466 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001467
1468choice
Russell King47d84682013-09-10 23:47:55 +01001469 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001470 prompt "Timer frequency"
1471
1472config HZ_100
1473 bool "100 Hz"
1474
1475config HZ_200
1476 bool "200 Hz"
1477
1478config HZ_250
1479 bool "250 Hz"
1480
1481config HZ_300
1482 bool "300 Hz"
1483
1484config HZ_500
1485 bool "500 Hz"
1486
1487config HZ_1000
1488 bool "1000 Hz"
1489
1490endchoice
1491
1492config HZ
1493 int
Russell King47d84682013-09-10 23:47:55 +01001494 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001495 default 100 if HZ_100
1496 default 200 if HZ_200
1497 default 250 if HZ_250
1498 default 300 if HZ_300
1499 default 500 if HZ_500
1500 default 1000
1501
1502config SCHED_HRTICK
1503 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001504
Catalin Marinas16c79652009-07-24 12:33:02 +01001505config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001506 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001507 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001508 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001509 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001510 help
1511 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001512 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001513
1514 If unsure, say N.
1515
Dave Martin6f685c52011-03-03 11:41:12 +01001516config THUMB2_AVOID_R_ARM_THM_JUMP11
1517 bool "Work around buggy Thumb-2 short branch relocations in gas"
1518 depends on THUMB2_KERNEL && MODULES
1519 default y
1520 help
1521 Various binutils versions can resolve Thumb-2 branches to
1522 locally-defined, preemptible global symbols as short-range "b.n"
1523 branch instructions.
1524
1525 This is a problem, because there's no guarantee the final
1526 destination of the symbol, or any candidate locations for a
1527 trampoline, are within range of the branch. For this reason, the
1528 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1529 relocation in modules at all, and it makes little sense to add
1530 support.
1531
1532 The symptom is that the kernel fails with an "unsupported
1533 relocation" error when loading some modules.
1534
1535 Until fixed tools are available, passing
1536 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1537 code which hits this problem, at the cost of a bit of extra runtime
1538 stack usage in some cases.
1539
1540 The problem is described in more detail at:
1541 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1542
1543 Only Thumb-2 kernels are affected.
1544
1545 Unless you are sure your tools don't have this problem, say Y.
1546
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001547config ARM_PATCH_IDIV
1548 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1549 depends on CPU_32v7 && !XIP_KERNEL
1550 default y
1551 help
1552 The ARM compiler inserts calls to __aeabi_idiv() and
1553 __aeabi_uidiv() when it needs to perform division on signed
1554 and unsigned integers. Some v7 CPUs have support for the sdiv
1555 and udiv instructions that can be used to implement those
1556 functions.
1557
1558 Enabling this option allows the kernel to modify itself to
1559 replace the first two instructions of these library functions
1560 with the sdiv or udiv plus "bx lr" instructions when the CPU
1561 it is running on supports them. Typically this will be faster
1562 and less power intensive than running the original library
1563 code to do integer division.
1564
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001565config AEABI
Russell King49460972017-06-14 10:25:18 +01001566 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
1567 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001568 help
1569 This option allows for the kernel to be compiled using the latest
1570 ARM ABI (aka EABI). This is only useful if you are using a user
1571 space environment that is also compiled with EABI.
1572
1573 Since there are major incompatibilities between the legacy ABI and
1574 EABI, especially with regard to structure member alignment, this
1575 option also changes the kernel syscall calling convention to
1576 disambiguate both ABIs and allow for backward compatibility support
1577 (selected with CONFIG_OABI_COMPAT).
1578
1579 To use this you need GCC version 4.0.0 or later.
1580
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001581config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001582 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001583 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001584 help
1585 This option preserves the old syscall interface along with the
1586 new (ARM EABI) one. It also provides a compatibility layer to
1587 intercept syscalls that have structure arguments which layout
1588 in memory differs between the legacy ABI and the new ARM EABI
1589 (only for non "thumb" binaries). This option adds a tiny
1590 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001591
1592 The seccomp filter system will not be available when this is
1593 selected, since there is no way yet to sensibly distinguish
1594 between calling conventions during filtering.
1595
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001596 If you know you'll be using only pure EABI user space then you
1597 can say N here. If this option is not selected and you attempt
1598 to execute a legacy ABI binary then the result will be
1599 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001600 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001601
Mel Gormaneb335752009-05-13 17:34:48 +01001602config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001603 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001604
Russell King05944d72006-11-30 20:43:51 +00001605config ARCH_SPARSEMEM_ENABLE
1606 bool
1607
Russell King07a2f732008-10-01 21:39:58 +01001608config ARCH_SPARSEMEM_DEFAULT
1609 def_bool ARCH_SPARSEMEM_ENABLE
1610
Russell King05944d72006-11-30 20:43:51 +00001611config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001612 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001613
Will Deacon7b7bf492011-05-19 13:21:14 +01001614config HAVE_ARCH_PFN_VALID
1615 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1616
Kirill A. Shutemove5855132017-06-06 14:31:20 +03001617config HAVE_GENERIC_GUP
Steve Capperb8cd51a2014-10-09 15:29:20 -07001618 def_bool y
1619 depends on ARM_LPAE
1620
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001621config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001622 bool "High Memory Support"
1623 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001624 help
1625 The address space of ARM processors is only 4 Gigabytes large
1626 and it has to accommodate user address space, kernel address
1627 space as well as some memory mapped IO. That means that, if you
1628 have a large amount of physical memory and/or IO, not all of the
1629 memory can be "permanently mapped" by the kernel. The physical
1630 memory that is not permanently mapped is called "high memory".
1631
1632 Depending on the selected kernel/user memory split, minimum
1633 vmalloc space and actual amount of RAM, you may not need this
1634 option which should result in a slightly faster kernel.
1635
1636 If unsure, say n.
1637
Russell King65cec8e2009-08-17 20:02:06 +01001638config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001639 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001640 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001641 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001642 help
1643 The VM uses one page of physical memory for each page table.
1644 For systems with a lot of processes, this can use a lot of
1645 precious low memory, eventually leading to low memory being
1646 consumed by page tables. Setting this option will allow
1647 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001648
Russell Kinga5e090a2015-08-19 20:40:41 +01001649config CPU_SW_DOMAIN_PAN
1650 bool "Enable use of CPU domains to implement privileged no-access"
1651 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001652 default y
1653 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001654 Increase kernel security by ensuring that normal kernel accesses
1655 are unable to access userspace addresses. This can help prevent
1656 use-after-free bugs becoming an exploitable privilege escalation
1657 by ensuring that magic values (such as LIST_POISON) will always
1658 fault when dereferenced.
1659
1660 CPUs with low-vector mappings use a best-efforts implementation.
1661 Their lower 1MB needs to remain accessible for the vectors, but
1662 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663
1664config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001665 def_bool y
1666 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001667
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001668config SYS_SUPPORTS_HUGETLBFS
1669 def_bool y
1670 depends on ARM_LPAE
1671
Catalin Marinas8d962502012-07-25 14:39:26 +01001672config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1673 def_bool y
1674 depends on ARM_LPAE
1675
Steven Capper4bfab202013-07-26 14:58:22 +01001676config ARCH_WANT_GENERAL_HUGETLB
1677 def_bool y
1678
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001679config ARM_MODULE_PLTS
1680 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1681 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001682 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001683 help
1684 Allocate PLTs when loading modules so that jumps and calls whose
1685 targets are too far away for their relative offsets to be encoded
1686 in the instructions themselves can be bounced via veneers in the
1687 module's PLT. This allows modules to be allocated in the generic
1688 vmalloc area after the dedicated module memory area has been
1689 exhausted. The modules will use slightly more memory, but after
1690 rounding up to page size, the actual memory footprint is usually
1691 the same.
1692
Anders Roxelle7229f72018-03-26 14:54:25 +01001693 Disabling this is usually safe for small single-platform
1694 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001695
Magnus Dammc1b2d972010-07-05 10:00:11 +01001696config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001697 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001698 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001699 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001700 default "11"
1701 help
1702 The kernel memory allocator divides physically contiguous memory
1703 blocks into "zones", where each zone is a power of two number of
1704 pages. This option selects the largest power of two that the kernel
1705 keeps in the memory allocator. If you need to allocate very large
1706 blocks of physically contiguous memory, then you may need to
1707 increase this value.
1708
1709 This config option is actually maximum order plus one. For example,
1710 a value of 11 means that the largest free memory block is 2^10 pages.
1711
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712config ALIGNMENT_TRAP
1713 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001714 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001716 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001718 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1720 address divisible by 4. On 32-bit ARM processors, these non-aligned
1721 fetch/store instructions will be emulated in software if you say
1722 here, which has a severe performance impact. This is necessary for
1723 correct operation of some network protocols. With an IP-only
1724 configuration it is safe to say N, otherwise say Y.
1725
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001726config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001727 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1728 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001729 default y if CPU_FEROCEON
1730 help
1731 Implement faster copy_to_user and clear_user methods for CPU
1732 cores where a 8-word STM instruction give significantly higher
1733 memory write throughput than a sequence of individual 32bit stores.
1734
1735 A possible side effect is a slight increase in scheduling latency
1736 between threads sharing the same address space if they invoke
1737 such copy operations with large buffers.
1738
1739 However, if the CPU data cache is using a write-allocate mode,
1740 this option is unlikely to provide any performance gain.
1741
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001742config SECCOMP
1743 bool
1744 prompt "Enable seccomp to safely compute untrusted bytecode"
1745 ---help---
1746 This kernel feature is useful for number crunching applications
1747 that may need to compute untrusted bytecode during their
1748 execution. By using pipes or other transports made available to
1749 the process as file descriptors supporting the read/write
1750 syscalls, it's possible to isolate those applications in
1751 their own address space using seccomp. Once seccomp is
1752 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1753 and the task is only allowed to execute a few safe syscalls
1754 defined by each seccomp mode.
1755
Stefano Stabellini02c24332015-11-23 10:32:57 +00001756config PARAVIRT
1757 bool "Enable paravirtualization code"
1758 help
1759 This changes the kernel so it can modify itself when it is run
1760 under a hypervisor, potentially improving performance significantly
1761 over full virtualization.
1762
1763config PARAVIRT_TIME_ACCOUNTING
1764 bool "Paravirtual steal time accounting"
1765 select PARAVIRT
Stefano Stabellini02c24332015-11-23 10:32:57 +00001766 help
1767 Select this option to enable fine granularity task steal time
1768 accounting. Time spent executing other tasks in parallel with
1769 the current vCPU is discounted from the vCPU power. To account for
1770 that, there can be a small performance impact.
1771
1772 If in doubt, say N here.
1773
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001774config XEN_DOM0
1775 def_bool y
1776 depends on XEN
1777
1778config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001779 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001780 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001781 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001782 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001783 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001784 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001785 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001786 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001787 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001788 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001789 help
1790 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1791
Ard Biesheuvel189af462018-12-06 09:32:57 +01001792config STACKPROTECTOR_PER_TASK
1793 bool "Use a unique stack canary value for each task"
1794 depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
1795 select GCC_PLUGIN_ARM_SSP_PER_TASK
1796 default y
1797 help
1798 Due to the fact that GCC uses an ordinary symbol reference from
1799 which to load the value of the stack canary, this value can only
1800 change at reboot time on SMP systems, and all tasks running in the
1801 kernel's address space are forced to use the same canary value for
1802 the entire duration that the system is up.
1803
1804 Enable this option to switch to a different method that uses a
1805 different canary value for each task.
1806
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807endmenu
1808
1809menu "Boot options"
1810
Grant Likely9eb8f672011-04-28 14:27:20 -06001811config USE_OF
1812 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001813 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001814 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001815 help
1816 Include support for flattened device tree machine descriptions.
1817
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001818config ATAGS
1819 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1820 default y
1821 help
1822 This is the traditional way of passing data to the kernel at boot
1823 time. If you are solely relying on the flattened device tree (or
1824 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1825 to remove ATAGS support from your kernel binary. If unsure,
1826 leave this to y.
1827
1828config DEPRECATED_PARAM_STRUCT
1829 bool "Provide old way to pass kernel parameters"
1830 depends on ATAGS
1831 help
1832 This was deprecated in 2001 and announced to live on for 5 years.
1833 Some old boot loaders still use this way.
1834
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835# Compressed boot loader in ROM. Yes, we really want to ask about
1836# TEXT and BSS so we preserve their values in the config files.
1837config ZBOOT_ROM_TEXT
1838 hex "Compressed ROM boot loader base address"
1839 default "0"
1840 help
1841 The physical address at which the ROM-able zImage is to be
1842 placed in the target. Platforms which normally make use of
1843 ROM-able zImage formats normally set this to a suitable
1844 value in their defconfig file.
1845
1846 If ZBOOT_ROM is not enabled, this has no effect.
1847
1848config ZBOOT_ROM_BSS
1849 hex "Compressed ROM boot loader BSS address"
1850 default "0"
1851 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001852 The base address of an area of read/write memory in the target
1853 for the ROM-able zImage which must be available while the
1854 decompressor is running. It must be large enough to hold the
1855 entire decompressed kernel plus an additional 128 KiB.
1856 Platforms which normally make use of ROM-able zImage formats
1857 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
1859 If ZBOOT_ROM is not enabled, this has no effect.
1860
1861config ZBOOT_ROM
1862 bool "Compressed boot loader in ROM/flash"
1863 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001864 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 help
1866 Say Y here if you intend to execute your compressed kernel image
1867 (zImage) directly from ROM or flash. If unsure, say N.
1868
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001869config ARM_APPENDED_DTB
1870 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001871 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001872 help
1873 With this option, the boot code will look for a device tree binary
1874 (DTB) appended to zImage
1875 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1876
1877 This is meant as a backward compatibility convenience for those
1878 systems with a bootloader that can't be upgraded to accommodate
1879 the documented boot protocol using a device tree.
1880
1881 Beware that there is very little in terms of protection against
1882 this option being confused by leftover garbage in memory that might
1883 look like a DTB header after a reboot if no actual DTB is appended
1884 to zImage. Do not leave this option active in a production kernel
1885 if you don't intend to always append a DTB. Proper passing of the
1886 location into r2 of a bootloader provided DTB is always preferable
1887 to this option.
1888
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001889config ARM_ATAG_DTB_COMPAT
1890 bool "Supplement the appended DTB with traditional ATAG information"
1891 depends on ARM_APPENDED_DTB
1892 help
1893 Some old bootloaders can't be updated to a DTB capable one, yet
1894 they provide ATAGs with memory configuration, the ramdisk address,
1895 the kernel cmdline string, etc. Such information is dynamically
1896 provided by the bootloader and can't always be stored in a static
1897 DTB. To allow a device tree enabled kernel to be used with such
1898 bootloaders, this option allows zImage to extract the information
1899 from the ATAG list and store it at run time into the appended DTB.
1900
Genoud Richardd0f34a12012-06-26 16:37:59 +01001901choice
1902 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1903 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1904
1905config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1906 bool "Use bootloader kernel arguments if available"
1907 help
1908 Uses the command-line options passed by the boot loader instead of
1909 the device tree bootargs property. If the boot loader doesn't provide
1910 any, the device tree bootargs property will be used.
1911
1912config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1913 bool "Extend with bootloader kernel arguments"
1914 help
1915 The command-line arguments provided by the boot loader will be
1916 appended to the the device tree bootargs property.
1917
1918endchoice
1919
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920config CMDLINE
1921 string "Default kernel command string"
1922 default ""
1923 help
1924 On some architectures (EBSA110 and CATS), there is currently no way
1925 for the boot loader to pass arguments to the kernel. For these
1926 architectures, you should supply some command-line options at build
1927 time by entering them here. As a minimum, you should specify the
1928 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1929
Victor Boivie4394c122011-05-04 17:07:55 +01001930choice
1931 prompt "Kernel command line type" if CMDLINE != ""
1932 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001933 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001934
1935config CMDLINE_FROM_BOOTLOADER
1936 bool "Use bootloader kernel arguments if available"
1937 help
1938 Uses the command-line options passed by the boot loader. If
1939 the boot loader doesn't provide any, the default kernel command
1940 string provided in CMDLINE will be used.
1941
1942config CMDLINE_EXTEND
1943 bool "Extend bootloader kernel arguments"
1944 help
1945 The command-line arguments provided by the boot loader will be
1946 appended to the default kernel command string.
1947
Alexander Holler92d20402010-02-16 19:04:53 +01001948config CMDLINE_FORCE
1949 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001950 help
1951 Always use the default kernel command string, even if the boot
1952 loader passes other arguments to the kernel.
1953 This is useful if you cannot or don't want to change the
1954 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001955endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001956
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957config XIP_KERNEL
1958 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001959 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 help
1961 Execute-In-Place allows the kernel to run from non-volatile storage
1962 directly addressable by the CPU, such as NOR flash. This saves RAM
1963 space since the text section of the kernel is not loaded from flash
1964 to RAM. Read-write sections, such as the data section and stack,
1965 are still copied to RAM. The XIP kernel is not compressed since
1966 it has to run directly from flash, so it will take more space to
1967 store it. The flash address used to link the kernel object files,
1968 and for storing it, is configuration dependent. Therefore, if you
1969 say Y here, you must know the proper physical address where to
1970 store the kernel image depending on your own flash memory usage.
1971
1972 Also note that the make target becomes "make xipImage" rather than
1973 "make zImage" or "make Image". The final kernel binary to put in
1974 ROM memory will be arch/arm/boot/xipImage.
1975
1976 If unsure, say N.
1977
1978config XIP_PHYS_ADDR
1979 hex "XIP Kernel Physical Location"
1980 depends on XIP_KERNEL
1981 default "0x00080000"
1982 help
1983 This is the physical address in your flash memory the kernel will
1984 be linked for and stored to. This address is dependent on your
1985 own flash usage.
1986
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001987config XIP_DEFLATED_DATA
1988 bool "Store kernel .data section compressed in ROM"
1989 depends on XIP_KERNEL
1990 select ZLIB_INFLATE
1991 help
1992 Before the kernel is actually executed, its .data section has to be
1993 copied to RAM from ROM. This option allows for storing that data
1994 in compressed form and decompressed to RAM rather than merely being
1995 copied, saving some precious ROM space. A possible drawback is a
1996 slightly longer boot delay.
1997
Richard Purdiec587e4a2007-02-06 21:29:00 +01001998config KEXEC
1999 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002000 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002001 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002002 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002003 help
2004 kexec is a system call that implements the ability to shutdown your
2005 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002006 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002007 you can start any kernel with it, not just Linux.
2008
2009 It is an ongoing process to be certain the hardware in a machine
2010 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002011 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002012
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002013config ATAGS_PROC
2014 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002015 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002016 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002017 help
2018 Should the atags used to boot the kernel be exported in an "atags"
2019 file in procfs. Useful with kexec.
2020
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002021config CRASH_DUMP
2022 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002023 help
2024 Generate crash dump after being started by kexec. This should
2025 be normally only set in special crash dump kernels which are
2026 loaded in the main kernel with kexec-tools into a specially
2027 reserved region and then later executed after a crash by
2028 kdump/kexec. The crash dump kernel must be compiled to a
2029 memory address not used by the main kernel
2030
2031 For more details see Documentation/kdump/kdump.txt
2032
Eric Miaoe69edc792010-07-05 15:56:50 +02002033config AUTO_ZRELADDR
2034 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002035 help
2036 ZRELADDR is the physical address where the decompressed kernel
2037 image will be placed. If AUTO_ZRELADDR is selected, the address
2038 will be determined at run-time by masking the current IP with
2039 0xf8000000. This assumes the zImage being placed in the first 128MB
2040 from start of memory.
2041
Roy Franz81a0bc32015-09-23 20:17:54 -07002042config EFI_STUB
2043 bool
2044
2045config EFI
2046 bool "UEFI runtime support"
2047 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2048 select UCS2_STRING
2049 select EFI_PARAMS_FROM_FDT
2050 select EFI_STUB
2051 select EFI_ARMSTUB
2052 select EFI_RUNTIME_WRAPPERS
2053 ---help---
2054 This option provides support for runtime services provided
2055 by UEFI firmware (such as non-volatile variables, realtime
2056 clock, and platform reset). A UEFI stub is also provided to
2057 allow the kernel to be booted as an EFI application. This
2058 is only useful for kernels that may run on systems that have
2059 UEFI firmware.
2060
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00002061config DMI
2062 bool "Enable support for SMBIOS (DMI) tables"
2063 depends on EFI
2064 default y
2065 help
2066 This enables SMBIOS/DMI feature for systems.
2067
2068 This option is only useful on systems that have UEFI firmware.
2069 However, even with this option, the resultant kernel should
2070 continue to boot on existing non-UEFI platforms.
2071
2072 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2073 i.e., the the practice of identifying the platform via DMI to
2074 decide whether certain workarounds for buggy hardware and/or
2075 firmware need to be enabled. This would require the DMI subsystem
2076 to be enabled much earlier than we do on ARM, which is non-trivial.
2077
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078endmenu
2079
Russell Kingac9d7ef2008-08-18 17:26:00 +01002080menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083
Russell Kingac9d7ef2008-08-18 17:26:00 +01002084source "drivers/cpuidle/Kconfig"
2085
2086endmenu
2087
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088menu "Floating point emulation"
2089
2090comment "At least one emulation must be selected"
2091
2092config FPE_NWFPE
2093 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002094 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 ---help---
2096 Say Y to include the NWFPE floating point emulator in the kernel.
2097 This is necessary to run most binaries. Linux does not currently
2098 support floating point hardware so you need to say Y here even if
2099 your machine has an FPA or floating point co-processor podule.
2100
2101 You may say N here if you are going to load the Acorn FPEmulator
2102 early in the bootup.
2103
2104config FPE_NWFPE_XP
2105 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002106 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 help
2108 Say Y to include 80-bit support in the kernel floating-point
2109 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2110 Note that gcc does not generate 80-bit operations by default,
2111 so in most cases this option only enlarges the size of the
2112 floating point emulator without any good reason.
2113
2114 You almost surely want to say N here.
2115
2116config FPE_FASTFPE
2117 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002118 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 ---help---
2120 Say Y here to include the FAST floating point emulator in the kernel.
2121 This is an experimental much faster emulator which now also has full
2122 precision for the mantissa. It does not support any exceptions.
2123 It is very simple, and approximately 3-6 times faster than NWFPE.
2124
2125 It should be sufficient for most programs. It may be not suitable
2126 for scientific calculations, but you have to check this for yourself.
2127 If you do not feel you need a faster FP emulation you should better
2128 choose NWFPE.
2129
2130config VFP
2131 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002132 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 help
2134 Say Y to include VFP support code in the kernel. This is needed
2135 if your hardware includes a VFP unit.
2136
2137 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2138 release notes and additional status information.
2139
2140 Say N if your target does not have VFP hardware.
2141
Catalin Marinas25ebee02007-09-25 15:22:24 +01002142config VFPv3
2143 bool
2144 depends on VFP
2145 default y if CPU_V7
2146
Catalin Marinasb5872db2008-01-10 19:16:17 +01002147config NEON
2148 bool "Advanced SIMD (NEON) Extension support"
2149 depends on VFPv3 && CPU_V7
2150 help
2151 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2152 Extension.
2153
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002154config KERNEL_MODE_NEON
2155 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002156 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002157 help
2158 Say Y to include support for NEON in kernel mode.
2159
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160endmenu
2161
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162menu "Power management options"
2163
Russell Kingeceab4a2005-11-15 11:31:41 +00002164source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
Johannes Bergf4cb5702007-12-08 02:14:00 +01002166config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002167 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002168 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002169 def_bool y
2170
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002171config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002172 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002173 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002174
Sebastian Capella603fb422014-03-25 01:20:29 +01002175config ARCH_HIBERNATION_POSSIBLE
2176 bool
2177 depends on MMU
2178 default y if ARCH_SUSPEND_POSSIBLE
2179
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180endmenu
2181
Kumar Gala916f7432015-02-26 15:49:09 -06002182source "drivers/firmware/Kconfig"
2183
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002184if CRYPTO
2185source "arch/arm/crypto/Kconfig"
2186endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002188source "arch/arm/kvm/Kconfig"