blob: 084f0983e6b2550375a955cd90e1ffbc5e000d8b [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05005 select ARCH_CLOCKSOURCE_DATA
Arnd Bergmannec80eb42018-01-16 14:48:14 +01006 select ARCH_DISCARD_MEMBLOCK if !HAVE_ARCH_PFN_VALID && !KEXEC
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01007 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Dan Williams21266be2015-11-19 18:19:29 -08008 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07009 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010010 select ARCH_HAS_FORTIFY_SOURCE
Dmitry Vyukov75851722018-06-14 15:27:44 -070011 select ARCH_HAS_KCOV
Will Deacone69244d22018-06-26 15:52:38 +010012 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070013 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010014 select ARCH_HAS_PHYS_TO_DMA
Dmitry Vyukov75851722018-06-14 15:27:44 -070015 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080016 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
17 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000018 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010019 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -080020 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040021 select ARCH_MIGHT_HAVE_PC_PARPORT
Laura Abbottad21fc42017-02-06 16:31:57 -080022 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
23 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020024 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010025 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010026 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010027 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010028 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010029 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010030 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010031 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwig002e6742018-01-09 16:30:23 +010032 select DMA_DIRECT_OPS if !MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020033 select EDAC_SUPPORT
34 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070035 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010036 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010037 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010038 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010039 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020040 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010041 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010042 select GENERIC_IRQ_PROBE
43 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010044 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010045 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070046 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010047 select GENERIC_SMP_IDLE_THREAD
48 select GENERIC_STRNCPY_FROM_USER
49 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010050 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010051 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090052 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010053 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010054 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
55 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080056 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010057 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Kees Cook08626a62017-08-16 14:09:13 -070058 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010059 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010060 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053061 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010062 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010063 select HAVE_C_RECORDMCOUNT
64 select HAVE_DEBUG_KMEMLEAK
Russell Kingb1b3f492012-10-06 17:12:25 +010065 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010066 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010067 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010068 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070069 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010070 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
71 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
72 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020073 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010074 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010075 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
76 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010077 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010078 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070079 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010080 select HAVE_KERNEL_LZMA
81 select HAVE_KERNEL_LZO
82 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010083 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080084 select HAVE_KRETPROBES if (HAVE_KPROBES)
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010085 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070086 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010087 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080088 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010089 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010090 select HAVE_PERF_REGS
91 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070092 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010093 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -040094 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +090095 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +010096 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070097 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070098 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010099 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100100 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200101 select NEED_DMA_MAP_STATE
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100102 select OF_EARLY_FLATTREE if OF
103 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +0100104 select OLD_SIGACTION
105 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +0100106 select PERF_USE_VMALLOC
Jinbum Parkb26d07a2018-01-10 00:54:37 +0100107 select REFCOUNT_FULL
Russell Kingb1b3f492012-10-06 17:12:25 +0100108 select RTC_LIB
109 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +0100110 # Above selects are sorted alphabetically; please add new ones
111 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 help
113 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000114 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000116 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 Europe. There is an ARM Linux project with a web page at
118 <http://www.arm.linux.org.uk/>.
119
Russell King74facff2011-06-02 11:16:22 +0100120config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700121 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100122 bool
123
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200124config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200125 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100126 select ARM_HAS_SG_CHAIN
127 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200128
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900129if ARM_DMA_USE_IOMMU
130
131config ARM_DMA_IOMMU_ALIGNMENT
132 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
133 range 4 9
134 default 8
135 help
136 DMA mapping framework by default aligns all buffers to the smallest
137 PAGE_SIZE order which is greater than or equal to the requested buffer
138 size. This works well for buffers up to a few hundreds kilobytes, but
139 for larger buffers it just a waste of address space. Drivers which has
140 relatively small addressing window (like 64Mib) might run out of
141 virtual space with just a few allocations.
142
143 With this parameter you can specify the maximum PAGE_SIZE order for
144 DMA IOMMU buffers. Larger buffers will be aligned only to this
145 specified order. The order is expressed as a power of two multiplied
146 by the PAGE_SIZE.
147
148endif
149
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100150config MIGHT_HAVE_PCI
151 bool
152
Ralf Baechle75e71532007-02-09 17:08:58 +0000153config SYS_SUPPORTS_APM_EMULATION
154 bool
155
Linus Walleijbc581772009-09-15 17:30:37 +0100156config HAVE_TCM
157 bool
158 select GENERIC_ALLOCATOR
159
Russell Kinge119bff2010-01-10 17:23:29 +0000160config HAVE_PROC_CPU
161 bool
162
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700163config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000164 bool
Al Viro5ea81762007-02-11 15:41:31 +0000165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166config EISA
167 bool
168 ---help---
169 The Extended Industry Standard Architecture (EISA) bus was
170 developed as an open alternative to the IBM MicroChannel bus.
171
172 The EISA bus provided some of the features of the IBM MicroChannel
173 bus while maintaining backward compatibility with cards made for
174 the older ISA bus. The EISA bus saw limited use between 1988 and
175 1995 when it was made obsolete by the PCI bus.
176
177 Say Y here if you are building a kernel for an EISA-based machine.
178
179 Otherwise, say N.
180
181config SBUS
182 bool
183
Russell Kingf16fb1e2007-04-28 09:59:37 +0100184config STACKTRACE_SUPPORT
185 bool
186 default y
187
188config LOCKDEP_SUPPORT
189 bool
190 default y
191
Russell King7ad1bcb2006-08-27 12:07:02 +0100192config TRACE_IRQFLAGS_SUPPORT
193 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100194 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100195
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196config RWSEM_XCHGADD_ALGORITHM
197 bool
Will Deacon8a874112014-05-02 17:06:19 +0100198 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
David Howellsf0d1b0b2006-12-08 02:37:49 -0800200config ARCH_HAS_ILOG2_U32
201 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800202
203config ARCH_HAS_ILOG2_U64
204 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800205
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100206config ARCH_HAS_BANDGAP
207 bool
208
Stefan Agnera5f4c562015-08-13 00:01:52 +0100209config FIX_EARLYCON_MEM
210 def_bool y if MMU
211
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800212config GENERIC_HWEIGHT
213 bool
214 default y
215
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216config GENERIC_CALIBRATE_DELAY
217 bool
218 default y
219
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100220config ARCH_MAY_HAVE_PC_FDC
221 bool
222
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800223config ZONE_DMA
224 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800225
David A. Longc7edc9e2014-03-07 11:23:04 -0500226config ARCH_SUPPORTS_UPROBES
227 def_bool y
228
Rob Herring58af4a22012-03-20 14:33:01 -0500229config ARCH_HAS_DMA_SET_COHERENT_MASK
230 bool
231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232config GENERIC_ISA_DMA
233 bool
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235config FIQ
236 bool
237
Rob Herring13a50452012-02-07 09:28:22 -0600238config NEED_RET_TO_USER
239 bool
240
Al Viro034d2f52005-12-19 16:27:59 -0500241config ARCH_MTD_XIP
242 bool
243
Russell Kingdc21af92011-01-04 19:09:43 +0000244config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100245 bool "Patch physical to virtual translations at runtime" if EMBEDDED
246 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100247 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000248 help
Russell King111e9a52011-05-12 10:02:42 +0100249 Patch phys-to-virt and virt-to-phys translation functions at
250 boot and module load time according to the position of the
251 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000252
Russell King111e9a52011-05-12 10:02:42 +0100253 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100254 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000255
Russell Kingc1beced2011-08-10 10:23:45 +0100256 Only disable this option if you know that you do not require
257 this feature (eg, building a kernel for a single machine) and
258 you need to shrink the kernel to the minimal size.
259
Rob Herringc334bc12012-03-04 22:03:33 -0600260config NEED_MACH_IO_H
261 bool
262 help
263 Select this when mach/io.h is required to provide special
264 definitions for this platform. The need for mach/io.h should
265 be avoided when possible.
266
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400267config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400268 bool
Russell King111e9a52011-05-12 10:02:42 +0100269 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400270 Select this when mach/memory.h is required to provide special
271 definitions for this platform. The need for mach/memory.h should
272 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400273
274config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100275 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100276 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100277 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100278 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100279 ARCH_FOOTBRIDGE || \
280 ARCH_INTEGRATOR || \
281 ARCH_IOP13XX || \
282 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200283 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100284 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
285 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700286 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400287 help
288 Please provide the physical address corresponding to the
289 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000290
Simon Glass87e040b2011-08-16 23:44:26 +0100291config GENERIC_BUG
292 def_bool y
293 depends on BUG
294
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700295config PGTABLE_LEVELS
296 int
297 default 3 if ARM_LPAE
298 default 2
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300menu "System Type"
301
Hyok S. Choi3c427972009-07-24 12:35:00 +0100302config MMU
303 bool "MMU-based Paged Memory Management Support"
304 default y
305 help
306 Select if you want MMU-based virtualised addressing space
307 support by paged memory management. If unsure, say 'Y'.
308
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800309config ARCH_MMAP_RND_BITS_MIN
310 default 8
311
312config ARCH_MMAP_RND_BITS_MAX
313 default 14 if PAGE_OFFSET=0x40000000
314 default 15 if PAGE_OFFSET=0x80000000
315 default 16
316
Russell Kingccf50e22010-03-15 19:03:06 +0000317#
318# The "ARM system type" choice list is ordered alphabetically by option
319# text. Please add new entries in the option alphabetic order.
320#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321choice
322 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100323 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100324 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Rob Herring387798b2012-09-06 13:41:12 -0500326config ARCH_MULTIPLATFORM
327 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100328 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700329 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500330 select ARM_PATCH_PHYS_VIRT
331 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200332 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600333 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600334 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700335 select GENERIC_IRQ_MULTI_HANDLER
Will Deacon08d38be2014-05-27 23:26:35 +0100336 select MIGHT_HAVE_PCI
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530337 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600338 select SPARSE_IRQ
339 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600340
Stefan Agner9c77bc42015-05-20 00:03:51 +0200341config ARM_SINGLE_ARMV7M
342 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
343 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200344 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200345 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200346 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200347 select COMMON_CLK
348 select CPU_V7M
349 select GENERIC_CLOCKEVENTS
350 select NO_IOPORT_MAP
351 select SPARSE_IRQ
352 select USE_OF
353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354config ARCH_EBSA110
355 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100356 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000357 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100358 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600359 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400360 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700361 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 help
363 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000364 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 Ethernet interface, two PCMCIA sockets, two serial ports and a
366 parallel port.
367
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000368config ARCH_EP93XX
369 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700370 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000371 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100372 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000373 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700374 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100375 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200376 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100377 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200378 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200379 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000380 help
381 This enables support for the Cirrus EP93xx series of CPUs.
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383config ARCH_FOOTBRIDGE
384 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000385 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000387 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200388 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600389 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400390 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000391 help
392 Support for systems based on the DC21285 companion chip
393 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100395config ARCH_NETX
396 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100397 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100398 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000399 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100400 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000401 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100402 This enables support for systems based on the Hilscher NetX Soc
403
Russell King3b938be2007-05-12 11:25:44 +0100404config ARCH_IOP13XX
405 bool "IOP13xx-based"
406 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100407 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400408 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600409 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100410 select PCI
411 select PLAT_IOP
412 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000413 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100414 help
415 Support for Intel's IOP13XX (XScale) family of processors.
416
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100417config ARCH_IOP32X
418 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100419 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000420 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200421 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200422 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600423 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100424 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100425 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000426 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100427 Support for Intel's 80219 and IOP32X (XScale) family of
428 processors.
429
430config ARCH_IOP33X
431 bool "IOP33x-based"
432 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000433 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200434 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200435 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600436 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100437 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100438 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100439 help
440 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Russell King3b938be2007-05-12 11:25:44 +0100442config ARCH_IXP4XX
443 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100444 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500445 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100446 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100447 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000448 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100449 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100450 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200451 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100452 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600453 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200454 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100455 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100456 help
Russell King3b938be2007-05-12 11:25:44 +0100457 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100458
Saeed Bisharaedabd382009-08-06 15:12:43 +0300459config ARCH_DOVE
460 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100461 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300462 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700463 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200464 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100465 select MIGHT_HAVE_PCI
Russell King171b3f02013-09-12 21:24:42 +0100466 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100467 select PINCTRL
468 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200469 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100470 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000471 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300472 help
473 Support for the Marvell Dove SoC 88AP510
474
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100475config ARCH_KS8695
476 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200477 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100478 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200479 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200480 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100481 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100482 help
483 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
484 System-on-Chip devices.
485
Russell King788c9702009-04-26 14:21:59 +0100486config ARCH_W90X900
487 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100488 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100489 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100490 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100491 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200492 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200493 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100494 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
495 At present, the w90x900 has been renamed nuc900, regarding
496 the ARM series product line, you can login the following
497 link address to know more.
498
499 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
500 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400501
Russell King93e22562012-10-12 14:20:52 +0100502config ARCH_LPC32XX
503 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100504 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000505 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200506 select CLKSRC_LPC32XX
507 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100508 select CPU_ARM926T
509 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700510 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200511 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300512 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100513 select USE_OF
514 help
515 Support for the NXP LPC32XX family of processors
516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700518 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100519 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100520 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100521 select ARM_CPU_SUSPEND if PM
522 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100523 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100524 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200525 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100526 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200527 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100528 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100529 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700530 select GENERIC_IRQ_MULTI_HANDLER
Haojian Zhuang157d2642011-10-17 20:37:52 +0800531 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200532 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100533 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100534 select IRQ_DOMAIN
Eric Miaobd5ce432009-01-20 12:06:01 +0800535 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800536 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000537 help
eric miao2c8086a2007-09-11 19:13:17 -0700538 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
540config ARCH_RPC
541 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100542 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100544 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100545 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000546 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100547 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100548 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200549 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100550 select HAVE_PATA_PLATFORM
551 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600552 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400553 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700554 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 help
556 On the Acorn Risc-PC, Linux can support the internal IDE disk and
557 CD-ROM interface, serial and parallel port, and the floppy drive.
558
559config ARCH_SA1100
560 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100561 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100562 select ARCH_SPARSEMEM_ENABLE
563 select CLKDEV_LOOKUP
564 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200565 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200566 select TIMER_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100567 select CPU_FREQ
568 select CPU_SA1100
569 select GENERIC_CLOCKEVENTS
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700570 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200571 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200572 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100573 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100574 select ISA
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400575 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100576 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000577 help
578 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900580config ARCH_S3C24XX
581 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100582 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100583 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200584 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800585 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900586 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200587 select GPIOLIB
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700588 select GENERIC_IRQ_MULTI_HANDLER
Kukjin Kim20676c12010-11-13 16:08:32 +0900589 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900590 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100591 select HAVE_S3C_RTC if RTC_CLASS
Rob Herringc334bc12012-03-04 22:03:33 -0600592 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900593 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900594 select USE_OF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900596 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
597 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
598 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
599 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900600
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100601config ARCH_DAVINCI
602 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100603 select ARCH_HAS_HOLES_MEMORYMODEL
David Lechner27823272018-05-18 11:48:17 -0500604 select COMMON_CLK
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100605 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700606 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100607 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100608 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200609 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100610 select HAVE_IDE
David Lechner27823272018-05-18 11:48:17 -0500611 select PM_GENERIC_DOMAINS if PM
612 select PM_GENERIC_DOMAINS_OF if PM && OF
613 select RESET_CONTROLLER
Sekhar Nori689e3312012-08-28 15:27:52 +0530614 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100615 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100616 help
617 Support for TI's DaVinci platform.
618
Tony Lindgrena0694862013-01-11 11:24:20 -0800619config ARCH_OMAP1
620 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600621 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100622 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800623 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200624 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100625 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100626 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800627 select GENERIC_IRQ_CHIP
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700628 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200629 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800630 select HAVE_IDE
631 select IRQ_DOMAIN
632 select NEED_MACH_IO_H if PCCARD
633 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700634 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100635 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800636 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638endchoice
639
Rob Herring387798b2012-09-06 13:41:12 -0500640menu "Multiple platform selection"
641 depends on ARCH_MULTIPLATFORM
642
643comment "CPU Core family selection"
644
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100645config ARCH_MULTI_V4
646 bool "ARMv4 based platforms (FA526)"
647 depends on !ARCH_MULTI_V6_V7
648 select ARCH_MULTI_V4_V5
649 select CPU_FA526
650
Rob Herring387798b2012-09-06 13:41:12 -0500651config ARCH_MULTI_V4T
652 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500653 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100654 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200655 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
656 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
657 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500658
659config ARCH_MULTI_V5
660 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500661 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100662 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100663 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200664 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
665 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500666
667config ARCH_MULTI_V4_V5
668 bool
669
670config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800671 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500672 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600673 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500674
675config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800676 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500677 default y
678 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100679 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600680 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500681
682config ARCH_MULTI_V6_V7
683 bool
Rob Herring9352b052014-01-31 15:36:10 -0600684 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500685
686config ARCH_MULTI_CPU_AUTO
687 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
688 select ARCH_MULTI_V5
689
690endmenu
691
Rob Herring05e2a3d2013-12-05 10:04:54 -0600692config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900693 bool "Dummy Virtual Machine"
694 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600695 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600696 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500697 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100698 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000699 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600700 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600701 select HAVE_ARM_ARCH_TIMER
Jason A. Donenfeld8e2649d2018-09-26 15:51:10 +0200702 select ARCH_SUPPORTS_BIG_ENDIAN
Rob Herring05e2a3d2013-12-05 10:04:54 -0600703
Russell Kingccf50e22010-03-15 19:03:06 +0000704#
705# This is sorted alphabetically by mach-* pathname. However, plat-*
706# Kconfigs may be included either alphabetically (according to the
707# plat- suffix) or along side the corresponding mach-* source.
708#
Andreas Färber6bb85362017-02-15 11:03:22 +0100709source "arch/arm/mach-actions/Kconfig"
710
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200711source "arch/arm/mach-alpine/Kconfig"
712
Lars Persson590b4602016-02-11 17:06:19 +0100713source "arch/arm/mach-artpec/Kconfig"
714
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100715source "arch/arm/mach-asm9260/Kconfig"
716
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100717source "arch/arm/mach-aspeed/Kconfig"
718
Russell King95b8f202010-01-14 11:43:54 +0000719source "arch/arm/mach-at91/Kconfig"
720
Anders Berg1d22924e2014-05-23 11:08:35 +0200721source "arch/arm/mach-axxia/Kconfig"
722
Christian Daudt8ac49e02012-11-19 09:46:10 -0800723source "arch/arm/mach-bcm/Kconfig"
724
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200725source "arch/arm/mach-berlin/Kconfig"
726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727source "arch/arm/mach-clps711x/Kconfig"
728
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300729source "arch/arm/mach-cns3xxx/Kconfig"
730
Russell King95b8f202010-01-14 11:43:54 +0000731source "arch/arm/mach-davinci/Kconfig"
732
Baruch Siachdf8d7422015-01-14 10:40:30 +0200733source "arch/arm/mach-digicolor/Kconfig"
734
Russell King95b8f202010-01-14 11:43:54 +0000735source "arch/arm/mach-dove/Kconfig"
736
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000737source "arch/arm/mach-ep93xx/Kconfig"
738
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100739source "arch/arm/mach-exynos/Kconfig"
740source "arch/arm/plat-samsung/Kconfig"
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742source "arch/arm/mach-footbridge/Kconfig"
743
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200744source "arch/arm/mach-gemini/Kconfig"
745
Rob Herring387798b2012-09-06 13:41:12 -0500746source "arch/arm/mach-highbank/Kconfig"
747
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800748source "arch/arm/mach-hisi/Kconfig"
749
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100750source "arch/arm/mach-imx/Kconfig"
751
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752source "arch/arm/mach-integrator/Kconfig"
753
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100754source "arch/arm/mach-iop13xx/Kconfig"
755
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100756source "arch/arm/mach-iop32x/Kconfig"
757
758source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
760source "arch/arm/mach-ixp4xx/Kconfig"
761
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400762source "arch/arm/mach-keystone/Kconfig"
763
Russell King95b8f202010-01-14 11:43:54 +0000764source "arch/arm/mach-ks8695/Kconfig"
765
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100766source "arch/arm/mach-mediatek/Kconfig"
767
Carlo Caione3b8f5032014-09-10 22:16:59 +0200768source "arch/arm/mach-meson/Kconfig"
769
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100770source "arch/arm/mach-mmp/Kconfig"
771
Jonas Jensen17723fd32013-12-18 13:58:45 +0100772source "arch/arm/mach-moxart/Kconfig"
773
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200774source "arch/arm/mach-mv78xx0/Kconfig"
775
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100776source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200777
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800778source "arch/arm/mach-mxs/Kconfig"
779
Russell King95b8f202010-01-14 11:43:54 +0000780source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800781
Russell King95b8f202010-01-14 11:43:54 +0000782source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000783
Brendan Higgins7bffa142017-08-16 12:18:39 -0700784source "arch/arm/mach-npcm/Kconfig"
785
Daniel Tang9851ca52013-06-11 18:40:17 +1000786source "arch/arm/mach-nspire/Kconfig"
787
Tony Lindgrend48af152005-07-10 19:58:17 +0100788source "arch/arm/plat-omap/Kconfig"
789
790source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
Tony Lindgren1dbae812005-11-10 14:26:51 +0000792source "arch/arm/mach-omap2/Kconfig"
793
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400794source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400795
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100796source "arch/arm/mach-oxnas/Kconfig"
797
Rob Herring387798b2012-09-06 13:41:12 -0500798source "arch/arm/mach-picoxcell/Kconfig"
799
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100800source "arch/arm/mach-prima2/Kconfig"
801
Russell King95b8f202010-01-14 11:43:54 +0000802source "arch/arm/mach-pxa/Kconfig"
803source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600805source "arch/arm/mach-qcom/Kconfig"
806
Andreas Färber78e3dbc12018-12-18 20:32:30 +0530807source "arch/arm/mach-rda/Kconfig"
808
Russell King95b8f202010-01-14 11:43:54 +0000809source "arch/arm/mach-realview/Kconfig"
810
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200811source "arch/arm/mach-rockchip/Kconfig"
812
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100813source "arch/arm/mach-s3c24xx/Kconfig"
814
815source "arch/arm/mach-s3c64xx/Kconfig"
816
817source "arch/arm/mach-s5pv210/Kconfig"
818
Russell King95b8f202010-01-14 11:43:54 +0000819source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300820
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100821source "arch/arm/mach-shmobile/Kconfig"
822
Rob Herring387798b2012-09-06 13:41:12 -0500823source "arch/arm/mach-socfpga/Kconfig"
824
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100825source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100826
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100827source "arch/arm/mach-sti/Kconfig"
828
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100829source "arch/arm/mach-stm32/Kconfig"
830
Maxime Ripard3b526342012-11-08 12:40:16 +0100831source "arch/arm/mach-sunxi/Kconfig"
832
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100833source "arch/arm/mach-tango/Kconfig"
834
Erik Gillingc5f80062010-01-21 16:53:02 -0800835source "arch/arm/mach-tegra/Kconfig"
836
Russell King95b8f202010-01-14 11:43:54 +0000837source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900839source "arch/arm/mach-uniphier/Kconfig"
840
Russell King95b8f202010-01-14 11:43:54 +0000841source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
843source "arch/arm/mach-versatile/Kconfig"
844
Russell Kingceade892010-02-11 21:44:53 +0000845source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000846source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000847
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300848source "arch/arm/mach-vt8500/Kconfig"
849
wanzongshun7ec80dd2008-12-03 03:55:38 +0100850source "arch/arm/mach-w90x900/Kconfig"
851
Jun Nieacede512015-04-28 17:18:05 +0800852source "arch/arm/mach-zx/Kconfig"
853
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600854source "arch/arm/mach-zynq/Kconfig"
855
Stefan Agner499f1642015-05-21 00:35:44 +0200856# ARMv7-M architecture
857config ARCH_EFM32
858 bool "Energy Micro efm32"
859 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200860 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200861 help
862 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
863 processors.
864
865config ARCH_LPC18XX
866 bool "NXP LPC18xx/LPC43xx"
867 depends on ARM_SINGLE_ARMV7M
868 select ARCH_HAS_RESET_CONTROLLER
869 select ARM_AMBA
870 select CLKSRC_LPC32XX
871 select PINCTRL
872 help
873 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
874 high performance microcontrollers.
875
Vladimir Murzin18471192016-04-25 09:49:13 +0100876config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300877 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100878 depends on ARM_SINGLE_ARMV7M
879 select ARM_AMBA
880 select CLKSRC_MPS2
881 help
882 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
883 with a range of available cores like Cortex-M3/M4/M7.
884
885 Please, note that depends which Application Note is used memory map
886 for the platform may vary, so adjustment of RAM base might be needed.
887
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888# Definitions to make life easier
889config ARCH_ACORN
890 bool
891
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100892config PLAT_IOP
893 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700894 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100895
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400896config PLAT_ORION
897 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100898 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100899 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100900 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200901 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400902
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200903config PLAT_ORION_LEGACY
904 bool
905 select PLAT_ORION
906
Eric Miaobd5ce432009-01-20 12:06:01 +0800907config PLAT_PXA
908 bool
909
Russell Kingf4b8b312010-01-14 12:48:06 +0000910config PLAT_VERSATILE
911 bool
912
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900913source "arch/arm/firmware/Kconfig"
914
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915source arch/arm/mm/Kconfig
916
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100917config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100918 bool "Enable iWMMXt support"
919 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
920 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100921 help
922 Enable support for iWMMXt context switching at run time if
923 running on a CPU that supports it.
924
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100925if !MMU
926source "arch/arm/Kconfig-nommu"
927endif
928
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100929config PJ4B_ERRATA_4742
930 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
931 depends on CPU_PJ4B && MACH_ARMADA_370
932 default y
933 help
934 When coming out of either a Wait for Interrupt (WFI) or a Wait for
935 Event (WFE) IDLE states, a specific timing sensitivity exists between
936 the retiring WFI/WFE instructions and the newly issued subsequent
937 instructions. This sensitivity can result in a CPU hang scenario.
938 Workaround:
939 The software must insert either a Data Synchronization Barrier (DSB)
940 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
941 instruction
942
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100943config ARM_ERRATA_326103
944 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
945 depends on CPU_V6
946 help
947 Executing a SWP instruction to read-only memory does not set bit 11
948 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
949 treat the access as a read, preventing a COW from occurring and
950 causing the faulting task to livelock.
951
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100952config ARM_ERRATA_411920
953 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000954 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100955 help
956 Invalidation of the Instruction Cache operation can
957 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
958 It does not affect the MPCore. This option enables the ARM Ltd.
959 recommended workaround.
960
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100961config ARM_ERRATA_430973
962 bool "ARM errata: Stale prediction on replaced interworking branch"
963 depends on CPU_V7
964 help
965 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100966 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100967 interworking branch is replaced with another code sequence at the
968 same virtual address, whether due to self-modifying code or virtual
969 to physical address re-mapping, Cortex-A8 does not recover from the
970 stale interworking branch prediction. This results in Cortex-A8
971 executing the new code sequence in the incorrect ARM or Thumb state.
972 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
973 and also flushes the branch target cache at every context switch.
974 Note that setting specific bits in the ACTLR register may not be
975 available in non-secure mode.
976
Catalin Marinas855c5512009-04-30 17:06:15 +0100977config ARM_ERRATA_458693
978 bool "ARM errata: Processor deadlock when a false hazard is created"
979 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100980 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100981 help
982 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
983 erratum. For very specific sequences of memory operations, it is
984 possible for a hazard condition intended for a cache line to instead
985 be incorrectly associated with a different cache line. This false
986 hazard might then cause a processor deadlock. The workaround enables
987 the L1 caching of the NEON accesses and disables the PLD instruction
988 in the ACTLR register. Note that setting specific bits in the ACTLR
989 register may not be available in non-secure mode.
990
Catalin Marinas0516e462009-04-30 17:06:20 +0100991config ARM_ERRATA_460075
992 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
993 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100994 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100995 help
996 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
997 erratum. Any asynchronous access to the L2 cache may encounter a
998 situation in which recent store transactions to the L2 cache are lost
999 and overwritten with stale memory contents from external memory. The
1000 workaround disables the write-allocate mode for the L2 cache via the
1001 ACTLR register. Note that setting specific bits in the ACTLR register
1002 may not be available in non-secure mode.
1003
Will Deacon9f050272010-09-14 09:51:43 +01001004config ARM_ERRATA_742230
1005 bool "ARM errata: DMB operation may be faulty"
1006 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001007 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001008 help
1009 This option enables the workaround for the 742230 Cortex-A9
1010 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1011 between two write operations may not ensure the correct visibility
1012 ordering of the two writes. This workaround sets a specific bit in
1013 the diagnostic register of the Cortex-A9 which causes the DMB
1014 instruction to behave as a DSB, ensuring the correct behaviour of
1015 the two writes.
1016
Will Deacona672e992010-09-14 09:53:02 +01001017config ARM_ERRATA_742231
1018 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1019 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001020 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001021 help
1022 This option enables the workaround for the 742231 Cortex-A9
1023 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1024 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1025 accessing some data located in the same cache line, may get corrupted
1026 data due to bad handling of the address hazard when the line gets
1027 replaced from one of the CPUs at the same time as another CPU is
1028 accessing it. This workaround sets specific bits in the diagnostic
1029 register of the Cortex-A9 which reduces the linefill issuing
1030 capabilities of the processor.
1031
Jon Medhurst69155792013-06-07 10:35:35 +01001032config ARM_ERRATA_643719
1033 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1034 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001035 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001036 help
1037 This option enables the workaround for the 643719 Cortex-A9 (prior to
1038 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1039 register returns zero when it should return one. The workaround
1040 corrects this value, ensuring cache maintenance operations which use
1041 it behave as intended and avoiding data corruption.
1042
Will Deaconcdf357f2010-08-05 11:20:51 +01001043config ARM_ERRATA_720789
1044 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001045 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001046 help
1047 This option enables the workaround for the 720789 Cortex-A9 (prior to
1048 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1049 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1050 As a consequence of this erratum, some TLB entries which should be
1051 invalidated are not, resulting in an incoherency in the system page
1052 tables. The workaround changes the TLB flushing routines to invalidate
1053 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001054
1055config ARM_ERRATA_743622
1056 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1057 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001058 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001059 help
1060 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001061 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001062 optimisation in the Cortex-A9 Store Buffer may lead to data
1063 corruption. This workaround sets a specific bit in the diagnostic
1064 register of the Cortex-A9 which disables the Store Buffer
1065 optimisation, preventing the defect from occurring. This has no
1066 visible impact on the overall performance or power consumption of the
1067 processor.
1068
Will Deacon9a27c272011-02-18 16:36:35 +01001069config ARM_ERRATA_751472
1070 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001071 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001072 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001073 help
1074 This option enables the workaround for the 751472 Cortex-A9 (prior
1075 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1076 completion of a following broadcasted operation if the second
1077 operation is received by a CPU before the ICIALLUIS has completed,
1078 potentially leading to corrupted entries in the cache or TLB.
1079
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001080config ARM_ERRATA_754322
1081 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1082 depends on CPU_V7
1083 help
1084 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1085 r3p*) erratum. A speculative memory access may cause a page table walk
1086 which starts prior to an ASID switch but completes afterwards. This
1087 can populate the micro-TLB with a stale entry which may be hit with
1088 the new ASID. This workaround places two dsb instructions in the mm
1089 switching code so that no page table walks can cross the ASID switch.
1090
Will Deacon5dab26a2011-03-04 12:38:54 +01001091config ARM_ERRATA_754327
1092 bool "ARM errata: no automatic Store Buffer drain"
1093 depends on CPU_V7 && SMP
1094 help
1095 This option enables the workaround for the 754327 Cortex-A9 (prior to
1096 r2p0) erratum. The Store Buffer does not have any automatic draining
1097 mechanism and therefore a livelock may occur if an external agent
1098 continuously polls a memory location waiting to observe an update.
1099 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1100 written polling loops from denying visibility of updates to memory.
1101
Catalin Marinas145e10e2011-08-15 11:04:41 +01001102config ARM_ERRATA_364296
1103 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001104 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001105 help
1106 This options enables the workaround for the 364296 ARM1136
1107 r0p2 erratum (possible cache data corruption with
1108 hit-under-miss enabled). It sets the undocumented bit 31 in
1109 the auxiliary control register and the FI bit in the control
1110 register, thus disabling hit-under-miss without putting the
1111 processor into full low interrupt latency mode. ARM11MPCore
1112 is not affected.
1113
Will Deaconf630c1b2011-09-15 11:45:15 +01001114config ARM_ERRATA_764369
1115 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1116 depends on CPU_V7 && SMP
1117 help
1118 This option enables the workaround for erratum 764369
1119 affecting Cortex-A9 MPCore with two or more processors (all
1120 current revisions). Under certain timing circumstances, a data
1121 cache line maintenance operation by MVA targeting an Inner
1122 Shareable memory region may fail to proceed up to either the
1123 Point of Coherency or to the Point of Unification of the
1124 system. This workaround adds a DSB instruction before the
1125 relevant cache maintenance functions and sets a specific bit
1126 in the diagnostic control register of the SCU.
1127
Simon Horman7253b852012-09-28 02:12:45 +01001128config ARM_ERRATA_775420
1129 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1130 depends on CPU_V7
1131 help
1132 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1133 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1134 operation aborts with MMU exception, it might cause the processor
1135 to deadlock. This workaround puts DSB before executing ISB if
1136 an abort may occur on cache maintenance.
1137
Catalin Marinas93dc6882013-03-26 23:35:04 +01001138config ARM_ERRATA_798181
1139 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1140 depends on CPU_V7 && SMP
1141 help
1142 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1143 adequately shooting down all use of the old entries. This
1144 option enables the Linux kernel workaround for this erratum
1145 which sends an IPI to the CPUs that are running the same ASID
1146 as the one being invalidated.
1147
Will Deacon84b65042013-08-20 17:29:55 +01001148config ARM_ERRATA_773022
1149 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1150 depends on CPU_V7
1151 help
1152 This option enables the workaround for the 773022 Cortex-A15
1153 (up to r0p4) erratum. In certain rare sequences of code, the
1154 loop buffer may deliver incorrect instructions. This
1155 workaround disables the loop buffer to avoid the erratum.
1156
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001157config ARM_ERRATA_818325_852422
1158 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1159 depends on CPU_V7
1160 help
1161 This option enables the workaround for:
1162 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1163 instruction might deadlock. Fixed in r0p1.
1164 - Cortex-A12 852422: Execution of a sequence of instructions might
1165 lead to either a data corruption or a CPU deadlock. Not fixed in
1166 any Cortex-A12 cores yet.
1167 This workaround for all both errata involves setting bit[12] of the
1168 Feature Register. This bit disables an optimisation applied to a
1169 sequence of 2 instructions that use opposing condition codes.
1170
Doug Anderson416bcf22016-04-07 00:26:05 +01001171config ARM_ERRATA_821420
1172 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1173 depends on CPU_V7
1174 help
1175 This option enables the workaround for the 821420 Cortex-A12
1176 (all revs) erratum. In very rare timing conditions, a sequence
1177 of VMOV to Core registers instructions, for which the second
1178 one is in the shadow of a branch or abort, can lead to a
1179 deadlock when the VMOV instructions are issued out-of-order.
1180
Doug Anderson9f6f9352016-04-07 00:27:26 +01001181config ARM_ERRATA_825619
1182 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1183 depends on CPU_V7
1184 help
1185 This option enables the workaround for the 825619 Cortex-A12
1186 (all revs) erratum. Within rare timing constraints, executing a
1187 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1188 and Device/Strongly-Ordered loads and stores might cause deadlock
1189
1190config ARM_ERRATA_852421
1191 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1192 depends on CPU_V7
1193 help
1194 This option enables the workaround for the 852421 Cortex-A17
1195 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1196 execution of a DMB ST instruction might fail to properly order
1197 stores from GroupA and stores from GroupB.
1198
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001199config ARM_ERRATA_852423
1200 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1201 depends on CPU_V7
1202 help
1203 This option enables the workaround for:
1204 - Cortex-A17 852423: Execution of a sequence of instructions might
1205 lead to either a data corruption or a CPU deadlock. Not fixed in
1206 any Cortex-A17 cores yet.
1207 This is identical to Cortex-A12 erratum 852422. It is a separate
1208 config option from the A12 erratum due to the way errata are checked
1209 for and handled.
1210
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211endmenu
1212
1213source "arch/arm/common/Kconfig"
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215menu "Bus support"
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217config ISA
1218 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 help
1220 Find out whether you have ISA slots on your motherboard. ISA is the
1221 name of a bus system, i.e. the way the CPU talks to the other stuff
1222 inside your box. Other bus systems are PCI, EISA, MicroChannel
1223 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1224 newer boards don't support it. If you have ISA, say Y, otherwise N.
1225
Russell King065909b2006-01-04 15:44:16 +00001226# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227config ISA_DMA
1228 bool
Russell King065909b2006-01-04 15:44:16 +00001229 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
Russell King065909b2006-01-04 15:44:16 +00001231# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001232config ISA_DMA_API
1233 bool
Al Viro5cae8412005-05-04 05:39:22 +01001234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001236 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 help
1238 Find out whether you have a PCI motherboard. PCI is the name of a
1239 bus system, i.e. the way the CPU talks to the other stuff inside
1240 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1241 VESA. If you have PCI, say Y, otherwise N.
1242
Anton Vorontsov52882172010-04-19 13:20:49 +01001243config PCI_DOMAINS
Lorenzo Pieralisi925d3162018-06-19 12:21:05 +01001244 bool "Support for multiple PCI domains"
Anton Vorontsov52882172010-04-19 13:20:49 +01001245 depends on PCI
Lorenzo Pieralisi925d3162018-06-19 12:21:05 +01001246 help
1247 Enable PCI domains kernel management. Say Y if your machine
1248 has a PCI bus hierarchy that requires more than one PCI
1249 domain (aka segment) to be correctly managed. Say N otherwise.
1250
1251 If you don't know what to do here, say N.
Anton Vorontsov52882172010-04-19 13:20:49 +01001252
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001253config PCI_DOMAINS_GENERIC
1254 def_bool PCI_DOMAINS
1255
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001256config PCI_NANOENGINE
1257 bool "BSE nanoEngine PCI support"
1258 depends on SA1100_NANOENGINE
1259 help
1260 Enable PCI on the BSE nanoEngine board.
1261
Matthew Wilcox36e23592007-07-10 10:54:40 -06001262config PCI_SYSCALL
1263 def_bool PCI
1264
Mike Rapoporta0113a92007-11-25 08:55:34 +01001265config PCI_HOST_ITE8152
1266 bool
1267 depends on PCI && MACH_ARMCORE
1268 default y
1269 select DMABOUNCE
1270
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271source "drivers/pci/Kconfig"
1272
1273source "drivers/pcmcia/Kconfig"
1274
1275endmenu
1276
1277menu "Kernel Features"
1278
Dave Martin3b556582011-12-07 15:38:04 +00001279config HAVE_SMP
1280 bool
1281 help
1282 This option should be selected by machines which have an SMP-
1283 capable CPU.
1284
1285 The only effect of this option is to make the SMP-related
1286 options available to the user for configuration.
1287
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001289 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001290 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001291 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001292 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001293 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001294 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 help
1296 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001297 a system with only one CPU, say N. If you have a system with more
1298 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Robert Graffham4a474152014-01-23 15:55:29 -08001300 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001302 you say Y here, the kernel will run on many, but not all,
1303 uniprocessor machines. On a uniprocessor machine, the kernel
1304 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305
Paul Bolle395cf962011-08-15 02:02:26 +02001306 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Mauro Carvalho Chehabecf38672018-05-08 23:44:08 -03001307 <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001308 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
1310 If you don't know what to do here, say N.
1311
Russell Kingf00ec482010-09-04 10:47:48 +01001312config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001313 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001314 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001315 default y
1316 help
1317 SMP kernels contain instructions which fail on non-SMP processors.
1318 Enabling this option allows the kernel to modify itself to make
1319 these instructions safe. Disabling it allows about 1K of space
1320 savings.
1321
1322 If you don't know what to do here, say Y.
1323
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001324config ARM_CPU_TOPOLOGY
1325 bool "Support cpu topology definition"
1326 depends on SMP && CPU_V7
1327 default y
1328 help
1329 Support ARM cpu topology definition. The MPIDR register defines
1330 affinity between processors which is then used to describe the cpu
1331 topology of an ARM System.
1332
1333config SCHED_MC
1334 bool "Multi-core scheduler support"
1335 depends on ARM_CPU_TOPOLOGY
1336 help
1337 Multi-core scheduler support improves the CPU scheduler's decision
1338 making when dealing with multi-core CPU chips at a cost of slightly
1339 increased overhead in some places. If unsure say N here.
1340
1341config SCHED_SMT
1342 bool "SMT scheduler support"
1343 depends on ARM_CPU_TOPOLOGY
1344 help
1345 Improves the CPU scheduler's decision making when dealing with
1346 MultiThreading at a cost of slightly increased overhead in some
1347 places. If unsure say N here.
1348
Russell Kinga8cbcd92009-05-16 11:51:14 +01001349config HAVE_ARM_SCU
1350 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001351 help
1352 This option enables support for the ARM system coherency unit
1353
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001354config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001355 bool "Architected timer support"
1356 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001357 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001358 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001359 help
1360 This option enables support for the ARM architected timer
1361
Russell Kingf32f4ce2009-05-16 12:14:21 +01001362config HAVE_ARM_TWD
1363 bool
Daniel Lezcanobb0eb052017-05-26 19:34:11 +02001364 select TIMER_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001365 help
1366 This options enables support for the ARM timer and watchdog unit
1367
Nicolas Pitree8db2882012-04-12 02:45:22 -04001368config MCPM
1369 bool "Multi-Cluster Power Management"
1370 depends on CPU_V7 && SMP
1371 help
1372 This option provides the common power management infrastructure
1373 for (multi-)cluster based systems, such as big.LITTLE based
1374 systems.
1375
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001376config MCPM_QUAD_CLUSTER
1377 bool
1378 depends on MCPM
1379 help
1380 To avoid wasting resources unnecessarily, MCPM only supports up
1381 to 2 clusters by default.
1382 Platforms with 3 or 4 clusters that use MCPM must select this
1383 option to allow the additional clusters to be managed.
1384
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001385config BIG_LITTLE
1386 bool "big.LITTLE support (Experimental)"
1387 depends on CPU_V7 && SMP
1388 select MCPM
1389 help
1390 This option enables support selections for the big.LITTLE
1391 system architecture.
1392
1393config BL_SWITCHER
1394 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001395 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001396 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001397 help
1398 The big.LITTLE "switcher" provides the core functionality to
1399 transparently handle transition between a cluster of A15's
1400 and a cluster of A7's in a big.LITTLE system.
1401
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001402config BL_SWITCHER_DUMMY_IF
1403 tristate "Simple big.LITTLE switcher user interface"
1404 depends on BL_SWITCHER && DEBUG_KERNEL
1405 help
1406 This is a simple and dummy char dev interface to control
1407 the big.LITTLE switcher core code. It is meant for
1408 debugging purposes only.
1409
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001410choice
1411 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001412 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001413 default VMSPLIT_3G
1414 help
1415 Select the desired split between kernel and user memory.
1416
1417 If you are not absolutely sure what you are doing, leave this
1418 option alone!
1419
1420 config VMSPLIT_3G
1421 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001422 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001423 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001424 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001425 config VMSPLIT_2G
1426 bool "2G/2G user/kernel split"
1427 config VMSPLIT_1G
1428 bool "1G/3G user/kernel split"
1429endchoice
1430
1431config PAGE_OFFSET
1432 hex
Russell King006fa252014-02-26 19:40:46 +00001433 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001434 default 0x40000000 if VMSPLIT_1G
1435 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001436 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001437 default 0xC0000000
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439config NR_CPUS
1440 int "Maximum number of CPUs (2-32)"
1441 range 2 32
1442 depends on SMP
1443 default "4"
1444
Russell Kinga054a812005-11-02 22:24:33 +00001445config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001446 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001447 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001448 help
1449 Say Y here to experiment with turning CPUs off and on. CPUs
1450 can be controlled through /sys/devices/system/cpu.
1451
Will Deacon2bdd4242012-12-12 19:20:52 +00001452config ARM_PSCI
1453 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001454 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001455 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001456 help
1457 Say Y here if you want Linux to communicate with system firmware
1458 implementing the PSCI specification for CPU-centric power
1459 management operations described in ARM document number ARM DEN
1460 0022A ("Power State Coordination Interface System Software on
1461 ARM processors").
1462
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001463# The GPIO number here must be sorted by descending number. In case of
1464# a multiplatform kernel, we just want the highest value required by the
1465# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001466config ARCH_NR_GPIO
1467 int
Marek Vasut139358b2017-05-09 08:20:03 -05001468 default 2048 if ARCH_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001469 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Gregory Fongb35d2e52015-05-28 19:14:10 -07001470 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001471 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1472 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001473 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001474 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001475 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001476 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001477 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001478 default 0
1479 help
1480 Maximum number of GPIOs in the system.
1481
1482 If unsure, leave the default value.
1483
Russell Kingc9218b12013-04-27 23:31:10 +01001484config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001485 int
Krzysztof Kozlowskida6b21e2016-11-18 13:15:12 +02001486 default 200 if ARCH_EBSA110
Alexandre Belloni1164f672015-03-13 22:57:24 +01001487 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001488 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001489
1490choice
Russell King47d84682013-09-10 23:47:55 +01001491 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001492 prompt "Timer frequency"
1493
1494config HZ_100
1495 bool "100 Hz"
1496
1497config HZ_200
1498 bool "200 Hz"
1499
1500config HZ_250
1501 bool "250 Hz"
1502
1503config HZ_300
1504 bool "300 Hz"
1505
1506config HZ_500
1507 bool "500 Hz"
1508
1509config HZ_1000
1510 bool "1000 Hz"
1511
1512endchoice
1513
1514config HZ
1515 int
Russell King47d84682013-09-10 23:47:55 +01001516 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001517 default 100 if HZ_100
1518 default 200 if HZ_200
1519 default 250 if HZ_250
1520 default 300 if HZ_300
1521 default 500 if HZ_500
1522 default 1000
1523
1524config SCHED_HRTICK
1525 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001526
Catalin Marinas16c79652009-07-24 12:33:02 +01001527config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001528 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001529 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001530 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001531 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001532 help
1533 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001534 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001535
1536 If unsure, say N.
1537
Dave Martin6f685c52011-03-03 11:41:12 +01001538config THUMB2_AVOID_R_ARM_THM_JUMP11
1539 bool "Work around buggy Thumb-2 short branch relocations in gas"
1540 depends on THUMB2_KERNEL && MODULES
1541 default y
1542 help
1543 Various binutils versions can resolve Thumb-2 branches to
1544 locally-defined, preemptible global symbols as short-range "b.n"
1545 branch instructions.
1546
1547 This is a problem, because there's no guarantee the final
1548 destination of the symbol, or any candidate locations for a
1549 trampoline, are within range of the branch. For this reason, the
1550 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1551 relocation in modules at all, and it makes little sense to add
1552 support.
1553
1554 The symptom is that the kernel fails with an "unsupported
1555 relocation" error when loading some modules.
1556
1557 Until fixed tools are available, passing
1558 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1559 code which hits this problem, at the cost of a bit of extra runtime
1560 stack usage in some cases.
1561
1562 The problem is described in more detail at:
1563 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1564
1565 Only Thumb-2 kernels are affected.
1566
1567 Unless you are sure your tools don't have this problem, say Y.
1568
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001569config ARM_PATCH_IDIV
1570 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1571 depends on CPU_32v7 && !XIP_KERNEL
1572 default y
1573 help
1574 The ARM compiler inserts calls to __aeabi_idiv() and
1575 __aeabi_uidiv() when it needs to perform division on signed
1576 and unsigned integers. Some v7 CPUs have support for the sdiv
1577 and udiv instructions that can be used to implement those
1578 functions.
1579
1580 Enabling this option allows the kernel to modify itself to
1581 replace the first two instructions of these library functions
1582 with the sdiv or udiv plus "bx lr" instructions when the CPU
1583 it is running on supports them. Typically this will be faster
1584 and less power intensive than running the original library
1585 code to do integer division.
1586
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001587config AEABI
Russell King49460972017-06-14 10:25:18 +01001588 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
1589 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001590 help
1591 This option allows for the kernel to be compiled using the latest
1592 ARM ABI (aka EABI). This is only useful if you are using a user
1593 space environment that is also compiled with EABI.
1594
1595 Since there are major incompatibilities between the legacy ABI and
1596 EABI, especially with regard to structure member alignment, this
1597 option also changes the kernel syscall calling convention to
1598 disambiguate both ABIs and allow for backward compatibility support
1599 (selected with CONFIG_OABI_COMPAT).
1600
1601 To use this you need GCC version 4.0.0 or later.
1602
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001603config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001604 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001605 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001606 help
1607 This option preserves the old syscall interface along with the
1608 new (ARM EABI) one. It also provides a compatibility layer to
1609 intercept syscalls that have structure arguments which layout
1610 in memory differs between the legacy ABI and the new ARM EABI
1611 (only for non "thumb" binaries). This option adds a tiny
1612 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001613
1614 The seccomp filter system will not be available when this is
1615 selected, since there is no way yet to sensibly distinguish
1616 between calling conventions during filtering.
1617
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001618 If you know you'll be using only pure EABI user space then you
1619 can say N here. If this option is not selected and you attempt
1620 to execute a legacy ABI binary then the result will be
1621 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001622 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001623
Mel Gormaneb335752009-05-13 17:34:48 +01001624config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001625 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001626
Russell King05944d72006-11-30 20:43:51 +00001627config ARCH_SPARSEMEM_ENABLE
1628 bool
1629
Russell King07a2f732008-10-01 21:39:58 +01001630config ARCH_SPARSEMEM_DEFAULT
1631 def_bool ARCH_SPARSEMEM_ENABLE
1632
Russell King05944d72006-11-30 20:43:51 +00001633config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001634 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001635
Will Deacon7b7bf492011-05-19 13:21:14 +01001636config HAVE_ARCH_PFN_VALID
1637 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1638
Kirill A. Shutemove5855132017-06-06 14:31:20 +03001639config HAVE_GENERIC_GUP
Steve Capperb8cd51a2014-10-09 15:29:20 -07001640 def_bool y
1641 depends on ARM_LPAE
1642
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001643config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001644 bool "High Memory Support"
1645 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001646 help
1647 The address space of ARM processors is only 4 Gigabytes large
1648 and it has to accommodate user address space, kernel address
1649 space as well as some memory mapped IO. That means that, if you
1650 have a large amount of physical memory and/or IO, not all of the
1651 memory can be "permanently mapped" by the kernel. The physical
1652 memory that is not permanently mapped is called "high memory".
1653
1654 Depending on the selected kernel/user memory split, minimum
1655 vmalloc space and actual amount of RAM, you may not need this
1656 option which should result in a slightly faster kernel.
1657
1658 If unsure, say n.
1659
Russell King65cec8e2009-08-17 20:02:06 +01001660config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001661 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001662 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001663 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001664 help
1665 The VM uses one page of physical memory for each page table.
1666 For systems with a lot of processes, this can use a lot of
1667 precious low memory, eventually leading to low memory being
1668 consumed by page tables. Setting this option will allow
1669 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001670
Russell Kinga5e090a2015-08-19 20:40:41 +01001671config CPU_SW_DOMAIN_PAN
1672 bool "Enable use of CPU domains to implement privileged no-access"
1673 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001674 default y
1675 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001676 Increase kernel security by ensuring that normal kernel accesses
1677 are unable to access userspace addresses. This can help prevent
1678 use-after-free bugs becoming an exploitable privilege escalation
1679 by ensuring that magic values (such as LIST_POISON) will always
1680 fault when dereferenced.
1681
1682 CPUs with low-vector mappings use a best-efforts implementation.
1683 Their lower 1MB needs to remain accessible for the vectors, but
1684 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
1686config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001687 def_bool y
1688 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001689
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001690config SYS_SUPPORTS_HUGETLBFS
1691 def_bool y
1692 depends on ARM_LPAE
1693
Catalin Marinas8d962502012-07-25 14:39:26 +01001694config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1695 def_bool y
1696 depends on ARM_LPAE
1697
Steven Capper4bfab202013-07-26 14:58:22 +01001698config ARCH_WANT_GENERAL_HUGETLB
1699 def_bool y
1700
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001701config ARM_MODULE_PLTS
1702 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1703 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001704 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001705 help
1706 Allocate PLTs when loading modules so that jumps and calls whose
1707 targets are too far away for their relative offsets to be encoded
1708 in the instructions themselves can be bounced via veneers in the
1709 module's PLT. This allows modules to be allocated in the generic
1710 vmalloc area after the dedicated module memory area has been
1711 exhausted. The modules will use slightly more memory, but after
1712 rounding up to page size, the actual memory footprint is usually
1713 the same.
1714
Anders Roxelle7229f72018-03-26 14:54:25 +01001715 Disabling this is usually safe for small single-platform
1716 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001717
Magnus Dammc1b2d972010-07-05 10:00:11 +01001718config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001719 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001720 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001721 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001722 default "11"
1723 help
1724 The kernel memory allocator divides physically contiguous memory
1725 blocks into "zones", where each zone is a power of two number of
1726 pages. This option selects the largest power of two that the kernel
1727 keeps in the memory allocator. If you need to allocate very large
1728 blocks of physically contiguous memory, then you may need to
1729 increase this value.
1730
1731 This config option is actually maximum order plus one. For example,
1732 a value of 11 means that the largest free memory block is 2^10 pages.
1733
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734config ALIGNMENT_TRAP
1735 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001736 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001738 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001740 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1742 address divisible by 4. On 32-bit ARM processors, these non-aligned
1743 fetch/store instructions will be emulated in software if you say
1744 here, which has a severe performance impact. This is necessary for
1745 correct operation of some network protocols. With an IP-only
1746 configuration it is safe to say N, otherwise say Y.
1747
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001748config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001749 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1750 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001751 default y if CPU_FEROCEON
1752 help
1753 Implement faster copy_to_user and clear_user methods for CPU
1754 cores where a 8-word STM instruction give significantly higher
1755 memory write throughput than a sequence of individual 32bit stores.
1756
1757 A possible side effect is a slight increase in scheduling latency
1758 between threads sharing the same address space if they invoke
1759 such copy operations with large buffers.
1760
1761 However, if the CPU data cache is using a write-allocate mode,
1762 this option is unlikely to provide any performance gain.
1763
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001764config SECCOMP
1765 bool
1766 prompt "Enable seccomp to safely compute untrusted bytecode"
1767 ---help---
1768 This kernel feature is useful for number crunching applications
1769 that may need to compute untrusted bytecode during their
1770 execution. By using pipes or other transports made available to
1771 the process as file descriptors supporting the read/write
1772 syscalls, it's possible to isolate those applications in
1773 their own address space using seccomp. Once seccomp is
1774 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1775 and the task is only allowed to execute a few safe syscalls
1776 defined by each seccomp mode.
1777
Stefano Stabellini02c24332015-11-23 10:32:57 +00001778config PARAVIRT
1779 bool "Enable paravirtualization code"
1780 help
1781 This changes the kernel so it can modify itself when it is run
1782 under a hypervisor, potentially improving performance significantly
1783 over full virtualization.
1784
1785config PARAVIRT_TIME_ACCOUNTING
1786 bool "Paravirtual steal time accounting"
1787 select PARAVIRT
1788 default n
1789 help
1790 Select this option to enable fine granularity task steal time
1791 accounting. Time spent executing other tasks in parallel with
1792 the current vCPU is discounted from the vCPU power. To account for
1793 that, there can be a small performance impact.
1794
1795 If in doubt, say N here.
1796
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001797config XEN_DOM0
1798 def_bool y
1799 depends on XEN
1800
1801config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001802 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001803 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001804 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001805 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001806 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001807 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001808 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001809 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001810 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001811 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001812 help
1813 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1814
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815endmenu
1816
1817menu "Boot options"
1818
Grant Likely9eb8f672011-04-28 14:27:20 -06001819config USE_OF
1820 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001821 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001822 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001823 help
1824 Include support for flattened device tree machine descriptions.
1825
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001826config ATAGS
1827 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1828 default y
1829 help
1830 This is the traditional way of passing data to the kernel at boot
1831 time. If you are solely relying on the flattened device tree (or
1832 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1833 to remove ATAGS support from your kernel binary. If unsure,
1834 leave this to y.
1835
1836config DEPRECATED_PARAM_STRUCT
1837 bool "Provide old way to pass kernel parameters"
1838 depends on ATAGS
1839 help
1840 This was deprecated in 2001 and announced to live on for 5 years.
1841 Some old boot loaders still use this way.
1842
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843# Compressed boot loader in ROM. Yes, we really want to ask about
1844# TEXT and BSS so we preserve their values in the config files.
1845config ZBOOT_ROM_TEXT
1846 hex "Compressed ROM boot loader base address"
1847 default "0"
1848 help
1849 The physical address at which the ROM-able zImage is to be
1850 placed in the target. Platforms which normally make use of
1851 ROM-able zImage formats normally set this to a suitable
1852 value in their defconfig file.
1853
1854 If ZBOOT_ROM is not enabled, this has no effect.
1855
1856config ZBOOT_ROM_BSS
1857 hex "Compressed ROM boot loader BSS address"
1858 default "0"
1859 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001860 The base address of an area of read/write memory in the target
1861 for the ROM-able zImage which must be available while the
1862 decompressor is running. It must be large enough to hold the
1863 entire decompressed kernel plus an additional 128 KiB.
1864 Platforms which normally make use of ROM-able zImage formats
1865 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
1867 If ZBOOT_ROM is not enabled, this has no effect.
1868
1869config ZBOOT_ROM
1870 bool "Compressed boot loader in ROM/flash"
1871 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001872 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 help
1874 Say Y here if you intend to execute your compressed kernel image
1875 (zImage) directly from ROM or flash. If unsure, say N.
1876
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001877config ARM_APPENDED_DTB
1878 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001879 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001880 help
1881 With this option, the boot code will look for a device tree binary
1882 (DTB) appended to zImage
1883 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1884
1885 This is meant as a backward compatibility convenience for those
1886 systems with a bootloader that can't be upgraded to accommodate
1887 the documented boot protocol using a device tree.
1888
1889 Beware that there is very little in terms of protection against
1890 this option being confused by leftover garbage in memory that might
1891 look like a DTB header after a reboot if no actual DTB is appended
1892 to zImage. Do not leave this option active in a production kernel
1893 if you don't intend to always append a DTB. Proper passing of the
1894 location into r2 of a bootloader provided DTB is always preferable
1895 to this option.
1896
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001897config ARM_ATAG_DTB_COMPAT
1898 bool "Supplement the appended DTB with traditional ATAG information"
1899 depends on ARM_APPENDED_DTB
1900 help
1901 Some old bootloaders can't be updated to a DTB capable one, yet
1902 they provide ATAGs with memory configuration, the ramdisk address,
1903 the kernel cmdline string, etc. Such information is dynamically
1904 provided by the bootloader and can't always be stored in a static
1905 DTB. To allow a device tree enabled kernel to be used with such
1906 bootloaders, this option allows zImage to extract the information
1907 from the ATAG list and store it at run time into the appended DTB.
1908
Genoud Richardd0f34a12012-06-26 16:37:59 +01001909choice
1910 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1911 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1912
1913config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1914 bool "Use bootloader kernel arguments if available"
1915 help
1916 Uses the command-line options passed by the boot loader instead of
1917 the device tree bootargs property. If the boot loader doesn't provide
1918 any, the device tree bootargs property will be used.
1919
1920config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1921 bool "Extend with bootloader kernel arguments"
1922 help
1923 The command-line arguments provided by the boot loader will be
1924 appended to the the device tree bootargs property.
1925
1926endchoice
1927
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928config CMDLINE
1929 string "Default kernel command string"
1930 default ""
1931 help
1932 On some architectures (EBSA110 and CATS), there is currently no way
1933 for the boot loader to pass arguments to the kernel. For these
1934 architectures, you should supply some command-line options at build
1935 time by entering them here. As a minimum, you should specify the
1936 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1937
Victor Boivie4394c122011-05-04 17:07:55 +01001938choice
1939 prompt "Kernel command line type" if CMDLINE != ""
1940 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001941 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001942
1943config CMDLINE_FROM_BOOTLOADER
1944 bool "Use bootloader kernel arguments if available"
1945 help
1946 Uses the command-line options passed by the boot loader. If
1947 the boot loader doesn't provide any, the default kernel command
1948 string provided in CMDLINE will be used.
1949
1950config CMDLINE_EXTEND
1951 bool "Extend bootloader kernel arguments"
1952 help
1953 The command-line arguments provided by the boot loader will be
1954 appended to the default kernel command string.
1955
Alexander Holler92d20402010-02-16 19:04:53 +01001956config CMDLINE_FORCE
1957 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001958 help
1959 Always use the default kernel command string, even if the boot
1960 loader passes other arguments to the kernel.
1961 This is useful if you cannot or don't want to change the
1962 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001963endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001964
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965config XIP_KERNEL
1966 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001967 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968 help
1969 Execute-In-Place allows the kernel to run from non-volatile storage
1970 directly addressable by the CPU, such as NOR flash. This saves RAM
1971 space since the text section of the kernel is not loaded from flash
1972 to RAM. Read-write sections, such as the data section and stack,
1973 are still copied to RAM. The XIP kernel is not compressed since
1974 it has to run directly from flash, so it will take more space to
1975 store it. The flash address used to link the kernel object files,
1976 and for storing it, is configuration dependent. Therefore, if you
1977 say Y here, you must know the proper physical address where to
1978 store the kernel image depending on your own flash memory usage.
1979
1980 Also note that the make target becomes "make xipImage" rather than
1981 "make zImage" or "make Image". The final kernel binary to put in
1982 ROM memory will be arch/arm/boot/xipImage.
1983
1984 If unsure, say N.
1985
1986config XIP_PHYS_ADDR
1987 hex "XIP Kernel Physical Location"
1988 depends on XIP_KERNEL
1989 default "0x00080000"
1990 help
1991 This is the physical address in your flash memory the kernel will
1992 be linked for and stored to. This address is dependent on your
1993 own flash usage.
1994
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001995config XIP_DEFLATED_DATA
1996 bool "Store kernel .data section compressed in ROM"
1997 depends on XIP_KERNEL
1998 select ZLIB_INFLATE
1999 help
2000 Before the kernel is actually executed, its .data section has to be
2001 copied to RAM from ROM. This option allows for storing that data
2002 in compressed form and decompressed to RAM rather than merely being
2003 copied, saving some precious ROM space. A possible drawback is a
2004 slightly longer boot delay.
2005
Richard Purdiec587e4a2007-02-06 21:29:00 +01002006config KEXEC
2007 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002008 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002009 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002010 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002011 help
2012 kexec is a system call that implements the ability to shutdown your
2013 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002014 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002015 you can start any kernel with it, not just Linux.
2016
2017 It is an ongoing process to be certain the hardware in a machine
2018 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002019 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002020
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002021config ATAGS_PROC
2022 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002023 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002024 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002025 help
2026 Should the atags used to boot the kernel be exported in an "atags"
2027 file in procfs. Useful with kexec.
2028
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002029config CRASH_DUMP
2030 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002031 help
2032 Generate crash dump after being started by kexec. This should
2033 be normally only set in special crash dump kernels which are
2034 loaded in the main kernel with kexec-tools into a specially
2035 reserved region and then later executed after a crash by
2036 kdump/kexec. The crash dump kernel must be compiled to a
2037 memory address not used by the main kernel
2038
2039 For more details see Documentation/kdump/kdump.txt
2040
Eric Miaoe69edc792010-07-05 15:56:50 +02002041config AUTO_ZRELADDR
2042 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002043 help
2044 ZRELADDR is the physical address where the decompressed kernel
2045 image will be placed. If AUTO_ZRELADDR is selected, the address
2046 will be determined at run-time by masking the current IP with
2047 0xf8000000. This assumes the zImage being placed in the first 128MB
2048 from start of memory.
2049
Roy Franz81a0bc32015-09-23 20:17:54 -07002050config EFI_STUB
2051 bool
2052
2053config EFI
2054 bool "UEFI runtime support"
2055 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2056 select UCS2_STRING
2057 select EFI_PARAMS_FROM_FDT
2058 select EFI_STUB
2059 select EFI_ARMSTUB
2060 select EFI_RUNTIME_WRAPPERS
2061 ---help---
2062 This option provides support for runtime services provided
2063 by UEFI firmware (such as non-volatile variables, realtime
2064 clock, and platform reset). A UEFI stub is also provided to
2065 allow the kernel to be booted as an EFI application. This
2066 is only useful for kernels that may run on systems that have
2067 UEFI firmware.
2068
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00002069config DMI
2070 bool "Enable support for SMBIOS (DMI) tables"
2071 depends on EFI
2072 default y
2073 help
2074 This enables SMBIOS/DMI feature for systems.
2075
2076 This option is only useful on systems that have UEFI firmware.
2077 However, even with this option, the resultant kernel should
2078 continue to boot on existing non-UEFI platforms.
2079
2080 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
2081 i.e., the the practice of identifying the platform via DMI to
2082 decide whether certain workarounds for buggy hardware and/or
2083 firmware need to be enabled. This would require the DMI subsystem
2084 to be enabled much earlier than we do on ARM, which is non-trivial.
2085
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086endmenu
2087
Russell Kingac9d7ef2008-08-18 17:26:00 +01002088menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091
Russell Kingac9d7ef2008-08-18 17:26:00 +01002092source "drivers/cpuidle/Kconfig"
2093
2094endmenu
2095
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096menu "Floating point emulation"
2097
2098comment "At least one emulation must be selected"
2099
2100config FPE_NWFPE
2101 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002102 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 ---help---
2104 Say Y to include the NWFPE floating point emulator in the kernel.
2105 This is necessary to run most binaries. Linux does not currently
2106 support floating point hardware so you need to say Y here even if
2107 your machine has an FPA or floating point co-processor podule.
2108
2109 You may say N here if you are going to load the Acorn FPEmulator
2110 early in the bootup.
2111
2112config FPE_NWFPE_XP
2113 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002114 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 help
2116 Say Y to include 80-bit support in the kernel floating-point
2117 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2118 Note that gcc does not generate 80-bit operations by default,
2119 so in most cases this option only enlarges the size of the
2120 floating point emulator without any good reason.
2121
2122 You almost surely want to say N here.
2123
2124config FPE_FASTFPE
2125 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002126 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 ---help---
2128 Say Y here to include the FAST floating point emulator in the kernel.
2129 This is an experimental much faster emulator which now also has full
2130 precision for the mantissa. It does not support any exceptions.
2131 It is very simple, and approximately 3-6 times faster than NWFPE.
2132
2133 It should be sufficient for most programs. It may be not suitable
2134 for scientific calculations, but you have to check this for yourself.
2135 If you do not feel you need a faster FP emulation you should better
2136 choose NWFPE.
2137
2138config VFP
2139 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002140 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 help
2142 Say Y to include VFP support code in the kernel. This is needed
2143 if your hardware includes a VFP unit.
2144
2145 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2146 release notes and additional status information.
2147
2148 Say N if your target does not have VFP hardware.
2149
Catalin Marinas25ebee02007-09-25 15:22:24 +01002150config VFPv3
2151 bool
2152 depends on VFP
2153 default y if CPU_V7
2154
Catalin Marinasb5872db2008-01-10 19:16:17 +01002155config NEON
2156 bool "Advanced SIMD (NEON) Extension support"
2157 depends on VFPv3 && CPU_V7
2158 help
2159 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2160 Extension.
2161
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002162config KERNEL_MODE_NEON
2163 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002164 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002165 help
2166 Say Y to include support for NEON in kernel mode.
2167
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168endmenu
2169
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170menu "Power management options"
2171
Russell Kingeceab4a2005-11-15 11:31:41 +00002172source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173
Johannes Bergf4cb5702007-12-08 02:14:00 +01002174config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002175 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002176 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002177 def_bool y
2178
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002179config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002180 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002181 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002182
Sebastian Capella603fb422014-03-25 01:20:29 +01002183config ARCH_HIBERNATION_POSSIBLE
2184 bool
2185 depends on MMU
2186 default y if ARCH_SUSPEND_POSSIBLE
2187
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188endmenu
2189
Kumar Gala916f7432015-02-26 15:49:09 -06002190source "drivers/firmware/Kconfig"
2191
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002192if CRYPTO
2193source "arch/arm/crypto/Kconfig"
2194endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002196source "arch/arm/kvm/Kconfig"