blob: 0176254cb3c7d059cdaca4ae98397a6d38666e1f [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020039#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020041#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000042
Vivien Didelotfad09c72016-06-21 12:28:20 -040043static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040044{
Vivien Didelotfad09c72016-06-21 12:28:20 -040045 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
46 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040047 dump_stack();
48 }
49}
50
Vivien Didelot914b32f2016-06-20 13:14:11 -040051/* The switch ADDR[4:1] configuration pins define the chip SMI device address
52 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
53 *
54 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
55 * is the only device connected to the SMI master. In this mode it responds to
56 * all 32 possible SMI addresses, and thus maps directly the internal devices.
57 *
58 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
59 * multiple devices to share the SMI interface. In this mode it responds to only
60 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000061 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040062
Vivien Didelotfad09c72016-06-21 12:28:20 -040063static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040064 int addr, int reg, u16 *val)
65{
Vivien Didelotfad09c72016-06-21 12:28:20 -040066 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040067 return -EOPNOTSUPP;
68
Vivien Didelotfad09c72016-06-21 12:28:20 -040069 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040070}
71
Vivien Didelotfad09c72016-06-21 12:28:20 -040072static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040073 int addr, int reg, u16 val)
74{
Vivien Didelotfad09c72016-06-21 12:28:20 -040075 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040076 return -EOPNOTSUPP;
77
Vivien Didelotfad09c72016-06-21 12:28:20 -040078 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040079}
80
Vivien Didelotfad09c72016-06-21 12:28:20 -040081static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040082 int addr, int reg, u16 *val)
83{
84 int ret;
85
Vivien Didelotfad09c72016-06-21 12:28:20 -040086 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040087 if (ret < 0)
88 return ret;
89
90 *val = ret & 0xffff;
91
92 return 0;
93}
94
Vivien Didelotfad09c72016-06-21 12:28:20 -040095static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040096 int addr, int reg, u16 val)
97{
98 int ret;
99
Vivien Didelotfad09c72016-06-21 12:28:20 -0400100 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400101 if (ret < 0)
102 return ret;
103
104 return 0;
105}
106
Vivien Didelotc08026a2016-09-29 12:21:59 -0400107static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400108 .read = mv88e6xxx_smi_single_chip_read,
109 .write = mv88e6xxx_smi_single_chip_write,
110};
111
Vivien Didelotfad09c72016-06-21 12:28:20 -0400112static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000113{
114 int ret;
115 int i;
116
117 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400118 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000119 if (ret < 0)
120 return ret;
121
Andrew Lunncca8b132015-04-02 04:06:39 +0200122 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000123 return 0;
124 }
125
126 return -ETIMEDOUT;
127}
128
Vivien Didelotfad09c72016-06-21 12:28:20 -0400129static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400130 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000131{
132 int ret;
133
Barry Grussling3675c8d2013-01-08 16:05:53 +0000134 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400135 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000136 if (ret < 0)
137 return ret;
138
Barry Grussling3675c8d2013-01-08 16:05:53 +0000139 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400140 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200141 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000142 if (ret < 0)
143 return ret;
144
Barry Grussling3675c8d2013-01-08 16:05:53 +0000145 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400146 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000147 if (ret < 0)
148 return ret;
149
Barry Grussling3675c8d2013-01-08 16:05:53 +0000150 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400151 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000152 if (ret < 0)
153 return ret;
154
Vivien Didelot914b32f2016-06-20 13:14:11 -0400155 *val = ret & 0xffff;
156
157 return 0;
158}
159
Vivien Didelotfad09c72016-06-21 12:28:20 -0400160static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400161 int addr, int reg, u16 val)
162{
163 int ret;
164
165 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400166 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400167 if (ret < 0)
168 return ret;
169
170 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400171 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400172 if (ret < 0)
173 return ret;
174
175 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400176 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400177 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 if (ret < 0)
179 return ret;
180
181 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400182 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400183 if (ret < 0)
184 return ret;
185
186 return 0;
187}
188
Vivien Didelotc08026a2016-09-29 12:21:59 -0400189static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400190 .read = mv88e6xxx_smi_multi_chip_read,
191 .write = mv88e6xxx_smi_multi_chip_write,
192};
193
Vivien Didelotec561272016-09-02 14:45:33 -0400194int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400195{
196 int err;
197
Vivien Didelotfad09c72016-06-21 12:28:20 -0400198 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201 if (err)
202 return err;
203
Vivien Didelotfad09c72016-06-21 12:28:20 -0400204 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400205 addr, reg, *val);
206
207 return 0;
208}
209
Vivien Didelotec561272016-09-02 14:45:33 -0400210int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400211{
212 int err;
213
Vivien Didelotfad09c72016-06-21 12:28:20 -0400214 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217 if (err)
218 return err;
219
Vivien Didelotfad09c72016-06-21 12:28:20 -0400220 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400221 addr, reg, val);
222
223 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000224}
225
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200226struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100227{
228 struct mv88e6xxx_mdio_bus *mdio_bus;
229
230 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
231 list);
232 if (!mdio_bus)
233 return NULL;
234
235 return mdio_bus->bus;
236}
237
Andrew Lunndc30c352016-10-16 19:56:49 +0200238static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
239{
240 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
241 unsigned int n = d->hwirq;
242
243 chip->g1_irq.masked |= (1 << n);
244}
245
246static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
247{
248 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
249 unsigned int n = d->hwirq;
250
251 chip->g1_irq.masked &= ~(1 << n);
252}
253
254static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
255{
256 struct mv88e6xxx_chip *chip = dev_id;
257 unsigned int nhandled = 0;
258 unsigned int sub_irq;
259 unsigned int n;
260 u16 reg;
261 int err;
262
263 mutex_lock(&chip->reg_lock);
264 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
265 mutex_unlock(&chip->reg_lock);
266
267 if (err)
268 goto out;
269
270 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
271 if (reg & (1 << n)) {
272 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
273 handle_nested_irq(sub_irq);
274 ++nhandled;
275 }
276 }
277out:
278 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
279}
280
281static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
282{
283 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
284
285 mutex_lock(&chip->reg_lock);
286}
287
288static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
289{
290 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
291 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
292 u16 reg;
293 int err;
294
295 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
296 if (err)
297 goto out;
298
299 reg &= ~mask;
300 reg |= (~chip->g1_irq.masked & mask);
301
302 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
303 if (err)
304 goto out;
305
306out:
307 mutex_unlock(&chip->reg_lock);
308}
309
310static struct irq_chip mv88e6xxx_g1_irq_chip = {
311 .name = "mv88e6xxx-g1",
312 .irq_mask = mv88e6xxx_g1_irq_mask,
313 .irq_unmask = mv88e6xxx_g1_irq_unmask,
314 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
315 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
316};
317
318static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
319 unsigned int irq,
320 irq_hw_number_t hwirq)
321{
322 struct mv88e6xxx_chip *chip = d->host_data;
323
324 irq_set_chip_data(irq, d->host_data);
325 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
326 irq_set_noprobe(irq);
327
328 return 0;
329}
330
331static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
332 .map = mv88e6xxx_g1_irq_domain_map,
333 .xlate = irq_domain_xlate_twocell,
334};
335
336static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
337{
338 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100339 u16 mask;
340
341 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
342 mask |= GENMASK(chip->g1_irq.nirqs, 0);
343 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
344
345 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200346
Andreas Färber5edef2f2016-11-27 23:26:28 +0100347 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100348 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200349 irq_dispose_mapping(virq);
350 }
351
Andrew Lunna3db3d32016-11-20 20:14:14 +0100352 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200353}
354
355static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
356{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100357 int err, irq, virq;
358 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200359
360 chip->g1_irq.nirqs = chip->info->g1_irqs;
361 chip->g1_irq.domain = irq_domain_add_simple(
362 NULL, chip->g1_irq.nirqs, 0,
363 &mv88e6xxx_g1_irq_domain_ops, chip);
364 if (!chip->g1_irq.domain)
365 return -ENOMEM;
366
367 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
368 irq_create_mapping(chip->g1_irq.domain, irq);
369
370 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
371 chip->g1_irq.masked = ~0;
372
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100373 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200374 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100375 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200376
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100379 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100381 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200382
383 /* Reading the interrupt status clears (most of) them */
384 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
385 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100386 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200387
388 err = request_threaded_irq(chip->irq, NULL,
389 mv88e6xxx_g1_irq_thread_fn,
390 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
391 dev_name(chip->dev), chip);
392 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100393 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200394
395 return 0;
396
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100397out_disable:
398 mask |= GENMASK(chip->g1_irq.nirqs, 0);
399 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
400
401out_mapping:
402 for (irq = 0; irq < 16; irq++) {
403 virq = irq_find_mapping(chip->g1_irq.domain, irq);
404 irq_dispose_mapping(virq);
405 }
406
407 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200408
409 return err;
410}
411
Vivien Didelotec561272016-09-02 14:45:33 -0400412int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400413{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200414 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417 u16 val;
418 int err;
419
420 err = mv88e6xxx_read(chip, addr, reg, &val);
421 if (err)
422 return err;
423
424 if (!(val & mask))
425 return 0;
426
427 usleep_range(1000, 2000);
428 }
429
Andrew Lunn30853552016-08-19 00:01:57 +0200430 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400431 return -ETIMEDOUT;
432}
433
Vivien Didelotf22ab642016-07-18 20:45:31 -0400434/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400435int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436{
437 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200438 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400439
440 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200441 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
442 if (err)
443 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400444
445 /* Set the Update bit to trigger a write operation */
446 val = BIT(15) | update;
447
448 return mv88e6xxx_write(chip, addr, reg, val);
449}
450
Vivien Didelotd78343d2016-11-04 03:23:36 +0100451static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
452 int link, int speed, int duplex,
453 phy_interface_t mode)
454{
455 int err;
456
457 if (!chip->info->ops->port_set_link)
458 return 0;
459
460 /* Port's MAC control must not be changed unless the link is down */
461 err = chip->info->ops->port_set_link(chip, port, 0);
462 if (err)
463 return err;
464
465 if (chip->info->ops->port_set_speed) {
466 err = chip->info->ops->port_set_speed(chip, port, speed);
467 if (err && err != -EOPNOTSUPP)
468 goto restore_link;
469 }
470
471 if (chip->info->ops->port_set_duplex) {
472 err = chip->info->ops->port_set_duplex(chip, port, duplex);
473 if (err && err != -EOPNOTSUPP)
474 goto restore_link;
475 }
476
477 if (chip->info->ops->port_set_rgmii_delay) {
478 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
479 if (err && err != -EOPNOTSUPP)
480 goto restore_link;
481 }
482
Andrew Lunnf39908d2017-02-04 20:02:50 +0100483 if (chip->info->ops->port_set_cmode) {
484 err = chip->info->ops->port_set_cmode(chip, port, mode);
485 if (err && err != -EOPNOTSUPP)
486 goto restore_link;
487 }
488
Vivien Didelotd78343d2016-11-04 03:23:36 +0100489 err = 0;
490restore_link:
491 if (chip->info->ops->port_set_link(chip, port, link))
492 netdev_err(chip->ds->ports[port].netdev,
493 "failed to restore MAC's link\n");
494
495 return err;
496}
497
Andrew Lunndea87022015-08-31 15:56:47 +0200498/* We expect the switch to perform auto negotiation if there is a real
499 * phy. However, in the case of a fixed link phy, we force the port
500 * settings from the fixed link settings.
501 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400502static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
503 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200504{
Vivien Didelot04bed142016-08-31 18:06:13 -0400505 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200506 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200507
508 if (!phy_is_pseudo_fixed_link(phydev))
509 return;
510
Vivien Didelotfad09c72016-06-21 12:28:20 -0400511 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100512 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
513 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400514 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100515
516 if (err && err != -EOPNOTSUPP)
517 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200518}
519
Andrew Lunna605a0f2016-11-21 23:26:58 +0100520static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000521{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100522 if (!chip->info->ops->stats_snapshot)
523 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000524
Andrew Lunna605a0f2016-11-21 23:26:58 +0100525 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000526}
527
Andrew Lunne413e7e2015-04-02 04:06:38 +0200528static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100529 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
530 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
531 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
532 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
533 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
534 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
535 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
536 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
537 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
538 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
539 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
540 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
541 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
542 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
543 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
544 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
545 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
546 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
547 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
548 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
549 { "single", 4, 0x14, STATS_TYPE_BANK0, },
550 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
551 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
552 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
553 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
554 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
555 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
556 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
557 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
558 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
559 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
560 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
561 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
562 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
563 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
564 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
565 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
566 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
567 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
568 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
569 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
570 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
571 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
572 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
573 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
574 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
575 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
576 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
577 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
578 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
579 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
580 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
581 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
582 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
583 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
584 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
585 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
586 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
587 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200588};
589
Vivien Didelotfad09c72016-06-21 12:28:20 -0400590static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100591 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100592 int port, u16 bank1_select,
593 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200594{
Andrew Lunn80c46272015-06-20 18:42:30 +0200595 u32 low;
596 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100597 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200598 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200599 u64 value;
600
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100601 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100602 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200603 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
604 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200605 return UINT64_MAX;
606
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200607 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200608 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200609 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
610 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200611 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200612 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200613 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100614 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100615 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100616 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100617 /* fall through */
618 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100619 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100620 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200621 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100622 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500623 break;
624 default:
625 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200626 }
627 value = (((u64)high) << 16) | low;
628 return value;
629}
630
Andrew Lunndfafe442016-11-21 23:27:02 +0100631static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
632 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100633{
634 struct mv88e6xxx_hw_stat *stat;
635 int i, j;
636
637 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
638 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100639 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100640 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
641 ETH_GSTRING_LEN);
642 j++;
643 }
644 }
645}
646
Andrew Lunndfafe442016-11-21 23:27:02 +0100647static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
648 uint8_t *data)
649{
650 mv88e6xxx_stats_get_strings(chip, data,
651 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
652}
653
654static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
655 uint8_t *data)
656{
657 mv88e6xxx_stats_get_strings(chip, data,
658 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
659}
660
661static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
662 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100663{
Vivien Didelot04bed142016-08-31 18:06:13 -0400664 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100665
666 if (chip->info->ops->stats_get_strings)
667 chip->info->ops->stats_get_strings(chip, data);
668}
669
670static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
671 int types)
672{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100673 struct mv88e6xxx_hw_stat *stat;
674 int i, j;
675
676 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
677 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100678 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100679 j++;
680 }
681 return j;
682}
683
Andrew Lunndfafe442016-11-21 23:27:02 +0100684static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
685{
686 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
687 STATS_TYPE_PORT);
688}
689
690static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
691{
692 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
693 STATS_TYPE_BANK1);
694}
695
696static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
697{
698 struct mv88e6xxx_chip *chip = ds->priv;
699
700 if (chip->info->ops->stats_get_sset_count)
701 return chip->info->ops->stats_get_sset_count(chip);
702
703 return 0;
704}
705
Andrew Lunn052f9472016-11-21 23:27:03 +0100706static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100707 uint64_t *data, int types,
708 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100709{
710 struct mv88e6xxx_hw_stat *stat;
711 int i, j;
712
713 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
714 stat = &mv88e6xxx_hw_stats[i];
715 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100716 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
717 bank1_select,
718 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100719 j++;
720 }
721 }
722}
723
724static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
725 uint64_t *data)
726{
727 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100728 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
729 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100730}
731
732static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
733 uint64_t *data)
734{
735 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100736 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
737 GLOBAL_STATS_OP_BANK_1_BIT_9,
738 GLOBAL_STATS_OP_HIST_RX_TX);
739}
740
741static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
742 uint64_t *data)
743{
744 return mv88e6xxx_stats_get_stats(chip, port, data,
745 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
746 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100747}
748
749static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
750 uint64_t *data)
751{
752 if (chip->info->ops->stats_get_stats)
753 chip->info->ops->stats_get_stats(chip, port, data);
754}
755
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
757 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000760 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Vivien Didelotfad09c72016-06-21 12:28:20 -0400762 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763
Andrew Lunna605a0f2016-11-21 23:26:58 +0100764 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400766 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000767 return;
768 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100769
770 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000771
Vivien Didelotfad09c72016-06-21 12:28:20 -0400772 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773}
Ben Hutchings98e67302011-11-25 14:36:19 +0000774
Andrew Lunnde2273872016-11-21 23:27:01 +0100775static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
776{
777 if (chip->info->ops->stats_set_histogram)
778 return chip->info->ops->stats_set_histogram(chip);
779
780 return 0;
781}
782
Vivien Didelotf81ec902016-05-09 13:22:58 -0400783static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700784{
785 return 32 * sizeof(u16);
786}
787
Vivien Didelotf81ec902016-05-09 13:22:58 -0400788static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
789 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700790{
Vivien Didelot04bed142016-08-31 18:06:13 -0400791 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200792 int err;
793 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794 u16 *p = _p;
795 int i;
796
797 regs->version = 0;
798
799 memset(p, 0xff, 32 * sizeof(u16));
800
Vivien Didelotfad09c72016-06-21 12:28:20 -0400801 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400802
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700803 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700804
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200805 err = mv88e6xxx_port_read(chip, port, i, &reg);
806 if (!err)
807 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808 }
Vivien Didelot23062512016-05-09 13:22:45 -0400809
Vivien Didelotfad09c72016-06-21 12:28:20 -0400810 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700811}
812
Vivien Didelotf81ec902016-05-09 13:22:58 -0400813static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
814 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800815{
Vivien Didelot04bed142016-08-31 18:06:13 -0400816 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400817 u16 reg;
818 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800819
Vivien Didelotfad09c72016-06-21 12:28:20 -0400820 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400821 return -EOPNOTSUPP;
822
Vivien Didelotfad09c72016-06-21 12:28:20 -0400823 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200824
Vivien Didelot9c938292016-08-15 17:19:02 -0400825 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
826 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200827 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800828
829 e->eee_enabled = !!(reg & 0x0200);
830 e->tx_lpi_enabled = !!(reg & 0x0100);
831
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200832 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -0400833 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200834 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800835
Andrew Lunncca8b132015-04-02 04:06:39 +0200836 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200837out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400838 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -0400839
840 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800841}
842
Vivien Didelotf81ec902016-05-09 13:22:58 -0400843static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
844 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800845{
Vivien Didelot04bed142016-08-31 18:06:13 -0400846 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -0400847 u16 reg;
848 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800849
Vivien Didelotfad09c72016-06-21 12:28:20 -0400850 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400851 return -EOPNOTSUPP;
852
Vivien Didelotfad09c72016-06-21 12:28:20 -0400853 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800854
Vivien Didelot9c938292016-08-15 17:19:02 -0400855 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
856 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200857 goto out;
858
Vivien Didelot9c938292016-08-15 17:19:02 -0400859 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +0200860 if (e->eee_enabled)
861 reg |= 0x0200;
862 if (e->tx_lpi_enabled)
863 reg |= 0x0100;
864
Vivien Didelot9c938292016-08-15 17:19:02 -0400865 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200866out:
Vivien Didelotfad09c72016-06-21 12:28:20 -0400867 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200868
Vivien Didelot9c938292016-08-15 17:19:02 -0400869 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800870}
871
Vivien Didelote5887a22017-03-30 17:37:11 -0400872static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700873{
Vivien Didelote5887a22017-03-30 17:37:11 -0400874 struct dsa_switch *ds = NULL;
875 struct net_device *br;
876 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500877 int i;
878
Vivien Didelote5887a22017-03-30 17:37:11 -0400879 if (dev < DSA_MAX_SWITCHES)
880 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500881
Vivien Didelote5887a22017-03-30 17:37:11 -0400882 /* Prevent frames from unknown switch or port */
883 if (!ds || port >= ds->num_ports)
884 return 0;
885
886 /* Frames from DSA links and CPU ports can egress any local port */
887 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
888 return mv88e6xxx_port_mask(chip);
889
890 br = ds->ports[port].bridge_dev;
891 pvlan = 0;
892
893 /* Frames from user ports can egress any local DSA links and CPU ports,
894 * as well as any local member of their bridge group.
895 */
896 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
897 if (dsa_is_cpu_port(chip->ds, i) ||
898 dsa_is_dsa_port(chip->ds, i) ||
899 (br && chip->ds->ports[i].bridge_dev == br))
900 pvlan |= BIT(i);
901
902 return pvlan;
903}
904
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400905static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400906{
907 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500908
909 /* prevent frames from going back out of the port they came in on */
910 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700911
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100912 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700913}
914
Vivien Didelotf81ec902016-05-09 13:22:58 -0400915static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
916 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700917{
Vivien Didelot04bed142016-08-31 18:06:13 -0400918 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700919 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -0400920 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700921
922 switch (state) {
923 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +0200924 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700925 break;
926 case BR_STATE_BLOCKING:
927 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +0200928 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700929 break;
930 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +0200931 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700932 break;
933 case BR_STATE_FORWARDING:
934 default:
Andrew Lunncca8b132015-04-02 04:06:39 +0200935 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700936 break;
937 }
938
Vivien Didelotfad09c72016-06-21 12:28:20 -0400939 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +0100940 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400941 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400942
943 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +0100944 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700945}
946
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500947static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
948{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500949 int err;
950
Vivien Didelotdaefc942017-03-11 16:12:54 -0500951 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
952 if (err)
953 return err;
954
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500955 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
956 if (err)
957 return err;
958
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500959 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
960}
961
Vivien Didelot17a15942017-03-30 17:37:09 -0400962static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
963{
964 u16 pvlan = 0;
965
966 if (!mv88e6xxx_has_pvt(chip))
967 return -EOPNOTSUPP;
968
969 /* Skip the local source device, which uses in-chip port VLAN */
970 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400971 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400972
973 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
974}
975
Vivien Didelot81228992017-03-30 17:37:08 -0400976static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
977{
Vivien Didelot17a15942017-03-30 17:37:09 -0400978 int dev, port;
979 int err;
980
Vivien Didelot81228992017-03-30 17:37:08 -0400981 if (!mv88e6xxx_has_pvt(chip))
982 return 0;
983
984 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
985 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
986 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400987 err = mv88e6xxx_g2_misc_4_bit_port(chip);
988 if (err)
989 return err;
990
991 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
992 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
993 err = mv88e6xxx_pvt_map(chip, dev, port);
994 if (err)
995 return err;
996 }
997 }
998
999 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001000}
1001
Vivien Didelot749efcb2016-09-22 16:49:24 -04001002static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1003{
1004 struct mv88e6xxx_chip *chip = ds->priv;
1005 int err;
1006
1007 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001008 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001009 mutex_unlock(&chip->reg_lock);
1010
1011 if (err)
1012 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1013}
1014
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001015static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1016{
1017 if (!chip->info->max_vid)
1018 return 0;
1019
1020 return mv88e6xxx_g1_vtu_flush(chip);
1021}
1022
Vivien Didelotf1394b782017-05-01 14:05:22 -04001023static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1024 struct mv88e6xxx_vtu_entry *entry)
1025{
1026 if (!chip->info->ops->vtu_getnext)
1027 return -EOPNOTSUPP;
1028
1029 return chip->info->ops->vtu_getnext(chip, entry);
1030}
1031
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001032static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1033 struct mv88e6xxx_vtu_entry *entry)
1034{
1035 if (!chip->info->ops->vtu_loadpurge)
1036 return -EOPNOTSUPP;
1037
1038 return chip->info->ops->vtu_loadpurge(chip, entry);
1039}
1040
Vivien Didelotf81ec902016-05-09 13:22:58 -04001041static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1042 struct switchdev_obj_port_vlan *vlan,
Vivien Didelot438ff532017-05-17 15:46:05 -04001043 switchdev_obj_dump_cb_t *cb)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001044{
Vivien Didelot04bed142016-08-31 18:06:13 -04001045 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001046 struct mv88e6xxx_vtu_entry next = {
1047 .vid = chip->info->max_vid,
1048 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001049 u16 pvid;
1050 int err;
1051
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001052 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001053 return -EOPNOTSUPP;
1054
Vivien Didelotfad09c72016-06-21 12:28:20 -04001055 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001056
Vivien Didelot77064f32016-11-04 03:23:30 +01001057 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001058 if (err)
1059 goto unlock;
1060
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001061 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001062 err = mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001063 if (err)
1064 break;
1065
1066 if (!next.valid)
1067 break;
1068
Vivien Didelotbd00e052017-05-01 14:05:11 -04001069 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001070 continue;
1071
1072 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001073 vlan->vid_begin = next.vid;
1074 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001075 vlan->flags = 0;
1076
Vivien Didelotbd00e052017-05-01 14:05:11 -04001077 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001078 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1079
1080 if (next.vid == pvid)
1081 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1082
1083 err = cb(&vlan->obj);
1084 if (err)
1085 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001086 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001087
1088unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001090
1091 return err;
1092}
1093
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001094static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001095{
1096 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001097 struct mv88e6xxx_vtu_entry vlan = {
1098 .vid = chip->info->max_vid,
1099 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001100 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001101
1102 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1103
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001104 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001105 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001106 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001107 if (err)
1108 return err;
1109
1110 set_bit(*fid, fid_bitmap);
1111 }
1112
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001113 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001114 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001115 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001116 if (err)
1117 return err;
1118
1119 if (!vlan.valid)
1120 break;
1121
1122 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001123 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001124
1125 /* The reset value 0x000 is used to indicate that multiple address
1126 * databases are not needed. Return the next positive available.
1127 */
1128 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001129 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001130 return -ENOSPC;
1131
1132 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001133 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001134}
1135
Vivien Didelot567aa592017-05-01 14:05:25 -04001136static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1137 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001138{
1139 int err;
1140
1141 if (!vid)
1142 return -EINVAL;
1143
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001144 entry->vid = vid - 1;
1145 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001146
Vivien Didelotf1394b782017-05-01 14:05:22 -04001147 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001148 if (err)
1149 return err;
1150
Vivien Didelot567aa592017-05-01 14:05:25 -04001151 if (entry->vid == vid && entry->valid)
1152 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001153
Vivien Didelot567aa592017-05-01 14:05:25 -04001154 if (new) {
1155 int i;
1156
1157 /* Initialize a fresh VLAN entry */
1158 memset(entry, 0, sizeof(*entry));
1159 entry->valid = true;
1160 entry->vid = vid;
1161
1162 /* Include only CPU and DSA ports */
1163 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1164 entry->member[i] = dsa_is_normal_port(chip->ds, i) ?
1165 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER :
1166 GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1167
1168 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001169 }
1170
Vivien Didelot567aa592017-05-01 14:05:25 -04001171 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1172 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001173}
1174
Vivien Didelotda9c3592016-02-12 12:09:40 -05001175static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1176 u16 vid_begin, u16 vid_end)
1177{
Vivien Didelot04bed142016-08-31 18:06:13 -04001178 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001179 struct mv88e6xxx_vtu_entry vlan = {
1180 .vid = vid_begin - 1,
1181 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001182 int i, err;
1183
1184 if (!vid_begin)
1185 return -EOPNOTSUPP;
1186
Vivien Didelotfad09c72016-06-21 12:28:20 -04001187 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001188
Vivien Didelotda9c3592016-02-12 12:09:40 -05001189 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001190 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001191 if (err)
1192 goto unlock;
1193
1194 if (!vlan.valid)
1195 break;
1196
1197 if (vlan.vid > vid_end)
1198 break;
1199
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001200 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001201 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1202 continue;
1203
Andrew Lunn66e28092016-12-11 21:07:19 +01001204 if (!ds->ports[port].netdev)
1205 continue;
1206
Vivien Didelotbd00e052017-05-01 14:05:11 -04001207 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001208 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1209 continue;
1210
Vivien Didelotfae8a252017-01-27 15:29:42 -05001211 if (ds->ports[i].bridge_dev ==
1212 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001213 break; /* same bridge, check next VLAN */
1214
Vivien Didelotfae8a252017-01-27 15:29:42 -05001215 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001216 continue;
1217
Andrew Lunnc8b09802016-06-04 21:16:57 +02001218 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001219 "hardware VLAN %d already used by %s\n",
1220 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001221 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001222 err = -EOPNOTSUPP;
1223 goto unlock;
1224 }
1225 } while (vlan.vid < vid_end);
1226
1227unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001228 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001229
1230 return err;
1231}
1232
Vivien Didelotf81ec902016-05-09 13:22:58 -04001233static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1234 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001235{
Vivien Didelot04bed142016-08-31 18:06:13 -04001236 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001237 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001238 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001239 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001240
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001241 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001242 return -EOPNOTSUPP;
1243
Vivien Didelotfad09c72016-06-21 12:28:20 -04001244 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001245 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001246 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001247
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001248 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001249}
1250
Vivien Didelot57d32312016-06-20 13:13:58 -04001251static int
1252mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1253 const struct switchdev_obj_port_vlan *vlan,
1254 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001255{
Vivien Didelot04bed142016-08-31 18:06:13 -04001256 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001257 int err;
1258
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001259 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001260 return -EOPNOTSUPP;
1261
Vivien Didelotda9c3592016-02-12 12:09:40 -05001262 /* If the requested port doesn't belong to the same bridge as the VLAN
1263 * members, do not support it (yet) and fallback to software VLAN.
1264 */
1265 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1266 vlan->vid_end);
1267 if (err)
1268 return err;
1269
Vivien Didelot76e398a2015-11-01 12:33:55 -05001270 /* We don't need any dynamic resource from the kernel (yet),
1271 * so skip the prepare phase.
1272 */
1273 return 0;
1274}
1275
Vivien Didelotfad09c72016-06-21 12:28:20 -04001276static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001277 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001278{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001279 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001280 int err;
1281
Vivien Didelot567aa592017-05-01 14:05:25 -04001282 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001283 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001284 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001285
Vivien Didelotbd00e052017-05-01 14:05:11 -04001286 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001287 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1288 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1289
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001290 return mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001291}
1292
Vivien Didelotf81ec902016-05-09 13:22:58 -04001293static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1294 const struct switchdev_obj_port_vlan *vlan,
1295 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001296{
Vivien Didelot04bed142016-08-31 18:06:13 -04001297 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001298 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1299 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1300 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001301
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001302 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001303 return;
1304
Vivien Didelotfad09c72016-06-21 12:28:20 -04001305 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001306
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001307 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001308 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001309 netdev_err(ds->ports[port].netdev,
1310 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001311 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001312
Vivien Didelot77064f32016-11-04 03:23:30 +01001313 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001314 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001315 vlan->vid_end);
1316
Vivien Didelotfad09c72016-06-21 12:28:20 -04001317 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001318}
1319
Vivien Didelotfad09c72016-06-21 12:28:20 -04001320static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001321 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001322{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001323 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001324 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001325 int i, err;
1326
Vivien Didelot567aa592017-05-01 14:05:25 -04001327 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001328 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001329 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001330
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001331 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001332 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001333 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001334
Vivien Didelotbd00e052017-05-01 14:05:11 -04001335 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001336
1337 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001338 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001339 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001340 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001341 continue;
1342
Vivien Didelotbd00e052017-05-01 14:05:11 -04001343 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001344 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001345 break;
1346 }
1347 }
1348
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001349 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001350 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001351 return err;
1352
Vivien Didelote606ca32017-03-11 16:12:55 -05001353 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001354}
1355
Vivien Didelotf81ec902016-05-09 13:22:58 -04001356static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1357 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001358{
Vivien Didelot04bed142016-08-31 18:06:13 -04001359 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001360 u16 pvid, vid;
1361 int err = 0;
1362
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001363 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001364 return -EOPNOTSUPP;
1365
Vivien Didelotfad09c72016-06-21 12:28:20 -04001366 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001367
Vivien Didelot77064f32016-11-04 03:23:30 +01001368 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001369 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001370 goto unlock;
1371
Vivien Didelot76e398a2015-11-01 12:33:55 -05001372 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001373 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001374 if (err)
1375 goto unlock;
1376
1377 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001378 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001379 if (err)
1380 goto unlock;
1381 }
1382 }
1383
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001384unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001385 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001386
1387 return err;
1388}
1389
Vivien Didelot83dabd12016-08-31 11:50:04 -04001390static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1391 const unsigned char *addr, u16 vid,
1392 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001393{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001394 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001395 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001396 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001397
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001398 /* Null VLAN ID corresponds to the port private database */
1399 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001400 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001401 else
Vivien Didelot567aa592017-05-01 14:05:25 -04001402 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001403 if (err)
1404 return err;
1405
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001406 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1407 ether_addr_copy(entry.mac, addr);
1408 eth_addr_dec(entry.mac);
1409
1410 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001411 if (err)
1412 return err;
1413
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001414 /* Initialize a fresh ATU entry if it isn't found */
1415 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1416 !ether_addr_equal(entry.mac, addr)) {
1417 memset(&entry, 0, sizeof(entry));
1418 ether_addr_copy(entry.mac, addr);
1419 }
1420
Vivien Didelot88472932016-09-19 19:56:11 -04001421 /* Purge the ATU entry only if no port is using it anymore */
1422 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001423 entry.portvec &= ~BIT(port);
1424 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001425 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1426 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001427 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001428 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001429 }
1430
Vivien Didelot9c13c022017-03-11 16:12:52 -05001431 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001432}
1433
Vivien Didelotf81ec902016-05-09 13:22:58 -04001434static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1435 const struct switchdev_obj_port_fdb *fdb,
1436 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001437{
1438 /* We don't need any dynamic resource from the kernel (yet),
1439 * so skip the prepare phase.
1440 */
1441 return 0;
1442}
1443
Vivien Didelotf81ec902016-05-09 13:22:58 -04001444static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1445 const struct switchdev_obj_port_fdb *fdb,
1446 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001447{
Vivien Didelot04bed142016-08-31 18:06:13 -04001448 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001449
Vivien Didelotfad09c72016-06-21 12:28:20 -04001450 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001451 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1452 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1453 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001454 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001455}
1456
Vivien Didelotf81ec902016-05-09 13:22:58 -04001457static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1458 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001459{
Vivien Didelot04bed142016-08-31 18:06:13 -04001460 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001461 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001462
Vivien Didelotfad09c72016-06-21 12:28:20 -04001463 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001464 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1465 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001466 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001467
Vivien Didelot83dabd12016-08-31 11:50:04 -04001468 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001469}
1470
Vivien Didelot83dabd12016-08-31 11:50:04 -04001471static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1472 u16 fid, u16 vid, int port,
1473 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001474 switchdev_obj_dump_cb_t *cb)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001475{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001476 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001477 int err;
1478
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001479 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1480 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001481
1482 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001483 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001484 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001485 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001486
1487 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1488 break;
1489
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001490 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001491 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001492
Vivien Didelot83dabd12016-08-31 11:50:04 -04001493 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1494 struct switchdev_obj_port_fdb *fdb;
1495
1496 if (!is_unicast_ether_addr(addr.mac))
1497 continue;
1498
1499 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001500 fdb->vid = vid;
1501 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001502 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
1503 fdb->ndm_state = NUD_NOARP;
1504 else
1505 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001506 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1507 struct switchdev_obj_port_mdb *mdb;
1508
1509 if (!is_multicast_ether_addr(addr.mac))
1510 continue;
1511
1512 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1513 mdb->vid = vid;
1514 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001515 } else {
1516 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001517 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001518
1519 err = cb(obj);
1520 if (err)
1521 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001522 } while (!is_broadcast_ether_addr(addr.mac));
1523
1524 return err;
1525}
1526
Vivien Didelot83dabd12016-08-31 11:50:04 -04001527static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1528 struct switchdev_obj *obj,
Vivien Didelot438ff532017-05-17 15:46:05 -04001529 switchdev_obj_dump_cb_t *cb)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001530{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001531 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001532 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001533 };
1534 u16 fid;
1535 int err;
1536
1537 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001538 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001539 if (err)
1540 return err;
1541
1542 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1543 if (err)
1544 return err;
1545
1546 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001547 do {
Vivien Didelotf1394b782017-05-01 14:05:22 -04001548 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001549 if (err)
1550 return err;
1551
1552 if (!vlan.valid)
1553 break;
1554
1555 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1556 obj, cb);
1557 if (err)
1558 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001559 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001560
1561 return err;
1562}
1563
Vivien Didelotf81ec902016-05-09 13:22:58 -04001564static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1565 struct switchdev_obj_port_fdb *fdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04001566 switchdev_obj_dump_cb_t *cb)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001567{
Vivien Didelot04bed142016-08-31 18:06:13 -04001568 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001569 int err;
1570
Vivien Didelotfad09c72016-06-21 12:28:20 -04001571 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001572 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001573 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001574
1575 return err;
1576}
1577
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001578static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1579 struct net_device *br)
1580{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001581 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001582 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001583 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001584 int err;
1585
1586 /* Remap the Port VLAN of each local bridge group member */
1587 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1588 if (chip->ds->ports[port].bridge_dev == br) {
1589 err = mv88e6xxx_port_vlan_map(chip, port);
1590 if (err)
1591 return err;
1592 }
1593 }
1594
Vivien Didelote96a6e02017-03-30 17:37:13 -04001595 if (!mv88e6xxx_has_pvt(chip))
1596 return 0;
1597
1598 /* Remap the Port VLAN of each cross-chip bridge group member */
1599 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1600 ds = chip->ds->dst->ds[dev];
1601 if (!ds)
1602 break;
1603
1604 for (port = 0; port < ds->num_ports; ++port) {
1605 if (ds->ports[port].bridge_dev == br) {
1606 err = mv88e6xxx_pvt_map(chip, dev, port);
1607 if (err)
1608 return err;
1609 }
1610 }
1611 }
1612
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001613 return 0;
1614}
1615
Vivien Didelotf81ec902016-05-09 13:22:58 -04001616static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001617 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001618{
Vivien Didelot04bed142016-08-31 18:06:13 -04001619 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001620 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001621
Vivien Didelotfad09c72016-06-21 12:28:20 -04001622 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001623 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001624 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001625
Vivien Didelot466dfa02016-02-26 13:16:05 -05001626 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001627}
1628
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001629static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1630 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001631{
Vivien Didelot04bed142016-08-31 18:06:13 -04001632 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001633
Vivien Didelotfad09c72016-06-21 12:28:20 -04001634 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001635 if (mv88e6xxx_bridge_map(chip, br) ||
1636 mv88e6xxx_port_vlan_map(chip, port))
1637 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001638 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001639}
1640
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001641static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1642 int port, struct net_device *br)
1643{
1644 struct mv88e6xxx_chip *chip = ds->priv;
1645 int err;
1646
1647 if (!mv88e6xxx_has_pvt(chip))
1648 return 0;
1649
1650 mutex_lock(&chip->reg_lock);
1651 err = mv88e6xxx_pvt_map(chip, dev, port);
1652 mutex_unlock(&chip->reg_lock);
1653
1654 return err;
1655}
1656
1657static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1658 int port, struct net_device *br)
1659{
1660 struct mv88e6xxx_chip *chip = ds->priv;
1661
1662 if (!mv88e6xxx_has_pvt(chip))
1663 return;
1664
1665 mutex_lock(&chip->reg_lock);
1666 if (mv88e6xxx_pvt_map(chip, dev, port))
1667 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1668 mutex_unlock(&chip->reg_lock);
1669}
1670
Vivien Didelot17e708b2016-12-05 17:30:27 -05001671static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1672{
1673 if (chip->info->ops->reset)
1674 return chip->info->ops->reset(chip);
1675
1676 return 0;
1677}
1678
Vivien Didelot309eca62016-12-05 17:30:26 -05001679static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1680{
1681 struct gpio_desc *gpiod = chip->reset;
1682
1683 /* If there is a GPIO connected to the reset pin, toggle it */
1684 if (gpiod) {
1685 gpiod_set_value_cansleep(gpiod, 1);
1686 usleep_range(10000, 20000);
1687 gpiod_set_value_cansleep(gpiod, 0);
1688 usleep_range(10000, 20000);
1689 }
1690}
1691
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001692static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1693{
1694 int i, err;
1695
1696 /* Set all ports to the Disabled state */
1697 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1698 err = mv88e6xxx_port_set_state(chip, i,
1699 PORT_CONTROL_STATE_DISABLED);
1700 if (err)
1701 return err;
1702 }
1703
1704 /* Wait for transmit queues to drain,
1705 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1706 */
1707 usleep_range(2000, 4000);
1708
1709 return 0;
1710}
1711
Vivien Didelotfad09c72016-06-21 12:28:20 -04001712static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001713{
Vivien Didelota935c052016-09-29 12:21:53 -04001714 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001715
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001716 err = mv88e6xxx_disable_ports(chip);
1717 if (err)
1718 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001719
Vivien Didelot309eca62016-12-05 17:30:26 -05001720 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001721
Vivien Didelot17e708b2016-12-05 17:30:27 -05001722 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001723}
1724
Vivien Didelot43145572017-03-11 16:12:59 -05001725static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1726 enum mv88e6xxx_frame_mode frame, u16 egress,
1727 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001728{
1729 int err;
1730
Vivien Didelot43145572017-03-11 16:12:59 -05001731 if (!chip->info->ops->port_set_frame_mode)
1732 return -EOPNOTSUPP;
1733
1734 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001735 if (err)
1736 return err;
1737
Vivien Didelot43145572017-03-11 16:12:59 -05001738 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1739 if (err)
1740 return err;
1741
1742 if (chip->info->ops->port_set_ether_type)
1743 return chip->info->ops->port_set_ether_type(chip, port, etype);
1744
1745 return 0;
1746}
1747
1748static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1749{
1750 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1751 PORT_CONTROL_EGRESS_UNMODIFIED,
1752 PORT_ETH_TYPE_DEFAULT);
1753}
1754
1755static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1756{
1757 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1758 PORT_CONTROL_EGRESS_UNMODIFIED,
1759 PORT_ETH_TYPE_DEFAULT);
1760}
1761
1762static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1763{
1764 return mv88e6xxx_set_port_mode(chip, port,
1765 MV88E6XXX_FRAME_MODE_ETHERTYPE,
1766 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
1767}
1768
1769static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1770{
1771 if (dsa_is_dsa_port(chip->ds, port))
1772 return mv88e6xxx_set_port_mode_dsa(chip, port);
1773
1774 if (dsa_is_normal_port(chip->ds, port))
1775 return mv88e6xxx_set_port_mode_normal(chip, port);
1776
1777 /* Setup CPU port mode depending on its supported tag format */
1778 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1779 return mv88e6xxx_set_port_mode_dsa(chip, port);
1780
1781 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1782 return mv88e6xxx_set_port_mode_edsa(chip, port);
1783
1784 return -EINVAL;
1785}
1786
Vivien Didelotea698f42017-03-11 16:12:50 -05001787static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1788{
1789 bool message = dsa_is_dsa_port(chip->ds, port);
1790
1791 return mv88e6xxx_port_set_message_port(chip, port, message);
1792}
1793
Vivien Didelot601aeed2017-03-11 16:13:00 -05001794static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1795{
1796 bool flood = port == dsa_upstream_port(chip->ds);
1797
1798 /* Upstream ports flood frames with unknown unicast or multicast DA */
1799 if (chip->info->ops->port_set_egress_floods)
1800 return chip->info->ops->port_set_egress_floods(chip, port,
1801 flood, flood);
1802
1803 return 0;
1804}
1805
Andrew Lunn6d917822017-05-26 01:03:21 +02001806static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1807 bool on)
1808{
Vivien Didelot523a8902017-05-26 18:02:42 -04001809 if (chip->info->ops->serdes_power)
1810 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001811
Vivien Didelot523a8902017-05-26 18:02:42 -04001812 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001813}
1814
Vivien Didelotfad09c72016-06-21 12:28:20 -04001815static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001816{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001817 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001818 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001819 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001820
Vivien Didelotd78343d2016-11-04 03:23:36 +01001821 /* MAC Forcing register: don't force link, speed, duplex or flow control
1822 * state to any particular values on physical ports, but force the CPU
1823 * port and all DSA ports to their maximum bandwidth and full duplex.
1824 */
1825 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1826 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1827 SPEED_MAX, DUPLEX_FULL,
1828 PHY_INTERFACE_MODE_NA);
1829 else
1830 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1831 SPEED_UNFORCED, DUPLEX_UNFORCED,
1832 PHY_INTERFACE_MODE_NA);
1833 if (err)
1834 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001835
1836 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1837 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1838 * tunneling, determine priority by looking at 802.1p and IP
1839 * priority fields (IP prio has precedence), and set STP state
1840 * to Forwarding.
1841 *
1842 * If this is the CPU link, use DSA or EDSA tagging depending
1843 * on which tagging mode was configured.
1844 *
1845 * If this is a link to another switch, use DSA tagging mode.
1846 *
1847 * If this is the upstream port for this switch, enable
1848 * forwarding of unknown unicasts and multicasts.
1849 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01001850 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02001851 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
1852 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01001853 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
1854 if (err)
1855 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001856
Vivien Didelot601aeed2017-03-11 16:13:00 -05001857 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001858 if (err)
1859 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001860
Vivien Didelot601aeed2017-03-11 16:13:00 -05001861 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001862 if (err)
1863 return err;
1864
Andrew Lunn04aca992017-05-26 01:03:24 +02001865 /* Enable the SERDES interface for DSA and CPU ports. Normal
1866 * ports SERDES are enabled when the port is enabled, thus
1867 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001868 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001869 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1870 err = mv88e6xxx_serdes_power(chip, port, true);
1871 if (err)
1872 return err;
1873 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001874
Vivien Didelot8efdda42015-08-13 12:52:23 -04001875 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001876 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001877 * untagged frames on this port, do a destination address lookup on all
1878 * received packets as usual, disable ARP mirroring and don't send a
1879 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001880 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001881 err = mv88e6xxx_port_set_map_da(chip, port);
1882 if (err)
1883 return err;
1884
Andrew Lunn54d792f2015-05-06 01:09:47 +02001885 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01001886 if (chip->info->ops->port_set_upstream_port) {
1887 err = chip->info->ops->port_set_upstream_port(
1888 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001889 if (err)
1890 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001891 }
1892
Andrew Lunna23b2962017-02-04 20:15:28 +01001893 err = mv88e6xxx_port_set_8021q_mode(chip, port,
1894 PORT_CONTROL_2_8021Q_DISABLED);
1895 if (err)
1896 return err;
1897
Andrew Lunn5f436662016-12-03 04:45:17 +01001898 if (chip->info->ops->port_jumbo_config) {
1899 err = chip->info->ops->port_jumbo_config(chip, port);
1900 if (err)
1901 return err;
1902 }
1903
Andrew Lunn54d792f2015-05-06 01:09:47 +02001904 /* Port Association Vector: when learning source addresses
1905 * of packets, add the address to the address database using
1906 * a port bitmap that has only the bit for this port set and
1907 * the other bits clear.
1908 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001909 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001910 /* Disable learning for CPU port */
1911 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001912 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001913
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001914 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
1915 if (err)
1916 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001917
1918 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001919 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
1920 if (err)
1921 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001922
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001923 if (chip->info->ops->port_pause_config) {
1924 err = chip->info->ops->port_pause_config(chip, port);
1925 if (err)
1926 return err;
1927 }
1928
Vivien Didelotc8c94892017-03-11 16:13:01 -05001929 if (chip->info->ops->port_disable_learn_limit) {
1930 err = chip->info->ops->port_disable_learn_limit(chip, port);
1931 if (err)
1932 return err;
1933 }
1934
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001935 if (chip->info->ops->port_disable_pri_override) {
1936 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001937 if (err)
1938 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001939 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001940
Andrew Lunnef0a7312016-12-03 04:35:16 +01001941 if (chip->info->ops->port_tag_remap) {
1942 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001943 if (err)
1944 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001945 }
1946
Andrew Lunnef70b112016-12-03 04:45:18 +01001947 if (chip->info->ops->port_egress_rate_limiting) {
1948 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001949 if (err)
1950 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001951 }
1952
Vivien Didelotea698f42017-03-11 16:12:50 -05001953 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001954 if (err)
1955 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001956
Vivien Didelot207afda2016-04-14 14:42:09 -04001957 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001958 * database, and allow bidirectional communication between the
1959 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001960 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001961 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001962 if (err)
1963 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001964
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001965 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001966 if (err)
1967 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001968
1969 /* Default VLAN ID and priority: don't set a default VLAN
1970 * ID, and set the default packet priority to zero.
1971 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001972 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001973}
1974
Andrew Lunn04aca992017-05-26 01:03:24 +02001975static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1976 struct phy_device *phydev)
1977{
1978 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001979 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001980
1981 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001982 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001983 mutex_unlock(&chip->reg_lock);
1984
1985 return err;
1986}
1987
1988static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1989 struct phy_device *phydev)
1990{
1991 struct mv88e6xxx_chip *chip = ds->priv;
1992
1993 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001994 if (mv88e6xxx_serdes_power(chip, port, false))
1995 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001996 mutex_unlock(&chip->reg_lock);
1997}
1998
Wei Yongjunaa0938c2016-10-18 15:53:37 +00001999static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002000{
2001 int err;
2002
Vivien Didelota935c052016-09-29 12:21:53 -04002003 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002004 if (err)
2005 return err;
2006
Vivien Didelota935c052016-09-29 12:21:53 -04002007 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002008 if (err)
2009 return err;
2010
Vivien Didelota935c052016-09-29 12:21:53 -04002011 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2012 if (err)
2013 return err;
2014
2015 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002016}
2017
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002018static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2019 unsigned int ageing_time)
2020{
Vivien Didelot04bed142016-08-31 18:06:13 -04002021 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002022 int err;
2023
2024 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002025 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002026 mutex_unlock(&chip->reg_lock);
2027
2028 return err;
2029}
2030
Vivien Didelot97299342016-07-18 20:45:30 -04002031static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002032{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002033 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002034 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002035 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002036
Andrew Lunn33641992016-12-03 04:35:17 +01002037 if (chip->info->ops->g1_set_cpu_port) {
2038 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2039 if (err)
2040 return err;
2041 }
2042
2043 if (chip->info->ops->g1_set_egress_port) {
2044 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2045 if (err)
2046 return err;
2047 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002048
Vivien Didelot50484ff2016-05-09 13:22:54 -04002049 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002050 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2051 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2052 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002053 if (err)
2054 return err;
2055
Vivien Didelot08a01262016-05-09 13:22:50 -04002056 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002057 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002058 if (err)
2059 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002060 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002061 if (err)
2062 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002063 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002064 if (err)
2065 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002066 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002067 if (err)
2068 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002069 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002070 if (err)
2071 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002072 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002073 if (err)
2074 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002075 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002076 if (err)
2077 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002078 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002079 if (err)
2080 return err;
2081
2082 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002083 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002084 if (err)
2085 return err;
2086
Andrew Lunnde2273872016-11-21 23:27:01 +01002087 /* Initialize the statistics unit */
2088 err = mv88e6xxx_stats_set_histogram(chip);
2089 if (err)
2090 return err;
2091
Vivien Didelot97299342016-07-18 20:45:30 -04002092 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002093 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2094 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002095 if (err)
2096 return err;
2097
2098 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002099 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002100 if (err)
2101 return err;
2102
2103 return 0;
2104}
2105
Vivien Didelotf81ec902016-05-09 13:22:58 -04002106static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002107{
Vivien Didelot04bed142016-08-31 18:06:13 -04002108 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002109 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002110 int i;
2111
Vivien Didelotfad09c72016-06-21 12:28:20 -04002112 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002113 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002114
Vivien Didelotfad09c72016-06-21 12:28:20 -04002115 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002116
Vivien Didelot97299342016-07-18 20:45:30 -04002117 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002118 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002119 err = mv88e6xxx_setup_port(chip, i);
2120 if (err)
2121 goto unlock;
2122 }
2123
2124 /* Setup Switch Global 1 Registers */
2125 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002126 if (err)
2127 goto unlock;
2128
Vivien Didelot97299342016-07-18 20:45:30 -04002129 /* Setup Switch Global 2 Registers */
2130 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2131 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002132 if (err)
2133 goto unlock;
2134 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002135
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002136 err = mv88e6xxx_phy_setup(chip);
2137 if (err)
2138 goto unlock;
2139
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002140 err = mv88e6xxx_vtu_setup(chip);
2141 if (err)
2142 goto unlock;
2143
Vivien Didelot81228992017-03-30 17:37:08 -04002144 err = mv88e6xxx_pvt_setup(chip);
2145 if (err)
2146 goto unlock;
2147
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002148 err = mv88e6xxx_atu_setup(chip);
2149 if (err)
2150 goto unlock;
2151
Andrew Lunn6e55f692016-12-03 04:45:16 +01002152 /* Some generations have the configuration of sending reserved
2153 * management frames to the CPU in global2, others in
2154 * global1. Hence it does not fit the two setup functions
2155 * above.
2156 */
2157 if (chip->info->ops->mgmt_rsvd2cpu) {
2158 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2159 if (err)
2160 goto unlock;
2161 }
2162
Vivien Didelot6b17e862015-08-13 12:52:18 -04002163unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002164 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002165
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002166 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002167}
2168
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002169static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2170{
Vivien Didelot04bed142016-08-31 18:06:13 -04002171 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002172 int err;
2173
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002174 if (!chip->info->ops->set_switch_mac)
2175 return -EOPNOTSUPP;
2176
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002177 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002178 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002179 mutex_unlock(&chip->reg_lock);
2180
2181 return err;
2182}
2183
Vivien Didelote57e5e72016-08-15 17:19:00 -04002184static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002185{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002186 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2187 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002188 u16 val;
2189 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002190
Andrew Lunnee26a222017-01-24 14:53:48 +01002191 if (!chip->info->ops->phy_read)
2192 return -EOPNOTSUPP;
2193
Vivien Didelotfad09c72016-06-21 12:28:20 -04002194 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002195 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002196 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002197
Andrew Lunnda9f3302017-02-01 03:40:05 +01002198 if (reg == MII_PHYSID2) {
2199 /* Some internal PHYS don't have a model number. Use
2200 * the mv88e6390 family model number instead.
2201 */
2202 if (!(val & 0x3f0))
2203 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2204 }
2205
Vivien Didelote57e5e72016-08-15 17:19:00 -04002206 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002207}
2208
Vivien Didelote57e5e72016-08-15 17:19:00 -04002209static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002210{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002211 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2212 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002213 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002214
Andrew Lunnee26a222017-01-24 14:53:48 +01002215 if (!chip->info->ops->phy_write)
2216 return -EOPNOTSUPP;
2217
Vivien Didelotfad09c72016-06-21 12:28:20 -04002218 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002219 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002220 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002221
2222 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002223}
2224
Vivien Didelotfad09c72016-06-21 12:28:20 -04002225static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002226 struct device_node *np,
2227 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002228{
2229 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002230 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002231 struct mii_bus *bus;
2232 int err;
2233
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002234 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002235 if (!bus)
2236 return -ENOMEM;
2237
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002238 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002239 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002240 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002241 INIT_LIST_HEAD(&mdio_bus->list);
2242 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002243
Andrew Lunnb516d452016-06-04 21:17:06 +02002244 if (np) {
2245 bus->name = np->full_name;
2246 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2247 } else {
2248 bus->name = "mv88e6xxx SMI";
2249 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2250 }
2251
2252 bus->read = mv88e6xxx_mdio_read;
2253 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002254 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002255
Andrew Lunna3c53be52017-01-24 14:53:50 +01002256 if (np)
2257 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002258 else
2259 err = mdiobus_register(bus);
2260 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002261 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002262 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002263 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002264
2265 if (external)
2266 list_add_tail(&mdio_bus->list, &chip->mdios);
2267 else
2268 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002269
2270 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002271}
2272
Andrew Lunna3c53be52017-01-24 14:53:50 +01002273static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2274 { .compatible = "marvell,mv88e6xxx-mdio-external",
2275 .data = (void *)true },
2276 { },
2277};
2278
2279static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2280 struct device_node *np)
2281{
2282 const struct of_device_id *match;
2283 struct device_node *child;
2284 int err;
2285
2286 /* Always register one mdio bus for the internal/default mdio
2287 * bus. This maybe represented in the device tree, but is
2288 * optional.
2289 */
2290 child = of_get_child_by_name(np, "mdio");
2291 err = mv88e6xxx_mdio_register(chip, child, false);
2292 if (err)
2293 return err;
2294
2295 /* Walk the device tree, and see if there are any other nodes
2296 * which say they are compatible with the external mdio
2297 * bus.
2298 */
2299 for_each_available_child_of_node(np, child) {
2300 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2301 if (match) {
2302 err = mv88e6xxx_mdio_register(chip, child, true);
2303 if (err)
2304 return err;
2305 }
2306 }
2307
2308 return 0;
2309}
2310
2311static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002312
2313{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002314 struct mv88e6xxx_mdio_bus *mdio_bus;
2315 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002316
Andrew Lunna3c53be52017-01-24 14:53:50 +01002317 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2318 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002319
Andrew Lunna3c53be52017-01-24 14:53:50 +01002320 mdiobus_unregister(bus);
2321 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002322}
2323
Vivien Didelot855b1932016-07-20 18:18:35 -04002324static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2325{
Vivien Didelot04bed142016-08-31 18:06:13 -04002326 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002327
2328 return chip->eeprom_len;
2329}
2330
Vivien Didelot855b1932016-07-20 18:18:35 -04002331static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2332 struct ethtool_eeprom *eeprom, u8 *data)
2333{
Vivien Didelot04bed142016-08-31 18:06:13 -04002334 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002335 int err;
2336
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002337 if (!chip->info->ops->get_eeprom)
2338 return -EOPNOTSUPP;
2339
Vivien Didelot855b1932016-07-20 18:18:35 -04002340 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002341 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002342 mutex_unlock(&chip->reg_lock);
2343
2344 if (err)
2345 return err;
2346
2347 eeprom->magic = 0xc3ec4951;
2348
2349 return 0;
2350}
2351
Vivien Didelot855b1932016-07-20 18:18:35 -04002352static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2353 struct ethtool_eeprom *eeprom, u8 *data)
2354{
Vivien Didelot04bed142016-08-31 18:06:13 -04002355 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002356 int err;
2357
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002358 if (!chip->info->ops->set_eeprom)
2359 return -EOPNOTSUPP;
2360
Vivien Didelot855b1932016-07-20 18:18:35 -04002361 if (eeprom->magic != 0xc3ec4951)
2362 return -EINVAL;
2363
2364 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002365 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002366 mutex_unlock(&chip->reg_lock);
2367
2368 return err;
2369}
2370
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002371static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002372 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002373 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002374 .phy_read = mv88e6185_phy_ppu_read,
2375 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002376 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002377 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002378 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002379 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002380 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002381 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002382 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002383 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002384 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002385 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002386 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002387 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002388 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2389 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002390 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002391 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2392 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002393 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002394 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002395 .ppu_enable = mv88e6185_g1_ppu_enable,
2396 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002397 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002398 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002399 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002400};
2401
2402static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002403 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002404 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002405 .phy_read = mv88e6185_phy_ppu_read,
2406 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002407 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002408 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002409 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002410 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002411 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002412 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002413 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002414 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2415 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002416 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002417 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002418 .ppu_enable = mv88e6185_g1_ppu_enable,
2419 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002420 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002421 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002422 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002423};
2424
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002425static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002426 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002427 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2428 .phy_read = mv88e6xxx_g2_smi_phy_read,
2429 .phy_write = mv88e6xxx_g2_smi_phy_write,
2430 .port_set_link = mv88e6xxx_port_set_link,
2431 .port_set_duplex = mv88e6xxx_port_set_duplex,
2432 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002433 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002434 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002435 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002436 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002437 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002438 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002439 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002440 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002441 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002442 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2443 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2444 .stats_get_strings = mv88e6095_stats_get_strings,
2445 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002446 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2447 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002448 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002449 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002450 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002451 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002452 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002453};
2454
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002455static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002456 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002457 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002458 .phy_read = mv88e6165_phy_read,
2459 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002460 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002461 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002462 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002463 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002464 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002465 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002466 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002467 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002468 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2469 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002470 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002471 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2472 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002473 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002474 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002475 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002476 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002477 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002478};
2479
2480static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002481 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002482 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002483 .phy_read = mv88e6185_phy_ppu_read,
2484 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002485 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002486 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002487 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002488 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002489 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002490 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002491 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002492 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01002493 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002494 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002495 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002496 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002497 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2498 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002499 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002500 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2501 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002502 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002503 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002504 .ppu_enable = mv88e6185_g1_ppu_enable,
2505 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002506 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002507 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002508 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002509};
2510
Vivien Didelot990e27b2017-03-28 13:50:32 -04002511static const struct mv88e6xxx_ops mv88e6141_ops = {
2512 /* MV88E6XXX_FAMILY_6341 */
2513 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2514 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2515 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2516 .phy_read = mv88e6xxx_g2_smi_phy_read,
2517 .phy_write = mv88e6xxx_g2_smi_phy_write,
2518 .port_set_link = mv88e6xxx_port_set_link,
2519 .port_set_duplex = mv88e6xxx_port_set_duplex,
2520 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2521 .port_set_speed = mv88e6390_port_set_speed,
2522 .port_tag_remap = mv88e6095_port_tag_remap,
2523 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2524 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2525 .port_set_ether_type = mv88e6351_port_set_ether_type,
2526 .port_jumbo_config = mv88e6165_port_jumbo_config,
2527 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2528 .port_pause_config = mv88e6097_port_pause_config,
2529 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2530 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2531 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2532 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2533 .stats_get_strings = mv88e6320_stats_get_strings,
2534 .stats_get_stats = mv88e6390_stats_get_stats,
2535 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2536 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
2537 .watchdog_ops = &mv88e6390_watchdog_ops,
2538 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2539 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002540 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002541 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002542};
2543
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002544static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002545 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002546 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002547 .phy_read = mv88e6165_phy_read,
2548 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002549 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002550 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002551 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002552 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002553 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002554 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002555 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002556 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002557 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002558 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002559 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002560 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002561 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002562 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2563 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002564 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002565 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2566 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002567 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002568 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002569 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002570 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002571 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002572};
2573
2574static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002575 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002576 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002577 .phy_read = mv88e6165_phy_read,
2578 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002579 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002580 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002581 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002582 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002583 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002584 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002585 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2586 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002587 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002588 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2589 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002590 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002591 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002592 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002593 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002594 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002595};
2596
2597static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002598 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002599 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002600 .phy_read = mv88e6xxx_g2_smi_phy_read,
2601 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002602 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002603 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002604 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002605 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002606 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002607 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002608 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002609 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002610 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002611 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002612 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002613 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002614 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002615 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002616 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2617 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002618 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002619 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2620 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002621 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002622 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002623 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002624 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002625 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002626};
2627
2628static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002629 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002630 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2631 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002632 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002633 .phy_read = mv88e6xxx_g2_smi_phy_read,
2634 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002635 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002636 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002637 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002638 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002639 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002640 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002641 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002642 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002643 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002644 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002645 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002646 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002647 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002648 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002649 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2650 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002651 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002652 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2653 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002654 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002655 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002656 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002657 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002658 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002659 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002660};
2661
2662static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002663 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002664 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002665 .phy_read = mv88e6xxx_g2_smi_phy_read,
2666 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002667 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002668 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002669 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002670 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002671 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002672 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002673 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002674 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002675 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002676 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002677 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002678 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002679 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002680 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002681 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2682 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002683 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002684 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2685 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002686 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002687 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002688 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002689 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002690 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002691};
2692
2693static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002694 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002695 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2696 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002697 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002698 .phy_read = mv88e6xxx_g2_smi_phy_read,
2699 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002700 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002701 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002702 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002703 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002704 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002705 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002706 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002707 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002708 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002709 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002710 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002711 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002712 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002713 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002714 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2715 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002716 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002717 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2718 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002719 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002720 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002721 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002722 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002723 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002724 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002725};
2726
2727static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002728 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002729 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002730 .phy_read = mv88e6185_phy_ppu_read,
2731 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002732 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002733 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002734 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002735 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002736 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002737 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002738 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002739 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002740 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2741 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002742 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002743 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2744 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002745 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002746 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002747 .ppu_enable = mv88e6185_g1_ppu_enable,
2748 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002749 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002750 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002751 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002752};
2753
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002754static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002755 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002756 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2757 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002758 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2759 .phy_read = mv88e6xxx_g2_smi_phy_read,
2760 .phy_write = mv88e6xxx_g2_smi_phy_write,
2761 .port_set_link = mv88e6xxx_port_set_link,
2762 .port_set_duplex = mv88e6xxx_port_set_duplex,
2763 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2764 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002765 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002766 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002767 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002768 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002769 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002770 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002771 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002772 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002773 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002774 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2775 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002776 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002777 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2778 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002779 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002780 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002781 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002782 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2783 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002784 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002785};
2786
2787static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002788 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002789 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2790 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002791 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2792 .phy_read = mv88e6xxx_g2_smi_phy_read,
2793 .phy_write = mv88e6xxx_g2_smi_phy_write,
2794 .port_set_link = mv88e6xxx_port_set_link,
2795 .port_set_duplex = mv88e6xxx_port_set_duplex,
2796 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2797 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002798 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002799 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002800 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002801 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002802 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002803 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002804 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002805 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002806 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002807 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2808 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002809 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002810 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2811 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002812 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002813 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002814 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002815 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2816 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002817 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002818};
2819
2820static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002821 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002822 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2823 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002824 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2825 .phy_read = mv88e6xxx_g2_smi_phy_read,
2826 .phy_write = mv88e6xxx_g2_smi_phy_write,
2827 .port_set_link = mv88e6xxx_port_set_link,
2828 .port_set_duplex = mv88e6xxx_port_set_duplex,
2829 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2830 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002831 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002832 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002833 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002834 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002835 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002836 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002837 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002838 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002839 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002840 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2841 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002842 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002843 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2844 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002845 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002846 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002847 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002848 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2849 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002850 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002851};
2852
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002853static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002854 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002855 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2856 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002857 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002858 .phy_read = mv88e6xxx_g2_smi_phy_read,
2859 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002860 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002861 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002862 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002863 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002864 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002865 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002866 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002867 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002868 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002869 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002870 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002871 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002872 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002873 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002874 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2875 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002876 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002877 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2878 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002879 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002880 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002881 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002882 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002883 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002884 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002885};
2886
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002887static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002888 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002889 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2890 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002891 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2892 .phy_read = mv88e6xxx_g2_smi_phy_read,
2893 .phy_write = mv88e6xxx_g2_smi_phy_write,
2894 .port_set_link = mv88e6xxx_port_set_link,
2895 .port_set_duplex = mv88e6xxx_port_set_duplex,
2896 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2897 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002898 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002899 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002900 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002901 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01002902 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002903 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002904 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002905 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002906 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002907 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002908 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2909 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002910 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002911 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2912 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002913 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002914 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002915 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002916 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2917 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002918 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002919};
2920
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002921static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002922 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002923 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2924 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002925 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002926 .phy_read = mv88e6xxx_g2_smi_phy_read,
2927 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002928 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002929 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002930 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002931 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002932 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002933 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002934 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002935 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002936 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002937 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002938 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002939 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002940 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002941 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2942 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002943 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002944 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2945 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002946 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002947 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002948 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002949 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002950};
2951
2952static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002953 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002954 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2955 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002956 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002957 .phy_read = mv88e6xxx_g2_smi_phy_read,
2958 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002959 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002960 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002961 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002962 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002963 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002964 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002965 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002966 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002967 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002968 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002969 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002970 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002971 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002972 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2973 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002974 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002975 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2976 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002977 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04002978 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002979 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002980};
2981
Vivien Didelot16e329a2017-03-28 13:50:33 -04002982static const struct mv88e6xxx_ops mv88e6341_ops = {
2983 /* MV88E6XXX_FAMILY_6341 */
2984 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2985 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2986 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2987 .phy_read = mv88e6xxx_g2_smi_phy_read,
2988 .phy_write = mv88e6xxx_g2_smi_phy_write,
2989 .port_set_link = mv88e6xxx_port_set_link,
2990 .port_set_duplex = mv88e6xxx_port_set_duplex,
2991 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2992 .port_set_speed = mv88e6390_port_set_speed,
2993 .port_tag_remap = mv88e6095_port_tag_remap,
2994 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2995 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2996 .port_set_ether_type = mv88e6351_port_set_ether_type,
2997 .port_jumbo_config = mv88e6165_port_jumbo_config,
2998 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2999 .port_pause_config = mv88e6097_port_pause_config,
3000 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3001 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3002 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3003 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3004 .stats_get_strings = mv88e6320_stats_get_strings,
3005 .stats_get_stats = mv88e6390_stats_get_stats,
3006 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3007 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3008 .watchdog_ops = &mv88e6390_watchdog_ops,
3009 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3010 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003011 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003012 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003013};
3014
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003015static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003016 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003017 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003018 .phy_read = mv88e6xxx_g2_smi_phy_read,
3019 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003020 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003021 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003022 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003023 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003024 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003025 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003026 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003027 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003028 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003029 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003030 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003031 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003032 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003033 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003034 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3035 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003036 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003037 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3038 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003039 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003040 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003041 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003042 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003043 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003044};
3045
3046static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003047 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003048 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003049 .phy_read = mv88e6xxx_g2_smi_phy_read,
3050 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003051 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003052 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003053 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003054 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003055 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003056 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003057 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003058 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003059 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003060 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003061 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003062 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003063 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003064 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003065 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3066 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003067 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003068 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3069 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003070 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003071 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003072 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003073 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003074 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003075};
3076
3077static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003078 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003079 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3080 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003081 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003082 .phy_read = mv88e6xxx_g2_smi_phy_read,
3083 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003084 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003085 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003086 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003087 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003088 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003089 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003090 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003091 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003092 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003093 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003094 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003095 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003096 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003097 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003098 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3099 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003100 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003101 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3102 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003103 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003104 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003105 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b782017-05-01 14:05:22 -04003106 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003107 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003108 .serdes_power = mv88e6352_serdes_power,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003109};
3110
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003111static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003112 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003113 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3114 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003115 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3116 .phy_read = mv88e6xxx_g2_smi_phy_read,
3117 .phy_write = mv88e6xxx_g2_smi_phy_write,
3118 .port_set_link = mv88e6xxx_port_set_link,
3119 .port_set_duplex = mv88e6xxx_port_set_duplex,
3120 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3121 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003122 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003123 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003124 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003125 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003126 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003127 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003128 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003129 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003130 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003131 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003132 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003133 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003134 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3135 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003136 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003137 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3138 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003139 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003140 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003141 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003142 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3143 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003144 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003145};
3146
3147static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003148 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003149 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3150 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003151 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3152 .phy_read = mv88e6xxx_g2_smi_phy_read,
3153 .phy_write = mv88e6xxx_g2_smi_phy_write,
3154 .port_set_link = mv88e6xxx_port_set_link,
3155 .port_set_duplex = mv88e6xxx_port_set_duplex,
3156 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3157 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003158 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003159 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003160 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003161 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003162 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003163 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003164 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003165 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003166 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003167 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003168 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003169 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3170 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003171 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003172 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3173 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003174 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003175 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003176 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003177 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3178 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003179 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003180};
3181
Vivien Didelotf81ec902016-05-09 13:22:58 -04003182static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3183 [MV88E6085] = {
3184 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3185 .family = MV88E6XXX_FAMILY_6097,
3186 .name = "Marvell 88E6085",
3187 .num_databases = 4096,
3188 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003189 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003190 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003191 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003192 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003193 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003194 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003195 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003196 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003197 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003198 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003199 },
3200
3201 [MV88E6095] = {
3202 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3203 .family = MV88E6XXX_FAMILY_6095,
3204 .name = "Marvell 88E6095/88E6095F",
3205 .num_databases = 256,
3206 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003207 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003208 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003209 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003210 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003211 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003212 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003213 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003214 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003215 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003216 },
3217
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003218 [MV88E6097] = {
3219 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3220 .family = MV88E6XXX_FAMILY_6097,
3221 .name = "Marvell 88E6097/88E6097F",
3222 .num_databases = 4096,
3223 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003224 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003225 .port_base_addr = 0x10,
3226 .global1_addr = 0x1b,
3227 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003228 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003229 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003230 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003231 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003232 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3233 .ops = &mv88e6097_ops,
3234 },
3235
Vivien Didelotf81ec902016-05-09 13:22:58 -04003236 [MV88E6123] = {
3237 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3238 .family = MV88E6XXX_FAMILY_6165,
3239 .name = "Marvell 88E6123",
3240 .num_databases = 4096,
3241 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003242 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003243 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003244 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003245 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003246 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003247 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003248 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003249 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003250 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003251 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003252 },
3253
3254 [MV88E6131] = {
3255 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3256 .family = MV88E6XXX_FAMILY_6185,
3257 .name = "Marvell 88E6131",
3258 .num_databases = 256,
3259 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003260 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003261 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003262 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003263 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003264 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003265 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003266 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003267 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003268 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003269 },
3270
Vivien Didelot990e27b2017-03-28 13:50:32 -04003271 [MV88E6141] = {
3272 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3273 .family = MV88E6XXX_FAMILY_6341,
3274 .name = "Marvell 88E6341",
3275 .num_databases = 4096,
3276 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003277 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003278 .port_base_addr = 0x10,
3279 .global1_addr = 0x1b,
3280 .age_time_coeff = 3750,
3281 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003282 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003283 .tag_protocol = DSA_TAG_PROTO_EDSA,
3284 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3285 .ops = &mv88e6141_ops,
3286 },
3287
Vivien Didelotf81ec902016-05-09 13:22:58 -04003288 [MV88E6161] = {
3289 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3290 .family = MV88E6XXX_FAMILY_6165,
3291 .name = "Marvell 88E6161",
3292 .num_databases = 4096,
3293 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003294 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003295 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003296 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003297 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003298 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003299 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003300 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003301 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003302 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003303 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003304 },
3305
3306 [MV88E6165] = {
3307 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3308 .family = MV88E6XXX_FAMILY_6165,
3309 .name = "Marvell 88E6165",
3310 .num_databases = 4096,
3311 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003312 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003313 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003314 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003315 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003316 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003317 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003318 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003319 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003320 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003321 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003322 },
3323
3324 [MV88E6171] = {
3325 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3326 .family = MV88E6XXX_FAMILY_6351,
3327 .name = "Marvell 88E6171",
3328 .num_databases = 4096,
3329 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003330 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003331 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003332 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003333 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003334 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003335 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003336 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003337 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003338 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003339 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003340 },
3341
3342 [MV88E6172] = {
3343 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3344 .family = MV88E6XXX_FAMILY_6352,
3345 .name = "Marvell 88E6172",
3346 .num_databases = 4096,
3347 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003348 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003349 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003350 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003351 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003352 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003353 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003354 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003355 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003356 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003357 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003358 },
3359
3360 [MV88E6175] = {
3361 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3362 .family = MV88E6XXX_FAMILY_6351,
3363 .name = "Marvell 88E6175",
3364 .num_databases = 4096,
3365 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003366 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003367 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003368 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003369 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003370 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003371 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003372 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003373 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003374 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003375 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003376 },
3377
3378 [MV88E6176] = {
3379 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3380 .family = MV88E6XXX_FAMILY_6352,
3381 .name = "Marvell 88E6176",
3382 .num_databases = 4096,
3383 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003384 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003385 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003386 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003387 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003388 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003389 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003390 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003391 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003392 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003393 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003394 },
3395
3396 [MV88E6185] = {
3397 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3398 .family = MV88E6XXX_FAMILY_6185,
3399 .name = "Marvell 88E6185",
3400 .num_databases = 256,
3401 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003402 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003403 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003404 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003405 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003406 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003407 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003408 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003409 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003410 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003411 },
3412
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003413 [MV88E6190] = {
3414 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3415 .family = MV88E6XXX_FAMILY_6390,
3416 .name = "Marvell 88E6190",
3417 .num_databases = 4096,
3418 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003419 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003420 .port_base_addr = 0x0,
3421 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003422 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003423 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003424 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003425 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003426 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003427 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3428 .ops = &mv88e6190_ops,
3429 },
3430
3431 [MV88E6190X] = {
3432 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3433 .family = MV88E6XXX_FAMILY_6390,
3434 .name = "Marvell 88E6190X",
3435 .num_databases = 4096,
3436 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003437 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003438 .port_base_addr = 0x0,
3439 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003440 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003441 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003442 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003443 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003444 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003445 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3446 .ops = &mv88e6190x_ops,
3447 },
3448
3449 [MV88E6191] = {
3450 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3451 .family = MV88E6XXX_FAMILY_6390,
3452 .name = "Marvell 88E6191",
3453 .num_databases = 4096,
3454 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003455 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003456 .port_base_addr = 0x0,
3457 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003458 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003459 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003460 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003461 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003462 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003463 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003464 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003465 },
3466
Vivien Didelotf81ec902016-05-09 13:22:58 -04003467 [MV88E6240] = {
3468 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3469 .family = MV88E6XXX_FAMILY_6352,
3470 .name = "Marvell 88E6240",
3471 .num_databases = 4096,
3472 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003473 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003474 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003475 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003476 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003477 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003478 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003479 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003480 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003481 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003482 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003483 },
3484
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003485 [MV88E6290] = {
3486 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3487 .family = MV88E6XXX_FAMILY_6390,
3488 .name = "Marvell 88E6290",
3489 .num_databases = 4096,
3490 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003491 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003492 .port_base_addr = 0x0,
3493 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003494 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003495 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003496 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003497 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003498 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003499 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3500 .ops = &mv88e6290_ops,
3501 },
3502
Vivien Didelotf81ec902016-05-09 13:22:58 -04003503 [MV88E6320] = {
3504 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3505 .family = MV88E6XXX_FAMILY_6320,
3506 .name = "Marvell 88E6320",
3507 .num_databases = 4096,
3508 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003509 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003510 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003511 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003512 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003513 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003514 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003515 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003516 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003517 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003518 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003519 },
3520
3521 [MV88E6321] = {
3522 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3523 .family = MV88E6XXX_FAMILY_6320,
3524 .name = "Marvell 88E6321",
3525 .num_databases = 4096,
3526 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003527 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003528 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003529 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003530 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003531 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003532 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003533 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003534 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003535 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003536 },
3537
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003538 [MV88E6341] = {
3539 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3540 .family = MV88E6XXX_FAMILY_6341,
3541 .name = "Marvell 88E6341",
3542 .num_databases = 4096,
3543 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003544 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003545 .port_base_addr = 0x10,
3546 .global1_addr = 0x1b,
3547 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003548 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003549 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003550 .tag_protocol = DSA_TAG_PROTO_EDSA,
3551 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3552 .ops = &mv88e6341_ops,
3553 },
3554
Vivien Didelotf81ec902016-05-09 13:22:58 -04003555 [MV88E6350] = {
3556 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3557 .family = MV88E6XXX_FAMILY_6351,
3558 .name = "Marvell 88E6350",
3559 .num_databases = 4096,
3560 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003561 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003562 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003563 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003564 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003565 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003566 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003567 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003568 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003569 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003570 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003571 },
3572
3573 [MV88E6351] = {
3574 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3575 .family = MV88E6XXX_FAMILY_6351,
3576 .name = "Marvell 88E6351",
3577 .num_databases = 4096,
3578 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003579 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003580 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003581 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003582 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003583 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003584 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003585 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003586 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003587 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003588 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003589 },
3590
3591 [MV88E6352] = {
3592 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3593 .family = MV88E6XXX_FAMILY_6352,
3594 .name = "Marvell 88E6352",
3595 .num_databases = 4096,
3596 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003597 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003598 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003599 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003600 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003601 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003602 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003603 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003604 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003605 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003606 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003607 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003608 [MV88E6390] = {
3609 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
3610 .family = MV88E6XXX_FAMILY_6390,
3611 .name = "Marvell 88E6390",
3612 .num_databases = 4096,
3613 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003614 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003615 .port_base_addr = 0x0,
3616 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003617 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003618 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003619 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003620 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003621 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003622 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3623 .ops = &mv88e6390_ops,
3624 },
3625 [MV88E6390X] = {
3626 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
3627 .family = MV88E6XXX_FAMILY_6390,
3628 .name = "Marvell 88E6390X",
3629 .num_databases = 4096,
3630 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003631 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003632 .port_base_addr = 0x0,
3633 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003634 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003635 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003636 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003637 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003638 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003639 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3640 .ops = &mv88e6390x_ops,
3641 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003642};
3643
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003644static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003645{
Vivien Didelota439c062016-04-17 13:23:58 -04003646 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003647
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003648 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3649 if (mv88e6xxx_table[i].prod_num == prod_num)
3650 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003651
Vivien Didelotb9b37712015-10-30 19:39:48 -04003652 return NULL;
3653}
3654
Vivien Didelotfad09c72016-06-21 12:28:20 -04003655static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003656{
3657 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003658 unsigned int prod_num, rev;
3659 u16 id;
3660 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003661
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003662 mutex_lock(&chip->reg_lock);
3663 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
3664 mutex_unlock(&chip->reg_lock);
3665 if (err)
3666 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003667
3668 prod_num = (id & 0xfff0) >> 4;
3669 rev = id & 0x000f;
3670
3671 info = mv88e6xxx_lookup_info(prod_num);
3672 if (!info)
3673 return -ENODEV;
3674
Vivien Didelotcaac8542016-06-20 13:14:09 -04003675 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003676 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003677
Vivien Didelotca070c12016-09-02 14:45:34 -04003678 err = mv88e6xxx_g2_require(chip);
3679 if (err)
3680 return err;
3681
Vivien Didelotfad09c72016-06-21 12:28:20 -04003682 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3683 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003684
3685 return 0;
3686}
3687
Vivien Didelotfad09c72016-06-21 12:28:20 -04003688static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003689{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003690 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003691
Vivien Didelotfad09c72016-06-21 12:28:20 -04003692 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3693 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003694 return NULL;
3695
Vivien Didelotfad09c72016-06-21 12:28:20 -04003696 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003697
Vivien Didelotfad09c72016-06-21 12:28:20 -04003698 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003699 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003700
Vivien Didelotfad09c72016-06-21 12:28:20 -04003701 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003702}
3703
Vivien Didelotfad09c72016-06-21 12:28:20 -04003704static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003705 struct mii_bus *bus, int sw_addr)
3706{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003707 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003708 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04003709 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003710 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003711 else
3712 return -EINVAL;
3713
Vivien Didelotfad09c72016-06-21 12:28:20 -04003714 chip->bus = bus;
3715 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003716
3717 return 0;
3718}
3719
Andrew Lunn7b314362016-08-22 16:01:01 +02003720static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
3721{
Vivien Didelot04bed142016-08-31 18:06:13 -04003722 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003723
Andrew Lunn443d5a12016-12-03 04:35:18 +01003724 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003725}
3726
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003727static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3728 struct device *host_dev, int sw_addr,
3729 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003730{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003731 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003732 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003733 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003734
Vivien Didelota439c062016-04-17 13:23:58 -04003735 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003736 if (!bus)
3737 return NULL;
3738
Vivien Didelotfad09c72016-06-21 12:28:20 -04003739 chip = mv88e6xxx_alloc_chip(dsa_dev);
3740 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003741 return NULL;
3742
Vivien Didelotcaac8542016-06-20 13:14:09 -04003743 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003744 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003745
Vivien Didelotfad09c72016-06-21 12:28:20 -04003746 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003747 if (err)
3748 goto free;
3749
Vivien Didelotfad09c72016-06-21 12:28:20 -04003750 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003751 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003752 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003753
Andrew Lunndc30c352016-10-16 19:56:49 +02003754 mutex_lock(&chip->reg_lock);
3755 err = mv88e6xxx_switch_reset(chip);
3756 mutex_unlock(&chip->reg_lock);
3757 if (err)
3758 goto free;
3759
Vivien Didelote57e5e72016-08-15 17:19:00 -04003760 mv88e6xxx_phy_init(chip);
3761
Andrew Lunna3c53be52017-01-24 14:53:50 +01003762 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003763 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003764 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003765
Vivien Didelotfad09c72016-06-21 12:28:20 -04003766 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003767
Vivien Didelotfad09c72016-06-21 12:28:20 -04003768 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003769free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003770 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003771
3772 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003773}
3774
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003775static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
3776 const struct switchdev_obj_port_mdb *mdb,
3777 struct switchdev_trans *trans)
3778{
3779 /* We don't need any dynamic resource from the kernel (yet),
3780 * so skip the prepare phase.
3781 */
3782
3783 return 0;
3784}
3785
3786static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
3787 const struct switchdev_obj_port_mdb *mdb,
3788 struct switchdev_trans *trans)
3789{
Vivien Didelot04bed142016-08-31 18:06:13 -04003790 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003791
3792 mutex_lock(&chip->reg_lock);
3793 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3794 GLOBAL_ATU_DATA_STATE_MC_STATIC))
3795 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
3796 mutex_unlock(&chip->reg_lock);
3797}
3798
3799static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3800 const struct switchdev_obj_port_mdb *mdb)
3801{
Vivien Didelot04bed142016-08-31 18:06:13 -04003802 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003803 int err;
3804
3805 mutex_lock(&chip->reg_lock);
3806 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3807 GLOBAL_ATU_DATA_STATE_UNUSED);
3808 mutex_unlock(&chip->reg_lock);
3809
3810 return err;
3811}
3812
3813static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
3814 struct switchdev_obj_port_mdb *mdb,
Vivien Didelot438ff532017-05-17 15:46:05 -04003815 switchdev_obj_dump_cb_t *cb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003816{
Vivien Didelot04bed142016-08-31 18:06:13 -04003817 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003818 int err;
3819
3820 mutex_lock(&chip->reg_lock);
3821 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
3822 mutex_unlock(&chip->reg_lock);
3823
3824 return err;
3825}
3826
Florian Fainellia82f67a2017-01-08 14:52:08 -08003827static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003828 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02003829 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003830 .setup = mv88e6xxx_setup,
3831 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003832 .adjust_link = mv88e6xxx_adjust_link,
3833 .get_strings = mv88e6xxx_get_strings,
3834 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3835 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003836 .port_enable = mv88e6xxx_port_enable,
3837 .port_disable = mv88e6xxx_port_disable,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003838 .set_eee = mv88e6xxx_set_eee,
3839 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003840 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003841 .get_eeprom = mv88e6xxx_get_eeprom,
3842 .set_eeprom = mv88e6xxx_set_eeprom,
3843 .get_regs_len = mv88e6xxx_get_regs_len,
3844 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003845 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003846 .port_bridge_join = mv88e6xxx_port_bridge_join,
3847 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3848 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003849 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003850 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3851 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3852 .port_vlan_add = mv88e6xxx_port_vlan_add,
3853 .port_vlan_del = mv88e6xxx_port_vlan_del,
3854 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
3855 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
3856 .port_fdb_add = mv88e6xxx_port_fdb_add,
3857 .port_fdb_del = mv88e6xxx_port_fdb_del,
3858 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003859 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3860 .port_mdb_add = mv88e6xxx_port_mdb_add,
3861 .port_mdb_del = mv88e6xxx_port_mdb_del,
3862 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003863 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3864 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003865};
3866
Florian Fainelliab3d4082017-01-08 14:52:07 -08003867static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3868 .ops = &mv88e6xxx_switch_ops,
3869};
3870
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003871static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003872{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003873 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003874 struct dsa_switch *ds;
3875
Vivien Didelot73b12042017-03-30 17:37:10 -04003876 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003877 if (!ds)
3878 return -ENOMEM;
3879
Vivien Didelotfad09c72016-06-21 12:28:20 -04003880 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003881 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003882 ds->ageing_time_min = chip->info->age_time_coeff;
3883 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003884
3885 dev_set_drvdata(dev, ds);
3886
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003887 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003888}
3889
Vivien Didelotfad09c72016-06-21 12:28:20 -04003890static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003891{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003892 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003893}
3894
Vivien Didelot57d32312016-06-20 13:13:58 -04003895static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003896{
3897 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003898 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003899 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003900 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003901 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003902 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003903
Vivien Didelotcaac8542016-06-20 13:14:09 -04003904 compat_info = of_device_get_match_data(dev);
3905 if (!compat_info)
3906 return -EINVAL;
3907
Vivien Didelotfad09c72016-06-21 12:28:20 -04003908 chip = mv88e6xxx_alloc_chip(dev);
3909 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003910 return -ENOMEM;
3911
Vivien Didelotfad09c72016-06-21 12:28:20 -04003912 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003913
Vivien Didelotfad09c72016-06-21 12:28:20 -04003914 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003915 if (err)
3916 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003917
Andrew Lunnb4308f02016-11-21 23:26:55 +01003918 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
3919 if (IS_ERR(chip->reset))
3920 return PTR_ERR(chip->reset);
3921
Vivien Didelotfad09c72016-06-21 12:28:20 -04003922 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003923 if (err)
3924 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003925
Vivien Didelote57e5e72016-08-15 17:19:00 -04003926 mv88e6xxx_phy_init(chip);
3927
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003928 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003929 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04003930 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003931
Andrew Lunndc30c352016-10-16 19:56:49 +02003932 mutex_lock(&chip->reg_lock);
3933 err = mv88e6xxx_switch_reset(chip);
3934 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02003935 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02003936 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02003937
Andrew Lunndc30c352016-10-16 19:56:49 +02003938 chip->irq = of_irq_get(np, 0);
3939 if (chip->irq == -EPROBE_DEFER) {
3940 err = chip->irq;
3941 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02003942 }
3943
Andrew Lunndc30c352016-10-16 19:56:49 +02003944 if (chip->irq > 0) {
3945 /* Has to be performed before the MDIO bus is created,
3946 * because the PHYs will link there interrupts to these
3947 * interrupt controllers
3948 */
3949 mutex_lock(&chip->reg_lock);
3950 err = mv88e6xxx_g1_irq_setup(chip);
3951 mutex_unlock(&chip->reg_lock);
3952
3953 if (err)
3954 goto out;
3955
3956 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
3957 err = mv88e6xxx_g2_irq_setup(chip);
3958 if (err)
3959 goto out_g1_irq;
3960 }
3961 }
3962
Andrew Lunna3c53be52017-01-24 14:53:50 +01003963 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02003964 if (err)
3965 goto out_g2_irq;
3966
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003967 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003968 if (err)
3969 goto out_mdio;
3970
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003971 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02003972
3973out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01003974 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003975out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01003976 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02003977 mv88e6xxx_g2_irq_free(chip);
3978out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003979 if (chip->irq > 0) {
3980 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01003981 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01003982 mutex_unlock(&chip->reg_lock);
3983 }
Andrew Lunndc30c352016-10-16 19:56:49 +02003984out:
3985 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003986}
3987
3988static void mv88e6xxx_remove(struct mdio_device *mdiodev)
3989{
3990 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04003991 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003992
Andrew Lunn930188c2016-08-22 16:01:03 +02003993 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04003994 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003995 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02003996
Andrew Lunn467126442016-11-20 20:14:15 +01003997 if (chip->irq > 0) {
3998 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
3999 mv88e6xxx_g2_irq_free(chip);
4000 mv88e6xxx_g1_irq_free(chip);
4001 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004002}
4003
4004static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004005 {
4006 .compatible = "marvell,mv88e6085",
4007 .data = &mv88e6xxx_table[MV88E6085],
4008 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004009 {
4010 .compatible = "marvell,mv88e6190",
4011 .data = &mv88e6xxx_table[MV88E6190],
4012 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004013 { /* sentinel */ },
4014};
4015
4016MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4017
4018static struct mdio_driver mv88e6xxx_driver = {
4019 .probe = mv88e6xxx_probe,
4020 .remove = mv88e6xxx_remove,
4021 .mdiodrv.driver = {
4022 .name = "mv88e6085",
4023 .of_match_table = mv88e6xxx_of_match,
4024 },
4025};
4026
Ben Hutchings98e67302011-11-25 14:36:19 +00004027static int __init mv88e6xxx_init(void)
4028{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004029 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004030 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004031}
4032module_init(mv88e6xxx_init);
4033
4034static void __exit mv88e6xxx_cleanup(void)
4035{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004036 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004037 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004038}
4039module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004040
4041MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4042MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4043MODULE_LICENSE("GPL");