blob: 7d509191168b54c39682d87a2ab282ba8a67a693 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T if !64BIT
Paul Burtonea6a3732018-11-07 23:14:09 +00006 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Florian Fainellidfad83c2021-03-30 20:22:07 -07007 select ARCH_HAS_DEBUG_VIRTUAL if !64BIT
Alexander Lobakin34c01e42020-01-22 13:58:51 +03008 select ARCH_HAS_FORTIFY_SOURCE
9 select ARCH_HAS_KCOV
Tiezhu Yang66633ab2021-03-25 20:50:01 +080010 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE if !EVA
Alexander Lobakin34c01e42020-01-22 13:58:51 +030011 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
Matt Redfearn12597982017-05-15 10:46:35 +010012 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080013 select ARCH_HAS_UBSAN_SANITIZE_ALL
Xingxing Su8b3165e2020-12-03 15:22:51 +080014 select ARCH_HAS_GCOV_PROFILE_ALL
Tiezhu Yanga8c0f1c2020-12-07 20:21:42 +080015 select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
Matt Redfearn12597982017-05-15 10:46:35 +010016 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020017 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010018 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070019 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070020 select ARCH_USE_QUEUED_SPINLOCKS
Alexandre Ghiti9035bd22019-09-23 15:39:18 -070021 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Matt Redfearn12597982017-05-15 10:46:35 +010022 select ARCH_WANT_IPC_PARSE_VERSION
Alexander Lobakind3a4e0f2021-01-10 11:57:01 +000023 select ARCH_WANT_LD_ORPHAN_WARN
Shile Zhang10916702019-12-04 08:46:31 +080024 select BUILDTIME_TABLE_SORT
Matt Redfearn12597982017-05-15 10:46:35 +010025 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000026 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010027 select CPU_PM if CPU_IDLE
28 select GENERIC_ATOMIC64 if !64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010029 select GENERIC_CMOS_UPDATE
30 select GENERIC_CPU_AUTOPROBE
Alexander Lobakinbab1dde2021-02-25 05:57:00 -080031 select GENERIC_FIND_FIRST_BIT
Vincenzo Frascino24640f22019-06-21 10:52:46 +010032 select GENERIC_GETTIMEOFDAY
Paul Burtonb962aeb2018-08-29 14:54:00 -070033 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010034 select GENERIC_IRQ_PROBE
35 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010036 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010037 select GENERIC_LIB_ASHLDI3
38 select GENERIC_LIB_ASHRDI3
39 select GENERIC_LIB_CMPDI2
40 select GENERIC_LIB_LSHRDI3
41 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010042 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
43 select GENERIC_SMP_IDLE_THREAD
44 select GENERIC_TIME_VSYSCALL
Christoph Hellwig446f0622019-07-11 20:56:52 -070045 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010046 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070047 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010048 select HAVE_ARCH_JUMP_LABEL
Arnd Bergmann42b20992021-01-22 12:02:51 +010049 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
Matt Redfearn109c32f2016-11-24 17:32:45 +000050 select HAVE_ARCH_MMAP_RND_BITS if MMU
51 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000052 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020053 select HAVE_ARCH_TRACEHOOK
Daniel Silsby45e03e62019-07-15 17:40:01 -040054 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +090055 select HAVE_ASM_MODVERSIONS
Paul Burton36366e32019-12-05 10:23:18 -080056 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
Matt Redfearn12597982017-05-15 10:46:35 +010057 select HAVE_CONTEXT_TRACKING
Frederic Weisbecker490f5612020-01-27 16:41:52 +010058 select HAVE_TIF_NOHZ
Wu Zhangjin64575f92010-10-27 18:59:09 +080059 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010060 select HAVE_DEBUG_KMEMLEAK
61 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010062 select HAVE_DMA_CONTIGUOUS
63 select HAVE_DYNAMIC_FTRACE
Alexander Lobakin34c01e42020-01-22 13:58:51 +030064 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
Matt Redfearn12597982017-05-15 10:46:35 +010065 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070066 select HAVE_FAST_GUP
Matt Redfearn12597982017-05-15 10:46:35 +010067 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080068 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010069 select HAVE_FUNCTION_TRACER
Alexander Lobakin34c01e42020-01-22 13:58:51 +030070 select HAVE_GCC_PLUGINS
71 select HAVE_GENERIC_VDSO
Matt Redfearn12597982017-05-15 10:46:35 +010072 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070073 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010074 select HAVE_IRQ_EXIT_ON_IRQ_STACK
75 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070076 select HAVE_KPROBES
77 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000078 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
David Howells786d35d2012-09-28 14:31:03 +093079 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070080 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010081 select HAVE_PERF_EVENTS
Tiezhu Yang1ddc96b2021-02-04 11:35:22 +080082 select HAVE_PERF_REGS
83 select HAVE_PERF_USER_STACK_DUMP
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020084 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070085 select HAVE_RSEQ
Hassan Naveed16c0f032019-11-15 23:44:49 +000086 select HAVE_SPARSE_SYSCALL_NR
Masahiro Yamadad148eac2018-06-14 19:36:45 +090087 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010088 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010089 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010090 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010091 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010092 select MODULES_USE_ELF_REL if MODULES
Alexander Lobakin34c01e42020-01-22 13:58:51 +030093 select MODULES_USE_ELF_RELA if MODULES && 64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010094 select PERF_USE_VMALLOC
Thomas Gleixner981aa1d2020-09-28 12:13:07 +020095 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
Arnd Bergmann05a0a342018-08-28 16:26:30 +020096 select RTC_LIB
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020097 select SET_FS
Matt Redfearn12597982017-05-15 10:46:35 +010098 select SYSCTL_EXCEPTION_TRACE
99 select VIRT_TO_BUS
Al Viro0bb87f02020-06-14 00:18:12 -0400100 select ARCH_HAS_ELFCORE_COMPAT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Christoph Hellwigd3991572020-04-16 17:00:07 +0200102config MIPS_FIXUP_BIGPHYS_ADDR
103 bool
104
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200105config MIPS_GENERIC
106 bool
107
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200108config MACH_INGENIC
109 bool
110 select SYS_SUPPORTS_32BIT_KERNEL
111 select SYS_SUPPORTS_LITTLE_ENDIAN
112 select SYS_SUPPORTS_ZBOOT
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200113 select DMA_NONCOHERENT
114 select IRQ_MIPS_CPU
115 select PINCTRL
116 select GPIOLIB
117 select COMMON_CLK
118 select GENERIC_IRQ_CHIP
119 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
120 select USE_OF
121 select CPU_SUPPORTS_CPUFREQ
122 select MIPS_EXTERNAL_TIMER
123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124menu "Machine selection"
125
Ralf Baechle5e83d432005-10-29 19:32:41 +0100126choice
127 prompt "System type"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200128 default MIPS_GENERIC_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200130config MIPS_GENERIC_KERNEL
Paul Burtoneed0eab2016-10-05 18:18:20 +0100131 bool "Generic board-agnostic MIPS kernel"
Christoph Hellwig4e066442021-02-10 10:56:41 +0100132 select ARCH_HAS_SETUP_DMA_OPS
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200133 select MIPS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100134 select BOOT_RAW
135 select BUILTIN_DTB
136 select CEVT_R4K
137 select CLKSRC_MIPS_GIC
138 select COMMON_CLK
Paul Burtoneed0eab2016-10-05 18:18:20 +0100139 select CPU_MIPSR2_IRQ_EI
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300140 select CPU_MIPSR2_IRQ_VI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100141 select CSRC_R4K
Christoph Hellwig4e066442021-02-10 10:56:41 +0100142 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100143 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100144 select IRQ_MIPS_CPU
Paul Burton0211d492018-07-27 18:23:21 -0700145 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100146 select MIPS_CPU_SCACHE
147 select MIPS_GIC
148 select MIPS_L1_CACHE_SHIFT_7
149 select NO_EXCEPT_FILL
150 select PCI_DRIVERS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100151 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000152 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100153 select SYS_HAS_CPU_MIPS32_R1
154 select SYS_HAS_CPU_MIPS32_R2
155 select SYS_HAS_CPU_MIPS32_R6
156 select SYS_HAS_CPU_MIPS64_R1
157 select SYS_HAS_CPU_MIPS64_R2
158 select SYS_HAS_CPU_MIPS64_R6
159 select SYS_SUPPORTS_32BIT_KERNEL
160 select SYS_SUPPORTS_64BIT_KERNEL
161 select SYS_SUPPORTS_BIG_ENDIAN
162 select SYS_SUPPORTS_HIGHMEM
163 select SYS_SUPPORTS_LITTLE_ENDIAN
164 select SYS_SUPPORTS_MICROMIPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100165 select SYS_SUPPORTS_MIPS16
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300166 select SYS_SUPPORTS_MIPS_CPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100167 select SYS_SUPPORTS_MULTITHREADING
168 select SYS_SUPPORTS_RELOCATABLE
169 select SYS_SUPPORTS_SMARTMIPS
Paul Cercueilc3e2ee62020-09-06 21:29:29 +0200170 select SYS_SUPPORTS_ZBOOT
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300171 select UHI_BOOT
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100172 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
173 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
174 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
175 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
176 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
177 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100178 select USE_OF
179 help
180 Select this to build a kernel which aims to support multiple boards,
181 generally using a flattened device tree passed from the bootloader
182 using the boot protocol defined in the UHI (Unified Hosting
183 Interface) specification.
184
Manuel Lauss42a4f172010-07-15 21:45:04 +0200185config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900186 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200187 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100188 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600189 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200190 select IRQ_MIPS_CPU
Christoph Hellwiga86497d2021-02-10 10:56:40 +0100191 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is
Christoph Hellwigd3991572020-04-16 17:00:07 +0200192 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
Manuel Lauss42a4f172010-07-15 21:45:04 +0200193 select SYS_HAS_CPU_MIPS32_R1
194 select SYS_SUPPORTS_32BIT_KERNEL
195 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200196 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800197 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200198 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200200config AR7
201 bool "Texas Instruments AR7"
202 select BOOT_ELF32
203 select DMA_NONCOHERENT
204 select CEVT_R4K
205 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200206 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200207 select NO_EXCEPT_FILL
208 select SWAP_IO_SPACE
209 select SYS_HAS_CPU_MIPS32_R1
210 select SYS_HAS_EARLY_PRINTK
211 select SYS_SUPPORTS_32BIT_KERNEL
212 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200213 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800214 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200215 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200216 select VLYNQ
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700217 select HAVE_LEGACY_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200218 help
219 Support for the Texas Instruments AR7 System-on-a-Chip
220 family: TNETD7100, 7200 and 7300.
221
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400222config ATH25
223 bool "Atheros AR231x/AR531x SoC support"
224 select CEVT_R4K
225 select CSRC_R4K
226 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200227 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400228 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400229 select SYS_HAS_CPU_MIPS32_R1
230 select SYS_SUPPORTS_BIG_ENDIAN
231 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400232 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400233 help
234 Support for Atheros AR231x and Atheros AR531x based boards
235
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100236config ATH79
237 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200238 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100239 select BOOT_RAW
240 select CEVT_R4K
241 select CSRC_R4K
242 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200243 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200244 select PINCTRL
Alban Bedel411520a2015-04-19 14:30:04 +0200245 select COMMON_CLK
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200246 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100247 select SYS_HAS_CPU_MIPS32_R2
248 select SYS_HAS_EARLY_PRINTK
249 select SYS_SUPPORTS_32BIT_KERNEL
250 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200251 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100252 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200253 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100254 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100255 help
256 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
257
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800258config BMIPS_GENERIC
259 bool "Broadcom Generic BMIPS kernel"
Álvaro Fernández Rojas29906e12020-06-17 12:50:33 +0200260 select ARCH_HAS_RESET_CONTROLLER
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200261 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
262 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700263 select BOOT_RAW
264 select NO_EXCEPT_FILL
265 select USE_OF
266 select CEVT_R4K
267 select CSRC_R4K
268 select SYNC_R4K
269 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000270 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800271 select BCM7038_L1_IRQ
272 select BCM7120_L2_IRQ
273 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200274 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800275 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700276 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800277 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700278 select SYS_SUPPORTS_BIG_ENDIAN
279 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800280 select SYS_HAS_CPU_BMIPS32_3300
281 select SYS_HAS_CPU_BMIPS4350
282 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700283 select SYS_HAS_CPU_BMIPS5000
284 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800285 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
286 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
287 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
288 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700289 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700290 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800291 Build a generic DT-based kernel image that boots on select
292 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
293 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
294 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700295
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200296config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100297 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000298 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100299 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000300 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200301 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100302 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200303 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100304 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000305 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200306 select SYS_SUPPORTS_32BIT_KERNEL
307 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200308 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200309 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200310 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100311 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200312 select GPIOLIB
313 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200314 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100315 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000316 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200317 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100318 Support for BCM47XX based boards
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200319
Maxime Bizone7300d02009-08-18 13:23:37 +0100320config BCM63XX
321 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000322 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100323 select CEVT_R4K
324 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200325 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100326 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200327 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100328 select SYS_SUPPORTS_32BIT_KERNEL
329 select SYS_SUPPORTS_BIG_ENDIAN
330 select SYS_HAS_EARLY_PRINTK
331 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200332 select GPIOLIB
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800333 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200334 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700335 select HAVE_LEGACY_CLK
Maxime Bizone7300d02009-08-18 13:23:37 +0100336 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100337 Support for BCM63XX based boards
Maxime Bizone7300d02009-08-18 13:23:37 +0100338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200340 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100341 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000342 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900343 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100345 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100346 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200348 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900349 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900350 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100351 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900352 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700353 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100354 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100355 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100356 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200359 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900361 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100362 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900363 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100364 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100365 select CPU_DADDI_WORKAROUNDS if 64BIT
366 select CPU_R4000_WORKAROUNDS if 64BIT
367 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700369 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200370 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100371 select SYS_HAS_CPU_R3000
372 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700373 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800374 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100375 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900376 select SYS_SUPPORTS_128HZ
377 select SYS_SUPPORTS_256HZ
378 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800379 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100380 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 This enables support for DEC's MIPS based workstations. For details
382 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
383 DECstation porting pages on <http://decstation.unix-ag.org/>.
384
385 If you have one of the following DECstation Models you definitely
386 want to choose R4xx0 for the CPU Type:
387
Ralf Baechle93088162007-08-29 14:21:45 +0100388 DECstation 5000/50
389 DECstation 5000/150
390 DECstation 5000/260
391 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
393 otherwise choose R3000.
394
Ralf Baechle5e83d432005-10-29 19:32:41 +0100395config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200396 bool "Jazz family of machines"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200397 select ARC_MEMORY
398 select ARC_PROMLIB
Ralf Baechlea211a0822018-02-05 15:37:43 +0100399 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100400 select ARCH_MIGHT_HAVE_PC_SERIO
Christoph Hellwig2f9237d2020-07-08 09:30:00 +0200401 select DMA_OPS
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100402 select FW_ARC
403 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100404 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100405 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000406 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100407 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100408 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100409 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200410 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100411 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100412 select I8259
413 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100414 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100415 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800416 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900417 select SYS_SUPPORTS_100HZ
Arnd Bergmannaadfe4b2021-01-22 12:02:50 +0100418 select SYS_SUPPORTS_LITTLE_ENDIAN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100420 This a family of machines based on the MIPS R4030 chipset which was
421 used by several vendors to build RISC/os and Windows NT workstations.
422 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
423 Olivetti M700-10 workstations.
Ralf Baechle5e83d432005-10-29 19:32:41 +0100424
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200425config MACH_INGENIC_SOC
Paul Burtonde361e82015-05-24 16:11:13 +0100426 bool "Ingenic SoC based machines"
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200427 select MIPS_GENERIC
428 select MACH_INGENIC
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200429 select SYS_SUPPORTS_ZBOOT_UART16550
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000430
John Crispin171bb2f2011-03-30 09:27:47 +0200431config LANTIQ
432 bool "Lantiq based platforms"
433 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200434 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200435 select CEVT_R4K
436 select CSRC_R4K
437 select SYS_HAS_CPU_MIPS32_R1
438 select SYS_HAS_CPU_MIPS32_R2
439 select SYS_SUPPORTS_BIG_ENDIAN
440 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200441 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200442 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000443 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200444 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200445 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200446 select SWAP_IO_SPACE
447 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200448 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700449 select HAVE_LEGACY_CLK
John Crispina0392222012-04-13 20:56:13 +0200450 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200451 select PINCTRL
452 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200453 select ARCH_HAS_RESET_CONTROLLER
454 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200455
Huacai Chen30ad29b2015-04-21 10:00:35 +0800456config MACH_LOONGSON32
Huacai Chencaed1d12019-11-04 14:11:21 +0800457 bool "Loongson 32-bit family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800458 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900459 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800460 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800461
Huacai Chen30ad29b2015-04-21 10:00:35 +0800462 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
463 the Institute of Computing Technology (ICT), Chinese Academy of
464 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900465
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800466config MACH_LOONGSON2EF
467 bool "Loongson-2E/F family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200468 select SYS_SUPPORTS_ZBOOT
469 help
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800470 This enables the support of early Loongson-2E/F family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200471
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800472config MACH_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +0800473 bool "Loongson 64-bit family of machines"
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800474 select ARCH_SPARSEMEM_ENABLE
475 select ARCH_MIGHT_HAVE_PC_PARPORT
476 select ARCH_MIGHT_HAVE_PC_SERIO
477 select GENERIC_ISA_DMA_SUPPORT_BROKEN
478 select BOOT_ELF32
479 select BOARD_SCACHE
480 select CSRC_R4K
481 select CEVT_R4K
482 select CPU_HAS_WB
483 select FORCE_PCI
484 select ISA
485 select I8259
486 select IRQ_MIPS_CPU
Jiaxun Yang7d6d2832020-05-27 14:34:34 +0800487 select NO_EXCEPT_FILL
Tiezhu Yang5125bfe2020-03-31 15:00:06 +0800488 select NR_CPUS_DEFAULT_64
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800489 select USE_GENERIC_EARLY_PRINTK_8250
Jiaxun Yang6423e592020-05-26 17:21:16 +0800490 select PCI_DRIVERS_GENERIC
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800491 select SYS_HAS_CPU_LOONGSON64
492 select SYS_HAS_EARLY_PRINTK
493 select SYS_SUPPORTS_SMP
494 select SYS_SUPPORTS_HOTPLUG_CPU
495 select SYS_SUPPORTS_NUMA
496 select SYS_SUPPORTS_64BIT_KERNEL
497 select SYS_SUPPORTS_HIGHMEM
498 select SYS_SUPPORTS_LITTLE_ENDIAN
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800499 select SYS_SUPPORTS_ZBOOT
Jinyang Hea307a4c2020-11-25 18:07:46 +0800500 select SYS_SUPPORTS_RELOCATABLE
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800501 select ZONE_DMA32
Jiaxun Yang87fcfa72020-03-25 11:55:02 +0800502 select COMMON_CLK
503 select USE_OF
504 select BUILTIN_DTB
Huacai Chen39c14852020-07-29 14:58:37 +0800505 select PCI_HOST_GENERIC
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800506 help
Huacai Chencaed1d12019-11-04 14:11:21 +0800507 This enables the support of Loongson-2/3 family of machines.
508
509 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
510 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
511 and Loongson-2F which will be removed), developed by the Institute
512 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200513
Andrew Bresticker6a438302015-03-16 14:43:10 -0700514config MACH_PISTACHIO
515 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700516 select BOOT_ELF32
517 select BOOT_RAW
518 select CEVT_R4K
519 select CLKSRC_MIPS_GIC
520 select COMMON_CLK
521 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100522 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200523 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200524 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700525 select MFD_SYSCON
526 select MIPS_CPU_SCACHE
527 select MIPS_GIC
528 select PINCTRL
529 select REGULATOR
530 select SYS_HAS_CPU_MIPS32_R2
531 select SYS_SUPPORTS_32BIT_KERNEL
532 select SYS_SUPPORTS_LITTLE_ENDIAN
533 select SYS_SUPPORTS_MIPS_CPS
534 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100535 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700536 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300537 select SYS_HAS_EARLY_PRINTK
538 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700539 select USE_OF
540 help
541 This enables support for the IMG Pistachio SoC platform.
542
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200544 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000545 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100546 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100547 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000549 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100550 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100551 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700552 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700553 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200554 select CSRC_R4K
Christoph Hellwiga86497d2021-02-10 10:56:40 +0100555 select DMA_NONCOHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100557 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100558 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100559 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200561 select IRQ_MIPS_CPU
Ralf Baechle5e83d432005-10-29 19:32:41 +0100562 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100563 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200564 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700565 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100566 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200567 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700568 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100570 select SYS_HAS_CPU_MIPS32_R1
571 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000572 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600573 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000574 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100575 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200576 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000577 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100578 select SYS_HAS_CPU_NEVADA
579 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700580 select SYS_SUPPORTS_32BIT_KERNEL
581 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100582 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600583 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100584 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000585 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200586 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700587 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000588 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100589 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200590 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100591 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000592 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800593 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100594 select USE_OF
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200595 select WAR_ICACHE_REFILLS
James Hoganabcc82b2015-04-27 15:07:19 +0100596 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000598 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 board.
600
Joshua Henderson2572f002016-01-13 18:15:39 -0700601config MACH_PIC32
602 bool "Microchip PIC32 Family"
603 help
604 This enables support for the Microchip PIC32 family of platforms.
605
606 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
607 microcontrollers.
608
Ralf Baechle5e83d432005-10-29 19:32:41 +0100609config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900610 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100611 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000612 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100613 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200614 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200615 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100616
Lauri Kasanenbaec9702021-01-13 17:11:23 +0200617config MACH_NINTENDO64
618 bool "Nintendo 64 console"
619 select CEVT_R4K
620 select CSRC_R4K
621 select SYS_HAS_CPU_R4300
622 select SYS_SUPPORTS_BIG_ENDIAN
623 select SYS_SUPPORTS_ZBOOT
624 select SYS_SUPPORTS_32BIT_KERNEL
625 select SYS_SUPPORTS_64BIT_KERNEL
626 select DMA_NONCOHERENT
627 select IRQ_MIPS_CPU
628
John Crispinae2b5bb2013-01-20 22:05:30 +0100629config RALINK
630 bool "Ralink based machines"
631 select CEVT_R4K
632 select CSRC_R4K
633 select BOOT_RAW
634 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200635 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100636 select USE_OF
637 select SYS_HAS_CPU_MIPS32_R1
638 select SYS_HAS_CPU_MIPS32_R2
639 select SYS_SUPPORTS_32BIT_KERNEL
640 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200641 select SYS_SUPPORTS_MIPS16
Chuanhong Guo1f0400d2020-10-13 10:05:47 +0800642 select SYS_SUPPORTS_ZBOOT
John Crispinae2b5bb2013-01-20 22:05:30 +0100643 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100644 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200645 select ARCH_HAS_RESET_CONTROLLER
646 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100647
Bert Vermeulen40421472021-01-19 10:21:07 +0100648config MACH_REALTEK_RTL
649 bool "Realtek RTL838x/RTL839x based machines"
650 select MIPS_GENERIC
651 select DMA_NONCOHERENT
652 select IRQ_MIPS_CPU
653 select CSRC_R4K
654 select CEVT_R4K
655 select SYS_HAS_CPU_MIPS32_R1
656 select SYS_HAS_CPU_MIPS32_R2
657 select SYS_SUPPORTS_BIG_ENDIAN
658 select SYS_SUPPORTS_32BIT_KERNEL
659 select SYS_SUPPORTS_MIPS16
660 select SYS_SUPPORTS_MULTITHREADING
661 select SYS_SUPPORTS_VPE_LOADER
662 select SYS_HAS_EARLY_PRINTK
663 select SYS_HAS_EARLY_PRINTK_8250
664 select USE_GENERIC_EARLY_PRINTK_8250
665 select BOOT_RAW
666 select PINCTRL
667 select USE_OF
668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200670 bool "SGI IP22 (Indy/Indigo2)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200671 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200672 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100673 select FW_ARC
674 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100675 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100677 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000678 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100679 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100681 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100682 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100683 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200685 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000686 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100687 select SGI_HAS_I8042
688 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200689 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100690 select SGI_HAS_SEEQ
691 select SGI_HAS_WD93
692 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100694 select SYS_HAS_CPU_R4X00
695 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200696 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700697 select SYS_SUPPORTS_32BIT_KERNEL
698 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100699 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +0200700 select WAR_R4600_V1_INDEX_ICACHEOP
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +0200701 select WAR_R4600_V1_HIT_CACHEOP
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200702 select WAR_R4600_V2_HIT_CACHEOP
Florian Fainelli930beb52014-01-14 09:54:38 -0800703 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 help
705 This are the SGI Indy, Challenge S and Indigo2, as well as certain
706 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
707 that runs on these, say Y here.
708
709config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200710 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200711 select ARCH_HAS_PHYS_TO_DMA
Mike Rapoport397dc002019-09-16 14:13:10 +0300712 select ARCH_SPARSEMEM_ENABLE
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100713 select FW_ARC
714 select FW_ARC64
Thomas Bogendoerfere9422422019-10-22 18:13:15 +0200715 select ARC_CMDLINE_ONLY
Ralf Baechle5e83d432005-10-29 19:32:41 +0100716 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100717 select DEFAULT_SGI_PARTITION
Christoph Hellwig04100452021-03-01 08:38:32 +0100718 select FORCE_PCI
Ralf Baechle36a88532007-03-01 11:56:43 +0000719 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100720 select HAVE_PCI
Thomas Bogendoerfer69a07a42019-02-19 16:57:20 +0100721 select IRQ_MIPS_CPU
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200722 select IRQ_DOMAIN_HIERARCHY
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000723 select NR_CPUS_DEFAULT_64
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200724 select PCI_DRIVERS_GENERIC
725 select PCI_XTALK_BRIDGE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100726 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700727 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100728 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100729 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000730 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200731 select WAR_R10000_LLSC
Florian Fainelli930beb52014-01-14 09:54:38 -0800732 select MIPS_L1_CACHE_SHIFT_7
Mike Rapoport6c86a302020-08-05 15:51:41 +0300733 select NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 help
735 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
736 workstations. To compile a Linux kernel that runs on these, say Y
737 here.
738
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100739config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800740 bool "SGI IP28 (Indigo2 R10k)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200741 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200742 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100743 select FW_ARC
744 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100745 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100746 select BOOT_ELF64
747 select CEVT_R4K
748 select CSRC_R4K
749 select DEFAULT_SGI_PARTITION
750 select DMA_NONCOHERENT
751 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200752 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100753 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100754 select I8253
755 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100756 select SGI_HAS_I8042
757 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200758 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100759 select SGI_HAS_SEEQ
760 select SGI_HAS_WD93
761 select SGI_HAS_ZILOG
762 select SWAP_IO_SPACE
763 select SYS_HAS_CPU_R10000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200764 select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100765 select SYS_SUPPORTS_64BIT_KERNEL
766 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200767 select WAR_R10000_LLSC
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200768 select MIPS_L1_CACHE_SHIFT_7
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100769 help
770 This is the SGI Indigo2 with R10000 processor. To compile a Linux
771 kernel that runs on these, say Y here.
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100772
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200773config SGI_IP30
774 bool "SGI IP30 (Octane/Octane2)"
775 select ARCH_HAS_PHYS_TO_DMA
776 select FW_ARC
777 select FW_ARC64
778 select BOOT_ELF64
779 select CEVT_R4K
780 select CSRC_R4K
Christoph Hellwig04100452021-03-01 08:38:32 +0100781 select FORCE_PCI
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200782 select SYNC_R4K if SMP
783 select ZONE_DMA32
784 select HAVE_PCI
785 select IRQ_MIPS_CPU
786 select IRQ_DOMAIN_HIERARCHY
787 select NR_CPUS_DEFAULT_2
788 select PCI_DRIVERS_GENERIC
789 select PCI_XTALK_BRIDGE
790 select SYS_HAS_EARLY_PRINTK
791 select SYS_HAS_CPU_R10000
792 select SYS_SUPPORTS_64BIT_KERNEL
793 select SYS_SUPPORTS_BIG_ENDIAN
794 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200795 select WAR_R10000_LLSC
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200796 select MIPS_L1_CACHE_SHIFT_7
797 select ARC_MEMORY
798 help
799 These are the SGI Octane and Octane2 graphics workstations. To
800 compile a Linux kernel that runs on these, say Y here.
801
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100803 bool "SGI IP32 (O2)"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200804 select ARC_MEMORY
805 select ARC_PROMLIB
Christoph Hellwig03df8222018-06-15 13:08:48 +0200806 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100807 select FW_ARC
808 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100810 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000811 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100813 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200814 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 select R5000_CPU_SCACHE
816 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100817 select SYS_HAS_CPU_R5000
818 select SYS_HAS_CPU_R10000 if BROKEN
819 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000820 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700821 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100822 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200823 select WAR_ICACHE_REFILLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 help
825 If you want this kernel to run on SGI O2 workstation, say Y here.
826
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900827config SIBYTE_CRHINE
828 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100829 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100830 select SIBYTE_BCM1120
831 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100832 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100833 select SYS_SUPPORTS_BIG_ENDIAN
834 select SYS_SUPPORTS_LITTLE_ENDIAN
835
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900836config SIBYTE_CARMEL
837 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100838 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100839 select SIBYTE_BCM1120
840 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100841 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100842 select SYS_SUPPORTS_BIG_ENDIAN
843 select SYS_SUPPORTS_LITTLE_ENDIAN
844
845config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200846 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100847 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100848 select SIBYTE_BCM1125
849 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100850 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100851 select SYS_SUPPORTS_BIG_ENDIAN
852 select SYS_SUPPORTS_HIGHMEM
853 select SYS_SUPPORTS_LITTLE_ENDIAN
854
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900855config SIBYTE_RHONE
856 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900857 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900858 select SIBYTE_BCM1125H
859 select SWAP_IO_SPACE
860 select SYS_HAS_CPU_SB1
861 select SYS_SUPPORTS_BIG_ENDIAN
862 select SYS_SUPPORTS_LITTLE_ENDIAN
863
864config SIBYTE_SWARM
865 bool "Sibyte BCM91250A-SWARM"
866 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200867 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900868 select SIBYTE_SB1250
869 select SWAP_IO_SPACE
870 select SYS_HAS_CPU_SB1
871 select SYS_SUPPORTS_BIG_ENDIAN
872 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900873 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000874 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000875 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900876
877config SIBYTE_LITTLESUR
878 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900879 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200880 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900881 select SIBYTE_SB1250
882 select SWAP_IO_SPACE
883 select SYS_HAS_CPU_SB1
884 select SYS_SUPPORTS_BIG_ENDIAN
885 select SYS_SUPPORTS_HIGHMEM
886 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000887 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900888
889config SIBYTE_SENTOSA
890 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900891 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900892 select SIBYTE_SB1250
893 select SWAP_IO_SPACE
894 select SYS_HAS_CPU_SB1
895 select SYS_SUPPORTS_BIG_ENDIAN
896 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000897 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900898
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900899config SIBYTE_BIGSUR
900 bool "Sibyte BCM91480B-BigSur"
901 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900902 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900903 select SIBYTE_BCM1x80
904 select SWAP_IO_SPACE
905 select SYS_HAS_CPU_SB1
906 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000907 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900908 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000909 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000910 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900911
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100912config SNI_RM
913 bool "SNI RM200/300/400"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200914 select ARC_MEMORY
915 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100916 select FW_ARC if CPU_LITTLE_ENDIAN
917 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000918 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100919 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100920 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100921 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100922 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100923 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000924 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100925 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100926 select DMA_NONCOHERENT
927 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100928 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100929 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100930 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200931 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100932 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100933 select I8259
934 select ISA
Thomas Bogendoerfer564c8362020-09-14 18:05:00 +0200935 select MIPS_L1_CACHE_SHIFT_6
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200936 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100937 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200938 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100939 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200940 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000941 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700942 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800943 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200944 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100945 select SYS_SUPPORTS_HIGHMEM
946 select SYS_SUPPORTS_LITTLE_ENDIAN
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200947 select WAR_R4600_V2_HIT_CACHEOP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100949 The SNI RM200/300/400 are MIPS-based machines manufactured by
950 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100951 Technology and now in turn merged with Fujitsu. Say Y here to
952 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900954config MACH_TX39XX
955 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100956
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900957config MACH_TX49XX
958 bool "Toshiba TX49 series based machines"
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +0200959 select WAR_TX49XX_ICACHE_INDEX_INV
Ralf Baechle23fbee92005-07-25 22:45:45 +0000960
Ralf Baechle73b43902008-07-16 16:12:25 +0100961config MIKROTIK_RB532
962 bool "Mikrotik RB532 boards"
963 select CEVT_R4K
964 select CSRC_R4K
965 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100966 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200967 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100968 select SYS_HAS_CPU_MIPS32_R1
969 select SYS_SUPPORTS_32BIT_KERNEL
970 select SYS_SUPPORTS_LITTLE_ENDIAN
971 select SWAP_IO_SPACE
972 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200973 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800974 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100975 help
976 Support the Mikrotik(tm) RouterBoard 532 series,
977 based on the IDT RC32434 SoC.
978
David Daney9ddebc42013-05-22 15:10:46 +0000979config CAVIUM_OCTEON_SOC
980 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800981 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100982 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100983 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200984 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800985 select SYS_SUPPORTS_64BIT_KERNEL
986 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200987 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200988 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300989 select SYS_SUPPORTS_LITTLE_ENDIAN
990 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800991 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800992 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100993 select HAVE_PCI
Masahiro Yamada78bdbba2020-03-25 16:45:29 +0900994 select HAVE_PLAT_DELAY
995 select HAVE_PLAT_FW_INIT_CMDLINE
996 select HAVE_PLAT_MEMCPY
David Daneyf00e0012010-10-01 13:27:30 -0700997 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700998 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200999 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +02001000 select USE_OF
1001 select ARCH_SPARSEMEM_ENABLE
1002 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -05001003 select NR_CPUS_DEFAULT_64
1004 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -07001005 select BUILTIN_DTB
Julian Brahaf766b282021-03-26 01:34:56 -04001006 select MTD
David Daney8c1e6b12015-03-05 17:31:30 +03001007 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001008 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -06001009 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -08001010 help
1011 This option supports all of the Octeon reference boards from Cavium
1012 Networks. It builds a kernel that dynamically determines the Octeon
1013 CPU type and supports all known board reference implementations.
1014 Some of the supported boards are:
1015 EBT3000
1016 EBH3000
1017 EBH3100
1018 Thunder
1019 Kodama
1020 Hikari
1021 Say Y here for most Octeon reference boards.
1022
Jayachandran C7f058e82011-05-07 01:36:57 +05301023config NLM_XLR_BOARD
1024 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +05301025 select BOOT_ELF32
1026 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +05301027 select SYS_HAS_CPU_XLR
1028 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001029 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +05301030 select SWAP_IO_SPACE
1031 select SYS_SUPPORTS_32BIT_KERNEL
1032 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001033 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +05301034 select SYS_SUPPORTS_BIG_ENDIAN
1035 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +05301036 select NR_CPUS_DEFAULT_32
1037 select CEVT_R4K
1038 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001039 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001040 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +05301041 select SYNC_R4K
1042 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +00001043 select SYS_SUPPORTS_ZBOOT
1044 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +05301045 help
1046 Support for systems based on Netlogic XLR and XLS processors.
1047 Say Y here if you have a XLR or XLS based board.
1048
Jayachandran C1c773ea2011-11-16 00:21:28 +00001049config NLM_XLP_BOARD
1050 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +00001051 select BOOT_ELF32
1052 select NLM_COMMON
1053 select SYS_HAS_CPU_XLP
1054 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001055 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +00001056 select SYS_SUPPORTS_32BIT_KERNEL
1057 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001058 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +02001059 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +00001060 select SYS_SUPPORTS_BIG_ENDIAN
1061 select SYS_SUPPORTS_LITTLE_ENDIAN
1062 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001063 select NR_CPUS_DEFAULT_32
1064 select CEVT_R4K
1065 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001066 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001067 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +00001068 select SYNC_R4K
1069 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +05301070 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +00001071 select SYS_SUPPORTS_ZBOOT
1072 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +00001073 help
1074 This board is based on Netlogic XLP Processor.
1075 Say Y here if you have a XLP based board.
1076
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077endchoice
1078
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001079source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001080source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001081source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001082source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001083source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001084source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001085source "arch/mips/generic/Kconfig"
Paul Cercueila103e9b2020-09-06 21:29:33 +02001086source "arch/mips/ingenic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001087source "arch/mips/jazz/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001088source "arch/mips/lantiq/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001089source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001090source "arch/mips/pistachio/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001091source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001092source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001093source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001094source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001095source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001096source "arch/mips/cavium-octeon/Kconfig"
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +08001097source "arch/mips/loongson2ef/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001098source "arch/mips/loongson32/Kconfig"
1099source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301100source "arch/mips/netlogic/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001101
Ralf Baechle5e83d432005-10-29 19:32:41 +01001102endmenu
1103
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001104config GENERIC_HWEIGHT
1105 bool
1106 default y
1107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108config GENERIC_CALIBRATE_DELAY
1109 bool
1110 default y
1111
Ingo Molnarae1e9132008-11-11 09:05:16 +01001112config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001113 bool
1114 default y
1115
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116#
1117# Select some configuration options automatically based on user selections.
1118#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001119config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Ralf Baechle61ed2422005-09-15 08:52:34 +00001122config ARCH_MAY_HAVE_PC_FDC
1123 bool
1124
Marc St-Jean9267a302007-06-14 15:55:31 -06001125config BOOT_RAW
1126 bool
1127
Ralf Baechle217dd112007-11-01 01:57:55 +00001128config CEVT_BCM1480
1129 bool
1130
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001131config CEVT_DS1287
1132 bool
1133
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001134config CEVT_GT641XX
1135 bool
1136
Ralf Baechle42f77542007-10-18 17:48:11 +01001137config CEVT_R4K
1138 bool
1139
Ralf Baechle217dd112007-11-01 01:57:55 +00001140config CEVT_SB1250
1141 bool
1142
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001143config CEVT_TXX9
1144 bool
1145
Ralf Baechle217dd112007-11-01 01:57:55 +00001146config CSRC_BCM1480
1147 bool
1148
Yoichi Yuasa42474172008-04-24 09:48:40 +09001149config CSRC_IOASIC
1150 bool
1151
Ralf Baechle940f6b42007-11-24 22:33:28 +00001152config CSRC_R4K
Serge Semin38586422020-05-21 17:07:23 +03001153 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
Ralf Baechle940f6b42007-11-24 22:33:28 +00001154 bool
1155
Ralf Baechle217dd112007-11-01 01:57:55 +00001156config CSRC_SB1250
1157 bool
1158
Alex Smitha7f4df42015-10-21 09:57:44 +01001159config MIPS_CLOCK_VSYSCALL
1160 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1161
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001162config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001163 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001164 bool
1165
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001166config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001167 bool
1168
Ralf Baechle40e084a2015-07-29 22:44:53 +02001169config ARCH_SUPPORTS_UPROBES
1170 bool
1171
Paul Burton20d33062016-10-05 18:18:16 +01001172config DMA_PERDEV_COHERENT
1173 bool
Christoph Hellwig347cb6a2019-01-07 13:36:20 -05001174 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001175 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001176
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001177config DMA_NONCOHERENT
1178 bool
Christoph Hellwigdb914272019-08-26 09:22:13 +02001179 #
1180 # MIPS allows mixing "slightly different" Cacheability and Coherency
1181 # Attribute bits. It is believed that the uncached access through
1182 # KSEG1 and the implementation specific "uncached accelerated" used
1183 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1184 # significant advantages.
1185 #
Christoph Hellwig419e2f12019-08-26 09:03:44 +02001186 select ARCH_HAS_DMA_WRITE_COMBINE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001187 select ARCH_HAS_DMA_PREP_COHERENT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001188 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001189 select ARCH_HAS_DMA_SET_UNCACHED
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001190 select DMA_NONCOHERENT_MMAP
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001191 select NEED_DMA_MAP_STATE
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001192
Ralf Baechle36a88532007-03-01 11:56:43 +00001193config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001196config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001197 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199config MIPS_BONITO64
1200 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
1202config MIPS_MSC
1203 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Ralf Baechle39b8d522008-04-28 17:14:26 +01001205config SYNC_R4K
1206 bool
1207
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001208config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001209 def_bool n
1210
Markos Chandras4e0748f2014-11-13 11:25:27 +00001211config GENERIC_CSUM
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001212 def_bool CPU_NO_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001213
Ralf Baechle8313da32007-08-24 16:48:30 +01001214config GENERIC_ISA_DMA
1215 bool
1216 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001217 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001218
Ralf Baechleaa414df2006-11-30 01:14:51 +00001219config GENERIC_ISA_DMA_SUPPORT_BROKEN
1220 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001221 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001222
Masahiro Yamada78bdbba2020-03-25 16:45:29 +09001223config HAVE_PLAT_DELAY
1224 bool
1225
1226config HAVE_PLAT_FW_INIT_CMDLINE
1227 bool
1228
1229config HAVE_PLAT_MEMCPY
1230 bool
1231
Namhyung Kima35bee82010-10-18 12:55:21 +09001232config ISA_DMA_API
1233 bool
1234
David Daney465aaed2011-08-20 08:44:00 -07001235config HOLES_IN_ZONE
1236 bool
1237
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001238config SYS_SUPPORTS_RELOCATABLE
1239 bool
1240 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01001241 Selected if the platform supports relocating the kernel.
1242 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1243 to allow access to command line and entropy sources.
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001244
David Daneyf381bf62017-06-13 15:28:46 -07001245config MIPS_CBPF_JIT
1246 def_bool y
1247 depends on BPF_JIT && HAVE_CBPF_JIT
1248
1249config MIPS_EBPF_JIT
1250 def_bool y
1251 depends on BPF_JIT && HAVE_EBPF_JIT
1252
1253
Ralf Baechle5e83d432005-10-29 19:32:41 +01001254#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001255# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001256# answer,so we try hard to limit the available choices. Also the use of a
1257# choice statement should be more obvious to the user.
1258#
1259choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001260 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 help
1262 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001263 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001264 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001265 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001266 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001267
1268config CPU_BIG_ENDIAN
1269 bool "Big endian"
1270 depends on SYS_SUPPORTS_BIG_ENDIAN
1271
1272config CPU_LITTLE_ENDIAN
1273 bool "Little endian"
1274 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001275
1276endchoice
1277
David Daney22b07632010-07-23 18:41:43 -07001278config EXPORT_UASM
1279 bool
1280
Ralf Baechle21162452007-02-09 17:08:58 +00001281config SYS_SUPPORTS_APM_EMULATION
1282 bool
1283
Ralf Baechle5e83d432005-10-29 19:32:41 +01001284config SYS_SUPPORTS_BIG_ENDIAN
1285 bool
1286
1287config SYS_SUPPORTS_LITTLE_ENDIAN
1288 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
David Daney9cffd1542009-05-27 17:47:46 -07001290config SYS_SUPPORTS_HUGETLBFS
1291 bool
Daniel Silsby45e03e62019-07-15 17:40:01 -04001292 depends on CPU_SUPPORTS_HUGEPAGES
David Daney9cffd1542009-05-27 17:47:46 -07001293 default y
1294
David Daneyaa1762f2012-10-17 00:48:10 +02001295config MIPS_HUGE_TLB_SUPPORT
1296 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1297
Marc St-Jean9267a302007-06-14 15:55:31 -06001298config IRQ_MSP_SLP
1299 bool
1300
1301config IRQ_MSP_CIC
1302 bool
1303
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001304config IRQ_TXX9
1305 bool
1306
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001307config IRQ_GT641XX
1308 bool
1309
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001310config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001313config PCI_XTALK_BRIDGE
1314 bool
1315
Marc St-Jean9267a302007-06-14 15:55:31 -06001316config NO_EXCEPT_FILL
1317 bool
1318
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001319config MIPS_SPRAM
1320 bool
1321
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322config SWAP_IO_SPACE
1323 bool
1324
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001325config SGI_HAS_INDYDOG
1326 bool
1327
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001328config SGI_HAS_HAL2
1329 bool
1330
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001331config SGI_HAS_SEEQ
1332 bool
1333
1334config SGI_HAS_WD93
1335 bool
1336
1337config SGI_HAS_ZILOG
1338 bool
1339
1340config SGI_HAS_I8042
1341 bool
1342
1343config DEFAULT_SGI_PARTITION
1344 bool
1345
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001346config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001347 bool
1348
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001349config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001350 bool
1351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352config BOOT_ELF32
1353 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
Florian Fainelli930beb52014-01-14 09:54:38 -08001355config MIPS_L1_CACHE_SHIFT_4
1356 bool
1357
1358config MIPS_L1_CACHE_SHIFT_5
1359 bool
1360
1361config MIPS_L1_CACHE_SHIFT_6
1362 bool
1363
1364config MIPS_L1_CACHE_SHIFT_7
1365 bool
1366
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367config MIPS_L1_CACHE_SHIFT
1368 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001369 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001370 default "6" if MIPS_L1_CACHE_SHIFT_6
1371 default "5" if MIPS_L1_CACHE_SHIFT_5
1372 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 default "5"
1374
Thomas Bogendoerfere9422422019-10-22 18:13:15 +02001375config ARC_CMDLINE_ONLY
1376 bool
1377
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378config ARC_CONSOLE
1379 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001380 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
1382config ARC_MEMORY
1383 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
1385config ARC_PROMLIB
1386 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001388config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
1391config BOOT_ELF64
1392 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394menu "CPU selection"
1395
1396choice
1397 prompt "CPU type"
1398 default CPU_R4X00
1399
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001400config CPU_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +08001401 bool "Loongson 64-bit CPU"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001402 depends on SYS_HAS_CPU_LOONGSON64
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001403 select ARCH_HAS_PHYS_TO_DMA
Jiaxun Yang51522212020-01-13 18:15:00 +08001404 select CPU_MIPSR2
1405 select CPU_HAS_PREFETCH
Huacai Chen0e476d92014-03-21 18:44:07 +08001406 select CPU_SUPPORTS_64BIT_KERNEL
1407 select CPU_SUPPORTS_HIGHMEM
1408 select CPU_SUPPORTS_HUGEPAGES
Huacai Chen75074452019-09-21 21:50:27 +08001409 select CPU_SUPPORTS_MSA
Jiaxun Yang51522212020-01-13 18:15:00 +08001410 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1411 select CPU_MIPSR2_IRQ_VI
Huacai Chen0e476d92014-03-21 18:44:07 +08001412 select WEAK_ORDERING
1413 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chen75074452019-09-21 21:50:27 +08001414 select MIPS_ASID_BITS_VARIABLE
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001415 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001416 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001417 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001418 select SWIOTLB
Huacai Chen0f783552020-05-23 15:56:41 +08001419 select HAVE_KVM
Huacai Chen0e476d92014-03-21 18:44:07 +08001420 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001421 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1422 cores implements the MIPS64R2 instruction set with many extensions,
1423 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1424 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1425 Loongson-2E/2F is not covered here and will be removed in future.
Huacai Chen0e476d92014-03-21 18:44:07 +08001426
Huacai Chencaed1d12019-11-04 14:11:21 +08001427config LOONGSON3_ENHANCEMENT
1428 bool "New Loongson-3 CPU Enhancements"
Huacai Chen1e820da32016-03-03 09:45:13 +08001429 default n
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001430 depends on CPU_LOONGSON64
Huacai Chen1e820da32016-03-03 09:45:13 +08001431 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001432 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
Huacai Chen1e820da32016-03-03 09:45:13 +08001433 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001434 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
Huacai Chen1e820da32016-03-03 09:45:13 +08001435 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1436 Fast TLB refill support, etc.
1437
1438 This option enable those enhancements which are not probed at run
1439 time. If you want a generic kernel to run on all Loongson 3 machines,
1440 please say 'N' here. If you want a high-performance kernel to run on
Huacai Chencaed1d12019-11-04 14:11:21 +08001441 new Loongson-3 machines only, please say 'Y' here.
Huacai Chen1e820da32016-03-03 09:45:13 +08001442
Huacai Chene02e07e2019-01-15 16:04:54 +08001443config CPU_LOONGSON3_WORKAROUNDS
Huacai Chencaed1d12019-11-04 14:11:21 +08001444 bool "Old Loongson-3 LLSC Workarounds"
Huacai Chene02e07e2019-01-15 16:04:54 +08001445 default y if SMP
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001446 depends on CPU_LOONGSON64
Huacai Chene02e07e2019-01-15 16:04:54 +08001447 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001448 Loongson-3 processors have the llsc issues which require workarounds.
Huacai Chene02e07e2019-01-15 16:04:54 +08001449 Without workarounds the system may hang unexpectedly.
1450
Huacai Chencaed1d12019-11-04 14:11:21 +08001451 Newer Loongson-3 will fix these issues and no workarounds are needed.
Huacai Chene02e07e2019-01-15 16:04:54 +08001452 The workarounds have no significant side effect on them but may
1453 decrease the performance of the system so this option should be
1454 disabled unless the kernel is intended to be run on old systems.
1455
1456 If unsure, please say Y.
1457
WANG Xueruiec7a9312020-05-23 21:37:01 +08001458config CPU_LOONGSON3_CPUCFG_EMULATION
1459 bool "Emulate the CPUCFG instruction on older Loongson cores"
1460 default y
1461 depends on CPU_LOONGSON64
1462 help
1463 Loongson-3A R4 and newer have the CPUCFG instruction available for
1464 userland to query CPU capabilities, much like CPUID on x86. This
1465 option provides emulation of the instruction on older Loongson
1466 cores, back to Loongson-3A1000.
1467
1468 If unsure, please say Y.
1469
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001470config CPU_LOONGSON2E
1471 bool "Loongson 2E"
1472 depends on SYS_HAS_CPU_LOONGSON2E
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001473 select CPU_LOONGSON2EF
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001474 help
1475 The Loongson 2E processor implements the MIPS III instruction set
1476 with many extensions.
1477
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001478 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001479 bonito64.
1480
1481config CPU_LOONGSON2F
1482 bool "Loongson 2F"
1483 depends on SYS_HAS_CPU_LOONGSON2F
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001484 select CPU_LOONGSON2EF
Linus Walleijd30a2b42016-04-19 11:23:22 +02001485 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001486 help
1487 The Loongson 2F processor implements the MIPS III instruction set
1488 with many extensions.
1489
1490 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1491 have a similar programming interface with FPGA northbridge used in
1492 Loongson2E.
1493
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001494config CPU_LOONGSON1B
1495 bool "Loongson 1B"
1496 depends on SYS_HAS_CPU_LOONGSON1B
Huacai Chenb2afb642019-11-04 14:11:20 +08001497 select CPU_LOONGSON32
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001498 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001499 help
1500 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001501 Release 1 instruction set and part of the MIPS32 Release 2
1502 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001503
Yang Ling12e32802016-05-19 12:29:30 +08001504config CPU_LOONGSON1C
1505 bool "Loongson 1C"
1506 depends on SYS_HAS_CPU_LOONGSON1C
Huacai Chenb2afb642019-11-04 14:11:20 +08001507 select CPU_LOONGSON32
Yang Ling12e32802016-05-19 12:29:30 +08001508 select LEDS_GPIO_REGISTER
1509 help
1510 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001511 Release 1 instruction set and part of the MIPS32 Release 2
1512 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001513
Ralf Baechle6e760c82005-07-06 12:08:11 +00001514config CPU_MIPS32_R1
1515 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001516 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001517 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001518 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001519 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001520 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001521 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001522 MIPS32 architecture. Most modern embedded systems with a 32-bit
1523 MIPS processor are based on a MIPS32 processor. If you know the
1524 specific type of processor in your system, choose those that one
1525 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1526 Release 2 of the MIPS32 architecture is available since several
1527 years so chances are you even have a MIPS32 Release 2 processor
1528 in which case you should choose CPU_MIPS32_R2 instead for better
1529 performance.
1530
1531config CPU_MIPS32_R2
1532 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001533 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001534 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001535 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001536 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001537 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001538 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001539 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001540 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001541 MIPS32 architecture. Most modern embedded systems with a 32-bit
1542 MIPS processor are based on a MIPS32 processor. If you know the
1543 specific type of processor in your system, choose those that one
1544 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
Serge Seminab7c01f2020-05-21 17:07:14 +03001546config CPU_MIPS32_R5
1547 bool "MIPS32 Release 5"
1548 depends on SYS_HAS_CPU_MIPS32_R5
1549 select CPU_HAS_PREFETCH
1550 select CPU_SUPPORTS_32BIT_KERNEL
1551 select CPU_SUPPORTS_HIGHMEM
1552 select CPU_SUPPORTS_MSA
1553 select HAVE_KVM
1554 select MIPS_O32_FP64_SUPPORT
1555 help
1556 Choose this option to build a kernel for release 5 or later of the
1557 MIPS32 architecture. New MIPS processors, starting with the Warrior
1558 family, are based on a MIPS32r5 processor. If you own an older
1559 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1560
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001561config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001562 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001563 depends on SYS_HAS_CPU_MIPS32_R6
1564 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001565 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001566 select CPU_SUPPORTS_32BIT_KERNEL
1567 select CPU_SUPPORTS_HIGHMEM
1568 select CPU_SUPPORTS_MSA
1569 select HAVE_KVM
1570 select MIPS_O32_FP64_SUPPORT
1571 help
1572 Choose this option to build a kernel for release 6 or later of the
1573 MIPS32 architecture. New MIPS processors, starting with the Warrior
1574 family, are based on a MIPS32r6 processor. If you own an older
1575 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1576
Ralf Baechle6e760c82005-07-06 12:08:11 +00001577config CPU_MIPS64_R1
1578 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001579 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001580 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001581 select CPU_SUPPORTS_32BIT_KERNEL
1582 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001583 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001584 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001585 help
1586 Choose this option to build a kernel for release 1 or later of the
1587 MIPS64 architecture. Many modern embedded systems with a 64-bit
1588 MIPS processor are based on a MIPS64 processor. If you know the
1589 specific type of processor in your system, choose those that one
1590 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001591 Release 2 of the MIPS64 architecture is available since several
1592 years so chances are you even have a MIPS64 Release 2 processor
1593 in which case you should choose CPU_MIPS64_R2 instead for better
1594 performance.
1595
1596config CPU_MIPS64_R2
1597 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001598 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001599 select CPU_HAS_PREFETCH
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001600 select CPU_SUPPORTS_32BIT_KERNEL
1601 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001602 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001603 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001604 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001605 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001606 help
1607 Choose this option to build a kernel for release 2 or later of the
1608 MIPS64 architecture. Many modern embedded systems with a 64-bit
1609 MIPS processor are based on a MIPS64 processor. If you know the
1610 specific type of processor in your system, choose those that one
1611 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Serge Seminab7c01f2020-05-21 17:07:14 +03001613config CPU_MIPS64_R5
1614 bool "MIPS64 Release 5"
1615 depends on SYS_HAS_CPU_MIPS64_R5
1616 select CPU_HAS_PREFETCH
1617 select CPU_SUPPORTS_32BIT_KERNEL
1618 select CPU_SUPPORTS_64BIT_KERNEL
1619 select CPU_SUPPORTS_HIGHMEM
1620 select CPU_SUPPORTS_HUGEPAGES
1621 select CPU_SUPPORTS_MSA
1622 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1623 select HAVE_KVM
1624 help
1625 Choose this option to build a kernel for release 5 or later of the
1626 MIPS64 architecture. This is a intermediate MIPS architecture
1627 release partly implementing release 6 features. Though there is no
1628 any hardware known to be based on this release.
1629
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001630config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001631 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001632 depends on SYS_HAS_CPU_MIPS64_R6
1633 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001634 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001635 select CPU_SUPPORTS_32BIT_KERNEL
1636 select CPU_SUPPORTS_64BIT_KERNEL
1637 select CPU_SUPPORTS_HIGHMEM
Paul Burtonafd375d2019-02-02 02:21:53 +00001638 select CPU_SUPPORTS_HUGEPAGES
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001639 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001640 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001641 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001642 help
1643 Choose this option to build a kernel for release 6 or later of the
1644 MIPS64 architecture. New MIPS processors, starting with the Warrior
1645 family, are based on a MIPS64r6 processor. If you own an older
1646 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1647
Serge Semin281e3ae2020-05-21 17:07:15 +03001648config CPU_P5600
1649 bool "MIPS Warrior P5600"
1650 depends on SYS_HAS_CPU_P5600
1651 select CPU_HAS_PREFETCH
1652 select CPU_SUPPORTS_32BIT_KERNEL
1653 select CPU_SUPPORTS_HIGHMEM
1654 select CPU_SUPPORTS_MSA
Serge Semin281e3ae2020-05-21 17:07:15 +03001655 select CPU_SUPPORTS_CPUFREQ
1656 select CPU_MIPSR2_IRQ_VI
1657 select CPU_MIPSR2_IRQ_EI
1658 select HAVE_KVM
1659 select MIPS_O32_FP64_SUPPORT
1660 help
1661 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1662 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1663 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1664 level features like up to six P5600 calculation cores, CM2 with L2
1665 cache, IOCU/IOMMU (though might be unused depending on the system-
1666 specific IP core configuration), GIC, CPC, virtualisation module,
1667 eJTAG and PDtrace.
1668
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669config CPU_R3000
1670 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001671 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001672 select CPU_HAS_WB
Paul Burton54746822019-08-31 15:40:43 +00001673 select CPU_R3K_TLB
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001674 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001675 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 help
1677 Please make sure to pick the right CPU type. Linux/MIPS is not
1678 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1679 *not* work on R4000 machines and vice versa. However, since most
1680 of the supported machines have an R4000 (or similar) CPU, R4x00
1681 might be a safe bet. If the resulting kernel does not work,
1682 try to recompile with R3000.
1683
1684config CPU_TX39XX
1685 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001686 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001687 select CPU_SUPPORTS_32BIT_KERNEL
Paul Burton54746822019-08-31 15:40:43 +00001688 select CPU_R3K_TLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689
1690config CPU_VR41XX
1691 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001692 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001693 select CPU_SUPPORTS_32BIT_KERNEL
1694 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001696 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 Only choose this option if you have one of these processors as a
1698 kernel built with this option will not run on any other type of
1699 processor or vice versa.
1700
Lauri Kasanen65ce6192021-01-13 17:10:07 +02001701config CPU_R4300
1702 bool "R4300"
1703 depends on SYS_HAS_CPU_R4300
1704 select CPU_SUPPORTS_32BIT_KERNEL
1705 select CPU_SUPPORTS_64BIT_KERNEL
1706 select CPU_HAS_LOAD_STORE_LR
1707 help
1708 MIPS Technologies R4300-series processors.
1709
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710config CPU_R4X00
1711 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001712 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001713 select CPU_SUPPORTS_32BIT_KERNEL
1714 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001715 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 help
1717 MIPS Technologies R4000-series processors other than 4300, including
1718 the R4000, R4400, R4600, and 4700.
1719
1720config CPU_TX49XX
1721 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001722 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001723 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001724 select CPU_SUPPORTS_32BIT_KERNEL
1725 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001726 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
1728config CPU_R5000
1729 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001730 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001731 select CPU_SUPPORTS_32BIT_KERNEL
1732 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001733 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 help
1735 MIPS Technologies R5000-series processors other than the Nevada.
1736
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001737config CPU_R5500
1738 bool "R5500"
1739 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001740 select CPU_SUPPORTS_32BIT_KERNEL
1741 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001742 select CPU_SUPPORTS_HUGEPAGES
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001743 help
1744 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1745 instruction set.
1746
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747config CPU_NEVADA
1748 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001749 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001750 select CPU_SUPPORTS_32BIT_KERNEL
1751 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001752 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 help
1754 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1755
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756config CPU_R10000
1757 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001758 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001759 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001760 select CPU_SUPPORTS_32BIT_KERNEL
1761 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001762 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001763 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 help
1765 MIPS Technologies R10000-series processors.
1766
1767config CPU_RM7000
1768 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001769 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001770 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001771 select CPU_SUPPORTS_32BIT_KERNEL
1772 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001773 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001774 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775
1776config CPU_SB1
1777 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001778 depends on SYS_HAS_CPU_SB1
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001779 select CPU_SUPPORTS_32BIT_KERNEL
1780 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001781 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001782 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001783 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784
David Daneya86c7f72008-12-11 15:33:38 -08001785config CPU_CAVIUM_OCTEON
1786 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001787 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001788 select CPU_HAS_PREFETCH
1789 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001790 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001791 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001792 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001793 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1794 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001795 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001796 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001797 help
1798 The Cavium Octeon processor is a highly integrated chip containing
1799 many ethernet hardware widgets for networking tasks. The processor
1800 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1801 Full details can be found at http://www.caviumnetworks.com.
1802
Jonas Gorskicd746242013-12-18 14:12:02 +01001803config CPU_BMIPS
1804 bool "Broadcom BMIPS"
1805 depends on SYS_HAS_CPU_BMIPS
1806 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001807 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001808 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1809 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1810 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1811 select CPU_SUPPORTS_32BIT_KERNEL
1812 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001813 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001814 select SWAP_IO_SPACE
1815 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001816 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001817 select CPU_HAS_PREFETCH
Markus Mayera8d709b2017-02-07 13:58:54 -08001818 select CPU_SUPPORTS_CPUFREQ
1819 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001820 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001821 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001822
Jayachandran C7f058e82011-05-07 01:36:57 +05301823config CPU_XLR
1824 bool "Netlogic XLR SoC"
1825 depends on SYS_HAS_CPU_XLR
1826 select CPU_SUPPORTS_32BIT_KERNEL
1827 select CPU_SUPPORTS_64BIT_KERNEL
1828 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001829 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301830 select WEAK_ORDERING
1831 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301832 help
1833 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001834
1835config CPU_XLP
1836 bool "Netlogic XLP SoC"
1837 depends on SYS_HAS_CPU_XLP
1838 select CPU_SUPPORTS_32BIT_KERNEL
1839 select CPU_SUPPORTS_64BIT_KERNEL
1840 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001841 select WEAK_ORDERING
1842 select WEAK_REORDERING_BEYOND_LLSC
1843 select CPU_HAS_PREFETCH
Jayachandran Cd6504842012-10-31 12:01:29 +00001844 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301845 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001846 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001847 help
1848 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849endchoice
1850
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001851config CPU_MIPS32_3_5_FEATURES
1852 bool "MIPS32 Release 3.5 Features"
1853 depends on SYS_HAS_CPU_MIPS32_R3_5
Serge Semin281e3ae2020-05-21 17:07:15 +03001854 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1855 CPU_P5600
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001856 help
1857 Choose this option to build a kernel for release 2 or later of the
1858 MIPS32 architecture including features from the 3.5 release such as
1859 support for Enhanced Virtual Addressing (EVA).
1860
1861config CPU_MIPS32_3_5_EVA
1862 bool "Enhanced Virtual Addressing (EVA)"
1863 depends on CPU_MIPS32_3_5_FEATURES
1864 select EVA
1865 default y
1866 help
1867 Choose this option if you want to enable the Enhanced Virtual
1868 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1869 One of its primary benefits is an increase in the maximum size
1870 of lowmem (up to 3GB). If unsure, say 'N' here.
1871
Steven J. Hillc5b36782015-02-26 18:16:38 -06001872config CPU_MIPS32_R5_FEATURES
1873 bool "MIPS32 Release 5 Features"
1874 depends on SYS_HAS_CPU_MIPS32_R5
Serge Semin281e3ae2020-05-21 17:07:15 +03001875 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
Steven J. Hillc5b36782015-02-26 18:16:38 -06001876 help
1877 Choose this option to build a kernel for release 2 or later of the
1878 MIPS32 architecture including features from release 5 such as
1879 support for Extended Physical Addressing (XPA).
1880
1881config CPU_MIPS32_R5_XPA
1882 bool "Extended Physical Addressing (XPA)"
1883 depends on CPU_MIPS32_R5_FEATURES
1884 depends on !EVA
1885 depends on !PAGE_SIZE_4KB
1886 depends on SYS_SUPPORTS_HIGHMEM
1887 select XPA
1888 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001889 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001890 default n
1891 help
1892 Choose this option if you want to enable the Extended Physical
1893 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1894 benefit is to increase physical addressing equal to or greater
1895 than 40 bits. Note that this has the side effect of turning on
1896 64-bit addressing which in turn makes the PTEs 64-bit in size.
1897 If unsure, say 'N' here.
1898
Wu Zhangjin622844b2010-04-10 20:04:42 +08001899if CPU_LOONGSON2F
1900config CPU_NOP_WORKAROUNDS
1901 bool
1902
1903config CPU_JUMP_WORKAROUNDS
1904 bool
1905
1906config CPU_LOONGSON2F_WORKAROUNDS
1907 bool "Loongson 2F Workarounds"
1908 default y
1909 select CPU_NOP_WORKAROUNDS
1910 select CPU_JUMP_WORKAROUNDS
1911 help
1912 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1913 require workarounds. Without workarounds the system may hang
1914 unexpectedly. For more information please refer to the gas
1915 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1916
1917 Loongson 2F03 and later have fixed these issues and no workarounds
1918 are needed. The workarounds have no significant side effect on them
1919 but may decrease the performance of the system so this option should
1920 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1921 systems.
1922
1923 If unsure, please say Y.
1924endif # CPU_LOONGSON2F
1925
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001926config SYS_SUPPORTS_ZBOOT
1927 bool
1928 select HAVE_KERNEL_GZIP
1929 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001930 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001931 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001932 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001933 select HAVE_KERNEL_XZ
Paul Cercueila510b612020-09-01 16:26:51 +02001934 select HAVE_KERNEL_ZSTD
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001935
1936config SYS_SUPPORTS_ZBOOT_UART16550
1937 bool
1938 select SYS_SUPPORTS_ZBOOT
1939
Alban Bedeldbb98312015-12-10 10:57:21 +01001940config SYS_SUPPORTS_ZBOOT_UART_PROM
1941 bool
1942 select SYS_SUPPORTS_ZBOOT
1943
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001944config CPU_LOONGSON2EF
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001945 bool
1946 select CPU_SUPPORTS_32BIT_KERNEL
1947 select CPU_SUPPORTS_64BIT_KERNEL
1948 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001949 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001950 select ARCH_HAS_PHYS_TO_DMA
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001951
Huacai Chenb2afb642019-11-04 14:11:20 +08001952config CPU_LOONGSON32
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001953 bool
1954 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001955 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001956 select CPU_HAS_PREFETCH
1957 select CPU_SUPPORTS_32BIT_KERNEL
1958 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001959 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001960
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001961config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001962 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001963 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001964
1965config CPU_BMIPS4350
1966 bool
1967 select SYS_SUPPORTS_SMP
1968 select SYS_SUPPORTS_HOTPLUG_CPU
1969
1970config CPU_BMIPS4380
1971 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001972 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001973 select SYS_SUPPORTS_SMP
1974 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001975 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001976
1977config CPU_BMIPS5000
1978 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001979 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001980 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001981 select SYS_SUPPORTS_SMP
1982 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001983 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001984
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001985config SYS_HAS_CPU_LOONGSON64
Huacai Chen0e476d92014-03-21 18:44:07 +08001986 bool
1987 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001988 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001989
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001990config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001991 bool
1992
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001993config SYS_HAS_CPU_LOONGSON2F
1994 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001995 select CPU_SUPPORTS_CPUFREQ
1996 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001997
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001998config SYS_HAS_CPU_LOONGSON1B
1999 bool
2000
Yang Ling12e32802016-05-19 12:29:30 +08002001config SYS_HAS_CPU_LOONGSON1C
2002 bool
2003
Ralf Baechle7cf80532005-10-20 22:33:09 +01002004config SYS_HAS_CPU_MIPS32_R1
2005 bool
2006
2007config SYS_HAS_CPU_MIPS32_R2
2008 bool
2009
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002010config SYS_HAS_CPU_MIPS32_R3_5
2011 bool
2012
Steven J. Hillc5b36782015-02-26 18:16:38 -06002013config SYS_HAS_CPU_MIPS32_R5
2014 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002015 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Steven J. Hillc5b36782015-02-26 18:16:38 -06002016
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002017config SYS_HAS_CPU_MIPS32_R6
2018 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002019 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002020
Ralf Baechle7cf80532005-10-20 22:33:09 +01002021config SYS_HAS_CPU_MIPS64_R1
2022 bool
2023
2024config SYS_HAS_CPU_MIPS64_R2
2025 bool
2026
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002027config SYS_HAS_CPU_MIPS64_R6
2028 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002029 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002030
Serge Semin281e3ae2020-05-21 17:07:15 +03002031config SYS_HAS_CPU_P5600
2032 bool
2033 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2034
Ralf Baechle7cf80532005-10-20 22:33:09 +01002035config SYS_HAS_CPU_R3000
2036 bool
2037
2038config SYS_HAS_CPU_TX39XX
2039 bool
2040
2041config SYS_HAS_CPU_VR41XX
2042 bool
2043
Lauri Kasanen65ce6192021-01-13 17:10:07 +02002044config SYS_HAS_CPU_R4300
2045 bool
2046
Ralf Baechle7cf80532005-10-20 22:33:09 +01002047config SYS_HAS_CPU_R4X00
2048 bool
2049
2050config SYS_HAS_CPU_TX49XX
2051 bool
2052
2053config SYS_HAS_CPU_R5000
2054 bool
2055
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09002056config SYS_HAS_CPU_R5500
2057 bool
2058
Ralf Baechle7cf80532005-10-20 22:33:09 +01002059config SYS_HAS_CPU_NEVADA
2060 bool
2061
Ralf Baechle7cf80532005-10-20 22:33:09 +01002062config SYS_HAS_CPU_R10000
2063 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002064 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Ralf Baechle7cf80532005-10-20 22:33:09 +01002065
2066config SYS_HAS_CPU_RM7000
2067 bool
2068
Ralf Baechle7cf80532005-10-20 22:33:09 +01002069config SYS_HAS_CPU_SB1
2070 bool
2071
David Daney5e683382009-02-02 11:30:59 -08002072config SYS_HAS_CPU_CAVIUM_OCTEON
2073 bool
2074
Jonas Gorskicd746242013-12-18 14:12:02 +01002075config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002076 bool
2077
Jonas Gorskife7f62c2013-12-18 14:12:05 +01002078config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002079 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002080 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002081
2082config SYS_HAS_CPU_BMIPS4350
2083 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002084 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002085
2086config SYS_HAS_CPU_BMIPS4380
2087 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002088 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002089
2090config SYS_HAS_CPU_BMIPS5000
2091 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002092 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002093 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002094
Jayachandran C7f058e82011-05-07 01:36:57 +05302095config SYS_HAS_CPU_XLR
2096 bool
2097
Jayachandran C1c773ea2011-11-16 00:21:28 +00002098config SYS_HAS_CPU_XLP
2099 bool
2100
Ralf Baechle17099b12007-07-14 13:24:05 +01002101#
2102# CPU may reorder R->R, R->W, W->R, W->W
2103# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2104#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002105config WEAK_ORDERING
2106 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002107
2108#
2109# CPU may reorder reads and writes beyond LL/SC
2110# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2111#
2112config WEAK_REORDERING_BEYOND_LLSC
2113 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002114endmenu
2115
2116#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002117# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002118#
2119config CPU_MIPS32
2120 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002121 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002122 CPU_MIPS32_R6 || CPU_P5600
Ralf Baechle5e83d432005-10-29 19:32:41 +01002123
2124config CPU_MIPS64
2125 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002126 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
Jason A. Donenfeld5a4fa442021-02-28 00:02:36 +01002127 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
Ralf Baechle5e83d432005-10-29 19:32:41 +01002128
2129#
Paul Burton57eeaced2018-11-08 23:44:55 +00002130# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002131#
2132config CPU_MIPSR1
2133 bool
2134 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2135
2136config CPU_MIPSR2
2137 bool
David Daneya86c7f72008-12-11 15:33:38 -08002138 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002139 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002140 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002141 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002142
Serge Seminab7c01f2020-05-21 17:07:14 +03002143config CPU_MIPSR5
2144 bool
Serge Semin281e3ae2020-05-21 17:07:15 +03002145 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
Serge Seminab7c01f2020-05-21 17:07:14 +03002146 select CPU_HAS_RIXI
2147 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2148 select MIPS_SPRAM
2149
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002150config CPU_MIPSR6
2151 bool
2152 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002153 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002154 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Paul Burton87321fd2016-05-06 13:35:03 +01002155 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002156 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002157 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002158 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002159
Paul Burton57eeaced2018-11-08 23:44:55 +00002160config TARGET_ISA_REV
2161 int
2162 default 1 if CPU_MIPSR1
2163 default 2 if CPU_MIPSR2
Serge Seminab7c01f2020-05-21 17:07:14 +03002164 default 5 if CPU_MIPSR5
Paul Burton57eeaced2018-11-08 23:44:55 +00002165 default 6 if CPU_MIPSR6
2166 default 0
2167 help
2168 Reflects the ISA revision being targeted by the kernel build. This
2169 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2170
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002171config EVA
2172 bool
2173
Steven J. Hillc5b36782015-02-26 18:16:38 -06002174config XPA
2175 bool
2176
Ralf Baechle5e83d432005-10-29 19:32:41 +01002177config SYS_SUPPORTS_32BIT_KERNEL
2178 bool
2179config SYS_SUPPORTS_64BIT_KERNEL
2180 bool
2181config CPU_SUPPORTS_32BIT_KERNEL
2182 bool
2183config CPU_SUPPORTS_64BIT_KERNEL
2184 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002185config CPU_SUPPORTS_CPUFREQ
2186 bool
2187config CPU_SUPPORTS_ADDRWINCFG
2188 bool
David Daney9cffd1542009-05-27 17:47:46 -07002189config CPU_SUPPORTS_HUGEPAGES
2190 bool
Daniel Silsby171543e2019-07-15 17:39:59 -04002191 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
David Daney82622282009-10-14 12:16:56 -07002192config MIPS_PGD_C0_CONTEXT
2193 bool
Huang Peic6972fb2021-03-13 09:39:27 +08002194 depends on 64BIT
2195 default y if (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002196
David Daney8192c9e2008-09-23 00:04:26 -07002197#
2198# Set to y for ptrace access to watch registers.
2199#
2200config HARDWARE_WATCHPOINTS
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002201 bool
2202 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002203
Ralf Baechle5e83d432005-10-29 19:32:41 +01002204menu "Kernel type"
2205
2206choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002207 prompt "Kernel code model"
2208 help
2209 You should only select this option if you have a workload that
2210 actually benefits from 64-bit processing or if your machine has
2211 large memory. You will only be presented a single option in this
2212 menu if your system does not support both 32-bit and 64-bit kernels.
2213
2214config 32BIT
2215 bool "32-bit kernel"
2216 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2217 select TRAD_SIGNALS
2218 help
2219 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002220
Ralf Baechle5e83d432005-10-29 19:32:41 +01002221config 64BIT
2222 bool "64-bit kernel"
2223 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2224 help
2225 Select this option if you want to build a 64-bit kernel.
2226
2227endchoice
2228
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002229config MIPS_VA_BITS_48
2230 bool "48 bits virtual memory"
2231 depends on 64BIT
2232 help
Alex Belits3377e222017-02-16 17:27:34 -08002233 Support a maximum at least 48 bits of application virtual
2234 memory. Default is 40 bits or less, depending on the CPU.
2235 For page sizes 16k and above, this option results in a small
2236 memory overhead for page tables. For 4k page size, a fourth
2237 level of page tables is added which imposes both a memory
2238 overhead as well as slower TLB fault handling.
2239
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002240 If unsure, say N.
2241
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242choice
2243 prompt "Kernel page size"
2244 default PAGE_SIZE_4KB
2245
2246config PAGE_SIZE_4KB
2247 bool "4kB"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002248 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002250 This option select the standard 4kB Linux page size. On some
2251 R3000-family processors this is the only available page size. Using
2252 4kB page size will minimize memory consumption and is therefore
2253 recommended for low memory systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254
2255config PAGE_SIZE_8KB
2256 bool "8kB"
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002257 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002258 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259 help
2260 Using 8kB page size will result in higher performance kernel at
2261 the price of higher memory consumption. This option is available
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002262 only on cnMIPS processors. Note that you will need a suitable Linux
2263 distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264
2265config PAGE_SIZE_16KB
2266 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002267 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 help
2269 Using 16kB page size will result in higher performance kernel at
2270 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002271 all non-R3000 family processors. Note that you will need a suitable
2272 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273
Ralf Baechlec52399b2009-04-02 14:07:10 +02002274config PAGE_SIZE_32KB
2275 bool "32kB"
2276 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002277 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002278 help
2279 Using 32kB page size will result in higher performance kernel at
2280 the price of higher memory consumption. This option is available
2281 only on cnMIPS cores. Note that you will need a suitable Linux
2282 distribution to support this.
2283
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284config PAGE_SIZE_64KB
2285 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002286 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287 help
2288 Using 64kB page size will result in higher performance kernel at
2289 the price of higher memory consumption. This option is available on
2290 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002291 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292
2293endchoice
2294
David Daneyc9bace72010-10-11 14:52:45 -07002295config FORCE_MAX_ZONEORDER
2296 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002297 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2298 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2299 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2300 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2301 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2302 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
Paul Cercueilef923a72020-09-17 15:35:28 +02002303 range 0 64
David Daneyc9bace72010-10-11 14:52:45 -07002304 default "11"
2305 help
2306 The kernel memory allocator divides physically contiguous memory
2307 blocks into "zones", where each zone is a power of two number of
2308 pages. This option selects the largest power of two that the kernel
2309 keeps in the memory allocator. If you need to allocate very large
2310 blocks of physically contiguous memory, then you may need to
2311 increase this value.
2312
2313 This config option is actually maximum order plus one. For example,
2314 a value of 11 means that the largest free memory block is 2^10 pages.
2315
2316 The page size is not necessarily 4KB. Keep this in mind
2317 when choosing a value for this option.
2318
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319config BOARD_SCACHE
2320 bool
2321
2322config IP22_CPU_SCACHE
2323 bool
2324 select BOARD_SCACHE
2325
Chris Dearman9318c512006-06-20 17:15:20 +01002326#
2327# Support for a MIPS32 / MIPS64 style S-caches
2328#
2329config MIPS_CPU_SCACHE
2330 bool
2331 select BOARD_SCACHE
2332
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333config R5000_CPU_SCACHE
2334 bool
2335 select BOARD_SCACHE
2336
2337config RM7000_CPU_SCACHE
2338 bool
2339 select BOARD_SCACHE
2340
2341config SIBYTE_DMA_PAGEOPS
2342 bool "Use DMA to clear/copy pages"
2343 depends on CPU_SB1
2344 help
2345 Instead of using the CPU to zero and copy pages, use a Data Mover
2346 channel. These DMA channels are otherwise unused by the standard
2347 SiByte Linux port. Seems to give a small performance benefit.
2348
2349config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002350 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351
Florian Fainelli3165c842012-01-31 18:18:43 +01002352config CPU_GENERIC_DUMP_TLB
2353 bool
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002354 default y if !(CPU_R3000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002355
Paul Burtonc92e47e2018-11-07 23:14:02 +00002356config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002357 bool "Floating Point support" if EXPERT
2358 default y
2359 help
2360 Select y to include support for floating point in the kernel
2361 including initialization of FPU hardware, FP context save & restore
2362 and emulation of an FPU where necessary. Without this support any
2363 userland program attempting to use floating point instructions will
2364 receive a SIGILL.
2365
2366 If you know that your userland will not attempt to use floating point
2367 instructions then you can say n here to shrink the kernel a little.
2368
2369 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002370
Paul Burton97f7dcb2018-11-07 23:14:02 +00002371config CPU_R2300_FPU
2372 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002373 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002374 default y if CPU_R3000 || CPU_TX39XX
2375
Paul Burton54746822019-08-31 15:40:43 +00002376config CPU_R3K_TLB
2377 bool
2378
Florian Fainelli91405eb2012-01-31 18:18:44 +01002379config CPU_R4K_FPU
2380 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002381 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002382 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002383
Florian Fainelli62cedc42012-01-31 18:18:45 +01002384config CPU_R4K_CACHE_TLB
2385 bool
Paul Burton54746822019-08-31 15:40:43 +00002386 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
Florian Fainelli62cedc42012-01-31 18:18:45 +01002387
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002388config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002389 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002390 default y
Paul Burton527f1022017-08-07 16:18:04 -07002391 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002392 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002393 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002394 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002395 select MIPS_MT
2396 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002397 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002398 select SYS_SUPPORTS_SMP
2399 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002400 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002401 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002402 This is a kernel model which is known as SMVP. This is supported
2403 on cores with the MT ASE and uses the available VPEs to implement
2404 virtual processors which supports SMP. This is equivalent to the
2405 Intel Hyperthreading feature. For further information go to
2406 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002407
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002408config MIPS_MT
2409 bool
2410
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002411config SCHED_SMT
2412 bool "SMT (multithreading) scheduler support"
2413 depends on SYS_SUPPORTS_SCHED_SMT
2414 default n
2415 help
2416 SMT scheduler support improves the CPU scheduler's decision making
2417 when dealing with MIPS MT enabled cores at a cost of slightly
2418 increased overhead in some places. If unsure say N here.
2419
2420config SYS_SUPPORTS_SCHED_SMT
2421 bool
2422
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002423config SYS_SUPPORTS_MULTITHREADING
2424 bool
2425
Ralf Baechlef088fc82006-04-05 09:45:47 +01002426config MIPS_MT_FPAFF
2427 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002428 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002429 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002430
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002431config MIPSR2_TO_R6_EMULATOR
2432 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002433 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002434 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002435 default y
2436 help
2437 Choose this option if you want to run non-R6 MIPS userland code.
2438 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002439 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002440 The only reason this is a build-time option is to save ~14K from the
2441 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002442
James Hoganf35764e2018-01-15 20:54:35 +00002443config SYS_SUPPORTS_VPE_LOADER
2444 bool
2445 depends on SYS_SUPPORTS_MULTITHREADING
2446 help
2447 Indicates that the platform supports the VPE loader, and provides
2448 physical_memsize.
2449
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002450config MIPS_VPE_LOADER
2451 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002452 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002453 select CPU_MIPSR2_IRQ_VI
2454 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002455 select MIPS_MT
2456 help
2457 Includes a loader for loading an elf relocatable object
2458 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002459
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002460config MIPS_VPE_LOADER_CMP
2461 bool
2462 default "y"
2463 depends on MIPS_VPE_LOADER && MIPS_CMP
2464
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002465config MIPS_VPE_LOADER_MT
2466 bool
2467 default "y"
2468 depends on MIPS_VPE_LOADER && !MIPS_CMP
2469
Ralf Baechlee01402b2005-07-14 15:57:16 +00002470config MIPS_VPE_LOADER_TOM
2471 bool "Load VPE program into memory hidden from linux"
2472 depends on MIPS_VPE_LOADER
2473 default y
2474 help
2475 The loader can use memory that is present but has been hidden from
2476 Linux using the kernel command line option "mem=xxMB". It's up to
2477 you to ensure the amount you put in the option and the space your
2478 program requires is less or equal to the amount physically present.
2479
Ralf Baechlee01402b2005-07-14 15:57:16 +00002480config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002481 bool "Enable support for AP/SP API (RTLX)"
2482 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002483
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002484config MIPS_VPE_APSP_API_CMP
2485 bool
2486 default "y"
2487 depends on MIPS_VPE_APSP_API && MIPS_CMP
2488
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002489config MIPS_VPE_APSP_API_MT
2490 bool
2491 default "y"
2492 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2493
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002494config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002495 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002496 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002497 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002498 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002499 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002500 select WEAK_ORDERING
2501 default n
2502 help
Paul Burton044505c2014-01-15 10:31:58 +00002503 Select this if you are using a bootloader which implements the "CMP
2504 framework" protocol (ie. YAMON) and want your kernel to make use of
2505 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002506
Paul Burton5cac93b2014-01-15 10:32:00 +00002507 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2508 instead of this.
2509
Paul Burton0ee958e2014-01-15 10:31:53 +00002510config MIPS_CPS
2511 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002512 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002513 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002514 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002515 select SMP
2516 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002517 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002518 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002519 select SYS_SUPPORTS_SMP
2520 select WEAK_ORDERING
Wei Lid8d32762020-12-03 14:54:43 +08002521 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002522 help
2523 Select this if you wish to run an SMP kernel across multiple cores
2524 within a MIPS Coherent Processing System. When this option is
2525 enabled the kernel will probe for other cores and boot them with
2526 no external assistance. It is safe to enable this when hardware
2527 support is unavailable.
2528
Paul Burton3179d372014-04-14 11:00:56 +01002529config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002530 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002531 bool
2532
Paul Burton9f98f3d2014-01-15 10:31:51 +00002533config MIPS_CM
2534 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002535 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002536
Paul Burton9c38cf42014-01-15 10:31:52 +00002537config MIPS_CPC
2538 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002539
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540config SB1_PASS_2_WORKAROUNDS
2541 bool
2542 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2543 default y
2544
2545config SB1_PASS_2_1_WORKAROUNDS
2546 bool
2547 depends on CPU_SB1 && CPU_SB1_PASS_2
2548 default y
2549
Markos Chandras9e2b5372014-07-21 08:46:14 +01002550choice
2551 prompt "SmartMIPS or microMIPS ASE support"
2552
2553config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2554 bool "None"
2555 help
2556 Select this if you want neither microMIPS nor SmartMIPS support
2557
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002558config CPU_HAS_SMARTMIPS
2559 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002560 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002561 help
2562 SmartMIPS is a extension of the MIPS32 architecture aimed at
2563 increased security at both hardware and software level for
2564 smartcards. Enabling this option will allow proper use of the
2565 SmartMIPS instructions by Linux applications. However a kernel with
2566 this option will not work on a MIPS core without SmartMIPS core. If
2567 you don't know you probably don't have SmartMIPS and should say N
2568 here.
2569
Steven J. Hillbce86082013-03-25 13:27:11 -05002570config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002571 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002572 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002573 help
2574 When this option is enabled the kernel will be built using the
2575 microMIPS ISA
2576
Markos Chandras9e2b5372014-07-21 08:46:14 +01002577endchoice
2578
Paul Burtona5e9a692014-01-27 15:23:10 +00002579config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002580 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002581 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002582 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002583 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002584 help
2585 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2586 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002587 is enabled the kernel will support allocating & switching MSA
2588 vector register contexts. If you know that your kernel will only be
2589 running on CPUs which do not support MSA or that your userland will
2590 not be making use of it then you may wish to say N here to reduce
2591 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002592
2593 If unsure, say Y.
2594
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002596 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002597
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002598config XKS01
2599 bool
2600
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002601config CPU_HAS_DIEI
2602 depends on !CPU_DIEI_BROKEN
2603 bool
2604
2605config CPU_DIEI_BROKEN
2606 bool
2607
Florian Fainelli8256b172016-02-09 12:55:51 -08002608config CPU_HAS_RIXI
2609 bool
2610
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002611config CPU_NO_LOAD_STORE_LR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002612 bool
2613 help
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002614 CPU lacks support for unaligned load and store instructions:
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002615 LWL, LWR, SWL, SWR (Load/store word left/right).
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002616 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2617 systems).
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002618
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002619#
2620# Vectored interrupt mode is an R2 feature
2621#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002622config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002623 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002624
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002625#
2626# Extended interrupt mode is an R2 feature
2627#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002628config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002629 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631config CPU_HAS_SYNC
2632 bool
2633 depends on !CPU_R3000
2634 default y
2635
2636#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002637# CPU non-features
2638#
2639config CPU_DADDI_WORKAROUNDS
2640 bool
2641
2642config CPU_R4000_WORKAROUNDS
2643 bool
2644 select CPU_R4400_WORKAROUNDS
2645
2646config CPU_R4400_WORKAROUNDS
2647 bool
2648
Paul Burton071d2f02019-10-01 23:04:32 +00002649config CPU_R4X00_BUGS64
2650 bool
2651 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2652
Paul Burton4edf00a2016-05-06 14:36:23 +01002653config MIPS_ASID_SHIFT
2654 int
2655 default 6 if CPU_R3000 || CPU_TX39XX
Paul Burton4edf00a2016-05-06 14:36:23 +01002656 default 0
2657
2658config MIPS_ASID_BITS
2659 int
Paul Burton2db003a2016-05-06 14:36:24 +01002660 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002661 default 6 if CPU_R3000 || CPU_TX39XX
2662 default 8
2663
Paul Burton2db003a2016-05-06 14:36:24 +01002664config MIPS_ASID_BITS_VARIABLE
2665 bool
2666
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002667config MIPS_CRC_SUPPORT
2668 bool
2669
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +02002670# R4600 erratum. Due to the lack of errata information the exact
2671# technical details aren't known. I've experimentally found that disabling
2672# interrupts during indexed I-cache flushes seems to be sufficient to deal
2673# with the issue.
2674config WAR_R4600_V1_INDEX_ICACHEOP
2675 bool
2676
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002677# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2678#
2679# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2680# Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2681# executed if there is no other dcache activity. If the dcache is
Colin Ian King18ff14c2020-10-27 18:34:30 +00002682# accessed for another instruction immediately preceding when these
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002683# cache instructions are executing, it is possible that the dcache
2684# tag match outputs used by these cache instructions will be
2685# incorrect. These cache instructions should be preceded by at least
2686# four instructions that are not any kind of load or store
2687# instruction.
2688#
2689# This is not allowed: lw
2690# nop
2691# nop
2692# nop
2693# cache Hit_Writeback_Invalidate_D
2694#
2695# This is allowed: lw
2696# nop
2697# nop
2698# nop
2699# nop
2700# cache Hit_Writeback_Invalidate_D
2701config WAR_R4600_V1_HIT_CACHEOP
2702 bool
2703
Thomas Bogendoerfer44def342020-08-24 18:32:45 +02002704# Writeback and invalidate the primary cache dcache before DMA.
2705#
2706# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2707# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2708# operate correctly if the internal data cache refill buffer is empty. These
2709# CACHE instructions should be separated from any potential data cache miss
2710# by a load instruction to an uncached address to empty the response buffer."
2711# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2712# in .pdf format.)
2713config WAR_R4600_V2_HIT_CACHEOP
2714 bool
2715
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +02002716# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2717# the line which this instruction itself exists, the following
2718# operation is not guaranteed."
2719#
2720# Workaround: do two phase flushing for Index_Invalidate_I
2721config WAR_TX49XX_ICACHE_INDEX_INV
2722 bool
2723
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +02002724# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2725# opposes it being called that) where invalid instructions in the same
2726# I-cache line worth of instructions being fetched may case spurious
2727# exceptions.
2728config WAR_ICACHE_REFILLS
2729 bool
2730
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +02002731# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2732# may cause ll / sc and lld / scd sequences to execute non-atomically.
2733config WAR_R10000_LLSC
2734 bool
2735
Thomas Bogendoerfera7fbed92020-08-24 18:32:50 +02002736# 34K core erratum: "Problems Executing the TLBR Instruction"
2737config WAR_MIPS34K_MISSED_ITLB
2738 bool
2739
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002740#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741# - Highmem only makes sense for the 32-bit kernel.
2742# - The current highmem code will only work properly on physically indexed
2743# caches such as R3000, SB1, R7000 or those that look like they're virtually
2744# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2745# moment we protect the user and offer the highmem option only on machines
2746# where it's known to be safe. This will not offer highmem on a few systems
2747# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2748# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002749# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2750# know they might have memory configurations that could make use of highmem
2751# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752#
2753config HIGHMEM
2754 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002755 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Thomas Gleixnera4c33e82020-11-03 10:27:25 +01002756 select KMAP_LOCAL
Ralf Baechle797798c2005-08-10 15:17:11 +00002757
2758config CPU_SUPPORTS_HIGHMEM
2759 bool
2760
2761config SYS_SUPPORTS_HIGHMEM
2762 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002764config SYS_SUPPORTS_SMARTMIPS
2765 bool
2766
Steven J. Hilla6a48342013-02-05 16:52:02 -06002767config SYS_SUPPORTS_MICROMIPS
2768 bool
2769
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002770config SYS_SUPPORTS_MIPS16
2771 bool
2772 help
2773 This option must be set if a kernel might be executed on a MIPS16-
2774 enabled CPU even if MIPS16 is not actually being used. In other
2775 words, it makes the kernel MIPS16-tolerant.
2776
Paul Burtona5e9a692014-01-27 15:23:10 +00002777config CPU_SUPPORTS_MSA
2778 bool
2779
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002780config ARCH_FLATMEM_ENABLE
2781 def_bool y
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002782 depends on !NUMA && !CPU_LOONGSON2EF
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002783
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002784config ARCH_SPARSEMEM_ENABLE
2785 bool
Mike Rapoport397dc002019-09-16 14:13:10 +03002786 select SPARSEMEM_STATIC if !SGI_IP27
Atsushi Nemoto31473742006-07-03 00:09:47 +09002787
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002788config NUMA
2789 bool "NUMA Support"
2790 depends on SYS_SUPPORTS_NUMA
Tiezhu Yangcf8194e2020-12-03 20:32:52 +08002791 select SMP
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002792 help
2793 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2794 Access). This option improves performance on systems with more
2795 than two nodes; on two node systems it is generally better to
Randy Dunlap172a37e2020-01-31 17:55:43 -08002796 leave it disabled; on single node systems leave this option
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002797 disabled.
2798
2799config SYS_SUPPORTS_NUMA
2800 bool
2801
Thomas Bogendoerferf3c560a2020-01-09 13:23:31 +01002802config HAVE_SETUP_PER_CPU_AREA
2803 def_bool y
2804 depends on NUMA
2805
2806config NEED_PER_CPU_EMBED_FIRST_CHUNK
2807 def_bool y
2808 depends on NUMA
2809
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002810config RELOCATABLE
2811 bool "Relocatable kernel"
Serge Seminab7c01f2020-05-21 17:07:14 +03002812 depends on SYS_SUPPORTS_RELOCATABLE
2813 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2814 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2815 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
Jinyang Hea307a4c2020-11-25 18:07:46 +08002816 CPU_P5600 || CAVIUM_OCTEON_SOC || \
2817 CPU_LOONGSON64
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002818 help
2819 This builds a kernel image that retains relocation information
2820 so it can be loaded someplace besides the default 1MB.
2821 The relocations make the kernel binary about 15% larger,
2822 but are discarded at runtime
2823
Matt Redfearn069fd762016-03-31 10:05:34 +01002824config RELOCATION_TABLE_SIZE
2825 hex "Relocation table size"
2826 depends on RELOCATABLE
2827 range 0x0 0x01000000
Jinyang Hea307a4c2020-11-25 18:07:46 +08002828 default "0x00200000" if CPU_LOONGSON64
Matt Redfearn069fd762016-03-31 10:05:34 +01002829 default "0x00100000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002830 help
Matt Redfearn069fd762016-03-31 10:05:34 +01002831 A table of relocation data will be appended to the kernel binary
2832 and parsed at boot to fix up the relocated kernel.
2833
2834 This option allows the amount of space reserved for the table to be
2835 adjusted, although the default of 1Mb should be ok in most cases.
2836
2837 The build will fail and a valid size suggested if this is too small.
2838
2839 If unsure, leave at the default value.
2840
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002841config RANDOMIZE_BASE
2842 bool "Randomize the address of the kernel image"
2843 depends on RELOCATABLE
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002844 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002845 Randomizes the physical and virtual address at which the
2846 kernel image is loaded, as a security feature that
2847 deters exploit attempts relying on knowledge of the location
2848 of kernel internals.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002849
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002850 Entropy is generated using any coprocessor 0 registers available.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002851
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002852 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002853
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002854 If unsure, say N.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002855
2856config RANDOMIZE_BASE_MAX_OFFSET
2857 hex "Maximum kASLR offset" if EXPERT
2858 depends on RANDOMIZE_BASE
2859 range 0x0 0x40000000 if EVA || 64BIT
2860 range 0x0 0x08000000
2861 default "0x01000000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002862 help
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002863 When kASLR is active, this provides the maximum offset that will
2864 be applied to the kernel image. It should be set according to the
2865 amount of physical RAM available in the target system minus
2866 PHYSICAL_START and must be a power of 2.
2867
2868 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2869 EVA or 64-bit. The default is 16Mb.
2870
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002871config NODES_SHIFT
2872 int
2873 default "6"
2874 depends on NEED_MULTIPLE_NODES
2875
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002876config HW_PERF_EVENTS
2877 bool "Enable hardware performance counter support for perf events"
Viresh Kumare2589582021-01-14 17:05:21 +05302878 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002879 default y
2880 help
2881 Enable hardware performance counter support for perf events. If
2882 disabled, perf events will use software events only.
2883
Tiezhu Yangbe8fa1c2020-02-05 12:08:33 +08002884config DMI
2885 bool "Enable DMI scanning"
2886 depends on MACH_LOONGSON64
2887 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2888 default y
2889 help
2890 Enabled scanning of DMI to identify machine quirks. Say Y
2891 here unless you have verified that your setup is not
2892 affected by entries in the DMI blacklist. Required by PNP
2893 BIOS code.
2894
Linus Torvalds1da177e2005-04-16 15:20:36 -07002895config SMP
2896 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002897 depends on SYS_SUPPORTS_SMP
2898 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002900 a system with only one CPU, say N. If you have a system with more
2901 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902
Robert Graffham4a474152014-01-23 15:55:29 -08002903 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904 machines, but will use only one CPU of a multiprocessor machine. If
2905 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002906 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002907 will run faster if you say N here.
2908
2909 People using multiprocessor machines who say Y here should also say
2910 Y to "Enhanced Real Time Clock Support", below.
2911
Adrian Bunk03502fa2008-02-03 15:50:21 +02002912 See also the SMP-HOWTO available at
Alexander A. Klimovef054ad2020-07-14 21:12:26 +02002913 <https://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914
2915 If you don't know what to do here, say N.
2916
Matt Redfearn7840d612016-07-07 08:50:40 +01002917config HOTPLUG_CPU
2918 bool "Support for hot-pluggable CPUs"
2919 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2920 help
2921 Say Y here to allow turning CPUs off and on. CPUs can be
2922 controlled through /sys/devices/system/cpu.
2923 (Note: power management support will enable this option
2924 automatically on SMP systems. )
2925 Say N if you want to disable CPU hotplug.
2926
Ralf Baechle87353d82007-11-19 12:23:51 +00002927config SMP_UP
2928 bool
2929
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002930config SYS_SUPPORTS_MIPS_CMP
2931 bool
2932
Paul Burton0ee958e2014-01-15 10:31:53 +00002933config SYS_SUPPORTS_MIPS_CPS
2934 bool
2935
Ralf Baechlee73ea272006-06-04 11:51:46 +01002936config SYS_SUPPORTS_SMP
2937 bool
2938
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002939config NR_CPUS_DEFAULT_4
2940 bool
2941
2942config NR_CPUS_DEFAULT_8
2943 bool
2944
2945config NR_CPUS_DEFAULT_16
2946 bool
2947
2948config NR_CPUS_DEFAULT_32
2949 bool
2950
2951config NR_CPUS_DEFAULT_64
2952 bool
2953
Linus Torvalds1da177e2005-04-16 15:20:36 -07002954config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302955 int "Maximum number of CPUs (2-256)"
2956 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002957 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002958 default "4" if NR_CPUS_DEFAULT_4
2959 default "8" if NR_CPUS_DEFAULT_8
2960 default "16" if NR_CPUS_DEFAULT_16
2961 default "32" if NR_CPUS_DEFAULT_32
2962 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963 help
2964 This allows you to specify the maximum number of CPUs which this
2965 kernel will support. The maximum supported value is 32 for 32-bit
2966 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002967 sense is 1 for Qemu (useful only for kernel debugging purposes)
2968 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002969
2970 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002971 approximately eight kilobytes to the kernel image. For best
2972 performance should round up your number of processors to the next
2973 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974
Al Cooper399aaa22012-07-13 16:44:53 -04002975config MIPS_PERF_SHARED_TC_COUNTERS
2976 bool
2977
David Daney7820b842017-09-28 12:34:04 -05002978config MIPS_NR_CPU_NR_MAP_1024
2979 bool
2980
2981config MIPS_NR_CPU_NR_MAP
2982 int
2983 depends on SMP
2984 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2985 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2986
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002987#
2988# Timer Interrupt Frequency Configuration
2989#
2990
2991choice
2992 prompt "Timer frequency"
2993 default HZ_250
2994 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002995 Allows the configuration of the timer frequency.
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002996
Paul Burton67596572015-09-22 10:16:39 -07002997 config HZ_24
2998 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2999
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003000 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00003001 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003002
3003 config HZ_100
3004 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
3005
3006 config HZ_128
3007 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
3008
3009 config HZ_250
3010 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
3011
3012 config HZ_256
3013 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
3014
3015 config HZ_1000
3016 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
3017
3018 config HZ_1024
3019 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
3020
3021endchoice
3022
Paul Burton67596572015-09-22 10:16:39 -07003023config SYS_SUPPORTS_24HZ
3024 bool
3025
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003026config SYS_SUPPORTS_48HZ
3027 bool
3028
3029config SYS_SUPPORTS_100HZ
3030 bool
3031
3032config SYS_SUPPORTS_128HZ
3033 bool
3034
3035config SYS_SUPPORTS_250HZ
3036 bool
3037
3038config SYS_SUPPORTS_256HZ
3039 bool
3040
3041config SYS_SUPPORTS_1000HZ
3042 bool
3043
3044config SYS_SUPPORTS_1024HZ
3045 bool
3046
3047config SYS_SUPPORTS_ARBIT_HZ
3048 bool
Paul Burton67596572015-09-22 10:16:39 -07003049 default y if !SYS_SUPPORTS_24HZ && \
3050 !SYS_SUPPORTS_48HZ && \
3051 !SYS_SUPPORTS_100HZ && \
3052 !SYS_SUPPORTS_128HZ && \
3053 !SYS_SUPPORTS_250HZ && \
3054 !SYS_SUPPORTS_256HZ && \
3055 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003056 !SYS_SUPPORTS_1024HZ
3057
3058config HZ
3059 int
Paul Burton67596572015-09-22 10:16:39 -07003060 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003061 default 48 if HZ_48
3062 default 100 if HZ_100
3063 default 128 if HZ_128
3064 default 250 if HZ_250
3065 default 256 if HZ_256
3066 default 1000 if HZ_1000
3067 default 1024 if HZ_1024
3068
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08003069config SCHED_HRTICK
3070 def_bool HIGH_RES_TIMERS
3071
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003072config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08003073 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07003074 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003075 help
3076 kexec is a system call that implements the ability to shutdown your
3077 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02003078 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003079 you can start any kernel with it, not just Linux.
3080
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02003081 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003082
3083 It is an ongoing process to be certain the hardware in a machine
3084 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02003085 initially work for you. As of this writing the exact hardware
3086 interface is strongly in flux, so no good recommendation can be
3087 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003088
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003089config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003090 bool "Kernel crash dumps"
3091 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003092 Generate crash dump after being started by kexec.
3093 This should be normally only set in special crash dump kernels
3094 which are loaded in the main kernel with kexec-tools into
3095 a specially reserved region and then later executed after
3096 a crash by kdump/kexec. The crash dump kernel must be compiled
3097 to a memory address not used by the main kernel or firmware using
3098 PHYSICAL_START.
3099
3100config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003101 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01003102 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003103 depends on CRASH_DUMP
3104 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003105 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3106 If you plan to use kernel for capturing the crash dump change
3107 this value to start of the reserved region (the "X" value as
3108 specified in the "crashkernel=YM@XM" command line boot parameter
3109 passed to the panic-ed kernel).
3110
Paul Burton597ce172013-11-22 13:12:07 +00003111config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00003112 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00003113 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00003114 help
3115 When this is enabled, the kernel will support use of 64-bit floating
3116 point registers with binaries using the O32 ABI along with the
3117 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3118 32-bit MIPS systems this support is at the cost of increasing the
3119 size and complexity of the compiled FPU emulator. Thus if you are
3120 running a MIPS32 system and know that none of your userland binaries
3121 will require 64-bit floating point, you may wish to reduce the size
3122 of your kernel & potentially improve FP emulation performance by
3123 saying N here.
3124
Paul Burton06e2e882014-02-14 17:55:18 +00003125 Although binutils currently supports use of this flag the details
3126 concerning its effect upon the O32 ABI in userland are still being
Colin Ian King18ff14c2020-10-27 18:34:30 +00003127 worked on. In order to avoid userland becoming dependent upon current
Paul Burton06e2e882014-02-14 17:55:18 +00003128 behaviour before the details have been finalised, this option should
3129 be considered experimental and only enabled by those working upon
3130 said details.
3131
3132 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00003133
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003134config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02003135 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003136 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08003137 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07003138 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003139
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07003140config UHI_BOOT
3141 bool
3142
Andrew Bresticker7fafb062014-08-21 13:04:20 -07003143config BUILTIN_DTB
3144 bool
3145
Jonas Gorski1da8f172015-04-12 12:24:58 +02003146choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02003147 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02003148 default MIPS_NO_APPENDED_DTB
3149
3150 config MIPS_NO_APPENDED_DTB
3151 bool "None"
3152 help
3153 Do not enable appended dtb support.
3154
Aaro Koskinen87db5372015-09-11 17:46:14 +03003155 config MIPS_ELF_APPENDED_DTB
3156 bool "vmlinux"
3157 help
3158 With this option, the boot code will look for a device tree binary
3159 DTB) included in the vmlinux ELF section .appended_dtb. By default
3160 it is empty and the DTB can be appended using binutils command
3161 objcopy:
3162
3163 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3164
Colin Ian King18ff14c2020-10-27 18:34:30 +00003165 This is meant as a backward compatibility convenience for those
Aaro Koskinen87db5372015-09-11 17:46:14 +03003166 systems with a bootloader that can't be upgraded to accommodate
3167 the documented boot protocol using a device tree.
3168
Jonas Gorski1da8f172015-04-12 12:24:58 +02003169 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003170 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003171 help
3172 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003173 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003174 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3175
3176 This is meant as a backward compatibility convenience for those
3177 systems with a bootloader that can't be upgraded to accommodate
3178 the documented boot protocol using a device tree.
3179
3180 Beware that there is very little in terms of protection against
3181 this option being confused by leftover garbage in memory that might
3182 look like a DTB header after a reboot if no actual DTB is appended
3183 to vmlinux.bin. Do not leave this option active in a production kernel
3184 if you don't intend to always append a DTB.
3185endchoice
3186
Jonas Gorski20249722015-10-12 13:13:02 +02003187choice
3188 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003189 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Jiaxun Yang87fcfa72020-03-25 11:55:02 +08003190 !MACH_LOONGSON64 && !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003191 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003192 default MIPS_CMDLINE_FROM_BOOTLOADER
3193
3194 config MIPS_CMDLINE_FROM_DTB
3195 depends on USE_OF
3196 bool "Dtb kernel arguments if available"
3197
3198 config MIPS_CMDLINE_DTB_EXTEND
3199 depends on USE_OF
3200 bool "Extend dtb kernel arguments with bootloader arguments"
3201
3202 config MIPS_CMDLINE_FROM_BOOTLOADER
3203 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003204
3205 config MIPS_CMDLINE_BUILTIN_EXTEND
3206 depends on CMDLINE_BOOL
3207 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003208endchoice
3209
Ralf Baechle5e83d432005-10-29 19:32:41 +01003210endmenu
3211
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003212config LOCKDEP_SUPPORT
3213 bool
3214 default y
3215
3216config STACKTRACE_SUPPORT
3217 bool
3218 default y
3219
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003220config PGTABLE_LEVELS
3221 int
Alex Belits3377e222017-02-16 17:27:34 -08003222 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003223 default 3 if 64BIT && !PAGE_SIZE_64KB
3224 default 2
3225
Paul Burton6c359eb2018-07-27 18:23:20 -07003226config MIPS_AUTO_PFN_OFFSET
3227 bool
3228
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3230
Paul Burtonc5611df2016-10-05 18:18:12 +01003231config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003232 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003233 bool
3234
3235config PCI_DRIVERS_LEGACY
3236 def_bool !PCI_DRIVERS_GENERIC
3237 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003238 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239
3240#
3241# ISA support is now enabled via select. Too many systems still have the one
3242# or other ISA chip on the board that users don't know about so don't expect
3243# users to choose the right thing ...
3244#
3245config ISA
3246 bool
3247
Linus Torvalds1da177e2005-04-16 15:20:36 -07003248config TC
3249 bool "TURBOchannel support"
3250 depends on MACH_DECSTATION
3251 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003252 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3253 processors. TURBOchannel programming specifications are available
3254 at:
3255 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3256 and:
3257 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3258 Linux driver support status is documented at:
3259 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261config MMU
3262 bool
3263 default y
3264
Matt Redfearn109c32f2016-11-24 17:32:45 +00003265config ARCH_MMAP_RND_BITS_MIN
3266 default 12 if 64BIT
3267 default 8
3268
3269config ARCH_MMAP_RND_BITS_MAX
3270 default 18 if 64BIT
3271 default 15
3272
3273config ARCH_MMAP_RND_COMPAT_BITS_MIN
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003274 default 8
Matt Redfearn109c32f2016-11-24 17:32:45 +00003275
3276config ARCH_MMAP_RND_COMPAT_BITS_MAX
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003277 default 15
Matt Redfearn109c32f2016-11-24 17:32:45 +00003278
Ralf Baechled865bea2007-10-11 23:46:10 +01003279config I8253
3280 bool
Russell King798778b2011-05-08 19:03:03 +01003281 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003282 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003283 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003284
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003285config ZONE_DMA
3286 bool
3287
Ralf Baechlecce335a2007-11-03 02:05:43 +00003288config ZONE_DMA32
3289 bool
3290
Linus Torvalds1da177e2005-04-16 15:20:36 -07003291endmenu
3292
Linus Torvalds1da177e2005-04-16 15:20:36 -07003293config TRAD_SIGNALS
3294 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295
Linus Torvalds1da177e2005-04-16 15:20:36 -07003296config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003297 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003298
3299config COMPAT
3300 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003302config SYSVIPC_COMPAT
3303 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003304
Linus Torvalds1da177e2005-04-16 15:20:36 -07003305config MIPS32_O32
3306 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003307 depends on 64BIT
3308 select ARCH_WANT_OLD_COMPAT_IPC
3309 select COMPAT
3310 select MIPS32_COMPAT
3311 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312 help
3313 Select this option if you want to run o32 binaries. These are pure
3314 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3315 existing binaries are in this format.
3316
3317 If unsure, say Y.
3318
3319config MIPS32_N32
3320 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003321 depends on 64BIT
Arnd Bergmann5a9372f2019-01-10 17:24:31 +01003322 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Ralf Baechle78aaf952014-12-19 01:18:03 +01003323 select COMPAT
3324 select MIPS32_COMPAT
3325 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326 help
3327 Select this option if you want to run n32 binaries. These are
3328 64-bit binaries using 32-bit quantities for addressing and certain
3329 data that would normally be 64-bit. They are used in special
3330 cases.
3331
3332 If unsure, say N.
3333
Ralf Baechle21162452007-02-09 17:08:58 +00003334menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003335
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003336config ARCH_HIBERNATION_POSSIBLE
3337 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003338 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003339
Johannes Bergf4cb5702007-12-08 02:14:00 +01003340config ARCH_SUSPEND_POSSIBLE
3341 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003342 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003343
Ralf Baechle21162452007-02-09 17:08:58 +00003344source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003345
Linus Torvalds1da177e2005-04-16 15:20:36 -07003346endmenu
3347
Viresh Kumar7a998932013-04-04 12:54:21 +00003348config MIPS_EXTERNAL_TIMER
3349 bool
3350
Viresh Kumar7a998932013-04-04 12:54:21 +00003351menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003352
3353if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003354source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003355endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003356
Paul Burtonc095eba2014-04-14 16:24:22 +01003357source "drivers/cpuidle/Kconfig"
3358
3359endmenu
3360
Ralf Baechle98cdee02012-11-15 10:35:42 +01003361source "drivers/firmware/Kconfig"
3362
Sanjay Lal2235a542012-11-21 18:33:59 -08003363source "arch/mips/kvm/Kconfig"
Nathan Chancellore91946d2020-04-28 15:14:16 -07003364
3365source "arch/mips/vdso/Kconfig"