blob: b557fa578e626ec4219ff1a1eb8b42d480f41e18 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T if !64BIT
Paul Burtonea6a3732018-11-07 23:14:09 +00006 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Alexander Lobakin34c01e42020-01-22 13:58:51 +03007 select ARCH_HAS_FORTIFY_SOURCE
8 select ARCH_HAS_KCOV
9 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
Matt Redfearn12597982017-05-15 10:46:35 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080011 select ARCH_HAS_UBSAN_SANITIZE_ALL
Matt Redfearn12597982017-05-15 10:46:35 +010012 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020013 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010014 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070015 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070016 select ARCH_USE_QUEUED_SPINLOCKS
Alexandre Ghiti9035bd22019-09-23 15:39:18 -070017 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Matt Redfearn12597982017-05-15 10:46:35 +010018 select ARCH_WANT_IPC_PARSE_VERSION
Shile Zhang10916702019-12-04 08:46:31 +080019 select BUILDTIME_TABLE_SORT
Matt Redfearn12597982017-05-15 10:46:35 +010020 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000021 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010022 select CPU_PM if CPU_IDLE
23 select GENERIC_ATOMIC64 if !64BIT
24 select GENERIC_CLOCKEVENTS
25 select GENERIC_CMOS_UPDATE
26 select GENERIC_CPU_AUTOPROBE
Vincenzo Frascino24640f22019-06-21 10:52:46 +010027 select GENERIC_GETTIMEOFDAY
Paul Burtonb962aeb2018-08-29 14:54:00 -070028 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010029 select GENERIC_IRQ_PROBE
30 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010031 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010032 select GENERIC_LIB_ASHLDI3
33 select GENERIC_LIB_ASHRDI3
34 select GENERIC_LIB_CMPDI2
35 select GENERIC_LIB_LSHRDI3
36 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010037 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
38 select GENERIC_SMP_IDLE_THREAD
39 select GENERIC_TIME_VSYSCALL
Christoph Hellwig446f0622019-07-11 20:56:52 -070040 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010041 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070042 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010043 select HAVE_ARCH_JUMP_LABEL
Jason Wessel88547002008-07-29 15:58:53 -050044 select HAVE_ARCH_KGDB
Matt Redfearn109c32f2016-11-24 17:32:45 +000045 select HAVE_ARCH_MMAP_RND_BITS if MMU
46 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000047 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020048 select HAVE_ARCH_TRACEHOOK
Daniel Silsby45e03e62019-07-15 17:40:01 -040049 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +090050 select HAVE_ASM_MODVERSIONS
Paul Burton36366e32019-12-05 10:23:18 -080051 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
Matt Redfearn12597982017-05-15 10:46:35 +010052 select HAVE_CONTEXT_TRACKING
Frederic Weisbecker490f5612020-01-27 16:41:52 +010053 select HAVE_TIF_NOHZ
Wu Zhangjin64575f92010-10-27 18:59:09 +080054 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010055 select HAVE_DEBUG_KMEMLEAK
56 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010057 select HAVE_DMA_CONTIGUOUS
58 select HAVE_DYNAMIC_FTRACE
Alexander Lobakin34c01e42020-01-22 13:58:51 +030059 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
Matt Redfearn12597982017-05-15 10:46:35 +010060 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070061 select HAVE_FAST_GUP
Matt Redfearn12597982017-05-15 10:46:35 +010062 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080063 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010064 select HAVE_FUNCTION_TRACER
Alexander Lobakin34c01e42020-01-22 13:58:51 +030065 select HAVE_GCC_PLUGINS
66 select HAVE_GENERIC_VDSO
Matt Redfearn12597982017-05-15 10:46:35 +010067 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070068 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010069 select HAVE_IRQ_EXIT_ON_IRQ_STACK
70 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070071 select HAVE_KPROBES
72 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000073 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
David Howells786d35d2012-09-28 14:31:03 +093074 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070075 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010076 select HAVE_OPROFILE
77 select HAVE_PERF_EVENTS
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020078 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070079 select HAVE_RSEQ
Hassan Naveed16c0f032019-11-15 23:44:49 +000080 select HAVE_SPARSE_SYSCALL_NR
Masahiro Yamadad148eac2018-06-14 19:36:45 +090081 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010082 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010083 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010084 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010085 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010086 select MODULES_USE_ELF_REL if MODULES
Alexander Lobakin34c01e42020-01-22 13:58:51 +030087 select MODULES_USE_ELF_RELA if MODULES && 64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010088 select PERF_USE_VMALLOC
Arnd Bergmann05a0a342018-08-28 16:26:30 +020089 select RTC_LIB
Matt Redfearn12597982017-05-15 10:46:35 +010090 select SYSCTL_EXCEPTION_TRACE
91 select VIRT_TO_BUS
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Christoph Hellwigd3991572020-04-16 17:00:07 +020093config MIPS_FIXUP_BIGPHYS_ADDR
94 bool
95
Paul Cercueilc434b9f2020-09-06 21:29:25 +020096config MIPS_GENERIC
97 bool
98
Paul Cercueilf0f4a752020-09-06 21:29:31 +020099config MACH_INGENIC
100 bool
101 select SYS_SUPPORTS_32BIT_KERNEL
102 select SYS_SUPPORTS_LITTLE_ENDIAN
103 select SYS_SUPPORTS_ZBOOT
104 select CPU_SUPPORTS_HUGEPAGES
105 select DMA_NONCOHERENT
106 select IRQ_MIPS_CPU
107 select PINCTRL
108 select GPIOLIB
109 select COMMON_CLK
110 select GENERIC_IRQ_CHIP
111 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
112 select USE_OF
113 select CPU_SUPPORTS_CPUFREQ
114 select MIPS_EXTERNAL_TIMER
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116menu "Machine selection"
117
Ralf Baechle5e83d432005-10-29 19:32:41 +0100118choice
119 prompt "System type"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200120 default MIPS_GENERIC_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200122config MIPS_GENERIC_KERNEL
Paul Burtoneed0eab2016-10-05 18:18:20 +0100123 bool "Generic board-agnostic MIPS kernel"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200124 select MIPS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100125 select BOOT_RAW
126 select BUILTIN_DTB
127 select CEVT_R4K
128 select CLKSRC_MIPS_GIC
129 select COMMON_CLK
Paul Burtoneed0eab2016-10-05 18:18:20 +0100130 select CPU_MIPSR2_IRQ_EI
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300131 select CPU_MIPSR2_IRQ_VI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100132 select CSRC_R4K
133 select DMA_PERDEV_COHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100134 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100135 select IRQ_MIPS_CPU
Paul Burton0211d492018-07-27 18:23:21 -0700136 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100137 select MIPS_CPU_SCACHE
138 select MIPS_GIC
139 select MIPS_L1_CACHE_SHIFT_7
140 select NO_EXCEPT_FILL
141 select PCI_DRIVERS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100142 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000143 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100144 select SYS_HAS_CPU_MIPS32_R1
145 select SYS_HAS_CPU_MIPS32_R2
146 select SYS_HAS_CPU_MIPS32_R6
147 select SYS_HAS_CPU_MIPS64_R1
148 select SYS_HAS_CPU_MIPS64_R2
149 select SYS_HAS_CPU_MIPS64_R6
150 select SYS_SUPPORTS_32BIT_KERNEL
151 select SYS_SUPPORTS_64BIT_KERNEL
152 select SYS_SUPPORTS_BIG_ENDIAN
153 select SYS_SUPPORTS_HIGHMEM
154 select SYS_SUPPORTS_LITTLE_ENDIAN
155 select SYS_SUPPORTS_MICROMIPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100156 select SYS_SUPPORTS_MIPS16
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300157 select SYS_SUPPORTS_MIPS_CPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100158 select SYS_SUPPORTS_MULTITHREADING
159 select SYS_SUPPORTS_RELOCATABLE
160 select SYS_SUPPORTS_SMARTMIPS
Paul Cercueilc3e2ee62020-09-06 21:29:29 +0200161 select SYS_SUPPORTS_ZBOOT
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300162 select UHI_BOOT
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100163 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
164 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
165 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
166 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
167 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
168 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100169 select USE_OF
170 help
171 Select this to build a kernel which aims to support multiple boards,
172 generally using a flattened device tree passed from the bootloader
173 using the boot protocol defined in the UHI (Unified Hosting
174 Interface) specification.
175
Manuel Lauss42a4f172010-07-15 21:45:04 +0200176config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900177 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200178 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100179 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600180 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200181 select IRQ_MIPS_CPU
Manuel Lauss88e9a932014-02-20 14:59:23 +0100182 select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is
Christoph Hellwigd3991572020-04-16 17:00:07 +0200183 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
Manuel Lauss42a4f172010-07-15 21:45:04 +0200184 select SYS_HAS_CPU_MIPS32_R1
185 select SYS_SUPPORTS_32BIT_KERNEL
186 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200187 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800188 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200189 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200191config AR7
192 bool "Texas Instruments AR7"
193 select BOOT_ELF32
194 select DMA_NONCOHERENT
195 select CEVT_R4K
196 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200197 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200198 select NO_EXCEPT_FILL
199 select SWAP_IO_SPACE
200 select SYS_HAS_CPU_MIPS32_R1
201 select SYS_HAS_EARLY_PRINTK
202 select SYS_SUPPORTS_32BIT_KERNEL
203 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200204 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800205 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200206 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200207 select VLYNQ
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700208 select HAVE_LEGACY_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200209 help
210 Support for the Texas Instruments AR7 System-on-a-Chip
211 family: TNETD7100, 7200 and 7300.
212
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400213config ATH25
214 bool "Atheros AR231x/AR531x SoC support"
215 select CEVT_R4K
216 select CSRC_R4K
217 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200218 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400219 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400220 select SYS_HAS_CPU_MIPS32_R1
221 select SYS_SUPPORTS_BIG_ENDIAN
222 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400223 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400224 help
225 Support for Atheros AR231x and Atheros AR531x based boards
226
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100227config ATH79
228 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200229 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100230 select BOOT_RAW
231 select CEVT_R4K
232 select CSRC_R4K
233 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200234 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200235 select PINCTRL
Alban Bedel411520a2015-04-19 14:30:04 +0200236 select COMMON_CLK
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200237 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100238 select SYS_HAS_CPU_MIPS32_R2
239 select SYS_HAS_EARLY_PRINTK
240 select SYS_SUPPORTS_32BIT_KERNEL
241 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200242 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100243 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200244 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100245 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100246 help
247 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
248
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800249config BMIPS_GENERIC
250 bool "Broadcom Generic BMIPS kernel"
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200251 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
252 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700253 select BOOT_RAW
254 select NO_EXCEPT_FILL
255 select USE_OF
256 select CEVT_R4K
257 select CSRC_R4K
258 select SYNC_R4K
259 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000260 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800261 select BCM7038_L1_IRQ
262 select BCM7120_L2_IRQ
263 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200264 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800265 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700266 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800267 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700268 select SYS_SUPPORTS_BIG_ENDIAN
269 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800270 select SYS_HAS_CPU_BMIPS32_3300
271 select SYS_HAS_CPU_BMIPS4350
272 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700273 select SYS_HAS_CPU_BMIPS5000
274 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800275 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
276 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
277 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
278 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700279 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700280 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800281 Build a generic DT-based kernel image that boots on select
282 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
283 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
284 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700285
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200286config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100287 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000288 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100289 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000290 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200291 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100292 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200293 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100294 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000295 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200296 select SYS_SUPPORTS_32BIT_KERNEL
297 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200298 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200299 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200300 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100301 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200302 select GPIOLIB
303 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200304 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100305 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000306 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200307 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100308 Support for BCM47XX based boards
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200309
Maxime Bizone7300d02009-08-18 13:23:37 +0100310config BCM63XX
311 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000312 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100313 select CEVT_R4K
314 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200315 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100316 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200317 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100318 select SYS_SUPPORTS_32BIT_KERNEL
319 select SYS_SUPPORTS_BIG_ENDIAN
320 select SYS_HAS_EARLY_PRINTK
321 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200322 select GPIOLIB
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800323 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200324 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700325 select HAVE_LEGACY_CLK
Maxime Bizone7300d02009-08-18 13:23:37 +0100326 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100327 Support for BCM63XX based boards
Maxime Bizone7300d02009-08-18 13:23:37 +0100328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200330 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100331 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000332 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900333 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100335 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100336 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200338 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900339 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900340 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100341 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900342 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700343 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100344 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100345 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100346 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
348config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200349 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900351 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100352 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900353 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100354 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100355 select CPU_DADDI_WORKAROUNDS if 64BIT
356 select CPU_R4000_WORKAROUNDS if 64BIT
357 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700359 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200360 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100361 select SYS_HAS_CPU_R3000
362 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700363 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800364 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100365 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900366 select SYS_SUPPORTS_128HZ
367 select SYS_SUPPORTS_256HZ
368 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800369 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100370 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 This enables support for DEC's MIPS based workstations. For details
372 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
373 DECstation porting pages on <http://decstation.unix-ag.org/>.
374
375 If you have one of the following DECstation Models you definitely
376 want to choose R4xx0 for the CPU Type:
377
Ralf Baechle93088162007-08-29 14:21:45 +0100378 DECstation 5000/50
379 DECstation 5000/150
380 DECstation 5000/260
381 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 otherwise choose R3000.
384
Ralf Baechle5e83d432005-10-29 19:32:41 +0100385config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200386 bool "Jazz family of machines"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200387 select ARC_MEMORY
388 select ARC_PROMLIB
Ralf Baechlea211a0822018-02-05 15:37:43 +0100389 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100390 select ARCH_MIGHT_HAVE_PC_SERIO
Christoph Hellwig2f9237d2020-07-08 09:30:00 +0200391 select DMA_OPS
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100392 select FW_ARC
393 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100394 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100395 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000396 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100397 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100398 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100399 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200400 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100401 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100402 select I8259
403 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100404 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100405 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800406 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900407 select SYS_SUPPORTS_100HZ
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100409 This a family of machines based on the MIPS R4030 chipset which was
410 used by several vendors to build RISC/os and Windows NT workstations.
411 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
412 Olivetti M700-10 workstations.
Ralf Baechle5e83d432005-10-29 19:32:41 +0100413
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200414config MACH_INGENIC_SOC
Paul Burtonde361e82015-05-24 16:11:13 +0100415 bool "Ingenic SoC based machines"
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200416 select MIPS_GENERIC
417 select MACH_INGENIC
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200418 select SYS_SUPPORTS_ZBOOT_UART16550
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000419
John Crispin171bb2f2011-03-30 09:27:47 +0200420config LANTIQ
421 bool "Lantiq based platforms"
422 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200423 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200424 select CEVT_R4K
425 select CSRC_R4K
426 select SYS_HAS_CPU_MIPS32_R1
427 select SYS_HAS_CPU_MIPS32_R2
428 select SYS_SUPPORTS_BIG_ENDIAN
429 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200430 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200431 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000432 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200433 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200434 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200435 select SWAP_IO_SPACE
436 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200437 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700438 select HAVE_LEGACY_CLK
John Crispina0392222012-04-13 20:56:13 +0200439 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200440 select PINCTRL
441 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200442 select ARCH_HAS_RESET_CONTROLLER
443 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200444
Huacai Chen30ad29b2015-04-21 10:00:35 +0800445config MACH_LOONGSON32
Huacai Chencaed1d12019-11-04 14:11:21 +0800446 bool "Loongson 32-bit family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800447 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900448 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800449 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800450
Huacai Chen30ad29b2015-04-21 10:00:35 +0800451 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
452 the Institute of Computing Technology (ICT), Chinese Academy of
453 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900454
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800455config MACH_LOONGSON2EF
456 bool "Loongson-2E/F family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200457 select SYS_SUPPORTS_ZBOOT
458 help
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800459 This enables the support of early Loongson-2E/F family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200460
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800461config MACH_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +0800462 bool "Loongson 64-bit family of machines"
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800463 select ARCH_SPARSEMEM_ENABLE
464 select ARCH_MIGHT_HAVE_PC_PARPORT
465 select ARCH_MIGHT_HAVE_PC_SERIO
466 select GENERIC_ISA_DMA_SUPPORT_BROKEN
467 select BOOT_ELF32
468 select BOARD_SCACHE
469 select CSRC_R4K
470 select CEVT_R4K
471 select CPU_HAS_WB
472 select FORCE_PCI
473 select ISA
474 select I8259
475 select IRQ_MIPS_CPU
Jiaxun Yang7d6d2832020-05-27 14:34:34 +0800476 select NO_EXCEPT_FILL
Tiezhu Yang5125bfe2020-03-31 15:00:06 +0800477 select NR_CPUS_DEFAULT_64
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800478 select USE_GENERIC_EARLY_PRINTK_8250
Jiaxun Yang6423e592020-05-26 17:21:16 +0800479 select PCI_DRIVERS_GENERIC
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800480 select SYS_HAS_CPU_LOONGSON64
481 select SYS_HAS_EARLY_PRINTK
482 select SYS_SUPPORTS_SMP
483 select SYS_SUPPORTS_HOTPLUG_CPU
484 select SYS_SUPPORTS_NUMA
485 select SYS_SUPPORTS_64BIT_KERNEL
486 select SYS_SUPPORTS_HIGHMEM
487 select SYS_SUPPORTS_LITTLE_ENDIAN
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800488 select SYS_SUPPORTS_ZBOOT
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800489 select ZONE_DMA32
490 select NUMA
Jiaxun Yang87fcfa72020-03-25 11:55:02 +0800491 select COMMON_CLK
492 select USE_OF
493 select BUILTIN_DTB
Huacai Chen39c14852020-07-29 14:58:37 +0800494 select PCI_HOST_GENERIC
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800495 help
Huacai Chencaed1d12019-11-04 14:11:21 +0800496 This enables the support of Loongson-2/3 family of machines.
497
498 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
499 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
500 and Loongson-2F which will be removed), developed by the Institute
501 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200502
Andrew Bresticker6a438302015-03-16 14:43:10 -0700503config MACH_PISTACHIO
504 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700505 select BOOT_ELF32
506 select BOOT_RAW
507 select CEVT_R4K
508 select CLKSRC_MIPS_GIC
509 select COMMON_CLK
510 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100511 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200512 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200513 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700514 select MFD_SYSCON
515 select MIPS_CPU_SCACHE
516 select MIPS_GIC
517 select PINCTRL
518 select REGULATOR
519 select SYS_HAS_CPU_MIPS32_R2
520 select SYS_SUPPORTS_32BIT_KERNEL
521 select SYS_SUPPORTS_LITTLE_ENDIAN
522 select SYS_SUPPORTS_MIPS_CPS
523 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100524 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700525 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300526 select SYS_HAS_EARLY_PRINTK
527 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700528 select USE_OF
529 help
530 This enables support for the IMG Pistachio SoC platform.
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200533 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000534 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100535 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100536 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000538 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100539 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100540 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700541 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700542 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200543 select CSRC_R4K
Felix Fietkau885014b2013-09-27 14:41:44 +0200544 select DMA_MAYBE_COHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100546 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100547 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100548 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200550 select IRQ_MIPS_CPU
Ralf Baechle5e83d432005-10-29 19:32:41 +0100551 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100552 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200553 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700554 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100555 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200556 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700557 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100559 select SYS_HAS_CPU_MIPS32_R1
560 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000561 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600562 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000563 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100564 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200565 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000566 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100567 select SYS_HAS_CPU_NEVADA
568 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700569 select SYS_SUPPORTS_32BIT_KERNEL
570 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100571 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600572 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100573 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000574 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200575 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700576 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000577 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100578 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200579 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100580 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000581 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800582 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100583 select USE_OF
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200584 select WAR_ICACHE_REFILLS
James Hoganabcc82b2015-04-27 15:07:19 +0100585 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000587 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 board.
589
Joshua Henderson2572f002016-01-13 18:15:39 -0700590config MACH_PIC32
591 bool "Microchip PIC32 Family"
592 help
593 This enables support for the Microchip PIC32 family of platforms.
594
595 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
596 microcontrollers.
597
Ralf Baechle5e83d432005-10-29 19:32:41 +0100598config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900599 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100600 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000601 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100602 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200603 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200604 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100605
John Crispinae2b5bb2013-01-20 22:05:30 +0100606config RALINK
607 bool "Ralink based machines"
608 select CEVT_R4K
609 select CSRC_R4K
610 select BOOT_RAW
611 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200612 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100613 select USE_OF
614 select SYS_HAS_CPU_MIPS32_R1
615 select SYS_HAS_CPU_MIPS32_R2
616 select SYS_SUPPORTS_32BIT_KERNEL
617 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200618 select SYS_SUPPORTS_MIPS16
John Crispinae2b5bb2013-01-20 22:05:30 +0100619 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100620 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200621 select ARCH_HAS_RESET_CONTROLLER
622 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200625 bool "SGI IP22 (Indy/Indigo2)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200626 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200627 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100628 select FW_ARC
629 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100630 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100632 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000633 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100634 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100636 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100637 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100638 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200640 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000641 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100642 select SGI_HAS_I8042
643 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200644 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100645 select SGI_HAS_SEEQ
646 select SGI_HAS_WD93
647 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100649 select SYS_HAS_CPU_R4X00
650 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200651 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700652 select SYS_SUPPORTS_32BIT_KERNEL
653 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100654 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +0200655 select WAR_R4600_V1_INDEX_ICACHEOP
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +0200656 select WAR_R4600_V1_HIT_CACHEOP
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200657 select WAR_R4600_V2_HIT_CACHEOP
Florian Fainelli930beb52014-01-14 09:54:38 -0800658 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 help
660 This are the SGI Indy, Challenge S and Indigo2, as well as certain
661 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
662 that runs on these, say Y here.
663
664config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200665 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200666 select ARCH_HAS_PHYS_TO_DMA
Mike Rapoport397dc002019-09-16 14:13:10 +0300667 select ARCH_SPARSEMEM_ENABLE
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100668 select FW_ARC
669 select FW_ARC64
Thomas Bogendoerfere9422422019-10-22 18:13:15 +0200670 select ARC_CMDLINE_ONLY
Ralf Baechle5e83d432005-10-29 19:32:41 +0100671 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100672 select DEFAULT_SGI_PARTITION
Ralf Baechle36a88532007-03-01 11:56:43 +0000673 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100674 select HAVE_PCI
Thomas Bogendoerfer69a07a42019-02-19 16:57:20 +0100675 select IRQ_MIPS_CPU
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200676 select IRQ_DOMAIN_HIERARCHY
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000677 select NR_CPUS_DEFAULT_64
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200678 select PCI_DRIVERS_GENERIC
679 select PCI_XTALK_BRIDGE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100680 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700681 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100682 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100683 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000684 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200685 select WAR_R10000_LLSC
Florian Fainelli930beb52014-01-14 09:54:38 -0800686 select MIPS_L1_CACHE_SHIFT_7
Mike Rapoport6c86a302020-08-05 15:51:41 +0300687 select NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 help
689 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
690 workstations. To compile a Linux kernel that runs on these, say Y
691 here.
692
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100693config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800694 bool "SGI IP28 (Indigo2 R10k)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200695 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200696 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100697 select FW_ARC
698 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100699 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100700 select BOOT_ELF64
701 select CEVT_R4K
702 select CSRC_R4K
703 select DEFAULT_SGI_PARTITION
704 select DMA_NONCOHERENT
705 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200706 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100707 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100708 select I8253
709 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100710 select SGI_HAS_I8042
711 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200712 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100713 select SGI_HAS_SEEQ
714 select SGI_HAS_WD93
715 select SGI_HAS_ZILOG
716 select SWAP_IO_SPACE
717 select SYS_HAS_CPU_R10000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200718 select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100719 select SYS_SUPPORTS_64BIT_KERNEL
720 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200721 select WAR_R10000_LLSC
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200722 select MIPS_L1_CACHE_SHIFT_7
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100723 help
724 This is the SGI Indigo2 with R10000 processor. To compile a Linux
725 kernel that runs on these, say Y here.
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100726
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200727config SGI_IP30
728 bool "SGI IP30 (Octane/Octane2)"
729 select ARCH_HAS_PHYS_TO_DMA
730 select FW_ARC
731 select FW_ARC64
732 select BOOT_ELF64
733 select CEVT_R4K
734 select CSRC_R4K
735 select SYNC_R4K if SMP
736 select ZONE_DMA32
737 select HAVE_PCI
738 select IRQ_MIPS_CPU
739 select IRQ_DOMAIN_HIERARCHY
740 select NR_CPUS_DEFAULT_2
741 select PCI_DRIVERS_GENERIC
742 select PCI_XTALK_BRIDGE
743 select SYS_HAS_EARLY_PRINTK
744 select SYS_HAS_CPU_R10000
745 select SYS_SUPPORTS_64BIT_KERNEL
746 select SYS_SUPPORTS_BIG_ENDIAN
747 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200748 select WAR_R10000_LLSC
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200749 select MIPS_L1_CACHE_SHIFT_7
750 select ARC_MEMORY
751 help
752 These are the SGI Octane and Octane2 graphics workstations. To
753 compile a Linux kernel that runs on these, say Y here.
754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100756 bool "SGI IP32 (O2)"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200757 select ARC_MEMORY
758 select ARC_PROMLIB
Christoph Hellwig03df8222018-06-15 13:08:48 +0200759 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100760 select FW_ARC
761 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100763 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000764 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100766 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200767 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 select R5000_CPU_SCACHE
769 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100770 select SYS_HAS_CPU_R5000
771 select SYS_HAS_CPU_R10000 if BROKEN
772 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000773 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700774 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100775 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200776 select WAR_ICACHE_REFILLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 help
778 If you want this kernel to run on SGI O2 workstation, say Y here.
779
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900780config SIBYTE_CRHINE
781 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100782 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100783 select SIBYTE_BCM1120
784 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100785 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100786 select SYS_SUPPORTS_BIG_ENDIAN
787 select SYS_SUPPORTS_LITTLE_ENDIAN
788
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900789config SIBYTE_CARMEL
790 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100791 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100792 select SIBYTE_BCM1120
793 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100794 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100795 select SYS_SUPPORTS_BIG_ENDIAN
796 select SYS_SUPPORTS_LITTLE_ENDIAN
797
798config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200799 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100800 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100801 select SIBYTE_BCM1125
802 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100803 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100804 select SYS_SUPPORTS_BIG_ENDIAN
805 select SYS_SUPPORTS_HIGHMEM
806 select SYS_SUPPORTS_LITTLE_ENDIAN
807
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900808config SIBYTE_RHONE
809 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900810 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900811 select SIBYTE_BCM1125H
812 select SWAP_IO_SPACE
813 select SYS_HAS_CPU_SB1
814 select SYS_SUPPORTS_BIG_ENDIAN
815 select SYS_SUPPORTS_LITTLE_ENDIAN
816
817config SIBYTE_SWARM
818 bool "Sibyte BCM91250A-SWARM"
819 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200820 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900821 select SIBYTE_SB1250
822 select SWAP_IO_SPACE
823 select SYS_HAS_CPU_SB1
824 select SYS_SUPPORTS_BIG_ENDIAN
825 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900826 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000827 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000828 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900829
830config SIBYTE_LITTLESUR
831 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900832 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200833 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900834 select SIBYTE_SB1250
835 select SWAP_IO_SPACE
836 select SYS_HAS_CPU_SB1
837 select SYS_SUPPORTS_BIG_ENDIAN
838 select SYS_SUPPORTS_HIGHMEM
839 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000840 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900841
842config SIBYTE_SENTOSA
843 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900844 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900845 select SIBYTE_SB1250
846 select SWAP_IO_SPACE
847 select SYS_HAS_CPU_SB1
848 select SYS_SUPPORTS_BIG_ENDIAN
849 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000850 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900851
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900852config SIBYTE_BIGSUR
853 bool "Sibyte BCM91480B-BigSur"
854 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900855 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900856 select SIBYTE_BCM1x80
857 select SWAP_IO_SPACE
858 select SYS_HAS_CPU_SB1
859 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000860 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900861 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000862 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000863 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900864
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100865config SNI_RM
866 bool "SNI RM200/300/400"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200867 select ARC_MEMORY
868 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100869 select FW_ARC if CPU_LITTLE_ENDIAN
870 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000871 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100872 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100873 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100874 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100875 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100876 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000877 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100878 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100879 select DMA_NONCOHERENT
880 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100881 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100882 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100883 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200884 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100885 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100886 select I8259
887 select ISA
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200888 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100889 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200890 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100891 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200892 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000893 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700894 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800895 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200896 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100897 select SYS_SUPPORTS_HIGHMEM
898 select SYS_SUPPORTS_LITTLE_ENDIAN
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200899 select WAR_R4600_V2_HIT_CACHEOP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100901 The SNI RM200/300/400 are MIPS-based machines manufactured by
902 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100903 Technology and now in turn merged with Fujitsu. Say Y here to
904 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900906config MACH_TX39XX
907 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100908
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900909config MACH_TX49XX
910 bool "Toshiba TX49 series based machines"
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +0200911 select WAR_TX49XX_ICACHE_INDEX_INV
Ralf Baechle23fbee92005-07-25 22:45:45 +0000912
Ralf Baechle73b43902008-07-16 16:12:25 +0100913config MIKROTIK_RB532
914 bool "Mikrotik RB532 boards"
915 select CEVT_R4K
916 select CSRC_R4K
917 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100918 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200919 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100920 select SYS_HAS_CPU_MIPS32_R1
921 select SYS_SUPPORTS_32BIT_KERNEL
922 select SYS_SUPPORTS_LITTLE_ENDIAN
923 select SWAP_IO_SPACE
924 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200925 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800926 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100927 help
928 Support the Mikrotik(tm) RouterBoard 532 series,
929 based on the IDT RC32434 SoC.
930
David Daney9ddebc42013-05-22 15:10:46 +0000931config CAVIUM_OCTEON_SOC
932 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800933 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100934 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100935 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200936 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800937 select SYS_SUPPORTS_64BIT_KERNEL
938 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200939 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200940 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300941 select SYS_SUPPORTS_LITTLE_ENDIAN
942 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800943 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800944 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100945 select HAVE_PCI
Masahiro Yamada78bdbba2020-03-25 16:45:29 +0900946 select HAVE_PLAT_DELAY
947 select HAVE_PLAT_FW_INIT_CMDLINE
948 select HAVE_PLAT_MEMCPY
David Daneyf00e0012010-10-01 13:27:30 -0700949 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700950 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200951 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +0200952 select USE_OF
953 select ARCH_SPARSEMEM_ENABLE
954 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -0500955 select NR_CPUS_DEFAULT_64
956 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -0700957 select BUILTIN_DTB
David Daney8c1e6b12015-03-05 17:31:30 +0300958 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200959 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -0600960 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -0800961 help
962 This option supports all of the Octeon reference boards from Cavium
963 Networks. It builds a kernel that dynamically determines the Octeon
964 CPU type and supports all known board reference implementations.
965 Some of the supported boards are:
966 EBT3000
967 EBH3000
968 EBH3100
969 Thunder
970 Kodama
971 Hikari
972 Say Y here for most Octeon reference boards.
973
Jayachandran C7f058e82011-05-07 01:36:57 +0530974config NLM_XLR_BOARD
975 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +0530976 select BOOT_ELF32
977 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +0530978 select SYS_HAS_CPU_XLR
979 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100980 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +0530981 select SWAP_IO_SPACE
982 select SYS_SUPPORTS_32BIT_KERNEL
983 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200984 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530985 select SYS_SUPPORTS_BIG_ENDIAN
986 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +0530987 select NR_CPUS_DEFAULT_32
988 select CEVT_R4K
989 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200990 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +0000991 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530992 select SYNC_R4K
993 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +0000994 select SYS_SUPPORTS_ZBOOT
995 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +0530996 help
997 Support for systems based on Netlogic XLR and XLS processors.
998 Say Y here if you have a XLR or XLS based board.
999
Jayachandran C1c773ea2011-11-16 00:21:28 +00001000config NLM_XLP_BOARD
1001 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +00001002 select BOOT_ELF32
1003 select NLM_COMMON
1004 select SYS_HAS_CPU_XLP
1005 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001006 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +00001007 select SYS_SUPPORTS_32BIT_KERNEL
1008 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001009 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +02001010 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +00001011 select SYS_SUPPORTS_BIG_ENDIAN
1012 select SYS_SUPPORTS_LITTLE_ENDIAN
1013 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001014 select NR_CPUS_DEFAULT_32
1015 select CEVT_R4K
1016 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001017 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001018 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +00001019 select SYNC_R4K
1020 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +05301021 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +00001022 select SYS_SUPPORTS_ZBOOT
1023 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +00001024 help
1025 This board is based on Netlogic XLP Processor.
1026 Say Y here if you have a XLP based board.
1027
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028endchoice
1029
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001030source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001031source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001032source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001033source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001034source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001035source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001036source "arch/mips/generic/Kconfig"
Paul Cercueila103e9b2020-09-06 21:29:33 +02001037source "arch/mips/ingenic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001038source "arch/mips/jazz/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001039source "arch/mips/lantiq/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001040source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001041source "arch/mips/pistachio/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001042source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001043source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001044source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001045source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001046source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001047source "arch/mips/cavium-octeon/Kconfig"
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +08001048source "arch/mips/loongson2ef/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001049source "arch/mips/loongson32/Kconfig"
1050source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301051source "arch/mips/netlogic/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001052
Ralf Baechle5e83d432005-10-29 19:32:41 +01001053endmenu
1054
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001055config GENERIC_HWEIGHT
1056 bool
1057 default y
1058
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059config GENERIC_CALIBRATE_DELAY
1060 bool
1061 default y
1062
Ingo Molnarae1e9132008-11-11 09:05:16 +01001063config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001064 bool
1065 default y
1066
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067#
1068# Select some configuration options automatically based on user selections.
1069#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001070config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
Ralf Baechle61ed2422005-09-15 08:52:34 +00001073config ARCH_MAY_HAVE_PC_FDC
1074 bool
1075
Marc St-Jean9267a302007-06-14 15:55:31 -06001076config BOOT_RAW
1077 bool
1078
Ralf Baechle217dd112007-11-01 01:57:55 +00001079config CEVT_BCM1480
1080 bool
1081
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001082config CEVT_DS1287
1083 bool
1084
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001085config CEVT_GT641XX
1086 bool
1087
Ralf Baechle42f77542007-10-18 17:48:11 +01001088config CEVT_R4K
1089 bool
1090
Ralf Baechle217dd112007-11-01 01:57:55 +00001091config CEVT_SB1250
1092 bool
1093
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001094config CEVT_TXX9
1095 bool
1096
Ralf Baechle217dd112007-11-01 01:57:55 +00001097config CSRC_BCM1480
1098 bool
1099
Yoichi Yuasa42474172008-04-24 09:48:40 +09001100config CSRC_IOASIC
1101 bool
1102
Ralf Baechle940f6b42007-11-24 22:33:28 +00001103config CSRC_R4K
Serge Semin38586422020-05-21 17:07:23 +03001104 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
Ralf Baechle940f6b42007-11-24 22:33:28 +00001105 bool
1106
Ralf Baechle217dd112007-11-01 01:57:55 +00001107config CSRC_SB1250
1108 bool
1109
Alex Smitha7f4df42015-10-21 09:57:44 +01001110config MIPS_CLOCK_VSYSCALL
1111 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1112
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001113config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001114 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001115 bool
1116
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001117config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001118 bool
1119
Ralf Baechle40e084a2015-07-29 22:44:53 +02001120config ARCH_SUPPORTS_UPROBES
1121 bool
1122
Felix Fietkau885014b2013-09-27 14:41:44 +02001123config DMA_MAYBE_COHERENT
Christoph Hellwigf3ecc0f2018-08-19 14:53:20 +02001124 select ARCH_HAS_DMA_COHERENCE_H
Felix Fietkau885014b2013-09-27 14:41:44 +02001125 select DMA_NONCOHERENT
1126 bool
1127
Paul Burton20d33062016-10-05 18:18:16 +01001128config DMA_PERDEV_COHERENT
1129 bool
Christoph Hellwig347cb6a2019-01-07 13:36:20 -05001130 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001131 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001132
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001133config DMA_NONCOHERENT
1134 bool
Christoph Hellwigdb914272019-08-26 09:22:13 +02001135 #
1136 # MIPS allows mixing "slightly different" Cacheability and Coherency
1137 # Attribute bits. It is believed that the uncached access through
1138 # KSEG1 and the implementation specific "uncached accelerated" used
1139 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1140 # significant advantages.
1141 #
Christoph Hellwig419e2f12019-08-26 09:03:44 +02001142 select ARCH_HAS_DMA_WRITE_COMBINE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001143 select ARCH_HAS_DMA_PREP_COHERENT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001144 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001145 select ARCH_HAS_DMA_SET_UNCACHED
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001146 select DMA_NONCOHERENT_MMAP
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001147 select DMA_NONCOHERENT_CACHE_SYNC
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001148 select NEED_DMA_MAP_STATE
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001149
Ralf Baechle36a88532007-03-01 11:56:43 +00001150config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001153config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001154 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156config MIPS_BONITO64
1157 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159config MIPS_MSC
1160 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
Ralf Baechle39b8d522008-04-28 17:14:26 +01001162config SYNC_R4K
1163 bool
1164
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001165config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001166 def_bool n
1167
Markos Chandras4e0748f2014-11-13 11:25:27 +00001168config GENERIC_CSUM
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001169 def_bool CPU_NO_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001170
Ralf Baechle8313da32007-08-24 16:48:30 +01001171config GENERIC_ISA_DMA
1172 bool
1173 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001174 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001175
Ralf Baechleaa414df2006-11-30 01:14:51 +00001176config GENERIC_ISA_DMA_SUPPORT_BROKEN
1177 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001178 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001179
Masahiro Yamada78bdbba2020-03-25 16:45:29 +09001180config HAVE_PLAT_DELAY
1181 bool
1182
1183config HAVE_PLAT_FW_INIT_CMDLINE
1184 bool
1185
1186config HAVE_PLAT_MEMCPY
1187 bool
1188
Namhyung Kima35bee82010-10-18 12:55:21 +09001189config ISA_DMA_API
1190 bool
1191
David Daney465aaed2011-08-20 08:44:00 -07001192config HOLES_IN_ZONE
1193 bool
1194
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001195config SYS_SUPPORTS_RELOCATABLE
1196 bool
1197 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01001198 Selected if the platform supports relocating the kernel.
1199 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1200 to allow access to command line and entropy sources.
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001201
David Daneyf381bf62017-06-13 15:28:46 -07001202config MIPS_CBPF_JIT
1203 def_bool y
1204 depends on BPF_JIT && HAVE_CBPF_JIT
1205
1206config MIPS_EBPF_JIT
1207 def_bool y
1208 depends on BPF_JIT && HAVE_EBPF_JIT
1209
1210
Ralf Baechle5e83d432005-10-29 19:32:41 +01001211#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001212# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001213# answer,so we try hard to limit the available choices. Also the use of a
1214# choice statement should be more obvious to the user.
1215#
1216choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001217 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 help
1219 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001220 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001221 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001222 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001223 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001224
1225config CPU_BIG_ENDIAN
1226 bool "Big endian"
1227 depends on SYS_SUPPORTS_BIG_ENDIAN
1228
1229config CPU_LITTLE_ENDIAN
1230 bool "Little endian"
1231 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001232
1233endchoice
1234
David Daney22b07632010-07-23 18:41:43 -07001235config EXPORT_UASM
1236 bool
1237
Ralf Baechle21162452007-02-09 17:08:58 +00001238config SYS_SUPPORTS_APM_EMULATION
1239 bool
1240
Ralf Baechle5e83d432005-10-29 19:32:41 +01001241config SYS_SUPPORTS_BIG_ENDIAN
1242 bool
1243
1244config SYS_SUPPORTS_LITTLE_ENDIAN
1245 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
David Daney9cffd1542009-05-27 17:47:46 -07001247config SYS_SUPPORTS_HUGETLBFS
1248 bool
Daniel Silsby45e03e62019-07-15 17:40:01 -04001249 depends on CPU_SUPPORTS_HUGEPAGES
David Daney9cffd1542009-05-27 17:47:46 -07001250 default y
1251
David Daneyaa1762f2012-10-17 00:48:10 +02001252config MIPS_HUGE_TLB_SUPPORT
1253 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1254
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255config IRQ_CPU_RM7K
1256 bool
1257
Marc St-Jean9267a302007-06-14 15:55:31 -06001258config IRQ_MSP_SLP
1259 bool
1260
1261config IRQ_MSP_CIC
1262 bool
1263
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001264config IRQ_TXX9
1265 bool
1266
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001267config IRQ_GT641XX
1268 bool
1269
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001270config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001273config PCI_XTALK_BRIDGE
1274 bool
1275
Marc St-Jean9267a302007-06-14 15:55:31 -06001276config NO_EXCEPT_FILL
1277 bool
1278
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001279config MIPS_SPRAM
1280 bool
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282config SWAP_IO_SPACE
1283 bool
1284
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001285config SGI_HAS_INDYDOG
1286 bool
1287
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001288config SGI_HAS_HAL2
1289 bool
1290
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001291config SGI_HAS_SEEQ
1292 bool
1293
1294config SGI_HAS_WD93
1295 bool
1296
1297config SGI_HAS_ZILOG
1298 bool
1299
1300config SGI_HAS_I8042
1301 bool
1302
1303config DEFAULT_SGI_PARTITION
1304 bool
1305
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001306config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001307 bool
1308
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001309config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001310 bool
1311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312config BOOT_ELF32
1313 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
Florian Fainelli930beb52014-01-14 09:54:38 -08001315config MIPS_L1_CACHE_SHIFT_4
1316 bool
1317
1318config MIPS_L1_CACHE_SHIFT_5
1319 bool
1320
1321config MIPS_L1_CACHE_SHIFT_6
1322 bool
1323
1324config MIPS_L1_CACHE_SHIFT_7
1325 bool
1326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327config MIPS_L1_CACHE_SHIFT
1328 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001329 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001330 default "6" if MIPS_L1_CACHE_SHIFT_6
1331 default "5" if MIPS_L1_CACHE_SHIFT_5
1332 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 default "5"
1334
Thomas Bogendoerfere9422422019-10-22 18:13:15 +02001335config ARC_CMDLINE_ONLY
1336 bool
1337
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338config ARC_CONSOLE
1339 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001340 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342config ARC_MEMORY
1343 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
1345config ARC_PROMLIB
1346 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001348config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351config BOOT_ELF64
1352 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354menu "CPU selection"
1355
1356choice
1357 prompt "CPU type"
1358 default CPU_R4X00
1359
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001360config CPU_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +08001361 bool "Loongson 64-bit CPU"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001362 depends on SYS_HAS_CPU_LOONGSON64
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001363 select ARCH_HAS_PHYS_TO_DMA
Jiaxun Yang51522212020-01-13 18:15:00 +08001364 select CPU_MIPSR2
1365 select CPU_HAS_PREFETCH
Huacai Chen0e476d92014-03-21 18:44:07 +08001366 select CPU_SUPPORTS_64BIT_KERNEL
1367 select CPU_SUPPORTS_HIGHMEM
1368 select CPU_SUPPORTS_HUGEPAGES
Huacai Chen75074452019-09-21 21:50:27 +08001369 select CPU_SUPPORTS_MSA
Jiaxun Yang51522212020-01-13 18:15:00 +08001370 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1371 select CPU_MIPSR2_IRQ_VI
Huacai Chen0e476d92014-03-21 18:44:07 +08001372 select WEAK_ORDERING
1373 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chen75074452019-09-21 21:50:27 +08001374 select MIPS_ASID_BITS_VARIABLE
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001375 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001376 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001377 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001378 select SWIOTLB
Huacai Chen0f783552020-05-23 15:56:41 +08001379 select HAVE_KVM
Huacai Chen0e476d92014-03-21 18:44:07 +08001380 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001381 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1382 cores implements the MIPS64R2 instruction set with many extensions,
1383 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1384 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1385 Loongson-2E/2F is not covered here and will be removed in future.
Huacai Chen0e476d92014-03-21 18:44:07 +08001386
Huacai Chencaed1d12019-11-04 14:11:21 +08001387config LOONGSON3_ENHANCEMENT
1388 bool "New Loongson-3 CPU Enhancements"
Huacai Chen1e820da32016-03-03 09:45:13 +08001389 default n
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001390 depends on CPU_LOONGSON64
Huacai Chen1e820da32016-03-03 09:45:13 +08001391 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001392 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
Huacai Chen1e820da32016-03-03 09:45:13 +08001393 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001394 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
Huacai Chen1e820da32016-03-03 09:45:13 +08001395 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1396 Fast TLB refill support, etc.
1397
1398 This option enable those enhancements which are not probed at run
1399 time. If you want a generic kernel to run on all Loongson 3 machines,
1400 please say 'N' here. If you want a high-performance kernel to run on
Huacai Chencaed1d12019-11-04 14:11:21 +08001401 new Loongson-3 machines only, please say 'Y' here.
Huacai Chen1e820da32016-03-03 09:45:13 +08001402
Huacai Chene02e07e2019-01-15 16:04:54 +08001403config CPU_LOONGSON3_WORKAROUNDS
Huacai Chencaed1d12019-11-04 14:11:21 +08001404 bool "Old Loongson-3 LLSC Workarounds"
Huacai Chene02e07e2019-01-15 16:04:54 +08001405 default y if SMP
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001406 depends on CPU_LOONGSON64
Huacai Chene02e07e2019-01-15 16:04:54 +08001407 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001408 Loongson-3 processors have the llsc issues which require workarounds.
Huacai Chene02e07e2019-01-15 16:04:54 +08001409 Without workarounds the system may hang unexpectedly.
1410
Huacai Chencaed1d12019-11-04 14:11:21 +08001411 Newer Loongson-3 will fix these issues and no workarounds are needed.
Huacai Chene02e07e2019-01-15 16:04:54 +08001412 The workarounds have no significant side effect on them but may
1413 decrease the performance of the system so this option should be
1414 disabled unless the kernel is intended to be run on old systems.
1415
1416 If unsure, please say Y.
1417
WANG Xueruiec7a9312020-05-23 21:37:01 +08001418config CPU_LOONGSON3_CPUCFG_EMULATION
1419 bool "Emulate the CPUCFG instruction on older Loongson cores"
1420 default y
1421 depends on CPU_LOONGSON64
1422 help
1423 Loongson-3A R4 and newer have the CPUCFG instruction available for
1424 userland to query CPU capabilities, much like CPUID on x86. This
1425 option provides emulation of the instruction on older Loongson
1426 cores, back to Loongson-3A1000.
1427
1428 If unsure, please say Y.
1429
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001430config CPU_LOONGSON2E
1431 bool "Loongson 2E"
1432 depends on SYS_HAS_CPU_LOONGSON2E
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001433 select CPU_LOONGSON2EF
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001434 help
1435 The Loongson 2E processor implements the MIPS III instruction set
1436 with many extensions.
1437
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001438 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001439 bonito64.
1440
1441config CPU_LOONGSON2F
1442 bool "Loongson 2F"
1443 depends on SYS_HAS_CPU_LOONGSON2F
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001444 select CPU_LOONGSON2EF
Linus Walleijd30a2b42016-04-19 11:23:22 +02001445 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001446 help
1447 The Loongson 2F processor implements the MIPS III instruction set
1448 with many extensions.
1449
1450 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1451 have a similar programming interface with FPGA northbridge used in
1452 Loongson2E.
1453
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001454config CPU_LOONGSON1B
1455 bool "Loongson 1B"
1456 depends on SYS_HAS_CPU_LOONGSON1B
Huacai Chenb2afb642019-11-04 14:11:20 +08001457 select CPU_LOONGSON32
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001458 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001459 help
1460 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001461 Release 1 instruction set and part of the MIPS32 Release 2
1462 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001463
Yang Ling12e32802016-05-19 12:29:30 +08001464config CPU_LOONGSON1C
1465 bool "Loongson 1C"
1466 depends on SYS_HAS_CPU_LOONGSON1C
Huacai Chenb2afb642019-11-04 14:11:20 +08001467 select CPU_LOONGSON32
Yang Ling12e32802016-05-19 12:29:30 +08001468 select LEDS_GPIO_REGISTER
1469 help
1470 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001471 Release 1 instruction set and part of the MIPS32 Release 2
1472 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001473
Ralf Baechle6e760c82005-07-06 12:08:11 +00001474config CPU_MIPS32_R1
1475 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001476 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001477 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001478 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001479 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001480 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001481 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001482 MIPS32 architecture. Most modern embedded systems with a 32-bit
1483 MIPS processor are based on a MIPS32 processor. If you know the
1484 specific type of processor in your system, choose those that one
1485 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1486 Release 2 of the MIPS32 architecture is available since several
1487 years so chances are you even have a MIPS32 Release 2 processor
1488 in which case you should choose CPU_MIPS32_R2 instead for better
1489 performance.
1490
1491config CPU_MIPS32_R2
1492 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001493 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001494 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001495 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001496 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001497 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001498 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001499 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001500 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001501 MIPS32 architecture. Most modern embedded systems with a 32-bit
1502 MIPS processor are based on a MIPS32 processor. If you know the
1503 specific type of processor in your system, choose those that one
1504 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Serge Seminab7c01f2020-05-21 17:07:14 +03001506config CPU_MIPS32_R5
1507 bool "MIPS32 Release 5"
1508 depends on SYS_HAS_CPU_MIPS32_R5
1509 select CPU_HAS_PREFETCH
1510 select CPU_SUPPORTS_32BIT_KERNEL
1511 select CPU_SUPPORTS_HIGHMEM
1512 select CPU_SUPPORTS_MSA
1513 select HAVE_KVM
1514 select MIPS_O32_FP64_SUPPORT
1515 help
1516 Choose this option to build a kernel for release 5 or later of the
1517 MIPS32 architecture. New MIPS processors, starting with the Warrior
1518 family, are based on a MIPS32r5 processor. If you own an older
1519 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1520
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001521config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001522 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001523 depends on SYS_HAS_CPU_MIPS32_R6
1524 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001525 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001526 select CPU_SUPPORTS_32BIT_KERNEL
1527 select CPU_SUPPORTS_HIGHMEM
1528 select CPU_SUPPORTS_MSA
1529 select HAVE_KVM
1530 select MIPS_O32_FP64_SUPPORT
1531 help
1532 Choose this option to build a kernel for release 6 or later of the
1533 MIPS32 architecture. New MIPS processors, starting with the Warrior
1534 family, are based on a MIPS32r6 processor. If you own an older
1535 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1536
Ralf Baechle6e760c82005-07-06 12:08:11 +00001537config CPU_MIPS64_R1
1538 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001539 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001540 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001541 select CPU_SUPPORTS_32BIT_KERNEL
1542 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001543 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001544 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001545 help
1546 Choose this option to build a kernel for release 1 or later of the
1547 MIPS64 architecture. Many modern embedded systems with a 64-bit
1548 MIPS processor are based on a MIPS64 processor. If you know the
1549 specific type of processor in your system, choose those that one
1550 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001551 Release 2 of the MIPS64 architecture is available since several
1552 years so chances are you even have a MIPS64 Release 2 processor
1553 in which case you should choose CPU_MIPS64_R2 instead for better
1554 performance.
1555
1556config CPU_MIPS64_R2
1557 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001558 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001559 select CPU_HAS_PREFETCH
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001560 select CPU_SUPPORTS_32BIT_KERNEL
1561 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001562 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001563 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001564 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001565 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001566 help
1567 Choose this option to build a kernel for release 2 or later of the
1568 MIPS64 architecture. Many modern embedded systems with a 64-bit
1569 MIPS processor are based on a MIPS64 processor. If you know the
1570 specific type of processor in your system, choose those that one
1571 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
Serge Seminab7c01f2020-05-21 17:07:14 +03001573config CPU_MIPS64_R5
1574 bool "MIPS64 Release 5"
1575 depends on SYS_HAS_CPU_MIPS64_R5
1576 select CPU_HAS_PREFETCH
1577 select CPU_SUPPORTS_32BIT_KERNEL
1578 select CPU_SUPPORTS_64BIT_KERNEL
1579 select CPU_SUPPORTS_HIGHMEM
1580 select CPU_SUPPORTS_HUGEPAGES
1581 select CPU_SUPPORTS_MSA
1582 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1583 select HAVE_KVM
1584 help
1585 Choose this option to build a kernel for release 5 or later of the
1586 MIPS64 architecture. This is a intermediate MIPS architecture
1587 release partly implementing release 6 features. Though there is no
1588 any hardware known to be based on this release.
1589
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001590config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001591 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001592 depends on SYS_HAS_CPU_MIPS64_R6
1593 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001594 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001595 select CPU_SUPPORTS_32BIT_KERNEL
1596 select CPU_SUPPORTS_64BIT_KERNEL
1597 select CPU_SUPPORTS_HIGHMEM
Paul Burtonafd375d2019-02-02 02:21:53 +00001598 select CPU_SUPPORTS_HUGEPAGES
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001599 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001600 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001601 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001602 help
1603 Choose this option to build a kernel for release 6 or later of the
1604 MIPS64 architecture. New MIPS processors, starting with the Warrior
1605 family, are based on a MIPS64r6 processor. If you own an older
1606 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1607
Serge Semin281e3ae2020-05-21 17:07:15 +03001608config CPU_P5600
1609 bool "MIPS Warrior P5600"
1610 depends on SYS_HAS_CPU_P5600
1611 select CPU_HAS_PREFETCH
1612 select CPU_SUPPORTS_32BIT_KERNEL
1613 select CPU_SUPPORTS_HIGHMEM
1614 select CPU_SUPPORTS_MSA
Serge Semin281e3ae2020-05-21 17:07:15 +03001615 select CPU_SUPPORTS_CPUFREQ
1616 select CPU_MIPSR2_IRQ_VI
1617 select CPU_MIPSR2_IRQ_EI
1618 select HAVE_KVM
1619 select MIPS_O32_FP64_SUPPORT
1620 help
1621 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1622 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1623 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1624 level features like up to six P5600 calculation cores, CM2 with L2
1625 cache, IOCU/IOMMU (though might be unused depending on the system-
1626 specific IP core configuration), GIC, CPC, virtualisation module,
1627 eJTAG and PDtrace.
1628
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629config CPU_R3000
1630 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001631 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001632 select CPU_HAS_WB
Paul Burton54746822019-08-31 15:40:43 +00001633 select CPU_R3K_TLB
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001634 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001635 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 help
1637 Please make sure to pick the right CPU type. Linux/MIPS is not
1638 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1639 *not* work on R4000 machines and vice versa. However, since most
1640 of the supported machines have an R4000 (or similar) CPU, R4x00
1641 might be a safe bet. If the resulting kernel does not work,
1642 try to recompile with R3000.
1643
1644config CPU_TX39XX
1645 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001646 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001647 select CPU_SUPPORTS_32BIT_KERNEL
Paul Burton54746822019-08-31 15:40:43 +00001648 select CPU_R3K_TLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
1650config CPU_VR41XX
1651 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001652 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001653 select CPU_SUPPORTS_32BIT_KERNEL
1654 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001656 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 Only choose this option if you have one of these processors as a
1658 kernel built with this option will not run on any other type of
1659 processor or vice versa.
1660
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661config CPU_R4X00
1662 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001663 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001664 select CPU_SUPPORTS_32BIT_KERNEL
1665 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001666 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 help
1668 MIPS Technologies R4000-series processors other than 4300, including
1669 the R4000, R4400, R4600, and 4700.
1670
1671config CPU_TX49XX
1672 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001673 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001674 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001675 select CPU_SUPPORTS_32BIT_KERNEL
1676 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001677 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
1679config CPU_R5000
1680 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001681 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001682 select CPU_SUPPORTS_32BIT_KERNEL
1683 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001684 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 help
1686 MIPS Technologies R5000-series processors other than the Nevada.
1687
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001688config CPU_R5500
1689 bool "R5500"
1690 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001691 select CPU_SUPPORTS_32BIT_KERNEL
1692 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001693 select CPU_SUPPORTS_HUGEPAGES
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001694 help
1695 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1696 instruction set.
1697
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698config CPU_NEVADA
1699 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001700 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001701 select CPU_SUPPORTS_32BIT_KERNEL
1702 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001703 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 help
1705 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1706
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707config CPU_R10000
1708 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001709 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001710 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001711 select CPU_SUPPORTS_32BIT_KERNEL
1712 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001713 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001714 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 help
1716 MIPS Technologies R10000-series processors.
1717
1718config CPU_RM7000
1719 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001720 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001721 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001722 select CPU_SUPPORTS_32BIT_KERNEL
1723 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001724 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001725 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
1727config CPU_SB1
1728 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001729 depends on SYS_HAS_CPU_SB1
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001730 select CPU_SUPPORTS_32BIT_KERNEL
1731 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001732 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001733 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001734 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735
David Daneya86c7f72008-12-11 15:33:38 -08001736config CPU_CAVIUM_OCTEON
1737 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001738 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001739 select CPU_HAS_PREFETCH
1740 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001741 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001742 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001743 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001744 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1745 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001746 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001747 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001748 help
1749 The Cavium Octeon processor is a highly integrated chip containing
1750 many ethernet hardware widgets for networking tasks. The processor
1751 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1752 Full details can be found at http://www.caviumnetworks.com.
1753
Jonas Gorskicd746242013-12-18 14:12:02 +01001754config CPU_BMIPS
1755 bool "Broadcom BMIPS"
1756 depends on SYS_HAS_CPU_BMIPS
1757 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001758 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001759 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1760 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1761 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1762 select CPU_SUPPORTS_32BIT_KERNEL
1763 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001764 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001765 select SWAP_IO_SPACE
1766 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001767 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001768 select CPU_HAS_PREFETCH
Markus Mayera8d709b2017-02-07 13:58:54 -08001769 select CPU_SUPPORTS_CPUFREQ
1770 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001771 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001772 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001773
Jayachandran C7f058e82011-05-07 01:36:57 +05301774config CPU_XLR
1775 bool "Netlogic XLR SoC"
1776 depends on SYS_HAS_CPU_XLR
1777 select CPU_SUPPORTS_32BIT_KERNEL
1778 select CPU_SUPPORTS_64BIT_KERNEL
1779 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001780 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301781 select WEAK_ORDERING
1782 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301783 help
1784 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001785
1786config CPU_XLP
1787 bool "Netlogic XLP SoC"
1788 depends on SYS_HAS_CPU_XLP
1789 select CPU_SUPPORTS_32BIT_KERNEL
1790 select CPU_SUPPORTS_64BIT_KERNEL
1791 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001792 select WEAK_ORDERING
1793 select WEAK_REORDERING_BEYOND_LLSC
1794 select CPU_HAS_PREFETCH
Jayachandran Cd6504842012-10-31 12:01:29 +00001795 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301796 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001797 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001798 help
1799 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800endchoice
1801
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001802config CPU_MIPS32_3_5_FEATURES
1803 bool "MIPS32 Release 3.5 Features"
1804 depends on SYS_HAS_CPU_MIPS32_R3_5
Serge Semin281e3ae2020-05-21 17:07:15 +03001805 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1806 CPU_P5600
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001807 help
1808 Choose this option to build a kernel for release 2 or later of the
1809 MIPS32 architecture including features from the 3.5 release such as
1810 support for Enhanced Virtual Addressing (EVA).
1811
1812config CPU_MIPS32_3_5_EVA
1813 bool "Enhanced Virtual Addressing (EVA)"
1814 depends on CPU_MIPS32_3_5_FEATURES
1815 select EVA
1816 default y
1817 help
1818 Choose this option if you want to enable the Enhanced Virtual
1819 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1820 One of its primary benefits is an increase in the maximum size
1821 of lowmem (up to 3GB). If unsure, say 'N' here.
1822
Steven J. Hillc5b36782015-02-26 18:16:38 -06001823config CPU_MIPS32_R5_FEATURES
1824 bool "MIPS32 Release 5 Features"
1825 depends on SYS_HAS_CPU_MIPS32_R5
Serge Semin281e3ae2020-05-21 17:07:15 +03001826 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
Steven J. Hillc5b36782015-02-26 18:16:38 -06001827 help
1828 Choose this option to build a kernel for release 2 or later of the
1829 MIPS32 architecture including features from release 5 such as
1830 support for Extended Physical Addressing (XPA).
1831
1832config CPU_MIPS32_R5_XPA
1833 bool "Extended Physical Addressing (XPA)"
1834 depends on CPU_MIPS32_R5_FEATURES
1835 depends on !EVA
1836 depends on !PAGE_SIZE_4KB
1837 depends on SYS_SUPPORTS_HIGHMEM
1838 select XPA
1839 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001840 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001841 default n
1842 help
1843 Choose this option if you want to enable the Extended Physical
1844 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1845 benefit is to increase physical addressing equal to or greater
1846 than 40 bits. Note that this has the side effect of turning on
1847 64-bit addressing which in turn makes the PTEs 64-bit in size.
1848 If unsure, say 'N' here.
1849
Wu Zhangjin622844b2010-04-10 20:04:42 +08001850if CPU_LOONGSON2F
1851config CPU_NOP_WORKAROUNDS
1852 bool
1853
1854config CPU_JUMP_WORKAROUNDS
1855 bool
1856
1857config CPU_LOONGSON2F_WORKAROUNDS
1858 bool "Loongson 2F Workarounds"
1859 default y
1860 select CPU_NOP_WORKAROUNDS
1861 select CPU_JUMP_WORKAROUNDS
1862 help
1863 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1864 require workarounds. Without workarounds the system may hang
1865 unexpectedly. For more information please refer to the gas
1866 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1867
1868 Loongson 2F03 and later have fixed these issues and no workarounds
1869 are needed. The workarounds have no significant side effect on them
1870 but may decrease the performance of the system so this option should
1871 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1872 systems.
1873
1874 If unsure, please say Y.
1875endif # CPU_LOONGSON2F
1876
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001877config SYS_SUPPORTS_ZBOOT
1878 bool
1879 select HAVE_KERNEL_GZIP
1880 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001881 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001882 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001883 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001884 select HAVE_KERNEL_XZ
Paul Cercueila510b612020-09-01 16:26:51 +02001885 select HAVE_KERNEL_ZSTD
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001886
1887config SYS_SUPPORTS_ZBOOT_UART16550
1888 bool
1889 select SYS_SUPPORTS_ZBOOT
1890
Alban Bedeldbb98312015-12-10 10:57:21 +01001891config SYS_SUPPORTS_ZBOOT_UART_PROM
1892 bool
1893 select SYS_SUPPORTS_ZBOOT
1894
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001895config CPU_LOONGSON2EF
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001896 bool
1897 select CPU_SUPPORTS_32BIT_KERNEL
1898 select CPU_SUPPORTS_64BIT_KERNEL
1899 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001900 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001901 select ARCH_HAS_PHYS_TO_DMA
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001902
Huacai Chenb2afb642019-11-04 14:11:20 +08001903config CPU_LOONGSON32
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001904 bool
1905 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001906 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001907 select CPU_HAS_PREFETCH
1908 select CPU_SUPPORTS_32BIT_KERNEL
1909 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001910 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001911
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001912config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001913 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001914 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001915
1916config CPU_BMIPS4350
1917 bool
1918 select SYS_SUPPORTS_SMP
1919 select SYS_SUPPORTS_HOTPLUG_CPU
1920
1921config CPU_BMIPS4380
1922 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001923 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001924 select SYS_SUPPORTS_SMP
1925 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001926 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001927
1928config CPU_BMIPS5000
1929 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001930 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001931 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001932 select SYS_SUPPORTS_SMP
1933 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001934 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001935
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001936config SYS_HAS_CPU_LOONGSON64
Huacai Chen0e476d92014-03-21 18:44:07 +08001937 bool
1938 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001939 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001940
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001941config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001942 bool
1943
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001944config SYS_HAS_CPU_LOONGSON2F
1945 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001946 select CPU_SUPPORTS_CPUFREQ
1947 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001948
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001949config SYS_HAS_CPU_LOONGSON1B
1950 bool
1951
Yang Ling12e32802016-05-19 12:29:30 +08001952config SYS_HAS_CPU_LOONGSON1C
1953 bool
1954
Ralf Baechle7cf80532005-10-20 22:33:09 +01001955config SYS_HAS_CPU_MIPS32_R1
1956 bool
1957
1958config SYS_HAS_CPU_MIPS32_R2
1959 bool
1960
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001961config SYS_HAS_CPU_MIPS32_R3_5
1962 bool
1963
Steven J. Hillc5b36782015-02-26 18:16:38 -06001964config SYS_HAS_CPU_MIPS32_R5
1965 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001966 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001967
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001968config SYS_HAS_CPU_MIPS32_R6
1969 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001970 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001971
Ralf Baechle7cf80532005-10-20 22:33:09 +01001972config SYS_HAS_CPU_MIPS64_R1
1973 bool
1974
1975config SYS_HAS_CPU_MIPS64_R2
1976 bool
1977
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001978config SYS_HAS_CPU_MIPS64_R6
1979 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001980 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001981
Serge Semin281e3ae2020-05-21 17:07:15 +03001982config SYS_HAS_CPU_P5600
1983 bool
1984 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1985
Ralf Baechle7cf80532005-10-20 22:33:09 +01001986config SYS_HAS_CPU_R3000
1987 bool
1988
1989config SYS_HAS_CPU_TX39XX
1990 bool
1991
1992config SYS_HAS_CPU_VR41XX
1993 bool
1994
Ralf Baechle7cf80532005-10-20 22:33:09 +01001995config SYS_HAS_CPU_R4X00
1996 bool
1997
1998config SYS_HAS_CPU_TX49XX
1999 bool
2000
2001config SYS_HAS_CPU_R5000
2002 bool
2003
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09002004config SYS_HAS_CPU_R5500
2005 bool
2006
Ralf Baechle7cf80532005-10-20 22:33:09 +01002007config SYS_HAS_CPU_NEVADA
2008 bool
2009
Ralf Baechle7cf80532005-10-20 22:33:09 +01002010config SYS_HAS_CPU_R10000
2011 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002012 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Ralf Baechle7cf80532005-10-20 22:33:09 +01002013
2014config SYS_HAS_CPU_RM7000
2015 bool
2016
Ralf Baechle7cf80532005-10-20 22:33:09 +01002017config SYS_HAS_CPU_SB1
2018 bool
2019
David Daney5e683382009-02-02 11:30:59 -08002020config SYS_HAS_CPU_CAVIUM_OCTEON
2021 bool
2022
Jonas Gorskicd746242013-12-18 14:12:02 +01002023config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002024 bool
2025
Jonas Gorskife7f62c2013-12-18 14:12:05 +01002026config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002027 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002028 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002029
2030config SYS_HAS_CPU_BMIPS4350
2031 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002032 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002033
2034config SYS_HAS_CPU_BMIPS4380
2035 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002036 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002037
2038config SYS_HAS_CPU_BMIPS5000
2039 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002040 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002041 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002042
Jayachandran C7f058e82011-05-07 01:36:57 +05302043config SYS_HAS_CPU_XLR
2044 bool
2045
Jayachandran C1c773ea2011-11-16 00:21:28 +00002046config SYS_HAS_CPU_XLP
2047 bool
2048
Ralf Baechle17099b12007-07-14 13:24:05 +01002049#
2050# CPU may reorder R->R, R->W, W->R, W->W
2051# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2052#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002053config WEAK_ORDERING
2054 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002055
2056#
2057# CPU may reorder reads and writes beyond LL/SC
2058# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2059#
2060config WEAK_REORDERING_BEYOND_LLSC
2061 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002062endmenu
2063
2064#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002065# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002066#
2067config CPU_MIPS32
2068 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002069 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002070 CPU_MIPS32_R6 || CPU_P5600
Ralf Baechle5e83d432005-10-29 19:32:41 +01002071
2072config CPU_MIPS64
2073 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002074 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2075 CPU_MIPS64_R6
Ralf Baechle5e83d432005-10-29 19:32:41 +01002076
2077#
Paul Burton57eeaced2018-11-08 23:44:55 +00002078# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002079#
2080config CPU_MIPSR1
2081 bool
2082 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2083
2084config CPU_MIPSR2
2085 bool
David Daneya86c7f72008-12-11 15:33:38 -08002086 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002087 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002088 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002089 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002090
Serge Seminab7c01f2020-05-21 17:07:14 +03002091config CPU_MIPSR5
2092 bool
Serge Semin281e3ae2020-05-21 17:07:15 +03002093 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
Serge Seminab7c01f2020-05-21 17:07:14 +03002094 select CPU_HAS_RIXI
2095 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2096 select MIPS_SPRAM
2097
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002098config CPU_MIPSR6
2099 bool
2100 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002101 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002102 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Paul Burton87321fd2016-05-06 13:35:03 +01002103 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002104 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002105 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002106 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002107
Paul Burton57eeaced2018-11-08 23:44:55 +00002108config TARGET_ISA_REV
2109 int
2110 default 1 if CPU_MIPSR1
2111 default 2 if CPU_MIPSR2
Serge Seminab7c01f2020-05-21 17:07:14 +03002112 default 5 if CPU_MIPSR5
Paul Burton57eeaced2018-11-08 23:44:55 +00002113 default 6 if CPU_MIPSR6
2114 default 0
2115 help
2116 Reflects the ISA revision being targeted by the kernel build. This
2117 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2118
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002119config EVA
2120 bool
2121
Steven J. Hillc5b36782015-02-26 18:16:38 -06002122config XPA
2123 bool
2124
Ralf Baechle5e83d432005-10-29 19:32:41 +01002125config SYS_SUPPORTS_32BIT_KERNEL
2126 bool
2127config SYS_SUPPORTS_64BIT_KERNEL
2128 bool
2129config CPU_SUPPORTS_32BIT_KERNEL
2130 bool
2131config CPU_SUPPORTS_64BIT_KERNEL
2132 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002133config CPU_SUPPORTS_CPUFREQ
2134 bool
2135config CPU_SUPPORTS_ADDRWINCFG
2136 bool
David Daney9cffd1542009-05-27 17:47:46 -07002137config CPU_SUPPORTS_HUGEPAGES
2138 bool
Daniel Silsby171543e2019-07-15 17:39:59 -04002139 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
David Daney82622282009-10-14 12:16:56 -07002140config MIPS_PGD_C0_CONTEXT
2141 bool
Paul Burtoncebf8c02017-06-02 15:38:03 -07002142 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002143
David Daney8192c9e2008-09-23 00:04:26 -07002144#
2145# Set to y for ptrace access to watch registers.
2146#
2147config HARDWARE_WATCHPOINTS
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002148 bool
2149 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002150
Ralf Baechle5e83d432005-10-29 19:32:41 +01002151menu "Kernel type"
2152
2153choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002154 prompt "Kernel code model"
2155 help
2156 You should only select this option if you have a workload that
2157 actually benefits from 64-bit processing or if your machine has
2158 large memory. You will only be presented a single option in this
2159 menu if your system does not support both 32-bit and 64-bit kernels.
2160
2161config 32BIT
2162 bool "32-bit kernel"
2163 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2164 select TRAD_SIGNALS
2165 help
2166 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002167
Ralf Baechle5e83d432005-10-29 19:32:41 +01002168config 64BIT
2169 bool "64-bit kernel"
2170 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2171 help
2172 Select this option if you want to build a 64-bit kernel.
2173
2174endchoice
2175
Sanjay Lal2235a542012-11-21 18:33:59 -08002176config KVM_GUEST
2177 bool "KVM Guest Kernel"
Jiaxun Yang01edc5e2020-07-10 14:30:17 +08002178 depends on CPU_MIPS32_R2
James Hoganf2a5b1d2013-07-12 10:26:11 +00002179 depends on BROKEN_ON_SMP
Sanjay Lal2235a542012-11-21 18:33:59 -08002180 help
James Hogancaa1faa2015-12-16 23:49:26 +00002181 Select this option if building a guest kernel for KVM (Trap & Emulate)
2182 mode.
Sanjay Lal2235a542012-11-21 18:33:59 -08002183
James Hoganeda3d332014-05-29 10:16:36 +01002184config KVM_GUEST_TIMER_FREQ
2185 int "Count/Compare Timer Frequency (MHz)"
Sanjay Lal2235a542012-11-21 18:33:59 -08002186 depends on KVM_GUEST
James Hoganeda3d332014-05-29 10:16:36 +01002187 default 100
Sanjay Lal2235a542012-11-21 18:33:59 -08002188 help
James Hoganeda3d332014-05-29 10:16:36 +01002189 Set this to non-zero if building a guest kernel for KVM to skip RTC
2190 emulation when determining guest CPU Frequency. Instead, the guest's
2191 timer frequency is specified directly.
Sanjay Lal2235a542012-11-21 18:33:59 -08002192
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002193config MIPS_VA_BITS_48
2194 bool "48 bits virtual memory"
2195 depends on 64BIT
2196 help
Alex Belits3377e222017-02-16 17:27:34 -08002197 Support a maximum at least 48 bits of application virtual
2198 memory. Default is 40 bits or less, depending on the CPU.
2199 For page sizes 16k and above, this option results in a small
2200 memory overhead for page tables. For 4k page size, a fourth
2201 level of page tables is added which imposes both a memory
2202 overhead as well as slower TLB fault handling.
2203
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002204 If unsure, say N.
2205
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206choice
2207 prompt "Kernel page size"
2208 default PAGE_SIZE_4KB
2209
2210config PAGE_SIZE_4KB
2211 bool "4kB"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002212 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002214 This option select the standard 4kB Linux page size. On some
2215 R3000-family processors this is the only available page size. Using
2216 4kB page size will minimize memory consumption and is therefore
2217 recommended for low memory systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218
2219config PAGE_SIZE_8KB
2220 bool "8kB"
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002221 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002222 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 help
2224 Using 8kB page size will result in higher performance kernel at
2225 the price of higher memory consumption. This option is available
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002226 only on cnMIPS processors. Note that you will need a suitable Linux
2227 distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228
2229config PAGE_SIZE_16KB
2230 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002231 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 help
2233 Using 16kB page size will result in higher performance kernel at
2234 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002235 all non-R3000 family processors. Note that you will need a suitable
2236 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237
Ralf Baechlec52399b2009-04-02 14:07:10 +02002238config PAGE_SIZE_32KB
2239 bool "32kB"
2240 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002241 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002242 help
2243 Using 32kB page size will result in higher performance kernel at
2244 the price of higher memory consumption. This option is available
2245 only on cnMIPS cores. Note that you will need a suitable Linux
2246 distribution to support this.
2247
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248config PAGE_SIZE_64KB
2249 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002250 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 help
2252 Using 64kB page size will result in higher performance kernel at
2253 the price of higher memory consumption. This option is available on
2254 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002255 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256
2257endchoice
2258
David Daneyc9bace72010-10-11 14:52:45 -07002259config FORCE_MAX_ZONEORDER
2260 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002261 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2262 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2263 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2264 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2265 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2266 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
Paul Cercueilef923a72020-09-17 15:35:28 +02002267 range 0 64
David Daneyc9bace72010-10-11 14:52:45 -07002268 default "11"
2269 help
2270 The kernel memory allocator divides physically contiguous memory
2271 blocks into "zones", where each zone is a power of two number of
2272 pages. This option selects the largest power of two that the kernel
2273 keeps in the memory allocator. If you need to allocate very large
2274 blocks of physically contiguous memory, then you may need to
2275 increase this value.
2276
2277 This config option is actually maximum order plus one. For example,
2278 a value of 11 means that the largest free memory block is 2^10 pages.
2279
2280 The page size is not necessarily 4KB. Keep this in mind
2281 when choosing a value for this option.
2282
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283config BOARD_SCACHE
2284 bool
2285
2286config IP22_CPU_SCACHE
2287 bool
2288 select BOARD_SCACHE
2289
Chris Dearman9318c512006-06-20 17:15:20 +01002290#
2291# Support for a MIPS32 / MIPS64 style S-caches
2292#
2293config MIPS_CPU_SCACHE
2294 bool
2295 select BOARD_SCACHE
2296
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297config R5000_CPU_SCACHE
2298 bool
2299 select BOARD_SCACHE
2300
2301config RM7000_CPU_SCACHE
2302 bool
2303 select BOARD_SCACHE
2304
2305config SIBYTE_DMA_PAGEOPS
2306 bool "Use DMA to clear/copy pages"
2307 depends on CPU_SB1
2308 help
2309 Instead of using the CPU to zero and copy pages, use a Data Mover
2310 channel. These DMA channels are otherwise unused by the standard
2311 SiByte Linux port. Seems to give a small performance benefit.
2312
2313config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002314 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315
Florian Fainelli3165c842012-01-31 18:18:43 +01002316config CPU_GENERIC_DUMP_TLB
2317 bool
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002318 default y if !(CPU_R3000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002319
Paul Burtonc92e47e2018-11-07 23:14:02 +00002320config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002321 bool "Floating Point support" if EXPERT
2322 default y
2323 help
2324 Select y to include support for floating point in the kernel
2325 including initialization of FPU hardware, FP context save & restore
2326 and emulation of an FPU where necessary. Without this support any
2327 userland program attempting to use floating point instructions will
2328 receive a SIGILL.
2329
2330 If you know that your userland will not attempt to use floating point
2331 instructions then you can say n here to shrink the kernel a little.
2332
2333 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002334
Paul Burton97f7dcb2018-11-07 23:14:02 +00002335config CPU_R2300_FPU
2336 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002337 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002338 default y if CPU_R3000 || CPU_TX39XX
2339
Paul Burton54746822019-08-31 15:40:43 +00002340config CPU_R3K_TLB
2341 bool
2342
Florian Fainelli91405eb2012-01-31 18:18:44 +01002343config CPU_R4K_FPU
2344 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002345 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002346 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002347
Florian Fainelli62cedc42012-01-31 18:18:45 +01002348config CPU_R4K_CACHE_TLB
2349 bool
Paul Burton54746822019-08-31 15:40:43 +00002350 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
Florian Fainelli62cedc42012-01-31 18:18:45 +01002351
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002352config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002353 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002354 default y
Paul Burton527f1022017-08-07 16:18:04 -07002355 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002356 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002357 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002358 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002359 select MIPS_MT
2360 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002361 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002362 select SYS_SUPPORTS_SMP
2363 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002364 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002365 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002366 This is a kernel model which is known as SMVP. This is supported
2367 on cores with the MT ASE and uses the available VPEs to implement
2368 virtual processors which supports SMP. This is equivalent to the
2369 Intel Hyperthreading feature. For further information go to
2370 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002371
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002372config MIPS_MT
2373 bool
2374
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002375config SCHED_SMT
2376 bool "SMT (multithreading) scheduler support"
2377 depends on SYS_SUPPORTS_SCHED_SMT
2378 default n
2379 help
2380 SMT scheduler support improves the CPU scheduler's decision making
2381 when dealing with MIPS MT enabled cores at a cost of slightly
2382 increased overhead in some places. If unsure say N here.
2383
2384config SYS_SUPPORTS_SCHED_SMT
2385 bool
2386
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002387config SYS_SUPPORTS_MULTITHREADING
2388 bool
2389
Ralf Baechlef088fc82006-04-05 09:45:47 +01002390config MIPS_MT_FPAFF
2391 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002392 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002393 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002394
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002395config MIPSR2_TO_R6_EMULATOR
2396 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002397 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002398 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002399 default y
2400 help
2401 Choose this option if you want to run non-R6 MIPS userland code.
2402 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002403 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002404 The only reason this is a build-time option is to save ~14K from the
2405 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002406
James Hoganf35764e2018-01-15 20:54:35 +00002407config SYS_SUPPORTS_VPE_LOADER
2408 bool
2409 depends on SYS_SUPPORTS_MULTITHREADING
2410 help
2411 Indicates that the platform supports the VPE loader, and provides
2412 physical_memsize.
2413
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002414config MIPS_VPE_LOADER
2415 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002416 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002417 select CPU_MIPSR2_IRQ_VI
2418 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002419 select MIPS_MT
2420 help
2421 Includes a loader for loading an elf relocatable object
2422 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002423
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002424config MIPS_VPE_LOADER_CMP
2425 bool
2426 default "y"
2427 depends on MIPS_VPE_LOADER && MIPS_CMP
2428
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002429config MIPS_VPE_LOADER_MT
2430 bool
2431 default "y"
2432 depends on MIPS_VPE_LOADER && !MIPS_CMP
2433
Ralf Baechlee01402b2005-07-14 15:57:16 +00002434config MIPS_VPE_LOADER_TOM
2435 bool "Load VPE program into memory hidden from linux"
2436 depends on MIPS_VPE_LOADER
2437 default y
2438 help
2439 The loader can use memory that is present but has been hidden from
2440 Linux using the kernel command line option "mem=xxMB". It's up to
2441 you to ensure the amount you put in the option and the space your
2442 program requires is less or equal to the amount physically present.
2443
Ralf Baechlee01402b2005-07-14 15:57:16 +00002444config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002445 bool "Enable support for AP/SP API (RTLX)"
2446 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002447
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002448config MIPS_VPE_APSP_API_CMP
2449 bool
2450 default "y"
2451 depends on MIPS_VPE_APSP_API && MIPS_CMP
2452
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002453config MIPS_VPE_APSP_API_MT
2454 bool
2455 default "y"
2456 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2457
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002458config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002459 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002460 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002461 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002462 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002463 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002464 select WEAK_ORDERING
2465 default n
2466 help
Paul Burton044505c2014-01-15 10:31:58 +00002467 Select this if you are using a bootloader which implements the "CMP
2468 framework" protocol (ie. YAMON) and want your kernel to make use of
2469 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002470
Paul Burton5cac93b2014-01-15 10:32:00 +00002471 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2472 instead of this.
2473
Paul Burton0ee958e2014-01-15 10:31:53 +00002474config MIPS_CPS
2475 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002476 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002477 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002478 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002479 select SMP
2480 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002481 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002482 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002483 select SYS_SUPPORTS_SMP
2484 select WEAK_ORDERING
2485 help
2486 Select this if you wish to run an SMP kernel across multiple cores
2487 within a MIPS Coherent Processing System. When this option is
2488 enabled the kernel will probe for other cores and boot them with
2489 no external assistance. It is safe to enable this when hardware
2490 support is unavailable.
2491
Paul Burton3179d372014-04-14 11:00:56 +01002492config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002493 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002494 bool
2495
Paul Burton9f98f3d2014-01-15 10:31:51 +00002496config MIPS_CM
2497 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002498 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002499
Paul Burton9c38cf42014-01-15 10:31:52 +00002500config MIPS_CPC
2501 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002502
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503config SB1_PASS_2_WORKAROUNDS
2504 bool
2505 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2506 default y
2507
2508config SB1_PASS_2_1_WORKAROUNDS
2509 bool
2510 depends on CPU_SB1 && CPU_SB1_PASS_2
2511 default y
2512
Markos Chandras9e2b5372014-07-21 08:46:14 +01002513choice
2514 prompt "SmartMIPS or microMIPS ASE support"
2515
2516config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2517 bool "None"
2518 help
2519 Select this if you want neither microMIPS nor SmartMIPS support
2520
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002521config CPU_HAS_SMARTMIPS
2522 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002523 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002524 help
2525 SmartMIPS is a extension of the MIPS32 architecture aimed at
2526 increased security at both hardware and software level for
2527 smartcards. Enabling this option will allow proper use of the
2528 SmartMIPS instructions by Linux applications. However a kernel with
2529 this option will not work on a MIPS core without SmartMIPS core. If
2530 you don't know you probably don't have SmartMIPS and should say N
2531 here.
2532
Steven J. Hillbce86082013-03-25 13:27:11 -05002533config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002534 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002535 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002536 help
2537 When this option is enabled the kernel will be built using the
2538 microMIPS ISA
2539
Markos Chandras9e2b5372014-07-21 08:46:14 +01002540endchoice
2541
Paul Burtona5e9a692014-01-27 15:23:10 +00002542config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002543 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002544 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002545 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002546 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002547 help
2548 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2549 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002550 is enabled the kernel will support allocating & switching MSA
2551 vector register contexts. If you know that your kernel will only be
2552 running on CPUs which do not support MSA or that your userland will
2553 not be making use of it then you may wish to say N here to reduce
2554 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002555
2556 If unsure, say Y.
2557
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002559 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002560
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002561config XKS01
2562 bool
2563
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002564config CPU_HAS_DIEI
2565 depends on !CPU_DIEI_BROKEN
2566 bool
2567
2568config CPU_DIEI_BROKEN
2569 bool
2570
Florian Fainelli8256b172016-02-09 12:55:51 -08002571config CPU_HAS_RIXI
2572 bool
2573
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002574config CPU_NO_LOAD_STORE_LR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002575 bool
2576 help
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002577 CPU lacks support for unaligned load and store instructions:
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002578 LWL, LWR, SWL, SWR (Load/store word left/right).
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002579 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2580 systems).
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002581
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002582#
2583# Vectored interrupt mode is an R2 feature
2584#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002585config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002586 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002587
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002588#
2589# Extended interrupt mode is an R2 feature
2590#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002591config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002592 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002593
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594config CPU_HAS_SYNC
2595 bool
2596 depends on !CPU_R3000
2597 default y
2598
2599#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002600# CPU non-features
2601#
2602config CPU_DADDI_WORKAROUNDS
2603 bool
2604
2605config CPU_R4000_WORKAROUNDS
2606 bool
2607 select CPU_R4400_WORKAROUNDS
2608
2609config CPU_R4400_WORKAROUNDS
2610 bool
2611
Paul Burton071d2f02019-10-01 23:04:32 +00002612config CPU_R4X00_BUGS64
2613 bool
2614 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2615
Paul Burton4edf00a2016-05-06 14:36:23 +01002616config MIPS_ASID_SHIFT
2617 int
2618 default 6 if CPU_R3000 || CPU_TX39XX
Paul Burton4edf00a2016-05-06 14:36:23 +01002619 default 0
2620
2621config MIPS_ASID_BITS
2622 int
Paul Burton2db003a2016-05-06 14:36:24 +01002623 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002624 default 6 if CPU_R3000 || CPU_TX39XX
2625 default 8
2626
Paul Burton2db003a2016-05-06 14:36:24 +01002627config MIPS_ASID_BITS_VARIABLE
2628 bool
2629
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002630config MIPS_CRC_SUPPORT
2631 bool
2632
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +02002633# R4600 erratum. Due to the lack of errata information the exact
2634# technical details aren't known. I've experimentally found that disabling
2635# interrupts during indexed I-cache flushes seems to be sufficient to deal
2636# with the issue.
2637config WAR_R4600_V1_INDEX_ICACHEOP
2638 bool
2639
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002640# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2641#
2642# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2643# Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2644# executed if there is no other dcache activity. If the dcache is
2645# accessed for another instruction immeidately preceding when these
2646# cache instructions are executing, it is possible that the dcache
2647# tag match outputs used by these cache instructions will be
2648# incorrect. These cache instructions should be preceded by at least
2649# four instructions that are not any kind of load or store
2650# instruction.
2651#
2652# This is not allowed: lw
2653# nop
2654# nop
2655# nop
2656# cache Hit_Writeback_Invalidate_D
2657#
2658# This is allowed: lw
2659# nop
2660# nop
2661# nop
2662# nop
2663# cache Hit_Writeback_Invalidate_D
2664config WAR_R4600_V1_HIT_CACHEOP
2665 bool
2666
Thomas Bogendoerfer44def342020-08-24 18:32:45 +02002667# Writeback and invalidate the primary cache dcache before DMA.
2668#
2669# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2670# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2671# operate correctly if the internal data cache refill buffer is empty. These
2672# CACHE instructions should be separated from any potential data cache miss
2673# by a load instruction to an uncached address to empty the response buffer."
2674# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2675# in .pdf format.)
2676config WAR_R4600_V2_HIT_CACHEOP
2677 bool
2678
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +02002679# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2680# the line which this instruction itself exists, the following
2681# operation is not guaranteed."
2682#
2683# Workaround: do two phase flushing for Index_Invalidate_I
2684config WAR_TX49XX_ICACHE_INDEX_INV
2685 bool
2686
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +02002687# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2688# opposes it being called that) where invalid instructions in the same
2689# I-cache line worth of instructions being fetched may case spurious
2690# exceptions.
2691config WAR_ICACHE_REFILLS
2692 bool
2693
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +02002694# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2695# may cause ll / sc and lld / scd sequences to execute non-atomically.
2696config WAR_R10000_LLSC
2697 bool
2698
Thomas Bogendoerfera7fbed92020-08-24 18:32:50 +02002699# 34K core erratum: "Problems Executing the TLBR Instruction"
2700config WAR_MIPS34K_MISSED_ITLB
2701 bool
2702
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002703#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002704# - Highmem only makes sense for the 32-bit kernel.
2705# - The current highmem code will only work properly on physically indexed
2706# caches such as R3000, SB1, R7000 or those that look like they're virtually
2707# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2708# moment we protect the user and offer the highmem option only on machines
2709# where it's known to be safe. This will not offer highmem on a few systems
2710# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2711# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002712# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2713# know they might have memory configurations that could make use of highmem
2714# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715#
2716config HIGHMEM
2717 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002718 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Ralf Baechle797798c2005-08-10 15:17:11 +00002719
2720config CPU_SUPPORTS_HIGHMEM
2721 bool
2722
2723config SYS_SUPPORTS_HIGHMEM
2724 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002726config SYS_SUPPORTS_SMARTMIPS
2727 bool
2728
Steven J. Hilla6a48342013-02-05 16:52:02 -06002729config SYS_SUPPORTS_MICROMIPS
2730 bool
2731
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002732config SYS_SUPPORTS_MIPS16
2733 bool
2734 help
2735 This option must be set if a kernel might be executed on a MIPS16-
2736 enabled CPU even if MIPS16 is not actually being used. In other
2737 words, it makes the kernel MIPS16-tolerant.
2738
Paul Burtona5e9a692014-01-27 15:23:10 +00002739config CPU_SUPPORTS_MSA
2740 bool
2741
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002742config ARCH_FLATMEM_ENABLE
2743 def_bool y
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002744 depends on !NUMA && !CPU_LOONGSON2EF
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002745
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002746config ARCH_SPARSEMEM_ENABLE
2747 bool
Mike Rapoport397dc002019-09-16 14:13:10 +03002748 select SPARSEMEM_STATIC if !SGI_IP27
Atsushi Nemoto31473742006-07-03 00:09:47 +09002749
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002750config NUMA
2751 bool "NUMA Support"
2752 depends on SYS_SUPPORTS_NUMA
2753 help
2754 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2755 Access). This option improves performance on systems with more
2756 than two nodes; on two node systems it is generally better to
Randy Dunlap172a37e2020-01-31 17:55:43 -08002757 leave it disabled; on single node systems leave this option
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002758 disabled.
2759
2760config SYS_SUPPORTS_NUMA
2761 bool
2762
Thomas Bogendoerferf3c560a2020-01-09 13:23:31 +01002763config HAVE_SETUP_PER_CPU_AREA
2764 def_bool y
2765 depends on NUMA
2766
2767config NEED_PER_CPU_EMBED_FIRST_CHUNK
2768 def_bool y
2769 depends on NUMA
2770
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002771config RELOCATABLE
2772 bool "Relocatable kernel"
Serge Seminab7c01f2020-05-21 17:07:14 +03002773 depends on SYS_SUPPORTS_RELOCATABLE
2774 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2775 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2776 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002777 CPU_P5600 || CAVIUM_OCTEON_SOC
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002778 help
2779 This builds a kernel image that retains relocation information
2780 so it can be loaded someplace besides the default 1MB.
2781 The relocations make the kernel binary about 15% larger,
2782 but are discarded at runtime
2783
Matt Redfearn069fd762016-03-31 10:05:34 +01002784config RELOCATION_TABLE_SIZE
2785 hex "Relocation table size"
2786 depends on RELOCATABLE
2787 range 0x0 0x01000000
2788 default "0x00100000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002789 help
Matt Redfearn069fd762016-03-31 10:05:34 +01002790 A table of relocation data will be appended to the kernel binary
2791 and parsed at boot to fix up the relocated kernel.
2792
2793 This option allows the amount of space reserved for the table to be
2794 adjusted, although the default of 1Mb should be ok in most cases.
2795
2796 The build will fail and a valid size suggested if this is too small.
2797
2798 If unsure, leave at the default value.
2799
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002800config RANDOMIZE_BASE
2801 bool "Randomize the address of the kernel image"
2802 depends on RELOCATABLE
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002803 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002804 Randomizes the physical and virtual address at which the
2805 kernel image is loaded, as a security feature that
2806 deters exploit attempts relying on knowledge of the location
2807 of kernel internals.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002808
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002809 Entropy is generated using any coprocessor 0 registers available.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002810
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002811 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002812
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002813 If unsure, say N.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002814
2815config RANDOMIZE_BASE_MAX_OFFSET
2816 hex "Maximum kASLR offset" if EXPERT
2817 depends on RANDOMIZE_BASE
2818 range 0x0 0x40000000 if EVA || 64BIT
2819 range 0x0 0x08000000
2820 default "0x01000000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002821 help
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002822 When kASLR is active, this provides the maximum offset that will
2823 be applied to the kernel image. It should be set according to the
2824 amount of physical RAM available in the target system minus
2825 PHYSICAL_START and must be a power of 2.
2826
2827 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2828 EVA or 64-bit. The default is 16Mb.
2829
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002830config NODES_SHIFT
2831 int
2832 default "6"
2833 depends on NEED_MULTIPLE_NODES
2834
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002835config HW_PERF_EVENTS
2836 bool "Enable hardware performance counter support for perf events"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002837 depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002838 default y
2839 help
2840 Enable hardware performance counter support for perf events. If
2841 disabled, perf events will use software events only.
2842
Tiezhu Yangbe8fa1c2020-02-05 12:08:33 +08002843config DMI
2844 bool "Enable DMI scanning"
2845 depends on MACH_LOONGSON64
2846 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2847 default y
2848 help
2849 Enabled scanning of DMI to identify machine quirks. Say Y
2850 here unless you have verified that your setup is not
2851 affected by entries in the DMI blacklist. Required by PNP
2852 BIOS code.
2853
Linus Torvalds1da177e2005-04-16 15:20:36 -07002854config SMP
2855 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002856 depends on SYS_SUPPORTS_SMP
2857 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002859 a system with only one CPU, say N. If you have a system with more
2860 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861
Robert Graffham4a474152014-01-23 15:55:29 -08002862 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 machines, but will use only one CPU of a multiprocessor machine. If
2864 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002865 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866 will run faster if you say N here.
2867
2868 People using multiprocessor machines who say Y here should also say
2869 Y to "Enhanced Real Time Clock Support", below.
2870
Adrian Bunk03502fa2008-02-03 15:50:21 +02002871 See also the SMP-HOWTO available at
Alexander A. Klimovef054ad2020-07-14 21:12:26 +02002872 <https://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873
2874 If you don't know what to do here, say N.
2875
Matt Redfearn7840d612016-07-07 08:50:40 +01002876config HOTPLUG_CPU
2877 bool "Support for hot-pluggable CPUs"
2878 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2879 help
2880 Say Y here to allow turning CPUs off and on. CPUs can be
2881 controlled through /sys/devices/system/cpu.
2882 (Note: power management support will enable this option
2883 automatically on SMP systems. )
2884 Say N if you want to disable CPU hotplug.
2885
Ralf Baechle87353d82007-11-19 12:23:51 +00002886config SMP_UP
2887 bool
2888
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002889config SYS_SUPPORTS_MIPS_CMP
2890 bool
2891
Paul Burton0ee958e2014-01-15 10:31:53 +00002892config SYS_SUPPORTS_MIPS_CPS
2893 bool
2894
Ralf Baechlee73ea272006-06-04 11:51:46 +01002895config SYS_SUPPORTS_SMP
2896 bool
2897
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002898config NR_CPUS_DEFAULT_4
2899 bool
2900
2901config NR_CPUS_DEFAULT_8
2902 bool
2903
2904config NR_CPUS_DEFAULT_16
2905 bool
2906
2907config NR_CPUS_DEFAULT_32
2908 bool
2909
2910config NR_CPUS_DEFAULT_64
2911 bool
2912
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302914 int "Maximum number of CPUs (2-256)"
2915 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002917 default "4" if NR_CPUS_DEFAULT_4
2918 default "8" if NR_CPUS_DEFAULT_8
2919 default "16" if NR_CPUS_DEFAULT_16
2920 default "32" if NR_CPUS_DEFAULT_32
2921 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922 help
2923 This allows you to specify the maximum number of CPUs which this
2924 kernel will support. The maximum supported value is 32 for 32-bit
2925 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002926 sense is 1 for Qemu (useful only for kernel debugging purposes)
2927 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928
2929 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002930 approximately eight kilobytes to the kernel image. For best
2931 performance should round up your number of processors to the next
2932 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933
Al Cooper399aaa22012-07-13 16:44:53 -04002934config MIPS_PERF_SHARED_TC_COUNTERS
2935 bool
2936
David Daney7820b842017-09-28 12:34:04 -05002937config MIPS_NR_CPU_NR_MAP_1024
2938 bool
2939
2940config MIPS_NR_CPU_NR_MAP
2941 int
2942 depends on SMP
2943 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2944 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2945
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002946#
2947# Timer Interrupt Frequency Configuration
2948#
2949
2950choice
2951 prompt "Timer frequency"
2952 default HZ_250
2953 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002954 Allows the configuration of the timer frequency.
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002955
Paul Burton67596572015-09-22 10:16:39 -07002956 config HZ_24
2957 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2958
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002959 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00002960 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002961
2962 config HZ_100
2963 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2964
2965 config HZ_128
2966 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2967
2968 config HZ_250
2969 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2970
2971 config HZ_256
2972 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2973
2974 config HZ_1000
2975 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2976
2977 config HZ_1024
2978 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2979
2980endchoice
2981
Paul Burton67596572015-09-22 10:16:39 -07002982config SYS_SUPPORTS_24HZ
2983 bool
2984
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002985config SYS_SUPPORTS_48HZ
2986 bool
2987
2988config SYS_SUPPORTS_100HZ
2989 bool
2990
2991config SYS_SUPPORTS_128HZ
2992 bool
2993
2994config SYS_SUPPORTS_250HZ
2995 bool
2996
2997config SYS_SUPPORTS_256HZ
2998 bool
2999
3000config SYS_SUPPORTS_1000HZ
3001 bool
3002
3003config SYS_SUPPORTS_1024HZ
3004 bool
3005
3006config SYS_SUPPORTS_ARBIT_HZ
3007 bool
Paul Burton67596572015-09-22 10:16:39 -07003008 default y if !SYS_SUPPORTS_24HZ && \
3009 !SYS_SUPPORTS_48HZ && \
3010 !SYS_SUPPORTS_100HZ && \
3011 !SYS_SUPPORTS_128HZ && \
3012 !SYS_SUPPORTS_250HZ && \
3013 !SYS_SUPPORTS_256HZ && \
3014 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003015 !SYS_SUPPORTS_1024HZ
3016
3017config HZ
3018 int
Paul Burton67596572015-09-22 10:16:39 -07003019 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003020 default 48 if HZ_48
3021 default 100 if HZ_100
3022 default 128 if HZ_128
3023 default 250 if HZ_250
3024 default 256 if HZ_256
3025 default 1000 if HZ_1000
3026 default 1024 if HZ_1024
3027
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08003028config SCHED_HRTICK
3029 def_bool HIGH_RES_TIMERS
3030
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003031config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08003032 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07003033 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003034 help
3035 kexec is a system call that implements the ability to shutdown your
3036 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02003037 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003038 you can start any kernel with it, not just Linux.
3039
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02003040 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003041
3042 It is an ongoing process to be certain the hardware in a machine
3043 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02003044 initially work for you. As of this writing the exact hardware
3045 interface is strongly in flux, so no good recommendation can be
3046 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003047
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003048config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003049 bool "Kernel crash dumps"
3050 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003051 Generate crash dump after being started by kexec.
3052 This should be normally only set in special crash dump kernels
3053 which are loaded in the main kernel with kexec-tools into
3054 a specially reserved region and then later executed after
3055 a crash by kdump/kexec. The crash dump kernel must be compiled
3056 to a memory address not used by the main kernel or firmware using
3057 PHYSICAL_START.
3058
3059config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003060 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01003061 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003062 depends on CRASH_DUMP
3063 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003064 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3065 If you plan to use kernel for capturing the crash dump change
3066 this value to start of the reserved region (the "X" value as
3067 specified in the "crashkernel=YM@XM" command line boot parameter
3068 passed to the panic-ed kernel).
3069
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003070config SECCOMP
3071 bool "Enable seccomp to safely compute untrusted bytecode"
Ralf Baechle293c5bd2007-07-25 16:19:33 +01003072 depends on PROC_FS
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003073 default y
3074 help
3075 This kernel feature is useful for number crunching applications
3076 that may need to compute untrusted bytecode during their
3077 execution. By using pipes or other transports made available to
3078 the process as file descriptors supporting the read/write
3079 syscalls, it's possible to isolate those applications in
3080 their own address space using seccomp. Once seccomp is
3081 enabled via /proc/<pid>/seccomp, it cannot be disabled
3082 and the task is only allowed to execute a few safe syscalls
3083 defined by each seccomp mode.
3084
3085 If unsure, say Y. Only embedded should say N here.
3086
Paul Burton597ce172013-11-22 13:12:07 +00003087config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00003088 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00003089 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00003090 help
3091 When this is enabled, the kernel will support use of 64-bit floating
3092 point registers with binaries using the O32 ABI along with the
3093 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3094 32-bit MIPS systems this support is at the cost of increasing the
3095 size and complexity of the compiled FPU emulator. Thus if you are
3096 running a MIPS32 system and know that none of your userland binaries
3097 will require 64-bit floating point, you may wish to reduce the size
3098 of your kernel & potentially improve FP emulation performance by
3099 saying N here.
3100
Paul Burton06e2e882014-02-14 17:55:18 +00003101 Although binutils currently supports use of this flag the details
3102 concerning its effect upon the O32 ABI in userland are still being
3103 worked on. In order to avoid userland becoming dependant upon current
3104 behaviour before the details have been finalised, this option should
3105 be considered experimental and only enabled by those working upon
3106 said details.
3107
3108 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00003109
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003110config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02003111 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003112 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08003113 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07003114 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003115
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07003116config UHI_BOOT
3117 bool
3118
Andrew Bresticker7fafb062014-08-21 13:04:20 -07003119config BUILTIN_DTB
3120 bool
3121
Jonas Gorski1da8f172015-04-12 12:24:58 +02003122choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02003123 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02003124 default MIPS_NO_APPENDED_DTB
3125
3126 config MIPS_NO_APPENDED_DTB
3127 bool "None"
3128 help
3129 Do not enable appended dtb support.
3130
Aaro Koskinen87db5372015-09-11 17:46:14 +03003131 config MIPS_ELF_APPENDED_DTB
3132 bool "vmlinux"
3133 help
3134 With this option, the boot code will look for a device tree binary
3135 DTB) included in the vmlinux ELF section .appended_dtb. By default
3136 it is empty and the DTB can be appended using binutils command
3137 objcopy:
3138
3139 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3140
3141 This is meant as a backward compatiblity convenience for those
3142 systems with a bootloader that can't be upgraded to accommodate
3143 the documented boot protocol using a device tree.
3144
Jonas Gorski1da8f172015-04-12 12:24:58 +02003145 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003146 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003147 help
3148 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003149 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003150 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3151
3152 This is meant as a backward compatibility convenience for those
3153 systems with a bootloader that can't be upgraded to accommodate
3154 the documented boot protocol using a device tree.
3155
3156 Beware that there is very little in terms of protection against
3157 this option being confused by leftover garbage in memory that might
3158 look like a DTB header after a reboot if no actual DTB is appended
3159 to vmlinux.bin. Do not leave this option active in a production kernel
3160 if you don't intend to always append a DTB.
3161endchoice
3162
Jonas Gorski20249722015-10-12 13:13:02 +02003163choice
3164 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003165 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Jiaxun Yang87fcfa72020-03-25 11:55:02 +08003166 !MACH_LOONGSON64 && !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003167 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003168 default MIPS_CMDLINE_FROM_BOOTLOADER
3169
3170 config MIPS_CMDLINE_FROM_DTB
3171 depends on USE_OF
3172 bool "Dtb kernel arguments if available"
3173
3174 config MIPS_CMDLINE_DTB_EXTEND
3175 depends on USE_OF
3176 bool "Extend dtb kernel arguments with bootloader arguments"
3177
3178 config MIPS_CMDLINE_FROM_BOOTLOADER
3179 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003180
3181 config MIPS_CMDLINE_BUILTIN_EXTEND
3182 depends on CMDLINE_BOOL
3183 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003184endchoice
3185
Ralf Baechle5e83d432005-10-29 19:32:41 +01003186endmenu
3187
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003188config LOCKDEP_SUPPORT
3189 bool
3190 default y
3191
3192config STACKTRACE_SUPPORT
3193 bool
3194 default y
3195
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003196config PGTABLE_LEVELS
3197 int
Alex Belits3377e222017-02-16 17:27:34 -08003198 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003199 default 3 if 64BIT && !PAGE_SIZE_64KB
3200 default 2
3201
Paul Burton6c359eb2018-07-27 18:23:20 -07003202config MIPS_AUTO_PFN_OFFSET
3203 bool
3204
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3206
Paul Burtonc5611df2016-10-05 18:18:12 +01003207config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003208 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003209 bool
3210
3211config PCI_DRIVERS_LEGACY
3212 def_bool !PCI_DRIVERS_GENERIC
3213 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003214 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215
3216#
3217# ISA support is now enabled via select. Too many systems still have the one
3218# or other ISA chip on the board that users don't know about so don't expect
3219# users to choose the right thing ...
3220#
3221config ISA
3222 bool
3223
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224config TC
3225 bool "TURBOchannel support"
3226 depends on MACH_DECSTATION
3227 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003228 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3229 processors. TURBOchannel programming specifications are available
3230 at:
3231 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3232 and:
3233 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3234 Linux driver support status is documented at:
3235 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237config MMU
3238 bool
3239 default y
3240
Matt Redfearn109c32f2016-11-24 17:32:45 +00003241config ARCH_MMAP_RND_BITS_MIN
3242 default 12 if 64BIT
3243 default 8
3244
3245config ARCH_MMAP_RND_BITS_MAX
3246 default 18 if 64BIT
3247 default 15
3248
3249config ARCH_MMAP_RND_COMPAT_BITS_MIN
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003250 default 8
Matt Redfearn109c32f2016-11-24 17:32:45 +00003251
3252config ARCH_MMAP_RND_COMPAT_BITS_MAX
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003253 default 15
Matt Redfearn109c32f2016-11-24 17:32:45 +00003254
Ralf Baechled865bea2007-10-11 23:46:10 +01003255config I8253
3256 bool
Russell King798778b2011-05-08 19:03:03 +01003257 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003258 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003259 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003260
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003261config ZONE_DMA
3262 bool
3263
Ralf Baechlecce335a2007-11-03 02:05:43 +00003264config ZONE_DMA32
3265 bool
3266
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267endmenu
3268
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269config TRAD_SIGNALS
3270 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003271
Linus Torvalds1da177e2005-04-16 15:20:36 -07003272config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003273 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274
3275config COMPAT
3276 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003277
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003278config SYSVIPC_COMPAT
3279 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003280
Linus Torvalds1da177e2005-04-16 15:20:36 -07003281config MIPS32_O32
3282 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003283 depends on 64BIT
3284 select ARCH_WANT_OLD_COMPAT_IPC
3285 select COMPAT
3286 select MIPS32_COMPAT
3287 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288 help
3289 Select this option if you want to run o32 binaries. These are pure
3290 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3291 existing binaries are in this format.
3292
3293 If unsure, say Y.
3294
3295config MIPS32_N32
3296 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003297 depends on 64BIT
Arnd Bergmann5a9372f2019-01-10 17:24:31 +01003298 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Ralf Baechle78aaf952014-12-19 01:18:03 +01003299 select COMPAT
3300 select MIPS32_COMPAT
3301 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003302 help
3303 Select this option if you want to run n32 binaries. These are
3304 64-bit binaries using 32-bit quantities for addressing and certain
3305 data that would normally be 64-bit. They are used in special
3306 cases.
3307
3308 If unsure, say N.
3309
3310config BINFMT_ELF32
3311 bool
3312 default y if MIPS32_O32 || MIPS32_N32
Ralf Baechlef43edca2016-05-23 16:22:26 -07003313 select ELFCORE
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314
Ralf Baechle21162452007-02-09 17:08:58 +00003315menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003316
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003317config ARCH_HIBERNATION_POSSIBLE
3318 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003319 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003320
Johannes Bergf4cb5702007-12-08 02:14:00 +01003321config ARCH_SUSPEND_POSSIBLE
3322 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003323 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003324
Ralf Baechle21162452007-02-09 17:08:58 +00003325source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003326
Linus Torvalds1da177e2005-04-16 15:20:36 -07003327endmenu
3328
Viresh Kumar7a998932013-04-04 12:54:21 +00003329config MIPS_EXTERNAL_TIMER
3330 bool
3331
Viresh Kumar7a998932013-04-04 12:54:21 +00003332menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003333
3334if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003335source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003336endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003337
Paul Burtonc095eba2014-04-14 16:24:22 +01003338source "drivers/cpuidle/Kconfig"
3339
3340endmenu
3341
Ralf Baechle98cdee02012-11-15 10:35:42 +01003342source "drivers/firmware/Kconfig"
3343
Sanjay Lal2235a542012-11-21 18:33:59 -08003344source "arch/mips/kvm/Kconfig"
Nathan Chancellore91946d2020-04-28 15:14:16 -07003345
3346source "arch/mips/vdso/Kconfig"