blob: 3a38d27cc1e17bc3a812c24a68c016f1533b5b1b [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T if !64BIT
Paul Burtonea6a3732018-11-07 23:14:09 +00006 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Alexander Lobakin34c01e42020-01-22 13:58:51 +03007 select ARCH_HAS_FORTIFY_SOURCE
8 select ARCH_HAS_KCOV
9 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
Matt Redfearn12597982017-05-15 10:46:35 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080011 select ARCH_HAS_UBSAN_SANITIZE_ALL
Xingxing Su8b3165e2020-12-03 15:22:51 +080012 select ARCH_HAS_GCOV_PROFILE_ALL
Tiezhu Yanga8c0f1c2020-12-07 20:21:42 +080013 select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
Matt Redfearn12597982017-05-15 10:46:35 +010014 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020015 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010016 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070017 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070018 select ARCH_USE_QUEUED_SPINLOCKS
Alexandre Ghiti9035bd22019-09-23 15:39:18 -070019 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Matt Redfearn12597982017-05-15 10:46:35 +010020 select ARCH_WANT_IPC_PARSE_VERSION
Alexander Lobakind3a4e0f2021-01-10 11:57:01 +000021 select ARCH_WANT_LD_ORPHAN_WARN
Shile Zhang10916702019-12-04 08:46:31 +080022 select BUILDTIME_TABLE_SORT
Matt Redfearn12597982017-05-15 10:46:35 +010023 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000024 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010025 select CPU_PM if CPU_IDLE
26 select GENERIC_ATOMIC64 if !64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010027 select GENERIC_CMOS_UPDATE
28 select GENERIC_CPU_AUTOPROBE
Alexander Lobakinbab1dde2021-02-25 05:57:00 -080029 select GENERIC_FIND_FIRST_BIT
Vincenzo Frascino24640f22019-06-21 10:52:46 +010030 select GENERIC_GETTIMEOFDAY
Paul Burtonb962aeb2018-08-29 14:54:00 -070031 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010032 select GENERIC_IRQ_PROBE
33 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010034 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010035 select GENERIC_LIB_ASHLDI3
36 select GENERIC_LIB_ASHRDI3
37 select GENERIC_LIB_CMPDI2
38 select GENERIC_LIB_LSHRDI3
39 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010040 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
41 select GENERIC_SMP_IDLE_THREAD
42 select GENERIC_TIME_VSYSCALL
Christoph Hellwig446f0622019-07-11 20:56:52 -070043 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010044 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070045 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010046 select HAVE_ARCH_JUMP_LABEL
Arnd Bergmann42b20992021-01-22 12:02:51 +010047 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
Matt Redfearn109c32f2016-11-24 17:32:45 +000048 select HAVE_ARCH_MMAP_RND_BITS if MMU
49 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000050 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020051 select HAVE_ARCH_TRACEHOOK
Daniel Silsby45e03e62019-07-15 17:40:01 -040052 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +090053 select HAVE_ASM_MODVERSIONS
Paul Burton36366e32019-12-05 10:23:18 -080054 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
Matt Redfearn12597982017-05-15 10:46:35 +010055 select HAVE_CONTEXT_TRACKING
Frederic Weisbecker490f5612020-01-27 16:41:52 +010056 select HAVE_TIF_NOHZ
Wu Zhangjin64575f92010-10-27 18:59:09 +080057 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010058 select HAVE_DEBUG_KMEMLEAK
59 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010060 select HAVE_DMA_CONTIGUOUS
61 select HAVE_DYNAMIC_FTRACE
Alexander Lobakin34c01e42020-01-22 13:58:51 +030062 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
Matt Redfearn12597982017-05-15 10:46:35 +010063 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070064 select HAVE_FAST_GUP
Matt Redfearn12597982017-05-15 10:46:35 +010065 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080066 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010067 select HAVE_FUNCTION_TRACER
Alexander Lobakin34c01e42020-01-22 13:58:51 +030068 select HAVE_GCC_PLUGINS
69 select HAVE_GENERIC_VDSO
Matt Redfearn12597982017-05-15 10:46:35 +010070 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070071 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010072 select HAVE_IRQ_EXIT_ON_IRQ_STACK
73 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070074 select HAVE_KPROBES
75 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000076 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
David Howells786d35d2012-09-28 14:31:03 +093077 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070078 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010079 select HAVE_PERF_EVENTS
Tiezhu Yang1ddc96b2021-02-04 11:35:22 +080080 select HAVE_PERF_REGS
81 select HAVE_PERF_USER_STACK_DUMP
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020082 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070083 select HAVE_RSEQ
Hassan Naveed16c0f032019-11-15 23:44:49 +000084 select HAVE_SPARSE_SYSCALL_NR
Masahiro Yamadad148eac2018-06-14 19:36:45 +090085 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010086 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010087 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010088 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010089 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010090 select MODULES_USE_ELF_REL if MODULES
Alexander Lobakin34c01e42020-01-22 13:58:51 +030091 select MODULES_USE_ELF_RELA if MODULES && 64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010092 select PERF_USE_VMALLOC
Thomas Gleixner981aa1d2020-09-28 12:13:07 +020093 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
Arnd Bergmann05a0a342018-08-28 16:26:30 +020094 select RTC_LIB
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020095 select SET_FS
Matt Redfearn12597982017-05-15 10:46:35 +010096 select SYSCTL_EXCEPTION_TRACE
97 select VIRT_TO_BUS
Al Viro0bb87f02020-06-14 00:18:12 -040098 select ARCH_HAS_ELFCORE_COMPAT
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Christoph Hellwigd3991572020-04-16 17:00:07 +0200100config MIPS_FIXUP_BIGPHYS_ADDR
101 bool
102
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200103config MIPS_GENERIC
104 bool
105
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200106config MACH_INGENIC
107 bool
108 select SYS_SUPPORTS_32BIT_KERNEL
109 select SYS_SUPPORTS_LITTLE_ENDIAN
110 select SYS_SUPPORTS_ZBOOT
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200111 select DMA_NONCOHERENT
112 select IRQ_MIPS_CPU
113 select PINCTRL
114 select GPIOLIB
115 select COMMON_CLK
116 select GENERIC_IRQ_CHIP
117 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
118 select USE_OF
119 select CPU_SUPPORTS_CPUFREQ
120 select MIPS_EXTERNAL_TIMER
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122menu "Machine selection"
123
Ralf Baechle5e83d432005-10-29 19:32:41 +0100124choice
125 prompt "System type"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200126 default MIPS_GENERIC_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200128config MIPS_GENERIC_KERNEL
Paul Burtoneed0eab2016-10-05 18:18:20 +0100129 bool "Generic board-agnostic MIPS kernel"
Christoph Hellwig4e066442021-02-10 10:56:41 +0100130 select ARCH_HAS_SETUP_DMA_OPS
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200131 select MIPS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100132 select BOOT_RAW
133 select BUILTIN_DTB
134 select CEVT_R4K
135 select CLKSRC_MIPS_GIC
136 select COMMON_CLK
Paul Burtoneed0eab2016-10-05 18:18:20 +0100137 select CPU_MIPSR2_IRQ_EI
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300138 select CPU_MIPSR2_IRQ_VI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100139 select CSRC_R4K
Christoph Hellwig4e066442021-02-10 10:56:41 +0100140 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100141 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100142 select IRQ_MIPS_CPU
Paul Burton0211d492018-07-27 18:23:21 -0700143 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100144 select MIPS_CPU_SCACHE
145 select MIPS_GIC
146 select MIPS_L1_CACHE_SHIFT_7
147 select NO_EXCEPT_FILL
148 select PCI_DRIVERS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100149 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000150 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100151 select SYS_HAS_CPU_MIPS32_R1
152 select SYS_HAS_CPU_MIPS32_R2
153 select SYS_HAS_CPU_MIPS32_R6
154 select SYS_HAS_CPU_MIPS64_R1
155 select SYS_HAS_CPU_MIPS64_R2
156 select SYS_HAS_CPU_MIPS64_R6
157 select SYS_SUPPORTS_32BIT_KERNEL
158 select SYS_SUPPORTS_64BIT_KERNEL
159 select SYS_SUPPORTS_BIG_ENDIAN
160 select SYS_SUPPORTS_HIGHMEM
161 select SYS_SUPPORTS_LITTLE_ENDIAN
162 select SYS_SUPPORTS_MICROMIPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100163 select SYS_SUPPORTS_MIPS16
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300164 select SYS_SUPPORTS_MIPS_CPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100165 select SYS_SUPPORTS_MULTITHREADING
166 select SYS_SUPPORTS_RELOCATABLE
167 select SYS_SUPPORTS_SMARTMIPS
Paul Cercueilc3e2ee62020-09-06 21:29:29 +0200168 select SYS_SUPPORTS_ZBOOT
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300169 select UHI_BOOT
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100170 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
171 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
172 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
173 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
174 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
175 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100176 select USE_OF
177 help
178 Select this to build a kernel which aims to support multiple boards,
179 generally using a flattened device tree passed from the bootloader
180 using the boot protocol defined in the UHI (Unified Hosting
181 Interface) specification.
182
Manuel Lauss42a4f172010-07-15 21:45:04 +0200183config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900184 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200185 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100186 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600187 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200188 select IRQ_MIPS_CPU
Christoph Hellwiga86497d2021-02-10 10:56:40 +0100189 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is
Christoph Hellwigd3991572020-04-16 17:00:07 +0200190 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
Manuel Lauss42a4f172010-07-15 21:45:04 +0200191 select SYS_HAS_CPU_MIPS32_R1
192 select SYS_SUPPORTS_32BIT_KERNEL
193 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200194 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800195 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200196 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200198config AR7
199 bool "Texas Instruments AR7"
200 select BOOT_ELF32
201 select DMA_NONCOHERENT
202 select CEVT_R4K
203 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200204 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200205 select NO_EXCEPT_FILL
206 select SWAP_IO_SPACE
207 select SYS_HAS_CPU_MIPS32_R1
208 select SYS_HAS_EARLY_PRINTK
209 select SYS_SUPPORTS_32BIT_KERNEL
210 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200211 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800212 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200213 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200214 select VLYNQ
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700215 select HAVE_LEGACY_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200216 help
217 Support for the Texas Instruments AR7 System-on-a-Chip
218 family: TNETD7100, 7200 and 7300.
219
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400220config ATH25
221 bool "Atheros AR231x/AR531x SoC support"
222 select CEVT_R4K
223 select CSRC_R4K
224 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200225 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400226 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400227 select SYS_HAS_CPU_MIPS32_R1
228 select SYS_SUPPORTS_BIG_ENDIAN
229 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400230 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400231 help
232 Support for Atheros AR231x and Atheros AR531x based boards
233
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100234config ATH79
235 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200236 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100237 select BOOT_RAW
238 select CEVT_R4K
239 select CSRC_R4K
240 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200241 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200242 select PINCTRL
Alban Bedel411520a2015-04-19 14:30:04 +0200243 select COMMON_CLK
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200244 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100245 select SYS_HAS_CPU_MIPS32_R2
246 select SYS_HAS_EARLY_PRINTK
247 select SYS_SUPPORTS_32BIT_KERNEL
248 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200249 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100250 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200251 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100252 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100253 help
254 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
255
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800256config BMIPS_GENERIC
257 bool "Broadcom Generic BMIPS kernel"
Álvaro Fernández Rojas29906e12020-06-17 12:50:33 +0200258 select ARCH_HAS_RESET_CONTROLLER
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200259 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
260 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700261 select BOOT_RAW
262 select NO_EXCEPT_FILL
263 select USE_OF
264 select CEVT_R4K
265 select CSRC_R4K
266 select SYNC_R4K
267 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000268 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800269 select BCM7038_L1_IRQ
270 select BCM7120_L2_IRQ
271 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200272 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800273 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700274 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800275 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700276 select SYS_SUPPORTS_BIG_ENDIAN
277 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800278 select SYS_HAS_CPU_BMIPS32_3300
279 select SYS_HAS_CPU_BMIPS4350
280 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700281 select SYS_HAS_CPU_BMIPS5000
282 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800283 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
284 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
285 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
286 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700287 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700288 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800289 Build a generic DT-based kernel image that boots on select
290 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
291 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
292 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700293
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200294config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100295 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000296 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100297 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000298 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200299 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100300 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200301 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100302 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000303 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200304 select SYS_SUPPORTS_32BIT_KERNEL
305 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200306 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200307 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200308 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100309 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200310 select GPIOLIB
311 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200312 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100313 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000314 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200315 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100316 Support for BCM47XX based boards
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200317
Maxime Bizone7300d02009-08-18 13:23:37 +0100318config BCM63XX
319 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000320 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100321 select CEVT_R4K
322 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200323 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100324 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200325 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100326 select SYS_SUPPORTS_32BIT_KERNEL
327 select SYS_SUPPORTS_BIG_ENDIAN
328 select SYS_HAS_EARLY_PRINTK
329 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200330 select GPIOLIB
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800331 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200332 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700333 select HAVE_LEGACY_CLK
Maxime Bizone7300d02009-08-18 13:23:37 +0100334 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100335 Support for BCM63XX based boards
Maxime Bizone7300d02009-08-18 13:23:37 +0100336
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200338 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100339 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000340 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900341 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100343 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100344 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200346 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900347 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900348 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100349 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900350 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700351 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100352 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100353 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100354 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200357 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900359 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100360 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900361 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100362 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100363 select CPU_DADDI_WORKAROUNDS if 64BIT
364 select CPU_R4000_WORKAROUNDS if 64BIT
365 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700367 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200368 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100369 select SYS_HAS_CPU_R3000
370 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700371 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800372 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100373 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900374 select SYS_SUPPORTS_128HZ
375 select SYS_SUPPORTS_256HZ
376 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800377 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100378 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 This enables support for DEC's MIPS based workstations. For details
380 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
381 DECstation porting pages on <http://decstation.unix-ag.org/>.
382
383 If you have one of the following DECstation Models you definitely
384 want to choose R4xx0 for the CPU Type:
385
Ralf Baechle93088162007-08-29 14:21:45 +0100386 DECstation 5000/50
387 DECstation 5000/150
388 DECstation 5000/260
389 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 otherwise choose R3000.
392
Ralf Baechle5e83d432005-10-29 19:32:41 +0100393config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200394 bool "Jazz family of machines"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200395 select ARC_MEMORY
396 select ARC_PROMLIB
Ralf Baechlea211a0822018-02-05 15:37:43 +0100397 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100398 select ARCH_MIGHT_HAVE_PC_SERIO
Christoph Hellwig2f9237d2020-07-08 09:30:00 +0200399 select DMA_OPS
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100400 select FW_ARC
401 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100402 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100403 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000404 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100405 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100406 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100407 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200408 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100409 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100410 select I8259
411 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100412 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100413 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800414 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900415 select SYS_SUPPORTS_100HZ
Arnd Bergmannaadfe4b2021-01-22 12:02:50 +0100416 select SYS_SUPPORTS_LITTLE_ENDIAN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100418 This a family of machines based on the MIPS R4030 chipset which was
419 used by several vendors to build RISC/os and Windows NT workstations.
420 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
421 Olivetti M700-10 workstations.
Ralf Baechle5e83d432005-10-29 19:32:41 +0100422
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200423config MACH_INGENIC_SOC
Paul Burtonde361e82015-05-24 16:11:13 +0100424 bool "Ingenic SoC based machines"
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200425 select MIPS_GENERIC
426 select MACH_INGENIC
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200427 select SYS_SUPPORTS_ZBOOT_UART16550
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000428
John Crispin171bb2f2011-03-30 09:27:47 +0200429config LANTIQ
430 bool "Lantiq based platforms"
431 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200432 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200433 select CEVT_R4K
434 select CSRC_R4K
435 select SYS_HAS_CPU_MIPS32_R1
436 select SYS_HAS_CPU_MIPS32_R2
437 select SYS_SUPPORTS_BIG_ENDIAN
438 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200439 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200440 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000441 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200442 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200443 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200444 select SWAP_IO_SPACE
445 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200446 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700447 select HAVE_LEGACY_CLK
John Crispina0392222012-04-13 20:56:13 +0200448 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200449 select PINCTRL
450 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200451 select ARCH_HAS_RESET_CONTROLLER
452 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200453
Huacai Chen30ad29b2015-04-21 10:00:35 +0800454config MACH_LOONGSON32
Huacai Chencaed1d12019-11-04 14:11:21 +0800455 bool "Loongson 32-bit family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800456 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900457 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800458 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800459
Huacai Chen30ad29b2015-04-21 10:00:35 +0800460 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
461 the Institute of Computing Technology (ICT), Chinese Academy of
462 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900463
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800464config MACH_LOONGSON2EF
465 bool "Loongson-2E/F family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200466 select SYS_SUPPORTS_ZBOOT
467 help
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800468 This enables the support of early Loongson-2E/F family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200469
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800470config MACH_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +0800471 bool "Loongson 64-bit family of machines"
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800472 select ARCH_SPARSEMEM_ENABLE
473 select ARCH_MIGHT_HAVE_PC_PARPORT
474 select ARCH_MIGHT_HAVE_PC_SERIO
475 select GENERIC_ISA_DMA_SUPPORT_BROKEN
476 select BOOT_ELF32
477 select BOARD_SCACHE
478 select CSRC_R4K
479 select CEVT_R4K
480 select CPU_HAS_WB
481 select FORCE_PCI
482 select ISA
483 select I8259
484 select IRQ_MIPS_CPU
Jiaxun Yang7d6d2832020-05-27 14:34:34 +0800485 select NO_EXCEPT_FILL
Tiezhu Yang5125bfe2020-03-31 15:00:06 +0800486 select NR_CPUS_DEFAULT_64
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800487 select USE_GENERIC_EARLY_PRINTK_8250
Jiaxun Yang6423e592020-05-26 17:21:16 +0800488 select PCI_DRIVERS_GENERIC
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800489 select SYS_HAS_CPU_LOONGSON64
490 select SYS_HAS_EARLY_PRINTK
491 select SYS_SUPPORTS_SMP
492 select SYS_SUPPORTS_HOTPLUG_CPU
493 select SYS_SUPPORTS_NUMA
494 select SYS_SUPPORTS_64BIT_KERNEL
495 select SYS_SUPPORTS_HIGHMEM
496 select SYS_SUPPORTS_LITTLE_ENDIAN
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800497 select SYS_SUPPORTS_ZBOOT
Jinyang Hea307a4c2020-11-25 18:07:46 +0800498 select SYS_SUPPORTS_RELOCATABLE
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800499 select ZONE_DMA32
Jiaxun Yang87fcfa72020-03-25 11:55:02 +0800500 select COMMON_CLK
501 select USE_OF
502 select BUILTIN_DTB
Huacai Chen39c14852020-07-29 14:58:37 +0800503 select PCI_HOST_GENERIC
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800504 help
Huacai Chencaed1d12019-11-04 14:11:21 +0800505 This enables the support of Loongson-2/3 family of machines.
506
507 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
508 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
509 and Loongson-2F which will be removed), developed by the Institute
510 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200511
Andrew Bresticker6a438302015-03-16 14:43:10 -0700512config MACH_PISTACHIO
513 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700514 select BOOT_ELF32
515 select BOOT_RAW
516 select CEVT_R4K
517 select CLKSRC_MIPS_GIC
518 select COMMON_CLK
519 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100520 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200521 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200522 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700523 select MFD_SYSCON
524 select MIPS_CPU_SCACHE
525 select MIPS_GIC
526 select PINCTRL
527 select REGULATOR
528 select SYS_HAS_CPU_MIPS32_R2
529 select SYS_SUPPORTS_32BIT_KERNEL
530 select SYS_SUPPORTS_LITTLE_ENDIAN
531 select SYS_SUPPORTS_MIPS_CPS
532 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100533 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700534 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300535 select SYS_HAS_EARLY_PRINTK
536 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700537 select USE_OF
538 help
539 This enables support for the IMG Pistachio SoC platform.
540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200542 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000543 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100544 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100545 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000547 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100548 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100549 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700550 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700551 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200552 select CSRC_R4K
Christoph Hellwiga86497d2021-02-10 10:56:40 +0100553 select DMA_NONCOHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100555 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100556 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100557 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200559 select IRQ_MIPS_CPU
Ralf Baechle5e83d432005-10-29 19:32:41 +0100560 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100561 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200562 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700563 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100564 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200565 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700566 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100568 select SYS_HAS_CPU_MIPS32_R1
569 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000570 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600571 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000572 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100573 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200574 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000575 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100576 select SYS_HAS_CPU_NEVADA
577 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700578 select SYS_SUPPORTS_32BIT_KERNEL
579 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100580 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600581 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100582 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000583 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200584 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700585 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000586 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100587 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200588 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100589 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000590 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800591 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100592 select USE_OF
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200593 select WAR_ICACHE_REFILLS
James Hoganabcc82b2015-04-27 15:07:19 +0100594 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000596 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 board.
598
Joshua Henderson2572f002016-01-13 18:15:39 -0700599config MACH_PIC32
600 bool "Microchip PIC32 Family"
601 help
602 This enables support for the Microchip PIC32 family of platforms.
603
604 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
605 microcontrollers.
606
Ralf Baechle5e83d432005-10-29 19:32:41 +0100607config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900608 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100609 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000610 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100611 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200612 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200613 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100614
Lauri Kasanenbaec9702021-01-13 17:11:23 +0200615config MACH_NINTENDO64
616 bool "Nintendo 64 console"
617 select CEVT_R4K
618 select CSRC_R4K
619 select SYS_HAS_CPU_R4300
620 select SYS_SUPPORTS_BIG_ENDIAN
621 select SYS_SUPPORTS_ZBOOT
622 select SYS_SUPPORTS_32BIT_KERNEL
623 select SYS_SUPPORTS_64BIT_KERNEL
624 select DMA_NONCOHERENT
625 select IRQ_MIPS_CPU
626
John Crispinae2b5bb2013-01-20 22:05:30 +0100627config RALINK
628 bool "Ralink based machines"
629 select CEVT_R4K
630 select CSRC_R4K
631 select BOOT_RAW
632 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200633 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100634 select USE_OF
635 select SYS_HAS_CPU_MIPS32_R1
636 select SYS_HAS_CPU_MIPS32_R2
637 select SYS_SUPPORTS_32BIT_KERNEL
638 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200639 select SYS_SUPPORTS_MIPS16
Chuanhong Guo1f0400d2020-10-13 10:05:47 +0800640 select SYS_SUPPORTS_ZBOOT
John Crispinae2b5bb2013-01-20 22:05:30 +0100641 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100642 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200643 select ARCH_HAS_RESET_CONTROLLER
644 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100645
Bert Vermeulen40421472021-01-19 10:21:07 +0100646config MACH_REALTEK_RTL
647 bool "Realtek RTL838x/RTL839x based machines"
648 select MIPS_GENERIC
649 select DMA_NONCOHERENT
650 select IRQ_MIPS_CPU
651 select CSRC_R4K
652 select CEVT_R4K
653 select SYS_HAS_CPU_MIPS32_R1
654 select SYS_HAS_CPU_MIPS32_R2
655 select SYS_SUPPORTS_BIG_ENDIAN
656 select SYS_SUPPORTS_32BIT_KERNEL
657 select SYS_SUPPORTS_MIPS16
658 select SYS_SUPPORTS_MULTITHREADING
659 select SYS_SUPPORTS_VPE_LOADER
660 select SYS_HAS_EARLY_PRINTK
661 select SYS_HAS_EARLY_PRINTK_8250
662 select USE_GENERIC_EARLY_PRINTK_8250
663 select BOOT_RAW
664 select PINCTRL
665 select USE_OF
666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200668 bool "SGI IP22 (Indy/Indigo2)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200669 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200670 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100671 select FW_ARC
672 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100673 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100675 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000676 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100677 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100679 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100680 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100681 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200683 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000684 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100685 select SGI_HAS_I8042
686 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200687 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100688 select SGI_HAS_SEEQ
689 select SGI_HAS_WD93
690 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100692 select SYS_HAS_CPU_R4X00
693 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200694 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700695 select SYS_SUPPORTS_32BIT_KERNEL
696 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100697 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +0200698 select WAR_R4600_V1_INDEX_ICACHEOP
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +0200699 select WAR_R4600_V1_HIT_CACHEOP
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200700 select WAR_R4600_V2_HIT_CACHEOP
Florian Fainelli930beb52014-01-14 09:54:38 -0800701 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 help
703 This are the SGI Indy, Challenge S and Indigo2, as well as certain
704 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
705 that runs on these, say Y here.
706
707config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200708 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200709 select ARCH_HAS_PHYS_TO_DMA
Mike Rapoport397dc002019-09-16 14:13:10 +0300710 select ARCH_SPARSEMEM_ENABLE
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100711 select FW_ARC
712 select FW_ARC64
Thomas Bogendoerfere9422422019-10-22 18:13:15 +0200713 select ARC_CMDLINE_ONLY
Ralf Baechle5e83d432005-10-29 19:32:41 +0100714 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100715 select DEFAULT_SGI_PARTITION
Christoph Hellwig04100452021-03-01 08:38:32 +0100716 select FORCE_PCI
Ralf Baechle36a88532007-03-01 11:56:43 +0000717 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100718 select HAVE_PCI
Thomas Bogendoerfer69a07a42019-02-19 16:57:20 +0100719 select IRQ_MIPS_CPU
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200720 select IRQ_DOMAIN_HIERARCHY
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000721 select NR_CPUS_DEFAULT_64
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200722 select PCI_DRIVERS_GENERIC
723 select PCI_XTALK_BRIDGE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100724 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700725 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100726 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100727 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000728 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200729 select WAR_R10000_LLSC
Florian Fainelli930beb52014-01-14 09:54:38 -0800730 select MIPS_L1_CACHE_SHIFT_7
Mike Rapoport6c86a302020-08-05 15:51:41 +0300731 select NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 help
733 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
734 workstations. To compile a Linux kernel that runs on these, say Y
735 here.
736
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100737config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800738 bool "SGI IP28 (Indigo2 R10k)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200739 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200740 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100741 select FW_ARC
742 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100743 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100744 select BOOT_ELF64
745 select CEVT_R4K
746 select CSRC_R4K
747 select DEFAULT_SGI_PARTITION
748 select DMA_NONCOHERENT
749 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200750 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100751 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100752 select I8253
753 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100754 select SGI_HAS_I8042
755 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200756 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100757 select SGI_HAS_SEEQ
758 select SGI_HAS_WD93
759 select SGI_HAS_ZILOG
760 select SWAP_IO_SPACE
761 select SYS_HAS_CPU_R10000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200762 select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100763 select SYS_SUPPORTS_64BIT_KERNEL
764 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200765 select WAR_R10000_LLSC
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200766 select MIPS_L1_CACHE_SHIFT_7
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100767 help
768 This is the SGI Indigo2 with R10000 processor. To compile a Linux
769 kernel that runs on these, say Y here.
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100770
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200771config SGI_IP30
772 bool "SGI IP30 (Octane/Octane2)"
773 select ARCH_HAS_PHYS_TO_DMA
774 select FW_ARC
775 select FW_ARC64
776 select BOOT_ELF64
777 select CEVT_R4K
778 select CSRC_R4K
Christoph Hellwig04100452021-03-01 08:38:32 +0100779 select FORCE_PCI
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200780 select SYNC_R4K if SMP
781 select ZONE_DMA32
782 select HAVE_PCI
783 select IRQ_MIPS_CPU
784 select IRQ_DOMAIN_HIERARCHY
785 select NR_CPUS_DEFAULT_2
786 select PCI_DRIVERS_GENERIC
787 select PCI_XTALK_BRIDGE
788 select SYS_HAS_EARLY_PRINTK
789 select SYS_HAS_CPU_R10000
790 select SYS_SUPPORTS_64BIT_KERNEL
791 select SYS_SUPPORTS_BIG_ENDIAN
792 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200793 select WAR_R10000_LLSC
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200794 select MIPS_L1_CACHE_SHIFT_7
795 select ARC_MEMORY
796 help
797 These are the SGI Octane and Octane2 graphics workstations. To
798 compile a Linux kernel that runs on these, say Y here.
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100801 bool "SGI IP32 (O2)"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200802 select ARC_MEMORY
803 select ARC_PROMLIB
Christoph Hellwig03df8222018-06-15 13:08:48 +0200804 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100805 select FW_ARC
806 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100808 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000809 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100811 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200812 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 select R5000_CPU_SCACHE
814 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100815 select SYS_HAS_CPU_R5000
816 select SYS_HAS_CPU_R10000 if BROKEN
817 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000818 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700819 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100820 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200821 select WAR_ICACHE_REFILLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 help
823 If you want this kernel to run on SGI O2 workstation, say Y here.
824
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900825config SIBYTE_CRHINE
826 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100827 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100828 select SIBYTE_BCM1120
829 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100830 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100831 select SYS_SUPPORTS_BIG_ENDIAN
832 select SYS_SUPPORTS_LITTLE_ENDIAN
833
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900834config SIBYTE_CARMEL
835 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100836 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100837 select SIBYTE_BCM1120
838 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100839 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100840 select SYS_SUPPORTS_BIG_ENDIAN
841 select SYS_SUPPORTS_LITTLE_ENDIAN
842
843config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200844 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100845 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100846 select SIBYTE_BCM1125
847 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100848 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100849 select SYS_SUPPORTS_BIG_ENDIAN
850 select SYS_SUPPORTS_HIGHMEM
851 select SYS_SUPPORTS_LITTLE_ENDIAN
852
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900853config SIBYTE_RHONE
854 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900855 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900856 select SIBYTE_BCM1125H
857 select SWAP_IO_SPACE
858 select SYS_HAS_CPU_SB1
859 select SYS_SUPPORTS_BIG_ENDIAN
860 select SYS_SUPPORTS_LITTLE_ENDIAN
861
862config SIBYTE_SWARM
863 bool "Sibyte BCM91250A-SWARM"
864 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200865 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900866 select SIBYTE_SB1250
867 select SWAP_IO_SPACE
868 select SYS_HAS_CPU_SB1
869 select SYS_SUPPORTS_BIG_ENDIAN
870 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900871 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000872 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000873 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900874
875config SIBYTE_LITTLESUR
876 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900877 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200878 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900879 select SIBYTE_SB1250
880 select SWAP_IO_SPACE
881 select SYS_HAS_CPU_SB1
882 select SYS_SUPPORTS_BIG_ENDIAN
883 select SYS_SUPPORTS_HIGHMEM
884 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000885 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900886
887config SIBYTE_SENTOSA
888 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900889 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900890 select SIBYTE_SB1250
891 select SWAP_IO_SPACE
892 select SYS_HAS_CPU_SB1
893 select SYS_SUPPORTS_BIG_ENDIAN
894 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000895 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900896
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900897config SIBYTE_BIGSUR
898 bool "Sibyte BCM91480B-BigSur"
899 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900900 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900901 select SIBYTE_BCM1x80
902 select SWAP_IO_SPACE
903 select SYS_HAS_CPU_SB1
904 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000905 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900906 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000907 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000908 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900909
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100910config SNI_RM
911 bool "SNI RM200/300/400"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200912 select ARC_MEMORY
913 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100914 select FW_ARC if CPU_LITTLE_ENDIAN
915 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000916 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100917 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100918 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100919 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100920 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100921 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000922 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100923 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100924 select DMA_NONCOHERENT
925 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100926 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100927 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100928 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200929 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100930 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100931 select I8259
932 select ISA
Thomas Bogendoerfer564c8362020-09-14 18:05:00 +0200933 select MIPS_L1_CACHE_SHIFT_6
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200934 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100935 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200936 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100937 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200938 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000939 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700940 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800941 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200942 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100943 select SYS_SUPPORTS_HIGHMEM
944 select SYS_SUPPORTS_LITTLE_ENDIAN
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200945 select WAR_R4600_V2_HIT_CACHEOP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100947 The SNI RM200/300/400 are MIPS-based machines manufactured by
948 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100949 Technology and now in turn merged with Fujitsu. Say Y here to
950 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900952config MACH_TX39XX
953 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100954
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900955config MACH_TX49XX
956 bool "Toshiba TX49 series based machines"
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +0200957 select WAR_TX49XX_ICACHE_INDEX_INV
Ralf Baechle23fbee92005-07-25 22:45:45 +0000958
Ralf Baechle73b43902008-07-16 16:12:25 +0100959config MIKROTIK_RB532
960 bool "Mikrotik RB532 boards"
961 select CEVT_R4K
962 select CSRC_R4K
963 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100964 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200965 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100966 select SYS_HAS_CPU_MIPS32_R1
967 select SYS_SUPPORTS_32BIT_KERNEL
968 select SYS_SUPPORTS_LITTLE_ENDIAN
969 select SWAP_IO_SPACE
970 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200971 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800972 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100973 help
974 Support the Mikrotik(tm) RouterBoard 532 series,
975 based on the IDT RC32434 SoC.
976
David Daney9ddebc42013-05-22 15:10:46 +0000977config CAVIUM_OCTEON_SOC
978 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800979 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100980 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100981 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200982 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800983 select SYS_SUPPORTS_64BIT_KERNEL
984 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200985 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200986 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300987 select SYS_SUPPORTS_LITTLE_ENDIAN
988 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800989 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800990 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100991 select HAVE_PCI
Masahiro Yamada78bdbba2020-03-25 16:45:29 +0900992 select HAVE_PLAT_DELAY
993 select HAVE_PLAT_FW_INIT_CMDLINE
994 select HAVE_PLAT_MEMCPY
David Daneyf00e0012010-10-01 13:27:30 -0700995 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700996 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200997 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +0200998 select USE_OF
999 select ARCH_SPARSEMEM_ENABLE
1000 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -05001001 select NR_CPUS_DEFAULT_64
1002 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -07001003 select BUILTIN_DTB
David Daney8c1e6b12015-03-05 17:31:30 +03001004 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001005 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -06001006 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -08001007 help
1008 This option supports all of the Octeon reference boards from Cavium
1009 Networks. It builds a kernel that dynamically determines the Octeon
1010 CPU type and supports all known board reference implementations.
1011 Some of the supported boards are:
1012 EBT3000
1013 EBH3000
1014 EBH3100
1015 Thunder
1016 Kodama
1017 Hikari
1018 Say Y here for most Octeon reference boards.
1019
Jayachandran C7f058e82011-05-07 01:36:57 +05301020config NLM_XLR_BOARD
1021 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +05301022 select BOOT_ELF32
1023 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +05301024 select SYS_HAS_CPU_XLR
1025 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001026 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +05301027 select SWAP_IO_SPACE
1028 select SYS_SUPPORTS_32BIT_KERNEL
1029 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001030 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +05301031 select SYS_SUPPORTS_BIG_ENDIAN
1032 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +05301033 select NR_CPUS_DEFAULT_32
1034 select CEVT_R4K
1035 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001036 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001037 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +05301038 select SYNC_R4K
1039 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +00001040 select SYS_SUPPORTS_ZBOOT
1041 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +05301042 help
1043 Support for systems based on Netlogic XLR and XLS processors.
1044 Say Y here if you have a XLR or XLS based board.
1045
Jayachandran C1c773ea2011-11-16 00:21:28 +00001046config NLM_XLP_BOARD
1047 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +00001048 select BOOT_ELF32
1049 select NLM_COMMON
1050 select SYS_HAS_CPU_XLP
1051 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001052 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +00001053 select SYS_SUPPORTS_32BIT_KERNEL
1054 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001055 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +02001056 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +00001057 select SYS_SUPPORTS_BIG_ENDIAN
1058 select SYS_SUPPORTS_LITTLE_ENDIAN
1059 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001060 select NR_CPUS_DEFAULT_32
1061 select CEVT_R4K
1062 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001063 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001064 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +00001065 select SYNC_R4K
1066 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +05301067 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +00001068 select SYS_SUPPORTS_ZBOOT
1069 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +00001070 help
1071 This board is based on Netlogic XLP Processor.
1072 Say Y here if you have a XLP based board.
1073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074endchoice
1075
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001076source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001077source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001078source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001079source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001080source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001081source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001082source "arch/mips/generic/Kconfig"
Paul Cercueila103e9b2020-09-06 21:29:33 +02001083source "arch/mips/ingenic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001084source "arch/mips/jazz/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001085source "arch/mips/lantiq/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001086source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001087source "arch/mips/pistachio/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001088source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001089source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001090source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001091source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001092source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001093source "arch/mips/cavium-octeon/Kconfig"
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +08001094source "arch/mips/loongson2ef/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001095source "arch/mips/loongson32/Kconfig"
1096source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301097source "arch/mips/netlogic/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001098
Ralf Baechle5e83d432005-10-29 19:32:41 +01001099endmenu
1100
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001101config GENERIC_HWEIGHT
1102 bool
1103 default y
1104
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105config GENERIC_CALIBRATE_DELAY
1106 bool
1107 default y
1108
Ingo Molnarae1e9132008-11-11 09:05:16 +01001109config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001110 bool
1111 default y
1112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113#
1114# Select some configuration options automatically based on user selections.
1115#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001116config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Ralf Baechle61ed2422005-09-15 08:52:34 +00001119config ARCH_MAY_HAVE_PC_FDC
1120 bool
1121
Marc St-Jean9267a302007-06-14 15:55:31 -06001122config BOOT_RAW
1123 bool
1124
Ralf Baechle217dd112007-11-01 01:57:55 +00001125config CEVT_BCM1480
1126 bool
1127
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001128config CEVT_DS1287
1129 bool
1130
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001131config CEVT_GT641XX
1132 bool
1133
Ralf Baechle42f77542007-10-18 17:48:11 +01001134config CEVT_R4K
1135 bool
1136
Ralf Baechle217dd112007-11-01 01:57:55 +00001137config CEVT_SB1250
1138 bool
1139
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001140config CEVT_TXX9
1141 bool
1142
Ralf Baechle217dd112007-11-01 01:57:55 +00001143config CSRC_BCM1480
1144 bool
1145
Yoichi Yuasa42474172008-04-24 09:48:40 +09001146config CSRC_IOASIC
1147 bool
1148
Ralf Baechle940f6b42007-11-24 22:33:28 +00001149config CSRC_R4K
Serge Semin38586422020-05-21 17:07:23 +03001150 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
Ralf Baechle940f6b42007-11-24 22:33:28 +00001151 bool
1152
Ralf Baechle217dd112007-11-01 01:57:55 +00001153config CSRC_SB1250
1154 bool
1155
Alex Smitha7f4df42015-10-21 09:57:44 +01001156config MIPS_CLOCK_VSYSCALL
1157 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1158
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001159config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001160 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001161 bool
1162
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001163config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001164 bool
1165
Ralf Baechle40e084a2015-07-29 22:44:53 +02001166config ARCH_SUPPORTS_UPROBES
1167 bool
1168
Paul Burton20d33062016-10-05 18:18:16 +01001169config DMA_PERDEV_COHERENT
1170 bool
Christoph Hellwig347cb6a2019-01-07 13:36:20 -05001171 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001172 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001173
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001174config DMA_NONCOHERENT
1175 bool
Christoph Hellwigdb914272019-08-26 09:22:13 +02001176 #
1177 # MIPS allows mixing "slightly different" Cacheability and Coherency
1178 # Attribute bits. It is believed that the uncached access through
1179 # KSEG1 and the implementation specific "uncached accelerated" used
1180 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1181 # significant advantages.
1182 #
Christoph Hellwig419e2f12019-08-26 09:03:44 +02001183 select ARCH_HAS_DMA_WRITE_COMBINE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001184 select ARCH_HAS_DMA_PREP_COHERENT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001185 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001186 select ARCH_HAS_DMA_SET_UNCACHED
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001187 select DMA_NONCOHERENT_MMAP
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001188 select NEED_DMA_MAP_STATE
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001189
Ralf Baechle36a88532007-03-01 11:56:43 +00001190config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001193config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001194 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196config MIPS_BONITO64
1197 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
1199config MIPS_MSC
1200 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
Ralf Baechle39b8d522008-04-28 17:14:26 +01001202config SYNC_R4K
1203 bool
1204
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001205config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001206 def_bool n
1207
Markos Chandras4e0748f2014-11-13 11:25:27 +00001208config GENERIC_CSUM
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001209 def_bool CPU_NO_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001210
Ralf Baechle8313da32007-08-24 16:48:30 +01001211config GENERIC_ISA_DMA
1212 bool
1213 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001214 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001215
Ralf Baechleaa414df2006-11-30 01:14:51 +00001216config GENERIC_ISA_DMA_SUPPORT_BROKEN
1217 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001218 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001219
Masahiro Yamada78bdbba2020-03-25 16:45:29 +09001220config HAVE_PLAT_DELAY
1221 bool
1222
1223config HAVE_PLAT_FW_INIT_CMDLINE
1224 bool
1225
1226config HAVE_PLAT_MEMCPY
1227 bool
1228
Namhyung Kima35bee82010-10-18 12:55:21 +09001229config ISA_DMA_API
1230 bool
1231
David Daney465aaed2011-08-20 08:44:00 -07001232config HOLES_IN_ZONE
1233 bool
1234
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001235config SYS_SUPPORTS_RELOCATABLE
1236 bool
1237 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01001238 Selected if the platform supports relocating the kernel.
1239 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1240 to allow access to command line and entropy sources.
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001241
David Daneyf381bf62017-06-13 15:28:46 -07001242config MIPS_CBPF_JIT
1243 def_bool y
1244 depends on BPF_JIT && HAVE_CBPF_JIT
1245
1246config MIPS_EBPF_JIT
1247 def_bool y
1248 depends on BPF_JIT && HAVE_EBPF_JIT
1249
1250
Ralf Baechle5e83d432005-10-29 19:32:41 +01001251#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001252# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001253# answer,so we try hard to limit the available choices. Also the use of a
1254# choice statement should be more obvious to the user.
1255#
1256choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001257 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 help
1259 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001260 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001261 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001262 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001263 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001264
1265config CPU_BIG_ENDIAN
1266 bool "Big endian"
1267 depends on SYS_SUPPORTS_BIG_ENDIAN
1268
1269config CPU_LITTLE_ENDIAN
1270 bool "Little endian"
1271 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001272
1273endchoice
1274
David Daney22b07632010-07-23 18:41:43 -07001275config EXPORT_UASM
1276 bool
1277
Ralf Baechle21162452007-02-09 17:08:58 +00001278config SYS_SUPPORTS_APM_EMULATION
1279 bool
1280
Ralf Baechle5e83d432005-10-29 19:32:41 +01001281config SYS_SUPPORTS_BIG_ENDIAN
1282 bool
1283
1284config SYS_SUPPORTS_LITTLE_ENDIAN
1285 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
David Daney9cffd1542009-05-27 17:47:46 -07001287config SYS_SUPPORTS_HUGETLBFS
1288 bool
Daniel Silsby45e03e62019-07-15 17:40:01 -04001289 depends on CPU_SUPPORTS_HUGEPAGES
David Daney9cffd1542009-05-27 17:47:46 -07001290 default y
1291
David Daneyaa1762f2012-10-17 00:48:10 +02001292config MIPS_HUGE_TLB_SUPPORT
1293 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1294
Marc St-Jean9267a302007-06-14 15:55:31 -06001295config IRQ_MSP_SLP
1296 bool
1297
1298config IRQ_MSP_CIC
1299 bool
1300
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001301config IRQ_TXX9
1302 bool
1303
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001304config IRQ_GT641XX
1305 bool
1306
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001307config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001310config PCI_XTALK_BRIDGE
1311 bool
1312
Marc St-Jean9267a302007-06-14 15:55:31 -06001313config NO_EXCEPT_FILL
1314 bool
1315
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001316config MIPS_SPRAM
1317 bool
1318
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319config SWAP_IO_SPACE
1320 bool
1321
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001322config SGI_HAS_INDYDOG
1323 bool
1324
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001325config SGI_HAS_HAL2
1326 bool
1327
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001328config SGI_HAS_SEEQ
1329 bool
1330
1331config SGI_HAS_WD93
1332 bool
1333
1334config SGI_HAS_ZILOG
1335 bool
1336
1337config SGI_HAS_I8042
1338 bool
1339
1340config DEFAULT_SGI_PARTITION
1341 bool
1342
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001343config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001344 bool
1345
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001346config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001347 bool
1348
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349config BOOT_ELF32
1350 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Florian Fainelli930beb52014-01-14 09:54:38 -08001352config MIPS_L1_CACHE_SHIFT_4
1353 bool
1354
1355config MIPS_L1_CACHE_SHIFT_5
1356 bool
1357
1358config MIPS_L1_CACHE_SHIFT_6
1359 bool
1360
1361config MIPS_L1_CACHE_SHIFT_7
1362 bool
1363
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364config MIPS_L1_CACHE_SHIFT
1365 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001366 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001367 default "6" if MIPS_L1_CACHE_SHIFT_6
1368 default "5" if MIPS_L1_CACHE_SHIFT_5
1369 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 default "5"
1371
Thomas Bogendoerfere9422422019-10-22 18:13:15 +02001372config ARC_CMDLINE_ONLY
1373 bool
1374
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375config ARC_CONSOLE
1376 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001377 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
1379config ARC_MEMORY
1380 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381
1382config ARC_PROMLIB
1383 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001385config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
1388config BOOT_ELF64
1389 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391menu "CPU selection"
1392
1393choice
1394 prompt "CPU type"
1395 default CPU_R4X00
1396
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001397config CPU_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +08001398 bool "Loongson 64-bit CPU"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001399 depends on SYS_HAS_CPU_LOONGSON64
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001400 select ARCH_HAS_PHYS_TO_DMA
Jiaxun Yang51522212020-01-13 18:15:00 +08001401 select CPU_MIPSR2
1402 select CPU_HAS_PREFETCH
Huacai Chen0e476d92014-03-21 18:44:07 +08001403 select CPU_SUPPORTS_64BIT_KERNEL
1404 select CPU_SUPPORTS_HIGHMEM
1405 select CPU_SUPPORTS_HUGEPAGES
Huacai Chen75074452019-09-21 21:50:27 +08001406 select CPU_SUPPORTS_MSA
Jiaxun Yang51522212020-01-13 18:15:00 +08001407 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1408 select CPU_MIPSR2_IRQ_VI
Huacai Chen0e476d92014-03-21 18:44:07 +08001409 select WEAK_ORDERING
1410 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chen75074452019-09-21 21:50:27 +08001411 select MIPS_ASID_BITS_VARIABLE
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001412 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001413 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001414 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001415 select SWIOTLB
Huacai Chen0f783552020-05-23 15:56:41 +08001416 select HAVE_KVM
Huacai Chen0e476d92014-03-21 18:44:07 +08001417 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001418 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1419 cores implements the MIPS64R2 instruction set with many extensions,
1420 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1421 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1422 Loongson-2E/2F is not covered here and will be removed in future.
Huacai Chen0e476d92014-03-21 18:44:07 +08001423
Huacai Chencaed1d12019-11-04 14:11:21 +08001424config LOONGSON3_ENHANCEMENT
1425 bool "New Loongson-3 CPU Enhancements"
Huacai Chen1e820da32016-03-03 09:45:13 +08001426 default n
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001427 depends on CPU_LOONGSON64
Huacai Chen1e820da32016-03-03 09:45:13 +08001428 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001429 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
Huacai Chen1e820da32016-03-03 09:45:13 +08001430 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001431 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
Huacai Chen1e820da32016-03-03 09:45:13 +08001432 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1433 Fast TLB refill support, etc.
1434
1435 This option enable those enhancements which are not probed at run
1436 time. If you want a generic kernel to run on all Loongson 3 machines,
1437 please say 'N' here. If you want a high-performance kernel to run on
Huacai Chencaed1d12019-11-04 14:11:21 +08001438 new Loongson-3 machines only, please say 'Y' here.
Huacai Chen1e820da32016-03-03 09:45:13 +08001439
Huacai Chene02e07e2019-01-15 16:04:54 +08001440config CPU_LOONGSON3_WORKAROUNDS
Huacai Chencaed1d12019-11-04 14:11:21 +08001441 bool "Old Loongson-3 LLSC Workarounds"
Huacai Chene02e07e2019-01-15 16:04:54 +08001442 default y if SMP
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001443 depends on CPU_LOONGSON64
Huacai Chene02e07e2019-01-15 16:04:54 +08001444 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001445 Loongson-3 processors have the llsc issues which require workarounds.
Huacai Chene02e07e2019-01-15 16:04:54 +08001446 Without workarounds the system may hang unexpectedly.
1447
Huacai Chencaed1d12019-11-04 14:11:21 +08001448 Newer Loongson-3 will fix these issues and no workarounds are needed.
Huacai Chene02e07e2019-01-15 16:04:54 +08001449 The workarounds have no significant side effect on them but may
1450 decrease the performance of the system so this option should be
1451 disabled unless the kernel is intended to be run on old systems.
1452
1453 If unsure, please say Y.
1454
WANG Xueruiec7a9312020-05-23 21:37:01 +08001455config CPU_LOONGSON3_CPUCFG_EMULATION
1456 bool "Emulate the CPUCFG instruction on older Loongson cores"
1457 default y
1458 depends on CPU_LOONGSON64
1459 help
1460 Loongson-3A R4 and newer have the CPUCFG instruction available for
1461 userland to query CPU capabilities, much like CPUID on x86. This
1462 option provides emulation of the instruction on older Loongson
1463 cores, back to Loongson-3A1000.
1464
1465 If unsure, please say Y.
1466
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001467config CPU_LOONGSON2E
1468 bool "Loongson 2E"
1469 depends on SYS_HAS_CPU_LOONGSON2E
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001470 select CPU_LOONGSON2EF
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001471 help
1472 The Loongson 2E processor implements the MIPS III instruction set
1473 with many extensions.
1474
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001475 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001476 bonito64.
1477
1478config CPU_LOONGSON2F
1479 bool "Loongson 2F"
1480 depends on SYS_HAS_CPU_LOONGSON2F
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001481 select CPU_LOONGSON2EF
Linus Walleijd30a2b42016-04-19 11:23:22 +02001482 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001483 help
1484 The Loongson 2F processor implements the MIPS III instruction set
1485 with many extensions.
1486
1487 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1488 have a similar programming interface with FPGA northbridge used in
1489 Loongson2E.
1490
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001491config CPU_LOONGSON1B
1492 bool "Loongson 1B"
1493 depends on SYS_HAS_CPU_LOONGSON1B
Huacai Chenb2afb642019-11-04 14:11:20 +08001494 select CPU_LOONGSON32
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001495 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001496 help
1497 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001498 Release 1 instruction set and part of the MIPS32 Release 2
1499 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001500
Yang Ling12e32802016-05-19 12:29:30 +08001501config CPU_LOONGSON1C
1502 bool "Loongson 1C"
1503 depends on SYS_HAS_CPU_LOONGSON1C
Huacai Chenb2afb642019-11-04 14:11:20 +08001504 select CPU_LOONGSON32
Yang Ling12e32802016-05-19 12:29:30 +08001505 select LEDS_GPIO_REGISTER
1506 help
1507 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001508 Release 1 instruction set and part of the MIPS32 Release 2
1509 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001510
Ralf Baechle6e760c82005-07-06 12:08:11 +00001511config CPU_MIPS32_R1
1512 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001513 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001514 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001515 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001516 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001517 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001518 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001519 MIPS32 architecture. Most modern embedded systems with a 32-bit
1520 MIPS processor are based on a MIPS32 processor. If you know the
1521 specific type of processor in your system, choose those that one
1522 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1523 Release 2 of the MIPS32 architecture is available since several
1524 years so chances are you even have a MIPS32 Release 2 processor
1525 in which case you should choose CPU_MIPS32_R2 instead for better
1526 performance.
1527
1528config CPU_MIPS32_R2
1529 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001530 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001531 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001532 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001533 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001534 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001535 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001536 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001537 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001538 MIPS32 architecture. Most modern embedded systems with a 32-bit
1539 MIPS processor are based on a MIPS32 processor. If you know the
1540 specific type of processor in your system, choose those that one
1541 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
Serge Seminab7c01f2020-05-21 17:07:14 +03001543config CPU_MIPS32_R5
1544 bool "MIPS32 Release 5"
1545 depends on SYS_HAS_CPU_MIPS32_R5
1546 select CPU_HAS_PREFETCH
1547 select CPU_SUPPORTS_32BIT_KERNEL
1548 select CPU_SUPPORTS_HIGHMEM
1549 select CPU_SUPPORTS_MSA
1550 select HAVE_KVM
1551 select MIPS_O32_FP64_SUPPORT
1552 help
1553 Choose this option to build a kernel for release 5 or later of the
1554 MIPS32 architecture. New MIPS processors, starting with the Warrior
1555 family, are based on a MIPS32r5 processor. If you own an older
1556 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1557
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001558config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001559 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001560 depends on SYS_HAS_CPU_MIPS32_R6
1561 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001562 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001563 select CPU_SUPPORTS_32BIT_KERNEL
1564 select CPU_SUPPORTS_HIGHMEM
1565 select CPU_SUPPORTS_MSA
1566 select HAVE_KVM
1567 select MIPS_O32_FP64_SUPPORT
1568 help
1569 Choose this option to build a kernel for release 6 or later of the
1570 MIPS32 architecture. New MIPS processors, starting with the Warrior
1571 family, are based on a MIPS32r6 processor. If you own an older
1572 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1573
Ralf Baechle6e760c82005-07-06 12:08:11 +00001574config CPU_MIPS64_R1
1575 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001576 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001577 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001578 select CPU_SUPPORTS_32BIT_KERNEL
1579 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001580 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001581 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001582 help
1583 Choose this option to build a kernel for release 1 or later of the
1584 MIPS64 architecture. Many modern embedded systems with a 64-bit
1585 MIPS processor are based on a MIPS64 processor. If you know the
1586 specific type of processor in your system, choose those that one
1587 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001588 Release 2 of the MIPS64 architecture is available since several
1589 years so chances are you even have a MIPS64 Release 2 processor
1590 in which case you should choose CPU_MIPS64_R2 instead for better
1591 performance.
1592
1593config CPU_MIPS64_R2
1594 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001595 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001596 select CPU_HAS_PREFETCH
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001597 select CPU_SUPPORTS_32BIT_KERNEL
1598 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001599 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001600 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001601 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001602 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001603 help
1604 Choose this option to build a kernel for release 2 or later of the
1605 MIPS64 architecture. Many modern embedded systems with a 64-bit
1606 MIPS processor are based on a MIPS64 processor. If you know the
1607 specific type of processor in your system, choose those that one
1608 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
Serge Seminab7c01f2020-05-21 17:07:14 +03001610config CPU_MIPS64_R5
1611 bool "MIPS64 Release 5"
1612 depends on SYS_HAS_CPU_MIPS64_R5
1613 select CPU_HAS_PREFETCH
1614 select CPU_SUPPORTS_32BIT_KERNEL
1615 select CPU_SUPPORTS_64BIT_KERNEL
1616 select CPU_SUPPORTS_HIGHMEM
1617 select CPU_SUPPORTS_HUGEPAGES
1618 select CPU_SUPPORTS_MSA
1619 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1620 select HAVE_KVM
1621 help
1622 Choose this option to build a kernel for release 5 or later of the
1623 MIPS64 architecture. This is a intermediate MIPS architecture
1624 release partly implementing release 6 features. Though there is no
1625 any hardware known to be based on this release.
1626
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001627config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001628 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001629 depends on SYS_HAS_CPU_MIPS64_R6
1630 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001631 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001632 select CPU_SUPPORTS_32BIT_KERNEL
1633 select CPU_SUPPORTS_64BIT_KERNEL
1634 select CPU_SUPPORTS_HIGHMEM
Paul Burtonafd375d2019-02-02 02:21:53 +00001635 select CPU_SUPPORTS_HUGEPAGES
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001636 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001637 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001638 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001639 help
1640 Choose this option to build a kernel for release 6 or later of the
1641 MIPS64 architecture. New MIPS processors, starting with the Warrior
1642 family, are based on a MIPS64r6 processor. If you own an older
1643 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1644
Serge Semin281e3ae2020-05-21 17:07:15 +03001645config CPU_P5600
1646 bool "MIPS Warrior P5600"
1647 depends on SYS_HAS_CPU_P5600
1648 select CPU_HAS_PREFETCH
1649 select CPU_SUPPORTS_32BIT_KERNEL
1650 select CPU_SUPPORTS_HIGHMEM
1651 select CPU_SUPPORTS_MSA
Serge Semin281e3ae2020-05-21 17:07:15 +03001652 select CPU_SUPPORTS_CPUFREQ
1653 select CPU_MIPSR2_IRQ_VI
1654 select CPU_MIPSR2_IRQ_EI
1655 select HAVE_KVM
1656 select MIPS_O32_FP64_SUPPORT
1657 help
1658 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1659 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1660 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1661 level features like up to six P5600 calculation cores, CM2 with L2
1662 cache, IOCU/IOMMU (though might be unused depending on the system-
1663 specific IP core configuration), GIC, CPC, virtualisation module,
1664 eJTAG and PDtrace.
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666config CPU_R3000
1667 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001668 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001669 select CPU_HAS_WB
Paul Burton54746822019-08-31 15:40:43 +00001670 select CPU_R3K_TLB
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001671 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001672 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 help
1674 Please make sure to pick the right CPU type. Linux/MIPS is not
1675 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1676 *not* work on R4000 machines and vice versa. However, since most
1677 of the supported machines have an R4000 (or similar) CPU, R4x00
1678 might be a safe bet. If the resulting kernel does not work,
1679 try to recompile with R3000.
1680
1681config CPU_TX39XX
1682 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001683 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001684 select CPU_SUPPORTS_32BIT_KERNEL
Paul Burton54746822019-08-31 15:40:43 +00001685 select CPU_R3K_TLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
1687config CPU_VR41XX
1688 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001689 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001690 select CPU_SUPPORTS_32BIT_KERNEL
1691 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001693 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 Only choose this option if you have one of these processors as a
1695 kernel built with this option will not run on any other type of
1696 processor or vice versa.
1697
Lauri Kasanen65ce6192021-01-13 17:10:07 +02001698config CPU_R4300
1699 bool "R4300"
1700 depends on SYS_HAS_CPU_R4300
1701 select CPU_SUPPORTS_32BIT_KERNEL
1702 select CPU_SUPPORTS_64BIT_KERNEL
1703 select CPU_HAS_LOAD_STORE_LR
1704 help
1705 MIPS Technologies R4300-series processors.
1706
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707config CPU_R4X00
1708 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001709 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001710 select CPU_SUPPORTS_32BIT_KERNEL
1711 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001712 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 help
1714 MIPS Technologies R4000-series processors other than 4300, including
1715 the R4000, R4400, R4600, and 4700.
1716
1717config CPU_TX49XX
1718 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001719 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001720 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001721 select CPU_SUPPORTS_32BIT_KERNEL
1722 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001723 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724
1725config CPU_R5000
1726 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001727 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001728 select CPU_SUPPORTS_32BIT_KERNEL
1729 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001730 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 help
1732 MIPS Technologies R5000-series processors other than the Nevada.
1733
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001734config CPU_R5500
1735 bool "R5500"
1736 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001737 select CPU_SUPPORTS_32BIT_KERNEL
1738 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001739 select CPU_SUPPORTS_HUGEPAGES
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001740 help
1741 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1742 instruction set.
1743
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744config CPU_NEVADA
1745 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001746 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001747 select CPU_SUPPORTS_32BIT_KERNEL
1748 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001749 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 help
1751 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1752
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753config CPU_R10000
1754 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001755 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001756 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001757 select CPU_SUPPORTS_32BIT_KERNEL
1758 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001759 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001760 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 help
1762 MIPS Technologies R10000-series processors.
1763
1764config CPU_RM7000
1765 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001766 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001767 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001768 select CPU_SUPPORTS_32BIT_KERNEL
1769 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001770 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001771 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772
1773config CPU_SB1
1774 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001775 depends on SYS_HAS_CPU_SB1
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001776 select CPU_SUPPORTS_32BIT_KERNEL
1777 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001778 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001779 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001780 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781
David Daneya86c7f72008-12-11 15:33:38 -08001782config CPU_CAVIUM_OCTEON
1783 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001784 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001785 select CPU_HAS_PREFETCH
1786 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001787 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001788 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001789 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001790 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1791 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001792 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001793 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001794 help
1795 The Cavium Octeon processor is a highly integrated chip containing
1796 many ethernet hardware widgets for networking tasks. The processor
1797 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1798 Full details can be found at http://www.caviumnetworks.com.
1799
Jonas Gorskicd746242013-12-18 14:12:02 +01001800config CPU_BMIPS
1801 bool "Broadcom BMIPS"
1802 depends on SYS_HAS_CPU_BMIPS
1803 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001804 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001805 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1806 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1807 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1808 select CPU_SUPPORTS_32BIT_KERNEL
1809 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001810 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001811 select SWAP_IO_SPACE
1812 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001813 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001814 select CPU_HAS_PREFETCH
Markus Mayera8d709b2017-02-07 13:58:54 -08001815 select CPU_SUPPORTS_CPUFREQ
1816 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001817 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001818 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001819
Jayachandran C7f058e82011-05-07 01:36:57 +05301820config CPU_XLR
1821 bool "Netlogic XLR SoC"
1822 depends on SYS_HAS_CPU_XLR
1823 select CPU_SUPPORTS_32BIT_KERNEL
1824 select CPU_SUPPORTS_64BIT_KERNEL
1825 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001826 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301827 select WEAK_ORDERING
1828 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301829 help
1830 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001831
1832config CPU_XLP
1833 bool "Netlogic XLP SoC"
1834 depends on SYS_HAS_CPU_XLP
1835 select CPU_SUPPORTS_32BIT_KERNEL
1836 select CPU_SUPPORTS_64BIT_KERNEL
1837 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001838 select WEAK_ORDERING
1839 select WEAK_REORDERING_BEYOND_LLSC
1840 select CPU_HAS_PREFETCH
Jayachandran Cd6504842012-10-31 12:01:29 +00001841 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301842 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001843 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001844 help
1845 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846endchoice
1847
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001848config CPU_MIPS32_3_5_FEATURES
1849 bool "MIPS32 Release 3.5 Features"
1850 depends on SYS_HAS_CPU_MIPS32_R3_5
Serge Semin281e3ae2020-05-21 17:07:15 +03001851 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1852 CPU_P5600
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001853 help
1854 Choose this option to build a kernel for release 2 or later of the
1855 MIPS32 architecture including features from the 3.5 release such as
1856 support for Enhanced Virtual Addressing (EVA).
1857
1858config CPU_MIPS32_3_5_EVA
1859 bool "Enhanced Virtual Addressing (EVA)"
1860 depends on CPU_MIPS32_3_5_FEATURES
1861 select EVA
1862 default y
1863 help
1864 Choose this option if you want to enable the Enhanced Virtual
1865 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1866 One of its primary benefits is an increase in the maximum size
1867 of lowmem (up to 3GB). If unsure, say 'N' here.
1868
Steven J. Hillc5b36782015-02-26 18:16:38 -06001869config CPU_MIPS32_R5_FEATURES
1870 bool "MIPS32 Release 5 Features"
1871 depends on SYS_HAS_CPU_MIPS32_R5
Serge Semin281e3ae2020-05-21 17:07:15 +03001872 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
Steven J. Hillc5b36782015-02-26 18:16:38 -06001873 help
1874 Choose this option to build a kernel for release 2 or later of the
1875 MIPS32 architecture including features from release 5 such as
1876 support for Extended Physical Addressing (XPA).
1877
1878config CPU_MIPS32_R5_XPA
1879 bool "Extended Physical Addressing (XPA)"
1880 depends on CPU_MIPS32_R5_FEATURES
1881 depends on !EVA
1882 depends on !PAGE_SIZE_4KB
1883 depends on SYS_SUPPORTS_HIGHMEM
1884 select XPA
1885 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001886 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001887 default n
1888 help
1889 Choose this option if you want to enable the Extended Physical
1890 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1891 benefit is to increase physical addressing equal to or greater
1892 than 40 bits. Note that this has the side effect of turning on
1893 64-bit addressing which in turn makes the PTEs 64-bit in size.
1894 If unsure, say 'N' here.
1895
Wu Zhangjin622844b2010-04-10 20:04:42 +08001896if CPU_LOONGSON2F
1897config CPU_NOP_WORKAROUNDS
1898 bool
1899
1900config CPU_JUMP_WORKAROUNDS
1901 bool
1902
1903config CPU_LOONGSON2F_WORKAROUNDS
1904 bool "Loongson 2F Workarounds"
1905 default y
1906 select CPU_NOP_WORKAROUNDS
1907 select CPU_JUMP_WORKAROUNDS
1908 help
1909 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1910 require workarounds. Without workarounds the system may hang
1911 unexpectedly. For more information please refer to the gas
1912 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1913
1914 Loongson 2F03 and later have fixed these issues and no workarounds
1915 are needed. The workarounds have no significant side effect on them
1916 but may decrease the performance of the system so this option should
1917 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1918 systems.
1919
1920 If unsure, please say Y.
1921endif # CPU_LOONGSON2F
1922
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001923config SYS_SUPPORTS_ZBOOT
1924 bool
1925 select HAVE_KERNEL_GZIP
1926 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001927 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001928 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001929 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001930 select HAVE_KERNEL_XZ
Paul Cercueila510b612020-09-01 16:26:51 +02001931 select HAVE_KERNEL_ZSTD
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001932
1933config SYS_SUPPORTS_ZBOOT_UART16550
1934 bool
1935 select SYS_SUPPORTS_ZBOOT
1936
Alban Bedeldbb98312015-12-10 10:57:21 +01001937config SYS_SUPPORTS_ZBOOT_UART_PROM
1938 bool
1939 select SYS_SUPPORTS_ZBOOT
1940
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001941config CPU_LOONGSON2EF
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001942 bool
1943 select CPU_SUPPORTS_32BIT_KERNEL
1944 select CPU_SUPPORTS_64BIT_KERNEL
1945 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001946 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001947 select ARCH_HAS_PHYS_TO_DMA
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001948
Huacai Chenb2afb642019-11-04 14:11:20 +08001949config CPU_LOONGSON32
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001950 bool
1951 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001952 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001953 select CPU_HAS_PREFETCH
1954 select CPU_SUPPORTS_32BIT_KERNEL
1955 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001956 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001957
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001958config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001959 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001960 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001961
1962config CPU_BMIPS4350
1963 bool
1964 select SYS_SUPPORTS_SMP
1965 select SYS_SUPPORTS_HOTPLUG_CPU
1966
1967config CPU_BMIPS4380
1968 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001969 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001970 select SYS_SUPPORTS_SMP
1971 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001972 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001973
1974config CPU_BMIPS5000
1975 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001976 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001977 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001978 select SYS_SUPPORTS_SMP
1979 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001980 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001981
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001982config SYS_HAS_CPU_LOONGSON64
Huacai Chen0e476d92014-03-21 18:44:07 +08001983 bool
1984 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001985 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001986
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001987config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001988 bool
1989
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001990config SYS_HAS_CPU_LOONGSON2F
1991 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001992 select CPU_SUPPORTS_CPUFREQ
1993 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001994
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001995config SYS_HAS_CPU_LOONGSON1B
1996 bool
1997
Yang Ling12e32802016-05-19 12:29:30 +08001998config SYS_HAS_CPU_LOONGSON1C
1999 bool
2000
Ralf Baechle7cf80532005-10-20 22:33:09 +01002001config SYS_HAS_CPU_MIPS32_R1
2002 bool
2003
2004config SYS_HAS_CPU_MIPS32_R2
2005 bool
2006
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002007config SYS_HAS_CPU_MIPS32_R3_5
2008 bool
2009
Steven J. Hillc5b36782015-02-26 18:16:38 -06002010config SYS_HAS_CPU_MIPS32_R5
2011 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002012 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Steven J. Hillc5b36782015-02-26 18:16:38 -06002013
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002014config SYS_HAS_CPU_MIPS32_R6
2015 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002016 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002017
Ralf Baechle7cf80532005-10-20 22:33:09 +01002018config SYS_HAS_CPU_MIPS64_R1
2019 bool
2020
2021config SYS_HAS_CPU_MIPS64_R2
2022 bool
2023
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002024config SYS_HAS_CPU_MIPS64_R6
2025 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002026 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002027
Serge Semin281e3ae2020-05-21 17:07:15 +03002028config SYS_HAS_CPU_P5600
2029 bool
2030 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2031
Ralf Baechle7cf80532005-10-20 22:33:09 +01002032config SYS_HAS_CPU_R3000
2033 bool
2034
2035config SYS_HAS_CPU_TX39XX
2036 bool
2037
2038config SYS_HAS_CPU_VR41XX
2039 bool
2040
Lauri Kasanen65ce6192021-01-13 17:10:07 +02002041config SYS_HAS_CPU_R4300
2042 bool
2043
Ralf Baechle7cf80532005-10-20 22:33:09 +01002044config SYS_HAS_CPU_R4X00
2045 bool
2046
2047config SYS_HAS_CPU_TX49XX
2048 bool
2049
2050config SYS_HAS_CPU_R5000
2051 bool
2052
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09002053config SYS_HAS_CPU_R5500
2054 bool
2055
Ralf Baechle7cf80532005-10-20 22:33:09 +01002056config SYS_HAS_CPU_NEVADA
2057 bool
2058
Ralf Baechle7cf80532005-10-20 22:33:09 +01002059config SYS_HAS_CPU_R10000
2060 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002061 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Ralf Baechle7cf80532005-10-20 22:33:09 +01002062
2063config SYS_HAS_CPU_RM7000
2064 bool
2065
Ralf Baechle7cf80532005-10-20 22:33:09 +01002066config SYS_HAS_CPU_SB1
2067 bool
2068
David Daney5e683382009-02-02 11:30:59 -08002069config SYS_HAS_CPU_CAVIUM_OCTEON
2070 bool
2071
Jonas Gorskicd746242013-12-18 14:12:02 +01002072config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002073 bool
2074
Jonas Gorskife7f62c2013-12-18 14:12:05 +01002075config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002076 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002077 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002078
2079config SYS_HAS_CPU_BMIPS4350
2080 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002081 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002082
2083config SYS_HAS_CPU_BMIPS4380
2084 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002085 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002086
2087config SYS_HAS_CPU_BMIPS5000
2088 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002089 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002090 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002091
Jayachandran C7f058e82011-05-07 01:36:57 +05302092config SYS_HAS_CPU_XLR
2093 bool
2094
Jayachandran C1c773ea2011-11-16 00:21:28 +00002095config SYS_HAS_CPU_XLP
2096 bool
2097
Ralf Baechle17099b12007-07-14 13:24:05 +01002098#
2099# CPU may reorder R->R, R->W, W->R, W->W
2100# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2101#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002102config WEAK_ORDERING
2103 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002104
2105#
2106# CPU may reorder reads and writes beyond LL/SC
2107# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2108#
2109config WEAK_REORDERING_BEYOND_LLSC
2110 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002111endmenu
2112
2113#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002114# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002115#
2116config CPU_MIPS32
2117 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002118 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002119 CPU_MIPS32_R6 || CPU_P5600
Ralf Baechle5e83d432005-10-29 19:32:41 +01002120
2121config CPU_MIPS64
2122 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002123 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
Jason A. Donenfeld5a4fa442021-02-28 00:02:36 +01002124 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
Ralf Baechle5e83d432005-10-29 19:32:41 +01002125
2126#
Paul Burton57eeaced2018-11-08 23:44:55 +00002127# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002128#
2129config CPU_MIPSR1
2130 bool
2131 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2132
2133config CPU_MIPSR2
2134 bool
David Daneya86c7f72008-12-11 15:33:38 -08002135 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002136 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002137 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002138 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002139
Serge Seminab7c01f2020-05-21 17:07:14 +03002140config CPU_MIPSR5
2141 bool
Serge Semin281e3ae2020-05-21 17:07:15 +03002142 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
Serge Seminab7c01f2020-05-21 17:07:14 +03002143 select CPU_HAS_RIXI
2144 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2145 select MIPS_SPRAM
2146
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002147config CPU_MIPSR6
2148 bool
2149 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002150 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002151 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Paul Burton87321fd2016-05-06 13:35:03 +01002152 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002153 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002154 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002155 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002156
Paul Burton57eeaced2018-11-08 23:44:55 +00002157config TARGET_ISA_REV
2158 int
2159 default 1 if CPU_MIPSR1
2160 default 2 if CPU_MIPSR2
Serge Seminab7c01f2020-05-21 17:07:14 +03002161 default 5 if CPU_MIPSR5
Paul Burton57eeaced2018-11-08 23:44:55 +00002162 default 6 if CPU_MIPSR6
2163 default 0
2164 help
2165 Reflects the ISA revision being targeted by the kernel build. This
2166 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2167
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002168config EVA
2169 bool
2170
Steven J. Hillc5b36782015-02-26 18:16:38 -06002171config XPA
2172 bool
2173
Ralf Baechle5e83d432005-10-29 19:32:41 +01002174config SYS_SUPPORTS_32BIT_KERNEL
2175 bool
2176config SYS_SUPPORTS_64BIT_KERNEL
2177 bool
2178config CPU_SUPPORTS_32BIT_KERNEL
2179 bool
2180config CPU_SUPPORTS_64BIT_KERNEL
2181 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002182config CPU_SUPPORTS_CPUFREQ
2183 bool
2184config CPU_SUPPORTS_ADDRWINCFG
2185 bool
David Daney9cffd1542009-05-27 17:47:46 -07002186config CPU_SUPPORTS_HUGEPAGES
2187 bool
Daniel Silsby171543e2019-07-15 17:39:59 -04002188 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
David Daney82622282009-10-14 12:16:56 -07002189config MIPS_PGD_C0_CONTEXT
2190 bool
Paul Burtoncebf8c02017-06-02 15:38:03 -07002191 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002192
David Daney8192c9e2008-09-23 00:04:26 -07002193#
2194# Set to y for ptrace access to watch registers.
2195#
2196config HARDWARE_WATCHPOINTS
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002197 bool
2198 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002199
Ralf Baechle5e83d432005-10-29 19:32:41 +01002200menu "Kernel type"
2201
2202choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002203 prompt "Kernel code model"
2204 help
2205 You should only select this option if you have a workload that
2206 actually benefits from 64-bit processing or if your machine has
2207 large memory. You will only be presented a single option in this
2208 menu if your system does not support both 32-bit and 64-bit kernels.
2209
2210config 32BIT
2211 bool "32-bit kernel"
2212 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2213 select TRAD_SIGNALS
2214 help
2215 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002216
Ralf Baechle5e83d432005-10-29 19:32:41 +01002217config 64BIT
2218 bool "64-bit kernel"
2219 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2220 help
2221 Select this option if you want to build a 64-bit kernel.
2222
2223endchoice
2224
Sanjay Lal2235a542012-11-21 18:33:59 -08002225config KVM_GUEST
2226 bool "KVM Guest Kernel"
Jiaxun Yang01edc5e2020-07-10 14:30:17 +08002227 depends on CPU_MIPS32_R2
Al Virofd624c72020-06-13 23:33:11 -04002228 depends on !64BIT && BROKEN_ON_SMP
Sanjay Lal2235a542012-11-21 18:33:59 -08002229 help
James Hogancaa1faa2015-12-16 23:49:26 +00002230 Select this option if building a guest kernel for KVM (Trap & Emulate)
2231 mode.
Sanjay Lal2235a542012-11-21 18:33:59 -08002232
James Hoganeda3d332014-05-29 10:16:36 +01002233config KVM_GUEST_TIMER_FREQ
2234 int "Count/Compare Timer Frequency (MHz)"
Sanjay Lal2235a542012-11-21 18:33:59 -08002235 depends on KVM_GUEST
James Hoganeda3d332014-05-29 10:16:36 +01002236 default 100
Sanjay Lal2235a542012-11-21 18:33:59 -08002237 help
James Hoganeda3d332014-05-29 10:16:36 +01002238 Set this to non-zero if building a guest kernel for KVM to skip RTC
2239 emulation when determining guest CPU Frequency. Instead, the guest's
2240 timer frequency is specified directly.
Sanjay Lal2235a542012-11-21 18:33:59 -08002241
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002242config MIPS_VA_BITS_48
2243 bool "48 bits virtual memory"
2244 depends on 64BIT
2245 help
Alex Belits3377e222017-02-16 17:27:34 -08002246 Support a maximum at least 48 bits of application virtual
2247 memory. Default is 40 bits or less, depending on the CPU.
2248 For page sizes 16k and above, this option results in a small
2249 memory overhead for page tables. For 4k page size, a fourth
2250 level of page tables is added which imposes both a memory
2251 overhead as well as slower TLB fault handling.
2252
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002253 If unsure, say N.
2254
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255choice
2256 prompt "Kernel page size"
2257 default PAGE_SIZE_4KB
2258
2259config PAGE_SIZE_4KB
2260 bool "4kB"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002261 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002263 This option select the standard 4kB Linux page size. On some
2264 R3000-family processors this is the only available page size. Using
2265 4kB page size will minimize memory consumption and is therefore
2266 recommended for low memory systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267
2268config PAGE_SIZE_8KB
2269 bool "8kB"
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002270 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002271 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 help
2273 Using 8kB page size will result in higher performance kernel at
2274 the price of higher memory consumption. This option is available
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002275 only on cnMIPS processors. Note that you will need a suitable Linux
2276 distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277
2278config PAGE_SIZE_16KB
2279 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002280 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281 help
2282 Using 16kB page size will result in higher performance kernel at
2283 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002284 all non-R3000 family processors. Note that you will need a suitable
2285 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286
Ralf Baechlec52399b2009-04-02 14:07:10 +02002287config PAGE_SIZE_32KB
2288 bool "32kB"
2289 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002290 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002291 help
2292 Using 32kB page size will result in higher performance kernel at
2293 the price of higher memory consumption. This option is available
2294 only on cnMIPS cores. Note that you will need a suitable Linux
2295 distribution to support this.
2296
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297config PAGE_SIZE_64KB
2298 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002299 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300 help
2301 Using 64kB page size will result in higher performance kernel at
2302 the price of higher memory consumption. This option is available on
2303 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002304 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
2306endchoice
2307
David Daneyc9bace72010-10-11 14:52:45 -07002308config FORCE_MAX_ZONEORDER
2309 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002310 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2311 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2312 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2313 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2314 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2315 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
Paul Cercueilef923a72020-09-17 15:35:28 +02002316 range 0 64
David Daneyc9bace72010-10-11 14:52:45 -07002317 default "11"
2318 help
2319 The kernel memory allocator divides physically contiguous memory
2320 blocks into "zones", where each zone is a power of two number of
2321 pages. This option selects the largest power of two that the kernel
2322 keeps in the memory allocator. If you need to allocate very large
2323 blocks of physically contiguous memory, then you may need to
2324 increase this value.
2325
2326 This config option is actually maximum order plus one. For example,
2327 a value of 11 means that the largest free memory block is 2^10 pages.
2328
2329 The page size is not necessarily 4KB. Keep this in mind
2330 when choosing a value for this option.
2331
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332config BOARD_SCACHE
2333 bool
2334
2335config IP22_CPU_SCACHE
2336 bool
2337 select BOARD_SCACHE
2338
Chris Dearman9318c512006-06-20 17:15:20 +01002339#
2340# Support for a MIPS32 / MIPS64 style S-caches
2341#
2342config MIPS_CPU_SCACHE
2343 bool
2344 select BOARD_SCACHE
2345
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346config R5000_CPU_SCACHE
2347 bool
2348 select BOARD_SCACHE
2349
2350config RM7000_CPU_SCACHE
2351 bool
2352 select BOARD_SCACHE
2353
2354config SIBYTE_DMA_PAGEOPS
2355 bool "Use DMA to clear/copy pages"
2356 depends on CPU_SB1
2357 help
2358 Instead of using the CPU to zero and copy pages, use a Data Mover
2359 channel. These DMA channels are otherwise unused by the standard
2360 SiByte Linux port. Seems to give a small performance benefit.
2361
2362config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002363 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364
Florian Fainelli3165c842012-01-31 18:18:43 +01002365config CPU_GENERIC_DUMP_TLB
2366 bool
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002367 default y if !(CPU_R3000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002368
Paul Burtonc92e47e2018-11-07 23:14:02 +00002369config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002370 bool "Floating Point support" if EXPERT
2371 default y
2372 help
2373 Select y to include support for floating point in the kernel
2374 including initialization of FPU hardware, FP context save & restore
2375 and emulation of an FPU where necessary. Without this support any
2376 userland program attempting to use floating point instructions will
2377 receive a SIGILL.
2378
2379 If you know that your userland will not attempt to use floating point
2380 instructions then you can say n here to shrink the kernel a little.
2381
2382 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002383
Paul Burton97f7dcb2018-11-07 23:14:02 +00002384config CPU_R2300_FPU
2385 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002386 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002387 default y if CPU_R3000 || CPU_TX39XX
2388
Paul Burton54746822019-08-31 15:40:43 +00002389config CPU_R3K_TLB
2390 bool
2391
Florian Fainelli91405eb2012-01-31 18:18:44 +01002392config CPU_R4K_FPU
2393 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002394 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002395 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002396
Florian Fainelli62cedc42012-01-31 18:18:45 +01002397config CPU_R4K_CACHE_TLB
2398 bool
Paul Burton54746822019-08-31 15:40:43 +00002399 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
Florian Fainelli62cedc42012-01-31 18:18:45 +01002400
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002401config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002402 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002403 default y
Paul Burton527f1022017-08-07 16:18:04 -07002404 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002405 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002406 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002407 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002408 select MIPS_MT
2409 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002410 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002411 select SYS_SUPPORTS_SMP
2412 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002413 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002414 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002415 This is a kernel model which is known as SMVP. This is supported
2416 on cores with the MT ASE and uses the available VPEs to implement
2417 virtual processors which supports SMP. This is equivalent to the
2418 Intel Hyperthreading feature. For further information go to
2419 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002420
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002421config MIPS_MT
2422 bool
2423
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002424config SCHED_SMT
2425 bool "SMT (multithreading) scheduler support"
2426 depends on SYS_SUPPORTS_SCHED_SMT
2427 default n
2428 help
2429 SMT scheduler support improves the CPU scheduler's decision making
2430 when dealing with MIPS MT enabled cores at a cost of slightly
2431 increased overhead in some places. If unsure say N here.
2432
2433config SYS_SUPPORTS_SCHED_SMT
2434 bool
2435
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002436config SYS_SUPPORTS_MULTITHREADING
2437 bool
2438
Ralf Baechlef088fc82006-04-05 09:45:47 +01002439config MIPS_MT_FPAFF
2440 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002441 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002442 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002443
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002444config MIPSR2_TO_R6_EMULATOR
2445 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002446 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002447 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002448 default y
2449 help
2450 Choose this option if you want to run non-R6 MIPS userland code.
2451 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002452 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002453 The only reason this is a build-time option is to save ~14K from the
2454 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002455
James Hoganf35764e2018-01-15 20:54:35 +00002456config SYS_SUPPORTS_VPE_LOADER
2457 bool
2458 depends on SYS_SUPPORTS_MULTITHREADING
2459 help
2460 Indicates that the platform supports the VPE loader, and provides
2461 physical_memsize.
2462
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002463config MIPS_VPE_LOADER
2464 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002465 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002466 select CPU_MIPSR2_IRQ_VI
2467 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002468 select MIPS_MT
2469 help
2470 Includes a loader for loading an elf relocatable object
2471 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002472
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002473config MIPS_VPE_LOADER_CMP
2474 bool
2475 default "y"
2476 depends on MIPS_VPE_LOADER && MIPS_CMP
2477
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002478config MIPS_VPE_LOADER_MT
2479 bool
2480 default "y"
2481 depends on MIPS_VPE_LOADER && !MIPS_CMP
2482
Ralf Baechlee01402b2005-07-14 15:57:16 +00002483config MIPS_VPE_LOADER_TOM
2484 bool "Load VPE program into memory hidden from linux"
2485 depends on MIPS_VPE_LOADER
2486 default y
2487 help
2488 The loader can use memory that is present but has been hidden from
2489 Linux using the kernel command line option "mem=xxMB". It's up to
2490 you to ensure the amount you put in the option and the space your
2491 program requires is less or equal to the amount physically present.
2492
Ralf Baechlee01402b2005-07-14 15:57:16 +00002493config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002494 bool "Enable support for AP/SP API (RTLX)"
2495 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002496
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002497config MIPS_VPE_APSP_API_CMP
2498 bool
2499 default "y"
2500 depends on MIPS_VPE_APSP_API && MIPS_CMP
2501
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002502config MIPS_VPE_APSP_API_MT
2503 bool
2504 default "y"
2505 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2506
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002507config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002508 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002509 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002510 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002511 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002512 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002513 select WEAK_ORDERING
2514 default n
2515 help
Paul Burton044505c2014-01-15 10:31:58 +00002516 Select this if you are using a bootloader which implements the "CMP
2517 framework" protocol (ie. YAMON) and want your kernel to make use of
2518 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002519
Paul Burton5cac93b2014-01-15 10:32:00 +00002520 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2521 instead of this.
2522
Paul Burton0ee958e2014-01-15 10:31:53 +00002523config MIPS_CPS
2524 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002525 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002526 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002527 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002528 select SMP
2529 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002530 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002531 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002532 select SYS_SUPPORTS_SMP
2533 select WEAK_ORDERING
Wei Lid8d32762020-12-03 14:54:43 +08002534 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002535 help
2536 Select this if you wish to run an SMP kernel across multiple cores
2537 within a MIPS Coherent Processing System. When this option is
2538 enabled the kernel will probe for other cores and boot them with
2539 no external assistance. It is safe to enable this when hardware
2540 support is unavailable.
2541
Paul Burton3179d372014-04-14 11:00:56 +01002542config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002543 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002544 bool
2545
Paul Burton9f98f3d2014-01-15 10:31:51 +00002546config MIPS_CM
2547 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002548 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002549
Paul Burton9c38cf42014-01-15 10:31:52 +00002550config MIPS_CPC
2551 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002552
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553config SB1_PASS_2_WORKAROUNDS
2554 bool
2555 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2556 default y
2557
2558config SB1_PASS_2_1_WORKAROUNDS
2559 bool
2560 depends on CPU_SB1 && CPU_SB1_PASS_2
2561 default y
2562
Markos Chandras9e2b5372014-07-21 08:46:14 +01002563choice
2564 prompt "SmartMIPS or microMIPS ASE support"
2565
2566config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2567 bool "None"
2568 help
2569 Select this if you want neither microMIPS nor SmartMIPS support
2570
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002571config CPU_HAS_SMARTMIPS
2572 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002573 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002574 help
2575 SmartMIPS is a extension of the MIPS32 architecture aimed at
2576 increased security at both hardware and software level for
2577 smartcards. Enabling this option will allow proper use of the
2578 SmartMIPS instructions by Linux applications. However a kernel with
2579 this option will not work on a MIPS core without SmartMIPS core. If
2580 you don't know you probably don't have SmartMIPS and should say N
2581 here.
2582
Steven J. Hillbce86082013-03-25 13:27:11 -05002583config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002584 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002585 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002586 help
2587 When this option is enabled the kernel will be built using the
2588 microMIPS ISA
2589
Markos Chandras9e2b5372014-07-21 08:46:14 +01002590endchoice
2591
Paul Burtona5e9a692014-01-27 15:23:10 +00002592config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002593 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002594 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002595 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002596 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002597 help
2598 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2599 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002600 is enabled the kernel will support allocating & switching MSA
2601 vector register contexts. If you know that your kernel will only be
2602 running on CPUs which do not support MSA or that your userland will
2603 not be making use of it then you may wish to say N here to reduce
2604 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002605
2606 If unsure, say Y.
2607
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002609 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002610
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002611config XKS01
2612 bool
2613
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002614config CPU_HAS_DIEI
2615 depends on !CPU_DIEI_BROKEN
2616 bool
2617
2618config CPU_DIEI_BROKEN
2619 bool
2620
Florian Fainelli8256b172016-02-09 12:55:51 -08002621config CPU_HAS_RIXI
2622 bool
2623
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002624config CPU_NO_LOAD_STORE_LR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002625 bool
2626 help
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002627 CPU lacks support for unaligned load and store instructions:
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002628 LWL, LWR, SWL, SWR (Load/store word left/right).
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002629 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2630 systems).
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002631
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002632#
2633# Vectored interrupt mode is an R2 feature
2634#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002635config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002636 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002637
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002638#
2639# Extended interrupt mode is an R2 feature
2640#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002641config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002642 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002643
Linus Torvalds1da177e2005-04-16 15:20:36 -07002644config CPU_HAS_SYNC
2645 bool
2646 depends on !CPU_R3000
2647 default y
2648
2649#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002650# CPU non-features
2651#
2652config CPU_DADDI_WORKAROUNDS
2653 bool
2654
2655config CPU_R4000_WORKAROUNDS
2656 bool
2657 select CPU_R4400_WORKAROUNDS
2658
2659config CPU_R4400_WORKAROUNDS
2660 bool
2661
Paul Burton071d2f02019-10-01 23:04:32 +00002662config CPU_R4X00_BUGS64
2663 bool
2664 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2665
Paul Burton4edf00a2016-05-06 14:36:23 +01002666config MIPS_ASID_SHIFT
2667 int
2668 default 6 if CPU_R3000 || CPU_TX39XX
Paul Burton4edf00a2016-05-06 14:36:23 +01002669 default 0
2670
2671config MIPS_ASID_BITS
2672 int
Paul Burton2db003a2016-05-06 14:36:24 +01002673 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002674 default 6 if CPU_R3000 || CPU_TX39XX
2675 default 8
2676
Paul Burton2db003a2016-05-06 14:36:24 +01002677config MIPS_ASID_BITS_VARIABLE
2678 bool
2679
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002680config MIPS_CRC_SUPPORT
2681 bool
2682
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +02002683# R4600 erratum. Due to the lack of errata information the exact
2684# technical details aren't known. I've experimentally found that disabling
2685# interrupts during indexed I-cache flushes seems to be sufficient to deal
2686# with the issue.
2687config WAR_R4600_V1_INDEX_ICACHEOP
2688 bool
2689
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002690# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2691#
2692# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2693# Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2694# executed if there is no other dcache activity. If the dcache is
Colin Ian King18ff14c2020-10-27 18:34:30 +00002695# accessed for another instruction immediately preceding when these
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002696# cache instructions are executing, it is possible that the dcache
2697# tag match outputs used by these cache instructions will be
2698# incorrect. These cache instructions should be preceded by at least
2699# four instructions that are not any kind of load or store
2700# instruction.
2701#
2702# This is not allowed: lw
2703# nop
2704# nop
2705# nop
2706# cache Hit_Writeback_Invalidate_D
2707#
2708# This is allowed: lw
2709# nop
2710# nop
2711# nop
2712# nop
2713# cache Hit_Writeback_Invalidate_D
2714config WAR_R4600_V1_HIT_CACHEOP
2715 bool
2716
Thomas Bogendoerfer44def342020-08-24 18:32:45 +02002717# Writeback and invalidate the primary cache dcache before DMA.
2718#
2719# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2720# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2721# operate correctly if the internal data cache refill buffer is empty. These
2722# CACHE instructions should be separated from any potential data cache miss
2723# by a load instruction to an uncached address to empty the response buffer."
2724# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2725# in .pdf format.)
2726config WAR_R4600_V2_HIT_CACHEOP
2727 bool
2728
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +02002729# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2730# the line which this instruction itself exists, the following
2731# operation is not guaranteed."
2732#
2733# Workaround: do two phase flushing for Index_Invalidate_I
2734config WAR_TX49XX_ICACHE_INDEX_INV
2735 bool
2736
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +02002737# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2738# opposes it being called that) where invalid instructions in the same
2739# I-cache line worth of instructions being fetched may case spurious
2740# exceptions.
2741config WAR_ICACHE_REFILLS
2742 bool
2743
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +02002744# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2745# may cause ll / sc and lld / scd sequences to execute non-atomically.
2746config WAR_R10000_LLSC
2747 bool
2748
Thomas Bogendoerfera7fbed92020-08-24 18:32:50 +02002749# 34K core erratum: "Problems Executing the TLBR Instruction"
2750config WAR_MIPS34K_MISSED_ITLB
2751 bool
2752
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002753#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754# - Highmem only makes sense for the 32-bit kernel.
2755# - The current highmem code will only work properly on physically indexed
2756# caches such as R3000, SB1, R7000 or those that look like they're virtually
2757# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2758# moment we protect the user and offer the highmem option only on machines
2759# where it's known to be safe. This will not offer highmem on a few systems
2760# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2761# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002762# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2763# know they might have memory configurations that could make use of highmem
2764# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765#
2766config HIGHMEM
2767 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002768 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Thomas Gleixnera4c33e82020-11-03 10:27:25 +01002769 select KMAP_LOCAL
Ralf Baechle797798c2005-08-10 15:17:11 +00002770
2771config CPU_SUPPORTS_HIGHMEM
2772 bool
2773
2774config SYS_SUPPORTS_HIGHMEM
2775 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002777config SYS_SUPPORTS_SMARTMIPS
2778 bool
2779
Steven J. Hilla6a48342013-02-05 16:52:02 -06002780config SYS_SUPPORTS_MICROMIPS
2781 bool
2782
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002783config SYS_SUPPORTS_MIPS16
2784 bool
2785 help
2786 This option must be set if a kernel might be executed on a MIPS16-
2787 enabled CPU even if MIPS16 is not actually being used. In other
2788 words, it makes the kernel MIPS16-tolerant.
2789
Paul Burtona5e9a692014-01-27 15:23:10 +00002790config CPU_SUPPORTS_MSA
2791 bool
2792
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002793config ARCH_FLATMEM_ENABLE
2794 def_bool y
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002795 depends on !NUMA && !CPU_LOONGSON2EF
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002796
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002797config ARCH_SPARSEMEM_ENABLE
2798 bool
Mike Rapoport397dc002019-09-16 14:13:10 +03002799 select SPARSEMEM_STATIC if !SGI_IP27
Atsushi Nemoto31473742006-07-03 00:09:47 +09002800
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002801config NUMA
2802 bool "NUMA Support"
2803 depends on SYS_SUPPORTS_NUMA
Tiezhu Yangcf8194e2020-12-03 20:32:52 +08002804 select SMP
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002805 help
2806 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2807 Access). This option improves performance on systems with more
2808 than two nodes; on two node systems it is generally better to
Randy Dunlap172a37e2020-01-31 17:55:43 -08002809 leave it disabled; on single node systems leave this option
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002810 disabled.
2811
2812config SYS_SUPPORTS_NUMA
2813 bool
2814
Thomas Bogendoerferf3c560a2020-01-09 13:23:31 +01002815config HAVE_SETUP_PER_CPU_AREA
2816 def_bool y
2817 depends on NUMA
2818
2819config NEED_PER_CPU_EMBED_FIRST_CHUNK
2820 def_bool y
2821 depends on NUMA
2822
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002823config RELOCATABLE
2824 bool "Relocatable kernel"
Serge Seminab7c01f2020-05-21 17:07:14 +03002825 depends on SYS_SUPPORTS_RELOCATABLE
2826 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2827 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2828 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
Jinyang Hea307a4c2020-11-25 18:07:46 +08002829 CPU_P5600 || CAVIUM_OCTEON_SOC || \
2830 CPU_LOONGSON64
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002831 help
2832 This builds a kernel image that retains relocation information
2833 so it can be loaded someplace besides the default 1MB.
2834 The relocations make the kernel binary about 15% larger,
2835 but are discarded at runtime
2836
Matt Redfearn069fd762016-03-31 10:05:34 +01002837config RELOCATION_TABLE_SIZE
2838 hex "Relocation table size"
2839 depends on RELOCATABLE
2840 range 0x0 0x01000000
Jinyang Hea307a4c2020-11-25 18:07:46 +08002841 default "0x00200000" if CPU_LOONGSON64
Matt Redfearn069fd762016-03-31 10:05:34 +01002842 default "0x00100000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002843 help
Matt Redfearn069fd762016-03-31 10:05:34 +01002844 A table of relocation data will be appended to the kernel binary
2845 and parsed at boot to fix up the relocated kernel.
2846
2847 This option allows the amount of space reserved for the table to be
2848 adjusted, although the default of 1Mb should be ok in most cases.
2849
2850 The build will fail and a valid size suggested if this is too small.
2851
2852 If unsure, leave at the default value.
2853
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002854config RANDOMIZE_BASE
2855 bool "Randomize the address of the kernel image"
2856 depends on RELOCATABLE
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002857 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002858 Randomizes the physical and virtual address at which the
2859 kernel image is loaded, as a security feature that
2860 deters exploit attempts relying on knowledge of the location
2861 of kernel internals.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002862
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002863 Entropy is generated using any coprocessor 0 registers available.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002864
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002865 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002866
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002867 If unsure, say N.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002868
2869config RANDOMIZE_BASE_MAX_OFFSET
2870 hex "Maximum kASLR offset" if EXPERT
2871 depends on RANDOMIZE_BASE
2872 range 0x0 0x40000000 if EVA || 64BIT
2873 range 0x0 0x08000000
2874 default "0x01000000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002875 help
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002876 When kASLR is active, this provides the maximum offset that will
2877 be applied to the kernel image. It should be set according to the
2878 amount of physical RAM available in the target system minus
2879 PHYSICAL_START and must be a power of 2.
2880
2881 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2882 EVA or 64-bit. The default is 16Mb.
2883
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002884config NODES_SHIFT
2885 int
2886 default "6"
2887 depends on NEED_MULTIPLE_NODES
2888
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002889config HW_PERF_EVENTS
2890 bool "Enable hardware performance counter support for perf events"
Viresh Kumare2589582021-01-14 17:05:21 +05302891 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002892 default y
2893 help
2894 Enable hardware performance counter support for perf events. If
2895 disabled, perf events will use software events only.
2896
Tiezhu Yangbe8fa1c2020-02-05 12:08:33 +08002897config DMI
2898 bool "Enable DMI scanning"
2899 depends on MACH_LOONGSON64
2900 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2901 default y
2902 help
2903 Enabled scanning of DMI to identify machine quirks. Say Y
2904 here unless you have verified that your setup is not
2905 affected by entries in the DMI blacklist. Required by PNP
2906 BIOS code.
2907
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908config SMP
2909 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002910 depends on SYS_SUPPORTS_SMP
2911 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002913 a system with only one CPU, say N. If you have a system with more
2914 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915
Robert Graffham4a474152014-01-23 15:55:29 -08002916 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002917 machines, but will use only one CPU of a multiprocessor machine. If
2918 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002919 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002920 will run faster if you say N here.
2921
2922 People using multiprocessor machines who say Y here should also say
2923 Y to "Enhanced Real Time Clock Support", below.
2924
Adrian Bunk03502fa2008-02-03 15:50:21 +02002925 See also the SMP-HOWTO available at
Alexander A. Klimovef054ad2020-07-14 21:12:26 +02002926 <https://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927
2928 If you don't know what to do here, say N.
2929
Matt Redfearn7840d612016-07-07 08:50:40 +01002930config HOTPLUG_CPU
2931 bool "Support for hot-pluggable CPUs"
2932 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2933 help
2934 Say Y here to allow turning CPUs off and on. CPUs can be
2935 controlled through /sys/devices/system/cpu.
2936 (Note: power management support will enable this option
2937 automatically on SMP systems. )
2938 Say N if you want to disable CPU hotplug.
2939
Ralf Baechle87353d82007-11-19 12:23:51 +00002940config SMP_UP
2941 bool
2942
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002943config SYS_SUPPORTS_MIPS_CMP
2944 bool
2945
Paul Burton0ee958e2014-01-15 10:31:53 +00002946config SYS_SUPPORTS_MIPS_CPS
2947 bool
2948
Ralf Baechlee73ea272006-06-04 11:51:46 +01002949config SYS_SUPPORTS_SMP
2950 bool
2951
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002952config NR_CPUS_DEFAULT_4
2953 bool
2954
2955config NR_CPUS_DEFAULT_8
2956 bool
2957
2958config NR_CPUS_DEFAULT_16
2959 bool
2960
2961config NR_CPUS_DEFAULT_32
2962 bool
2963
2964config NR_CPUS_DEFAULT_64
2965 bool
2966
Linus Torvalds1da177e2005-04-16 15:20:36 -07002967config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302968 int "Maximum number of CPUs (2-256)"
2969 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002971 default "4" if NR_CPUS_DEFAULT_4
2972 default "8" if NR_CPUS_DEFAULT_8
2973 default "16" if NR_CPUS_DEFAULT_16
2974 default "32" if NR_CPUS_DEFAULT_32
2975 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002976 help
2977 This allows you to specify the maximum number of CPUs which this
2978 kernel will support. The maximum supported value is 32 for 32-bit
2979 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002980 sense is 1 for Qemu (useful only for kernel debugging purposes)
2981 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002982
2983 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002984 approximately eight kilobytes to the kernel image. For best
2985 performance should round up your number of processors to the next
2986 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987
Al Cooper399aaa22012-07-13 16:44:53 -04002988config MIPS_PERF_SHARED_TC_COUNTERS
2989 bool
2990
David Daney7820b842017-09-28 12:34:04 -05002991config MIPS_NR_CPU_NR_MAP_1024
2992 bool
2993
2994config MIPS_NR_CPU_NR_MAP
2995 int
2996 depends on SMP
2997 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2998 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2999
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003000#
3001# Timer Interrupt Frequency Configuration
3002#
3003
3004choice
3005 prompt "Timer frequency"
3006 default HZ_250
3007 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003008 Allows the configuration of the timer frequency.
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003009
Paul Burton67596572015-09-22 10:16:39 -07003010 config HZ_24
3011 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
3012
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003013 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00003014 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003015
3016 config HZ_100
3017 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
3018
3019 config HZ_128
3020 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
3021
3022 config HZ_250
3023 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
3024
3025 config HZ_256
3026 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
3027
3028 config HZ_1000
3029 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
3030
3031 config HZ_1024
3032 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
3033
3034endchoice
3035
Paul Burton67596572015-09-22 10:16:39 -07003036config SYS_SUPPORTS_24HZ
3037 bool
3038
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003039config SYS_SUPPORTS_48HZ
3040 bool
3041
3042config SYS_SUPPORTS_100HZ
3043 bool
3044
3045config SYS_SUPPORTS_128HZ
3046 bool
3047
3048config SYS_SUPPORTS_250HZ
3049 bool
3050
3051config SYS_SUPPORTS_256HZ
3052 bool
3053
3054config SYS_SUPPORTS_1000HZ
3055 bool
3056
3057config SYS_SUPPORTS_1024HZ
3058 bool
3059
3060config SYS_SUPPORTS_ARBIT_HZ
3061 bool
Paul Burton67596572015-09-22 10:16:39 -07003062 default y if !SYS_SUPPORTS_24HZ && \
3063 !SYS_SUPPORTS_48HZ && \
3064 !SYS_SUPPORTS_100HZ && \
3065 !SYS_SUPPORTS_128HZ && \
3066 !SYS_SUPPORTS_250HZ && \
3067 !SYS_SUPPORTS_256HZ && \
3068 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003069 !SYS_SUPPORTS_1024HZ
3070
3071config HZ
3072 int
Paul Burton67596572015-09-22 10:16:39 -07003073 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003074 default 48 if HZ_48
3075 default 100 if HZ_100
3076 default 128 if HZ_128
3077 default 250 if HZ_250
3078 default 256 if HZ_256
3079 default 1000 if HZ_1000
3080 default 1024 if HZ_1024
3081
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08003082config SCHED_HRTICK
3083 def_bool HIGH_RES_TIMERS
3084
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003085config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08003086 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07003087 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003088 help
3089 kexec is a system call that implements the ability to shutdown your
3090 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02003091 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003092 you can start any kernel with it, not just Linux.
3093
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02003094 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003095
3096 It is an ongoing process to be certain the hardware in a machine
3097 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02003098 initially work for you. As of this writing the exact hardware
3099 interface is strongly in flux, so no good recommendation can be
3100 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003101
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003102config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003103 bool "Kernel crash dumps"
3104 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003105 Generate crash dump after being started by kexec.
3106 This should be normally only set in special crash dump kernels
3107 which are loaded in the main kernel with kexec-tools into
3108 a specially reserved region and then later executed after
3109 a crash by kdump/kexec. The crash dump kernel must be compiled
3110 to a memory address not used by the main kernel or firmware using
3111 PHYSICAL_START.
3112
3113config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003114 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01003115 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003116 depends on CRASH_DUMP
3117 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003118 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3119 If you plan to use kernel for capturing the crash dump change
3120 this value to start of the reserved region (the "X" value as
3121 specified in the "crashkernel=YM@XM" command line boot parameter
3122 passed to the panic-ed kernel).
3123
Paul Burton597ce172013-11-22 13:12:07 +00003124config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00003125 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00003126 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00003127 help
3128 When this is enabled, the kernel will support use of 64-bit floating
3129 point registers with binaries using the O32 ABI along with the
3130 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3131 32-bit MIPS systems this support is at the cost of increasing the
3132 size and complexity of the compiled FPU emulator. Thus if you are
3133 running a MIPS32 system and know that none of your userland binaries
3134 will require 64-bit floating point, you may wish to reduce the size
3135 of your kernel & potentially improve FP emulation performance by
3136 saying N here.
3137
Paul Burton06e2e882014-02-14 17:55:18 +00003138 Although binutils currently supports use of this flag the details
3139 concerning its effect upon the O32 ABI in userland are still being
Colin Ian King18ff14c2020-10-27 18:34:30 +00003140 worked on. In order to avoid userland becoming dependent upon current
Paul Burton06e2e882014-02-14 17:55:18 +00003141 behaviour before the details have been finalised, this option should
3142 be considered experimental and only enabled by those working upon
3143 said details.
3144
3145 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00003146
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003147config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02003148 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003149 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08003150 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07003151 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003152
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07003153config UHI_BOOT
3154 bool
3155
Andrew Bresticker7fafb062014-08-21 13:04:20 -07003156config BUILTIN_DTB
3157 bool
3158
Jonas Gorski1da8f172015-04-12 12:24:58 +02003159choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02003160 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02003161 default MIPS_NO_APPENDED_DTB
3162
3163 config MIPS_NO_APPENDED_DTB
3164 bool "None"
3165 help
3166 Do not enable appended dtb support.
3167
Aaro Koskinen87db5372015-09-11 17:46:14 +03003168 config MIPS_ELF_APPENDED_DTB
3169 bool "vmlinux"
3170 help
3171 With this option, the boot code will look for a device tree binary
3172 DTB) included in the vmlinux ELF section .appended_dtb. By default
3173 it is empty and the DTB can be appended using binutils command
3174 objcopy:
3175
3176 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3177
Colin Ian King18ff14c2020-10-27 18:34:30 +00003178 This is meant as a backward compatibility convenience for those
Aaro Koskinen87db5372015-09-11 17:46:14 +03003179 systems with a bootloader that can't be upgraded to accommodate
3180 the documented boot protocol using a device tree.
3181
Jonas Gorski1da8f172015-04-12 12:24:58 +02003182 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003183 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003184 help
3185 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003186 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003187 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3188
3189 This is meant as a backward compatibility convenience for those
3190 systems with a bootloader that can't be upgraded to accommodate
3191 the documented boot protocol using a device tree.
3192
3193 Beware that there is very little in terms of protection against
3194 this option being confused by leftover garbage in memory that might
3195 look like a DTB header after a reboot if no actual DTB is appended
3196 to vmlinux.bin. Do not leave this option active in a production kernel
3197 if you don't intend to always append a DTB.
3198endchoice
3199
Jonas Gorski20249722015-10-12 13:13:02 +02003200choice
3201 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003202 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Jiaxun Yang87fcfa72020-03-25 11:55:02 +08003203 !MACH_LOONGSON64 && !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003204 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003205 default MIPS_CMDLINE_FROM_BOOTLOADER
3206
3207 config MIPS_CMDLINE_FROM_DTB
3208 depends on USE_OF
3209 bool "Dtb kernel arguments if available"
3210
3211 config MIPS_CMDLINE_DTB_EXTEND
3212 depends on USE_OF
3213 bool "Extend dtb kernel arguments with bootloader arguments"
3214
3215 config MIPS_CMDLINE_FROM_BOOTLOADER
3216 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003217
3218 config MIPS_CMDLINE_BUILTIN_EXTEND
3219 depends on CMDLINE_BOOL
3220 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003221endchoice
3222
Ralf Baechle5e83d432005-10-29 19:32:41 +01003223endmenu
3224
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003225config LOCKDEP_SUPPORT
3226 bool
3227 default y
3228
3229config STACKTRACE_SUPPORT
3230 bool
3231 default y
3232
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003233config PGTABLE_LEVELS
3234 int
Alex Belits3377e222017-02-16 17:27:34 -08003235 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003236 default 3 if 64BIT && !PAGE_SIZE_64KB
3237 default 2
3238
Paul Burton6c359eb2018-07-27 18:23:20 -07003239config MIPS_AUTO_PFN_OFFSET
3240 bool
3241
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3243
Paul Burtonc5611df2016-10-05 18:18:12 +01003244config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003245 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003246 bool
3247
3248config PCI_DRIVERS_LEGACY
3249 def_bool !PCI_DRIVERS_GENERIC
3250 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003251 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003252
3253#
3254# ISA support is now enabled via select. Too many systems still have the one
3255# or other ISA chip on the board that users don't know about so don't expect
3256# users to choose the right thing ...
3257#
3258config ISA
3259 bool
3260
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261config TC
3262 bool "TURBOchannel support"
3263 depends on MACH_DECSTATION
3264 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003265 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3266 processors. TURBOchannel programming specifications are available
3267 at:
3268 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3269 and:
3270 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3271 Linux driver support status is documented at:
3272 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273
Linus Torvalds1da177e2005-04-16 15:20:36 -07003274config MMU
3275 bool
3276 default y
3277
Matt Redfearn109c32f2016-11-24 17:32:45 +00003278config ARCH_MMAP_RND_BITS_MIN
3279 default 12 if 64BIT
3280 default 8
3281
3282config ARCH_MMAP_RND_BITS_MAX
3283 default 18 if 64BIT
3284 default 15
3285
3286config ARCH_MMAP_RND_COMPAT_BITS_MIN
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003287 default 8
Matt Redfearn109c32f2016-11-24 17:32:45 +00003288
3289config ARCH_MMAP_RND_COMPAT_BITS_MAX
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003290 default 15
Matt Redfearn109c32f2016-11-24 17:32:45 +00003291
Ralf Baechled865bea2007-10-11 23:46:10 +01003292config I8253
3293 bool
Russell King798778b2011-05-08 19:03:03 +01003294 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003295 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003296 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003297
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003298config ZONE_DMA
3299 bool
3300
Ralf Baechlecce335a2007-11-03 02:05:43 +00003301config ZONE_DMA32
3302 bool
3303
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304endmenu
3305
Linus Torvalds1da177e2005-04-16 15:20:36 -07003306config TRAD_SIGNALS
3307 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003310 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003311
3312config COMPAT
3313 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003315config SYSVIPC_COMPAT
3316 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003317
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318config MIPS32_O32
3319 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003320 depends on 64BIT
3321 select ARCH_WANT_OLD_COMPAT_IPC
3322 select COMPAT
3323 select MIPS32_COMPAT
3324 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003325 help
3326 Select this option if you want to run o32 binaries. These are pure
3327 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3328 existing binaries are in this format.
3329
3330 If unsure, say Y.
3331
3332config MIPS32_N32
3333 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003334 depends on 64BIT
Arnd Bergmann5a9372f2019-01-10 17:24:31 +01003335 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Ralf Baechle78aaf952014-12-19 01:18:03 +01003336 select COMPAT
3337 select MIPS32_COMPAT
3338 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339 help
3340 Select this option if you want to run n32 binaries. These are
3341 64-bit binaries using 32-bit quantities for addressing and certain
3342 data that would normally be 64-bit. They are used in special
3343 cases.
3344
3345 If unsure, say N.
3346
Ralf Baechle21162452007-02-09 17:08:58 +00003347menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003348
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003349config ARCH_HIBERNATION_POSSIBLE
3350 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003351 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003352
Johannes Bergf4cb5702007-12-08 02:14:00 +01003353config ARCH_SUSPEND_POSSIBLE
3354 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003355 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003356
Ralf Baechle21162452007-02-09 17:08:58 +00003357source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003358
Linus Torvalds1da177e2005-04-16 15:20:36 -07003359endmenu
3360
Viresh Kumar7a998932013-04-04 12:54:21 +00003361config MIPS_EXTERNAL_TIMER
3362 bool
3363
Viresh Kumar7a998932013-04-04 12:54:21 +00003364menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003365
3366if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003367source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003368endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003369
Paul Burtonc095eba2014-04-14 16:24:22 +01003370source "drivers/cpuidle/Kconfig"
3371
3372endmenu
3373
Ralf Baechle98cdee02012-11-15 10:35:42 +01003374source "drivers/firmware/Kconfig"
3375
Sanjay Lal2235a542012-11-21 18:33:59 -08003376source "arch/mips/kvm/Kconfig"
Nathan Chancellore91946d2020-04-28 15:14:16 -07003377
3378source "arch/mips/vdso/Kconfig"