blob: 0694f2c1aa85675bfc97ca2f36871afd9cf2acb0 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Paul Burtonea6a3732018-11-07 23:14:09 +00005 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Matt Redfearn12597982017-05-15 10:46:35 +01006 select ARCH_CLOCKSOURCE_DATA
7 select ARCH_DISCARD_MEMBLOCK
8 select ARCH_HAS_ELF_RANDOMIZE
9 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080010 select ARCH_HAS_UBSAN_SANITIZE_ALL
Matt Redfearn12597982017-05-15 10:46:35 +010011 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020012 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010013 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070014 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070015 select ARCH_USE_QUEUED_SPINLOCKS
Matt Redfearn12597982017-05-15 10:46:35 +010016 select ARCH_WANT_IPC_PARSE_VERSION
17 select BUILDTIME_EXTABLE_SORT
18 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000019 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010020 select CPU_PM if CPU_IDLE
21 select GENERIC_ATOMIC64 if !64BIT
22 select GENERIC_CLOCKEVENTS
23 select GENERIC_CMOS_UPDATE
24 select GENERIC_CPU_AUTOPROBE
Paul Burtonb962aeb2018-08-29 14:54:00 -070025 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010026 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010028 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010029 select GENERIC_LIB_ASHLDI3
30 select GENERIC_LIB_ASHRDI3
31 select GENERIC_LIB_CMPDI2
32 select GENERIC_LIB_LSHRDI3
33 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010034 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
35 select GENERIC_SMP_IDLE_THREAD
36 select GENERIC_TIME_VSYSCALL
37 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070038 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010039 select HAVE_ARCH_JUMP_LABEL
Jason Wessel88547002008-07-29 15:58:53 -050040 select HAVE_ARCH_KGDB
Matt Redfearn109c32f2016-11-24 17:32:45 +000041 select HAVE_ARCH_MMAP_RND_BITS if MMU
42 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000043 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020044 select HAVE_ARCH_TRACEHOOK
Matt Redfearn12597982017-05-15 10:46:35 +010045 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES && 64BIT
David Daneyf381bf62017-06-13 15:28:46 -070046 select HAVE_CBPF_JIT if (!64BIT && !CPU_MICROMIPS)
47 select HAVE_EBPF_JIT if (64BIT && !CPU_MICROMIPS)
Matt Redfearn12597982017-05-15 10:46:35 +010048 select HAVE_CONTEXT_TRACKING
49 select HAVE_COPY_THREAD_TLS
Wu Zhangjin64575f92010-10-27 18:59:09 +080050 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010051 select HAVE_DEBUG_KMEMLEAK
52 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010053 select HAVE_DMA_CONTIGUOUS
54 select HAVE_DYNAMIC_FTRACE
55 select HAVE_EXIT_THREAD
56 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080057 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010058 select HAVE_FUNCTION_TRACER
59 select HAVE_GENERIC_DMA_COHERENT
60 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070061 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010062 select HAVE_IRQ_EXIT_ON_IRQ_STACK
63 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070064 select HAVE_KPROBES
65 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000066 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
Tejun Heo9d15ffc2011-12-08 10:22:09 -080067 select HAVE_MEMBLOCK_NODE_MAP
David Howells786d35d2012-09-28 14:31:03 +093068 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070069 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010070 select HAVE_OPROFILE
71 select HAVE_PERF_EVENTS
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020072 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070073 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +090074 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010075 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010076 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010077 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010078 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010079 select MODULES_USE_ELF_RELA if MODULES && 64BIT
80 select MODULES_USE_ELF_REL if MODULES
81 select PERF_USE_VMALLOC
Arnd Bergmann05a0a342018-08-28 16:26:30 +020082 select RTC_LIB
Matt Redfearn12597982017-05-15 10:46:35 +010083 select SYSCTL_EXCEPTION_TRACE
84 select VIRT_TO_BUS
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Linus Torvalds1da177e2005-04-16 15:20:36 -070086menu "Machine selection"
87
Ralf Baechle5e83d432005-10-29 19:32:41 +010088choice
89 prompt "System type"
Matt Redfearnd41e6852016-12-14 15:09:42 +000090 default MIPS_GENERIC
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Paul Burtoneed0eab2016-10-05 18:18:20 +010092config MIPS_GENERIC
93 bool "Generic board-agnostic MIPS kernel"
94 select BOOT_RAW
95 select BUILTIN_DTB
96 select CEVT_R4K
97 select CLKSRC_MIPS_GIC
98 select COMMON_CLK
99 select CPU_MIPSR2_IRQ_VI
100 select CPU_MIPSR2_IRQ_EI
101 select CSRC_R4K
102 select DMA_PERDEV_COHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100103 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100104 select IRQ_MIPS_CPU
105 select LIBFDT
Paul Burton0211d492018-07-27 18:23:21 -0700106 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100107 select MIPS_CPU_SCACHE
108 select MIPS_GIC
109 select MIPS_L1_CACHE_SHIFT_7
110 select NO_EXCEPT_FILL
111 select PCI_DRIVERS_GENERIC
112 select PINCTRL
113 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000114 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100115 select SYS_HAS_CPU_MIPS32_R1
116 select SYS_HAS_CPU_MIPS32_R2
117 select SYS_HAS_CPU_MIPS32_R6
118 select SYS_HAS_CPU_MIPS64_R1
119 select SYS_HAS_CPU_MIPS64_R2
120 select SYS_HAS_CPU_MIPS64_R6
121 select SYS_SUPPORTS_32BIT_KERNEL
122 select SYS_SUPPORTS_64BIT_KERNEL
123 select SYS_SUPPORTS_BIG_ENDIAN
124 select SYS_SUPPORTS_HIGHMEM
125 select SYS_SUPPORTS_LITTLE_ENDIAN
126 select SYS_SUPPORTS_MICROMIPS
127 select SYS_SUPPORTS_MIPS_CPS
128 select SYS_SUPPORTS_MIPS16
129 select SYS_SUPPORTS_MULTITHREADING
130 select SYS_SUPPORTS_RELOCATABLE
131 select SYS_SUPPORTS_SMARTMIPS
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100132 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
133 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
134 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
135 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
136 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
137 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100138 select USE_OF
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -0700139 select UHI_BOOT
Paul Burtoneed0eab2016-10-05 18:18:20 +0100140 help
141 Select this to build a kernel which aims to support multiple boards,
142 generally using a flattened device tree passed from the bootloader
143 using the boot protocol defined in the UHI (Unified Hosting
144 Interface) specification.
145
Manuel Lauss42a4f172010-07-15 21:45:04 +0200146config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900147 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200148 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100149 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600150 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200151 select IRQ_MIPS_CPU
Manuel Lauss88e9a932014-02-20 14:59:23 +0100152 select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is
Manuel Lauss42a4f172010-07-15 21:45:04 +0200153 select SYS_HAS_CPU_MIPS32_R1
154 select SYS_SUPPORTS_32BIT_KERNEL
155 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200156 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800157 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200158 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200160config AR7
161 bool "Texas Instruments AR7"
162 select BOOT_ELF32
163 select DMA_NONCOHERENT
164 select CEVT_R4K
165 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200166 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200167 select NO_EXCEPT_FILL
168 select SWAP_IO_SPACE
169 select SYS_HAS_CPU_MIPS32_R1
170 select SYS_HAS_EARLY_PRINTK
171 select SYS_SUPPORTS_32BIT_KERNEL
172 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200173 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800174 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200175 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200176 select VLYNQ
Yoichi Yuasa8551fb62012-08-01 15:38:00 +0900177 select HAVE_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200178 help
179 Support for the Texas Instruments AR7 System-on-a-Chip
180 family: TNETD7100, 7200 and 7300.
181
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400182config ATH25
183 bool "Atheros AR231x/AR531x SoC support"
184 select CEVT_R4K
185 select CSRC_R4K
186 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200187 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400188 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400189 select SYS_HAS_CPU_MIPS32_R1
190 select SYS_SUPPORTS_BIG_ENDIAN
191 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400192 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400193 help
194 Support for Atheros AR231x and Atheros AR531x based boards
195
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100196config ATH79
197 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200198 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100199 select BOOT_RAW
200 select CEVT_R4K
201 select CSRC_R4K
202 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200203 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200204 select PINCTRL
Gabor Juhos94638062012-08-04 18:01:26 +0200205 select HAVE_CLK
Alban Bedel411520a2015-04-19 14:30:04 +0200206 select COMMON_CLK
Gabor Juhos2c4f1ac2013-08-28 10:41:47 +0200207 select CLKDEV_LOOKUP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200208 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100209 select SYS_HAS_CPU_MIPS32_R2
210 select SYS_HAS_EARLY_PRINTK
211 select SYS_SUPPORTS_32BIT_KERNEL
212 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200213 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100214 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200215 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100216 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100217 help
218 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
219
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800220config BMIPS_GENERIC
221 bool "Broadcom Generic BMIPS kernel"
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200222 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
223 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700224 select BOOT_RAW
225 select NO_EXCEPT_FILL
226 select USE_OF
227 select CEVT_R4K
228 select CSRC_R4K
229 select SYNC_R4K
230 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000231 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800232 select BCM7038_L1_IRQ
233 select BCM7120_L2_IRQ
234 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200235 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800236 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700237 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800238 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700239 select SYS_SUPPORTS_BIG_ENDIAN
240 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800241 select SYS_HAS_CPU_BMIPS32_3300
242 select SYS_HAS_CPU_BMIPS4350
243 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700244 select SYS_HAS_CPU_BMIPS5000
245 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800246 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
247 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
248 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
249 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700250 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700251 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800252 Build a generic DT-based kernel image that boots on select
253 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
254 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
255 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700256
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200257config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100258 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000259 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100260 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000261 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200262 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100263 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200264 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100265 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000266 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200267 select SYS_SUPPORTS_32BIT_KERNEL
268 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200269 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200270 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200271 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100272 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200273 select GPIOLIB
274 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200275 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100276 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000277 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200278 help
279 Support for BCM47XX based boards
280
Maxime Bizone7300d02009-08-18 13:23:37 +0100281config BCM63XX
282 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000283 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100284 select CEVT_R4K
285 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200286 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100287 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200288 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100289 select SYS_SUPPORTS_32BIT_KERNEL
290 select SYS_SUPPORTS_BIG_ENDIAN
291 select SYS_HAS_EARLY_PRINTK
292 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200293 select GPIOLIB
Yoichi Yuasa3e82eee2012-08-01 15:39:52 +0900294 select HAVE_CLK
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800295 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200296 select CLKDEV_LOOKUP
Maxime Bizone7300d02009-08-18 13:23:37 +0100297 help
298 Support for BCM63XX based boards
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200301 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100302 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000303 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900304 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100306 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100307 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200309 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900310 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900311 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100312 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900313 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700314 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100315 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100316 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100317 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200320 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900322 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100323 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900324 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100325 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100326 select CPU_DADDI_WORKAROUNDS if 64BIT
327 select CPU_R4000_WORKAROUNDS if 64BIT
328 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700330 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200331 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100332 select SYS_HAS_CPU_R3000
333 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700334 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800335 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100336 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900337 select SYS_SUPPORTS_128HZ
338 select SYS_SUPPORTS_256HZ
339 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800340 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100341 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 This enables support for DEC's MIPS based workstations. For details
343 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
344 DECstation porting pages on <http://decstation.unix-ag.org/>.
345
346 If you have one of the following DECstation Models you definitely
347 want to choose R4xx0 for the CPU Type:
348
Ralf Baechle93088162007-08-29 14:21:45 +0100349 DECstation 5000/50
350 DECstation 5000/150
351 DECstation 5000/260
352 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354 otherwise choose R3000.
355
Ralf Baechle5e83d432005-10-29 19:32:41 +0100356config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200357 bool "Jazz family of machines"
Ralf Baechlea211a0822018-02-05 15:37:43 +0100358 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100359 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100360 select FW_ARC
361 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100362 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100363 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000364 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100365 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100366 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100367 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200368 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100369 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100370 select I8259
371 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100372 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100373 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800374 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900375 select SYS_SUPPORTS_100HZ
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 help
Ralf Baechle5e83d432005-10-29 19:32:41 +0100377 This a family of machines based on the MIPS R4030 chipset which was
378 used by several vendors to build RISC/os and Windows NT workstations.
Matt LaPlante692105b2009-01-26 11:12:25 +0100379 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
Ralf Baechle5e83d432005-10-29 19:32:41 +0100380 Olivetti M700-10 workstations.
381
Paul Burtonde361e82015-05-24 16:11:13 +0100382config MACH_INGENIC
383 bool "Ingenic SoC based machines"
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000384 select SYS_SUPPORTS_32BIT_KERNEL
385 select SYS_SUPPORTS_LITTLE_ENDIAN
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200386 select SYS_SUPPORTS_ZBOOT_UART16550
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000387 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200388 select IRQ_MIPS_CPU
Paul Cercueil37b4c3c2017-05-12 18:52:58 +0200389 select PINCTRL
Linus Walleijd30a2b42016-04-19 11:23:22 +0200390 select GPIOLIB
Paul Burtonff1930c2015-05-24 16:11:36 +0100391 select COMMON_CLK
Lars-Peter Clausen83bc7692011-09-24 02:29:46 +0200392 select GENERIC_IRQ_CHIP
Paul Burtonffb1843d052015-05-24 16:11:15 +0100393 select BUILTIN_DTB
394 select USE_OF
Paul Burton6ec127f2015-05-24 16:11:42 +0100395 select LIBFDT
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000396
John Crispin171bb2f2011-03-30 09:27:47 +0200397config LANTIQ
398 bool "Lantiq based platforms"
399 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200400 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200401 select CEVT_R4K
402 select CSRC_R4K
403 select SYS_HAS_CPU_MIPS32_R1
404 select SYS_HAS_CPU_MIPS32_R2
405 select SYS_SUPPORTS_BIG_ENDIAN
406 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200407 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200408 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000409 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200410 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200411 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200412 select SWAP_IO_SPACE
413 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200414 select CLKDEV_LOOKUP
John Crispina0392222012-04-13 20:56:13 +0200415 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200416 select PINCTRL
417 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200418 select ARCH_HAS_RESET_CONTROLLER
419 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200420
Brian Murphy1f21d2b2007-08-21 22:34:16 +0200421config LASAT
422 bool "LASAT Networks platforms"
Ralf Baechle42f77542007-10-18 17:48:11 +0100423 select CEVT_R4K
Ralf Baechle16f0bbb2014-06-26 14:43:01 +0100424 select CRC32
Ralf Baechle940f6b42007-11-24 22:33:28 +0000425 select CSRC_R4K
Brian Murphy1f21d2b2007-08-21 22:34:16 +0200426 select DMA_NONCOHERENT
427 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100428 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200429 select IRQ_MIPS_CPU
Brian Murphy1f21d2b2007-08-21 22:34:16 +0200430 select PCI_GT64XXX_PCI0
431 select MIPS_NILE4
432 select R5000_CPU_SCACHE
433 select SYS_HAS_CPU_R5000
434 select SYS_SUPPORTS_32BIT_KERNEL
435 select SYS_SUPPORTS_64BIT_KERNEL if BROKEN
436 select SYS_SUPPORTS_LITTLE_ENDIAN
Brian Murphy1f21d2b2007-08-21 22:34:16 +0200437
Huacai Chen30ad29b2015-04-21 10:00:35 +0800438config MACH_LOONGSON32
439 bool "Loongson-1 family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800440 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900441 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800442 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800443
Huacai Chen30ad29b2015-04-21 10:00:35 +0800444 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
445 the Institute of Computing Technology (ICT), Chinese Academy of
446 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900447
Huacai Chen30ad29b2015-04-21 10:00:35 +0800448config MACH_LOONGSON64
449 bool "Loongson-2/3 family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200450 select SYS_SUPPORTS_ZBOOT
451 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800452 This enables the support of Loongson-2/3 family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200453
Huacai Chen30ad29b2015-04-21 10:00:35 +0800454 Loongson-2 is a family of single-core CPUs and Loongson-3 is a
455 family of multi-core CPUs. They are both 64-bit general-purpose
456 MIPS-compatible CPUs. Loongson-2/3 are developed by the Institute
457 of Computing Technology (ICT), Chinese Academy of Sciences (CAS)
458 in the People's Republic of China. The chief architect is Professor
459 Weiwu Hu.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200460
Andrew Bresticker6a438302015-03-16 14:43:10 -0700461config MACH_PISTACHIO
462 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700463 select BOOT_ELF32
464 select BOOT_RAW
465 select CEVT_R4K
466 select CLKSRC_MIPS_GIC
467 select COMMON_CLK
468 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100469 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200470 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200471 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700472 select LIBFDT
473 select MFD_SYSCON
474 select MIPS_CPU_SCACHE
475 select MIPS_GIC
476 select PINCTRL
477 select REGULATOR
478 select SYS_HAS_CPU_MIPS32_R2
479 select SYS_SUPPORTS_32BIT_KERNEL
480 select SYS_SUPPORTS_LITTLE_ENDIAN
481 select SYS_SUPPORTS_MIPS_CPS
482 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100483 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700484 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300485 select SYS_HAS_EARLY_PRINTK
486 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700487 select USE_OF
488 help
489 This enables support for the IMG Pistachio SoC platform.
490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200492 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000493 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100494 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100495 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000497 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100498 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100499 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700500 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700501 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200502 select CSRC_R4K
Felix Fietkau885014b2013-09-27 14:41:44 +0200503 select DMA_MAYBE_COHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100505 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100506 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100507 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200509 select IRQ_MIPS_CPU
510 select LIBFDT
Ralf Baechle5e83d432005-10-29 19:32:41 +0100511 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100512 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200513 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700514 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100515 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200516 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700517 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100519 select SYS_HAS_CPU_MIPS32_R1
520 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000521 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600522 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000523 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100524 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200525 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000526 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100527 select SYS_HAS_CPU_NEVADA
528 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700529 select SYS_SUPPORTS_32BIT_KERNEL
530 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100531 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600532 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100533 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000534 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200535 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700536 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000537 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100538 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200539 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100540 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000541 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800542 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100543 select USE_OF
James Hoganabcc82b2015-04-27 15:07:19 +0100544 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000546 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 board.
548
Joshua Henderson2572f002016-01-13 18:15:39 -0700549config MACH_PIC32
550 bool "Microchip PIC32 Family"
551 help
552 This enables support for the Microchip PIC32 family of platforms.
553
554 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
555 microcontrollers.
556
Ralf Baechlea83860c2009-03-13 21:17:57 +0100557config NEC_MARKEINS
558 bool "NEC EMMA2RH Mark-eins board"
559 select SOC_EMMA2RH
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100560 select HAVE_PCI
Ralf Baechlea83860c2009-03-13 21:17:57 +0100561 help
562 This enables support for the NEC Electronics Mark-eins boards.
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900563
Ralf Baechle5e83d432005-10-29 19:32:41 +0100564config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900565 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100566 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000567 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100568 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200569 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200570 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100571
Daniel Lairdedb63102008-06-16 15:49:21 +0100572config NXP_STB220
573 bool "NXP STB220 board"
574 select SOC_PNX833X
575 help
576 Support for NXP Semiconductors STB220 Development Board.
577
578config NXP_STB225
579 bool "NXP 225 board"
580 select SOC_PNX833X
581 select SOC_PNX8335
582 help
583 Support for NXP Semiconductors STB225 Development Board.
584
Marc St-Jean9267a302007-06-14 15:55:31 -0600585config PMC_MSP
586 bool "PMC-Sierra MSP chipsets"
Anoop P A39d30c12010-11-18 13:42:28 +0530587 select CEVT_R4K
588 select CSRC_R4K
Marc St-Jean9267a302007-06-14 15:55:31 -0600589 select DMA_NONCOHERENT
590 select SWAP_IO_SPACE
591 select NO_EXCEPT_FILL
592 select BOOT_RAW
593 select SYS_HAS_CPU_MIPS32_R1
594 select SYS_HAS_CPU_MIPS32_R2
595 select SYS_SUPPORTS_32BIT_KERNEL
596 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200597 select SYS_SUPPORTS_MIPS16
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200598 select IRQ_MIPS_CPU
Marc St-Jean9267a302007-06-14 15:55:31 -0600599 select SERIAL_8250
600 select SERIAL_8250_CONSOLE
Florian Fainelli9296d942013-04-09 14:29:26 +0200601 select USB_EHCI_BIG_ENDIAN_MMIO
602 select USB_EHCI_BIG_ENDIAN_DESC
Marc St-Jean9267a302007-06-14 15:55:31 -0600603 help
604 This adds support for the PMC-Sierra family of Multi-Service
605 Processor System-On-A-Chips. These parts include a number
606 of integrated peripherals, interfaces and DSPs in addition to
607 a variety of MIPS cores.
608
John Crispinae2b5bb2013-01-20 22:05:30 +0100609config RALINK
610 bool "Ralink based machines"
611 select CEVT_R4K
612 select CSRC_R4K
613 select BOOT_RAW
614 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200615 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100616 select USE_OF
617 select SYS_HAS_CPU_MIPS32_R1
618 select SYS_HAS_CPU_MIPS32_R2
619 select SYS_SUPPORTS_32BIT_KERNEL
620 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200621 select SYS_SUPPORTS_MIPS16
John Crispinae2b5bb2013-01-20 22:05:30 +0100622 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100623 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200624 select ARCH_HAS_RESET_CONTROLLER
625 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100626
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200628 bool "SGI IP22 (Indy/Indigo2)"
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100629 select FW_ARC
630 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100631 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100633 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000634 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100635 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100637 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100638 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100639 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200641 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000642 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100643 select SGI_HAS_I8042
644 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200645 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100646 select SGI_HAS_SEEQ
647 select SGI_HAS_WD93
648 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100650 select SYS_HAS_CPU_R4X00
651 select SYS_HAS_CPU_R5000
Martin Michlmayr2b5e63f2009-11-19 16:40:09 +0000652 #
653 # Disable EARLY_PRINTK for now since it leads to overwritten prom
654 # memory during early boot on some machines.
655 #
656 # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
657 # for a more details discussion
658 #
659 # select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700660 select SYS_SUPPORTS_32BIT_KERNEL
661 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100662 select SYS_SUPPORTS_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -0800663 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 help
665 This are the SGI Indy, Challenge S and Indigo2, as well as certain
666 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
667 that runs on these, say Y here.
668
669config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200670 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200671 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100672 select FW_ARC
673 select FW_ARC64
Ralf Baechle5e83d432005-10-29 19:32:41 +0100674 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100675 select DEFAULT_SGI_PARTITION
Ralf Baechle36a88532007-03-01 11:56:43 +0000676 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100677 select HAVE_PCI
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000678 select NR_CPUS_DEFAULT_64
Ralf Baechle7cf80532005-10-20 22:33:09 +0100679 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700680 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100681 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100682 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000683 select SYS_SUPPORTS_SMP
Florian Fainelli930beb52014-01-14 09:54:38 -0800684 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 help
686 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
687 workstations. To compile a Linux kernel that runs on these, say Y
688 here.
689
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100690config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800691 bool "SGI IP28 (Indigo2 R10k)"
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100692 select FW_ARC
693 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100694 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100695 select BOOT_ELF64
696 select CEVT_R4K
697 select CSRC_R4K
698 select DEFAULT_SGI_PARTITION
699 select DMA_NONCOHERENT
700 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200701 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100702 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100703 select I8253
704 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100705 select SGI_HAS_I8042
706 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200707 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100708 select SGI_HAS_SEEQ
709 select SGI_HAS_WD93
710 select SGI_HAS_ZILOG
711 select SWAP_IO_SPACE
712 select SYS_HAS_CPU_R10000
Martin Michlmayr2b5e63f2009-11-19 16:40:09 +0000713 #
714 # Disable EARLY_PRINTK for now since it leads to overwritten prom
715 # memory during early boot on some machines.
716 #
717 # See http://www.linux-mips.org/cgi-bin/mesg.cgi?a=linux-mips&i=20091119164009.GA15038%40deprecation.cyrius.com
718 # for a more details discussion
719 #
720 # select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100721 select SYS_SUPPORTS_64BIT_KERNEL
722 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200723 select MIPS_L1_CACHE_SHIFT_7
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100724 help
725 This is the SGI Indigo2 with R10000 processor. To compile a Linux
726 kernel that runs on these, say Y here.
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100729 bool "SGI IP32 (O2)"
Christoph Hellwig03df8222018-06-15 13:08:48 +0200730 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100731 select FW_ARC
732 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100734 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000735 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100737 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200738 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 select R5000_CPU_SCACHE
740 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100741 select SYS_HAS_CPU_R5000
742 select SYS_HAS_CPU_R10000 if BROKEN
743 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000744 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700745 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100746 select SYS_SUPPORTS_BIG_ENDIAN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 help
748 If you want this kernel to run on SGI O2 workstation, say Y here.
749
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900750config SIBYTE_CRHINE
751 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100752 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100753 select SIBYTE_BCM1120
754 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100755 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100756 select SYS_SUPPORTS_BIG_ENDIAN
757 select SYS_SUPPORTS_LITTLE_ENDIAN
758
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900759config SIBYTE_CARMEL
760 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100761 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100762 select SIBYTE_BCM1120
763 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100764 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100765 select SYS_SUPPORTS_BIG_ENDIAN
766 select SYS_SUPPORTS_LITTLE_ENDIAN
767
768config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200769 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100770 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100771 select SIBYTE_BCM1125
772 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100773 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100774 select SYS_SUPPORTS_BIG_ENDIAN
775 select SYS_SUPPORTS_HIGHMEM
776 select SYS_SUPPORTS_LITTLE_ENDIAN
777
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900778config SIBYTE_RHONE
779 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900780 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900781 select SIBYTE_BCM1125H
782 select SWAP_IO_SPACE
783 select SYS_HAS_CPU_SB1
784 select SYS_SUPPORTS_BIG_ENDIAN
785 select SYS_SUPPORTS_LITTLE_ENDIAN
786
787config SIBYTE_SWARM
788 bool "Sibyte BCM91250A-SWARM"
789 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200790 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900791 select SIBYTE_SB1250
792 select SWAP_IO_SPACE
793 select SYS_HAS_CPU_SB1
794 select SYS_SUPPORTS_BIG_ENDIAN
795 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900796 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000797 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000798 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900799
800config SIBYTE_LITTLESUR
801 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900802 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200803 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900804 select SIBYTE_SB1250
805 select SWAP_IO_SPACE
806 select SYS_HAS_CPU_SB1
807 select SYS_SUPPORTS_BIG_ENDIAN
808 select SYS_SUPPORTS_HIGHMEM
809 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000810 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900811
812config SIBYTE_SENTOSA
813 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900814 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900815 select SIBYTE_SB1250
816 select SWAP_IO_SPACE
817 select SYS_HAS_CPU_SB1
818 select SYS_SUPPORTS_BIG_ENDIAN
819 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000820 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900821
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900822config SIBYTE_BIGSUR
823 bool "Sibyte BCM91480B-BigSur"
824 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900825 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900826 select SIBYTE_BCM1x80
827 select SWAP_IO_SPACE
828 select SYS_HAS_CPU_SB1
829 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000830 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900831 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000832 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000833 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900834
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100835config SNI_RM
836 bool "SNI RM200/300/400"
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100837 select FW_ARC if CPU_LITTLE_ENDIAN
838 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000839 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100840 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100841 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100842 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100843 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100844 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000845 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100846 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100847 select DMA_NONCOHERENT
848 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100849 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100850 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100851 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200852 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100853 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100854 select I8259
855 select ISA
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200856 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100857 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200858 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100859 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200860 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000861 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700862 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800863 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200864 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100865 select SYS_SUPPORTS_HIGHMEM
866 select SYS_SUPPORTS_LITTLE_ENDIAN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100868 The SNI RM200/300/400 are MIPS-based machines manufactured by
869 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100870 Technology and now in turn merged with Fujitsu. Say Y here to
871 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900873config MACH_TX39XX
874 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100875
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900876config MACH_TX49XX
877 bool "Toshiba TX49 series based machines"
Ralf Baechle23fbee92005-07-25 22:45:45 +0000878
Ralf Baechle73b43902008-07-16 16:12:25 +0100879config MIKROTIK_RB532
880 bool "Mikrotik RB532 boards"
881 select CEVT_R4K
882 select CSRC_R4K
883 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100884 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200885 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100886 select SYS_HAS_CPU_MIPS32_R1
887 select SYS_SUPPORTS_32BIT_KERNEL
888 select SYS_SUPPORTS_LITTLE_ENDIAN
889 select SWAP_IO_SPACE
890 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200891 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800892 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100893 help
894 Support the Mikrotik(tm) RouterBoard 532 series,
895 based on the IDT RC32434 SoC.
896
David Daney9ddebc42013-05-22 15:10:46 +0000897config CAVIUM_OCTEON_SOC
898 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800899 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100900 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100901 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200902 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800903 select SYS_SUPPORTS_64BIT_KERNEL
904 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200905 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200906 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300907 select SYS_SUPPORTS_LITTLE_ENDIAN
908 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800909 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800910 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100911 select HAVE_PCI
David Daneyf00e0012010-10-01 13:27:30 -0700912 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700913 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200914 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +0200915 select LIBFDT
916 select USE_OF
917 select ARCH_SPARSEMEM_ENABLE
918 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -0500919 select NR_CPUS_DEFAULT_64
920 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -0700921 select BUILTIN_DTB
David Daney8c1e6b12015-03-05 17:31:30 +0300922 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200923 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -0600924 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -0800925 help
926 This option supports all of the Octeon reference boards from Cavium
927 Networks. It builds a kernel that dynamically determines the Octeon
928 CPU type and supports all known board reference implementations.
929 Some of the supported boards are:
930 EBT3000
931 EBH3000
932 EBH3100
933 Thunder
934 Kodama
935 Hikari
936 Say Y here for most Octeon reference boards.
937
Jayachandran C7f058e82011-05-07 01:36:57 +0530938config NLM_XLR_BOARD
939 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +0530940 select BOOT_ELF32
941 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +0530942 select SYS_HAS_CPU_XLR
943 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100944 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +0530945 select SWAP_IO_SPACE
946 select SYS_SUPPORTS_32BIT_KERNEL
947 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200948 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530949 select SYS_SUPPORTS_BIG_ENDIAN
950 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +0530951 select NR_CPUS_DEFAULT_32
952 select CEVT_R4K
953 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200954 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +0000955 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530956 select SYNC_R4K
957 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +0000958 select SYS_SUPPORTS_ZBOOT
959 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +0530960 help
961 Support for systems based on Netlogic XLR and XLS processors.
962 Say Y here if you have a XLR or XLS based board.
963
Jayachandran C1c773ea2011-11-16 00:21:28 +0000964config NLM_XLP_BOARD
965 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +0000966 select BOOT_ELF32
967 select NLM_COMMON
968 select SYS_HAS_CPU_XLP
969 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100970 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +0000971 select SYS_SUPPORTS_32BIT_KERNEL
972 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200973 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200974 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +0000975 select SYS_SUPPORTS_BIG_ENDIAN
976 select SYS_SUPPORTS_LITTLE_ENDIAN
977 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +0000978 select NR_CPUS_DEFAULT_32
979 select CEVT_R4K
980 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200981 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +0000982 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +0000983 select SYNC_R4K
984 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +0530985 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +0000986 select SYS_SUPPORTS_ZBOOT
987 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +0000988 help
989 This board is based on Netlogic XLP Processor.
990 Say Y here if you have a XLP based board.
991
David Daney9bc463b2014-05-28 23:52:15 +0200992config MIPS_PARAVIRT
993 bool "Para-Virtualized guest system"
994 select CEVT_R4K
995 select CSRC_R4K
David Daney9bc463b2014-05-28 23:52:15 +0200996 select SYS_SUPPORTS_64BIT_KERNEL
997 select SYS_SUPPORTS_32BIT_KERNEL
998 select SYS_SUPPORTS_BIG_ENDIAN
999 select SYS_SUPPORTS_SMP
1000 select NR_CPUS_DEFAULT_4
1001 select SYS_HAS_EARLY_PRINTK
1002 select SYS_HAS_CPU_MIPS32_R2
1003 select SYS_HAS_CPU_MIPS64_R2
1004 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001005 select HAVE_PCI
David Daney9bc463b2014-05-28 23:52:15 +02001006 select SWAP_IO_SPACE
1007 help
1008 This option supports guest running under ????
1009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010endchoice
1011
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001012source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001013source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001014source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001015source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001016source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001017source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001018source "arch/mips/generic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001019source "arch/mips/jazz/Kconfig"
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +00001020source "arch/mips/jz4740/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001021source "arch/mips/lantiq/Kconfig"
Brian Murphy1f21d2b2007-08-21 22:34:16 +02001022source "arch/mips/lasat/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001023source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001024source "arch/mips/pistachio/Kconfig"
Ralf Baechle0f3a05cb2012-12-15 11:52:10 +01001025source "arch/mips/pmcs-msp71xx/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001026source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001027source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001028source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001029source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001030source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001031source "arch/mips/cavium-octeon/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001032source "arch/mips/loongson32/Kconfig"
1033source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301034source "arch/mips/netlogic/Kconfig"
David Daneyae6e7e62014-05-28 23:52:14 +02001035source "arch/mips/paravirt/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001036
Ralf Baechle5e83d432005-10-29 19:32:41 +01001037endmenu
1038
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039config RWSEM_GENERIC_SPINLOCK
1040 bool
1041 default y
1042
1043config RWSEM_XCHGADD_ALGORITHM
1044 bool
1045
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001046config GENERIC_HWEIGHT
1047 bool
1048 default y
1049
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050config GENERIC_CALIBRATE_DELAY
1051 bool
1052 default y
1053
Ingo Molnarae1e9132008-11-11 09:05:16 +01001054config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001055 bool
1056 default y
1057
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058#
1059# Select some configuration options automatically based on user selections.
1060#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001061config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Ralf Baechle61ed2422005-09-15 08:52:34 +00001064config ARCH_MAY_HAVE_PC_FDC
1065 bool
1066
Marc St-Jean9267a302007-06-14 15:55:31 -06001067config BOOT_RAW
1068 bool
1069
Ralf Baechle217dd112007-11-01 01:57:55 +00001070config CEVT_BCM1480
1071 bool
1072
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001073config CEVT_DS1287
1074 bool
1075
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001076config CEVT_GT641XX
1077 bool
1078
Ralf Baechle42f77542007-10-18 17:48:11 +01001079config CEVT_R4K
1080 bool
1081
Ralf Baechle217dd112007-11-01 01:57:55 +00001082config CEVT_SB1250
1083 bool
1084
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001085config CEVT_TXX9
1086 bool
1087
Ralf Baechle217dd112007-11-01 01:57:55 +00001088config CSRC_BCM1480
1089 bool
1090
Yoichi Yuasa42474172008-04-24 09:48:40 +09001091config CSRC_IOASIC
1092 bool
1093
Ralf Baechle940f6b42007-11-24 22:33:28 +00001094config CSRC_R4K
1095 bool
1096
Ralf Baechle217dd112007-11-01 01:57:55 +00001097config CSRC_SB1250
1098 bool
1099
Alex Smitha7f4df42015-10-21 09:57:44 +01001100config MIPS_CLOCK_VSYSCALL
1101 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1102
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001103config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001104 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001105 bool
1106
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001107config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001108 bool
1109
Ralf Baechle40e084a2015-07-29 22:44:53 +02001110config ARCH_SUPPORTS_UPROBES
1111 bool
1112
Felix Fietkau885014b2013-09-27 14:41:44 +02001113config DMA_MAYBE_COHERENT
Christoph Hellwigf3ecc0f2018-08-19 14:53:20 +02001114 select ARCH_HAS_DMA_COHERENCE_H
Felix Fietkau885014b2013-09-27 14:41:44 +02001115 select DMA_NONCOHERENT
1116 bool
1117
Paul Burton20d33062016-10-05 18:18:16 +01001118config DMA_PERDEV_COHERENT
1119 bool
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001120 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001121
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001122config DMA_NONCOHERENT
1123 bool
Christoph Hellwig58b04402018-09-11 08:55:28 +02001124 select ARCH_HAS_DMA_MMAP_PGPROT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001125 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
FUJITA Tomonorie1e02b32010-03-10 15:23:25 -08001126 select NEED_DMA_MAP_STATE
Christoph Hellwig58b04402018-09-11 08:55:28 +02001127 select ARCH_HAS_DMA_COHERENT_TO_PFN
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001128 select DMA_NONCOHERENT_CACHE_SYNC
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001129
Ralf Baechle36a88532007-03-01 11:56:43 +00001130config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001133config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001134 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001135
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136config MIPS_BONITO64
1137 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
1139config MIPS_MSC
1140 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
Brian Murphy1f21d2b2007-08-21 22:34:16 +02001142config MIPS_NILE4
1143 bool
1144
Ralf Baechle39b8d522008-04-28 17:14:26 +01001145config SYNC_R4K
1146 bool
1147
Gabor Juhos487d70d2010-11-23 16:06:25 +01001148config MIPS_MACHINE
1149 def_bool n
1150
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001151config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001152 def_bool n
1153
Markos Chandras4e0748f2014-11-13 11:25:27 +00001154config GENERIC_CSUM
1155 bool
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001156 default y if !CPU_HAS_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001157
Ralf Baechle8313da32007-08-24 16:48:30 +01001158config GENERIC_ISA_DMA
1159 bool
1160 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001161 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001162
Ralf Baechleaa414df2006-11-30 01:14:51 +00001163config GENERIC_ISA_DMA_SUPPORT_BROKEN
1164 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001165 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001166
Namhyung Kima35bee82010-10-18 12:55:21 +09001167config ISA_DMA_API
1168 bool
1169
David Daney465aaed2011-08-20 08:44:00 -07001170config HOLES_IN_ZONE
1171 bool
1172
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001173config SYS_SUPPORTS_RELOCATABLE
1174 bool
1175 help
1176 Selected if the platform supports relocating the kernel.
1177 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1178 to allow access to command line and entropy sources.
1179
David Daneyf381bf62017-06-13 15:28:46 -07001180config MIPS_CBPF_JIT
1181 def_bool y
1182 depends on BPF_JIT && HAVE_CBPF_JIT
1183
1184config MIPS_EBPF_JIT
1185 def_bool y
1186 depends on BPF_JIT && HAVE_EBPF_JIT
1187
1188
Ralf Baechle5e83d432005-10-29 19:32:41 +01001189#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001190# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001191# answer,so we try hard to limit the available choices. Also the use of a
1192# choice statement should be more obvious to the user.
1193#
1194choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001195 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 help
1197 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001198 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001199 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001200 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001201 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001202
1203config CPU_BIG_ENDIAN
1204 bool "Big endian"
1205 depends on SYS_SUPPORTS_BIG_ENDIAN
1206
1207config CPU_LITTLE_ENDIAN
1208 bool "Little endian"
1209 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001210
1211endchoice
1212
David Daney22b07632010-07-23 18:41:43 -07001213config EXPORT_UASM
1214 bool
1215
Ralf Baechle21162452007-02-09 17:08:58 +00001216config SYS_SUPPORTS_APM_EMULATION
1217 bool
1218
Ralf Baechle5e83d432005-10-29 19:32:41 +01001219config SYS_SUPPORTS_BIG_ENDIAN
1220 bool
1221
1222config SYS_SUPPORTS_LITTLE_ENDIAN
1223 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
David Daney9cffd1542009-05-27 17:47:46 -07001225config SYS_SUPPORTS_HUGETLBFS
1226 bool
1227 depends on CPU_SUPPORTS_HUGEPAGES && 64BIT
1228 default y
1229
David Daneyaa1762f2012-10-17 00:48:10 +02001230config MIPS_HUGE_TLB_SUPPORT
1231 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1232
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233config IRQ_CPU_RM7K
1234 bool
1235
Marc St-Jean9267a302007-06-14 15:55:31 -06001236config IRQ_MSP_SLP
1237 bool
1238
1239config IRQ_MSP_CIC
1240 bool
1241
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001242config IRQ_TXX9
1243 bool
1244
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001245config IRQ_GT641XX
1246 bool
1247
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001248config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Marc St-Jean9267a302007-06-14 15:55:31 -06001251config NO_EXCEPT_FILL
1252 bool
1253
Ralf Baechlea83860c2009-03-13 21:17:57 +01001254config SOC_EMMA2RH
1255 bool
1256 select CEVT_R4K
1257 select CSRC_R4K
1258 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001259 select IRQ_MIPS_CPU
Ralf Baechlea83860c2009-03-13 21:17:57 +01001260 select SWAP_IO_SPACE
1261 select SYS_HAS_CPU_R5500
1262 select SYS_SUPPORTS_32BIT_KERNEL
1263 select SYS_SUPPORTS_64BIT_KERNEL
1264 select SYS_SUPPORTS_BIG_ENDIAN
1265
Daniel Lairdedb63102008-06-16 15:49:21 +01001266config SOC_PNX833X
1267 bool
1268 select CEVT_R4K
1269 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001270 select IRQ_MIPS_CPU
Daniel Lairdedb63102008-06-16 15:49:21 +01001271 select DMA_NONCOHERENT
1272 select SYS_HAS_CPU_MIPS32_R2
1273 select SYS_SUPPORTS_32BIT_KERNEL
1274 select SYS_SUPPORTS_LITTLE_ENDIAN
1275 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +02001276 select SYS_SUPPORTS_MIPS16
Daniel Lairdedb63102008-06-16 15:49:21 +01001277 select CPU_MIPSR2_IRQ_VI
1278
1279config SOC_PNX8335
1280 bool
1281 select SOC_PNX833X
1282
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001283config MIPS_SPRAM
1284 bool
1285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286config SWAP_IO_SPACE
1287 bool
1288
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001289config SGI_HAS_INDYDOG
1290 bool
1291
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001292config SGI_HAS_HAL2
1293 bool
1294
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001295config SGI_HAS_SEEQ
1296 bool
1297
1298config SGI_HAS_WD93
1299 bool
1300
1301config SGI_HAS_ZILOG
1302 bool
1303
1304config SGI_HAS_I8042
1305 bool
1306
1307config DEFAULT_SGI_PARTITION
1308 bool
1309
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001310config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001311 bool
1312
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001313config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001314 bool
1315
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316config BOOT_ELF32
1317 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Florian Fainelli930beb52014-01-14 09:54:38 -08001319config MIPS_L1_CACHE_SHIFT_4
1320 bool
1321
1322config MIPS_L1_CACHE_SHIFT_5
1323 bool
1324
1325config MIPS_L1_CACHE_SHIFT_6
1326 bool
1327
1328config MIPS_L1_CACHE_SHIFT_7
1329 bool
1330
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331config MIPS_L1_CACHE_SHIFT
1332 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001333 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001334 default "6" if MIPS_L1_CACHE_SHIFT_6
1335 default "5" if MIPS_L1_CACHE_SHIFT_5
1336 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 default "5"
1338
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339config HAVE_STD_PC_SERIAL_PORT
1340 bool
1341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342config ARC_CONSOLE
1343 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001344 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346config ARC_MEMORY
1347 bool
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +01001348 depends on MACH_JAZZ || SNI_RM || SGI_IP32
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 default y
1350
1351config ARC_PROMLIB
1352 bool
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001353 depends on MACH_JAZZ || SNI_RM || SGI_IP22 || SGI_IP28 || SGI_IP32
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 default y
1355
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001356config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
1359config BOOT_ELF64
1360 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362menu "CPU selection"
1363
1364choice
1365 prompt "CPU type"
1366 default CPU_R4X00
1367
Huacai Chen0e476d92014-03-21 18:44:07 +08001368config CPU_LOONGSON3
1369 bool "Loongson 3 CPU"
1370 depends on SYS_HAS_CPU_LOONGSON3
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001371 select ARCH_HAS_PHYS_TO_DMA
Huacai Chen0e476d92014-03-21 18:44:07 +08001372 select CPU_SUPPORTS_64BIT_KERNEL
1373 select CPU_SUPPORTS_HIGHMEM
1374 select CPU_SUPPORTS_HUGEPAGES
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001375 select CPU_HAS_LOAD_STORE_LR
Huacai Chen0e476d92014-03-21 18:44:07 +08001376 select WEAK_ORDERING
1377 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001378 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001379 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001380 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001381 select SWIOTLB
Huacai Chen0e476d92014-03-21 18:44:07 +08001382 help
1383 The Loongson 3 processor implements the MIPS64R2 instruction
1384 set with many extensions.
1385
Huacai Chen1e820da32016-03-03 09:45:13 +08001386config LOONGSON3_ENHANCEMENT
1387 bool "New Loongson 3 CPU Enhancements"
1388 default n
1389 select CPU_MIPSR2
1390 select CPU_HAS_PREFETCH
1391 depends on CPU_LOONGSON3
1392 help
1393 New Loongson 3 CPU (since Loongson-3A R2, as opposed to Loongson-3A
1394 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
1395 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPv2 ASE, User
1396 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1397 Fast TLB refill support, etc.
1398
1399 This option enable those enhancements which are not probed at run
1400 time. If you want a generic kernel to run on all Loongson 3 machines,
1401 please say 'N' here. If you want a high-performance kernel to run on
1402 new Loongson 3 machines only, please say 'Y' here.
1403
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001404config CPU_LOONGSON2E
1405 bool "Loongson 2E"
1406 depends on SYS_HAS_CPU_LOONGSON2E
1407 select CPU_LOONGSON2
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001408 help
1409 The Loongson 2E processor implements the MIPS III instruction set
1410 with many extensions.
1411
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001412 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001413 bonito64.
1414
1415config CPU_LOONGSON2F
1416 bool "Loongson 2F"
1417 depends on SYS_HAS_CPU_LOONGSON2F
1418 select CPU_LOONGSON2
Linus Walleijd30a2b42016-04-19 11:23:22 +02001419 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001420 help
1421 The Loongson 2F processor implements the MIPS III instruction set
1422 with many extensions.
1423
1424 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1425 have a similar programming interface with FPGA northbridge used in
1426 Loongson2E.
1427
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001428config CPU_LOONGSON1B
1429 bool "Loongson 1B"
1430 depends on SYS_HAS_CPU_LOONGSON1B
1431 select CPU_LOONGSON1
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001432 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001433 help
1434 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001435 Release 1 instruction set and part of the MIPS32 Release 2
1436 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001437
Yang Ling12e32802016-05-19 12:29:30 +08001438config CPU_LOONGSON1C
1439 bool "Loongson 1C"
1440 depends on SYS_HAS_CPU_LOONGSON1C
1441 select CPU_LOONGSON1
Yang Ling12e32802016-05-19 12:29:30 +08001442 select LEDS_GPIO_REGISTER
1443 help
1444 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001445 Release 1 instruction set and part of the MIPS32 Release 2
1446 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001447
Ralf Baechle6e760c82005-07-06 12:08:11 +00001448config CPU_MIPS32_R1
1449 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001450 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001451 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001452 select CPU_HAS_LOAD_STORE_LR
Ralf Baechle797798c2005-08-10 15:17:11 +00001453 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001454 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001455 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001456 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001457 MIPS32 architecture. Most modern embedded systems with a 32-bit
1458 MIPS processor are based on a MIPS32 processor. If you know the
1459 specific type of processor in your system, choose those that one
1460 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1461 Release 2 of the MIPS32 architecture is available since several
1462 years so chances are you even have a MIPS32 Release 2 processor
1463 in which case you should choose CPU_MIPS32_R2 instead for better
1464 performance.
1465
1466config CPU_MIPS32_R2
1467 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001468 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001469 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001470 select CPU_HAS_LOAD_STORE_LR
Ralf Baechle797798c2005-08-10 15:17:11 +00001471 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001472 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001473 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001474 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001475 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001476 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001477 MIPS32 architecture. Most modern embedded systems with a 32-bit
1478 MIPS processor are based on a MIPS32 processor. If you know the
1479 specific type of processor in your system, choose those that one
1480 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001482config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001483 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001484 depends on SYS_HAS_CPU_MIPS32_R6
1485 select CPU_HAS_PREFETCH
1486 select CPU_SUPPORTS_32BIT_KERNEL
1487 select CPU_SUPPORTS_HIGHMEM
1488 select CPU_SUPPORTS_MSA
1489 select HAVE_KVM
1490 select MIPS_O32_FP64_SUPPORT
1491 help
1492 Choose this option to build a kernel for release 6 or later of the
1493 MIPS32 architecture. New MIPS processors, starting with the Warrior
1494 family, are based on a MIPS32r6 processor. If you own an older
1495 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1496
Ralf Baechle6e760c82005-07-06 12:08:11 +00001497config CPU_MIPS64_R1
1498 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001499 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001500 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001501 select CPU_HAS_LOAD_STORE_LR
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001502 select CPU_SUPPORTS_32BIT_KERNEL
1503 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001504 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001505 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001506 help
1507 Choose this option to build a kernel for release 1 or later of the
1508 MIPS64 architecture. Many modern embedded systems with a 64-bit
1509 MIPS processor are based on a MIPS64 processor. If you know the
1510 specific type of processor in your system, choose those that one
1511 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001512 Release 2 of the MIPS64 architecture is available since several
1513 years so chances are you even have a MIPS64 Release 2 processor
1514 in which case you should choose CPU_MIPS64_R2 instead for better
1515 performance.
1516
1517config CPU_MIPS64_R2
1518 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001519 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001520 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001521 select CPU_HAS_LOAD_STORE_LR
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001522 select CPU_SUPPORTS_32BIT_KERNEL
1523 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001524 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001525 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001526 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001527 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001528 help
1529 Choose this option to build a kernel for release 2 or later of the
1530 MIPS64 architecture. Many modern embedded systems with a 64-bit
1531 MIPS processor are based on a MIPS64 processor. If you know the
1532 specific type of processor in your system, choose those that one
1533 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001535config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001536 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001537 depends on SYS_HAS_CPU_MIPS64_R6
1538 select CPU_HAS_PREFETCH
1539 select CPU_SUPPORTS_32BIT_KERNEL
1540 select CPU_SUPPORTS_64BIT_KERNEL
1541 select CPU_SUPPORTS_HIGHMEM
1542 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001543 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001544 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001545 help
1546 Choose this option to build a kernel for release 6 or later of the
1547 MIPS64 architecture. New MIPS processors, starting with the Warrior
1548 family, are based on a MIPS64r6 processor. If you own an older
1549 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1550
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551config CPU_R3000
1552 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001553 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001554 select CPU_HAS_WB
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001555 select CPU_HAS_LOAD_STORE_LR
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001556 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001557 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 help
1559 Please make sure to pick the right CPU type. Linux/MIPS is not
1560 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1561 *not* work on R4000 machines and vice versa. However, since most
1562 of the supported machines have an R4000 (or similar) CPU, R4x00
1563 might be a safe bet. If the resulting kernel does not work,
1564 try to recompile with R3000.
1565
1566config CPU_TX39XX
1567 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001568 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001569 select CPU_SUPPORTS_32BIT_KERNEL
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001570 select CPU_HAS_LOAD_STORE_LR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
1572config CPU_VR41XX
1573 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001574 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001575 select CPU_SUPPORTS_32BIT_KERNEL
1576 select CPU_SUPPORTS_64BIT_KERNEL
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001577 select CPU_HAS_LOAD_STORE_LR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001579 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 Only choose this option if you have one of these processors as a
1581 kernel built with this option will not run on any other type of
1582 processor or vice versa.
1583
1584config CPU_R4300
1585 bool "R4300"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001586 depends on SYS_HAS_CPU_R4300
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001587 select CPU_SUPPORTS_32BIT_KERNEL
1588 select CPU_SUPPORTS_64BIT_KERNEL
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001589 select CPU_HAS_LOAD_STORE_LR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 help
1591 MIPS Technologies R4300-series processors.
1592
1593config CPU_R4X00
1594 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001595 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001596 select CPU_SUPPORTS_32BIT_KERNEL
1597 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001598 select CPU_SUPPORTS_HUGEPAGES
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001599 select CPU_HAS_LOAD_STORE_LR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 help
1601 MIPS Technologies R4000-series processors other than 4300, including
1602 the R4000, R4400, R4600, and 4700.
1603
1604config CPU_TX49XX
1605 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001606 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001607 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001608 select CPU_HAS_LOAD_STORE_LR
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001609 select CPU_SUPPORTS_32BIT_KERNEL
1610 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001611 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
1613config CPU_R5000
1614 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001615 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001616 select CPU_SUPPORTS_32BIT_KERNEL
1617 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001618 select CPU_SUPPORTS_HUGEPAGES
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001619 select CPU_HAS_LOAD_STORE_LR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 help
1621 MIPS Technologies R5000-series processors other than the Nevada.
1622
1623config CPU_R5432
1624 bool "R5432"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001625 depends on SYS_HAS_CPU_R5432
Ralf Baechle5e83d432005-10-29 19:32:41 +01001626 select CPU_SUPPORTS_32BIT_KERNEL
1627 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001628 select CPU_SUPPORTS_HUGEPAGES
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001629 select CPU_HAS_LOAD_STORE_LR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001631config CPU_R5500
1632 bool "R5500"
1633 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001634 select CPU_SUPPORTS_32BIT_KERNEL
1635 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001636 select CPU_SUPPORTS_HUGEPAGES
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001637 select CPU_HAS_LOAD_STORE_LR
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001638 help
1639 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1640 instruction set.
1641
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642config CPU_NEVADA
1643 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001644 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001645 select CPU_SUPPORTS_32BIT_KERNEL
1646 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001647 select CPU_SUPPORTS_HUGEPAGES
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001648 select CPU_HAS_LOAD_STORE_LR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 help
1650 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1651
1652config CPU_R8000
1653 bool "R8000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001654 depends on SYS_HAS_CPU_R8000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001655 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001656 select CPU_HAS_LOAD_STORE_LR
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001657 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 help
1659 MIPS Technologies R8000 processors. Note these processors are
1660 uncommon and the support for them is incomplete.
1661
1662config CPU_R10000
1663 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001664 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001665 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001666 select CPU_HAS_LOAD_STORE_LR
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001667 select CPU_SUPPORTS_32BIT_KERNEL
1668 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001669 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001670 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 help
1672 MIPS Technologies R10000-series processors.
1673
1674config CPU_RM7000
1675 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001676 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001677 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001678 select CPU_HAS_LOAD_STORE_LR
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001679 select CPU_SUPPORTS_32BIT_KERNEL
1680 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001681 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001682 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683
1684config CPU_SB1
1685 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001686 depends on SYS_HAS_CPU_SB1
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001687 select CPU_HAS_LOAD_STORE_LR
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001688 select CPU_SUPPORTS_32BIT_KERNEL
1689 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001690 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001691 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001692 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
David Daneya86c7f72008-12-11 15:33:38 -08001694config CPU_CAVIUM_OCTEON
1695 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001696 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001697 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001698 select CPU_HAS_LOAD_STORE_LR
David Daneya86c7f72008-12-11 15:33:38 -08001699 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001700 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001701 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001702 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001703 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1704 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001705 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001706 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001707 help
1708 The Cavium Octeon processor is a highly integrated chip containing
1709 many ethernet hardware widgets for networking tasks. The processor
1710 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1711 Full details can be found at http://www.caviumnetworks.com.
1712
Jonas Gorskicd746242013-12-18 14:12:02 +01001713config CPU_BMIPS
1714 bool "Broadcom BMIPS"
1715 depends on SYS_HAS_CPU_BMIPS
1716 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001717 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001718 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1719 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1720 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1721 select CPU_SUPPORTS_32BIT_KERNEL
1722 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001723 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001724 select SWAP_IO_SPACE
1725 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001726 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001727 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001728 select CPU_HAS_LOAD_STORE_LR
Markus Mayera8d709b2017-02-07 13:58:54 -08001729 select CPU_SUPPORTS_CPUFREQ
1730 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001731 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001732 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001733
Jayachandran C7f058e82011-05-07 01:36:57 +05301734config CPU_XLR
1735 bool "Netlogic XLR SoC"
1736 depends on SYS_HAS_CPU_XLR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001737 select CPU_HAS_LOAD_STORE_LR
Jayachandran C7f058e82011-05-07 01:36:57 +05301738 select CPU_SUPPORTS_32BIT_KERNEL
1739 select CPU_SUPPORTS_64BIT_KERNEL
1740 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001741 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301742 select WEAK_ORDERING
1743 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301744 help
1745 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001746
1747config CPU_XLP
1748 bool "Netlogic XLP SoC"
1749 depends on SYS_HAS_CPU_XLP
1750 select CPU_SUPPORTS_32BIT_KERNEL
1751 select CPU_SUPPORTS_64BIT_KERNEL
1752 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001753 select WEAK_ORDERING
1754 select WEAK_REORDERING_BEYOND_LLSC
1755 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001756 select CPU_HAS_LOAD_STORE_LR
Jayachandran Cd6504842012-10-31 12:01:29 +00001757 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301758 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001759 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001760 help
1761 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762endchoice
1763
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001764config CPU_MIPS32_3_5_FEATURES
1765 bool "MIPS32 Release 3.5 Features"
1766 depends on SYS_HAS_CPU_MIPS32_R3_5
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001767 depends on CPU_MIPS32_R2 || CPU_MIPS32_R6
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001768 help
1769 Choose this option to build a kernel for release 2 or later of the
1770 MIPS32 architecture including features from the 3.5 release such as
1771 support for Enhanced Virtual Addressing (EVA).
1772
1773config CPU_MIPS32_3_5_EVA
1774 bool "Enhanced Virtual Addressing (EVA)"
1775 depends on CPU_MIPS32_3_5_FEATURES
1776 select EVA
1777 default y
1778 help
1779 Choose this option if you want to enable the Enhanced Virtual
1780 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1781 One of its primary benefits is an increase in the maximum size
1782 of lowmem (up to 3GB). If unsure, say 'N' here.
1783
Steven J. Hillc5b36782015-02-26 18:16:38 -06001784config CPU_MIPS32_R5_FEATURES
1785 bool "MIPS32 Release 5 Features"
1786 depends on SYS_HAS_CPU_MIPS32_R5
1787 depends on CPU_MIPS32_R2
1788 help
1789 Choose this option to build a kernel for release 2 or later of the
1790 MIPS32 architecture including features from release 5 such as
1791 support for Extended Physical Addressing (XPA).
1792
1793config CPU_MIPS32_R5_XPA
1794 bool "Extended Physical Addressing (XPA)"
1795 depends on CPU_MIPS32_R5_FEATURES
1796 depends on !EVA
1797 depends on !PAGE_SIZE_4KB
1798 depends on SYS_SUPPORTS_HIGHMEM
1799 select XPA
1800 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001801 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001802 default n
1803 help
1804 Choose this option if you want to enable the Extended Physical
1805 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1806 benefit is to increase physical addressing equal to or greater
1807 than 40 bits. Note that this has the side effect of turning on
1808 64-bit addressing which in turn makes the PTEs 64-bit in size.
1809 If unsure, say 'N' here.
1810
Wu Zhangjin622844b2010-04-10 20:04:42 +08001811if CPU_LOONGSON2F
1812config CPU_NOP_WORKAROUNDS
1813 bool
1814
1815config CPU_JUMP_WORKAROUNDS
1816 bool
1817
1818config CPU_LOONGSON2F_WORKAROUNDS
1819 bool "Loongson 2F Workarounds"
1820 default y
1821 select CPU_NOP_WORKAROUNDS
1822 select CPU_JUMP_WORKAROUNDS
1823 help
1824 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1825 require workarounds. Without workarounds the system may hang
1826 unexpectedly. For more information please refer to the gas
1827 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1828
1829 Loongson 2F03 and later have fixed these issues and no workarounds
1830 are needed. The workarounds have no significant side effect on them
1831 but may decrease the performance of the system so this option should
1832 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1833 systems.
1834
1835 If unsure, please say Y.
1836endif # CPU_LOONGSON2F
1837
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001838config SYS_SUPPORTS_ZBOOT
1839 bool
1840 select HAVE_KERNEL_GZIP
1841 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001842 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001843 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001844 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001845 select HAVE_KERNEL_XZ
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001846
1847config SYS_SUPPORTS_ZBOOT_UART16550
1848 bool
1849 select SYS_SUPPORTS_ZBOOT
1850
Alban Bedeldbb98312015-12-10 10:57:21 +01001851config SYS_SUPPORTS_ZBOOT_UART_PROM
1852 bool
1853 select SYS_SUPPORTS_ZBOOT
1854
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001855config CPU_LOONGSON2
1856 bool
1857 select CPU_SUPPORTS_32BIT_KERNEL
1858 select CPU_SUPPORTS_64BIT_KERNEL
1859 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001860 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001861 select ARCH_HAS_PHYS_TO_DMA
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001862 select CPU_HAS_LOAD_STORE_LR
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001863
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001864config CPU_LOONGSON1
1865 bool
1866 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001867 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001868 select CPU_HAS_PREFETCH
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03001869 select CPU_HAS_LOAD_STORE_LR
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001870 select CPU_SUPPORTS_32BIT_KERNEL
Jiaxun Yanga96d68b2019-01-22 21:04:13 +08001871 select IRQ_MIPS_CPU
1872 select DMA_NONCOHERENT
1873 select BOOT_ELF32
1874 select SYS_SUPPORTS_LITTLE_ENDIAN
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001875 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001876 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001877
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001878config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001879 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001880 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001881
1882config CPU_BMIPS4350
1883 bool
1884 select SYS_SUPPORTS_SMP
1885 select SYS_SUPPORTS_HOTPLUG_CPU
1886
1887config CPU_BMIPS4380
1888 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001889 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001890 select SYS_SUPPORTS_SMP
1891 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001892 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001893
1894config CPU_BMIPS5000
1895 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001896 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001897 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001898 select SYS_SUPPORTS_SMP
1899 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001900 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001901
Huacai Chen0e476d92014-03-21 18:44:07 +08001902config SYS_HAS_CPU_LOONGSON3
1903 bool
1904 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001905 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001906
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001907config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001908 bool
1909
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001910config SYS_HAS_CPU_LOONGSON2F
1911 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001912 select CPU_SUPPORTS_CPUFREQ
1913 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin22f1fdf2009-11-11 13:59:23 +08001914 select CPU_SUPPORTS_UNCACHED_ACCELERATED
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001915
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001916config SYS_HAS_CPU_LOONGSON1B
1917 bool
1918
Yang Ling12e32802016-05-19 12:29:30 +08001919config SYS_HAS_CPU_LOONGSON1C
1920 bool
1921
Ralf Baechle7cf80532005-10-20 22:33:09 +01001922config SYS_HAS_CPU_MIPS32_R1
1923 bool
1924
1925config SYS_HAS_CPU_MIPS32_R2
1926 bool
1927
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001928config SYS_HAS_CPU_MIPS32_R3_5
1929 bool
1930
Steven J. Hillc5b36782015-02-26 18:16:38 -06001931config SYS_HAS_CPU_MIPS32_R5
1932 bool
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01001933 select ARCH_HAS_SYNC_DMA_FOR_CPU
Steven J. Hillc5b36782015-02-26 18:16:38 -06001934
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001935config SYS_HAS_CPU_MIPS32_R6
1936 bool
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01001937 select ARCH_HAS_SYNC_DMA_FOR_CPU
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001938
Ralf Baechle7cf80532005-10-20 22:33:09 +01001939config SYS_HAS_CPU_MIPS64_R1
1940 bool
1941
1942config SYS_HAS_CPU_MIPS64_R2
1943 bool
1944
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001945config SYS_HAS_CPU_MIPS64_R6
1946 bool
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01001947 select ARCH_HAS_SYNC_DMA_FOR_CPU
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001948
Ralf Baechle7cf80532005-10-20 22:33:09 +01001949config SYS_HAS_CPU_R3000
1950 bool
1951
1952config SYS_HAS_CPU_TX39XX
1953 bool
1954
1955config SYS_HAS_CPU_VR41XX
1956 bool
1957
1958config SYS_HAS_CPU_R4300
1959 bool
1960
1961config SYS_HAS_CPU_R4X00
1962 bool
1963
1964config SYS_HAS_CPU_TX49XX
1965 bool
1966
1967config SYS_HAS_CPU_R5000
1968 bool
1969
1970config SYS_HAS_CPU_R5432
1971 bool
1972
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001973config SYS_HAS_CPU_R5500
1974 bool
1975
Ralf Baechle7cf80532005-10-20 22:33:09 +01001976config SYS_HAS_CPU_NEVADA
1977 bool
1978
1979config SYS_HAS_CPU_R8000
1980 bool
1981
1982config SYS_HAS_CPU_R10000
1983 bool
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01001984 select ARCH_HAS_SYNC_DMA_FOR_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +01001985
1986config SYS_HAS_CPU_RM7000
1987 bool
1988
Ralf Baechle7cf80532005-10-20 22:33:09 +01001989config SYS_HAS_CPU_SB1
1990 bool
1991
David Daney5e683382009-02-02 11:30:59 -08001992config SYS_HAS_CPU_CAVIUM_OCTEON
1993 bool
1994
Jonas Gorskicd746242013-12-18 14:12:02 +01001995config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001996 bool
1997
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001998config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001999 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002000 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002001
2002config SYS_HAS_CPU_BMIPS4350
2003 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002004 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002005
2006config SYS_HAS_CPU_BMIPS4380
2007 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002008 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002009
2010config SYS_HAS_CPU_BMIPS5000
2011 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002012 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002013 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002014
Jayachandran C7f058e82011-05-07 01:36:57 +05302015config SYS_HAS_CPU_XLR
2016 bool
2017
Jayachandran C1c773ea2011-11-16 00:21:28 +00002018config SYS_HAS_CPU_XLP
2019 bool
2020
Ralf Baechle17099b12007-07-14 13:24:05 +01002021#
2022# CPU may reorder R->R, R->W, W->R, W->W
2023# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2024#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002025config WEAK_ORDERING
2026 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002027
2028#
2029# CPU may reorder reads and writes beyond LL/SC
2030# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2031#
2032config WEAK_REORDERING_BEYOND_LLSC
2033 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002034endmenu
2035
2036#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002037# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002038#
2039config CPU_MIPS32
2040 bool
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002041 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R6
Ralf Baechle5e83d432005-10-29 19:32:41 +01002042
2043config CPU_MIPS64
2044 bool
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002045 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R6
Ralf Baechle5e83d432005-10-29 19:32:41 +01002046
2047#
Paul Burton57eeaced2018-11-08 23:44:55 +00002048# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002049#
2050config CPU_MIPSR1
2051 bool
2052 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2053
2054config CPU_MIPSR2
2055 bool
David Daneya86c7f72008-12-11 15:33:38 -08002056 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002057 select CPU_HAS_RIXI
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002058 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002059
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002060config CPU_MIPSR6
2061 bool
2062 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002063 select CPU_HAS_RIXI
Paul Burton87321fd2016-05-06 13:35:03 +01002064 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002065 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002066 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002067 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002068
Paul Burton57eeaced2018-11-08 23:44:55 +00002069config TARGET_ISA_REV
2070 int
2071 default 1 if CPU_MIPSR1
2072 default 2 if CPU_MIPSR2
2073 default 6 if CPU_MIPSR6
2074 default 0
2075 help
2076 Reflects the ISA revision being targeted by the kernel build. This
2077 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2078
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002079config EVA
2080 bool
2081
Steven J. Hillc5b36782015-02-26 18:16:38 -06002082config XPA
2083 bool
2084
Ralf Baechle5e83d432005-10-29 19:32:41 +01002085config SYS_SUPPORTS_32BIT_KERNEL
2086 bool
2087config SYS_SUPPORTS_64BIT_KERNEL
2088 bool
2089config CPU_SUPPORTS_32BIT_KERNEL
2090 bool
2091config CPU_SUPPORTS_64BIT_KERNEL
2092 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002093config CPU_SUPPORTS_CPUFREQ
2094 bool
2095config CPU_SUPPORTS_ADDRWINCFG
2096 bool
David Daney9cffd1542009-05-27 17:47:46 -07002097config CPU_SUPPORTS_HUGEPAGES
2098 bool
Wu Zhangjin22f1fdf2009-11-11 13:59:23 +08002099config CPU_SUPPORTS_UNCACHED_ACCELERATED
2100 bool
David Daney82622282009-10-14 12:16:56 -07002101config MIPS_PGD_C0_CONTEXT
2102 bool
Paul Burtoncebf8c02017-06-02 15:38:03 -07002103 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002104
David Daney8192c9e2008-09-23 00:04:26 -07002105#
2106# Set to y for ptrace access to watch registers.
2107#
2108config HARDWARE_WATCHPOINTS
2109 bool
James Hogan679eb632016-03-01 22:19:37 +00002110 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002111
Ralf Baechle5e83d432005-10-29 19:32:41 +01002112menu "Kernel type"
2113
2114choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002115 prompt "Kernel code model"
2116 help
2117 You should only select this option if you have a workload that
2118 actually benefits from 64-bit processing or if your machine has
2119 large memory. You will only be presented a single option in this
2120 menu if your system does not support both 32-bit and 64-bit kernels.
2121
2122config 32BIT
2123 bool "32-bit kernel"
2124 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2125 select TRAD_SIGNALS
2126 help
2127 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002128
Ralf Baechle5e83d432005-10-29 19:32:41 +01002129config 64BIT
2130 bool "64-bit kernel"
2131 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2132 help
2133 Select this option if you want to build a 64-bit kernel.
2134
2135endchoice
2136
Sanjay Lal2235a542012-11-21 18:33:59 -08002137config KVM_GUEST
2138 bool "KVM Guest Kernel"
James Hoganf2a5b1d2013-07-12 10:26:11 +00002139 depends on BROKEN_ON_SMP
Sanjay Lal2235a542012-11-21 18:33:59 -08002140 help
James Hogancaa1faa2015-12-16 23:49:26 +00002141 Select this option if building a guest kernel for KVM (Trap & Emulate)
2142 mode.
Sanjay Lal2235a542012-11-21 18:33:59 -08002143
James Hoganeda3d332014-05-29 10:16:36 +01002144config KVM_GUEST_TIMER_FREQ
2145 int "Count/Compare Timer Frequency (MHz)"
Sanjay Lal2235a542012-11-21 18:33:59 -08002146 depends on KVM_GUEST
James Hoganeda3d332014-05-29 10:16:36 +01002147 default 100
Sanjay Lal2235a542012-11-21 18:33:59 -08002148 help
James Hoganeda3d332014-05-29 10:16:36 +01002149 Set this to non-zero if building a guest kernel for KVM to skip RTC
2150 emulation when determining guest CPU Frequency. Instead, the guest's
2151 timer frequency is specified directly.
Sanjay Lal2235a542012-11-21 18:33:59 -08002152
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002153config MIPS_VA_BITS_48
2154 bool "48 bits virtual memory"
2155 depends on 64BIT
2156 help
Alex Belits3377e222017-02-16 17:27:34 -08002157 Support a maximum at least 48 bits of application virtual
2158 memory. Default is 40 bits or less, depending on the CPU.
2159 For page sizes 16k and above, this option results in a small
2160 memory overhead for page tables. For 4k page size, a fourth
2161 level of page tables is added which imposes both a memory
2162 overhead as well as slower TLB fault handling.
2163
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002164 If unsure, say N.
2165
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166choice
2167 prompt "Kernel page size"
2168 default PAGE_SIZE_4KB
2169
2170config PAGE_SIZE_4KB
2171 bool "4kB"
Huacai Chen0e476d92014-03-21 18:44:07 +08002172 depends on !CPU_LOONGSON2 && !CPU_LOONGSON3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 help
2174 This option select the standard 4kB Linux page size. On some
2175 R3000-family processors this is the only available page size. Using
2176 4kB page size will minimize memory consumption and is therefore
2177 recommended for low memory systems.
2178
2179config PAGE_SIZE_8KB
2180 bool "8kB"
Kees Cook7d607172013-01-16 18:53:19 -08002181 depends on CPU_R8000 || CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002182 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 help
2184 Using 8kB page size will result in higher performance kernel at
2185 the price of higher memory consumption. This option is available
Ralf Baechlec52399b2009-04-02 14:07:10 +02002186 only on R8000 and cnMIPS processors. Note that you will need a
2187 suitable Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188
2189config PAGE_SIZE_16KB
2190 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002191 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192 help
2193 Using 16kB page size will result in higher performance kernel at
2194 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002195 all non-R3000 family processors. Note that you will need a suitable
2196 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197
Ralf Baechlec52399b2009-04-02 14:07:10 +02002198config PAGE_SIZE_32KB
2199 bool "32kB"
2200 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002201 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002202 help
2203 Using 32kB page size will result in higher performance kernel at
2204 the price of higher memory consumption. This option is available
2205 only on cnMIPS cores. Note that you will need a suitable Linux
2206 distribution to support this.
2207
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208config PAGE_SIZE_64KB
2209 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002210 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211 help
2212 Using 64kB page size will result in higher performance kernel at
2213 the price of higher memory consumption. This option is available on
2214 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002215 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
2217endchoice
2218
David Daneyc9bace72010-10-11 14:52:45 -07002219config FORCE_MAX_ZONEORDER
2220 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002221 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2222 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2223 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2224 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2225 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2226 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
David Daneyc9bace72010-10-11 14:52:45 -07002227 range 11 64
2228 default "11"
2229 help
2230 The kernel memory allocator divides physically contiguous memory
2231 blocks into "zones", where each zone is a power of two number of
2232 pages. This option selects the largest power of two that the kernel
2233 keeps in the memory allocator. If you need to allocate very large
2234 blocks of physically contiguous memory, then you may need to
2235 increase this value.
2236
2237 This config option is actually maximum order plus one. For example,
2238 a value of 11 means that the largest free memory block is 2^10 pages.
2239
2240 The page size is not necessarily 4KB. Keep this in mind
2241 when choosing a value for this option.
2242
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243config BOARD_SCACHE
2244 bool
2245
2246config IP22_CPU_SCACHE
2247 bool
2248 select BOARD_SCACHE
2249
Chris Dearman9318c512006-06-20 17:15:20 +01002250#
2251# Support for a MIPS32 / MIPS64 style S-caches
2252#
2253config MIPS_CPU_SCACHE
2254 bool
2255 select BOARD_SCACHE
2256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257config R5000_CPU_SCACHE
2258 bool
2259 select BOARD_SCACHE
2260
2261config RM7000_CPU_SCACHE
2262 bool
2263 select BOARD_SCACHE
2264
2265config SIBYTE_DMA_PAGEOPS
2266 bool "Use DMA to clear/copy pages"
2267 depends on CPU_SB1
2268 help
2269 Instead of using the CPU to zero and copy pages, use a Data Mover
2270 channel. These DMA channels are otherwise unused by the standard
2271 SiByte Linux port. Seems to give a small performance benefit.
2272
2273config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002274 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275
Florian Fainelli3165c842012-01-31 18:18:43 +01002276config CPU_GENERIC_DUMP_TLB
2277 bool
Paul Burton3b2db172017-06-05 11:21:27 -07002278 default y if !(CPU_R3000 || CPU_R8000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002279
Paul Burtonc92e47e2018-11-07 23:14:02 +00002280config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002281 bool "Floating Point support" if EXPERT
2282 default y
2283 help
2284 Select y to include support for floating point in the kernel
2285 including initialization of FPU hardware, FP context save & restore
2286 and emulation of an FPU where necessary. Without this support any
2287 userland program attempting to use floating point instructions will
2288 receive a SIGILL.
2289
2290 If you know that your userland will not attempt to use floating point
2291 instructions then you can say n here to shrink the kernel a little.
2292
2293 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002294
Paul Burton97f7dcb2018-11-07 23:14:02 +00002295config CPU_R2300_FPU
2296 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002297 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002298 default y if CPU_R3000 || CPU_TX39XX
2299
Florian Fainelli91405eb2012-01-31 18:18:44 +01002300config CPU_R4K_FPU
2301 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002302 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002303 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002304
Florian Fainelli62cedc42012-01-31 18:18:45 +01002305config CPU_R4K_CACHE_TLB
2306 bool
2307 default y if !(CPU_R3000 || CPU_R8000 || CPU_SB1 || CPU_TX39XX || CPU_CAVIUM_OCTEON)
2308
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002309config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002310 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002311 default y
Paul Burton527f1022017-08-07 16:18:04 -07002312 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002313 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002314 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002315 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002316 select MIPS_MT
2317 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002318 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002319 select SYS_SUPPORTS_SMP
2320 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002321 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002322 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002323 This is a kernel model which is known as SMVP. This is supported
2324 on cores with the MT ASE and uses the available VPEs to implement
2325 virtual processors which supports SMP. This is equivalent to the
2326 Intel Hyperthreading feature. For further information go to
2327 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002328
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002329config MIPS_MT
2330 bool
2331
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002332config SCHED_SMT
2333 bool "SMT (multithreading) scheduler support"
2334 depends on SYS_SUPPORTS_SCHED_SMT
2335 default n
2336 help
2337 SMT scheduler support improves the CPU scheduler's decision making
2338 when dealing with MIPS MT enabled cores at a cost of slightly
2339 increased overhead in some places. If unsure say N here.
2340
2341config SYS_SUPPORTS_SCHED_SMT
2342 bool
2343
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002344config SYS_SUPPORTS_MULTITHREADING
2345 bool
2346
Ralf Baechlef088fc82006-04-05 09:45:47 +01002347config MIPS_MT_FPAFF
2348 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002349 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002350 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002351
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002352config MIPSR2_TO_R6_EMULATOR
2353 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002354 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002355 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002356 default y
2357 help
2358 Choose this option if you want to run non-R6 MIPS userland code.
2359 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002360 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002361 The only reason this is a build-time option is to save ~14K from the
2362 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002363
James Hoganf35764e2018-01-15 20:54:35 +00002364config SYS_SUPPORTS_VPE_LOADER
2365 bool
2366 depends on SYS_SUPPORTS_MULTITHREADING
2367 help
2368 Indicates that the platform supports the VPE loader, and provides
2369 physical_memsize.
2370
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002371config MIPS_VPE_LOADER
2372 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002373 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002374 select CPU_MIPSR2_IRQ_VI
2375 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002376 select MIPS_MT
2377 help
2378 Includes a loader for loading an elf relocatable object
2379 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002380
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002381config MIPS_VPE_LOADER_CMP
2382 bool
2383 default "y"
2384 depends on MIPS_VPE_LOADER && MIPS_CMP
2385
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002386config MIPS_VPE_LOADER_MT
2387 bool
2388 default "y"
2389 depends on MIPS_VPE_LOADER && !MIPS_CMP
2390
Ralf Baechlee01402b2005-07-14 15:57:16 +00002391config MIPS_VPE_LOADER_TOM
2392 bool "Load VPE program into memory hidden from linux"
2393 depends on MIPS_VPE_LOADER
2394 default y
2395 help
2396 The loader can use memory that is present but has been hidden from
2397 Linux using the kernel command line option "mem=xxMB". It's up to
2398 you to ensure the amount you put in the option and the space your
2399 program requires is less or equal to the amount physically present.
2400
Ralf Baechlee01402b2005-07-14 15:57:16 +00002401config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002402 bool "Enable support for AP/SP API (RTLX)"
2403 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002404
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002405config MIPS_VPE_APSP_API_CMP
2406 bool
2407 default "y"
2408 depends on MIPS_VPE_APSP_API && MIPS_CMP
2409
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002410config MIPS_VPE_APSP_API_MT
2411 bool
2412 default "y"
2413 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2414
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002415config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002416 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002417 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002418 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002419 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002420 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002421 select WEAK_ORDERING
2422 default n
2423 help
Paul Burton044505c2014-01-15 10:31:58 +00002424 Select this if you are using a bootloader which implements the "CMP
2425 framework" protocol (ie. YAMON) and want your kernel to make use of
2426 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002427
Paul Burton5cac93b2014-01-15 10:32:00 +00002428 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2429 instead of this.
2430
Paul Burton0ee958e2014-01-15 10:31:53 +00002431config MIPS_CPS
2432 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002433 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002434 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002435 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002436 select SMP
2437 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002438 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002439 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002440 select SYS_SUPPORTS_SMP
2441 select WEAK_ORDERING
2442 help
2443 Select this if you wish to run an SMP kernel across multiple cores
2444 within a MIPS Coherent Processing System. When this option is
2445 enabled the kernel will probe for other cores and boot them with
2446 no external assistance. It is safe to enable this when hardware
2447 support is unavailable.
2448
Paul Burton3179d372014-04-14 11:00:56 +01002449config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002450 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002451 bool
2452
Paul Burton9f98f3d2014-01-15 10:31:51 +00002453config MIPS_CM
2454 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002455 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002456
Paul Burton9c38cf42014-01-15 10:31:52 +00002457config MIPS_CPC
2458 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002459
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460config SB1_PASS_2_WORKAROUNDS
2461 bool
2462 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2463 default y
2464
2465config SB1_PASS_2_1_WORKAROUNDS
2466 bool
2467 depends on CPU_SB1 && CPU_SB1_PASS_2
2468 default y
2469
Sanjay Lal2235a542012-11-21 18:33:59 -08002470
Markos Chandras9e2b5372014-07-21 08:46:14 +01002471choice
2472 prompt "SmartMIPS or microMIPS ASE support"
2473
2474config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2475 bool "None"
2476 help
2477 Select this if you want neither microMIPS nor SmartMIPS support
2478
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002479config CPU_HAS_SMARTMIPS
2480 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002481 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002482 help
2483 SmartMIPS is a extension of the MIPS32 architecture aimed at
2484 increased security at both hardware and software level for
2485 smartcards. Enabling this option will allow proper use of the
2486 SmartMIPS instructions by Linux applications. However a kernel with
2487 this option will not work on a MIPS core without SmartMIPS core. If
2488 you don't know you probably don't have SmartMIPS and should say N
2489 here.
2490
Steven J. Hillbce86082013-03-25 13:27:11 -05002491config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002492 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002493 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002494 help
2495 When this option is enabled the kernel will be built using the
2496 microMIPS ISA
2497
Markos Chandras9e2b5372014-07-21 08:46:14 +01002498endchoice
2499
Paul Burtona5e9a692014-01-27 15:23:10 +00002500config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002501 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002502 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002503 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002504 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002505 help
2506 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2507 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002508 is enabled the kernel will support allocating & switching MSA
2509 vector register contexts. If you know that your kernel will only be
2510 running on CPUs which do not support MSA or that your userland will
2511 not be making use of it then you may wish to say N here to reduce
2512 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002513
2514 If unsure, say Y.
2515
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002517 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002518
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002519config XKS01
2520 bool
2521
Florian Fainelli8256b172016-02-09 12:55:51 -08002522config CPU_HAS_RIXI
2523 bool
2524
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002525config CPU_HAS_LOAD_STORE_LR
2526 bool
2527 help
2528 CPU has support for unaligned load and store instructions:
2529 LWL, LWR, SWL, SWR (Load/store word left/right).
2530 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit systems).
2531
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002532#
2533# Vectored interrupt mode is an R2 feature
2534#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002535config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002536 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002537
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002538#
2539# Extended interrupt mode is an R2 feature
2540#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002541config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002542 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002543
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544config CPU_HAS_SYNC
2545 bool
2546 depends on !CPU_R3000
2547 default y
2548
2549#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002550# CPU non-features
2551#
2552config CPU_DADDI_WORKAROUNDS
2553 bool
2554
2555config CPU_R4000_WORKAROUNDS
2556 bool
2557 select CPU_R4400_WORKAROUNDS
2558
2559config CPU_R4400_WORKAROUNDS
2560 bool
2561
Paul Burton4edf00a2016-05-06 14:36:23 +01002562config MIPS_ASID_SHIFT
2563 int
2564 default 6 if CPU_R3000 || CPU_TX39XX
2565 default 4 if CPU_R8000
2566 default 0
2567
2568config MIPS_ASID_BITS
2569 int
Paul Burton2db003a2016-05-06 14:36:24 +01002570 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002571 default 6 if CPU_R3000 || CPU_TX39XX
2572 default 8
2573
Paul Burton2db003a2016-05-06 14:36:24 +01002574config MIPS_ASID_BITS_VARIABLE
2575 bool
2576
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002577config MIPS_CRC_SUPPORT
2578 bool
2579
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002580#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581# - Highmem only makes sense for the 32-bit kernel.
2582# - The current highmem code will only work properly on physically indexed
2583# caches such as R3000, SB1, R7000 or those that look like they're virtually
2584# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2585# moment we protect the user and offer the highmem option only on machines
2586# where it's known to be safe. This will not offer highmem on a few systems
2587# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2588# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002589# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2590# know they might have memory configurations that could make use of highmem
2591# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592#
2593config HIGHMEM
2594 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002595 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Ralf Baechle797798c2005-08-10 15:17:11 +00002596
2597config CPU_SUPPORTS_HIGHMEM
2598 bool
2599
2600config SYS_SUPPORTS_HIGHMEM
2601 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002603config SYS_SUPPORTS_SMARTMIPS
2604 bool
2605
Steven J. Hilla6a48342013-02-05 16:52:02 -06002606config SYS_SUPPORTS_MICROMIPS
2607 bool
2608
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002609config SYS_SUPPORTS_MIPS16
2610 bool
2611 help
2612 This option must be set if a kernel might be executed on a MIPS16-
2613 enabled CPU even if MIPS16 is not actually being used. In other
2614 words, it makes the kernel MIPS16-tolerant.
2615
Paul Burtona5e9a692014-01-27 15:23:10 +00002616config CPU_SUPPORTS_MSA
2617 bool
2618
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002619config ARCH_FLATMEM_ENABLE
2620 def_bool y
Wu Zhangjinf133f222009-12-01 14:55:42 +08002621 depends on !NUMA && !CPU_LOONGSON2
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002622
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002623config ARCH_DISCONTIGMEM_ENABLE
2624 bool
2625 default y if SGI_IP27
2626 help
David Sterba3dde6ad2007-05-09 07:12:20 +02002627 Say Y to support efficient handling of discontiguous physical memory,
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002628 for architectures which are either NUMA (Non-Uniform Memory Access)
2629 or have huge holes in the physical address space for other reasons.
Mike Rapoportad56b732018-03-21 21:22:47 +02002630 See <file:Documentation/vm/numa.rst> for more.
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002631
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002632config ARCH_SPARSEMEM_ENABLE
2633 bool
Atsushi Nemoto7de58fa2006-07-05 01:22:44 +09002634 select SPARSEMEM_STATIC
Atsushi Nemoto31473742006-07-03 00:09:47 +09002635
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002636config NUMA
2637 bool "NUMA Support"
2638 depends on SYS_SUPPORTS_NUMA
2639 help
2640 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2641 Access). This option improves performance on systems with more
2642 than two nodes; on two node systems it is generally better to
2643 leave it disabled; on single node systems disable this option
2644 disabled.
2645
2646config SYS_SUPPORTS_NUMA
2647 bool
2648
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002649config RELOCATABLE
2650 bool "Relocatable kernel"
Steven J. Hill3ff72be2016-12-13 14:25:37 -06002651 depends on SYS_SUPPORTS_RELOCATABLE && (CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_MIPS32_R6 || CPU_MIPS64_R6 || CAVIUM_OCTEON_SOC)
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002652 help
2653 This builds a kernel image that retains relocation information
2654 so it can be loaded someplace besides the default 1MB.
2655 The relocations make the kernel binary about 15% larger,
2656 but are discarded at runtime
2657
Matt Redfearn069fd762016-03-31 10:05:34 +01002658config RELOCATION_TABLE_SIZE
2659 hex "Relocation table size"
2660 depends on RELOCATABLE
2661 range 0x0 0x01000000
2662 default "0x00100000"
2663 ---help---
2664 A table of relocation data will be appended to the kernel binary
2665 and parsed at boot to fix up the relocated kernel.
2666
2667 This option allows the amount of space reserved for the table to be
2668 adjusted, although the default of 1Mb should be ok in most cases.
2669
2670 The build will fail and a valid size suggested if this is too small.
2671
2672 If unsure, leave at the default value.
2673
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002674config RANDOMIZE_BASE
2675 bool "Randomize the address of the kernel image"
2676 depends on RELOCATABLE
2677 ---help---
2678 Randomizes the physical and virtual address at which the
2679 kernel image is loaded, as a security feature that
2680 deters exploit attempts relying on knowledge of the location
2681 of kernel internals.
2682
2683 Entropy is generated using any coprocessor 0 registers available.
2684
2685 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
2686
2687 If unsure, say N.
2688
2689config RANDOMIZE_BASE_MAX_OFFSET
2690 hex "Maximum kASLR offset" if EXPERT
2691 depends on RANDOMIZE_BASE
2692 range 0x0 0x40000000 if EVA || 64BIT
2693 range 0x0 0x08000000
2694 default "0x01000000"
2695 ---help---
2696 When kASLR is active, this provides the maximum offset that will
2697 be applied to the kernel image. It should be set according to the
2698 amount of physical RAM available in the target system minus
2699 PHYSICAL_START and must be a power of 2.
2700
2701 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2702 EVA or 64-bit. The default is 16Mb.
2703
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002704config NODES_SHIFT
2705 int
2706 default "6"
2707 depends on NEED_MULTIPLE_NODES
2708
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002709config HW_PERF_EVENTS
2710 bool "Enable hardware performance counter support for perf events"
Yang Shi23021b22016-02-19 15:42:11 -08002711 depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON3)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002712 default y
2713 help
2714 Enable hardware performance counter support for perf events. If
2715 disabled, perf events will use software events only.
2716
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717config SMP
2718 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002719 depends on SYS_SUPPORTS_SMP
2720 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002722 a system with only one CPU, say N. If you have a system with more
2723 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724
Robert Graffham4a474152014-01-23 15:55:29 -08002725 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 machines, but will use only one CPU of a multiprocessor machine. If
2727 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002728 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729 will run faster if you say N here.
2730
2731 People using multiprocessor machines who say Y here should also say
2732 Y to "Enhanced Real Time Clock Support", below.
2733
Adrian Bunk03502fa2008-02-03 15:50:21 +02002734 See also the SMP-HOWTO available at
2735 <http://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736
2737 If you don't know what to do here, say N.
2738
Matt Redfearn7840d612016-07-07 08:50:40 +01002739config HOTPLUG_CPU
2740 bool "Support for hot-pluggable CPUs"
2741 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2742 help
2743 Say Y here to allow turning CPUs off and on. CPUs can be
2744 controlled through /sys/devices/system/cpu.
2745 (Note: power management support will enable this option
2746 automatically on SMP systems. )
2747 Say N if you want to disable CPU hotplug.
2748
Ralf Baechle87353d82007-11-19 12:23:51 +00002749config SMP_UP
2750 bool
2751
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002752config SYS_SUPPORTS_MIPS_CMP
2753 bool
2754
Paul Burton0ee958e2014-01-15 10:31:53 +00002755config SYS_SUPPORTS_MIPS_CPS
2756 bool
2757
Ralf Baechlee73ea272006-06-04 11:51:46 +01002758config SYS_SUPPORTS_SMP
2759 bool
2760
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002761config NR_CPUS_DEFAULT_4
2762 bool
2763
2764config NR_CPUS_DEFAULT_8
2765 bool
2766
2767config NR_CPUS_DEFAULT_16
2768 bool
2769
2770config NR_CPUS_DEFAULT_32
2771 bool
2772
2773config NR_CPUS_DEFAULT_64
2774 bool
2775
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302777 int "Maximum number of CPUs (2-256)"
2778 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002780 default "4" if NR_CPUS_DEFAULT_4
2781 default "8" if NR_CPUS_DEFAULT_8
2782 default "16" if NR_CPUS_DEFAULT_16
2783 default "32" if NR_CPUS_DEFAULT_32
2784 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785 help
2786 This allows you to specify the maximum number of CPUs which this
2787 kernel will support. The maximum supported value is 32 for 32-bit
2788 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002789 sense is 1 for Qemu (useful only for kernel debugging purposes)
2790 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791
2792 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002793 approximately eight kilobytes to the kernel image. For best
2794 performance should round up your number of processors to the next
2795 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002796
Al Cooper399aaa22012-07-13 16:44:53 -04002797config MIPS_PERF_SHARED_TC_COUNTERS
2798 bool
2799
David Daney7820b842017-09-28 12:34:04 -05002800config MIPS_NR_CPU_NR_MAP_1024
2801 bool
2802
2803config MIPS_NR_CPU_NR_MAP
2804 int
2805 depends on SMP
2806 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2807 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2808
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002809#
2810# Timer Interrupt Frequency Configuration
2811#
2812
2813choice
2814 prompt "Timer frequency"
2815 default HZ_250
2816 help
2817 Allows the configuration of the timer frequency.
2818
Paul Burton67596572015-09-22 10:16:39 -07002819 config HZ_24
2820 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2821
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002822 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00002823 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002824
2825 config HZ_100
2826 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2827
2828 config HZ_128
2829 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2830
2831 config HZ_250
2832 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2833
2834 config HZ_256
2835 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2836
2837 config HZ_1000
2838 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2839
2840 config HZ_1024
2841 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2842
2843endchoice
2844
Paul Burton67596572015-09-22 10:16:39 -07002845config SYS_SUPPORTS_24HZ
2846 bool
2847
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002848config SYS_SUPPORTS_48HZ
2849 bool
2850
2851config SYS_SUPPORTS_100HZ
2852 bool
2853
2854config SYS_SUPPORTS_128HZ
2855 bool
2856
2857config SYS_SUPPORTS_250HZ
2858 bool
2859
2860config SYS_SUPPORTS_256HZ
2861 bool
2862
2863config SYS_SUPPORTS_1000HZ
2864 bool
2865
2866config SYS_SUPPORTS_1024HZ
2867 bool
2868
2869config SYS_SUPPORTS_ARBIT_HZ
2870 bool
Paul Burton67596572015-09-22 10:16:39 -07002871 default y if !SYS_SUPPORTS_24HZ && \
2872 !SYS_SUPPORTS_48HZ && \
2873 !SYS_SUPPORTS_100HZ && \
2874 !SYS_SUPPORTS_128HZ && \
2875 !SYS_SUPPORTS_250HZ && \
2876 !SYS_SUPPORTS_256HZ && \
2877 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002878 !SYS_SUPPORTS_1024HZ
2879
2880config HZ
2881 int
Paul Burton67596572015-09-22 10:16:39 -07002882 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002883 default 48 if HZ_48
2884 default 100 if HZ_100
2885 default 128 if HZ_128
2886 default 250 if HZ_250
2887 default 256 if HZ_256
2888 default 1000 if HZ_1000
2889 default 1024 if HZ_1024
2890
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08002891config SCHED_HRTICK
2892 def_bool HIGH_RES_TIMERS
2893
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002894config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08002895 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07002896 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002897 help
2898 kexec is a system call that implements the ability to shutdown your
2899 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02002900 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002901 you can start any kernel with it, not just Linux.
2902
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002903 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002904
2905 It is an ongoing process to be certain the hardware in a machine
2906 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002907 initially work for you. As of this writing the exact hardware
2908 interface is strongly in flux, so no good recommendation can be
2909 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002910
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02002911config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01002912 bool "Kernel crash dumps"
2913 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02002914 Generate crash dump after being started by kexec.
2915 This should be normally only set in special crash dump kernels
2916 which are loaded in the main kernel with kexec-tools into
2917 a specially reserved region and then later executed after
2918 a crash by kdump/kexec. The crash dump kernel must be compiled
2919 to a memory address not used by the main kernel or firmware using
2920 PHYSICAL_START.
2921
2922config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01002923 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01002924 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01002925 depends on CRASH_DUMP
2926 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02002927 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
2928 If you plan to use kernel for capturing the crash dump change
2929 this value to start of the reserved region (the "X" value as
2930 specified in the "crashkernel=YM@XM" command line boot parameter
2931 passed to the panic-ed kernel).
2932
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002933config SECCOMP
2934 bool "Enable seccomp to safely compute untrusted bytecode"
Ralf Baechle293c5bd2007-07-25 16:19:33 +01002935 depends on PROC_FS
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002936 default y
2937 help
2938 This kernel feature is useful for number crunching applications
2939 that may need to compute untrusted bytecode during their
2940 execution. By using pipes or other transports made available to
2941 the process as file descriptors supporting the read/write
2942 syscalls, it's possible to isolate those applications in
2943 their own address space using seccomp. Once seccomp is
2944 enabled via /proc/<pid>/seccomp, it cannot be disabled
2945 and the task is only allowed to execute a few safe syscalls
2946 defined by each seccomp mode.
2947
2948 If unsure, say Y. Only embedded should say N here.
2949
Paul Burton597ce172013-11-22 13:12:07 +00002950config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00002951 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00002952 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00002953 help
2954 When this is enabled, the kernel will support use of 64-bit floating
2955 point registers with binaries using the O32 ABI along with the
2956 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
2957 32-bit MIPS systems this support is at the cost of increasing the
2958 size and complexity of the compiled FPU emulator. Thus if you are
2959 running a MIPS32 system and know that none of your userland binaries
2960 will require 64-bit floating point, you may wish to reduce the size
2961 of your kernel & potentially improve FP emulation performance by
2962 saying N here.
2963
Paul Burton06e2e882014-02-14 17:55:18 +00002964 Although binutils currently supports use of this flag the details
2965 concerning its effect upon the O32 ABI in userland are still being
2966 worked on. In order to avoid userland becoming dependant upon current
2967 behaviour before the details have been finalised, this option should
2968 be considered experimental and only enabled by those working upon
2969 said details.
2970
2971 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00002972
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06002973config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02002974 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06002975 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08002976 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07002977 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06002978
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07002979config UHI_BOOT
2980 bool
2981
Andrew Bresticker7fafb062014-08-21 13:04:20 -07002982config BUILTIN_DTB
2983 bool
2984
Jonas Gorski1da8f172015-04-12 12:24:58 +02002985choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02002986 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02002987 default MIPS_NO_APPENDED_DTB
2988
2989 config MIPS_NO_APPENDED_DTB
2990 bool "None"
2991 help
2992 Do not enable appended dtb support.
2993
Aaro Koskinen87db5372015-09-11 17:46:14 +03002994 config MIPS_ELF_APPENDED_DTB
2995 bool "vmlinux"
2996 help
2997 With this option, the boot code will look for a device tree binary
2998 DTB) included in the vmlinux ELF section .appended_dtb. By default
2999 it is empty and the DTB can be appended using binutils command
3000 objcopy:
3001
3002 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3003
3004 This is meant as a backward compatiblity convenience for those
3005 systems with a bootloader that can't be upgraded to accommodate
3006 the documented boot protocol using a device tree.
3007
Jonas Gorski1da8f172015-04-12 12:24:58 +02003008 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003009 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003010 help
3011 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003012 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003013 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3014
3015 This is meant as a backward compatibility convenience for those
3016 systems with a bootloader that can't be upgraded to accommodate
3017 the documented boot protocol using a device tree.
3018
3019 Beware that there is very little in terms of protection against
3020 this option being confused by leftover garbage in memory that might
3021 look like a DTB header after a reboot if no actual DTB is appended
3022 to vmlinux.bin. Do not leave this option active in a production kernel
3023 if you don't intend to always append a DTB.
3024endchoice
3025
Jonas Gorski20249722015-10-12 13:13:02 +02003026choice
3027 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003028 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Paul Burton3f5f0a42016-10-05 18:18:21 +01003029 !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003030 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003031 default MIPS_CMDLINE_FROM_BOOTLOADER
3032
3033 config MIPS_CMDLINE_FROM_DTB
3034 depends on USE_OF
3035 bool "Dtb kernel arguments if available"
3036
3037 config MIPS_CMDLINE_DTB_EXTEND
3038 depends on USE_OF
3039 bool "Extend dtb kernel arguments with bootloader arguments"
3040
3041 config MIPS_CMDLINE_FROM_BOOTLOADER
3042 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003043
3044 config MIPS_CMDLINE_BUILTIN_EXTEND
3045 depends on CMDLINE_BOOL
3046 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003047endchoice
3048
Ralf Baechle5e83d432005-10-29 19:32:41 +01003049endmenu
3050
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003051config LOCKDEP_SUPPORT
3052 bool
3053 default y
3054
3055config STACKTRACE_SUPPORT
3056 bool
3057 default y
3058
Aaro Koskinene1e16112015-10-23 15:39:02 +03003059config HAVE_LATENCYTOP_SUPPORT
3060 bool
3061 default y
3062
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003063config PGTABLE_LEVELS
3064 int
Alex Belits3377e222017-02-16 17:27:34 -08003065 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003066 default 3 if 64BIT && !PAGE_SIZE_64KB
3067 default 2
3068
Paul Burton6c359eb2018-07-27 18:23:20 -07003069config MIPS_AUTO_PFN_OFFSET
3070 bool
3071
Linus Torvalds1da177e2005-04-16 15:20:36 -07003072menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3073
Paul Burtonc5611df2016-10-05 18:18:12 +01003074config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003075 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003076 bool
3077
3078config PCI_DRIVERS_LEGACY
3079 def_bool !PCI_DRIVERS_GENERIC
3080 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003081 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082
3083#
3084# ISA support is now enabled via select. Too many systems still have the one
3085# or other ISA chip on the board that users don't know about so don't expect
3086# users to choose the right thing ...
3087#
3088config ISA
3089 bool
3090
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091config TC
3092 bool "TURBOchannel support"
3093 depends on MACH_DECSTATION
3094 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003095 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3096 processors. TURBOchannel programming specifications are available
3097 at:
3098 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3099 and:
3100 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3101 Linux driver support status is documented at:
3102 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103
Linus Torvalds1da177e2005-04-16 15:20:36 -07003104config MMU
3105 bool
3106 default y
3107
Matt Redfearn109c32f2016-11-24 17:32:45 +00003108config ARCH_MMAP_RND_BITS_MIN
3109 default 12 if 64BIT
3110 default 8
3111
3112config ARCH_MMAP_RND_BITS_MAX
3113 default 18 if 64BIT
3114 default 15
3115
3116config ARCH_MMAP_RND_COMPAT_BITS_MIN
3117 default 8
3118
3119config ARCH_MMAP_RND_COMPAT_BITS_MAX
3120 default 15
3121
Ralf Baechled865bea2007-10-11 23:46:10 +01003122config I8253
3123 bool
Russell King798778b2011-05-08 19:03:03 +01003124 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003125 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003126 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003127
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003128config ZONE_DMA
3129 bool
3130
Ralf Baechlecce335a2007-11-03 02:05:43 +00003131config ZONE_DMA32
3132 bool
3133
Linus Torvalds1da177e2005-04-16 15:20:36 -07003134endmenu
3135
Linus Torvalds1da177e2005-04-16 15:20:36 -07003136config TRAD_SIGNALS
3137 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003138
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003140 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141
3142config COMPAT
3143 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003145config SYSVIPC_COMPAT
3146 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003147
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148config MIPS32_O32
3149 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003150 depends on 64BIT
3151 select ARCH_WANT_OLD_COMPAT_IPC
3152 select COMPAT
3153 select MIPS32_COMPAT
3154 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 help
3156 Select this option if you want to run o32 binaries. These are pure
3157 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3158 existing binaries are in this format.
3159
3160 If unsure, say Y.
3161
3162config MIPS32_N32
3163 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003164 depends on 64BIT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003165 select COMPAT
3166 select MIPS32_COMPAT
3167 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168 help
3169 Select this option if you want to run n32 binaries. These are
3170 64-bit binaries using 32-bit quantities for addressing and certain
3171 data that would normally be 64-bit. They are used in special
3172 cases.
3173
3174 If unsure, say N.
3175
3176config BINFMT_ELF32
3177 bool
3178 default y if MIPS32_O32 || MIPS32_N32
Ralf Baechlef43edca2016-05-23 16:22:26 -07003179 select ELFCORE
Linus Torvalds1da177e2005-04-16 15:20:36 -07003180
Ralf Baechle21162452007-02-09 17:08:58 +00003181menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003182
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003183config ARCH_HIBERNATION_POSSIBLE
3184 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003185 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003186
Johannes Bergf4cb5702007-12-08 02:14:00 +01003187config ARCH_SUSPEND_POSSIBLE
3188 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003189 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003190
Ralf Baechle21162452007-02-09 17:08:58 +00003191source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003192
Linus Torvalds1da177e2005-04-16 15:20:36 -07003193endmenu
3194
Viresh Kumar7a998932013-04-04 12:54:21 +00003195config MIPS_EXTERNAL_TIMER
3196 bool
3197
Viresh Kumar7a998932013-04-04 12:54:21 +00003198menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003199
3200if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003201source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003202endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003203
Paul Burtonc095eba2014-04-14 16:24:22 +01003204source "drivers/cpuidle/Kconfig"
3205
3206endmenu
3207
Ralf Baechle98cdee02012-11-15 10:35:42 +01003208source "drivers/firmware/Kconfig"
3209
Sanjay Lal2235a542012-11-21 18:33:59 -08003210source "arch/mips/kvm/Kconfig"