blob: 595916e504a3e093c8b2f710d25e1352a4fade86 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T if !64BIT
Paul Burtonea6a3732018-11-07 23:14:09 +00006 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Alexander Lobakin34c01e42020-01-22 13:58:51 +03007 select ARCH_HAS_FORTIFY_SOURCE
8 select ARCH_HAS_KCOV
9 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
Matt Redfearn12597982017-05-15 10:46:35 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080011 select ARCH_HAS_UBSAN_SANITIZE_ALL
Matt Redfearn12597982017-05-15 10:46:35 +010012 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020013 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010014 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070015 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070016 select ARCH_USE_QUEUED_SPINLOCKS
Alexandre Ghiti9035bd22019-09-23 15:39:18 -070017 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Matt Redfearn12597982017-05-15 10:46:35 +010018 select ARCH_WANT_IPC_PARSE_VERSION
Shile Zhang10916702019-12-04 08:46:31 +080019 select BUILDTIME_TABLE_SORT
Matt Redfearn12597982017-05-15 10:46:35 +010020 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000021 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010022 select CPU_PM if CPU_IDLE
23 select GENERIC_ATOMIC64 if !64BIT
24 select GENERIC_CLOCKEVENTS
25 select GENERIC_CMOS_UPDATE
26 select GENERIC_CPU_AUTOPROBE
Vincenzo Frascino24640f22019-06-21 10:52:46 +010027 select GENERIC_GETTIMEOFDAY
Paul Burtonb962aeb2018-08-29 14:54:00 -070028 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010029 select GENERIC_IRQ_PROBE
30 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010031 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010032 select GENERIC_LIB_ASHLDI3
33 select GENERIC_LIB_ASHRDI3
34 select GENERIC_LIB_CMPDI2
35 select GENERIC_LIB_LSHRDI3
36 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010037 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
38 select GENERIC_SMP_IDLE_THREAD
39 select GENERIC_TIME_VSYSCALL
Christoph Hellwig446f0622019-07-11 20:56:52 -070040 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010041 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070042 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010043 select HAVE_ARCH_JUMP_LABEL
Jason Wessel88547002008-07-29 15:58:53 -050044 select HAVE_ARCH_KGDB
Matt Redfearn109c32f2016-11-24 17:32:45 +000045 select HAVE_ARCH_MMAP_RND_BITS if MMU
46 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000047 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020048 select HAVE_ARCH_TRACEHOOK
Daniel Silsby45e03e62019-07-15 17:40:01 -040049 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +090050 select HAVE_ASM_MODVERSIONS
Paul Burton36366e32019-12-05 10:23:18 -080051 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
Matt Redfearn12597982017-05-15 10:46:35 +010052 select HAVE_CONTEXT_TRACKING
Frederic Weisbecker490f5612020-01-27 16:41:52 +010053 select HAVE_TIF_NOHZ
Wu Zhangjin64575f92010-10-27 18:59:09 +080054 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010055 select HAVE_DEBUG_KMEMLEAK
56 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010057 select HAVE_DMA_CONTIGUOUS
58 select HAVE_DYNAMIC_FTRACE
Alexander Lobakin34c01e42020-01-22 13:58:51 +030059 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
Matt Redfearn12597982017-05-15 10:46:35 +010060 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070061 select HAVE_FAST_GUP
Matt Redfearn12597982017-05-15 10:46:35 +010062 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080063 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010064 select HAVE_FUNCTION_TRACER
Alexander Lobakin34c01e42020-01-22 13:58:51 +030065 select HAVE_GCC_PLUGINS
66 select HAVE_GENERIC_VDSO
Matt Redfearn12597982017-05-15 10:46:35 +010067 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070068 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010069 select HAVE_IRQ_EXIT_ON_IRQ_STACK
70 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070071 select HAVE_KPROBES
72 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000073 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
David Howells786d35d2012-09-28 14:31:03 +093074 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070075 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010076 select HAVE_OPROFILE
77 select HAVE_PERF_EVENTS
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020078 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070079 select HAVE_RSEQ
Hassan Naveed16c0f032019-11-15 23:44:49 +000080 select HAVE_SPARSE_SYSCALL_NR
Masahiro Yamadad148eac2018-06-14 19:36:45 +090081 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010082 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010083 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010084 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010085 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010086 select MODULES_USE_ELF_REL if MODULES
Alexander Lobakin34c01e42020-01-22 13:58:51 +030087 select MODULES_USE_ELF_RELA if MODULES && 64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010088 select PERF_USE_VMALLOC
Arnd Bergmann05a0a342018-08-28 16:26:30 +020089 select RTC_LIB
Matt Redfearn12597982017-05-15 10:46:35 +010090 select SYSCTL_EXCEPTION_TRACE
91 select VIRT_TO_BUS
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Christoph Hellwigd3991572020-04-16 17:00:07 +020093config MIPS_FIXUP_BIGPHYS_ADDR
94 bool
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096menu "Machine selection"
97
Ralf Baechle5e83d432005-10-29 19:32:41 +010098choice
99 prompt "System type"
Matt Redfearnd41e6852016-12-14 15:09:42 +0000100 default MIPS_GENERIC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Paul Burtoneed0eab2016-10-05 18:18:20 +0100102config MIPS_GENERIC
103 bool "Generic board-agnostic MIPS kernel"
104 select BOOT_RAW
105 select BUILTIN_DTB
106 select CEVT_R4K
107 select CLKSRC_MIPS_GIC
108 select COMMON_CLK
Paul Burtoneed0eab2016-10-05 18:18:20 +0100109 select CPU_MIPSR2_IRQ_EI
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300110 select CPU_MIPSR2_IRQ_VI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100111 select CSRC_R4K
112 select DMA_PERDEV_COHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100113 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100114 select IRQ_MIPS_CPU
Paul Burton0211d492018-07-27 18:23:21 -0700115 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100116 select MIPS_CPU_SCACHE
117 select MIPS_GIC
118 select MIPS_L1_CACHE_SHIFT_7
119 select NO_EXCEPT_FILL
120 select PCI_DRIVERS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100121 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000122 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100123 select SYS_HAS_CPU_MIPS32_R1
124 select SYS_HAS_CPU_MIPS32_R2
125 select SYS_HAS_CPU_MIPS32_R6
126 select SYS_HAS_CPU_MIPS64_R1
127 select SYS_HAS_CPU_MIPS64_R2
128 select SYS_HAS_CPU_MIPS64_R6
129 select SYS_SUPPORTS_32BIT_KERNEL
130 select SYS_SUPPORTS_64BIT_KERNEL
131 select SYS_SUPPORTS_BIG_ENDIAN
132 select SYS_SUPPORTS_HIGHMEM
133 select SYS_SUPPORTS_LITTLE_ENDIAN
134 select SYS_SUPPORTS_MICROMIPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100135 select SYS_SUPPORTS_MIPS16
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300136 select SYS_SUPPORTS_MIPS_CPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100137 select SYS_SUPPORTS_MULTITHREADING
138 select SYS_SUPPORTS_RELOCATABLE
139 select SYS_SUPPORTS_SMARTMIPS
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300140 select UHI_BOOT
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100141 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
142 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
143 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
144 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
145 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
146 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100147 select USE_OF
148 help
149 Select this to build a kernel which aims to support multiple boards,
150 generally using a flattened device tree passed from the bootloader
151 using the boot protocol defined in the UHI (Unified Hosting
152 Interface) specification.
153
Manuel Lauss42a4f172010-07-15 21:45:04 +0200154config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900155 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200156 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100157 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600158 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200159 select IRQ_MIPS_CPU
Manuel Lauss88e9a932014-02-20 14:59:23 +0100160 select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is
Christoph Hellwigd3991572020-04-16 17:00:07 +0200161 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
Manuel Lauss42a4f172010-07-15 21:45:04 +0200162 select SYS_HAS_CPU_MIPS32_R1
163 select SYS_SUPPORTS_32BIT_KERNEL
164 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200165 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800166 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200167 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200169config AR7
170 bool "Texas Instruments AR7"
171 select BOOT_ELF32
172 select DMA_NONCOHERENT
173 select CEVT_R4K
174 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200175 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200176 select NO_EXCEPT_FILL
177 select SWAP_IO_SPACE
178 select SYS_HAS_CPU_MIPS32_R1
179 select SYS_HAS_EARLY_PRINTK
180 select SYS_SUPPORTS_32BIT_KERNEL
181 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200182 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800183 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200184 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200185 select VLYNQ
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700186 select HAVE_LEGACY_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200187 help
188 Support for the Texas Instruments AR7 System-on-a-Chip
189 family: TNETD7100, 7200 and 7300.
190
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400191config ATH25
192 bool "Atheros AR231x/AR531x SoC support"
193 select CEVT_R4K
194 select CSRC_R4K
195 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200196 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400197 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400198 select SYS_HAS_CPU_MIPS32_R1
199 select SYS_SUPPORTS_BIG_ENDIAN
200 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400201 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400202 help
203 Support for Atheros AR231x and Atheros AR531x based boards
204
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100205config ATH79
206 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200207 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100208 select BOOT_RAW
209 select CEVT_R4K
210 select CSRC_R4K
211 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200212 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200213 select PINCTRL
Alban Bedel411520a2015-04-19 14:30:04 +0200214 select COMMON_CLK
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200215 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100216 select SYS_HAS_CPU_MIPS32_R2
217 select SYS_HAS_EARLY_PRINTK
218 select SYS_SUPPORTS_32BIT_KERNEL
219 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200220 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100221 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200222 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100223 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100224 help
225 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
226
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800227config BMIPS_GENERIC
228 bool "Broadcom Generic BMIPS kernel"
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200229 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
230 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700231 select BOOT_RAW
232 select NO_EXCEPT_FILL
233 select USE_OF
234 select CEVT_R4K
235 select CSRC_R4K
236 select SYNC_R4K
237 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000238 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800239 select BCM7038_L1_IRQ
240 select BCM7120_L2_IRQ
241 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200242 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800243 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700244 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800245 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700246 select SYS_SUPPORTS_BIG_ENDIAN
247 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800248 select SYS_HAS_CPU_BMIPS32_3300
249 select SYS_HAS_CPU_BMIPS4350
250 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700251 select SYS_HAS_CPU_BMIPS5000
252 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800253 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
254 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
255 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
256 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700257 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700258 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800259 Build a generic DT-based kernel image that boots on select
260 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
261 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
262 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700263
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200264config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100265 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000266 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100267 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000268 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200269 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100270 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200271 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100272 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000273 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200274 select SYS_SUPPORTS_32BIT_KERNEL
275 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200276 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200277 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200278 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100279 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200280 select GPIOLIB
281 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200282 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100283 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000284 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200285 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100286 Support for BCM47XX based boards
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200287
Maxime Bizone7300d02009-08-18 13:23:37 +0100288config BCM63XX
289 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000290 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100291 select CEVT_R4K
292 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200293 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100294 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200295 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100296 select SYS_SUPPORTS_32BIT_KERNEL
297 select SYS_SUPPORTS_BIG_ENDIAN
298 select SYS_HAS_EARLY_PRINTK
299 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200300 select GPIOLIB
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800301 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200302 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700303 select HAVE_LEGACY_CLK
Maxime Bizone7300d02009-08-18 13:23:37 +0100304 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100305 Support for BCM63XX based boards
Maxime Bizone7300d02009-08-18 13:23:37 +0100306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200308 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100309 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000310 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900311 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100313 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100314 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200316 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900317 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900318 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100319 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900320 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700321 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100322 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100323 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100324 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200327 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900329 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100330 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900331 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100332 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100333 select CPU_DADDI_WORKAROUNDS if 64BIT
334 select CPU_R4000_WORKAROUNDS if 64BIT
335 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700337 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200338 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100339 select SYS_HAS_CPU_R3000
340 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700341 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800342 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100343 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900344 select SYS_SUPPORTS_128HZ
345 select SYS_SUPPORTS_256HZ
346 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800347 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100348 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 This enables support for DEC's MIPS based workstations. For details
350 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
351 DECstation porting pages on <http://decstation.unix-ag.org/>.
352
353 If you have one of the following DECstation Models you definitely
354 want to choose R4xx0 for the CPU Type:
355
Ralf Baechle93088162007-08-29 14:21:45 +0100356 DECstation 5000/50
357 DECstation 5000/150
358 DECstation 5000/260
359 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 otherwise choose R3000.
362
Ralf Baechle5e83d432005-10-29 19:32:41 +0100363config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200364 bool "Jazz family of machines"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200365 select ARC_MEMORY
366 select ARC_PROMLIB
Ralf Baechlea211a0822018-02-05 15:37:43 +0100367 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100368 select ARCH_MIGHT_HAVE_PC_SERIO
Christoph Hellwig2f9237d2020-07-08 09:30:00 +0200369 select DMA_OPS
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100370 select FW_ARC
371 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100372 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100373 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000374 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100375 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100376 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100377 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200378 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100379 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100380 select I8259
381 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100382 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100383 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800384 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900385 select SYS_SUPPORTS_100HZ
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100387 This a family of machines based on the MIPS R4030 chipset which was
388 used by several vendors to build RISC/os and Windows NT workstations.
389 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
390 Olivetti M700-10 workstations.
Ralf Baechle5e83d432005-10-29 19:32:41 +0100391
Paul Burtonde361e82015-05-24 16:11:13 +0100392config MACH_INGENIC
393 bool "Ingenic SoC based machines"
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000394 select SYS_SUPPORTS_32BIT_KERNEL
395 select SYS_SUPPORTS_LITTLE_ENDIAN
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200396 select SYS_SUPPORTS_ZBOOT_UART16550
Daniel Silsbyb35d2652019-07-15 17:40:02 -0400397 select CPU_SUPPORTS_HUGEPAGES
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000398 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200399 select IRQ_MIPS_CPU
Paul Cercueil37b4c3c2017-05-12 18:52:58 +0200400 select PINCTRL
Linus Walleijd30a2b42016-04-19 11:23:22 +0200401 select GPIOLIB
Paul Burtonff1930c2015-05-24 16:11:36 +0100402 select COMMON_CLK
Lars-Peter Clausen83bc7692011-09-24 02:29:46 +0200403 select GENERIC_IRQ_CHIP
Paul Cercueil15205fc2019-02-21 19:43:10 -0300404 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
Paul Burtonffb1843d052015-05-24 16:11:15 +0100405 select USE_OF
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000406
John Crispin171bb2f2011-03-30 09:27:47 +0200407config LANTIQ
408 bool "Lantiq based platforms"
409 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200410 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200411 select CEVT_R4K
412 select CSRC_R4K
413 select SYS_HAS_CPU_MIPS32_R1
414 select SYS_HAS_CPU_MIPS32_R2
415 select SYS_SUPPORTS_BIG_ENDIAN
416 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200417 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200418 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000419 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200420 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200421 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200422 select SWAP_IO_SPACE
423 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200424 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700425 select HAVE_LEGACY_CLK
John Crispina0392222012-04-13 20:56:13 +0200426 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200427 select PINCTRL
428 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200429 select ARCH_HAS_RESET_CONTROLLER
430 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200431
Huacai Chen30ad29b2015-04-21 10:00:35 +0800432config MACH_LOONGSON32
Huacai Chencaed1d12019-11-04 14:11:21 +0800433 bool "Loongson 32-bit family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800434 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900435 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800436 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800437
Huacai Chen30ad29b2015-04-21 10:00:35 +0800438 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
439 the Institute of Computing Technology (ICT), Chinese Academy of
440 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900441
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800442config MACH_LOONGSON2EF
443 bool "Loongson-2E/F family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200444 select SYS_SUPPORTS_ZBOOT
445 help
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800446 This enables the support of early Loongson-2E/F family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200447
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800448config MACH_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +0800449 bool "Loongson 64-bit family of machines"
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800450 select ARCH_SPARSEMEM_ENABLE
451 select ARCH_MIGHT_HAVE_PC_PARPORT
452 select ARCH_MIGHT_HAVE_PC_SERIO
453 select GENERIC_ISA_DMA_SUPPORT_BROKEN
454 select BOOT_ELF32
455 select BOARD_SCACHE
456 select CSRC_R4K
457 select CEVT_R4K
458 select CPU_HAS_WB
459 select FORCE_PCI
460 select ISA
461 select I8259
462 select IRQ_MIPS_CPU
Jiaxun Yang7d6d2832020-05-27 14:34:34 +0800463 select NO_EXCEPT_FILL
Tiezhu Yang5125bfe2020-03-31 15:00:06 +0800464 select NR_CPUS_DEFAULT_64
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800465 select USE_GENERIC_EARLY_PRINTK_8250
Jiaxun Yang6423e592020-05-26 17:21:16 +0800466 select PCI_DRIVERS_GENERIC
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800467 select SYS_HAS_CPU_LOONGSON64
468 select SYS_HAS_EARLY_PRINTK
469 select SYS_SUPPORTS_SMP
470 select SYS_SUPPORTS_HOTPLUG_CPU
471 select SYS_SUPPORTS_NUMA
472 select SYS_SUPPORTS_64BIT_KERNEL
473 select SYS_SUPPORTS_HIGHMEM
474 select SYS_SUPPORTS_LITTLE_ENDIAN
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800475 select SYS_SUPPORTS_ZBOOT
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800476 select ZONE_DMA32
477 select NUMA
Jiaxun Yang87fcfa72020-03-25 11:55:02 +0800478 select COMMON_CLK
479 select USE_OF
480 select BUILTIN_DTB
Huacai Chen39c14852020-07-29 14:58:37 +0800481 select PCI_HOST_GENERIC
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800482 help
Huacai Chencaed1d12019-11-04 14:11:21 +0800483 This enables the support of Loongson-2/3 family of machines.
484
485 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
486 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
487 and Loongson-2F which will be removed), developed by the Institute
488 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200489
Andrew Bresticker6a438302015-03-16 14:43:10 -0700490config MACH_PISTACHIO
491 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700492 select BOOT_ELF32
493 select BOOT_RAW
494 select CEVT_R4K
495 select CLKSRC_MIPS_GIC
496 select COMMON_CLK
497 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100498 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200499 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200500 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700501 select MFD_SYSCON
502 select MIPS_CPU_SCACHE
503 select MIPS_GIC
504 select PINCTRL
505 select REGULATOR
506 select SYS_HAS_CPU_MIPS32_R2
507 select SYS_SUPPORTS_32BIT_KERNEL
508 select SYS_SUPPORTS_LITTLE_ENDIAN
509 select SYS_SUPPORTS_MIPS_CPS
510 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100511 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700512 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300513 select SYS_HAS_EARLY_PRINTK
514 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700515 select USE_OF
516 help
517 This enables support for the IMG Pistachio SoC platform.
518
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200520 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000521 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100522 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100523 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000525 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100526 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100527 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700528 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700529 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200530 select CSRC_R4K
Felix Fietkau885014b2013-09-27 14:41:44 +0200531 select DMA_MAYBE_COHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100533 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100534 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100535 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200537 select IRQ_MIPS_CPU
Ralf Baechle5e83d432005-10-29 19:32:41 +0100538 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100539 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200540 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700541 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100542 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200543 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700544 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100546 select SYS_HAS_CPU_MIPS32_R1
547 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000548 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600549 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000550 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100551 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200552 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000553 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100554 select SYS_HAS_CPU_NEVADA
555 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700556 select SYS_SUPPORTS_32BIT_KERNEL
557 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100558 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600559 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100560 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000561 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200562 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700563 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000564 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100565 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200566 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100567 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000568 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800569 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100570 select USE_OF
James Hoganabcc82b2015-04-27 15:07:19 +0100571 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000573 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 board.
575
Joshua Henderson2572f002016-01-13 18:15:39 -0700576config MACH_PIC32
577 bool "Microchip PIC32 Family"
578 help
579 This enables support for the Microchip PIC32 family of platforms.
580
581 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
582 microcontrollers.
583
Ralf Baechle5e83d432005-10-29 19:32:41 +0100584config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900585 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100586 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000587 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100588 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200589 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200590 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100591
John Crispinae2b5bb2013-01-20 22:05:30 +0100592config RALINK
593 bool "Ralink based machines"
594 select CEVT_R4K
595 select CSRC_R4K
596 select BOOT_RAW
597 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200598 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100599 select USE_OF
600 select SYS_HAS_CPU_MIPS32_R1
601 select SYS_HAS_CPU_MIPS32_R2
602 select SYS_SUPPORTS_32BIT_KERNEL
603 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200604 select SYS_SUPPORTS_MIPS16
John Crispinae2b5bb2013-01-20 22:05:30 +0100605 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100606 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200607 select ARCH_HAS_RESET_CONTROLLER
608 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100609
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200611 bool "SGI IP22 (Indy/Indigo2)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200612 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200613 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100614 select FW_ARC
615 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100616 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100618 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000619 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100620 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100622 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100623 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100624 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200626 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000627 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100628 select SGI_HAS_I8042
629 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200630 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100631 select SGI_HAS_SEEQ
632 select SGI_HAS_WD93
633 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100635 select SYS_HAS_CPU_R4X00
636 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200637 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700638 select SYS_SUPPORTS_32BIT_KERNEL
639 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100640 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +0200641 select WAR_R4600_V1_INDEX_ICACHEOP
Florian Fainelli930beb52014-01-14 09:54:38 -0800642 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 help
644 This are the SGI Indy, Challenge S and Indigo2, as well as certain
645 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
646 that runs on these, say Y here.
647
648config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200649 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200650 select ARCH_HAS_PHYS_TO_DMA
Mike Rapoport397dc002019-09-16 14:13:10 +0300651 select ARCH_SPARSEMEM_ENABLE
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100652 select FW_ARC
653 select FW_ARC64
Thomas Bogendoerfere9422422019-10-22 18:13:15 +0200654 select ARC_CMDLINE_ONLY
Ralf Baechle5e83d432005-10-29 19:32:41 +0100655 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100656 select DEFAULT_SGI_PARTITION
Ralf Baechle36a88532007-03-01 11:56:43 +0000657 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100658 select HAVE_PCI
Thomas Bogendoerfer69a07a42019-02-19 16:57:20 +0100659 select IRQ_MIPS_CPU
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200660 select IRQ_DOMAIN_HIERARCHY
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000661 select NR_CPUS_DEFAULT_64
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200662 select PCI_DRIVERS_GENERIC
663 select PCI_XTALK_BRIDGE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100664 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700665 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100666 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100667 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000668 select SYS_SUPPORTS_SMP
Florian Fainelli930beb52014-01-14 09:54:38 -0800669 select MIPS_L1_CACHE_SHIFT_7
Mike Rapoport6c86a302020-08-05 15:51:41 +0300670 select NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 help
672 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
673 workstations. To compile a Linux kernel that runs on these, say Y
674 here.
675
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100676config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800677 bool "SGI IP28 (Indigo2 R10k)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200678 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200679 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100680 select FW_ARC
681 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100682 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100683 select BOOT_ELF64
684 select CEVT_R4K
685 select CSRC_R4K
686 select DEFAULT_SGI_PARTITION
687 select DMA_NONCOHERENT
688 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200689 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100690 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100691 select I8253
692 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100693 select SGI_HAS_I8042
694 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200695 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100696 select SGI_HAS_SEEQ
697 select SGI_HAS_WD93
698 select SGI_HAS_ZILOG
699 select SWAP_IO_SPACE
700 select SYS_HAS_CPU_R10000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200701 select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100702 select SYS_SUPPORTS_64BIT_KERNEL
703 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200704 select MIPS_L1_CACHE_SHIFT_7
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100705 help
706 This is the SGI Indigo2 with R10000 processor. To compile a Linux
707 kernel that runs on these, say Y here.
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100708
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200709config SGI_IP30
710 bool "SGI IP30 (Octane/Octane2)"
711 select ARCH_HAS_PHYS_TO_DMA
712 select FW_ARC
713 select FW_ARC64
714 select BOOT_ELF64
715 select CEVT_R4K
716 select CSRC_R4K
717 select SYNC_R4K if SMP
718 select ZONE_DMA32
719 select HAVE_PCI
720 select IRQ_MIPS_CPU
721 select IRQ_DOMAIN_HIERARCHY
722 select NR_CPUS_DEFAULT_2
723 select PCI_DRIVERS_GENERIC
724 select PCI_XTALK_BRIDGE
725 select SYS_HAS_EARLY_PRINTK
726 select SYS_HAS_CPU_R10000
727 select SYS_SUPPORTS_64BIT_KERNEL
728 select SYS_SUPPORTS_BIG_ENDIAN
729 select SYS_SUPPORTS_SMP
730 select MIPS_L1_CACHE_SHIFT_7
731 select ARC_MEMORY
732 help
733 These are the SGI Octane and Octane2 graphics workstations. To
734 compile a Linux kernel that runs on these, say Y here.
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100737 bool "SGI IP32 (O2)"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200738 select ARC_MEMORY
739 select ARC_PROMLIB
Christoph Hellwig03df8222018-06-15 13:08:48 +0200740 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100741 select FW_ARC
742 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100744 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000745 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100747 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200748 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 select R5000_CPU_SCACHE
750 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100751 select SYS_HAS_CPU_R5000
752 select SYS_HAS_CPU_R10000 if BROKEN
753 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000754 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700755 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100756 select SYS_SUPPORTS_BIG_ENDIAN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 help
758 If you want this kernel to run on SGI O2 workstation, say Y here.
759
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900760config SIBYTE_CRHINE
761 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100762 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100763 select SIBYTE_BCM1120
764 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100765 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100766 select SYS_SUPPORTS_BIG_ENDIAN
767 select SYS_SUPPORTS_LITTLE_ENDIAN
768
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900769config SIBYTE_CARMEL
770 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100771 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100772 select SIBYTE_BCM1120
773 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100774 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100775 select SYS_SUPPORTS_BIG_ENDIAN
776 select SYS_SUPPORTS_LITTLE_ENDIAN
777
778config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200779 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100780 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100781 select SIBYTE_BCM1125
782 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100783 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100784 select SYS_SUPPORTS_BIG_ENDIAN
785 select SYS_SUPPORTS_HIGHMEM
786 select SYS_SUPPORTS_LITTLE_ENDIAN
787
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900788config SIBYTE_RHONE
789 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900790 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900791 select SIBYTE_BCM1125H
792 select SWAP_IO_SPACE
793 select SYS_HAS_CPU_SB1
794 select SYS_SUPPORTS_BIG_ENDIAN
795 select SYS_SUPPORTS_LITTLE_ENDIAN
796
797config SIBYTE_SWARM
798 bool "Sibyte BCM91250A-SWARM"
799 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200800 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900801 select SIBYTE_SB1250
802 select SWAP_IO_SPACE
803 select SYS_HAS_CPU_SB1
804 select SYS_SUPPORTS_BIG_ENDIAN
805 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900806 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000807 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000808 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900809
810config SIBYTE_LITTLESUR
811 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900812 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200813 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900814 select SIBYTE_SB1250
815 select SWAP_IO_SPACE
816 select SYS_HAS_CPU_SB1
817 select SYS_SUPPORTS_BIG_ENDIAN
818 select SYS_SUPPORTS_HIGHMEM
819 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000820 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900821
822config SIBYTE_SENTOSA
823 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900824 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900825 select SIBYTE_SB1250
826 select SWAP_IO_SPACE
827 select SYS_HAS_CPU_SB1
828 select SYS_SUPPORTS_BIG_ENDIAN
829 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000830 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900831
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900832config SIBYTE_BIGSUR
833 bool "Sibyte BCM91480B-BigSur"
834 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900835 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900836 select SIBYTE_BCM1x80
837 select SWAP_IO_SPACE
838 select SYS_HAS_CPU_SB1
839 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000840 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900841 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000842 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000843 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900844
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100845config SNI_RM
846 bool "SNI RM200/300/400"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200847 select ARC_MEMORY
848 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100849 select FW_ARC if CPU_LITTLE_ENDIAN
850 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000851 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100852 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100853 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100854 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100855 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100856 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000857 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100858 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100859 select DMA_NONCOHERENT
860 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100861 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100862 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100863 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200864 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100865 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100866 select I8259
867 select ISA
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200868 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100869 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200870 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100871 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200872 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000873 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700874 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800875 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200876 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100877 select SYS_SUPPORTS_HIGHMEM
878 select SYS_SUPPORTS_LITTLE_ENDIAN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100880 The SNI RM200/300/400 are MIPS-based machines manufactured by
881 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100882 Technology and now in turn merged with Fujitsu. Say Y here to
883 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900885config MACH_TX39XX
886 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100887
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900888config MACH_TX49XX
889 bool "Toshiba TX49 series based machines"
Ralf Baechle23fbee92005-07-25 22:45:45 +0000890
Ralf Baechle73b43902008-07-16 16:12:25 +0100891config MIKROTIK_RB532
892 bool "Mikrotik RB532 boards"
893 select CEVT_R4K
894 select CSRC_R4K
895 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100896 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200897 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100898 select SYS_HAS_CPU_MIPS32_R1
899 select SYS_SUPPORTS_32BIT_KERNEL
900 select SYS_SUPPORTS_LITTLE_ENDIAN
901 select SWAP_IO_SPACE
902 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200903 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800904 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100905 help
906 Support the Mikrotik(tm) RouterBoard 532 series,
907 based on the IDT RC32434 SoC.
908
David Daney9ddebc42013-05-22 15:10:46 +0000909config CAVIUM_OCTEON_SOC
910 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800911 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100912 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100913 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200914 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800915 select SYS_SUPPORTS_64BIT_KERNEL
916 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200917 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200918 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300919 select SYS_SUPPORTS_LITTLE_ENDIAN
920 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800921 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800922 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100923 select HAVE_PCI
Masahiro Yamada78bdbba2020-03-25 16:45:29 +0900924 select HAVE_PLAT_DELAY
925 select HAVE_PLAT_FW_INIT_CMDLINE
926 select HAVE_PLAT_MEMCPY
David Daneyf00e0012010-10-01 13:27:30 -0700927 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700928 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200929 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +0200930 select USE_OF
931 select ARCH_SPARSEMEM_ENABLE
932 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -0500933 select NR_CPUS_DEFAULT_64
934 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -0700935 select BUILTIN_DTB
David Daney8c1e6b12015-03-05 17:31:30 +0300936 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200937 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -0600938 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -0800939 help
940 This option supports all of the Octeon reference boards from Cavium
941 Networks. It builds a kernel that dynamically determines the Octeon
942 CPU type and supports all known board reference implementations.
943 Some of the supported boards are:
944 EBT3000
945 EBH3000
946 EBH3100
947 Thunder
948 Kodama
949 Hikari
950 Say Y here for most Octeon reference boards.
951
Jayachandran C7f058e82011-05-07 01:36:57 +0530952config NLM_XLR_BOARD
953 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +0530954 select BOOT_ELF32
955 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +0530956 select SYS_HAS_CPU_XLR
957 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100958 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +0530959 select SWAP_IO_SPACE
960 select SYS_SUPPORTS_32BIT_KERNEL
961 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200962 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530963 select SYS_SUPPORTS_BIG_ENDIAN
964 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +0530965 select NR_CPUS_DEFAULT_32
966 select CEVT_R4K
967 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200968 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +0000969 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530970 select SYNC_R4K
971 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +0000972 select SYS_SUPPORTS_ZBOOT
973 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +0530974 help
975 Support for systems based on Netlogic XLR and XLS processors.
976 Say Y here if you have a XLR or XLS based board.
977
Jayachandran C1c773ea2011-11-16 00:21:28 +0000978config NLM_XLP_BOARD
979 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +0000980 select BOOT_ELF32
981 select NLM_COMMON
982 select SYS_HAS_CPU_XLP
983 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100984 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +0000985 select SYS_SUPPORTS_32BIT_KERNEL
986 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200987 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200988 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +0000989 select SYS_SUPPORTS_BIG_ENDIAN
990 select SYS_SUPPORTS_LITTLE_ENDIAN
991 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +0000992 select NR_CPUS_DEFAULT_32
993 select CEVT_R4K
994 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200995 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +0000996 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +0000997 select SYNC_R4K
998 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +0530999 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +00001000 select SYS_SUPPORTS_ZBOOT
1001 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +00001002 help
1003 This board is based on Netlogic XLP Processor.
1004 Say Y here if you have a XLP based board.
1005
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006endchoice
1007
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001008source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001009source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001010source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001011source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001012source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001013source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001014source "arch/mips/generic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001015source "arch/mips/jazz/Kconfig"
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +00001016source "arch/mips/jz4740/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001017source "arch/mips/lantiq/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001018source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001019source "arch/mips/pistachio/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001020source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001021source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001022source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001023source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001024source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001025source "arch/mips/cavium-octeon/Kconfig"
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +08001026source "arch/mips/loongson2ef/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001027source "arch/mips/loongson32/Kconfig"
1028source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301029source "arch/mips/netlogic/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001030
Ralf Baechle5e83d432005-10-29 19:32:41 +01001031endmenu
1032
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001033config GENERIC_HWEIGHT
1034 bool
1035 default y
1036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037config GENERIC_CALIBRATE_DELAY
1038 bool
1039 default y
1040
Ingo Molnarae1e9132008-11-11 09:05:16 +01001041config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001042 bool
1043 default y
1044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045#
1046# Select some configuration options automatically based on user selections.
1047#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001048config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Ralf Baechle61ed2422005-09-15 08:52:34 +00001051config ARCH_MAY_HAVE_PC_FDC
1052 bool
1053
Marc St-Jean9267a302007-06-14 15:55:31 -06001054config BOOT_RAW
1055 bool
1056
Ralf Baechle217dd112007-11-01 01:57:55 +00001057config CEVT_BCM1480
1058 bool
1059
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001060config CEVT_DS1287
1061 bool
1062
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001063config CEVT_GT641XX
1064 bool
1065
Ralf Baechle42f77542007-10-18 17:48:11 +01001066config CEVT_R4K
1067 bool
1068
Ralf Baechle217dd112007-11-01 01:57:55 +00001069config CEVT_SB1250
1070 bool
1071
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001072config CEVT_TXX9
1073 bool
1074
Ralf Baechle217dd112007-11-01 01:57:55 +00001075config CSRC_BCM1480
1076 bool
1077
Yoichi Yuasa42474172008-04-24 09:48:40 +09001078config CSRC_IOASIC
1079 bool
1080
Ralf Baechle940f6b42007-11-24 22:33:28 +00001081config CSRC_R4K
Serge Semin38586422020-05-21 17:07:23 +03001082 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
Ralf Baechle940f6b42007-11-24 22:33:28 +00001083 bool
1084
Ralf Baechle217dd112007-11-01 01:57:55 +00001085config CSRC_SB1250
1086 bool
1087
Alex Smitha7f4df42015-10-21 09:57:44 +01001088config MIPS_CLOCK_VSYSCALL
1089 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1090
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001091config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001092 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001093 bool
1094
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001095config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001096 bool
1097
Ralf Baechle40e084a2015-07-29 22:44:53 +02001098config ARCH_SUPPORTS_UPROBES
1099 bool
1100
Felix Fietkau885014b2013-09-27 14:41:44 +02001101config DMA_MAYBE_COHERENT
Christoph Hellwigf3ecc0f2018-08-19 14:53:20 +02001102 select ARCH_HAS_DMA_COHERENCE_H
Felix Fietkau885014b2013-09-27 14:41:44 +02001103 select DMA_NONCOHERENT
1104 bool
1105
Paul Burton20d33062016-10-05 18:18:16 +01001106config DMA_PERDEV_COHERENT
1107 bool
Christoph Hellwig347cb6a2019-01-07 13:36:20 -05001108 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001109 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001110
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001111config DMA_NONCOHERENT
1112 bool
Christoph Hellwigdb914272019-08-26 09:22:13 +02001113 #
1114 # MIPS allows mixing "slightly different" Cacheability and Coherency
1115 # Attribute bits. It is believed that the uncached access through
1116 # KSEG1 and the implementation specific "uncached accelerated" used
1117 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1118 # significant advantages.
1119 #
Christoph Hellwig419e2f12019-08-26 09:03:44 +02001120 select ARCH_HAS_DMA_WRITE_COMBINE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001121 select ARCH_HAS_DMA_PREP_COHERENT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001122 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001123 select ARCH_HAS_DMA_SET_UNCACHED
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001124 select DMA_NONCOHERENT_MMAP
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001125 select DMA_NONCOHERENT_CACHE_SYNC
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001126 select NEED_DMA_MAP_STATE
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001127
Ralf Baechle36a88532007-03-01 11:56:43 +00001128config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001131config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001132 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001133
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134config MIPS_BONITO64
1135 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
1137config MIPS_MSC
1138 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Ralf Baechle39b8d522008-04-28 17:14:26 +01001140config SYNC_R4K
1141 bool
1142
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001143config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001144 def_bool n
1145
Markos Chandras4e0748f2014-11-13 11:25:27 +00001146config GENERIC_CSUM
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001147 def_bool CPU_NO_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001148
Ralf Baechle8313da32007-08-24 16:48:30 +01001149config GENERIC_ISA_DMA
1150 bool
1151 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001152 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001153
Ralf Baechleaa414df2006-11-30 01:14:51 +00001154config GENERIC_ISA_DMA_SUPPORT_BROKEN
1155 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001156 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001157
Masahiro Yamada78bdbba2020-03-25 16:45:29 +09001158config HAVE_PLAT_DELAY
1159 bool
1160
1161config HAVE_PLAT_FW_INIT_CMDLINE
1162 bool
1163
1164config HAVE_PLAT_MEMCPY
1165 bool
1166
Namhyung Kima35bee82010-10-18 12:55:21 +09001167config ISA_DMA_API
1168 bool
1169
David Daney465aaed2011-08-20 08:44:00 -07001170config HOLES_IN_ZONE
1171 bool
1172
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001173config SYS_SUPPORTS_RELOCATABLE
1174 bool
1175 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01001176 Selected if the platform supports relocating the kernel.
1177 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1178 to allow access to command line and entropy sources.
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001179
David Daneyf381bf62017-06-13 15:28:46 -07001180config MIPS_CBPF_JIT
1181 def_bool y
1182 depends on BPF_JIT && HAVE_CBPF_JIT
1183
1184config MIPS_EBPF_JIT
1185 def_bool y
1186 depends on BPF_JIT && HAVE_EBPF_JIT
1187
1188
Ralf Baechle5e83d432005-10-29 19:32:41 +01001189#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001190# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001191# answer,so we try hard to limit the available choices. Also the use of a
1192# choice statement should be more obvious to the user.
1193#
1194choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001195 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 help
1197 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001198 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001199 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001200 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001201 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001202
1203config CPU_BIG_ENDIAN
1204 bool "Big endian"
1205 depends on SYS_SUPPORTS_BIG_ENDIAN
1206
1207config CPU_LITTLE_ENDIAN
1208 bool "Little endian"
1209 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001210
1211endchoice
1212
David Daney22b07632010-07-23 18:41:43 -07001213config EXPORT_UASM
1214 bool
1215
Ralf Baechle21162452007-02-09 17:08:58 +00001216config SYS_SUPPORTS_APM_EMULATION
1217 bool
1218
Ralf Baechle5e83d432005-10-29 19:32:41 +01001219config SYS_SUPPORTS_BIG_ENDIAN
1220 bool
1221
1222config SYS_SUPPORTS_LITTLE_ENDIAN
1223 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
David Daney9cffd1542009-05-27 17:47:46 -07001225config SYS_SUPPORTS_HUGETLBFS
1226 bool
Daniel Silsby45e03e62019-07-15 17:40:01 -04001227 depends on CPU_SUPPORTS_HUGEPAGES
David Daney9cffd1542009-05-27 17:47:46 -07001228 default y
1229
David Daneyaa1762f2012-10-17 00:48:10 +02001230config MIPS_HUGE_TLB_SUPPORT
1231 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1232
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233config IRQ_CPU_RM7K
1234 bool
1235
Marc St-Jean9267a302007-06-14 15:55:31 -06001236config IRQ_MSP_SLP
1237 bool
1238
1239config IRQ_MSP_CIC
1240 bool
1241
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001242config IRQ_TXX9
1243 bool
1244
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001245config IRQ_GT641XX
1246 bool
1247
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001248config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001251config PCI_XTALK_BRIDGE
1252 bool
1253
Marc St-Jean9267a302007-06-14 15:55:31 -06001254config NO_EXCEPT_FILL
1255 bool
1256
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001257config MIPS_SPRAM
1258 bool
1259
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260config SWAP_IO_SPACE
1261 bool
1262
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001263config SGI_HAS_INDYDOG
1264 bool
1265
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001266config SGI_HAS_HAL2
1267 bool
1268
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001269config SGI_HAS_SEEQ
1270 bool
1271
1272config SGI_HAS_WD93
1273 bool
1274
1275config SGI_HAS_ZILOG
1276 bool
1277
1278config SGI_HAS_I8042
1279 bool
1280
1281config DEFAULT_SGI_PARTITION
1282 bool
1283
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001284config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001285 bool
1286
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001287config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001288 bool
1289
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290config BOOT_ELF32
1291 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Florian Fainelli930beb52014-01-14 09:54:38 -08001293config MIPS_L1_CACHE_SHIFT_4
1294 bool
1295
1296config MIPS_L1_CACHE_SHIFT_5
1297 bool
1298
1299config MIPS_L1_CACHE_SHIFT_6
1300 bool
1301
1302config MIPS_L1_CACHE_SHIFT_7
1303 bool
1304
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305config MIPS_L1_CACHE_SHIFT
1306 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001307 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001308 default "6" if MIPS_L1_CACHE_SHIFT_6
1309 default "5" if MIPS_L1_CACHE_SHIFT_5
1310 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 default "5"
1312
Thomas Bogendoerfere9422422019-10-22 18:13:15 +02001313config ARC_CMDLINE_ONLY
1314 bool
1315
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316config ARC_CONSOLE
1317 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001318 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319
1320config ARC_MEMORY
1321 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
1323config ARC_PROMLIB
1324 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001326config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
1329config BOOT_ELF64
1330 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332menu "CPU selection"
1333
1334choice
1335 prompt "CPU type"
1336 default CPU_R4X00
1337
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001338config CPU_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +08001339 bool "Loongson 64-bit CPU"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001340 depends on SYS_HAS_CPU_LOONGSON64
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001341 select ARCH_HAS_PHYS_TO_DMA
Jiaxun Yang51522212020-01-13 18:15:00 +08001342 select CPU_MIPSR2
1343 select CPU_HAS_PREFETCH
Huacai Chen0e476d92014-03-21 18:44:07 +08001344 select CPU_SUPPORTS_64BIT_KERNEL
1345 select CPU_SUPPORTS_HIGHMEM
1346 select CPU_SUPPORTS_HUGEPAGES
Huacai Chen75074452019-09-21 21:50:27 +08001347 select CPU_SUPPORTS_MSA
Jiaxun Yang51522212020-01-13 18:15:00 +08001348 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1349 select CPU_MIPSR2_IRQ_VI
Huacai Chen0e476d92014-03-21 18:44:07 +08001350 select WEAK_ORDERING
1351 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chen75074452019-09-21 21:50:27 +08001352 select MIPS_ASID_BITS_VARIABLE
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001353 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001354 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001355 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001356 select SWIOTLB
Huacai Chen0f783552020-05-23 15:56:41 +08001357 select HAVE_KVM
Huacai Chen0e476d92014-03-21 18:44:07 +08001358 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001359 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1360 cores implements the MIPS64R2 instruction set with many extensions,
1361 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1362 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1363 Loongson-2E/2F is not covered here and will be removed in future.
Huacai Chen0e476d92014-03-21 18:44:07 +08001364
Huacai Chencaed1d12019-11-04 14:11:21 +08001365config LOONGSON3_ENHANCEMENT
1366 bool "New Loongson-3 CPU Enhancements"
Huacai Chen1e820da32016-03-03 09:45:13 +08001367 default n
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001368 depends on CPU_LOONGSON64
Huacai Chen1e820da32016-03-03 09:45:13 +08001369 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001370 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
Huacai Chen1e820da32016-03-03 09:45:13 +08001371 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001372 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
Huacai Chen1e820da32016-03-03 09:45:13 +08001373 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1374 Fast TLB refill support, etc.
1375
1376 This option enable those enhancements which are not probed at run
1377 time. If you want a generic kernel to run on all Loongson 3 machines,
1378 please say 'N' here. If you want a high-performance kernel to run on
Huacai Chencaed1d12019-11-04 14:11:21 +08001379 new Loongson-3 machines only, please say 'Y' here.
Huacai Chen1e820da32016-03-03 09:45:13 +08001380
Huacai Chene02e07e2019-01-15 16:04:54 +08001381config CPU_LOONGSON3_WORKAROUNDS
Huacai Chencaed1d12019-11-04 14:11:21 +08001382 bool "Old Loongson-3 LLSC Workarounds"
Huacai Chene02e07e2019-01-15 16:04:54 +08001383 default y if SMP
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001384 depends on CPU_LOONGSON64
Huacai Chene02e07e2019-01-15 16:04:54 +08001385 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001386 Loongson-3 processors have the llsc issues which require workarounds.
Huacai Chene02e07e2019-01-15 16:04:54 +08001387 Without workarounds the system may hang unexpectedly.
1388
Huacai Chencaed1d12019-11-04 14:11:21 +08001389 Newer Loongson-3 will fix these issues and no workarounds are needed.
Huacai Chene02e07e2019-01-15 16:04:54 +08001390 The workarounds have no significant side effect on them but may
1391 decrease the performance of the system so this option should be
1392 disabled unless the kernel is intended to be run on old systems.
1393
1394 If unsure, please say Y.
1395
WANG Xueruiec7a9312020-05-23 21:37:01 +08001396config CPU_LOONGSON3_CPUCFG_EMULATION
1397 bool "Emulate the CPUCFG instruction on older Loongson cores"
1398 default y
1399 depends on CPU_LOONGSON64
1400 help
1401 Loongson-3A R4 and newer have the CPUCFG instruction available for
1402 userland to query CPU capabilities, much like CPUID on x86. This
1403 option provides emulation of the instruction on older Loongson
1404 cores, back to Loongson-3A1000.
1405
1406 If unsure, please say Y.
1407
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001408config CPU_LOONGSON2E
1409 bool "Loongson 2E"
1410 depends on SYS_HAS_CPU_LOONGSON2E
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001411 select CPU_LOONGSON2EF
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001412 help
1413 The Loongson 2E processor implements the MIPS III instruction set
1414 with many extensions.
1415
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001416 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001417 bonito64.
1418
1419config CPU_LOONGSON2F
1420 bool "Loongson 2F"
1421 depends on SYS_HAS_CPU_LOONGSON2F
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001422 select CPU_LOONGSON2EF
Linus Walleijd30a2b42016-04-19 11:23:22 +02001423 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001424 help
1425 The Loongson 2F processor implements the MIPS III instruction set
1426 with many extensions.
1427
1428 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1429 have a similar programming interface with FPGA northbridge used in
1430 Loongson2E.
1431
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001432config CPU_LOONGSON1B
1433 bool "Loongson 1B"
1434 depends on SYS_HAS_CPU_LOONGSON1B
Huacai Chenb2afb642019-11-04 14:11:20 +08001435 select CPU_LOONGSON32
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001436 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001437 help
1438 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001439 Release 1 instruction set and part of the MIPS32 Release 2
1440 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001441
Yang Ling12e32802016-05-19 12:29:30 +08001442config CPU_LOONGSON1C
1443 bool "Loongson 1C"
1444 depends on SYS_HAS_CPU_LOONGSON1C
Huacai Chenb2afb642019-11-04 14:11:20 +08001445 select CPU_LOONGSON32
Yang Ling12e32802016-05-19 12:29:30 +08001446 select LEDS_GPIO_REGISTER
1447 help
1448 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001449 Release 1 instruction set and part of the MIPS32 Release 2
1450 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001451
Ralf Baechle6e760c82005-07-06 12:08:11 +00001452config CPU_MIPS32_R1
1453 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001454 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001455 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001456 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001457 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001458 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001459 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001460 MIPS32 architecture. Most modern embedded systems with a 32-bit
1461 MIPS processor are based on a MIPS32 processor. If you know the
1462 specific type of processor in your system, choose those that one
1463 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1464 Release 2 of the MIPS32 architecture is available since several
1465 years so chances are you even have a MIPS32 Release 2 processor
1466 in which case you should choose CPU_MIPS32_R2 instead for better
1467 performance.
1468
1469config CPU_MIPS32_R2
1470 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001471 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001472 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001473 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001474 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001475 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001476 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001477 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001478 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001479 MIPS32 architecture. Most modern embedded systems with a 32-bit
1480 MIPS processor are based on a MIPS32 processor. If you know the
1481 specific type of processor in your system, choose those that one
1482 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Serge Seminab7c01f2020-05-21 17:07:14 +03001484config CPU_MIPS32_R5
1485 bool "MIPS32 Release 5"
1486 depends on SYS_HAS_CPU_MIPS32_R5
1487 select CPU_HAS_PREFETCH
1488 select CPU_SUPPORTS_32BIT_KERNEL
1489 select CPU_SUPPORTS_HIGHMEM
1490 select CPU_SUPPORTS_MSA
1491 select HAVE_KVM
1492 select MIPS_O32_FP64_SUPPORT
1493 help
1494 Choose this option to build a kernel for release 5 or later of the
1495 MIPS32 architecture. New MIPS processors, starting with the Warrior
1496 family, are based on a MIPS32r5 processor. If you own an older
1497 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1498
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001499config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001500 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001501 depends on SYS_HAS_CPU_MIPS32_R6
1502 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001503 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001504 select CPU_SUPPORTS_32BIT_KERNEL
1505 select CPU_SUPPORTS_HIGHMEM
1506 select CPU_SUPPORTS_MSA
1507 select HAVE_KVM
1508 select MIPS_O32_FP64_SUPPORT
1509 help
1510 Choose this option to build a kernel for release 6 or later of the
1511 MIPS32 architecture. New MIPS processors, starting with the Warrior
1512 family, are based on a MIPS32r6 processor. If you own an older
1513 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1514
Ralf Baechle6e760c82005-07-06 12:08:11 +00001515config CPU_MIPS64_R1
1516 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001517 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001518 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001519 select CPU_SUPPORTS_32BIT_KERNEL
1520 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001521 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001522 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001523 help
1524 Choose this option to build a kernel for release 1 or later of the
1525 MIPS64 architecture. Many modern embedded systems with a 64-bit
1526 MIPS processor are based on a MIPS64 processor. If you know the
1527 specific type of processor in your system, choose those that one
1528 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001529 Release 2 of the MIPS64 architecture is available since several
1530 years so chances are you even have a MIPS64 Release 2 processor
1531 in which case you should choose CPU_MIPS64_R2 instead for better
1532 performance.
1533
1534config CPU_MIPS64_R2
1535 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001536 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001537 select CPU_HAS_PREFETCH
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001538 select CPU_SUPPORTS_32BIT_KERNEL
1539 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001540 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001541 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001542 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001543 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001544 help
1545 Choose this option to build a kernel for release 2 or later of the
1546 MIPS64 architecture. Many modern embedded systems with a 64-bit
1547 MIPS processor are based on a MIPS64 processor. If you know the
1548 specific type of processor in your system, choose those that one
1549 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Serge Seminab7c01f2020-05-21 17:07:14 +03001551config CPU_MIPS64_R5
1552 bool "MIPS64 Release 5"
1553 depends on SYS_HAS_CPU_MIPS64_R5
1554 select CPU_HAS_PREFETCH
1555 select CPU_SUPPORTS_32BIT_KERNEL
1556 select CPU_SUPPORTS_64BIT_KERNEL
1557 select CPU_SUPPORTS_HIGHMEM
1558 select CPU_SUPPORTS_HUGEPAGES
1559 select CPU_SUPPORTS_MSA
1560 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1561 select HAVE_KVM
1562 help
1563 Choose this option to build a kernel for release 5 or later of the
1564 MIPS64 architecture. This is a intermediate MIPS architecture
1565 release partly implementing release 6 features. Though there is no
1566 any hardware known to be based on this release.
1567
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001568config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001569 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001570 depends on SYS_HAS_CPU_MIPS64_R6
1571 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001572 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001573 select CPU_SUPPORTS_32BIT_KERNEL
1574 select CPU_SUPPORTS_64BIT_KERNEL
1575 select CPU_SUPPORTS_HIGHMEM
Paul Burtonafd375d2019-02-02 02:21:53 +00001576 select CPU_SUPPORTS_HUGEPAGES
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001577 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001578 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001579 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001580 help
1581 Choose this option to build a kernel for release 6 or later of the
1582 MIPS64 architecture. New MIPS processors, starting with the Warrior
1583 family, are based on a MIPS64r6 processor. If you own an older
1584 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1585
Serge Semin281e3ae2020-05-21 17:07:15 +03001586config CPU_P5600
1587 bool "MIPS Warrior P5600"
1588 depends on SYS_HAS_CPU_P5600
1589 select CPU_HAS_PREFETCH
1590 select CPU_SUPPORTS_32BIT_KERNEL
1591 select CPU_SUPPORTS_HIGHMEM
1592 select CPU_SUPPORTS_MSA
Serge Semin281e3ae2020-05-21 17:07:15 +03001593 select CPU_SUPPORTS_CPUFREQ
1594 select CPU_MIPSR2_IRQ_VI
1595 select CPU_MIPSR2_IRQ_EI
1596 select HAVE_KVM
1597 select MIPS_O32_FP64_SUPPORT
1598 help
1599 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1600 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1601 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1602 level features like up to six P5600 calculation cores, CM2 with L2
1603 cache, IOCU/IOMMU (though might be unused depending on the system-
1604 specific IP core configuration), GIC, CPC, virtualisation module,
1605 eJTAG and PDtrace.
1606
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607config CPU_R3000
1608 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001609 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001610 select CPU_HAS_WB
Paul Burton54746822019-08-31 15:40:43 +00001611 select CPU_R3K_TLB
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001612 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001613 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 help
1615 Please make sure to pick the right CPU type. Linux/MIPS is not
1616 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1617 *not* work on R4000 machines and vice versa. However, since most
1618 of the supported machines have an R4000 (or similar) CPU, R4x00
1619 might be a safe bet. If the resulting kernel does not work,
1620 try to recompile with R3000.
1621
1622config CPU_TX39XX
1623 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001624 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001625 select CPU_SUPPORTS_32BIT_KERNEL
Paul Burton54746822019-08-31 15:40:43 +00001626 select CPU_R3K_TLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
1628config CPU_VR41XX
1629 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001630 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001631 select CPU_SUPPORTS_32BIT_KERNEL
1632 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001634 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 Only choose this option if you have one of these processors as a
1636 kernel built with this option will not run on any other type of
1637 processor or vice versa.
1638
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639config CPU_R4X00
1640 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001641 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001642 select CPU_SUPPORTS_32BIT_KERNEL
1643 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001644 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 help
1646 MIPS Technologies R4000-series processors other than 4300, including
1647 the R4000, R4400, R4600, and 4700.
1648
1649config CPU_TX49XX
1650 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001651 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001652 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001653 select CPU_SUPPORTS_32BIT_KERNEL
1654 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001655 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
1657config CPU_R5000
1658 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001659 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001660 select CPU_SUPPORTS_32BIT_KERNEL
1661 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001662 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 help
1664 MIPS Technologies R5000-series processors other than the Nevada.
1665
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001666config CPU_R5500
1667 bool "R5500"
1668 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001669 select CPU_SUPPORTS_32BIT_KERNEL
1670 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001671 select CPU_SUPPORTS_HUGEPAGES
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001672 help
1673 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1674 instruction set.
1675
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676config CPU_NEVADA
1677 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001678 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001679 select CPU_SUPPORTS_32BIT_KERNEL
1680 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001681 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 help
1683 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1684
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685config CPU_R10000
1686 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001687 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001688 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001689 select CPU_SUPPORTS_32BIT_KERNEL
1690 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001691 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001692 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693 help
1694 MIPS Technologies R10000-series processors.
1695
1696config CPU_RM7000
1697 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001698 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001699 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001700 select CPU_SUPPORTS_32BIT_KERNEL
1701 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001702 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001703 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
1705config CPU_SB1
1706 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001707 depends on SYS_HAS_CPU_SB1
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001708 select CPU_SUPPORTS_32BIT_KERNEL
1709 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001710 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001711 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001712 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713
David Daneya86c7f72008-12-11 15:33:38 -08001714config CPU_CAVIUM_OCTEON
1715 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001716 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001717 select CPU_HAS_PREFETCH
1718 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001719 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001720 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001721 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001722 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1723 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001724 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001725 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001726 help
1727 The Cavium Octeon processor is a highly integrated chip containing
1728 many ethernet hardware widgets for networking tasks. The processor
1729 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1730 Full details can be found at http://www.caviumnetworks.com.
1731
Jonas Gorskicd746242013-12-18 14:12:02 +01001732config CPU_BMIPS
1733 bool "Broadcom BMIPS"
1734 depends on SYS_HAS_CPU_BMIPS
1735 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001736 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001737 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1738 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1739 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1740 select CPU_SUPPORTS_32BIT_KERNEL
1741 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001742 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001743 select SWAP_IO_SPACE
1744 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001745 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001746 select CPU_HAS_PREFETCH
Markus Mayera8d709b2017-02-07 13:58:54 -08001747 select CPU_SUPPORTS_CPUFREQ
1748 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001749 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001750 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001751
Jayachandran C7f058e82011-05-07 01:36:57 +05301752config CPU_XLR
1753 bool "Netlogic XLR SoC"
1754 depends on SYS_HAS_CPU_XLR
1755 select CPU_SUPPORTS_32BIT_KERNEL
1756 select CPU_SUPPORTS_64BIT_KERNEL
1757 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001758 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301759 select WEAK_ORDERING
1760 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301761 help
1762 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001763
1764config CPU_XLP
1765 bool "Netlogic XLP SoC"
1766 depends on SYS_HAS_CPU_XLP
1767 select CPU_SUPPORTS_32BIT_KERNEL
1768 select CPU_SUPPORTS_64BIT_KERNEL
1769 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001770 select WEAK_ORDERING
1771 select WEAK_REORDERING_BEYOND_LLSC
1772 select CPU_HAS_PREFETCH
Jayachandran Cd6504842012-10-31 12:01:29 +00001773 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301774 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001775 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001776 help
1777 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778endchoice
1779
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001780config CPU_MIPS32_3_5_FEATURES
1781 bool "MIPS32 Release 3.5 Features"
1782 depends on SYS_HAS_CPU_MIPS32_R3_5
Serge Semin281e3ae2020-05-21 17:07:15 +03001783 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1784 CPU_P5600
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001785 help
1786 Choose this option to build a kernel for release 2 or later of the
1787 MIPS32 architecture including features from the 3.5 release such as
1788 support for Enhanced Virtual Addressing (EVA).
1789
1790config CPU_MIPS32_3_5_EVA
1791 bool "Enhanced Virtual Addressing (EVA)"
1792 depends on CPU_MIPS32_3_5_FEATURES
1793 select EVA
1794 default y
1795 help
1796 Choose this option if you want to enable the Enhanced Virtual
1797 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1798 One of its primary benefits is an increase in the maximum size
1799 of lowmem (up to 3GB). If unsure, say 'N' here.
1800
Steven J. Hillc5b36782015-02-26 18:16:38 -06001801config CPU_MIPS32_R5_FEATURES
1802 bool "MIPS32 Release 5 Features"
1803 depends on SYS_HAS_CPU_MIPS32_R5
Serge Semin281e3ae2020-05-21 17:07:15 +03001804 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
Steven J. Hillc5b36782015-02-26 18:16:38 -06001805 help
1806 Choose this option to build a kernel for release 2 or later of the
1807 MIPS32 architecture including features from release 5 such as
1808 support for Extended Physical Addressing (XPA).
1809
1810config CPU_MIPS32_R5_XPA
1811 bool "Extended Physical Addressing (XPA)"
1812 depends on CPU_MIPS32_R5_FEATURES
1813 depends on !EVA
1814 depends on !PAGE_SIZE_4KB
1815 depends on SYS_SUPPORTS_HIGHMEM
1816 select XPA
1817 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001818 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001819 default n
1820 help
1821 Choose this option if you want to enable the Extended Physical
1822 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1823 benefit is to increase physical addressing equal to or greater
1824 than 40 bits. Note that this has the side effect of turning on
1825 64-bit addressing which in turn makes the PTEs 64-bit in size.
1826 If unsure, say 'N' here.
1827
Wu Zhangjin622844b2010-04-10 20:04:42 +08001828if CPU_LOONGSON2F
1829config CPU_NOP_WORKAROUNDS
1830 bool
1831
1832config CPU_JUMP_WORKAROUNDS
1833 bool
1834
1835config CPU_LOONGSON2F_WORKAROUNDS
1836 bool "Loongson 2F Workarounds"
1837 default y
1838 select CPU_NOP_WORKAROUNDS
1839 select CPU_JUMP_WORKAROUNDS
1840 help
1841 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1842 require workarounds. Without workarounds the system may hang
1843 unexpectedly. For more information please refer to the gas
1844 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1845
1846 Loongson 2F03 and later have fixed these issues and no workarounds
1847 are needed. The workarounds have no significant side effect on them
1848 but may decrease the performance of the system so this option should
1849 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1850 systems.
1851
1852 If unsure, please say Y.
1853endif # CPU_LOONGSON2F
1854
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001855config SYS_SUPPORTS_ZBOOT
1856 bool
1857 select HAVE_KERNEL_GZIP
1858 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001859 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001860 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001861 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001862 select HAVE_KERNEL_XZ
Paul Cercueila510b612020-09-01 16:26:51 +02001863 select HAVE_KERNEL_ZSTD
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001864
1865config SYS_SUPPORTS_ZBOOT_UART16550
1866 bool
1867 select SYS_SUPPORTS_ZBOOT
1868
Alban Bedeldbb98312015-12-10 10:57:21 +01001869config SYS_SUPPORTS_ZBOOT_UART_PROM
1870 bool
1871 select SYS_SUPPORTS_ZBOOT
1872
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001873config CPU_LOONGSON2EF
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001874 bool
1875 select CPU_SUPPORTS_32BIT_KERNEL
1876 select CPU_SUPPORTS_64BIT_KERNEL
1877 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001878 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001879 select ARCH_HAS_PHYS_TO_DMA
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001880
Huacai Chenb2afb642019-11-04 14:11:20 +08001881config CPU_LOONGSON32
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001882 bool
1883 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001884 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001885 select CPU_HAS_PREFETCH
1886 select CPU_SUPPORTS_32BIT_KERNEL
1887 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001888 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001889
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001890config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001891 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001892 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001893
1894config CPU_BMIPS4350
1895 bool
1896 select SYS_SUPPORTS_SMP
1897 select SYS_SUPPORTS_HOTPLUG_CPU
1898
1899config CPU_BMIPS4380
1900 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001901 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001902 select SYS_SUPPORTS_SMP
1903 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001904 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001905
1906config CPU_BMIPS5000
1907 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001908 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001909 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001910 select SYS_SUPPORTS_SMP
1911 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001912 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001913
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001914config SYS_HAS_CPU_LOONGSON64
Huacai Chen0e476d92014-03-21 18:44:07 +08001915 bool
1916 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001917 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001918
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001919config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001920 bool
1921
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001922config SYS_HAS_CPU_LOONGSON2F
1923 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001924 select CPU_SUPPORTS_CPUFREQ
1925 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001926
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001927config SYS_HAS_CPU_LOONGSON1B
1928 bool
1929
Yang Ling12e32802016-05-19 12:29:30 +08001930config SYS_HAS_CPU_LOONGSON1C
1931 bool
1932
Ralf Baechle7cf80532005-10-20 22:33:09 +01001933config SYS_HAS_CPU_MIPS32_R1
1934 bool
1935
1936config SYS_HAS_CPU_MIPS32_R2
1937 bool
1938
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001939config SYS_HAS_CPU_MIPS32_R3_5
1940 bool
1941
Steven J. Hillc5b36782015-02-26 18:16:38 -06001942config SYS_HAS_CPU_MIPS32_R5
1943 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001944 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001945
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001946config SYS_HAS_CPU_MIPS32_R6
1947 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001948 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001949
Ralf Baechle7cf80532005-10-20 22:33:09 +01001950config SYS_HAS_CPU_MIPS64_R1
1951 bool
1952
1953config SYS_HAS_CPU_MIPS64_R2
1954 bool
1955
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001956config SYS_HAS_CPU_MIPS64_R6
1957 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001958 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001959
Serge Semin281e3ae2020-05-21 17:07:15 +03001960config SYS_HAS_CPU_P5600
1961 bool
1962 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1963
Ralf Baechle7cf80532005-10-20 22:33:09 +01001964config SYS_HAS_CPU_R3000
1965 bool
1966
1967config SYS_HAS_CPU_TX39XX
1968 bool
1969
1970config SYS_HAS_CPU_VR41XX
1971 bool
1972
Ralf Baechle7cf80532005-10-20 22:33:09 +01001973config SYS_HAS_CPU_R4X00
1974 bool
1975
1976config SYS_HAS_CPU_TX49XX
1977 bool
1978
1979config SYS_HAS_CPU_R5000
1980 bool
1981
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001982config SYS_HAS_CPU_R5500
1983 bool
1984
Ralf Baechle7cf80532005-10-20 22:33:09 +01001985config SYS_HAS_CPU_NEVADA
1986 bool
1987
Ralf Baechle7cf80532005-10-20 22:33:09 +01001988config SYS_HAS_CPU_R10000
1989 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001990 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Ralf Baechle7cf80532005-10-20 22:33:09 +01001991
1992config SYS_HAS_CPU_RM7000
1993 bool
1994
Ralf Baechle7cf80532005-10-20 22:33:09 +01001995config SYS_HAS_CPU_SB1
1996 bool
1997
David Daney5e683382009-02-02 11:30:59 -08001998config SYS_HAS_CPU_CAVIUM_OCTEON
1999 bool
2000
Jonas Gorskicd746242013-12-18 14:12:02 +01002001config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002002 bool
2003
Jonas Gorskife7f62c2013-12-18 14:12:05 +01002004config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002005 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002006 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002007
2008config SYS_HAS_CPU_BMIPS4350
2009 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002010 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002011
2012config SYS_HAS_CPU_BMIPS4380
2013 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002014 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002015
2016config SYS_HAS_CPU_BMIPS5000
2017 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002018 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002019 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002020
Jayachandran C7f058e82011-05-07 01:36:57 +05302021config SYS_HAS_CPU_XLR
2022 bool
2023
Jayachandran C1c773ea2011-11-16 00:21:28 +00002024config SYS_HAS_CPU_XLP
2025 bool
2026
Ralf Baechle17099b12007-07-14 13:24:05 +01002027#
2028# CPU may reorder R->R, R->W, W->R, W->W
2029# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2030#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002031config WEAK_ORDERING
2032 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002033
2034#
2035# CPU may reorder reads and writes beyond LL/SC
2036# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2037#
2038config WEAK_REORDERING_BEYOND_LLSC
2039 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002040endmenu
2041
2042#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002043# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002044#
2045config CPU_MIPS32
2046 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002047 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002048 CPU_MIPS32_R6 || CPU_P5600
Ralf Baechle5e83d432005-10-29 19:32:41 +01002049
2050config CPU_MIPS64
2051 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002052 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2053 CPU_MIPS64_R6
Ralf Baechle5e83d432005-10-29 19:32:41 +01002054
2055#
Paul Burton57eeaced2018-11-08 23:44:55 +00002056# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002057#
2058config CPU_MIPSR1
2059 bool
2060 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2061
2062config CPU_MIPSR2
2063 bool
David Daneya86c7f72008-12-11 15:33:38 -08002064 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002065 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002066 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002067 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002068
Serge Seminab7c01f2020-05-21 17:07:14 +03002069config CPU_MIPSR5
2070 bool
Serge Semin281e3ae2020-05-21 17:07:15 +03002071 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
Serge Seminab7c01f2020-05-21 17:07:14 +03002072 select CPU_HAS_RIXI
2073 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2074 select MIPS_SPRAM
2075
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002076config CPU_MIPSR6
2077 bool
2078 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002079 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002080 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Paul Burton87321fd2016-05-06 13:35:03 +01002081 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002082 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002083 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002084 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002085
Paul Burton57eeaced2018-11-08 23:44:55 +00002086config TARGET_ISA_REV
2087 int
2088 default 1 if CPU_MIPSR1
2089 default 2 if CPU_MIPSR2
Serge Seminab7c01f2020-05-21 17:07:14 +03002090 default 5 if CPU_MIPSR5
Paul Burton57eeaced2018-11-08 23:44:55 +00002091 default 6 if CPU_MIPSR6
2092 default 0
2093 help
2094 Reflects the ISA revision being targeted by the kernel build. This
2095 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2096
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002097config EVA
2098 bool
2099
Steven J. Hillc5b36782015-02-26 18:16:38 -06002100config XPA
2101 bool
2102
Ralf Baechle5e83d432005-10-29 19:32:41 +01002103config SYS_SUPPORTS_32BIT_KERNEL
2104 bool
2105config SYS_SUPPORTS_64BIT_KERNEL
2106 bool
2107config CPU_SUPPORTS_32BIT_KERNEL
2108 bool
2109config CPU_SUPPORTS_64BIT_KERNEL
2110 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002111config CPU_SUPPORTS_CPUFREQ
2112 bool
2113config CPU_SUPPORTS_ADDRWINCFG
2114 bool
David Daney9cffd1542009-05-27 17:47:46 -07002115config CPU_SUPPORTS_HUGEPAGES
2116 bool
Daniel Silsby171543e2019-07-15 17:39:59 -04002117 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
David Daney82622282009-10-14 12:16:56 -07002118config MIPS_PGD_C0_CONTEXT
2119 bool
Paul Burtoncebf8c02017-06-02 15:38:03 -07002120 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002121
David Daney8192c9e2008-09-23 00:04:26 -07002122#
2123# Set to y for ptrace access to watch registers.
2124#
2125config HARDWARE_WATCHPOINTS
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002126 bool
2127 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002128
Ralf Baechle5e83d432005-10-29 19:32:41 +01002129menu "Kernel type"
2130
2131choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002132 prompt "Kernel code model"
2133 help
2134 You should only select this option if you have a workload that
2135 actually benefits from 64-bit processing or if your machine has
2136 large memory. You will only be presented a single option in this
2137 menu if your system does not support both 32-bit and 64-bit kernels.
2138
2139config 32BIT
2140 bool "32-bit kernel"
2141 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2142 select TRAD_SIGNALS
2143 help
2144 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002145
Ralf Baechle5e83d432005-10-29 19:32:41 +01002146config 64BIT
2147 bool "64-bit kernel"
2148 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2149 help
2150 Select this option if you want to build a 64-bit kernel.
2151
2152endchoice
2153
Sanjay Lal2235a542012-11-21 18:33:59 -08002154config KVM_GUEST
2155 bool "KVM Guest Kernel"
Jiaxun Yang01edc5e2020-07-10 14:30:17 +08002156 depends on CPU_MIPS32_R2
James Hoganf2a5b1d2013-07-12 10:26:11 +00002157 depends on BROKEN_ON_SMP
Sanjay Lal2235a542012-11-21 18:33:59 -08002158 help
James Hogancaa1faa2015-12-16 23:49:26 +00002159 Select this option if building a guest kernel for KVM (Trap & Emulate)
2160 mode.
Sanjay Lal2235a542012-11-21 18:33:59 -08002161
James Hoganeda3d332014-05-29 10:16:36 +01002162config KVM_GUEST_TIMER_FREQ
2163 int "Count/Compare Timer Frequency (MHz)"
Sanjay Lal2235a542012-11-21 18:33:59 -08002164 depends on KVM_GUEST
James Hoganeda3d332014-05-29 10:16:36 +01002165 default 100
Sanjay Lal2235a542012-11-21 18:33:59 -08002166 help
James Hoganeda3d332014-05-29 10:16:36 +01002167 Set this to non-zero if building a guest kernel for KVM to skip RTC
2168 emulation when determining guest CPU Frequency. Instead, the guest's
2169 timer frequency is specified directly.
Sanjay Lal2235a542012-11-21 18:33:59 -08002170
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002171config MIPS_VA_BITS_48
2172 bool "48 bits virtual memory"
2173 depends on 64BIT
2174 help
Alex Belits3377e222017-02-16 17:27:34 -08002175 Support a maximum at least 48 bits of application virtual
2176 memory. Default is 40 bits or less, depending on the CPU.
2177 For page sizes 16k and above, this option results in a small
2178 memory overhead for page tables. For 4k page size, a fourth
2179 level of page tables is added which imposes both a memory
2180 overhead as well as slower TLB fault handling.
2181
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002182 If unsure, say N.
2183
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184choice
2185 prompt "Kernel page size"
2186 default PAGE_SIZE_4KB
2187
2188config PAGE_SIZE_4KB
2189 bool "4kB"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002190 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002192 This option select the standard 4kB Linux page size. On some
2193 R3000-family processors this is the only available page size. Using
2194 4kB page size will minimize memory consumption and is therefore
2195 recommended for low memory systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196
2197config PAGE_SIZE_8KB
2198 bool "8kB"
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002199 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002200 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 help
2202 Using 8kB page size will result in higher performance kernel at
2203 the price of higher memory consumption. This option is available
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002204 only on cnMIPS processors. Note that you will need a suitable Linux
2205 distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
2207config PAGE_SIZE_16KB
2208 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002209 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 help
2211 Using 16kB page size will result in higher performance kernel at
2212 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002213 all non-R3000 family processors. Note that you will need a suitable
2214 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215
Ralf Baechlec52399b2009-04-02 14:07:10 +02002216config PAGE_SIZE_32KB
2217 bool "32kB"
2218 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002219 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002220 help
2221 Using 32kB page size will result in higher performance kernel at
2222 the price of higher memory consumption. This option is available
2223 only on cnMIPS cores. Note that you will need a suitable Linux
2224 distribution to support this.
2225
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226config PAGE_SIZE_64KB
2227 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002228 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 help
2230 Using 64kB page size will result in higher performance kernel at
2231 the price of higher memory consumption. This option is available on
2232 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002233 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234
2235endchoice
2236
David Daneyc9bace72010-10-11 14:52:45 -07002237config FORCE_MAX_ZONEORDER
2238 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002239 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2240 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2241 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2242 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2243 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2244 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
David Daneyc9bace72010-10-11 14:52:45 -07002245 range 11 64
2246 default "11"
2247 help
2248 The kernel memory allocator divides physically contiguous memory
2249 blocks into "zones", where each zone is a power of two number of
2250 pages. This option selects the largest power of two that the kernel
2251 keeps in the memory allocator. If you need to allocate very large
2252 blocks of physically contiguous memory, then you may need to
2253 increase this value.
2254
2255 This config option is actually maximum order plus one. For example,
2256 a value of 11 means that the largest free memory block is 2^10 pages.
2257
2258 The page size is not necessarily 4KB. Keep this in mind
2259 when choosing a value for this option.
2260
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261config BOARD_SCACHE
2262 bool
2263
2264config IP22_CPU_SCACHE
2265 bool
2266 select BOARD_SCACHE
2267
Chris Dearman9318c512006-06-20 17:15:20 +01002268#
2269# Support for a MIPS32 / MIPS64 style S-caches
2270#
2271config MIPS_CPU_SCACHE
2272 bool
2273 select BOARD_SCACHE
2274
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275config R5000_CPU_SCACHE
2276 bool
2277 select BOARD_SCACHE
2278
2279config RM7000_CPU_SCACHE
2280 bool
2281 select BOARD_SCACHE
2282
2283config SIBYTE_DMA_PAGEOPS
2284 bool "Use DMA to clear/copy pages"
2285 depends on CPU_SB1
2286 help
2287 Instead of using the CPU to zero and copy pages, use a Data Mover
2288 channel. These DMA channels are otherwise unused by the standard
2289 SiByte Linux port. Seems to give a small performance benefit.
2290
2291config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002292 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
Florian Fainelli3165c842012-01-31 18:18:43 +01002294config CPU_GENERIC_DUMP_TLB
2295 bool
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002296 default y if !(CPU_R3000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002297
Paul Burtonc92e47e2018-11-07 23:14:02 +00002298config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002299 bool "Floating Point support" if EXPERT
2300 default y
2301 help
2302 Select y to include support for floating point in the kernel
2303 including initialization of FPU hardware, FP context save & restore
2304 and emulation of an FPU where necessary. Without this support any
2305 userland program attempting to use floating point instructions will
2306 receive a SIGILL.
2307
2308 If you know that your userland will not attempt to use floating point
2309 instructions then you can say n here to shrink the kernel a little.
2310
2311 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002312
Paul Burton97f7dcb2018-11-07 23:14:02 +00002313config CPU_R2300_FPU
2314 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002315 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002316 default y if CPU_R3000 || CPU_TX39XX
2317
Paul Burton54746822019-08-31 15:40:43 +00002318config CPU_R3K_TLB
2319 bool
2320
Florian Fainelli91405eb2012-01-31 18:18:44 +01002321config CPU_R4K_FPU
2322 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002323 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002324 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002325
Florian Fainelli62cedc42012-01-31 18:18:45 +01002326config CPU_R4K_CACHE_TLB
2327 bool
Paul Burton54746822019-08-31 15:40:43 +00002328 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
Florian Fainelli62cedc42012-01-31 18:18:45 +01002329
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002330config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002331 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002332 default y
Paul Burton527f1022017-08-07 16:18:04 -07002333 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002334 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002335 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002336 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002337 select MIPS_MT
2338 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002339 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002340 select SYS_SUPPORTS_SMP
2341 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002342 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002343 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002344 This is a kernel model which is known as SMVP. This is supported
2345 on cores with the MT ASE and uses the available VPEs to implement
2346 virtual processors which supports SMP. This is equivalent to the
2347 Intel Hyperthreading feature. For further information go to
2348 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002349
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002350config MIPS_MT
2351 bool
2352
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002353config SCHED_SMT
2354 bool "SMT (multithreading) scheduler support"
2355 depends on SYS_SUPPORTS_SCHED_SMT
2356 default n
2357 help
2358 SMT scheduler support improves the CPU scheduler's decision making
2359 when dealing with MIPS MT enabled cores at a cost of slightly
2360 increased overhead in some places. If unsure say N here.
2361
2362config SYS_SUPPORTS_SCHED_SMT
2363 bool
2364
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002365config SYS_SUPPORTS_MULTITHREADING
2366 bool
2367
Ralf Baechlef088fc82006-04-05 09:45:47 +01002368config MIPS_MT_FPAFF
2369 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002370 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002371 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002372
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002373config MIPSR2_TO_R6_EMULATOR
2374 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002375 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002376 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002377 default y
2378 help
2379 Choose this option if you want to run non-R6 MIPS userland code.
2380 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002381 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002382 The only reason this is a build-time option is to save ~14K from the
2383 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002384
James Hoganf35764e2018-01-15 20:54:35 +00002385config SYS_SUPPORTS_VPE_LOADER
2386 bool
2387 depends on SYS_SUPPORTS_MULTITHREADING
2388 help
2389 Indicates that the platform supports the VPE loader, and provides
2390 physical_memsize.
2391
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002392config MIPS_VPE_LOADER
2393 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002394 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002395 select CPU_MIPSR2_IRQ_VI
2396 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002397 select MIPS_MT
2398 help
2399 Includes a loader for loading an elf relocatable object
2400 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002401
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002402config MIPS_VPE_LOADER_CMP
2403 bool
2404 default "y"
2405 depends on MIPS_VPE_LOADER && MIPS_CMP
2406
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002407config MIPS_VPE_LOADER_MT
2408 bool
2409 default "y"
2410 depends on MIPS_VPE_LOADER && !MIPS_CMP
2411
Ralf Baechlee01402b2005-07-14 15:57:16 +00002412config MIPS_VPE_LOADER_TOM
2413 bool "Load VPE program into memory hidden from linux"
2414 depends on MIPS_VPE_LOADER
2415 default y
2416 help
2417 The loader can use memory that is present but has been hidden from
2418 Linux using the kernel command line option "mem=xxMB". It's up to
2419 you to ensure the amount you put in the option and the space your
2420 program requires is less or equal to the amount physically present.
2421
Ralf Baechlee01402b2005-07-14 15:57:16 +00002422config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002423 bool "Enable support for AP/SP API (RTLX)"
2424 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002425
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002426config MIPS_VPE_APSP_API_CMP
2427 bool
2428 default "y"
2429 depends on MIPS_VPE_APSP_API && MIPS_CMP
2430
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002431config MIPS_VPE_APSP_API_MT
2432 bool
2433 default "y"
2434 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2435
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002436config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002437 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002438 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002439 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002440 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002441 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002442 select WEAK_ORDERING
2443 default n
2444 help
Paul Burton044505c2014-01-15 10:31:58 +00002445 Select this if you are using a bootloader which implements the "CMP
2446 framework" protocol (ie. YAMON) and want your kernel to make use of
2447 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002448
Paul Burton5cac93b2014-01-15 10:32:00 +00002449 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2450 instead of this.
2451
Paul Burton0ee958e2014-01-15 10:31:53 +00002452config MIPS_CPS
2453 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002454 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002455 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002456 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002457 select SMP
2458 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002459 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002460 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002461 select SYS_SUPPORTS_SMP
2462 select WEAK_ORDERING
2463 help
2464 Select this if you wish to run an SMP kernel across multiple cores
2465 within a MIPS Coherent Processing System. When this option is
2466 enabled the kernel will probe for other cores and boot them with
2467 no external assistance. It is safe to enable this when hardware
2468 support is unavailable.
2469
Paul Burton3179d372014-04-14 11:00:56 +01002470config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002471 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002472 bool
2473
Paul Burton9f98f3d2014-01-15 10:31:51 +00002474config MIPS_CM
2475 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002476 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002477
Paul Burton9c38cf42014-01-15 10:31:52 +00002478config MIPS_CPC
2479 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002480
Linus Torvalds1da177e2005-04-16 15:20:36 -07002481config SB1_PASS_2_WORKAROUNDS
2482 bool
2483 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2484 default y
2485
2486config SB1_PASS_2_1_WORKAROUNDS
2487 bool
2488 depends on CPU_SB1 && CPU_SB1_PASS_2
2489 default y
2490
Markos Chandras9e2b5372014-07-21 08:46:14 +01002491choice
2492 prompt "SmartMIPS or microMIPS ASE support"
2493
2494config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2495 bool "None"
2496 help
2497 Select this if you want neither microMIPS nor SmartMIPS support
2498
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002499config CPU_HAS_SMARTMIPS
2500 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002501 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002502 help
2503 SmartMIPS is a extension of the MIPS32 architecture aimed at
2504 increased security at both hardware and software level for
2505 smartcards. Enabling this option will allow proper use of the
2506 SmartMIPS instructions by Linux applications. However a kernel with
2507 this option will not work on a MIPS core without SmartMIPS core. If
2508 you don't know you probably don't have SmartMIPS and should say N
2509 here.
2510
Steven J. Hillbce86082013-03-25 13:27:11 -05002511config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002512 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002513 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002514 help
2515 When this option is enabled the kernel will be built using the
2516 microMIPS ISA
2517
Markos Chandras9e2b5372014-07-21 08:46:14 +01002518endchoice
2519
Paul Burtona5e9a692014-01-27 15:23:10 +00002520config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002521 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002522 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002523 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002524 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002525 help
2526 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2527 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002528 is enabled the kernel will support allocating & switching MSA
2529 vector register contexts. If you know that your kernel will only be
2530 running on CPUs which do not support MSA or that your userland will
2531 not be making use of it then you may wish to say N here to reduce
2532 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002533
2534 If unsure, say Y.
2535
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002537 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002538
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002539config XKS01
2540 bool
2541
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002542config CPU_HAS_DIEI
2543 depends on !CPU_DIEI_BROKEN
2544 bool
2545
2546config CPU_DIEI_BROKEN
2547 bool
2548
Florian Fainelli8256b172016-02-09 12:55:51 -08002549config CPU_HAS_RIXI
2550 bool
2551
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002552config CPU_NO_LOAD_STORE_LR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002553 bool
2554 help
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002555 CPU lacks support for unaligned load and store instructions:
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002556 LWL, LWR, SWL, SWR (Load/store word left/right).
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002557 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2558 systems).
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002559
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002560#
2561# Vectored interrupt mode is an R2 feature
2562#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002563config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002564 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002565
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002566#
2567# Extended interrupt mode is an R2 feature
2568#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002569config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002570 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002571
Linus Torvalds1da177e2005-04-16 15:20:36 -07002572config CPU_HAS_SYNC
2573 bool
2574 depends on !CPU_R3000
2575 default y
2576
2577#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002578# CPU non-features
2579#
2580config CPU_DADDI_WORKAROUNDS
2581 bool
2582
2583config CPU_R4000_WORKAROUNDS
2584 bool
2585 select CPU_R4400_WORKAROUNDS
2586
2587config CPU_R4400_WORKAROUNDS
2588 bool
2589
Paul Burton071d2f02019-10-01 23:04:32 +00002590config CPU_R4X00_BUGS64
2591 bool
2592 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2593
Paul Burton4edf00a2016-05-06 14:36:23 +01002594config MIPS_ASID_SHIFT
2595 int
2596 default 6 if CPU_R3000 || CPU_TX39XX
Paul Burton4edf00a2016-05-06 14:36:23 +01002597 default 0
2598
2599config MIPS_ASID_BITS
2600 int
Paul Burton2db003a2016-05-06 14:36:24 +01002601 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002602 default 6 if CPU_R3000 || CPU_TX39XX
2603 default 8
2604
Paul Burton2db003a2016-05-06 14:36:24 +01002605config MIPS_ASID_BITS_VARIABLE
2606 bool
2607
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002608config MIPS_CRC_SUPPORT
2609 bool
2610
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +02002611# R4600 erratum. Due to the lack of errata information the exact
2612# technical details aren't known. I've experimentally found that disabling
2613# interrupts during indexed I-cache flushes seems to be sufficient to deal
2614# with the issue.
2615config WAR_R4600_V1_INDEX_ICACHEOP
2616 bool
2617
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002618#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619# - Highmem only makes sense for the 32-bit kernel.
2620# - The current highmem code will only work properly on physically indexed
2621# caches such as R3000, SB1, R7000 or those that look like they're virtually
2622# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2623# moment we protect the user and offer the highmem option only on machines
2624# where it's known to be safe. This will not offer highmem on a few systems
2625# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2626# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002627# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2628# know they might have memory configurations that could make use of highmem
2629# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630#
2631config HIGHMEM
2632 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002633 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Ralf Baechle797798c2005-08-10 15:17:11 +00002634
2635config CPU_SUPPORTS_HIGHMEM
2636 bool
2637
2638config SYS_SUPPORTS_HIGHMEM
2639 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002640
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002641config SYS_SUPPORTS_SMARTMIPS
2642 bool
2643
Steven J. Hilla6a48342013-02-05 16:52:02 -06002644config SYS_SUPPORTS_MICROMIPS
2645 bool
2646
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002647config SYS_SUPPORTS_MIPS16
2648 bool
2649 help
2650 This option must be set if a kernel might be executed on a MIPS16-
2651 enabled CPU even if MIPS16 is not actually being used. In other
2652 words, it makes the kernel MIPS16-tolerant.
2653
Paul Burtona5e9a692014-01-27 15:23:10 +00002654config CPU_SUPPORTS_MSA
2655 bool
2656
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002657config ARCH_FLATMEM_ENABLE
2658 def_bool y
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002659 depends on !NUMA && !CPU_LOONGSON2EF
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002660
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002661config ARCH_SPARSEMEM_ENABLE
2662 bool
Mike Rapoport397dc002019-09-16 14:13:10 +03002663 select SPARSEMEM_STATIC if !SGI_IP27
Atsushi Nemoto31473742006-07-03 00:09:47 +09002664
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002665config NUMA
2666 bool "NUMA Support"
2667 depends on SYS_SUPPORTS_NUMA
2668 help
2669 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2670 Access). This option improves performance on systems with more
2671 than two nodes; on two node systems it is generally better to
Randy Dunlap172a37e2020-01-31 17:55:43 -08002672 leave it disabled; on single node systems leave this option
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002673 disabled.
2674
2675config SYS_SUPPORTS_NUMA
2676 bool
2677
Thomas Bogendoerferf3c560a2020-01-09 13:23:31 +01002678config HAVE_SETUP_PER_CPU_AREA
2679 def_bool y
2680 depends on NUMA
2681
2682config NEED_PER_CPU_EMBED_FIRST_CHUNK
2683 def_bool y
2684 depends on NUMA
2685
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002686config RELOCATABLE
2687 bool "Relocatable kernel"
Serge Seminab7c01f2020-05-21 17:07:14 +03002688 depends on SYS_SUPPORTS_RELOCATABLE
2689 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2690 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2691 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002692 CPU_P5600 || CAVIUM_OCTEON_SOC
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002693 help
2694 This builds a kernel image that retains relocation information
2695 so it can be loaded someplace besides the default 1MB.
2696 The relocations make the kernel binary about 15% larger,
2697 but are discarded at runtime
2698
Matt Redfearn069fd762016-03-31 10:05:34 +01002699config RELOCATION_TABLE_SIZE
2700 hex "Relocation table size"
2701 depends on RELOCATABLE
2702 range 0x0 0x01000000
2703 default "0x00100000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002704 help
Matt Redfearn069fd762016-03-31 10:05:34 +01002705 A table of relocation data will be appended to the kernel binary
2706 and parsed at boot to fix up the relocated kernel.
2707
2708 This option allows the amount of space reserved for the table to be
2709 adjusted, although the default of 1Mb should be ok in most cases.
2710
2711 The build will fail and a valid size suggested if this is too small.
2712
2713 If unsure, leave at the default value.
2714
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002715config RANDOMIZE_BASE
2716 bool "Randomize the address of the kernel image"
2717 depends on RELOCATABLE
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002718 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002719 Randomizes the physical and virtual address at which the
2720 kernel image is loaded, as a security feature that
2721 deters exploit attempts relying on knowledge of the location
2722 of kernel internals.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002723
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002724 Entropy is generated using any coprocessor 0 registers available.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002725
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002726 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002727
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002728 If unsure, say N.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002729
2730config RANDOMIZE_BASE_MAX_OFFSET
2731 hex "Maximum kASLR offset" if EXPERT
2732 depends on RANDOMIZE_BASE
2733 range 0x0 0x40000000 if EVA || 64BIT
2734 range 0x0 0x08000000
2735 default "0x01000000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002736 help
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002737 When kASLR is active, this provides the maximum offset that will
2738 be applied to the kernel image. It should be set according to the
2739 amount of physical RAM available in the target system minus
2740 PHYSICAL_START and must be a power of 2.
2741
2742 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2743 EVA or 64-bit. The default is 16Mb.
2744
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002745config NODES_SHIFT
2746 int
2747 default "6"
2748 depends on NEED_MULTIPLE_NODES
2749
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002750config HW_PERF_EVENTS
2751 bool "Enable hardware performance counter support for perf events"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002752 depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002753 default y
2754 help
2755 Enable hardware performance counter support for perf events. If
2756 disabled, perf events will use software events only.
2757
Tiezhu Yangbe8fa1c2020-02-05 12:08:33 +08002758config DMI
2759 bool "Enable DMI scanning"
2760 depends on MACH_LOONGSON64
2761 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2762 default y
2763 help
2764 Enabled scanning of DMI to identify machine quirks. Say Y
2765 here unless you have verified that your setup is not
2766 affected by entries in the DMI blacklist. Required by PNP
2767 BIOS code.
2768
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769config SMP
2770 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002771 depends on SYS_SUPPORTS_SMP
2772 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002774 a system with only one CPU, say N. If you have a system with more
2775 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776
Robert Graffham4a474152014-01-23 15:55:29 -08002777 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778 machines, but will use only one CPU of a multiprocessor machine. If
2779 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002780 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 will run faster if you say N here.
2782
2783 People using multiprocessor machines who say Y here should also say
2784 Y to "Enhanced Real Time Clock Support", below.
2785
Adrian Bunk03502fa2008-02-03 15:50:21 +02002786 See also the SMP-HOWTO available at
Alexander A. Klimovef054ad2020-07-14 21:12:26 +02002787 <https://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002788
2789 If you don't know what to do here, say N.
2790
Matt Redfearn7840d612016-07-07 08:50:40 +01002791config HOTPLUG_CPU
2792 bool "Support for hot-pluggable CPUs"
2793 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2794 help
2795 Say Y here to allow turning CPUs off and on. CPUs can be
2796 controlled through /sys/devices/system/cpu.
2797 (Note: power management support will enable this option
2798 automatically on SMP systems. )
2799 Say N if you want to disable CPU hotplug.
2800
Ralf Baechle87353d82007-11-19 12:23:51 +00002801config SMP_UP
2802 bool
2803
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002804config SYS_SUPPORTS_MIPS_CMP
2805 bool
2806
Paul Burton0ee958e2014-01-15 10:31:53 +00002807config SYS_SUPPORTS_MIPS_CPS
2808 bool
2809
Ralf Baechlee73ea272006-06-04 11:51:46 +01002810config SYS_SUPPORTS_SMP
2811 bool
2812
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002813config NR_CPUS_DEFAULT_4
2814 bool
2815
2816config NR_CPUS_DEFAULT_8
2817 bool
2818
2819config NR_CPUS_DEFAULT_16
2820 bool
2821
2822config NR_CPUS_DEFAULT_32
2823 bool
2824
2825config NR_CPUS_DEFAULT_64
2826 bool
2827
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302829 int "Maximum number of CPUs (2-256)"
2830 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002832 default "4" if NR_CPUS_DEFAULT_4
2833 default "8" if NR_CPUS_DEFAULT_8
2834 default "16" if NR_CPUS_DEFAULT_16
2835 default "32" if NR_CPUS_DEFAULT_32
2836 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002837 help
2838 This allows you to specify the maximum number of CPUs which this
2839 kernel will support. The maximum supported value is 32 for 32-bit
2840 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002841 sense is 1 for Qemu (useful only for kernel debugging purposes)
2842 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843
2844 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002845 approximately eight kilobytes to the kernel image. For best
2846 performance should round up your number of processors to the next
2847 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
Al Cooper399aaa22012-07-13 16:44:53 -04002849config MIPS_PERF_SHARED_TC_COUNTERS
2850 bool
2851
David Daney7820b842017-09-28 12:34:04 -05002852config MIPS_NR_CPU_NR_MAP_1024
2853 bool
2854
2855config MIPS_NR_CPU_NR_MAP
2856 int
2857 depends on SMP
2858 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2859 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2860
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002861#
2862# Timer Interrupt Frequency Configuration
2863#
2864
2865choice
2866 prompt "Timer frequency"
2867 default HZ_250
2868 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002869 Allows the configuration of the timer frequency.
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002870
Paul Burton67596572015-09-22 10:16:39 -07002871 config HZ_24
2872 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2873
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002874 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00002875 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002876
2877 config HZ_100
2878 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2879
2880 config HZ_128
2881 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2882
2883 config HZ_250
2884 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2885
2886 config HZ_256
2887 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2888
2889 config HZ_1000
2890 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2891
2892 config HZ_1024
2893 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2894
2895endchoice
2896
Paul Burton67596572015-09-22 10:16:39 -07002897config SYS_SUPPORTS_24HZ
2898 bool
2899
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002900config SYS_SUPPORTS_48HZ
2901 bool
2902
2903config SYS_SUPPORTS_100HZ
2904 bool
2905
2906config SYS_SUPPORTS_128HZ
2907 bool
2908
2909config SYS_SUPPORTS_250HZ
2910 bool
2911
2912config SYS_SUPPORTS_256HZ
2913 bool
2914
2915config SYS_SUPPORTS_1000HZ
2916 bool
2917
2918config SYS_SUPPORTS_1024HZ
2919 bool
2920
2921config SYS_SUPPORTS_ARBIT_HZ
2922 bool
Paul Burton67596572015-09-22 10:16:39 -07002923 default y if !SYS_SUPPORTS_24HZ && \
2924 !SYS_SUPPORTS_48HZ && \
2925 !SYS_SUPPORTS_100HZ && \
2926 !SYS_SUPPORTS_128HZ && \
2927 !SYS_SUPPORTS_250HZ && \
2928 !SYS_SUPPORTS_256HZ && \
2929 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002930 !SYS_SUPPORTS_1024HZ
2931
2932config HZ
2933 int
Paul Burton67596572015-09-22 10:16:39 -07002934 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002935 default 48 if HZ_48
2936 default 100 if HZ_100
2937 default 128 if HZ_128
2938 default 250 if HZ_250
2939 default 256 if HZ_256
2940 default 1000 if HZ_1000
2941 default 1024 if HZ_1024
2942
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08002943config SCHED_HRTICK
2944 def_bool HIGH_RES_TIMERS
2945
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002946config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08002947 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07002948 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002949 help
2950 kexec is a system call that implements the ability to shutdown your
2951 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02002952 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002953 you can start any kernel with it, not just Linux.
2954
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002955 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002956
2957 It is an ongoing process to be certain the hardware in a machine
2958 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002959 initially work for you. As of this writing the exact hardware
2960 interface is strongly in flux, so no good recommendation can be
2961 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002962
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02002963config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01002964 bool "Kernel crash dumps"
2965 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02002966 Generate crash dump after being started by kexec.
2967 This should be normally only set in special crash dump kernels
2968 which are loaded in the main kernel with kexec-tools into
2969 a specially reserved region and then later executed after
2970 a crash by kdump/kexec. The crash dump kernel must be compiled
2971 to a memory address not used by the main kernel or firmware using
2972 PHYSICAL_START.
2973
2974config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01002975 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01002976 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01002977 depends on CRASH_DUMP
2978 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02002979 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
2980 If you plan to use kernel for capturing the crash dump change
2981 this value to start of the reserved region (the "X" value as
2982 specified in the "crashkernel=YM@XM" command line boot parameter
2983 passed to the panic-ed kernel).
2984
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002985config SECCOMP
2986 bool "Enable seccomp to safely compute untrusted bytecode"
Ralf Baechle293c5bd2007-07-25 16:19:33 +01002987 depends on PROC_FS
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09002988 default y
2989 help
2990 This kernel feature is useful for number crunching applications
2991 that may need to compute untrusted bytecode during their
2992 execution. By using pipes or other transports made available to
2993 the process as file descriptors supporting the read/write
2994 syscalls, it's possible to isolate those applications in
2995 their own address space using seccomp. Once seccomp is
2996 enabled via /proc/<pid>/seccomp, it cannot be disabled
2997 and the task is only allowed to execute a few safe syscalls
2998 defined by each seccomp mode.
2999
3000 If unsure, say Y. Only embedded should say N here.
3001
Paul Burton597ce172013-11-22 13:12:07 +00003002config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00003003 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00003004 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00003005 help
3006 When this is enabled, the kernel will support use of 64-bit floating
3007 point registers with binaries using the O32 ABI along with the
3008 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3009 32-bit MIPS systems this support is at the cost of increasing the
3010 size and complexity of the compiled FPU emulator. Thus if you are
3011 running a MIPS32 system and know that none of your userland binaries
3012 will require 64-bit floating point, you may wish to reduce the size
3013 of your kernel & potentially improve FP emulation performance by
3014 saying N here.
3015
Paul Burton06e2e882014-02-14 17:55:18 +00003016 Although binutils currently supports use of this flag the details
3017 concerning its effect upon the O32 ABI in userland are still being
3018 worked on. In order to avoid userland becoming dependant upon current
3019 behaviour before the details have been finalised, this option should
3020 be considered experimental and only enabled by those working upon
3021 said details.
3022
3023 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00003024
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003025config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02003026 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003027 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08003028 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07003029 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003030
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07003031config UHI_BOOT
3032 bool
3033
Andrew Bresticker7fafb062014-08-21 13:04:20 -07003034config BUILTIN_DTB
3035 bool
3036
Jonas Gorski1da8f172015-04-12 12:24:58 +02003037choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02003038 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02003039 default MIPS_NO_APPENDED_DTB
3040
3041 config MIPS_NO_APPENDED_DTB
3042 bool "None"
3043 help
3044 Do not enable appended dtb support.
3045
Aaro Koskinen87db5372015-09-11 17:46:14 +03003046 config MIPS_ELF_APPENDED_DTB
3047 bool "vmlinux"
3048 help
3049 With this option, the boot code will look for a device tree binary
3050 DTB) included in the vmlinux ELF section .appended_dtb. By default
3051 it is empty and the DTB can be appended using binutils command
3052 objcopy:
3053
3054 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3055
3056 This is meant as a backward compatiblity convenience for those
3057 systems with a bootloader that can't be upgraded to accommodate
3058 the documented boot protocol using a device tree.
3059
Jonas Gorski1da8f172015-04-12 12:24:58 +02003060 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003061 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003062 help
3063 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003064 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003065 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3066
3067 This is meant as a backward compatibility convenience for those
3068 systems with a bootloader that can't be upgraded to accommodate
3069 the documented boot protocol using a device tree.
3070
3071 Beware that there is very little in terms of protection against
3072 this option being confused by leftover garbage in memory that might
3073 look like a DTB header after a reboot if no actual DTB is appended
3074 to vmlinux.bin. Do not leave this option active in a production kernel
3075 if you don't intend to always append a DTB.
3076endchoice
3077
Jonas Gorski20249722015-10-12 13:13:02 +02003078choice
3079 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003080 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Jiaxun Yang87fcfa72020-03-25 11:55:02 +08003081 !MACH_LOONGSON64 && !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003082 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003083 default MIPS_CMDLINE_FROM_BOOTLOADER
3084
3085 config MIPS_CMDLINE_FROM_DTB
3086 depends on USE_OF
3087 bool "Dtb kernel arguments if available"
3088
3089 config MIPS_CMDLINE_DTB_EXTEND
3090 depends on USE_OF
3091 bool "Extend dtb kernel arguments with bootloader arguments"
3092
3093 config MIPS_CMDLINE_FROM_BOOTLOADER
3094 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003095
3096 config MIPS_CMDLINE_BUILTIN_EXTEND
3097 depends on CMDLINE_BOOL
3098 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003099endchoice
3100
Ralf Baechle5e83d432005-10-29 19:32:41 +01003101endmenu
3102
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003103config LOCKDEP_SUPPORT
3104 bool
3105 default y
3106
3107config STACKTRACE_SUPPORT
3108 bool
3109 default y
3110
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003111config PGTABLE_LEVELS
3112 int
Alex Belits3377e222017-02-16 17:27:34 -08003113 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003114 default 3 if 64BIT && !PAGE_SIZE_64KB
3115 default 2
3116
Paul Burton6c359eb2018-07-27 18:23:20 -07003117config MIPS_AUTO_PFN_OFFSET
3118 bool
3119
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3121
Paul Burtonc5611df2016-10-05 18:18:12 +01003122config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003123 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003124 bool
3125
3126config PCI_DRIVERS_LEGACY
3127 def_bool !PCI_DRIVERS_GENERIC
3128 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003129 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130
3131#
3132# ISA support is now enabled via select. Too many systems still have the one
3133# or other ISA chip on the board that users don't know about so don't expect
3134# users to choose the right thing ...
3135#
3136config ISA
3137 bool
3138
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139config TC
3140 bool "TURBOchannel support"
3141 depends on MACH_DECSTATION
3142 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003143 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3144 processors. TURBOchannel programming specifications are available
3145 at:
3146 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3147 and:
3148 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3149 Linux driver support status is documented at:
3150 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152config MMU
3153 bool
3154 default y
3155
Matt Redfearn109c32f2016-11-24 17:32:45 +00003156config ARCH_MMAP_RND_BITS_MIN
3157 default 12 if 64BIT
3158 default 8
3159
3160config ARCH_MMAP_RND_BITS_MAX
3161 default 18 if 64BIT
3162 default 15
3163
3164config ARCH_MMAP_RND_COMPAT_BITS_MIN
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003165 default 8
Matt Redfearn109c32f2016-11-24 17:32:45 +00003166
3167config ARCH_MMAP_RND_COMPAT_BITS_MAX
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003168 default 15
Matt Redfearn109c32f2016-11-24 17:32:45 +00003169
Ralf Baechled865bea2007-10-11 23:46:10 +01003170config I8253
3171 bool
Russell King798778b2011-05-08 19:03:03 +01003172 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003173 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003174 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003175
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003176config ZONE_DMA
3177 bool
3178
Ralf Baechlecce335a2007-11-03 02:05:43 +00003179config ZONE_DMA32
3180 bool
3181
Linus Torvalds1da177e2005-04-16 15:20:36 -07003182endmenu
3183
Linus Torvalds1da177e2005-04-16 15:20:36 -07003184config TRAD_SIGNALS
3185 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003186
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003188 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189
3190config COMPAT
3191 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003192
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003193config SYSVIPC_COMPAT
3194 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003195
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196config MIPS32_O32
3197 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003198 depends on 64BIT
3199 select ARCH_WANT_OLD_COMPAT_IPC
3200 select COMPAT
3201 select MIPS32_COMPAT
3202 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003203 help
3204 Select this option if you want to run o32 binaries. These are pure
3205 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3206 existing binaries are in this format.
3207
3208 If unsure, say Y.
3209
3210config MIPS32_N32
3211 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003212 depends on 64BIT
Arnd Bergmann5a9372f2019-01-10 17:24:31 +01003213 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Ralf Baechle78aaf952014-12-19 01:18:03 +01003214 select COMPAT
3215 select MIPS32_COMPAT
3216 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003217 help
3218 Select this option if you want to run n32 binaries. These are
3219 64-bit binaries using 32-bit quantities for addressing and certain
3220 data that would normally be 64-bit. They are used in special
3221 cases.
3222
3223 If unsure, say N.
3224
3225config BINFMT_ELF32
3226 bool
3227 default y if MIPS32_O32 || MIPS32_N32
Ralf Baechlef43edca2016-05-23 16:22:26 -07003228 select ELFCORE
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229
Ralf Baechle21162452007-02-09 17:08:58 +00003230menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003231
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003232config ARCH_HIBERNATION_POSSIBLE
3233 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003234 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003235
Johannes Bergf4cb5702007-12-08 02:14:00 +01003236config ARCH_SUSPEND_POSSIBLE
3237 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003238 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003239
Ralf Baechle21162452007-02-09 17:08:58 +00003240source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003241
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242endmenu
3243
Viresh Kumar7a998932013-04-04 12:54:21 +00003244config MIPS_EXTERNAL_TIMER
3245 bool
3246
Viresh Kumar7a998932013-04-04 12:54:21 +00003247menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003248
3249if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003250source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003251endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003252
Paul Burtonc095eba2014-04-14 16:24:22 +01003253source "drivers/cpuidle/Kconfig"
3254
3255endmenu
3256
Ralf Baechle98cdee02012-11-15 10:35:42 +01003257source "drivers/firmware/Kconfig"
3258
Sanjay Lal2235a542012-11-21 18:33:59 -08003259source "arch/mips/kvm/Kconfig"
Nathan Chancellore91946d2020-04-28 15:14:16 -07003260
3261source "arch/mips/vdso/Kconfig"