blob: 102236cb5e0639b35605a3daccdcb4d616140049 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T if !64BIT
Paul Burtonea6a3732018-11-07 23:14:09 +00006 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Alexander Lobakin34c01e42020-01-22 13:58:51 +03007 select ARCH_HAS_FORTIFY_SOURCE
8 select ARCH_HAS_KCOV
9 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
Matt Redfearn12597982017-05-15 10:46:35 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080011 select ARCH_HAS_UBSAN_SANITIZE_ALL
Xingxing Su8b3165e2020-12-03 15:22:51 +080012 select ARCH_HAS_GCOV_PROFILE_ALL
Tiezhu Yanga8c0f1c2020-12-07 20:21:42 +080013 select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
Matt Redfearn12597982017-05-15 10:46:35 +010014 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020015 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010016 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070017 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070018 select ARCH_USE_QUEUED_SPINLOCKS
Alexandre Ghiti9035bd22019-09-23 15:39:18 -070019 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Matt Redfearn12597982017-05-15 10:46:35 +010020 select ARCH_WANT_IPC_PARSE_VERSION
Shile Zhang10916702019-12-04 08:46:31 +080021 select BUILDTIME_TABLE_SORT
Matt Redfearn12597982017-05-15 10:46:35 +010022 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000023 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010024 select CPU_PM if CPU_IDLE
25 select GENERIC_ATOMIC64 if !64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010026 select GENERIC_CMOS_UPDATE
27 select GENERIC_CPU_AUTOPROBE
Vincenzo Frascino24640f22019-06-21 10:52:46 +010028 select GENERIC_GETTIMEOFDAY
Paul Burtonb962aeb2018-08-29 14:54:00 -070029 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010030 select GENERIC_IRQ_PROBE
31 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010032 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010033 select GENERIC_LIB_ASHLDI3
34 select GENERIC_LIB_ASHRDI3
35 select GENERIC_LIB_CMPDI2
36 select GENERIC_LIB_LSHRDI3
37 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010038 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
39 select GENERIC_SMP_IDLE_THREAD
40 select GENERIC_TIME_VSYSCALL
Christoph Hellwig446f0622019-07-11 20:56:52 -070041 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010042 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070043 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010044 select HAVE_ARCH_JUMP_LABEL
Jason Wessel88547002008-07-29 15:58:53 -050045 select HAVE_ARCH_KGDB
Matt Redfearn109c32f2016-11-24 17:32:45 +000046 select HAVE_ARCH_MMAP_RND_BITS if MMU
47 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000048 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020049 select HAVE_ARCH_TRACEHOOK
Daniel Silsby45e03e62019-07-15 17:40:01 -040050 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +090051 select HAVE_ASM_MODVERSIONS
Paul Burton36366e32019-12-05 10:23:18 -080052 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
Matt Redfearn12597982017-05-15 10:46:35 +010053 select HAVE_CONTEXT_TRACKING
Frederic Weisbecker490f5612020-01-27 16:41:52 +010054 select HAVE_TIF_NOHZ
Wu Zhangjin64575f92010-10-27 18:59:09 +080055 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010056 select HAVE_DEBUG_KMEMLEAK
57 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010058 select HAVE_DMA_CONTIGUOUS
59 select HAVE_DYNAMIC_FTRACE
Alexander Lobakin34c01e42020-01-22 13:58:51 +030060 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
Matt Redfearn12597982017-05-15 10:46:35 +010061 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070062 select HAVE_FAST_GUP
Matt Redfearn12597982017-05-15 10:46:35 +010063 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080064 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010065 select HAVE_FUNCTION_TRACER
Alexander Lobakin34c01e42020-01-22 13:58:51 +030066 select HAVE_GCC_PLUGINS
67 select HAVE_GENERIC_VDSO
Matt Redfearn12597982017-05-15 10:46:35 +010068 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070069 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010070 select HAVE_IRQ_EXIT_ON_IRQ_STACK
71 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070072 select HAVE_KPROBES
73 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000074 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
David Howells786d35d2012-09-28 14:31:03 +093075 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070076 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010077 select HAVE_OPROFILE
78 select HAVE_PERF_EVENTS
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020079 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070080 select HAVE_RSEQ
Hassan Naveed16c0f032019-11-15 23:44:49 +000081 select HAVE_SPARSE_SYSCALL_NR
Masahiro Yamadad148eac2018-06-14 19:36:45 +090082 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010083 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010084 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010085 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010086 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010087 select MODULES_USE_ELF_REL if MODULES
Alexander Lobakin34c01e42020-01-22 13:58:51 +030088 select MODULES_USE_ELF_RELA if MODULES && 64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010089 select PERF_USE_VMALLOC
Thomas Gleixner981aa1d2020-09-28 12:13:07 +020090 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
Arnd Bergmann05a0a342018-08-28 16:26:30 +020091 select RTC_LIB
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020092 select SET_FS
Matt Redfearn12597982017-05-15 10:46:35 +010093 select SYSCTL_EXCEPTION_TRACE
94 select VIRT_TO_BUS
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Christoph Hellwigd3991572020-04-16 17:00:07 +020096config MIPS_FIXUP_BIGPHYS_ADDR
97 bool
98
Paul Cercueilc434b9f2020-09-06 21:29:25 +020099config MIPS_GENERIC
100 bool
101
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200102config MACH_INGENIC
103 bool
104 select SYS_SUPPORTS_32BIT_KERNEL
105 select SYS_SUPPORTS_LITTLE_ENDIAN
106 select SYS_SUPPORTS_ZBOOT
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200107 select DMA_NONCOHERENT
108 select IRQ_MIPS_CPU
109 select PINCTRL
110 select GPIOLIB
111 select COMMON_CLK
112 select GENERIC_IRQ_CHIP
113 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
114 select USE_OF
115 select CPU_SUPPORTS_CPUFREQ
116 select MIPS_EXTERNAL_TIMER
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118menu "Machine selection"
119
Ralf Baechle5e83d432005-10-29 19:32:41 +0100120choice
121 prompt "System type"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200122 default MIPS_GENERIC_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200124config MIPS_GENERIC_KERNEL
Paul Burtoneed0eab2016-10-05 18:18:20 +0100125 bool "Generic board-agnostic MIPS kernel"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200126 select MIPS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100127 select BOOT_RAW
128 select BUILTIN_DTB
129 select CEVT_R4K
130 select CLKSRC_MIPS_GIC
131 select COMMON_CLK
Paul Burtoneed0eab2016-10-05 18:18:20 +0100132 select CPU_MIPSR2_IRQ_EI
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300133 select CPU_MIPSR2_IRQ_VI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100134 select CSRC_R4K
135 select DMA_PERDEV_COHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100136 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100137 select IRQ_MIPS_CPU
Paul Burton0211d492018-07-27 18:23:21 -0700138 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100139 select MIPS_CPU_SCACHE
140 select MIPS_GIC
141 select MIPS_L1_CACHE_SHIFT_7
142 select NO_EXCEPT_FILL
143 select PCI_DRIVERS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100144 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000145 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100146 select SYS_HAS_CPU_MIPS32_R1
147 select SYS_HAS_CPU_MIPS32_R2
148 select SYS_HAS_CPU_MIPS32_R6
149 select SYS_HAS_CPU_MIPS64_R1
150 select SYS_HAS_CPU_MIPS64_R2
151 select SYS_HAS_CPU_MIPS64_R6
152 select SYS_SUPPORTS_32BIT_KERNEL
153 select SYS_SUPPORTS_64BIT_KERNEL
154 select SYS_SUPPORTS_BIG_ENDIAN
155 select SYS_SUPPORTS_HIGHMEM
156 select SYS_SUPPORTS_LITTLE_ENDIAN
157 select SYS_SUPPORTS_MICROMIPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100158 select SYS_SUPPORTS_MIPS16
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300159 select SYS_SUPPORTS_MIPS_CPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100160 select SYS_SUPPORTS_MULTITHREADING
161 select SYS_SUPPORTS_RELOCATABLE
162 select SYS_SUPPORTS_SMARTMIPS
Paul Cercueilc3e2ee62020-09-06 21:29:29 +0200163 select SYS_SUPPORTS_ZBOOT
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300164 select UHI_BOOT
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100165 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
166 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
167 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
168 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
169 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
170 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100171 select USE_OF
172 help
173 Select this to build a kernel which aims to support multiple boards,
174 generally using a flattened device tree passed from the bootloader
175 using the boot protocol defined in the UHI (Unified Hosting
176 Interface) specification.
177
Manuel Lauss42a4f172010-07-15 21:45:04 +0200178config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900179 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200180 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100181 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600182 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200183 select IRQ_MIPS_CPU
Manuel Lauss88e9a932014-02-20 14:59:23 +0100184 select DMA_MAYBE_COHERENT # Au1000,1500,1100 aren't, rest is
Christoph Hellwigd3991572020-04-16 17:00:07 +0200185 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
Manuel Lauss42a4f172010-07-15 21:45:04 +0200186 select SYS_HAS_CPU_MIPS32_R1
187 select SYS_SUPPORTS_32BIT_KERNEL
188 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200189 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800190 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200191 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200193config AR7
194 bool "Texas Instruments AR7"
195 select BOOT_ELF32
196 select DMA_NONCOHERENT
197 select CEVT_R4K
198 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200199 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200200 select NO_EXCEPT_FILL
201 select SWAP_IO_SPACE
202 select SYS_HAS_CPU_MIPS32_R1
203 select SYS_HAS_EARLY_PRINTK
204 select SYS_SUPPORTS_32BIT_KERNEL
205 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200206 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800207 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200208 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200209 select VLYNQ
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700210 select HAVE_LEGACY_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200211 help
212 Support for the Texas Instruments AR7 System-on-a-Chip
213 family: TNETD7100, 7200 and 7300.
214
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400215config ATH25
216 bool "Atheros AR231x/AR531x SoC support"
217 select CEVT_R4K
218 select CSRC_R4K
219 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200220 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400221 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400222 select SYS_HAS_CPU_MIPS32_R1
223 select SYS_SUPPORTS_BIG_ENDIAN
224 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400225 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400226 help
227 Support for Atheros AR231x and Atheros AR531x based boards
228
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100229config ATH79
230 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200231 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100232 select BOOT_RAW
233 select CEVT_R4K
234 select CSRC_R4K
235 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200236 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200237 select PINCTRL
Alban Bedel411520a2015-04-19 14:30:04 +0200238 select COMMON_CLK
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200239 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100240 select SYS_HAS_CPU_MIPS32_R2
241 select SYS_HAS_EARLY_PRINTK
242 select SYS_SUPPORTS_32BIT_KERNEL
243 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200244 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100245 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200246 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100247 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100248 help
249 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
250
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800251config BMIPS_GENERIC
252 bool "Broadcom Generic BMIPS kernel"
Álvaro Fernández Rojas29906e12020-06-17 12:50:33 +0200253 select ARCH_HAS_RESET_CONTROLLER
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200254 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
255 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700256 select BOOT_RAW
257 select NO_EXCEPT_FILL
258 select USE_OF
259 select CEVT_R4K
260 select CSRC_R4K
261 select SYNC_R4K
262 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000263 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800264 select BCM7038_L1_IRQ
265 select BCM7120_L2_IRQ
266 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200267 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800268 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700269 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800270 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700271 select SYS_SUPPORTS_BIG_ENDIAN
272 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800273 select SYS_HAS_CPU_BMIPS32_3300
274 select SYS_HAS_CPU_BMIPS4350
275 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700276 select SYS_HAS_CPU_BMIPS5000
277 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800278 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
279 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
280 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
281 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700282 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700283 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800284 Build a generic DT-based kernel image that boots on select
285 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
286 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
287 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700288
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200289config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100290 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000291 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100292 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000293 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200294 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100295 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200296 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100297 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000298 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200299 select SYS_SUPPORTS_32BIT_KERNEL
300 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200301 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200302 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200303 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100304 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200305 select GPIOLIB
306 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200307 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100308 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000309 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200310 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100311 Support for BCM47XX based boards
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200312
Maxime Bizone7300d02009-08-18 13:23:37 +0100313config BCM63XX
314 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000315 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100316 select CEVT_R4K
317 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200318 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100319 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200320 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100321 select SYS_SUPPORTS_32BIT_KERNEL
322 select SYS_SUPPORTS_BIG_ENDIAN
323 select SYS_HAS_EARLY_PRINTK
324 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200325 select GPIOLIB
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800326 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200327 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700328 select HAVE_LEGACY_CLK
Maxime Bizone7300d02009-08-18 13:23:37 +0100329 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100330 Support for BCM63XX based boards
Maxime Bizone7300d02009-08-18 13:23:37 +0100331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200333 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100334 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000335 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900336 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100338 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100339 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200341 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900342 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900343 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100344 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900345 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700346 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100347 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100348 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100349 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200352 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900354 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100355 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900356 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100357 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100358 select CPU_DADDI_WORKAROUNDS if 64BIT
359 select CPU_R4000_WORKAROUNDS if 64BIT
360 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700362 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200363 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100364 select SYS_HAS_CPU_R3000
365 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700366 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800367 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100368 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900369 select SYS_SUPPORTS_128HZ
370 select SYS_SUPPORTS_256HZ
371 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800372 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100373 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 This enables support for DEC's MIPS based workstations. For details
375 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
376 DECstation porting pages on <http://decstation.unix-ag.org/>.
377
378 If you have one of the following DECstation Models you definitely
379 want to choose R4xx0 for the CPU Type:
380
Ralf Baechle93088162007-08-29 14:21:45 +0100381 DECstation 5000/50
382 DECstation 5000/150
383 DECstation 5000/260
384 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386 otherwise choose R3000.
387
Ralf Baechle5e83d432005-10-29 19:32:41 +0100388config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200389 bool "Jazz family of machines"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200390 select ARC_MEMORY
391 select ARC_PROMLIB
Ralf Baechlea211a0822018-02-05 15:37:43 +0100392 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100393 select ARCH_MIGHT_HAVE_PC_SERIO
Christoph Hellwig2f9237d2020-07-08 09:30:00 +0200394 select DMA_OPS
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100395 select FW_ARC
396 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100397 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100398 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000399 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100400 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100401 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100402 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200403 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100404 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100405 select I8259
406 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100407 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100408 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800409 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900410 select SYS_SUPPORTS_100HZ
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100412 This a family of machines based on the MIPS R4030 chipset which was
413 used by several vendors to build RISC/os and Windows NT workstations.
414 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
415 Olivetti M700-10 workstations.
Ralf Baechle5e83d432005-10-29 19:32:41 +0100416
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200417config MACH_INGENIC_SOC
Paul Burtonde361e82015-05-24 16:11:13 +0100418 bool "Ingenic SoC based machines"
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200419 select MIPS_GENERIC
420 select MACH_INGENIC
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200421 select SYS_SUPPORTS_ZBOOT_UART16550
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000422
John Crispin171bb2f2011-03-30 09:27:47 +0200423config LANTIQ
424 bool "Lantiq based platforms"
425 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200426 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200427 select CEVT_R4K
428 select CSRC_R4K
429 select SYS_HAS_CPU_MIPS32_R1
430 select SYS_HAS_CPU_MIPS32_R2
431 select SYS_SUPPORTS_BIG_ENDIAN
432 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200433 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200434 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000435 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200436 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200437 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200438 select SWAP_IO_SPACE
439 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200440 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700441 select HAVE_LEGACY_CLK
John Crispina0392222012-04-13 20:56:13 +0200442 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200443 select PINCTRL
444 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200445 select ARCH_HAS_RESET_CONTROLLER
446 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200447
Huacai Chen30ad29b2015-04-21 10:00:35 +0800448config MACH_LOONGSON32
Huacai Chencaed1d12019-11-04 14:11:21 +0800449 bool "Loongson 32-bit family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800450 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900451 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800452 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800453
Huacai Chen30ad29b2015-04-21 10:00:35 +0800454 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
455 the Institute of Computing Technology (ICT), Chinese Academy of
456 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900457
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800458config MACH_LOONGSON2EF
459 bool "Loongson-2E/F family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200460 select SYS_SUPPORTS_ZBOOT
461 help
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800462 This enables the support of early Loongson-2E/F family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200463
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800464config MACH_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +0800465 bool "Loongson 64-bit family of machines"
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800466 select ARCH_SPARSEMEM_ENABLE
467 select ARCH_MIGHT_HAVE_PC_PARPORT
468 select ARCH_MIGHT_HAVE_PC_SERIO
469 select GENERIC_ISA_DMA_SUPPORT_BROKEN
470 select BOOT_ELF32
471 select BOARD_SCACHE
472 select CSRC_R4K
473 select CEVT_R4K
474 select CPU_HAS_WB
475 select FORCE_PCI
476 select ISA
477 select I8259
478 select IRQ_MIPS_CPU
Jiaxun Yang7d6d2832020-05-27 14:34:34 +0800479 select NO_EXCEPT_FILL
Tiezhu Yang5125bfe2020-03-31 15:00:06 +0800480 select NR_CPUS_DEFAULT_64
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800481 select USE_GENERIC_EARLY_PRINTK_8250
Jiaxun Yang6423e592020-05-26 17:21:16 +0800482 select PCI_DRIVERS_GENERIC
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800483 select SYS_HAS_CPU_LOONGSON64
484 select SYS_HAS_EARLY_PRINTK
485 select SYS_SUPPORTS_SMP
486 select SYS_SUPPORTS_HOTPLUG_CPU
487 select SYS_SUPPORTS_NUMA
488 select SYS_SUPPORTS_64BIT_KERNEL
489 select SYS_SUPPORTS_HIGHMEM
490 select SYS_SUPPORTS_LITTLE_ENDIAN
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800491 select SYS_SUPPORTS_ZBOOT
Jinyang Hea307a4c2020-11-25 18:07:46 +0800492 select SYS_SUPPORTS_RELOCATABLE
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800493 select ZONE_DMA32
Jiaxun Yang87fcfa72020-03-25 11:55:02 +0800494 select COMMON_CLK
495 select USE_OF
496 select BUILTIN_DTB
Huacai Chen39c14852020-07-29 14:58:37 +0800497 select PCI_HOST_GENERIC
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800498 help
Huacai Chencaed1d12019-11-04 14:11:21 +0800499 This enables the support of Loongson-2/3 family of machines.
500
501 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
502 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
503 and Loongson-2F which will be removed), developed by the Institute
504 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200505
Andrew Bresticker6a438302015-03-16 14:43:10 -0700506config MACH_PISTACHIO
507 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700508 select BOOT_ELF32
509 select BOOT_RAW
510 select CEVT_R4K
511 select CLKSRC_MIPS_GIC
512 select COMMON_CLK
513 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100514 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200515 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200516 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700517 select MFD_SYSCON
518 select MIPS_CPU_SCACHE
519 select MIPS_GIC
520 select PINCTRL
521 select REGULATOR
522 select SYS_HAS_CPU_MIPS32_R2
523 select SYS_SUPPORTS_32BIT_KERNEL
524 select SYS_SUPPORTS_LITTLE_ENDIAN
525 select SYS_SUPPORTS_MIPS_CPS
526 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100527 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700528 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300529 select SYS_HAS_EARLY_PRINTK
530 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700531 select USE_OF
532 help
533 This enables support for the IMG Pistachio SoC platform.
534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200536 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000537 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100538 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100539 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000541 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100542 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100543 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700544 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700545 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200546 select CSRC_R4K
Felix Fietkau885014b2013-09-27 14:41:44 +0200547 select DMA_MAYBE_COHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100549 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100550 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100551 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200553 select IRQ_MIPS_CPU
Ralf Baechle5e83d432005-10-29 19:32:41 +0100554 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100555 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200556 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700557 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100558 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200559 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700560 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100562 select SYS_HAS_CPU_MIPS32_R1
563 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000564 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600565 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000566 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100567 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200568 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000569 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100570 select SYS_HAS_CPU_NEVADA
571 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700572 select SYS_SUPPORTS_32BIT_KERNEL
573 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100574 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600575 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100576 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000577 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200578 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700579 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000580 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100581 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200582 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100583 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000584 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800585 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100586 select USE_OF
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200587 select WAR_ICACHE_REFILLS
James Hoganabcc82b2015-04-27 15:07:19 +0100588 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000590 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 board.
592
Joshua Henderson2572f002016-01-13 18:15:39 -0700593config MACH_PIC32
594 bool "Microchip PIC32 Family"
595 help
596 This enables support for the Microchip PIC32 family of platforms.
597
598 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
599 microcontrollers.
600
Ralf Baechle5e83d432005-10-29 19:32:41 +0100601config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900602 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100603 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000604 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100605 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200606 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200607 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100608
John Crispinae2b5bb2013-01-20 22:05:30 +0100609config RALINK
610 bool "Ralink based machines"
611 select CEVT_R4K
612 select CSRC_R4K
613 select BOOT_RAW
614 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200615 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100616 select USE_OF
617 select SYS_HAS_CPU_MIPS32_R1
618 select SYS_HAS_CPU_MIPS32_R2
619 select SYS_SUPPORTS_32BIT_KERNEL
620 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200621 select SYS_SUPPORTS_MIPS16
Chuanhong Guo1f0400d2020-10-13 10:05:47 +0800622 select SYS_SUPPORTS_ZBOOT
John Crispinae2b5bb2013-01-20 22:05:30 +0100623 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100624 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200625 select ARCH_HAS_RESET_CONTROLLER
626 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200629 bool "SGI IP22 (Indy/Indigo2)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200630 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200631 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100632 select FW_ARC
633 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100634 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100636 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000637 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100638 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100640 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100641 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100642 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200644 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000645 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100646 select SGI_HAS_I8042
647 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200648 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100649 select SGI_HAS_SEEQ
650 select SGI_HAS_WD93
651 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100653 select SYS_HAS_CPU_R4X00
654 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200655 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700656 select SYS_SUPPORTS_32BIT_KERNEL
657 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100658 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +0200659 select WAR_R4600_V1_INDEX_ICACHEOP
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +0200660 select WAR_R4600_V1_HIT_CACHEOP
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200661 select WAR_R4600_V2_HIT_CACHEOP
Florian Fainelli930beb52014-01-14 09:54:38 -0800662 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 help
664 This are the SGI Indy, Challenge S and Indigo2, as well as certain
665 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
666 that runs on these, say Y here.
667
668config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200669 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200670 select ARCH_HAS_PHYS_TO_DMA
Mike Rapoport397dc002019-09-16 14:13:10 +0300671 select ARCH_SPARSEMEM_ENABLE
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100672 select FW_ARC
673 select FW_ARC64
Thomas Bogendoerfere9422422019-10-22 18:13:15 +0200674 select ARC_CMDLINE_ONLY
Ralf Baechle5e83d432005-10-29 19:32:41 +0100675 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100676 select DEFAULT_SGI_PARTITION
Ralf Baechle36a88532007-03-01 11:56:43 +0000677 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100678 select HAVE_PCI
Thomas Bogendoerfer69a07a42019-02-19 16:57:20 +0100679 select IRQ_MIPS_CPU
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200680 select IRQ_DOMAIN_HIERARCHY
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000681 select NR_CPUS_DEFAULT_64
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200682 select PCI_DRIVERS_GENERIC
683 select PCI_XTALK_BRIDGE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100684 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700685 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100686 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100687 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000688 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200689 select WAR_R10000_LLSC
Florian Fainelli930beb52014-01-14 09:54:38 -0800690 select MIPS_L1_CACHE_SHIFT_7
Mike Rapoport6c86a302020-08-05 15:51:41 +0300691 select NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 help
693 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
694 workstations. To compile a Linux kernel that runs on these, say Y
695 here.
696
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100697config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800698 bool "SGI IP28 (Indigo2 R10k)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200699 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200700 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100701 select FW_ARC
702 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100703 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100704 select BOOT_ELF64
705 select CEVT_R4K
706 select CSRC_R4K
707 select DEFAULT_SGI_PARTITION
708 select DMA_NONCOHERENT
709 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200710 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100711 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100712 select I8253
713 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100714 select SGI_HAS_I8042
715 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200716 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100717 select SGI_HAS_SEEQ
718 select SGI_HAS_WD93
719 select SGI_HAS_ZILOG
720 select SWAP_IO_SPACE
721 select SYS_HAS_CPU_R10000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200722 select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100723 select SYS_SUPPORTS_64BIT_KERNEL
724 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200725 select WAR_R10000_LLSC
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200726 select MIPS_L1_CACHE_SHIFT_7
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100727 help
728 This is the SGI Indigo2 with R10000 processor. To compile a Linux
729 kernel that runs on these, say Y here.
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100730
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200731config SGI_IP30
732 bool "SGI IP30 (Octane/Octane2)"
733 select ARCH_HAS_PHYS_TO_DMA
734 select FW_ARC
735 select FW_ARC64
736 select BOOT_ELF64
737 select CEVT_R4K
738 select CSRC_R4K
739 select SYNC_R4K if SMP
740 select ZONE_DMA32
741 select HAVE_PCI
742 select IRQ_MIPS_CPU
743 select IRQ_DOMAIN_HIERARCHY
744 select NR_CPUS_DEFAULT_2
745 select PCI_DRIVERS_GENERIC
746 select PCI_XTALK_BRIDGE
747 select SYS_HAS_EARLY_PRINTK
748 select SYS_HAS_CPU_R10000
749 select SYS_SUPPORTS_64BIT_KERNEL
750 select SYS_SUPPORTS_BIG_ENDIAN
751 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200752 select WAR_R10000_LLSC
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200753 select MIPS_L1_CACHE_SHIFT_7
754 select ARC_MEMORY
755 help
756 These are the SGI Octane and Octane2 graphics workstations. To
757 compile a Linux kernel that runs on these, say Y here.
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100760 bool "SGI IP32 (O2)"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200761 select ARC_MEMORY
762 select ARC_PROMLIB
Christoph Hellwig03df8222018-06-15 13:08:48 +0200763 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100764 select FW_ARC
765 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100767 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000768 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100770 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200771 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 select R5000_CPU_SCACHE
773 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100774 select SYS_HAS_CPU_R5000
775 select SYS_HAS_CPU_R10000 if BROKEN
776 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000777 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700778 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100779 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200780 select WAR_ICACHE_REFILLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 help
782 If you want this kernel to run on SGI O2 workstation, say Y here.
783
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900784config SIBYTE_CRHINE
785 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100786 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100787 select SIBYTE_BCM1120
788 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100789 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100790 select SYS_SUPPORTS_BIG_ENDIAN
791 select SYS_SUPPORTS_LITTLE_ENDIAN
792
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900793config SIBYTE_CARMEL
794 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100795 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100796 select SIBYTE_BCM1120
797 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100798 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100799 select SYS_SUPPORTS_BIG_ENDIAN
800 select SYS_SUPPORTS_LITTLE_ENDIAN
801
802config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200803 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100804 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100805 select SIBYTE_BCM1125
806 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100807 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100808 select SYS_SUPPORTS_BIG_ENDIAN
809 select SYS_SUPPORTS_HIGHMEM
810 select SYS_SUPPORTS_LITTLE_ENDIAN
811
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900812config SIBYTE_RHONE
813 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900814 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900815 select SIBYTE_BCM1125H
816 select SWAP_IO_SPACE
817 select SYS_HAS_CPU_SB1
818 select SYS_SUPPORTS_BIG_ENDIAN
819 select SYS_SUPPORTS_LITTLE_ENDIAN
820
821config SIBYTE_SWARM
822 bool "Sibyte BCM91250A-SWARM"
823 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200824 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900825 select SIBYTE_SB1250
826 select SWAP_IO_SPACE
827 select SYS_HAS_CPU_SB1
828 select SYS_SUPPORTS_BIG_ENDIAN
829 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900830 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000831 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000832 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900833
834config SIBYTE_LITTLESUR
835 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900836 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200837 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900838 select SIBYTE_SB1250
839 select SWAP_IO_SPACE
840 select SYS_HAS_CPU_SB1
841 select SYS_SUPPORTS_BIG_ENDIAN
842 select SYS_SUPPORTS_HIGHMEM
843 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000844 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900845
846config SIBYTE_SENTOSA
847 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900848 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900849 select SIBYTE_SB1250
850 select SWAP_IO_SPACE
851 select SYS_HAS_CPU_SB1
852 select SYS_SUPPORTS_BIG_ENDIAN
853 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000854 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900855
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900856config SIBYTE_BIGSUR
857 bool "Sibyte BCM91480B-BigSur"
858 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900859 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900860 select SIBYTE_BCM1x80
861 select SWAP_IO_SPACE
862 select SYS_HAS_CPU_SB1
863 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000864 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900865 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000866 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000867 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900868
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100869config SNI_RM
870 bool "SNI RM200/300/400"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200871 select ARC_MEMORY
872 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100873 select FW_ARC if CPU_LITTLE_ENDIAN
874 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000875 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100876 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100877 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100878 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100879 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100880 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000881 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100882 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100883 select DMA_NONCOHERENT
884 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100885 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100886 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100887 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200888 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100889 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100890 select I8259
891 select ISA
Thomas Bogendoerfer564c8362020-09-14 18:05:00 +0200892 select MIPS_L1_CACHE_SHIFT_6
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200893 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100894 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200895 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100896 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200897 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000898 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700899 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800900 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200901 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100902 select SYS_SUPPORTS_HIGHMEM
903 select SYS_SUPPORTS_LITTLE_ENDIAN
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200904 select WAR_R4600_V2_HIT_CACHEOP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100906 The SNI RM200/300/400 are MIPS-based machines manufactured by
907 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100908 Technology and now in turn merged with Fujitsu. Say Y here to
909 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900911config MACH_TX39XX
912 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100913
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900914config MACH_TX49XX
915 bool "Toshiba TX49 series based machines"
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +0200916 select WAR_TX49XX_ICACHE_INDEX_INV
Ralf Baechle23fbee92005-07-25 22:45:45 +0000917
Ralf Baechle73b43902008-07-16 16:12:25 +0100918config MIKROTIK_RB532
919 bool "Mikrotik RB532 boards"
920 select CEVT_R4K
921 select CSRC_R4K
922 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100923 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200924 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100925 select SYS_HAS_CPU_MIPS32_R1
926 select SYS_SUPPORTS_32BIT_KERNEL
927 select SYS_SUPPORTS_LITTLE_ENDIAN
928 select SWAP_IO_SPACE
929 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200930 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800931 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100932 help
933 Support the Mikrotik(tm) RouterBoard 532 series,
934 based on the IDT RC32434 SoC.
935
David Daney9ddebc42013-05-22 15:10:46 +0000936config CAVIUM_OCTEON_SOC
937 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800938 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100939 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100940 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200941 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800942 select SYS_SUPPORTS_64BIT_KERNEL
943 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200944 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200945 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300946 select SYS_SUPPORTS_LITTLE_ENDIAN
947 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800948 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800949 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100950 select HAVE_PCI
Masahiro Yamada78bdbba2020-03-25 16:45:29 +0900951 select HAVE_PLAT_DELAY
952 select HAVE_PLAT_FW_INIT_CMDLINE
953 select HAVE_PLAT_MEMCPY
David Daneyf00e0012010-10-01 13:27:30 -0700954 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700955 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200956 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +0200957 select USE_OF
958 select ARCH_SPARSEMEM_ENABLE
959 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -0500960 select NR_CPUS_DEFAULT_64
961 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -0700962 select BUILTIN_DTB
David Daney8c1e6b12015-03-05 17:31:30 +0300963 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +0200964 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -0600965 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -0800966 help
967 This option supports all of the Octeon reference boards from Cavium
968 Networks. It builds a kernel that dynamically determines the Octeon
969 CPU type and supports all known board reference implementations.
970 Some of the supported boards are:
971 EBT3000
972 EBH3000
973 EBH3100
974 Thunder
975 Kodama
976 Hikari
977 Say Y here for most Octeon reference boards.
978
Jayachandran C7f058e82011-05-07 01:36:57 +0530979config NLM_XLR_BOARD
980 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +0530981 select BOOT_ELF32
982 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +0530983 select SYS_HAS_CPU_XLR
984 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100985 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +0530986 select SWAP_IO_SPACE
987 select SYS_SUPPORTS_32BIT_KERNEL
988 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200989 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530990 select SYS_SUPPORTS_BIG_ENDIAN
991 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +0530992 select NR_CPUS_DEFAULT_32
993 select CEVT_R4K
994 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200995 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +0000996 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +0530997 select SYNC_R4K
998 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +0000999 select SYS_SUPPORTS_ZBOOT
1000 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +05301001 help
1002 Support for systems based on Netlogic XLR and XLS processors.
1003 Say Y here if you have a XLR or XLS based board.
1004
Jayachandran C1c773ea2011-11-16 00:21:28 +00001005config NLM_XLP_BOARD
1006 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +00001007 select BOOT_ELF32
1008 select NLM_COMMON
1009 select SYS_HAS_CPU_XLP
1010 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001011 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +00001012 select SYS_SUPPORTS_32BIT_KERNEL
1013 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001014 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +02001015 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +00001016 select SYS_SUPPORTS_BIG_ENDIAN
1017 select SYS_SUPPORTS_LITTLE_ENDIAN
1018 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001019 select NR_CPUS_DEFAULT_32
1020 select CEVT_R4K
1021 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001022 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001023 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +00001024 select SYNC_R4K
1025 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +05301026 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +00001027 select SYS_SUPPORTS_ZBOOT
1028 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +00001029 help
1030 This board is based on Netlogic XLP Processor.
1031 Say Y here if you have a XLP based board.
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033endchoice
1034
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001035source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001036source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001037source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001038source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001039source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001040source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001041source "arch/mips/generic/Kconfig"
Paul Cercueila103e9b2020-09-06 21:29:33 +02001042source "arch/mips/ingenic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001043source "arch/mips/jazz/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001044source "arch/mips/lantiq/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001045source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001046source "arch/mips/pistachio/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001047source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001048source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001049source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001050source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001051source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001052source "arch/mips/cavium-octeon/Kconfig"
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +08001053source "arch/mips/loongson2ef/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001054source "arch/mips/loongson32/Kconfig"
1055source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301056source "arch/mips/netlogic/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001057
Ralf Baechle5e83d432005-10-29 19:32:41 +01001058endmenu
1059
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001060config GENERIC_HWEIGHT
1061 bool
1062 default y
1063
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064config GENERIC_CALIBRATE_DELAY
1065 bool
1066 default y
1067
Ingo Molnarae1e9132008-11-11 09:05:16 +01001068config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001069 bool
1070 default y
1071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072#
1073# Select some configuration options automatically based on user selections.
1074#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001075config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
Ralf Baechle61ed2422005-09-15 08:52:34 +00001078config ARCH_MAY_HAVE_PC_FDC
1079 bool
1080
Marc St-Jean9267a302007-06-14 15:55:31 -06001081config BOOT_RAW
1082 bool
1083
Ralf Baechle217dd112007-11-01 01:57:55 +00001084config CEVT_BCM1480
1085 bool
1086
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001087config CEVT_DS1287
1088 bool
1089
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001090config CEVT_GT641XX
1091 bool
1092
Ralf Baechle42f77542007-10-18 17:48:11 +01001093config CEVT_R4K
1094 bool
1095
Ralf Baechle217dd112007-11-01 01:57:55 +00001096config CEVT_SB1250
1097 bool
1098
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001099config CEVT_TXX9
1100 bool
1101
Ralf Baechle217dd112007-11-01 01:57:55 +00001102config CSRC_BCM1480
1103 bool
1104
Yoichi Yuasa42474172008-04-24 09:48:40 +09001105config CSRC_IOASIC
1106 bool
1107
Ralf Baechle940f6b42007-11-24 22:33:28 +00001108config CSRC_R4K
Serge Semin38586422020-05-21 17:07:23 +03001109 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
Ralf Baechle940f6b42007-11-24 22:33:28 +00001110 bool
1111
Ralf Baechle217dd112007-11-01 01:57:55 +00001112config CSRC_SB1250
1113 bool
1114
Alex Smitha7f4df42015-10-21 09:57:44 +01001115config MIPS_CLOCK_VSYSCALL
1116 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1117
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001118config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001119 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001120 bool
1121
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001122config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001123 bool
1124
Ralf Baechle40e084a2015-07-29 22:44:53 +02001125config ARCH_SUPPORTS_UPROBES
1126 bool
1127
Felix Fietkau885014b2013-09-27 14:41:44 +02001128config DMA_MAYBE_COHERENT
Christoph Hellwigf3ecc0f2018-08-19 14:53:20 +02001129 select ARCH_HAS_DMA_COHERENCE_H
Felix Fietkau885014b2013-09-27 14:41:44 +02001130 select DMA_NONCOHERENT
1131 bool
1132
Paul Burton20d33062016-10-05 18:18:16 +01001133config DMA_PERDEV_COHERENT
1134 bool
Christoph Hellwig347cb6a2019-01-07 13:36:20 -05001135 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001136 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001137
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001138config DMA_NONCOHERENT
1139 bool
Christoph Hellwigdb914272019-08-26 09:22:13 +02001140 #
1141 # MIPS allows mixing "slightly different" Cacheability and Coherency
1142 # Attribute bits. It is believed that the uncached access through
1143 # KSEG1 and the implementation specific "uncached accelerated" used
1144 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1145 # significant advantages.
1146 #
Christoph Hellwig419e2f12019-08-26 09:03:44 +02001147 select ARCH_HAS_DMA_WRITE_COMBINE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001148 select ARCH_HAS_DMA_PREP_COHERENT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001149 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001150 select ARCH_HAS_DMA_SET_UNCACHED
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001151 select DMA_NONCOHERENT_MMAP
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001152 select NEED_DMA_MAP_STATE
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001153
Ralf Baechle36a88532007-03-01 11:56:43 +00001154config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001157config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001158 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001159
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160config MIPS_BONITO64
1161 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162
1163config MIPS_MSC
1164 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
Ralf Baechle39b8d522008-04-28 17:14:26 +01001166config SYNC_R4K
1167 bool
1168
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001169config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001170 def_bool n
1171
Markos Chandras4e0748f2014-11-13 11:25:27 +00001172config GENERIC_CSUM
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001173 def_bool CPU_NO_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001174
Ralf Baechle8313da32007-08-24 16:48:30 +01001175config GENERIC_ISA_DMA
1176 bool
1177 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001178 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001179
Ralf Baechleaa414df2006-11-30 01:14:51 +00001180config GENERIC_ISA_DMA_SUPPORT_BROKEN
1181 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001182 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001183
Masahiro Yamada78bdbba2020-03-25 16:45:29 +09001184config HAVE_PLAT_DELAY
1185 bool
1186
1187config HAVE_PLAT_FW_INIT_CMDLINE
1188 bool
1189
1190config HAVE_PLAT_MEMCPY
1191 bool
1192
Namhyung Kima35bee82010-10-18 12:55:21 +09001193config ISA_DMA_API
1194 bool
1195
David Daney465aaed2011-08-20 08:44:00 -07001196config HOLES_IN_ZONE
1197 bool
1198
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001199config SYS_SUPPORTS_RELOCATABLE
1200 bool
1201 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01001202 Selected if the platform supports relocating the kernel.
1203 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1204 to allow access to command line and entropy sources.
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001205
David Daneyf381bf62017-06-13 15:28:46 -07001206config MIPS_CBPF_JIT
1207 def_bool y
1208 depends on BPF_JIT && HAVE_CBPF_JIT
1209
1210config MIPS_EBPF_JIT
1211 def_bool y
1212 depends on BPF_JIT && HAVE_EBPF_JIT
1213
1214
Ralf Baechle5e83d432005-10-29 19:32:41 +01001215#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001216# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001217# answer,so we try hard to limit the available choices. Also the use of a
1218# choice statement should be more obvious to the user.
1219#
1220choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001221 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 help
1223 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001224 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001225 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001226 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001227 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001228
1229config CPU_BIG_ENDIAN
1230 bool "Big endian"
1231 depends on SYS_SUPPORTS_BIG_ENDIAN
1232
1233config CPU_LITTLE_ENDIAN
1234 bool "Little endian"
1235 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001236
1237endchoice
1238
David Daney22b07632010-07-23 18:41:43 -07001239config EXPORT_UASM
1240 bool
1241
Ralf Baechle21162452007-02-09 17:08:58 +00001242config SYS_SUPPORTS_APM_EMULATION
1243 bool
1244
Ralf Baechle5e83d432005-10-29 19:32:41 +01001245config SYS_SUPPORTS_BIG_ENDIAN
1246 bool
1247
1248config SYS_SUPPORTS_LITTLE_ENDIAN
1249 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
David Daney9cffd1542009-05-27 17:47:46 -07001251config SYS_SUPPORTS_HUGETLBFS
1252 bool
Daniel Silsby45e03e62019-07-15 17:40:01 -04001253 depends on CPU_SUPPORTS_HUGEPAGES
David Daney9cffd1542009-05-27 17:47:46 -07001254 default y
1255
David Daneyaa1762f2012-10-17 00:48:10 +02001256config MIPS_HUGE_TLB_SUPPORT
1257 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1258
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259config IRQ_CPU_RM7K
1260 bool
1261
Marc St-Jean9267a302007-06-14 15:55:31 -06001262config IRQ_MSP_SLP
1263 bool
1264
1265config IRQ_MSP_CIC
1266 bool
1267
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001268config IRQ_TXX9
1269 bool
1270
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001271config IRQ_GT641XX
1272 bool
1273
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001274config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001277config PCI_XTALK_BRIDGE
1278 bool
1279
Marc St-Jean9267a302007-06-14 15:55:31 -06001280config NO_EXCEPT_FILL
1281 bool
1282
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001283config MIPS_SPRAM
1284 bool
1285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286config SWAP_IO_SPACE
1287 bool
1288
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001289config SGI_HAS_INDYDOG
1290 bool
1291
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001292config SGI_HAS_HAL2
1293 bool
1294
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001295config SGI_HAS_SEEQ
1296 bool
1297
1298config SGI_HAS_WD93
1299 bool
1300
1301config SGI_HAS_ZILOG
1302 bool
1303
1304config SGI_HAS_I8042
1305 bool
1306
1307config DEFAULT_SGI_PARTITION
1308 bool
1309
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001310config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001311 bool
1312
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001313config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001314 bool
1315
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316config BOOT_ELF32
1317 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Florian Fainelli930beb52014-01-14 09:54:38 -08001319config MIPS_L1_CACHE_SHIFT_4
1320 bool
1321
1322config MIPS_L1_CACHE_SHIFT_5
1323 bool
1324
1325config MIPS_L1_CACHE_SHIFT_6
1326 bool
1327
1328config MIPS_L1_CACHE_SHIFT_7
1329 bool
1330
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331config MIPS_L1_CACHE_SHIFT
1332 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001333 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001334 default "6" if MIPS_L1_CACHE_SHIFT_6
1335 default "5" if MIPS_L1_CACHE_SHIFT_5
1336 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 default "5"
1338
Thomas Bogendoerfere9422422019-10-22 18:13:15 +02001339config ARC_CMDLINE_ONLY
1340 bool
1341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342config ARC_CONSOLE
1343 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001344 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346config ARC_MEMORY
1347 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348
1349config ARC_PROMLIB
1350 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001352config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
1355config BOOT_ELF64
1356 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358menu "CPU selection"
1359
1360choice
1361 prompt "CPU type"
1362 default CPU_R4X00
1363
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001364config CPU_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +08001365 bool "Loongson 64-bit CPU"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001366 depends on SYS_HAS_CPU_LOONGSON64
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001367 select ARCH_HAS_PHYS_TO_DMA
Jiaxun Yang51522212020-01-13 18:15:00 +08001368 select CPU_MIPSR2
1369 select CPU_HAS_PREFETCH
Huacai Chen0e476d92014-03-21 18:44:07 +08001370 select CPU_SUPPORTS_64BIT_KERNEL
1371 select CPU_SUPPORTS_HIGHMEM
1372 select CPU_SUPPORTS_HUGEPAGES
Huacai Chen75074452019-09-21 21:50:27 +08001373 select CPU_SUPPORTS_MSA
Jiaxun Yang51522212020-01-13 18:15:00 +08001374 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1375 select CPU_MIPSR2_IRQ_VI
Huacai Chen0e476d92014-03-21 18:44:07 +08001376 select WEAK_ORDERING
1377 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chen75074452019-09-21 21:50:27 +08001378 select MIPS_ASID_BITS_VARIABLE
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001379 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001380 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001381 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001382 select SWIOTLB
Huacai Chen0f783552020-05-23 15:56:41 +08001383 select HAVE_KVM
Huacai Chen0e476d92014-03-21 18:44:07 +08001384 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001385 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1386 cores implements the MIPS64R2 instruction set with many extensions,
1387 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1388 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1389 Loongson-2E/2F is not covered here and will be removed in future.
Huacai Chen0e476d92014-03-21 18:44:07 +08001390
Huacai Chencaed1d12019-11-04 14:11:21 +08001391config LOONGSON3_ENHANCEMENT
1392 bool "New Loongson-3 CPU Enhancements"
Huacai Chen1e820da32016-03-03 09:45:13 +08001393 default n
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001394 depends on CPU_LOONGSON64
Huacai Chen1e820da32016-03-03 09:45:13 +08001395 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001396 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
Huacai Chen1e820da32016-03-03 09:45:13 +08001397 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001398 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
Huacai Chen1e820da32016-03-03 09:45:13 +08001399 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1400 Fast TLB refill support, etc.
1401
1402 This option enable those enhancements which are not probed at run
1403 time. If you want a generic kernel to run on all Loongson 3 machines,
1404 please say 'N' here. If you want a high-performance kernel to run on
Huacai Chencaed1d12019-11-04 14:11:21 +08001405 new Loongson-3 machines only, please say 'Y' here.
Huacai Chen1e820da32016-03-03 09:45:13 +08001406
Huacai Chene02e07e2019-01-15 16:04:54 +08001407config CPU_LOONGSON3_WORKAROUNDS
Huacai Chencaed1d12019-11-04 14:11:21 +08001408 bool "Old Loongson-3 LLSC Workarounds"
Huacai Chene02e07e2019-01-15 16:04:54 +08001409 default y if SMP
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001410 depends on CPU_LOONGSON64
Huacai Chene02e07e2019-01-15 16:04:54 +08001411 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001412 Loongson-3 processors have the llsc issues which require workarounds.
Huacai Chene02e07e2019-01-15 16:04:54 +08001413 Without workarounds the system may hang unexpectedly.
1414
Huacai Chencaed1d12019-11-04 14:11:21 +08001415 Newer Loongson-3 will fix these issues and no workarounds are needed.
Huacai Chene02e07e2019-01-15 16:04:54 +08001416 The workarounds have no significant side effect on them but may
1417 decrease the performance of the system so this option should be
1418 disabled unless the kernel is intended to be run on old systems.
1419
1420 If unsure, please say Y.
1421
WANG Xueruiec7a9312020-05-23 21:37:01 +08001422config CPU_LOONGSON3_CPUCFG_EMULATION
1423 bool "Emulate the CPUCFG instruction on older Loongson cores"
1424 default y
1425 depends on CPU_LOONGSON64
1426 help
1427 Loongson-3A R4 and newer have the CPUCFG instruction available for
1428 userland to query CPU capabilities, much like CPUID on x86. This
1429 option provides emulation of the instruction on older Loongson
1430 cores, back to Loongson-3A1000.
1431
1432 If unsure, please say Y.
1433
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001434config CPU_LOONGSON2E
1435 bool "Loongson 2E"
1436 depends on SYS_HAS_CPU_LOONGSON2E
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001437 select CPU_LOONGSON2EF
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001438 help
1439 The Loongson 2E processor implements the MIPS III instruction set
1440 with many extensions.
1441
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001442 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001443 bonito64.
1444
1445config CPU_LOONGSON2F
1446 bool "Loongson 2F"
1447 depends on SYS_HAS_CPU_LOONGSON2F
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001448 select CPU_LOONGSON2EF
Linus Walleijd30a2b42016-04-19 11:23:22 +02001449 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001450 help
1451 The Loongson 2F processor implements the MIPS III instruction set
1452 with many extensions.
1453
1454 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1455 have a similar programming interface with FPGA northbridge used in
1456 Loongson2E.
1457
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001458config CPU_LOONGSON1B
1459 bool "Loongson 1B"
1460 depends on SYS_HAS_CPU_LOONGSON1B
Huacai Chenb2afb642019-11-04 14:11:20 +08001461 select CPU_LOONGSON32
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001462 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001463 help
1464 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001465 Release 1 instruction set and part of the MIPS32 Release 2
1466 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001467
Yang Ling12e32802016-05-19 12:29:30 +08001468config CPU_LOONGSON1C
1469 bool "Loongson 1C"
1470 depends on SYS_HAS_CPU_LOONGSON1C
Huacai Chenb2afb642019-11-04 14:11:20 +08001471 select CPU_LOONGSON32
Yang Ling12e32802016-05-19 12:29:30 +08001472 select LEDS_GPIO_REGISTER
1473 help
1474 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001475 Release 1 instruction set and part of the MIPS32 Release 2
1476 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001477
Ralf Baechle6e760c82005-07-06 12:08:11 +00001478config CPU_MIPS32_R1
1479 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001480 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001481 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001482 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001483 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001484 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001485 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001486 MIPS32 architecture. Most modern embedded systems with a 32-bit
1487 MIPS processor are based on a MIPS32 processor. If you know the
1488 specific type of processor in your system, choose those that one
1489 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1490 Release 2 of the MIPS32 architecture is available since several
1491 years so chances are you even have a MIPS32 Release 2 processor
1492 in which case you should choose CPU_MIPS32_R2 instead for better
1493 performance.
1494
1495config CPU_MIPS32_R2
1496 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001497 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001498 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001499 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001500 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001501 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001502 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001503 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001504 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001505 MIPS32 architecture. Most modern embedded systems with a 32-bit
1506 MIPS processor are based on a MIPS32 processor. If you know the
1507 specific type of processor in your system, choose those that one
1508 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
Serge Seminab7c01f2020-05-21 17:07:14 +03001510config CPU_MIPS32_R5
1511 bool "MIPS32 Release 5"
1512 depends on SYS_HAS_CPU_MIPS32_R5
1513 select CPU_HAS_PREFETCH
1514 select CPU_SUPPORTS_32BIT_KERNEL
1515 select CPU_SUPPORTS_HIGHMEM
1516 select CPU_SUPPORTS_MSA
1517 select HAVE_KVM
1518 select MIPS_O32_FP64_SUPPORT
1519 help
1520 Choose this option to build a kernel for release 5 or later of the
1521 MIPS32 architecture. New MIPS processors, starting with the Warrior
1522 family, are based on a MIPS32r5 processor. If you own an older
1523 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1524
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001525config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001526 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001527 depends on SYS_HAS_CPU_MIPS32_R6
1528 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001529 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001530 select CPU_SUPPORTS_32BIT_KERNEL
1531 select CPU_SUPPORTS_HIGHMEM
1532 select CPU_SUPPORTS_MSA
1533 select HAVE_KVM
1534 select MIPS_O32_FP64_SUPPORT
1535 help
1536 Choose this option to build a kernel for release 6 or later of the
1537 MIPS32 architecture. New MIPS processors, starting with the Warrior
1538 family, are based on a MIPS32r6 processor. If you own an older
1539 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1540
Ralf Baechle6e760c82005-07-06 12:08:11 +00001541config CPU_MIPS64_R1
1542 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001543 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001544 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001545 select CPU_SUPPORTS_32BIT_KERNEL
1546 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001547 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001548 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001549 help
1550 Choose this option to build a kernel for release 1 or later of the
1551 MIPS64 architecture. Many modern embedded systems with a 64-bit
1552 MIPS processor are based on a MIPS64 processor. If you know the
1553 specific type of processor in your system, choose those that one
1554 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001555 Release 2 of the MIPS64 architecture is available since several
1556 years so chances are you even have a MIPS64 Release 2 processor
1557 in which case you should choose CPU_MIPS64_R2 instead for better
1558 performance.
1559
1560config CPU_MIPS64_R2
1561 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001562 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001563 select CPU_HAS_PREFETCH
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001564 select CPU_SUPPORTS_32BIT_KERNEL
1565 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001566 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001567 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001568 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001569 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001570 help
1571 Choose this option to build a kernel for release 2 or later of the
1572 MIPS64 architecture. Many modern embedded systems with a 64-bit
1573 MIPS processor are based on a MIPS64 processor. If you know the
1574 specific type of processor in your system, choose those that one
1575 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Serge Seminab7c01f2020-05-21 17:07:14 +03001577config CPU_MIPS64_R5
1578 bool "MIPS64 Release 5"
1579 depends on SYS_HAS_CPU_MIPS64_R5
1580 select CPU_HAS_PREFETCH
1581 select CPU_SUPPORTS_32BIT_KERNEL
1582 select CPU_SUPPORTS_64BIT_KERNEL
1583 select CPU_SUPPORTS_HIGHMEM
1584 select CPU_SUPPORTS_HUGEPAGES
1585 select CPU_SUPPORTS_MSA
1586 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1587 select HAVE_KVM
1588 help
1589 Choose this option to build a kernel for release 5 or later of the
1590 MIPS64 architecture. This is a intermediate MIPS architecture
1591 release partly implementing release 6 features. Though there is no
1592 any hardware known to be based on this release.
1593
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001594config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001595 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001596 depends on SYS_HAS_CPU_MIPS64_R6
1597 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001598 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001599 select CPU_SUPPORTS_32BIT_KERNEL
1600 select CPU_SUPPORTS_64BIT_KERNEL
1601 select CPU_SUPPORTS_HIGHMEM
Paul Burtonafd375d2019-02-02 02:21:53 +00001602 select CPU_SUPPORTS_HUGEPAGES
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001603 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001604 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001605 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001606 help
1607 Choose this option to build a kernel for release 6 or later of the
1608 MIPS64 architecture. New MIPS processors, starting with the Warrior
1609 family, are based on a MIPS64r6 processor. If you own an older
1610 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1611
Serge Semin281e3ae2020-05-21 17:07:15 +03001612config CPU_P5600
1613 bool "MIPS Warrior P5600"
1614 depends on SYS_HAS_CPU_P5600
1615 select CPU_HAS_PREFETCH
1616 select CPU_SUPPORTS_32BIT_KERNEL
1617 select CPU_SUPPORTS_HIGHMEM
1618 select CPU_SUPPORTS_MSA
Serge Semin281e3ae2020-05-21 17:07:15 +03001619 select CPU_SUPPORTS_CPUFREQ
1620 select CPU_MIPSR2_IRQ_VI
1621 select CPU_MIPSR2_IRQ_EI
1622 select HAVE_KVM
1623 select MIPS_O32_FP64_SUPPORT
1624 help
1625 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1626 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1627 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1628 level features like up to six P5600 calculation cores, CM2 with L2
1629 cache, IOCU/IOMMU (though might be unused depending on the system-
1630 specific IP core configuration), GIC, CPC, virtualisation module,
1631 eJTAG and PDtrace.
1632
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633config CPU_R3000
1634 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001635 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001636 select CPU_HAS_WB
Paul Burton54746822019-08-31 15:40:43 +00001637 select CPU_R3K_TLB
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001638 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001639 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640 help
1641 Please make sure to pick the right CPU type. Linux/MIPS is not
1642 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1643 *not* work on R4000 machines and vice versa. However, since most
1644 of the supported machines have an R4000 (or similar) CPU, R4x00
1645 might be a safe bet. If the resulting kernel does not work,
1646 try to recompile with R3000.
1647
1648config CPU_TX39XX
1649 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001650 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001651 select CPU_SUPPORTS_32BIT_KERNEL
Paul Burton54746822019-08-31 15:40:43 +00001652 select CPU_R3K_TLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654config CPU_VR41XX
1655 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001656 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001657 select CPU_SUPPORTS_32BIT_KERNEL
1658 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001660 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 Only choose this option if you have one of these processors as a
1662 kernel built with this option will not run on any other type of
1663 processor or vice versa.
1664
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665config CPU_R4X00
1666 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001667 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001668 select CPU_SUPPORTS_32BIT_KERNEL
1669 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001670 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 help
1672 MIPS Technologies R4000-series processors other than 4300, including
1673 the R4000, R4400, R4600, and 4700.
1674
1675config CPU_TX49XX
1676 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001677 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001678 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001679 select CPU_SUPPORTS_32BIT_KERNEL
1680 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001681 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
1683config CPU_R5000
1684 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001685 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001686 select CPU_SUPPORTS_32BIT_KERNEL
1687 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001688 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 help
1690 MIPS Technologies R5000-series processors other than the Nevada.
1691
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001692config CPU_R5500
1693 bool "R5500"
1694 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001695 select CPU_SUPPORTS_32BIT_KERNEL
1696 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001697 select CPU_SUPPORTS_HUGEPAGES
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001698 help
1699 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1700 instruction set.
1701
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702config CPU_NEVADA
1703 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001704 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001705 select CPU_SUPPORTS_32BIT_KERNEL
1706 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001707 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 help
1709 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1710
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711config CPU_R10000
1712 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001713 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001714 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001715 select CPU_SUPPORTS_32BIT_KERNEL
1716 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001717 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001718 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719 help
1720 MIPS Technologies R10000-series processors.
1721
1722config CPU_RM7000
1723 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001724 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001725 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001726 select CPU_SUPPORTS_32BIT_KERNEL
1727 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001728 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001729 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
1731config CPU_SB1
1732 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001733 depends on SYS_HAS_CPU_SB1
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001734 select CPU_SUPPORTS_32BIT_KERNEL
1735 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001736 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001737 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001738 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739
David Daneya86c7f72008-12-11 15:33:38 -08001740config CPU_CAVIUM_OCTEON
1741 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001742 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001743 select CPU_HAS_PREFETCH
1744 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001745 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001746 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001747 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001748 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1749 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001750 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001751 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001752 help
1753 The Cavium Octeon processor is a highly integrated chip containing
1754 many ethernet hardware widgets for networking tasks. The processor
1755 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1756 Full details can be found at http://www.caviumnetworks.com.
1757
Jonas Gorskicd746242013-12-18 14:12:02 +01001758config CPU_BMIPS
1759 bool "Broadcom BMIPS"
1760 depends on SYS_HAS_CPU_BMIPS
1761 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001762 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001763 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1764 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1765 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1766 select CPU_SUPPORTS_32BIT_KERNEL
1767 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001768 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001769 select SWAP_IO_SPACE
1770 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001771 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001772 select CPU_HAS_PREFETCH
Markus Mayera8d709b2017-02-07 13:58:54 -08001773 select CPU_SUPPORTS_CPUFREQ
1774 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001775 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001776 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001777
Jayachandran C7f058e82011-05-07 01:36:57 +05301778config CPU_XLR
1779 bool "Netlogic XLR SoC"
1780 depends on SYS_HAS_CPU_XLR
1781 select CPU_SUPPORTS_32BIT_KERNEL
1782 select CPU_SUPPORTS_64BIT_KERNEL
1783 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001784 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301785 select WEAK_ORDERING
1786 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301787 help
1788 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001789
1790config CPU_XLP
1791 bool "Netlogic XLP SoC"
1792 depends on SYS_HAS_CPU_XLP
1793 select CPU_SUPPORTS_32BIT_KERNEL
1794 select CPU_SUPPORTS_64BIT_KERNEL
1795 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001796 select WEAK_ORDERING
1797 select WEAK_REORDERING_BEYOND_LLSC
1798 select CPU_HAS_PREFETCH
Jayachandran Cd6504842012-10-31 12:01:29 +00001799 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301800 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001801 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001802 help
1803 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804endchoice
1805
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001806config CPU_MIPS32_3_5_FEATURES
1807 bool "MIPS32 Release 3.5 Features"
1808 depends on SYS_HAS_CPU_MIPS32_R3_5
Serge Semin281e3ae2020-05-21 17:07:15 +03001809 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1810 CPU_P5600
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001811 help
1812 Choose this option to build a kernel for release 2 or later of the
1813 MIPS32 architecture including features from the 3.5 release such as
1814 support for Enhanced Virtual Addressing (EVA).
1815
1816config CPU_MIPS32_3_5_EVA
1817 bool "Enhanced Virtual Addressing (EVA)"
1818 depends on CPU_MIPS32_3_5_FEATURES
1819 select EVA
1820 default y
1821 help
1822 Choose this option if you want to enable the Enhanced Virtual
1823 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1824 One of its primary benefits is an increase in the maximum size
1825 of lowmem (up to 3GB). If unsure, say 'N' here.
1826
Steven J. Hillc5b36782015-02-26 18:16:38 -06001827config CPU_MIPS32_R5_FEATURES
1828 bool "MIPS32 Release 5 Features"
1829 depends on SYS_HAS_CPU_MIPS32_R5
Serge Semin281e3ae2020-05-21 17:07:15 +03001830 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
Steven J. Hillc5b36782015-02-26 18:16:38 -06001831 help
1832 Choose this option to build a kernel for release 2 or later of the
1833 MIPS32 architecture including features from release 5 such as
1834 support for Extended Physical Addressing (XPA).
1835
1836config CPU_MIPS32_R5_XPA
1837 bool "Extended Physical Addressing (XPA)"
1838 depends on CPU_MIPS32_R5_FEATURES
1839 depends on !EVA
1840 depends on !PAGE_SIZE_4KB
1841 depends on SYS_SUPPORTS_HIGHMEM
1842 select XPA
1843 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001844 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001845 default n
1846 help
1847 Choose this option if you want to enable the Extended Physical
1848 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1849 benefit is to increase physical addressing equal to or greater
1850 than 40 bits. Note that this has the side effect of turning on
1851 64-bit addressing which in turn makes the PTEs 64-bit in size.
1852 If unsure, say 'N' here.
1853
Wu Zhangjin622844b2010-04-10 20:04:42 +08001854if CPU_LOONGSON2F
1855config CPU_NOP_WORKAROUNDS
1856 bool
1857
1858config CPU_JUMP_WORKAROUNDS
1859 bool
1860
1861config CPU_LOONGSON2F_WORKAROUNDS
1862 bool "Loongson 2F Workarounds"
1863 default y
1864 select CPU_NOP_WORKAROUNDS
1865 select CPU_JUMP_WORKAROUNDS
1866 help
1867 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1868 require workarounds. Without workarounds the system may hang
1869 unexpectedly. For more information please refer to the gas
1870 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1871
1872 Loongson 2F03 and later have fixed these issues and no workarounds
1873 are needed. The workarounds have no significant side effect on them
1874 but may decrease the performance of the system so this option should
1875 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1876 systems.
1877
1878 If unsure, please say Y.
1879endif # CPU_LOONGSON2F
1880
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001881config SYS_SUPPORTS_ZBOOT
1882 bool
1883 select HAVE_KERNEL_GZIP
1884 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001885 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001886 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001887 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001888 select HAVE_KERNEL_XZ
Paul Cercueila510b612020-09-01 16:26:51 +02001889 select HAVE_KERNEL_ZSTD
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001890
1891config SYS_SUPPORTS_ZBOOT_UART16550
1892 bool
1893 select SYS_SUPPORTS_ZBOOT
1894
Alban Bedeldbb98312015-12-10 10:57:21 +01001895config SYS_SUPPORTS_ZBOOT_UART_PROM
1896 bool
1897 select SYS_SUPPORTS_ZBOOT
1898
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001899config CPU_LOONGSON2EF
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001900 bool
1901 select CPU_SUPPORTS_32BIT_KERNEL
1902 select CPU_SUPPORTS_64BIT_KERNEL
1903 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001904 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001905 select ARCH_HAS_PHYS_TO_DMA
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001906
Huacai Chenb2afb642019-11-04 14:11:20 +08001907config CPU_LOONGSON32
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001908 bool
1909 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001910 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001911 select CPU_HAS_PREFETCH
1912 select CPU_SUPPORTS_32BIT_KERNEL
1913 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001914 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001915
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001916config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001917 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001918 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001919
1920config CPU_BMIPS4350
1921 bool
1922 select SYS_SUPPORTS_SMP
1923 select SYS_SUPPORTS_HOTPLUG_CPU
1924
1925config CPU_BMIPS4380
1926 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001927 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001928 select SYS_SUPPORTS_SMP
1929 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001930 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001931
1932config CPU_BMIPS5000
1933 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001934 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001935 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001936 select SYS_SUPPORTS_SMP
1937 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001938 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001939
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001940config SYS_HAS_CPU_LOONGSON64
Huacai Chen0e476d92014-03-21 18:44:07 +08001941 bool
1942 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001943 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001944
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001945config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001946 bool
1947
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001948config SYS_HAS_CPU_LOONGSON2F
1949 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001950 select CPU_SUPPORTS_CPUFREQ
1951 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001952
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001953config SYS_HAS_CPU_LOONGSON1B
1954 bool
1955
Yang Ling12e32802016-05-19 12:29:30 +08001956config SYS_HAS_CPU_LOONGSON1C
1957 bool
1958
Ralf Baechle7cf80532005-10-20 22:33:09 +01001959config SYS_HAS_CPU_MIPS32_R1
1960 bool
1961
1962config SYS_HAS_CPU_MIPS32_R2
1963 bool
1964
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001965config SYS_HAS_CPU_MIPS32_R3_5
1966 bool
1967
Steven J. Hillc5b36782015-02-26 18:16:38 -06001968config SYS_HAS_CPU_MIPS32_R5
1969 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001970 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001971
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001972config SYS_HAS_CPU_MIPS32_R6
1973 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001974 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001975
Ralf Baechle7cf80532005-10-20 22:33:09 +01001976config SYS_HAS_CPU_MIPS64_R1
1977 bool
1978
1979config SYS_HAS_CPU_MIPS64_R2
1980 bool
1981
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001982config SYS_HAS_CPU_MIPS64_R6
1983 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08001984 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001985
Serge Semin281e3ae2020-05-21 17:07:15 +03001986config SYS_HAS_CPU_P5600
1987 bool
1988 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
1989
Ralf Baechle7cf80532005-10-20 22:33:09 +01001990config SYS_HAS_CPU_R3000
1991 bool
1992
1993config SYS_HAS_CPU_TX39XX
1994 bool
1995
1996config SYS_HAS_CPU_VR41XX
1997 bool
1998
Ralf Baechle7cf80532005-10-20 22:33:09 +01001999config SYS_HAS_CPU_R4X00
2000 bool
2001
2002config SYS_HAS_CPU_TX49XX
2003 bool
2004
2005config SYS_HAS_CPU_R5000
2006 bool
2007
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09002008config SYS_HAS_CPU_R5500
2009 bool
2010
Ralf Baechle7cf80532005-10-20 22:33:09 +01002011config SYS_HAS_CPU_NEVADA
2012 bool
2013
Ralf Baechle7cf80532005-10-20 22:33:09 +01002014config SYS_HAS_CPU_R10000
2015 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002016 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Ralf Baechle7cf80532005-10-20 22:33:09 +01002017
2018config SYS_HAS_CPU_RM7000
2019 bool
2020
Ralf Baechle7cf80532005-10-20 22:33:09 +01002021config SYS_HAS_CPU_SB1
2022 bool
2023
David Daney5e683382009-02-02 11:30:59 -08002024config SYS_HAS_CPU_CAVIUM_OCTEON
2025 bool
2026
Jonas Gorskicd746242013-12-18 14:12:02 +01002027config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002028 bool
2029
Jonas Gorskife7f62c2013-12-18 14:12:05 +01002030config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002031 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002032 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002033
2034config SYS_HAS_CPU_BMIPS4350
2035 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002036 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002037
2038config SYS_HAS_CPU_BMIPS4380
2039 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002040 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002041
2042config SYS_HAS_CPU_BMIPS5000
2043 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002044 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002045 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002046
Jayachandran C7f058e82011-05-07 01:36:57 +05302047config SYS_HAS_CPU_XLR
2048 bool
2049
Jayachandran C1c773ea2011-11-16 00:21:28 +00002050config SYS_HAS_CPU_XLP
2051 bool
2052
Ralf Baechle17099b12007-07-14 13:24:05 +01002053#
2054# CPU may reorder R->R, R->W, W->R, W->W
2055# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2056#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002057config WEAK_ORDERING
2058 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002059
2060#
2061# CPU may reorder reads and writes beyond LL/SC
2062# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2063#
2064config WEAK_REORDERING_BEYOND_LLSC
2065 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002066endmenu
2067
2068#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002069# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002070#
2071config CPU_MIPS32
2072 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002073 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002074 CPU_MIPS32_R6 || CPU_P5600
Ralf Baechle5e83d432005-10-29 19:32:41 +01002075
2076config CPU_MIPS64
2077 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002078 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
2079 CPU_MIPS64_R6
Ralf Baechle5e83d432005-10-29 19:32:41 +01002080
2081#
Paul Burton57eeaced2018-11-08 23:44:55 +00002082# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002083#
2084config CPU_MIPSR1
2085 bool
2086 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2087
2088config CPU_MIPSR2
2089 bool
David Daneya86c7f72008-12-11 15:33:38 -08002090 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002091 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002092 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002093 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002094
Serge Seminab7c01f2020-05-21 17:07:14 +03002095config CPU_MIPSR5
2096 bool
Serge Semin281e3ae2020-05-21 17:07:15 +03002097 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
Serge Seminab7c01f2020-05-21 17:07:14 +03002098 select CPU_HAS_RIXI
2099 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2100 select MIPS_SPRAM
2101
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002102config CPU_MIPSR6
2103 bool
2104 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002105 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002106 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Paul Burton87321fd2016-05-06 13:35:03 +01002107 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002108 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002109 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002110 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002111
Paul Burton57eeaced2018-11-08 23:44:55 +00002112config TARGET_ISA_REV
2113 int
2114 default 1 if CPU_MIPSR1
2115 default 2 if CPU_MIPSR2
Serge Seminab7c01f2020-05-21 17:07:14 +03002116 default 5 if CPU_MIPSR5
Paul Burton57eeaced2018-11-08 23:44:55 +00002117 default 6 if CPU_MIPSR6
2118 default 0
2119 help
2120 Reflects the ISA revision being targeted by the kernel build. This
2121 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2122
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002123config EVA
2124 bool
2125
Steven J. Hillc5b36782015-02-26 18:16:38 -06002126config XPA
2127 bool
2128
Ralf Baechle5e83d432005-10-29 19:32:41 +01002129config SYS_SUPPORTS_32BIT_KERNEL
2130 bool
2131config SYS_SUPPORTS_64BIT_KERNEL
2132 bool
2133config CPU_SUPPORTS_32BIT_KERNEL
2134 bool
2135config CPU_SUPPORTS_64BIT_KERNEL
2136 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002137config CPU_SUPPORTS_CPUFREQ
2138 bool
2139config CPU_SUPPORTS_ADDRWINCFG
2140 bool
David Daney9cffd1542009-05-27 17:47:46 -07002141config CPU_SUPPORTS_HUGEPAGES
2142 bool
Daniel Silsby171543e2019-07-15 17:39:59 -04002143 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
David Daney82622282009-10-14 12:16:56 -07002144config MIPS_PGD_C0_CONTEXT
2145 bool
Paul Burtoncebf8c02017-06-02 15:38:03 -07002146 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002147
David Daney8192c9e2008-09-23 00:04:26 -07002148#
2149# Set to y for ptrace access to watch registers.
2150#
2151config HARDWARE_WATCHPOINTS
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002152 bool
2153 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002154
Ralf Baechle5e83d432005-10-29 19:32:41 +01002155menu "Kernel type"
2156
2157choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002158 prompt "Kernel code model"
2159 help
2160 You should only select this option if you have a workload that
2161 actually benefits from 64-bit processing or if your machine has
2162 large memory. You will only be presented a single option in this
2163 menu if your system does not support both 32-bit and 64-bit kernels.
2164
2165config 32BIT
2166 bool "32-bit kernel"
2167 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2168 select TRAD_SIGNALS
2169 help
2170 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002171
Ralf Baechle5e83d432005-10-29 19:32:41 +01002172config 64BIT
2173 bool "64-bit kernel"
2174 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2175 help
2176 Select this option if you want to build a 64-bit kernel.
2177
2178endchoice
2179
Sanjay Lal2235a542012-11-21 18:33:59 -08002180config KVM_GUEST
2181 bool "KVM Guest Kernel"
Jiaxun Yang01edc5e2020-07-10 14:30:17 +08002182 depends on CPU_MIPS32_R2
James Hoganf2a5b1d2013-07-12 10:26:11 +00002183 depends on BROKEN_ON_SMP
Sanjay Lal2235a542012-11-21 18:33:59 -08002184 help
James Hogancaa1faa2015-12-16 23:49:26 +00002185 Select this option if building a guest kernel for KVM (Trap & Emulate)
2186 mode.
Sanjay Lal2235a542012-11-21 18:33:59 -08002187
James Hoganeda3d332014-05-29 10:16:36 +01002188config KVM_GUEST_TIMER_FREQ
2189 int "Count/Compare Timer Frequency (MHz)"
Sanjay Lal2235a542012-11-21 18:33:59 -08002190 depends on KVM_GUEST
James Hoganeda3d332014-05-29 10:16:36 +01002191 default 100
Sanjay Lal2235a542012-11-21 18:33:59 -08002192 help
James Hoganeda3d332014-05-29 10:16:36 +01002193 Set this to non-zero if building a guest kernel for KVM to skip RTC
2194 emulation when determining guest CPU Frequency. Instead, the guest's
2195 timer frequency is specified directly.
Sanjay Lal2235a542012-11-21 18:33:59 -08002196
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002197config MIPS_VA_BITS_48
2198 bool "48 bits virtual memory"
2199 depends on 64BIT
2200 help
Alex Belits3377e222017-02-16 17:27:34 -08002201 Support a maximum at least 48 bits of application virtual
2202 memory. Default is 40 bits or less, depending on the CPU.
2203 For page sizes 16k and above, this option results in a small
2204 memory overhead for page tables. For 4k page size, a fourth
2205 level of page tables is added which imposes both a memory
2206 overhead as well as slower TLB fault handling.
2207
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002208 If unsure, say N.
2209
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210choice
2211 prompt "Kernel page size"
2212 default PAGE_SIZE_4KB
2213
2214config PAGE_SIZE_4KB
2215 bool "4kB"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002216 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002218 This option select the standard 4kB Linux page size. On some
2219 R3000-family processors this is the only available page size. Using
2220 4kB page size will minimize memory consumption and is therefore
2221 recommended for low memory systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222
2223config PAGE_SIZE_8KB
2224 bool "8kB"
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002225 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002226 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 help
2228 Using 8kB page size will result in higher performance kernel at
2229 the price of higher memory consumption. This option is available
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002230 only on cnMIPS processors. Note that you will need a suitable Linux
2231 distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232
2233config PAGE_SIZE_16KB
2234 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002235 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 help
2237 Using 16kB page size will result in higher performance kernel at
2238 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002239 all non-R3000 family processors. Note that you will need a suitable
2240 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241
Ralf Baechlec52399b2009-04-02 14:07:10 +02002242config PAGE_SIZE_32KB
2243 bool "32kB"
2244 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002245 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002246 help
2247 Using 32kB page size will result in higher performance kernel at
2248 the price of higher memory consumption. This option is available
2249 only on cnMIPS cores. Note that you will need a suitable Linux
2250 distribution to support this.
2251
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252config PAGE_SIZE_64KB
2253 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002254 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255 help
2256 Using 64kB page size will result in higher performance kernel at
2257 the price of higher memory consumption. This option is available on
2258 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002259 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260
2261endchoice
2262
David Daneyc9bace72010-10-11 14:52:45 -07002263config FORCE_MAX_ZONEORDER
2264 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002265 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2266 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2267 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2268 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2269 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2270 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
Paul Cercueilef923a72020-09-17 15:35:28 +02002271 range 0 64
David Daneyc9bace72010-10-11 14:52:45 -07002272 default "11"
2273 help
2274 The kernel memory allocator divides physically contiguous memory
2275 blocks into "zones", where each zone is a power of two number of
2276 pages. This option selects the largest power of two that the kernel
2277 keeps in the memory allocator. If you need to allocate very large
2278 blocks of physically contiguous memory, then you may need to
2279 increase this value.
2280
2281 This config option is actually maximum order plus one. For example,
2282 a value of 11 means that the largest free memory block is 2^10 pages.
2283
2284 The page size is not necessarily 4KB. Keep this in mind
2285 when choosing a value for this option.
2286
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287config BOARD_SCACHE
2288 bool
2289
2290config IP22_CPU_SCACHE
2291 bool
2292 select BOARD_SCACHE
2293
Chris Dearman9318c512006-06-20 17:15:20 +01002294#
2295# Support for a MIPS32 / MIPS64 style S-caches
2296#
2297config MIPS_CPU_SCACHE
2298 bool
2299 select BOARD_SCACHE
2300
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301config R5000_CPU_SCACHE
2302 bool
2303 select BOARD_SCACHE
2304
2305config RM7000_CPU_SCACHE
2306 bool
2307 select BOARD_SCACHE
2308
2309config SIBYTE_DMA_PAGEOPS
2310 bool "Use DMA to clear/copy pages"
2311 depends on CPU_SB1
2312 help
2313 Instead of using the CPU to zero and copy pages, use a Data Mover
2314 channel. These DMA channels are otherwise unused by the standard
2315 SiByte Linux port. Seems to give a small performance benefit.
2316
2317config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002318 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319
Florian Fainelli3165c842012-01-31 18:18:43 +01002320config CPU_GENERIC_DUMP_TLB
2321 bool
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002322 default y if !(CPU_R3000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002323
Paul Burtonc92e47e2018-11-07 23:14:02 +00002324config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002325 bool "Floating Point support" if EXPERT
2326 default y
2327 help
2328 Select y to include support for floating point in the kernel
2329 including initialization of FPU hardware, FP context save & restore
2330 and emulation of an FPU where necessary. Without this support any
2331 userland program attempting to use floating point instructions will
2332 receive a SIGILL.
2333
2334 If you know that your userland will not attempt to use floating point
2335 instructions then you can say n here to shrink the kernel a little.
2336
2337 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002338
Paul Burton97f7dcb2018-11-07 23:14:02 +00002339config CPU_R2300_FPU
2340 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002341 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002342 default y if CPU_R3000 || CPU_TX39XX
2343
Paul Burton54746822019-08-31 15:40:43 +00002344config CPU_R3K_TLB
2345 bool
2346
Florian Fainelli91405eb2012-01-31 18:18:44 +01002347config CPU_R4K_FPU
2348 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002349 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002350 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002351
Florian Fainelli62cedc42012-01-31 18:18:45 +01002352config CPU_R4K_CACHE_TLB
2353 bool
Paul Burton54746822019-08-31 15:40:43 +00002354 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
Florian Fainelli62cedc42012-01-31 18:18:45 +01002355
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002356config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002357 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002358 default y
Paul Burton527f1022017-08-07 16:18:04 -07002359 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002360 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002361 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002362 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002363 select MIPS_MT
2364 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002365 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002366 select SYS_SUPPORTS_SMP
2367 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002368 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002369 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002370 This is a kernel model which is known as SMVP. This is supported
2371 on cores with the MT ASE and uses the available VPEs to implement
2372 virtual processors which supports SMP. This is equivalent to the
2373 Intel Hyperthreading feature. For further information go to
2374 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002375
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002376config MIPS_MT
2377 bool
2378
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002379config SCHED_SMT
2380 bool "SMT (multithreading) scheduler support"
2381 depends on SYS_SUPPORTS_SCHED_SMT
2382 default n
2383 help
2384 SMT scheduler support improves the CPU scheduler's decision making
2385 when dealing with MIPS MT enabled cores at a cost of slightly
2386 increased overhead in some places. If unsure say N here.
2387
2388config SYS_SUPPORTS_SCHED_SMT
2389 bool
2390
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002391config SYS_SUPPORTS_MULTITHREADING
2392 bool
2393
Ralf Baechlef088fc82006-04-05 09:45:47 +01002394config MIPS_MT_FPAFF
2395 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002396 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002397 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002398
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002399config MIPSR2_TO_R6_EMULATOR
2400 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002401 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002402 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002403 default y
2404 help
2405 Choose this option if you want to run non-R6 MIPS userland code.
2406 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002407 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002408 The only reason this is a build-time option is to save ~14K from the
2409 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002410
James Hoganf35764e2018-01-15 20:54:35 +00002411config SYS_SUPPORTS_VPE_LOADER
2412 bool
2413 depends on SYS_SUPPORTS_MULTITHREADING
2414 help
2415 Indicates that the platform supports the VPE loader, and provides
2416 physical_memsize.
2417
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002418config MIPS_VPE_LOADER
2419 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002420 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002421 select CPU_MIPSR2_IRQ_VI
2422 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002423 select MIPS_MT
2424 help
2425 Includes a loader for loading an elf relocatable object
2426 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002427
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002428config MIPS_VPE_LOADER_CMP
2429 bool
2430 default "y"
2431 depends on MIPS_VPE_LOADER && MIPS_CMP
2432
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002433config MIPS_VPE_LOADER_MT
2434 bool
2435 default "y"
2436 depends on MIPS_VPE_LOADER && !MIPS_CMP
2437
Ralf Baechlee01402b2005-07-14 15:57:16 +00002438config MIPS_VPE_LOADER_TOM
2439 bool "Load VPE program into memory hidden from linux"
2440 depends on MIPS_VPE_LOADER
2441 default y
2442 help
2443 The loader can use memory that is present but has been hidden from
2444 Linux using the kernel command line option "mem=xxMB". It's up to
2445 you to ensure the amount you put in the option and the space your
2446 program requires is less or equal to the amount physically present.
2447
Ralf Baechlee01402b2005-07-14 15:57:16 +00002448config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002449 bool "Enable support for AP/SP API (RTLX)"
2450 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002451
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002452config MIPS_VPE_APSP_API_CMP
2453 bool
2454 default "y"
2455 depends on MIPS_VPE_APSP_API && MIPS_CMP
2456
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002457config MIPS_VPE_APSP_API_MT
2458 bool
2459 default "y"
2460 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2461
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002462config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002463 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002464 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002465 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002466 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002467 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002468 select WEAK_ORDERING
2469 default n
2470 help
Paul Burton044505c2014-01-15 10:31:58 +00002471 Select this if you are using a bootloader which implements the "CMP
2472 framework" protocol (ie. YAMON) and want your kernel to make use of
2473 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002474
Paul Burton5cac93b2014-01-15 10:32:00 +00002475 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2476 instead of this.
2477
Paul Burton0ee958e2014-01-15 10:31:53 +00002478config MIPS_CPS
2479 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002480 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002481 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002482 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002483 select SMP
2484 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002485 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002486 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002487 select SYS_SUPPORTS_SMP
2488 select WEAK_ORDERING
Wei Lid8d32762020-12-03 14:54:43 +08002489 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002490 help
2491 Select this if you wish to run an SMP kernel across multiple cores
2492 within a MIPS Coherent Processing System. When this option is
2493 enabled the kernel will probe for other cores and boot them with
2494 no external assistance. It is safe to enable this when hardware
2495 support is unavailable.
2496
Paul Burton3179d372014-04-14 11:00:56 +01002497config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002498 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002499 bool
2500
Paul Burton9f98f3d2014-01-15 10:31:51 +00002501config MIPS_CM
2502 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002503 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002504
Paul Burton9c38cf42014-01-15 10:31:52 +00002505config MIPS_CPC
2506 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002507
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508config SB1_PASS_2_WORKAROUNDS
2509 bool
2510 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2511 default y
2512
2513config SB1_PASS_2_1_WORKAROUNDS
2514 bool
2515 depends on CPU_SB1 && CPU_SB1_PASS_2
2516 default y
2517
Markos Chandras9e2b5372014-07-21 08:46:14 +01002518choice
2519 prompt "SmartMIPS or microMIPS ASE support"
2520
2521config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2522 bool "None"
2523 help
2524 Select this if you want neither microMIPS nor SmartMIPS support
2525
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002526config CPU_HAS_SMARTMIPS
2527 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002528 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002529 help
2530 SmartMIPS is a extension of the MIPS32 architecture aimed at
2531 increased security at both hardware and software level for
2532 smartcards. Enabling this option will allow proper use of the
2533 SmartMIPS instructions by Linux applications. However a kernel with
2534 this option will not work on a MIPS core without SmartMIPS core. If
2535 you don't know you probably don't have SmartMIPS and should say N
2536 here.
2537
Steven J. Hillbce86082013-03-25 13:27:11 -05002538config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002539 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002540 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002541 help
2542 When this option is enabled the kernel will be built using the
2543 microMIPS ISA
2544
Markos Chandras9e2b5372014-07-21 08:46:14 +01002545endchoice
2546
Paul Burtona5e9a692014-01-27 15:23:10 +00002547config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002548 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002549 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002550 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002551 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002552 help
2553 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2554 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002555 is enabled the kernel will support allocating & switching MSA
2556 vector register contexts. If you know that your kernel will only be
2557 running on CPUs which do not support MSA or that your userland will
2558 not be making use of it then you may wish to say N here to reduce
2559 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002560
2561 If unsure, say Y.
2562
Linus Torvalds1da177e2005-04-16 15:20:36 -07002563config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002564 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002565
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002566config XKS01
2567 bool
2568
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002569config CPU_HAS_DIEI
2570 depends on !CPU_DIEI_BROKEN
2571 bool
2572
2573config CPU_DIEI_BROKEN
2574 bool
2575
Florian Fainelli8256b172016-02-09 12:55:51 -08002576config CPU_HAS_RIXI
2577 bool
2578
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002579config CPU_NO_LOAD_STORE_LR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002580 bool
2581 help
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002582 CPU lacks support for unaligned load and store instructions:
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002583 LWL, LWR, SWL, SWR (Load/store word left/right).
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002584 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2585 systems).
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002586
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002587#
2588# Vectored interrupt mode is an R2 feature
2589#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002590config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002591 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002592
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002593#
2594# Extended interrupt mode is an R2 feature
2595#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002596config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002597 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002598
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599config CPU_HAS_SYNC
2600 bool
2601 depends on !CPU_R3000
2602 default y
2603
2604#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002605# CPU non-features
2606#
2607config CPU_DADDI_WORKAROUNDS
2608 bool
2609
2610config CPU_R4000_WORKAROUNDS
2611 bool
2612 select CPU_R4400_WORKAROUNDS
2613
2614config CPU_R4400_WORKAROUNDS
2615 bool
2616
Paul Burton071d2f02019-10-01 23:04:32 +00002617config CPU_R4X00_BUGS64
2618 bool
2619 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2620
Paul Burton4edf00a2016-05-06 14:36:23 +01002621config MIPS_ASID_SHIFT
2622 int
2623 default 6 if CPU_R3000 || CPU_TX39XX
Paul Burton4edf00a2016-05-06 14:36:23 +01002624 default 0
2625
2626config MIPS_ASID_BITS
2627 int
Paul Burton2db003a2016-05-06 14:36:24 +01002628 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002629 default 6 if CPU_R3000 || CPU_TX39XX
2630 default 8
2631
Paul Burton2db003a2016-05-06 14:36:24 +01002632config MIPS_ASID_BITS_VARIABLE
2633 bool
2634
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002635config MIPS_CRC_SUPPORT
2636 bool
2637
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +02002638# R4600 erratum. Due to the lack of errata information the exact
2639# technical details aren't known. I've experimentally found that disabling
2640# interrupts during indexed I-cache flushes seems to be sufficient to deal
2641# with the issue.
2642config WAR_R4600_V1_INDEX_ICACHEOP
2643 bool
2644
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002645# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2646#
2647# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2648# Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2649# executed if there is no other dcache activity. If the dcache is
Colin Ian King18ff14c2020-10-27 18:34:30 +00002650# accessed for another instruction immediately preceding when these
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002651# cache instructions are executing, it is possible that the dcache
2652# tag match outputs used by these cache instructions will be
2653# incorrect. These cache instructions should be preceded by at least
2654# four instructions that are not any kind of load or store
2655# instruction.
2656#
2657# This is not allowed: lw
2658# nop
2659# nop
2660# nop
2661# cache Hit_Writeback_Invalidate_D
2662#
2663# This is allowed: lw
2664# nop
2665# nop
2666# nop
2667# nop
2668# cache Hit_Writeback_Invalidate_D
2669config WAR_R4600_V1_HIT_CACHEOP
2670 bool
2671
Thomas Bogendoerfer44def342020-08-24 18:32:45 +02002672# Writeback and invalidate the primary cache dcache before DMA.
2673#
2674# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2675# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2676# operate correctly if the internal data cache refill buffer is empty. These
2677# CACHE instructions should be separated from any potential data cache miss
2678# by a load instruction to an uncached address to empty the response buffer."
2679# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2680# in .pdf format.)
2681config WAR_R4600_V2_HIT_CACHEOP
2682 bool
2683
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +02002684# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2685# the line which this instruction itself exists, the following
2686# operation is not guaranteed."
2687#
2688# Workaround: do two phase flushing for Index_Invalidate_I
2689config WAR_TX49XX_ICACHE_INDEX_INV
2690 bool
2691
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +02002692# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2693# opposes it being called that) where invalid instructions in the same
2694# I-cache line worth of instructions being fetched may case spurious
2695# exceptions.
2696config WAR_ICACHE_REFILLS
2697 bool
2698
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +02002699# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2700# may cause ll / sc and lld / scd sequences to execute non-atomically.
2701config WAR_R10000_LLSC
2702 bool
2703
Thomas Bogendoerfera7fbed92020-08-24 18:32:50 +02002704# 34K core erratum: "Problems Executing the TLBR Instruction"
2705config WAR_MIPS34K_MISSED_ITLB
2706 bool
2707
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002708#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709# - Highmem only makes sense for the 32-bit kernel.
2710# - The current highmem code will only work properly on physically indexed
2711# caches such as R3000, SB1, R7000 or those that look like they're virtually
2712# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2713# moment we protect the user and offer the highmem option only on machines
2714# where it's known to be safe. This will not offer highmem on a few systems
2715# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2716# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002717# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2718# know they might have memory configurations that could make use of highmem
2719# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720#
2721config HIGHMEM
2722 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002723 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Thomas Gleixnera4c33e82020-11-03 10:27:25 +01002724 select KMAP_LOCAL
Ralf Baechle797798c2005-08-10 15:17:11 +00002725
2726config CPU_SUPPORTS_HIGHMEM
2727 bool
2728
2729config SYS_SUPPORTS_HIGHMEM
2730 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002731
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002732config SYS_SUPPORTS_SMARTMIPS
2733 bool
2734
Steven J. Hilla6a48342013-02-05 16:52:02 -06002735config SYS_SUPPORTS_MICROMIPS
2736 bool
2737
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002738config SYS_SUPPORTS_MIPS16
2739 bool
2740 help
2741 This option must be set if a kernel might be executed on a MIPS16-
2742 enabled CPU even if MIPS16 is not actually being used. In other
2743 words, it makes the kernel MIPS16-tolerant.
2744
Paul Burtona5e9a692014-01-27 15:23:10 +00002745config CPU_SUPPORTS_MSA
2746 bool
2747
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002748config ARCH_FLATMEM_ENABLE
2749 def_bool y
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002750 depends on !NUMA && !CPU_LOONGSON2EF
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002751
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002752config ARCH_SPARSEMEM_ENABLE
2753 bool
Mike Rapoport397dc002019-09-16 14:13:10 +03002754 select SPARSEMEM_STATIC if !SGI_IP27
Atsushi Nemoto31473742006-07-03 00:09:47 +09002755
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002756config NUMA
2757 bool "NUMA Support"
2758 depends on SYS_SUPPORTS_NUMA
Tiezhu Yangcf8194e2020-12-03 20:32:52 +08002759 select SMP
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002760 help
2761 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2762 Access). This option improves performance on systems with more
2763 than two nodes; on two node systems it is generally better to
Randy Dunlap172a37e2020-01-31 17:55:43 -08002764 leave it disabled; on single node systems leave this option
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002765 disabled.
2766
2767config SYS_SUPPORTS_NUMA
2768 bool
2769
Thomas Bogendoerferf3c560a2020-01-09 13:23:31 +01002770config HAVE_SETUP_PER_CPU_AREA
2771 def_bool y
2772 depends on NUMA
2773
2774config NEED_PER_CPU_EMBED_FIRST_CHUNK
2775 def_bool y
2776 depends on NUMA
2777
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002778config RELOCATABLE
2779 bool "Relocatable kernel"
Serge Seminab7c01f2020-05-21 17:07:14 +03002780 depends on SYS_SUPPORTS_RELOCATABLE
2781 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2782 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2783 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
Jinyang Hea307a4c2020-11-25 18:07:46 +08002784 CPU_P5600 || CAVIUM_OCTEON_SOC || \
2785 CPU_LOONGSON64
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002786 help
2787 This builds a kernel image that retains relocation information
2788 so it can be loaded someplace besides the default 1MB.
2789 The relocations make the kernel binary about 15% larger,
2790 but are discarded at runtime
2791
Matt Redfearn069fd762016-03-31 10:05:34 +01002792config RELOCATION_TABLE_SIZE
2793 hex "Relocation table size"
2794 depends on RELOCATABLE
2795 range 0x0 0x01000000
Jinyang Hea307a4c2020-11-25 18:07:46 +08002796 default "0x00200000" if CPU_LOONGSON64
Matt Redfearn069fd762016-03-31 10:05:34 +01002797 default "0x00100000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002798 help
Matt Redfearn069fd762016-03-31 10:05:34 +01002799 A table of relocation data will be appended to the kernel binary
2800 and parsed at boot to fix up the relocated kernel.
2801
2802 This option allows the amount of space reserved for the table to be
2803 adjusted, although the default of 1Mb should be ok in most cases.
2804
2805 The build will fail and a valid size suggested if this is too small.
2806
2807 If unsure, leave at the default value.
2808
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002809config RANDOMIZE_BASE
2810 bool "Randomize the address of the kernel image"
2811 depends on RELOCATABLE
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002812 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002813 Randomizes the physical and virtual address at which the
2814 kernel image is loaded, as a security feature that
2815 deters exploit attempts relying on knowledge of the location
2816 of kernel internals.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002817
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002818 Entropy is generated using any coprocessor 0 registers available.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002819
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002820 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002821
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002822 If unsure, say N.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002823
2824config RANDOMIZE_BASE_MAX_OFFSET
2825 hex "Maximum kASLR offset" if EXPERT
2826 depends on RANDOMIZE_BASE
2827 range 0x0 0x40000000 if EVA || 64BIT
2828 range 0x0 0x08000000
2829 default "0x01000000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002830 help
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002831 When kASLR is active, this provides the maximum offset that will
2832 be applied to the kernel image. It should be set according to the
2833 amount of physical RAM available in the target system minus
2834 PHYSICAL_START and must be a power of 2.
2835
2836 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2837 EVA or 64-bit. The default is 16Mb.
2838
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002839config NODES_SHIFT
2840 int
2841 default "6"
2842 depends on NEED_MULTIPLE_NODES
2843
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002844config HW_PERF_EVENTS
2845 bool "Enable hardware performance counter support for perf events"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002846 depends on PERF_EVENTS && !OPROFILE && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002847 default y
2848 help
2849 Enable hardware performance counter support for perf events. If
2850 disabled, perf events will use software events only.
2851
Tiezhu Yangbe8fa1c2020-02-05 12:08:33 +08002852config DMI
2853 bool "Enable DMI scanning"
2854 depends on MACH_LOONGSON64
2855 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2856 default y
2857 help
2858 Enabled scanning of DMI to identify machine quirks. Say Y
2859 here unless you have verified that your setup is not
2860 affected by entries in the DMI blacklist. Required by PNP
2861 BIOS code.
2862
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863config SMP
2864 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002865 depends on SYS_SUPPORTS_SMP
2866 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002868 a system with only one CPU, say N. If you have a system with more
2869 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870
Robert Graffham4a474152014-01-23 15:55:29 -08002871 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 machines, but will use only one CPU of a multiprocessor machine. If
2873 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002874 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875 will run faster if you say N here.
2876
2877 People using multiprocessor machines who say Y here should also say
2878 Y to "Enhanced Real Time Clock Support", below.
2879
Adrian Bunk03502fa2008-02-03 15:50:21 +02002880 See also the SMP-HOWTO available at
Alexander A. Klimovef054ad2020-07-14 21:12:26 +02002881 <https://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882
2883 If you don't know what to do here, say N.
2884
Matt Redfearn7840d612016-07-07 08:50:40 +01002885config HOTPLUG_CPU
2886 bool "Support for hot-pluggable CPUs"
2887 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2888 help
2889 Say Y here to allow turning CPUs off and on. CPUs can be
2890 controlled through /sys/devices/system/cpu.
2891 (Note: power management support will enable this option
2892 automatically on SMP systems. )
2893 Say N if you want to disable CPU hotplug.
2894
Ralf Baechle87353d82007-11-19 12:23:51 +00002895config SMP_UP
2896 bool
2897
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002898config SYS_SUPPORTS_MIPS_CMP
2899 bool
2900
Paul Burton0ee958e2014-01-15 10:31:53 +00002901config SYS_SUPPORTS_MIPS_CPS
2902 bool
2903
Ralf Baechlee73ea272006-06-04 11:51:46 +01002904config SYS_SUPPORTS_SMP
2905 bool
2906
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002907config NR_CPUS_DEFAULT_4
2908 bool
2909
2910config NR_CPUS_DEFAULT_8
2911 bool
2912
2913config NR_CPUS_DEFAULT_16
2914 bool
2915
2916config NR_CPUS_DEFAULT_32
2917 bool
2918
2919config NR_CPUS_DEFAULT_64
2920 bool
2921
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302923 int "Maximum number of CPUs (2-256)"
2924 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002926 default "4" if NR_CPUS_DEFAULT_4
2927 default "8" if NR_CPUS_DEFAULT_8
2928 default "16" if NR_CPUS_DEFAULT_16
2929 default "32" if NR_CPUS_DEFAULT_32
2930 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002931 help
2932 This allows you to specify the maximum number of CPUs which this
2933 kernel will support. The maximum supported value is 32 for 32-bit
2934 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002935 sense is 1 for Qemu (useful only for kernel debugging purposes)
2936 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
2938 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002939 approximately eight kilobytes to the kernel image. For best
2940 performance should round up your number of processors to the next
2941 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002942
Al Cooper399aaa22012-07-13 16:44:53 -04002943config MIPS_PERF_SHARED_TC_COUNTERS
2944 bool
2945
David Daney7820b842017-09-28 12:34:04 -05002946config MIPS_NR_CPU_NR_MAP_1024
2947 bool
2948
2949config MIPS_NR_CPU_NR_MAP
2950 int
2951 depends on SMP
2952 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2953 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2954
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002955#
2956# Timer Interrupt Frequency Configuration
2957#
2958
2959choice
2960 prompt "Timer frequency"
2961 default HZ_250
2962 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002963 Allows the configuration of the timer frequency.
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002964
Paul Burton67596572015-09-22 10:16:39 -07002965 config HZ_24
2966 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
2967
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002968 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00002969 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002970
2971 config HZ_100
2972 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
2973
2974 config HZ_128
2975 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
2976
2977 config HZ_250
2978 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
2979
2980 config HZ_256
2981 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
2982
2983 config HZ_1000
2984 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
2985
2986 config HZ_1024
2987 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
2988
2989endchoice
2990
Paul Burton67596572015-09-22 10:16:39 -07002991config SYS_SUPPORTS_24HZ
2992 bool
2993
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002994config SYS_SUPPORTS_48HZ
2995 bool
2996
2997config SYS_SUPPORTS_100HZ
2998 bool
2999
3000config SYS_SUPPORTS_128HZ
3001 bool
3002
3003config SYS_SUPPORTS_250HZ
3004 bool
3005
3006config SYS_SUPPORTS_256HZ
3007 bool
3008
3009config SYS_SUPPORTS_1000HZ
3010 bool
3011
3012config SYS_SUPPORTS_1024HZ
3013 bool
3014
3015config SYS_SUPPORTS_ARBIT_HZ
3016 bool
Paul Burton67596572015-09-22 10:16:39 -07003017 default y if !SYS_SUPPORTS_24HZ && \
3018 !SYS_SUPPORTS_48HZ && \
3019 !SYS_SUPPORTS_100HZ && \
3020 !SYS_SUPPORTS_128HZ && \
3021 !SYS_SUPPORTS_250HZ && \
3022 !SYS_SUPPORTS_256HZ && \
3023 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003024 !SYS_SUPPORTS_1024HZ
3025
3026config HZ
3027 int
Paul Burton67596572015-09-22 10:16:39 -07003028 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003029 default 48 if HZ_48
3030 default 100 if HZ_100
3031 default 128 if HZ_128
3032 default 250 if HZ_250
3033 default 256 if HZ_256
3034 default 1000 if HZ_1000
3035 default 1024 if HZ_1024
3036
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08003037config SCHED_HRTICK
3038 def_bool HIGH_RES_TIMERS
3039
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003040config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08003041 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07003042 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003043 help
3044 kexec is a system call that implements the ability to shutdown your
3045 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02003046 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003047 you can start any kernel with it, not just Linux.
3048
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02003049 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003050
3051 It is an ongoing process to be certain the hardware in a machine
3052 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02003053 initially work for you. As of this writing the exact hardware
3054 interface is strongly in flux, so no good recommendation can be
3055 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003056
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003057config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003058 bool "Kernel crash dumps"
3059 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003060 Generate crash dump after being started by kexec.
3061 This should be normally only set in special crash dump kernels
3062 which are loaded in the main kernel with kexec-tools into
3063 a specially reserved region and then later executed after
3064 a crash by kdump/kexec. The crash dump kernel must be compiled
3065 to a memory address not used by the main kernel or firmware using
3066 PHYSICAL_START.
3067
3068config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003069 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01003070 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003071 depends on CRASH_DUMP
3072 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003073 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3074 If you plan to use kernel for capturing the crash dump change
3075 this value to start of the reserved region (the "X" value as
3076 specified in the "crashkernel=YM@XM" command line boot parameter
3077 passed to the panic-ed kernel).
3078
Paul Burton597ce172013-11-22 13:12:07 +00003079config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00003080 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00003081 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00003082 help
3083 When this is enabled, the kernel will support use of 64-bit floating
3084 point registers with binaries using the O32 ABI along with the
3085 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3086 32-bit MIPS systems this support is at the cost of increasing the
3087 size and complexity of the compiled FPU emulator. Thus if you are
3088 running a MIPS32 system and know that none of your userland binaries
3089 will require 64-bit floating point, you may wish to reduce the size
3090 of your kernel & potentially improve FP emulation performance by
3091 saying N here.
3092
Paul Burton06e2e882014-02-14 17:55:18 +00003093 Although binutils currently supports use of this flag the details
3094 concerning its effect upon the O32 ABI in userland are still being
Colin Ian King18ff14c2020-10-27 18:34:30 +00003095 worked on. In order to avoid userland becoming dependent upon current
Paul Burton06e2e882014-02-14 17:55:18 +00003096 behaviour before the details have been finalised, this option should
3097 be considered experimental and only enabled by those working upon
3098 said details.
3099
3100 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00003101
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003102config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02003103 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003104 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08003105 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07003106 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003107
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07003108config UHI_BOOT
3109 bool
3110
Andrew Bresticker7fafb062014-08-21 13:04:20 -07003111config BUILTIN_DTB
3112 bool
3113
Jonas Gorski1da8f172015-04-12 12:24:58 +02003114choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02003115 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02003116 default MIPS_NO_APPENDED_DTB
3117
3118 config MIPS_NO_APPENDED_DTB
3119 bool "None"
3120 help
3121 Do not enable appended dtb support.
3122
Aaro Koskinen87db5372015-09-11 17:46:14 +03003123 config MIPS_ELF_APPENDED_DTB
3124 bool "vmlinux"
3125 help
3126 With this option, the boot code will look for a device tree binary
3127 DTB) included in the vmlinux ELF section .appended_dtb. By default
3128 it is empty and the DTB can be appended using binutils command
3129 objcopy:
3130
3131 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3132
Colin Ian King18ff14c2020-10-27 18:34:30 +00003133 This is meant as a backward compatibility convenience for those
Aaro Koskinen87db5372015-09-11 17:46:14 +03003134 systems with a bootloader that can't be upgraded to accommodate
3135 the documented boot protocol using a device tree.
3136
Jonas Gorski1da8f172015-04-12 12:24:58 +02003137 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003138 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003139 help
3140 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003141 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003142 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3143
3144 This is meant as a backward compatibility convenience for those
3145 systems with a bootloader that can't be upgraded to accommodate
3146 the documented boot protocol using a device tree.
3147
3148 Beware that there is very little in terms of protection against
3149 this option being confused by leftover garbage in memory that might
3150 look like a DTB header after a reboot if no actual DTB is appended
3151 to vmlinux.bin. Do not leave this option active in a production kernel
3152 if you don't intend to always append a DTB.
3153endchoice
3154
Jonas Gorski20249722015-10-12 13:13:02 +02003155choice
3156 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003157 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Jiaxun Yang87fcfa72020-03-25 11:55:02 +08003158 !MACH_LOONGSON64 && !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003159 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003160 default MIPS_CMDLINE_FROM_BOOTLOADER
3161
3162 config MIPS_CMDLINE_FROM_DTB
3163 depends on USE_OF
3164 bool "Dtb kernel arguments if available"
3165
3166 config MIPS_CMDLINE_DTB_EXTEND
3167 depends on USE_OF
3168 bool "Extend dtb kernel arguments with bootloader arguments"
3169
3170 config MIPS_CMDLINE_FROM_BOOTLOADER
3171 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003172
3173 config MIPS_CMDLINE_BUILTIN_EXTEND
3174 depends on CMDLINE_BOOL
3175 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003176endchoice
3177
Ralf Baechle5e83d432005-10-29 19:32:41 +01003178endmenu
3179
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003180config LOCKDEP_SUPPORT
3181 bool
3182 default y
3183
3184config STACKTRACE_SUPPORT
3185 bool
3186 default y
3187
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003188config PGTABLE_LEVELS
3189 int
Alex Belits3377e222017-02-16 17:27:34 -08003190 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003191 default 3 if 64BIT && !PAGE_SIZE_64KB
3192 default 2
3193
Paul Burton6c359eb2018-07-27 18:23:20 -07003194config MIPS_AUTO_PFN_OFFSET
3195 bool
3196
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3198
Paul Burtonc5611df2016-10-05 18:18:12 +01003199config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003200 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003201 bool
3202
3203config PCI_DRIVERS_LEGACY
3204 def_bool !PCI_DRIVERS_GENERIC
3205 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003206 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207
3208#
3209# ISA support is now enabled via select. Too many systems still have the one
3210# or other ISA chip on the board that users don't know about so don't expect
3211# users to choose the right thing ...
3212#
3213config ISA
3214 bool
3215
Linus Torvalds1da177e2005-04-16 15:20:36 -07003216config TC
3217 bool "TURBOchannel support"
3218 depends on MACH_DECSTATION
3219 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003220 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3221 processors. TURBOchannel programming specifications are available
3222 at:
3223 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3224 and:
3225 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3226 Linux driver support status is documented at:
3227 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003228
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229config MMU
3230 bool
3231 default y
3232
Matt Redfearn109c32f2016-11-24 17:32:45 +00003233config ARCH_MMAP_RND_BITS_MIN
3234 default 12 if 64BIT
3235 default 8
3236
3237config ARCH_MMAP_RND_BITS_MAX
3238 default 18 if 64BIT
3239 default 15
3240
3241config ARCH_MMAP_RND_COMPAT_BITS_MIN
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003242 default 8
Matt Redfearn109c32f2016-11-24 17:32:45 +00003243
3244config ARCH_MMAP_RND_COMPAT_BITS_MAX
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003245 default 15
Matt Redfearn109c32f2016-11-24 17:32:45 +00003246
Ralf Baechled865bea2007-10-11 23:46:10 +01003247config I8253
3248 bool
Russell King798778b2011-05-08 19:03:03 +01003249 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003250 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003251 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003252
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003253config ZONE_DMA
3254 bool
3255
Ralf Baechlecce335a2007-11-03 02:05:43 +00003256config ZONE_DMA32
3257 bool
3258
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259endmenu
3260
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261config TRAD_SIGNALS
3262 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003265 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266
3267config COMPAT
3268 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003270config SYSVIPC_COMPAT
3271 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003272
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273config MIPS32_O32
3274 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003275 depends on 64BIT
3276 select ARCH_WANT_OLD_COMPAT_IPC
3277 select COMPAT
3278 select MIPS32_COMPAT
3279 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003280 help
3281 Select this option if you want to run o32 binaries. These are pure
3282 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3283 existing binaries are in this format.
3284
3285 If unsure, say Y.
3286
3287config MIPS32_N32
3288 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003289 depends on 64BIT
Arnd Bergmann5a9372f2019-01-10 17:24:31 +01003290 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Ralf Baechle78aaf952014-12-19 01:18:03 +01003291 select COMPAT
3292 select MIPS32_COMPAT
3293 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003294 help
3295 Select this option if you want to run n32 binaries. These are
3296 64-bit binaries using 32-bit quantities for addressing and certain
3297 data that would normally be 64-bit. They are used in special
3298 cases.
3299
3300 If unsure, say N.
3301
3302config BINFMT_ELF32
3303 bool
3304 default y if MIPS32_O32 || MIPS32_N32
Ralf Baechlef43edca2016-05-23 16:22:26 -07003305 select ELFCORE
Linus Torvalds1da177e2005-04-16 15:20:36 -07003306
Ralf Baechle21162452007-02-09 17:08:58 +00003307menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003308
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003309config ARCH_HIBERNATION_POSSIBLE
3310 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003311 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003312
Johannes Bergf4cb5702007-12-08 02:14:00 +01003313config ARCH_SUSPEND_POSSIBLE
3314 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003315 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003316
Ralf Baechle21162452007-02-09 17:08:58 +00003317source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003318
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319endmenu
3320
Viresh Kumar7a998932013-04-04 12:54:21 +00003321config MIPS_EXTERNAL_TIMER
3322 bool
3323
Viresh Kumar7a998932013-04-04 12:54:21 +00003324menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003325
3326if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003327source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003328endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003329
Paul Burtonc095eba2014-04-14 16:24:22 +01003330source "drivers/cpuidle/Kconfig"
3331
3332endmenu
3333
Ralf Baechle98cdee02012-11-15 10:35:42 +01003334source "drivers/firmware/Kconfig"
3335
Sanjay Lal2235a542012-11-21 18:33:59 -08003336source "arch/mips/kvm/Kconfig"
Nathan Chancellore91946d2020-04-28 15:14:16 -07003337
3338source "arch/mips/vdso/Kconfig"