blob: f0d412a04f0910e494b4189d8ff1bbd30c81824c [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config MIPS
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T if !64BIT
Paul Burtonea6a3732018-11-07 23:14:09 +00006 select ARCH_BINFMT_ELF_STATE if MIPS_FP_SUPPORT
Alexander Lobakin34c01e42020-01-22 13:58:51 +03007 select ARCH_HAS_FORTIFY_SOURCE
8 select ARCH_HAS_KCOV
9 select ARCH_HAS_PTE_SPECIAL if !(32BIT && CPU_HAS_RIXI)
Matt Redfearn12597982017-05-15 10:46:35 +010010 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Hassan Naveed1e359182018-11-19 16:49:37 -080011 select ARCH_HAS_UBSAN_SANITIZE_ALL
Xingxing Su8b3165e2020-12-03 15:22:51 +080012 select ARCH_HAS_GCOV_PROFILE_ALL
Tiezhu Yanga8c0f1c2020-12-07 20:21:42 +080013 select ARCH_KEEP_MEMBLOCK if DEBUG_KERNEL
Matt Redfearn12597982017-05-15 10:46:35 +010014 select ARCH_SUPPORTS_UPROBES
Ralf Baechle1ee36302015-09-29 12:19:48 +020015 select ARCH_USE_BUILTIN_BSWAP
Matt Redfearn12597982017-05-15 10:46:35 +010016 select ARCH_USE_CMPXCHG_LOCKREF if 64BIT
Paul Burton25da4e92017-06-09 17:26:42 -070017 select ARCH_USE_QUEUED_RWLOCKS
Paul Burton0b17c962017-06-09 17:26:43 -070018 select ARCH_USE_QUEUED_SPINLOCKS
Alexandre Ghiti9035bd22019-09-23 15:39:18 -070019 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Matt Redfearn12597982017-05-15 10:46:35 +010020 select ARCH_WANT_IPC_PARSE_VERSION
Alexander Lobakind3a4e0f2021-01-10 11:57:01 +000021 select ARCH_WANT_LD_ORPHAN_WARN
Shile Zhang10916702019-12-04 08:46:31 +080022 select BUILDTIME_TABLE_SORT
Matt Redfearn12597982017-05-15 10:46:35 +010023 select CLONE_BACKWARDS
Paul Burton57eeaced2018-11-08 23:44:55 +000024 select CPU_NO_EFFICIENT_FFS if (TARGET_ISA_REV < 1)
Matt Redfearn12597982017-05-15 10:46:35 +010025 select CPU_PM if CPU_IDLE
26 select GENERIC_ATOMIC64 if !64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010027 select GENERIC_CMOS_UPDATE
28 select GENERIC_CPU_AUTOPROBE
Alexander Lobakinbab1dde2021-02-25 05:57:00 -080029 select GENERIC_FIND_FIRST_BIT
Vincenzo Frascino24640f22019-06-21 10:52:46 +010030 select GENERIC_GETTIMEOFDAY
Paul Burtonb962aeb2018-08-29 14:54:00 -070031 select GENERIC_IOMAP
Matt Redfearn12597982017-05-15 10:46:35 +010032 select GENERIC_IRQ_PROBE
33 select GENERIC_IRQ_SHOW
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010034 select GENERIC_ISA_DMA if EISA
Antony Pavlov740129b2018-04-11 08:50:19 +010035 select GENERIC_LIB_ASHLDI3
36 select GENERIC_LIB_ASHRDI3
37 select GENERIC_LIB_CMPDI2
38 select GENERIC_LIB_LSHRDI3
39 select GENERIC_LIB_UCMPDI2
Matt Redfearn12597982017-05-15 10:46:35 +010040 select GENERIC_SCHED_CLOCK if !CAVIUM_OCTEON_SOC
41 select GENERIC_SMP_IDLE_THREAD
42 select GENERIC_TIME_VSYSCALL
Christoph Hellwig446f0622019-07-11 20:56:52 -070043 select GUP_GET_PTE_LOW_HIGH if CPU_MIPS32 && PHYS_ADDR_T_64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010044 select HANDLE_DOMAIN_IRQ
Paul Burton906d4412018-08-20 15:36:18 -070045 select HAVE_ARCH_COMPILER_H
Matt Redfearn12597982017-05-15 10:46:35 +010046 select HAVE_ARCH_JUMP_LABEL
Arnd Bergmann42b20992021-01-22 12:02:51 +010047 select HAVE_ARCH_KGDB if MIPS_FP_SUPPORT
Matt Redfearn109c32f2016-11-24 17:32:45 +000048 select HAVE_ARCH_MMAP_RND_BITS if MMU
49 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if MMU && COMPAT
Markos Chandras490b0042014-01-22 14:40:04 +000050 select HAVE_ARCH_SECCOMP_FILTER
Ralf Baechlec0ff3c52012-08-17 08:22:04 +020051 select HAVE_ARCH_TRACEHOOK
Daniel Silsby45e03e62019-07-15 17:40:01 -040052 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if CPU_SUPPORTS_HUGEPAGES
Masahiro Yamada2ff2b7e2019-08-19 14:54:20 +090053 select HAVE_ASM_MODVERSIONS
Paul Burton36366e32019-12-05 10:23:18 -080054 select HAVE_CBPF_JIT if !64BIT && !CPU_MICROMIPS
Matt Redfearn12597982017-05-15 10:46:35 +010055 select HAVE_CONTEXT_TRACKING
Frederic Weisbecker490f5612020-01-27 16:41:52 +010056 select HAVE_TIF_NOHZ
Wu Zhangjin64575f92010-10-27 18:59:09 +080057 select HAVE_C_RECORDMCOUNT
Matt Redfearn12597982017-05-15 10:46:35 +010058 select HAVE_DEBUG_KMEMLEAK
59 select HAVE_DEBUG_STACKOVERFLOW
Matt Redfearn12597982017-05-15 10:46:35 +010060 select HAVE_DMA_CONTIGUOUS
61 select HAVE_DYNAMIC_FTRACE
Alexander Lobakin34c01e42020-01-22 13:58:51 +030062 select HAVE_EBPF_JIT if 64BIT && !CPU_MICROMIPS && TARGET_ISA_REV >= 2
Matt Redfearn12597982017-05-15 10:46:35 +010063 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070064 select HAVE_FAST_GUP
Matt Redfearn12597982017-05-15 10:46:35 +010065 select HAVE_FTRACE_MCOUNT_RECORD
Wu Zhangjin29c5d342009-11-20 20:34:34 +080066 select HAVE_FUNCTION_GRAPH_TRACER
Matt Redfearn12597982017-05-15 10:46:35 +010067 select HAVE_FUNCTION_TRACER
Alexander Lobakin34c01e42020-01-22 13:58:51 +030068 select HAVE_GCC_PLUGINS
69 select HAVE_GENERIC_VDSO
Matt Redfearn12597982017-05-15 10:46:35 +010070 select HAVE_IDE
Hassan Naveedb3a428b2018-10-29 18:27:41 -070071 select HAVE_IOREMAP_PROT
Matt Redfearn12597982017-05-15 10:46:35 +010072 select HAVE_IRQ_EXIT_ON_IRQ_STACK
73 select HAVE_IRQ_TIME_ACCOUNTING
David Daneyc1bf2072010-08-03 11:22:20 -070074 select HAVE_KPROBES
75 select HAVE_KRETPROBES
Paul Burtonc0436b52018-11-21 21:56:36 +000076 select HAVE_LD_DEAD_CODE_DATA_ELIMINATION
David Howells786d35d2012-09-28 14:31:03 +093077 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070078 select HAVE_NMI
Matt Redfearn12597982017-05-15 10:46:35 +010079 select HAVE_PERF_EVENTS
Tiezhu Yang1ddc96b2021-02-04 11:35:22 +080080 select HAVE_PERF_REGS
81 select HAVE_PERF_USER_STACK_DUMP
Marcin Nowakowski08bccf42016-09-02 10:13:21 +020082 select HAVE_REGS_AND_STACK_ACCESS_API
Paul Burton9ea141a2018-06-14 10:13:53 -070083 select HAVE_RSEQ
Hassan Naveed16c0f032019-11-15 23:44:49 +000084 select HAVE_SPARSE_SYSCALL_NR
Masahiro Yamadad148eac2018-06-14 19:36:45 +090085 select HAVE_STACKPROTECTOR
Matt Redfearn12597982017-05-15 10:46:35 +010086 select HAVE_SYSCALL_TRACEPOINTS
Ben Hutchingsa3f14312017-10-04 03:46:14 +010087 select HAVE_VIRT_CPU_ACCOUNTING_GEN if 64BIT || !SMP
Matt Redfearn12597982017-05-15 10:46:35 +010088 select IRQ_FORCED_THREADING
Christoph Hellwig6630a8e2018-11-15 20:05:37 +010089 select ISA if EISA
Matt Redfearn12597982017-05-15 10:46:35 +010090 select MODULES_USE_ELF_REL if MODULES
Alexander Lobakin34c01e42020-01-22 13:58:51 +030091 select MODULES_USE_ELF_RELA if MODULES && 64BIT
Matt Redfearn12597982017-05-15 10:46:35 +010092 select PERF_USE_VMALLOC
Thomas Gleixner981aa1d2020-09-28 12:13:07 +020093 select PCI_MSI_ARCH_FALLBACKS if PCI_MSI
Arnd Bergmann05a0a342018-08-28 16:26:30 +020094 select RTC_LIB
Christoph Hellwig5e6e9852020-09-03 16:22:35 +020095 select SET_FS
Matt Redfearn12597982017-05-15 10:46:35 +010096 select SYSCTL_EXCEPTION_TRACE
97 select VIRT_TO_BUS
Al Viro0bb87f02020-06-14 00:18:12 -040098 select ARCH_HAS_ELFCORE_COMPAT
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Christoph Hellwigd3991572020-04-16 17:00:07 +0200100config MIPS_FIXUP_BIGPHYS_ADDR
101 bool
102
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200103config MIPS_GENERIC
104 bool
105
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200106config MACH_INGENIC
107 bool
108 select SYS_SUPPORTS_32BIT_KERNEL
109 select SYS_SUPPORTS_LITTLE_ENDIAN
110 select SYS_SUPPORTS_ZBOOT
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200111 select DMA_NONCOHERENT
112 select IRQ_MIPS_CPU
113 select PINCTRL
114 select GPIOLIB
115 select COMMON_CLK
116 select GENERIC_IRQ_CHIP
117 select BUILTIN_DTB if MIPS_NO_APPENDED_DTB
118 select USE_OF
119 select CPU_SUPPORTS_CPUFREQ
120 select MIPS_EXTERNAL_TIMER
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122menu "Machine selection"
123
Ralf Baechle5e83d432005-10-29 19:32:41 +0100124choice
125 prompt "System type"
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200126 default MIPS_GENERIC_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200128config MIPS_GENERIC_KERNEL
Paul Burtoneed0eab2016-10-05 18:18:20 +0100129 bool "Generic board-agnostic MIPS kernel"
Christoph Hellwig4e066442021-02-10 10:56:41 +0100130 select ARCH_HAS_SETUP_DMA_OPS
Paul Cercueilc434b9f2020-09-06 21:29:25 +0200131 select MIPS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100132 select BOOT_RAW
133 select BUILTIN_DTB
134 select CEVT_R4K
135 select CLKSRC_MIPS_GIC
136 select COMMON_CLK
Paul Burtoneed0eab2016-10-05 18:18:20 +0100137 select CPU_MIPSR2_IRQ_EI
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300138 select CPU_MIPSR2_IRQ_VI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100139 select CSRC_R4K
Christoph Hellwig4e066442021-02-10 10:56:41 +0100140 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100141 select HAVE_PCI
Paul Burtoneed0eab2016-10-05 18:18:20 +0100142 select IRQ_MIPS_CPU
Paul Burton0211d492018-07-27 18:23:21 -0700143 select MIPS_AUTO_PFN_OFFSET
Paul Burtoneed0eab2016-10-05 18:18:20 +0100144 select MIPS_CPU_SCACHE
145 select MIPS_GIC
146 select MIPS_L1_CACHE_SHIFT_7
147 select NO_EXCEPT_FILL
148 select PCI_DRIVERS_GENERIC
Paul Burtoneed0eab2016-10-05 18:18:20 +0100149 select SMP_UP if SMP
Matt Redfearna3078e52017-01-23 14:08:13 +0000150 select SWAP_IO_SPACE
Paul Burtoneed0eab2016-10-05 18:18:20 +0100151 select SYS_HAS_CPU_MIPS32_R1
152 select SYS_HAS_CPU_MIPS32_R2
153 select SYS_HAS_CPU_MIPS32_R6
154 select SYS_HAS_CPU_MIPS64_R1
155 select SYS_HAS_CPU_MIPS64_R2
156 select SYS_HAS_CPU_MIPS64_R6
157 select SYS_SUPPORTS_32BIT_KERNEL
158 select SYS_SUPPORTS_64BIT_KERNEL
159 select SYS_SUPPORTS_BIG_ENDIAN
160 select SYS_SUPPORTS_HIGHMEM
161 select SYS_SUPPORTS_LITTLE_ENDIAN
162 select SYS_SUPPORTS_MICROMIPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100163 select SYS_SUPPORTS_MIPS16
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300164 select SYS_SUPPORTS_MIPS_CPS
Paul Burtoneed0eab2016-10-05 18:18:20 +0100165 select SYS_SUPPORTS_MULTITHREADING
166 select SYS_SUPPORTS_RELOCATABLE
167 select SYS_SUPPORTS_SMARTMIPS
Paul Cercueilc3e2ee62020-09-06 21:29:29 +0200168 select SYS_SUPPORTS_ZBOOT
Alexander Lobakin34c01e42020-01-22 13:58:51 +0300169 select UHI_BOOT
Corentin Labbe2e6522c2018-01-17 19:56:38 +0100170 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
171 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
172 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
173 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
174 select USB_UHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
175 select USB_UHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Paul Burtoneed0eab2016-10-05 18:18:20 +0100176 select USE_OF
177 help
178 Select this to build a kernel which aims to support multiple boards,
179 generally using a flattened device tree passed from the bootloader
180 using the boot protocol defined in the UHI (Unified Hosting
181 Interface) specification.
182
Manuel Lauss42a4f172010-07-15 21:45:04 +0200183config MIPS_ALCHEMY
Yoichi Yuasac3543e22007-05-11 20:44:30 +0900184 bool "Alchemy processor based machines"
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200185 select PHYS_ADDR_T_64BIT
Ralf Baechlef772cdb2012-11-30 17:27:27 +0100186 select CEVT_R4K
Steven J. Hilld7ea3352012-11-14 23:34:17 -0600187 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200188 select IRQ_MIPS_CPU
Christoph Hellwiga86497d2021-02-10 10:56:40 +0100189 select DMA_NONCOHERENT # Au1000,1500,1100 aren't, rest is
Christoph Hellwigd3991572020-04-16 17:00:07 +0200190 select MIPS_FIXUP_BIGPHYS_ADDR if PCI
Manuel Lauss42a4f172010-07-15 21:45:04 +0200191 select SYS_HAS_CPU_MIPS32_R1
192 select SYS_SUPPORTS_32BIT_KERNEL
193 select SYS_SUPPORTS_APM_EMULATION
Linus Walleijd30a2b42016-04-19 11:23:22 +0200194 select GPIOLIB
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800195 select SYS_SUPPORTS_ZBOOT
Manuel Lauss47440222014-07-23 16:36:48 +0200196 select COMMON_CLK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200198config AR7
199 bool "Texas Instruments AR7"
200 select BOOT_ELF32
201 select DMA_NONCOHERENT
202 select CEVT_R4K
203 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200204 select IRQ_MIPS_CPU
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200205 select NO_EXCEPT_FILL
206 select SWAP_IO_SPACE
207 select SYS_HAS_CPU_MIPS32_R1
208 select SYS_HAS_EARLY_PRINTK
209 select SYS_SUPPORTS_32BIT_KERNEL
210 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200211 select SYS_SUPPORTS_MIPS16
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800212 select SYS_SUPPORTS_ZBOOT_UART16550
Linus Walleijd30a2b42016-04-19 11:23:22 +0200213 select GPIOLIB
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200214 select VLYNQ
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700215 select HAVE_LEGACY_CLK
Florian Fainelli7ca5dc12009-06-24 11:12:57 +0200216 help
217 Support for the Texas Instruments AR7 System-on-a-Chip
218 family: TNETD7100, 7200 and 7300.
219
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400220config ATH25
221 bool "Atheros AR231x/AR531x SoC support"
222 select CEVT_R4K
223 select CSRC_R4K
224 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200225 select IRQ_MIPS_CPU
Sergey Ryazanov1753e742014-10-29 03:18:41 +0400226 select IRQ_DOMAIN
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400227 select SYS_HAS_CPU_MIPS32_R1
228 select SYS_SUPPORTS_BIG_ENDIAN
229 select SYS_SUPPORTS_32BIT_KERNEL
Sergey Ryazanov8aaa7272014-10-29 03:18:42 +0400230 select SYS_HAS_EARLY_PRINTK
Sergey Ryazanov43cc7392014-10-29 03:18:38 +0400231 help
232 Support for Atheros AR231x and Atheros AR531x based boards
233
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100234config ATH79
235 bool "Atheros AR71XX/AR724X/AR913X based boards"
Alban Bedelff591a92015-08-03 19:23:52 +0200236 select ARCH_HAS_RESET_CONTROLLER
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100237 select BOOT_RAW
238 select CEVT_R4K
239 select CSRC_R4K
240 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200241 select GPIOLIB
John Crispina08227a2018-07-20 13:58:20 +0200242 select PINCTRL
Alban Bedel411520a2015-04-19 14:30:04 +0200243 select COMMON_CLK
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200244 select IRQ_MIPS_CPU
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100245 select SYS_HAS_CPU_MIPS32_R2
246 select SYS_HAS_EARLY_PRINTK
247 select SYS_SUPPORTS_32BIT_KERNEL
248 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200249 select SYS_SUPPORTS_MIPS16
Alban Bedelb3f0a252016-01-26 09:38:29 +0100250 select SYS_SUPPORTS_ZBOOT_UART_PROM
Alban Bedel03c8c402015-05-31 01:52:25 +0200251 select USE_OF
Alban Bedel53d473f2018-03-24 23:47:22 +0100252 select USB_EHCI_ROOT_HUB_TT if USB_EHCI_HCD_PLATFORM
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100253 help
254 Support for the Atheros AR71XX/AR724X/AR913X SoCs.
255
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800256config BMIPS_GENERIC
257 bool "Broadcom Generic BMIPS kernel"
Álvaro Fernández Rojas29906e12020-06-17 12:50:33 +0200258 select ARCH_HAS_RESET_CONTROLLER
Christoph Hellwigd59098a2018-06-15 13:08:52 +0200259 select ARCH_HAS_SYNC_DMA_FOR_CPU_ALL
260 select ARCH_HAS_PHYS_TO_DMA
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700261 select BOOT_RAW
262 select NO_EXCEPT_FILL
263 select USE_OF
264 select CEVT_R4K
265 select CSRC_R4K
266 select SYNC_R4K
267 select COMMON_CLK
Simon Arlottc7c42ec2015-11-22 14:30:14 +0000268 select BCM6345_L1_IRQ
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800269 select BCM7038_L1_IRQ
270 select BCM7120_L2_IRQ
271 select BRCMSTB_L2_IRQ
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200272 select IRQ_MIPS_CPU
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800273 select DMA_NONCOHERENT
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700274 select SYS_SUPPORTS_32BIT_KERNEL
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800275 select SYS_SUPPORTS_LITTLE_ENDIAN
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700276 select SYS_SUPPORTS_BIG_ENDIAN
277 select SYS_SUPPORTS_HIGHMEM
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800278 select SYS_HAS_CPU_BMIPS32_3300
279 select SYS_HAS_CPU_BMIPS4350
280 select SYS_HAS_CPU_BMIPS4380
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700281 select SYS_HAS_CPU_BMIPS5000
282 select SWAP_IO_SPACE
Kevin Cernekee60b858f2014-12-25 09:49:17 -0800283 select USB_EHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
284 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
285 select USB_OHCI_BIG_ENDIAN_DESC if CPU_BIG_ENDIAN
286 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Justin Chen4dc47042017-05-24 10:55:16 -0700287 select HARDIRQS_SW_RESEND
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700288 help
Kevin Cernekee5f2d4452014-12-25 09:49:00 -0800289 Build a generic DT-based kernel image that boots on select
290 BCM33xx cable modem chips, BCM63xx DSL chips, and BCM7xxx set-top
291 box chips. Note that CONFIG_CPU_BIG_ENDIAN/CONFIG_CPU_LITTLE_ENDIAN
292 must be set appropriately for your board.
Kevin Cernekeed666cd02014-10-20 21:28:05 -0700293
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200294config BCM47XX
Florian Fainellic6193662010-03-25 11:42:41 +0100295 bool "Broadcom BCM47XX based boards"
Hauke Mehrtensfe08f8c2012-12-26 20:06:17 +0000296 select BOOT_RAW
Ralf Baechle42f77542007-10-18 17:48:11 +0100297 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000298 select CSRC_R4K
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200299 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100300 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200301 select IRQ_MIPS_CPU
Markos Chandras314878d2013-07-23 15:40:37 +0100302 select SYS_HAS_CPU_MIPS32_R1
Hauke Mehrtensdd54ded2012-12-26 20:06:18 +0000303 select NO_EXCEPT_FILL
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200304 select SYS_SUPPORTS_32BIT_KERNEL
305 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200306 select SYS_SUPPORTS_MIPS16
Aaro Koskinen65078312018-01-17 00:21:44 +0200307 select SYS_SUPPORTS_ZBOOT
Aurelien Jarno25e5fb92007-09-25 15:41:24 +0200308 select SYS_HAS_EARLY_PRINTK
Ralf Baechlee6086552014-03-26 21:40:25 +0100309 select USE_GENERIC_EARLY_PRINTK_8250
Rafał Miłeckic949c0b2014-06-17 16:36:50 +0200310 select GPIOLIB
311 select LEDS_GPIO_REGISTER
Rafał Miłeckif6e734a2015-06-10 23:05:08 +0200312 select BCM47XX_NVRAM
Rafał Miłecki2ab71a02016-01-25 09:50:29 +0100313 select BCM47XX_SPROM
Matt Redfearndfe00492017-11-14 17:16:27 +0000314 select BCM47XX_SSB if !BCM47XX_BCMA
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200315 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100316 Support for BCM47XX based boards
Aurelien Jarno1c0c13e2007-09-25 15:40:12 +0200317
Maxime Bizone7300d02009-08-18 13:23:37 +0100318config BCM63XX
319 bool "Broadcom BCM63XX based boards"
Florian Fainelliae8de612013-06-18 16:55:39 +0000320 select BOOT_RAW
Maxime Bizone7300d02009-08-18 13:23:37 +0100321 select CEVT_R4K
322 select CSRC_R4K
Jonas Gorskifc264022014-07-08 16:26:13 +0200323 select SYNC_R4K
Maxime Bizone7300d02009-08-18 13:23:37 +0100324 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200325 select IRQ_MIPS_CPU
Maxime Bizone7300d02009-08-18 13:23:37 +0100326 select SYS_SUPPORTS_32BIT_KERNEL
327 select SYS_SUPPORTS_BIG_ENDIAN
328 select SYS_HAS_EARLY_PRINTK
329 select SWAP_IO_SPACE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200330 select GPIOLIB
Florian Fainelliaf2418b2014-01-14 09:54:40 -0800331 select MIPS_L1_CACHE_SHIFT_4
Jonas Gorskic5af3c22017-09-20 13:14:01 +0200332 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700333 select HAVE_LEGACY_CLK
Maxime Bizone7300d02009-08-18 13:23:37 +0100334 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100335 Support for BCM63XX based boards
Maxime Bizone7300d02009-08-18 13:23:37 +0100336
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337config MIPS_COBALT
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200338 bool "Cobalt Server"
Ralf Baechle42f77542007-10-18 17:48:11 +0100339 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000340 select CSRC_R4K
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900341 select CEVT_GT641XX
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100343 select FORCE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100344 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 select I8259
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200346 select IRQ_MIPS_CPU
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +0900347 select IRQ_GT641XX
Yoichi Yuasa252161e2007-03-14 21:51:26 +0900348 select PCI_GT64XXX_PCI0
Ralf Baechle7cf80532005-10-20 22:33:09 +0100349 select SYS_HAS_CPU_NEVADA
Yoichi Yuasa0a22e0d2007-03-02 12:42:33 +0900350 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700351 select SYS_SUPPORTS_32BIT_KERNEL
Florian Fainelli0e8774b2008-01-15 19:42:57 +0100352 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100353 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlee6086552014-03-26 21:40:25 +0100354 select USE_GENERIC_EARLY_PRINTK_8250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356config MACH_DECSTATION
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200357 bool "DECstations"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 select BOOT_ELF32
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +0900359 select CEVT_DS1287
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100360 select CEVT_R4K if CPU_R4X00
Yoichi Yuasa42474172008-04-24 09:48:40 +0900361 select CSRC_IOASIC
Maciej W. Rozycki81d10ba2014-04-06 21:46:05 +0100362 select CSRC_R4K if CPU_R4X00
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +0100363 select CPU_DADDI_WORKAROUNDS if 64BIT
364 select CPU_R4000_WORKAROUNDS if 64BIT
365 select CPU_R4400_WORKAROUNDS if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 select DMA_NONCOHERENT
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700367 select NO_IOPORT_MAP
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200368 select IRQ_MIPS_CPU
Ralf Baechle7cf80532005-10-20 22:33:09 +0100369 select SYS_HAS_CPU_R3000
370 select SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700371 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800372 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100373 select SYS_SUPPORTS_LITTLE_ENDIAN
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900374 select SYS_SUPPORTS_128HZ
375 select SYS_SUPPORTS_256HZ
376 select SYS_SUPPORTS_1024HZ
Florian Fainelli930beb52014-01-14 09:54:38 -0800377 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle5e83d432005-10-29 19:32:41 +0100378 help
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 This enables support for DEC's MIPS based workstations. For details
380 see the Linux/MIPS FAQ on <http://www.linux-mips.org/> and the
381 DECstation porting pages on <http://decstation.unix-ag.org/>.
382
383 If you have one of the following DECstation Models you definitely
384 want to choose R4xx0 for the CPU Type:
385
Ralf Baechle93088162007-08-29 14:21:45 +0100386 DECstation 5000/50
387 DECstation 5000/150
388 DECstation 5000/260
389 DECsystem 5900/260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
391 otherwise choose R3000.
392
Ralf Baechle5e83d432005-10-29 19:32:41 +0100393config MACH_JAZZ
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200394 bool "Jazz family of machines"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200395 select ARC_MEMORY
396 select ARC_PROMLIB
Ralf Baechlea211a0822018-02-05 15:37:43 +0100397 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100398 select ARCH_MIGHT_HAVE_PC_SERIO
Christoph Hellwig2f9237d2020-07-08 09:30:00 +0200399 select DMA_OPS
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100400 select FW_ARC
401 select FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100402 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechle42f77542007-10-18 17:48:11 +0100403 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000404 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100405 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100406 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100407 select HAVE_PCSPKR_PLATFORM
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200408 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100409 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100410 select I8259
411 select ISA
Ralf Baechle7cf80532005-10-20 22:33:09 +0100412 select SYS_HAS_CPU_R4X00
Ralf Baechle5e83d432005-10-29 19:32:41 +0100413 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800414 select SYS_SUPPORTS_64BIT_KERNEL
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +0900415 select SYS_SUPPORTS_100HZ
Arnd Bergmannaadfe4b2021-01-22 12:02:50 +0100416 select SYS_SUPPORTS_LITTLE_ENDIAN
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100418 This a family of machines based on the MIPS R4030 chipset which was
419 used by several vendors to build RISC/os and Windows NT workstations.
420 Members include the Acer PICA, MIPS Magnum 4000, MIPS Millennium and
421 Olivetti M700-10 workstations.
Ralf Baechle5e83d432005-10-29 19:32:41 +0100422
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200423config MACH_INGENIC_SOC
Paul Burtonde361e82015-05-24 16:11:13 +0100424 bool "Ingenic SoC based machines"
Paul Cercueilf0f4a752020-09-06 21:29:31 +0200425 select MIPS_GENERIC
426 select MACH_INGENIC
Lluís Batlle i Rossellf9c9aff2012-03-30 16:48:05 +0200427 select SYS_SUPPORTS_ZBOOT_UART16550
Lars-Peter Clausen5ebabe52010-06-19 04:08:19 +0000428
John Crispin171bb2f2011-03-30 09:27:47 +0200429config LANTIQ
430 bool "Lantiq based platforms"
431 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200432 select IRQ_MIPS_CPU
John Crispin171bb2f2011-03-30 09:27:47 +0200433 select CEVT_R4K
434 select CSRC_R4K
435 select SYS_HAS_CPU_MIPS32_R1
436 select SYS_HAS_CPU_MIPS32_R2
437 select SYS_SUPPORTS_BIG_ENDIAN
438 select SYS_SUPPORTS_32BIT_KERNEL
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200439 select SYS_SUPPORTS_MIPS16
John Crispin171bb2f2011-03-30 09:27:47 +0200440 select SYS_SUPPORTS_MULTITHREADING
James Hoganf35764e2018-01-15 20:54:35 +0000441 select SYS_SUPPORTS_VPE_LOADER
John Crispin171bb2f2011-03-30 09:27:47 +0200442 select SYS_HAS_EARLY_PRINTK
Linus Walleijd30a2b42016-04-19 11:23:22 +0200443 select GPIOLIB
John Crispin171bb2f2011-03-30 09:27:47 +0200444 select SWAP_IO_SPACE
445 select BOOT_RAW
John Crispin287e3f32012-04-17 15:53:19 +0200446 select CLKDEV_LOOKUP
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700447 select HAVE_LEGACY_CLK
John Crispina0392222012-04-13 20:56:13 +0200448 select USE_OF
John Crispin3f8c50c2012-08-28 12:44:59 +0200449 select PINCTRL
450 select PINCTRL_LANTIQ
John Crispinc5307812013-09-03 13:18:12 +0200451 select ARCH_HAS_RESET_CONTROLLER
452 select RESET_CONTROLLER
John Crispin171bb2f2011-03-30 09:27:47 +0200453
Huacai Chen30ad29b2015-04-21 10:00:35 +0800454config MACH_LOONGSON32
Huacai Chencaed1d12019-11-04 14:11:21 +0800455 bool "Loongson 32-bit family of machines"
Wu Zhangjinc7e8c662010-01-04 17:16:46 +0800456 select SYS_SUPPORTS_ZBOOT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900457 help
Huacai Chen30ad29b2015-04-21 10:00:35 +0800458 This enables support for the Loongson-1 family of machines.
Wu Zhangjin85749d22009-07-02 23:26:45 +0800459
Huacai Chen30ad29b2015-04-21 10:00:35 +0800460 Loongson-1 is a family of 32-bit MIPS-compatible SoCs developed by
461 the Institute of Computing Technology (ICT), Chinese Academy of
462 Sciences (CAS).
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900463
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800464config MACH_LOONGSON2EF
465 bool "Loongson-2E/F family of machines"
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200466 select SYS_SUPPORTS_ZBOOT
467 help
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800468 This enables the support of early Loongson-2E/F family of machines.
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200469
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800470config MACH_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +0800471 bool "Loongson 64-bit family of machines"
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800472 select ARCH_SPARSEMEM_ENABLE
473 select ARCH_MIGHT_HAVE_PC_PARPORT
474 select ARCH_MIGHT_HAVE_PC_SERIO
475 select GENERIC_ISA_DMA_SUPPORT_BROKEN
476 select BOOT_ELF32
477 select BOARD_SCACHE
478 select CSRC_R4K
479 select CEVT_R4K
480 select CPU_HAS_WB
481 select FORCE_PCI
482 select ISA
483 select I8259
484 select IRQ_MIPS_CPU
Jiaxun Yang7d6d2832020-05-27 14:34:34 +0800485 select NO_EXCEPT_FILL
Tiezhu Yang5125bfe2020-03-31 15:00:06 +0800486 select NR_CPUS_DEFAULT_64
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800487 select USE_GENERIC_EARLY_PRINTK_8250
Jiaxun Yang6423e592020-05-26 17:21:16 +0800488 select PCI_DRIVERS_GENERIC
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800489 select SYS_HAS_CPU_LOONGSON64
490 select SYS_HAS_EARLY_PRINTK
491 select SYS_SUPPORTS_SMP
492 select SYS_SUPPORTS_HOTPLUG_CPU
493 select SYS_SUPPORTS_NUMA
494 select SYS_SUPPORTS_64BIT_KERNEL
495 select SYS_SUPPORTS_HIGHMEM
496 select SYS_SUPPORTS_LITTLE_ENDIAN
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800497 select SYS_SUPPORTS_ZBOOT
Jinyang Hea307a4c2020-11-25 18:07:46 +0800498 select SYS_SUPPORTS_RELOCATABLE
Jiaxun Yang6fbde6b2019-10-20 23:01:36 +0800499 select ZONE_DMA32
Jiaxun Yang87fcfa72020-03-25 11:55:02 +0800500 select COMMON_CLK
501 select USE_OF
502 select BUILTIN_DTB
Huacai Chen39c14852020-07-29 14:58:37 +0800503 select PCI_HOST_GENERIC
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +0800504 help
Huacai Chencaed1d12019-11-04 14:11:21 +0800505 This enables the support of Loongson-2/3 family of machines.
506
507 Loongson-2 and Loongson-3 are 64-bit general-purpose processors with
508 GS264/GS464/GS464E/GS464V microarchitecture (except old Loongson-2E
509 and Loongson-2F which will be removed), developed by the Institute
510 of Computing Technology (ICT), Chinese Academy of Sciences (CAS).
Kelvin Cheungca585cf2012-07-25 16:17:24 +0200511
Andrew Bresticker6a438302015-03-16 14:43:10 -0700512config MACH_PISTACHIO
513 bool "IMG Pistachio SoC based boards"
Andrew Bresticker6a438302015-03-16 14:43:10 -0700514 select BOOT_ELF32
515 select BOOT_RAW
516 select CEVT_R4K
517 select CLKSRC_MIPS_GIC
518 select COMMON_CLK
519 select CSRC_R4K
Zubair Lutfullah Kakakhel645c7822016-06-03 09:35:00 +0100520 select DMA_NONCOHERENT
Linus Walleijd30a2b42016-04-19 11:23:22 +0200521 select GPIOLIB
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200522 select IRQ_MIPS_CPU
Andrew Bresticker6a438302015-03-16 14:43:10 -0700523 select MFD_SYSCON
524 select MIPS_CPU_SCACHE
525 select MIPS_GIC
526 select PINCTRL
527 select REGULATOR
528 select SYS_HAS_CPU_MIPS32_R2
529 select SYS_SUPPORTS_32BIT_KERNEL
530 select SYS_SUPPORTS_LITTLE_ENDIAN
531 select SYS_SUPPORTS_MIPS_CPS
532 select SYS_SUPPORTS_MULTITHREADING
Matt Redfearn41cc07b2016-05-25 12:58:40 +0100533 select SYS_SUPPORTS_RELOCATABLE
Andrew Bresticker6a438302015-03-16 14:43:10 -0700534 select SYS_SUPPORTS_ZBOOT
Ezequiel Garcia018f62e2015-04-28 19:08:35 -0300535 select SYS_HAS_EARLY_PRINTK
536 select USE_GENERIC_EARLY_PRINTK_8250
Andrew Bresticker6a438302015-03-16 14:43:10 -0700537 select USE_OF
538 help
539 This enables support for the IMG Pistachio SoC platform.
540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541config MIPS_MALTA
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200542 bool "MIPS Malta board"
Ralf Baechle61ed2422005-09-15 08:52:34 +0000543 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100544 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100545 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 select BOOT_ELF32
Ralf Baechlefa71c962008-01-29 10:15:00 +0000547 select BOOT_RAW
Paul Burtone8823d22015-05-22 16:51:02 +0100548 select BUILTIN_DTB
Ralf Baechle42f77542007-10-18 17:48:11 +0100549 select CEVT_R4K
Andrew Brestickerfa5635a2014-10-20 12:03:58 -0700550 select CLKSRC_MIPS_GIC
Guenter Roeck42b002a2015-08-22 02:40:41 -0700551 select COMMON_CLK
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200552 select CSRC_R4K
Christoph Hellwiga86497d2021-02-10 10:56:40 +0100553 select DMA_NONCOHERENT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 select GENERIC_ISA_DMA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100555 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100556 select HAVE_PCI
Ralf Baechled865bea2007-10-11 23:46:10 +0100557 select I8253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 select I8259
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200559 select IRQ_MIPS_CPU
Ralf Baechle5e83d432005-10-29 19:32:41 +0100560 select MIPS_BONITO64
Chris Dearman9318c512006-06-20 17:15:20 +0100561 select MIPS_CPU_SCACHE
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200562 select MIPS_GIC
Kevin Cernekeea7ef1ea2014-10-20 21:27:57 -0700563 select MIPS_L1_CACHE_SHIFT_6
Ralf Baechle5e83d432005-10-29 19:32:41 +0100564 select MIPS_MSC
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200565 select PCI_GT64XXX_PCI0
Paul Burtonecafe3e2015-09-22 11:58:43 -0700566 select SMP_UP if SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100568 select SYS_HAS_CPU_MIPS32_R1
569 select SYS_HAS_CPU_MIPS32_R2
Markos Chandrasbfc3c5a2014-01-16 13:12:36 +0000570 select SYS_HAS_CPU_MIPS32_R3_5
Steven J. Hillc5b36782015-02-26 18:16:38 -0600571 select SYS_HAS_CPU_MIPS32_R5
Markos Chandras575509b2014-11-19 11:31:56 +0000572 select SYS_HAS_CPU_MIPS32_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100573 select SYS_HAS_CPU_MIPS64_R1
Leonid Yegoshin5d9fbed2012-07-19 09:11:15 +0200574 select SYS_HAS_CPU_MIPS64_R2
Markos Chandras575509b2014-11-19 11:31:56 +0000575 select SYS_HAS_CPU_MIPS64_R6
Ralf Baechle7cf80532005-10-20 22:33:09 +0100576 select SYS_HAS_CPU_NEVADA
577 select SYS_HAS_CPU_RM7000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700578 select SYS_SUPPORTS_32BIT_KERNEL
579 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100580 select SYS_SUPPORTS_BIG_ENDIAN
Steven J. Hillc5b36782015-02-26 18:16:38 -0600581 select SYS_SUPPORTS_HIGHMEM
Ralf Baechle5e83d432005-10-29 19:32:41 +0100582 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki424ebcd2014-11-15 22:07:07 +0000583 select SYS_SUPPORTS_MICROMIPS
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200584 select SYS_SUPPORTS_MIPS16
Tim Anderson03650702009-06-17 16:22:53 -0700585 select SYS_SUPPORTS_MIPS_CMP
Paul Burtone56b6aa2014-01-15 10:31:56 +0000586 select SYS_SUPPORTS_MIPS_CPS
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100587 select SYS_SUPPORTS_MULTITHREADING
Maksym Kokhan47bf2b02018-11-12 19:00:59 +0200588 select SYS_SUPPORTS_RELOCATABLE
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100589 select SYS_SUPPORTS_SMARTMIPS
James Hoganf35764e2018-01-15 20:54:35 +0000590 select SYS_SUPPORTS_VPE_LOADER
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +0800591 select SYS_SUPPORTS_ZBOOT
Paul Burtone8823d22015-05-22 16:51:02 +0100592 select USE_OF
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200593 select WAR_ICACHE_REFILLS
James Hoganabcc82b2015-04-27 15:07:19 +0100594 select ZONE_DMA32 if 64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 help
Maciej W. Rozyckif638d192005-02-02 22:23:46 +0000596 This enables support for the MIPS Technologies Malta evaluation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 board.
598
Joshua Henderson2572f002016-01-13 18:15:39 -0700599config MACH_PIC32
600 bool "Microchip PIC32 Family"
601 help
602 This enables support for the Microchip PIC32 family of platforms.
603
604 Microchip PIC32 is a family of general-purpose 32 bit MIPS core
605 microcontrollers.
606
Ralf Baechle5e83d432005-10-29 19:32:41 +0100607config MACH_VR41XX
Yoichi Yuasa74142d62007-04-26 19:45:09 +0900608 bool "NEC VR4100 series based machines"
Ralf Baechle42f77542007-10-18 17:48:11 +0100609 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000610 select CSRC_R4K
Ralf Baechle7cf80532005-10-20 22:33:09 +0100611 select SYS_HAS_CPU_VR41XX
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200612 select SYS_SUPPORTS_MIPS16
Linus Walleijd30a2b42016-04-19 11:23:22 +0200613 select GPIOLIB
Ralf Baechle5e83d432005-10-29 19:32:41 +0100614
Lauri Kasanenbaec9702021-01-13 17:11:23 +0200615config MACH_NINTENDO64
616 bool "Nintendo 64 console"
617 select CEVT_R4K
618 select CSRC_R4K
619 select SYS_HAS_CPU_R4300
620 select SYS_SUPPORTS_BIG_ENDIAN
621 select SYS_SUPPORTS_ZBOOT
622 select SYS_SUPPORTS_32BIT_KERNEL
623 select SYS_SUPPORTS_64BIT_KERNEL
624 select DMA_NONCOHERENT
625 select IRQ_MIPS_CPU
626
John Crispinae2b5bb2013-01-20 22:05:30 +0100627config RALINK
628 bool "Ralink based machines"
629 select CEVT_R4K
630 select CSRC_R4K
631 select BOOT_RAW
632 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200633 select IRQ_MIPS_CPU
John Crispinae2b5bb2013-01-20 22:05:30 +0100634 select USE_OF
635 select SYS_HAS_CPU_MIPS32_R1
636 select SYS_HAS_CPU_MIPS32_R2
637 select SYS_SUPPORTS_32BIT_KERNEL
638 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle377cb1b2014-04-29 01:49:24 +0200639 select SYS_SUPPORTS_MIPS16
Chuanhong Guo1f0400d2020-10-13 10:05:47 +0800640 select SYS_SUPPORTS_ZBOOT
John Crispinae2b5bb2013-01-20 22:05:30 +0100641 select SYS_HAS_EARLY_PRINTK
John Crispinae2b5bb2013-01-20 22:05:30 +0100642 select CLKDEV_LOOKUP
John Crispin2a153f12013-09-04 00:16:59 +0200643 select ARCH_HAS_RESET_CONTROLLER
644 select RESET_CONTROLLER
John Crispinae2b5bb2013-01-20 22:05:30 +0100645
Bert Vermeulen40421472021-01-19 10:21:07 +0100646config MACH_REALTEK_RTL
647 bool "Realtek RTL838x/RTL839x based machines"
648 select MIPS_GENERIC
649 select DMA_NONCOHERENT
650 select IRQ_MIPS_CPU
651 select CSRC_R4K
652 select CEVT_R4K
653 select SYS_HAS_CPU_MIPS32_R1
654 select SYS_HAS_CPU_MIPS32_R2
655 select SYS_SUPPORTS_BIG_ENDIAN
656 select SYS_SUPPORTS_32BIT_KERNEL
657 select SYS_SUPPORTS_MIPS16
658 select SYS_SUPPORTS_MULTITHREADING
659 select SYS_SUPPORTS_VPE_LOADER
660 select SYS_HAS_EARLY_PRINTK
661 select SYS_HAS_EARLY_PRINTK_8250
662 select USE_GENERIC_EARLY_PRINTK_8250
663 select BOOT_RAW
664 select PINCTRL
665 select USE_OF
666
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667config SGI_IP22
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200668 bool "SGI IP22 (Indy/Indigo2)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200669 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200670 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100671 select FW_ARC
672 select FW_ARC32
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100673 select ARCH_MIGHT_HAVE_PC_SERIO
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100675 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000676 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100677 select DEFAULT_SGI_PARTITION
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 select DMA_NONCOHERENT
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100679 select HAVE_EISA
Ralf Baechled865bea2007-10-11 23:46:10 +0100680 select I8253
Thomas Bogendoerfer68de4802007-11-23 20:34:16 +0100681 select I8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 select IP22_CPU_SCACHE
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200683 select IRQ_MIPS_CPU
Ralf Baechleaa414df2006-11-30 01:14:51 +0000684 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100685 select SGI_HAS_I8042
686 select SGI_HAS_INDYDOG
Thomas Bogendoerfer36e5c212008-07-16 14:06:15 +0200687 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100688 select SGI_HAS_SEEQ
689 select SGI_HAS_WD93
690 select SGI_HAS_ZILOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100692 select SYS_HAS_CPU_R4X00
693 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200694 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700695 select SYS_SUPPORTS_32BIT_KERNEL
696 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100697 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +0200698 select WAR_R4600_V1_INDEX_ICACHEOP
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +0200699 select WAR_R4600_V1_HIT_CACHEOP
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200700 select WAR_R4600_V2_HIT_CACHEOP
Florian Fainelli930beb52014-01-14 09:54:38 -0800701 select MIPS_L1_CACHE_SHIFT_7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 help
703 This are the SGI Indy, Challenge S and Indigo2, as well as certain
704 OEM variants like the Tandem CMN B006S. To compile a Linux kernel
705 that runs on these, say Y here.
706
707config SGI_IP27
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200708 bool "SGI IP27 (Origin200/2000)"
Christoph Hellwig54aed4d2018-06-15 13:08:44 +0200709 select ARCH_HAS_PHYS_TO_DMA
Mike Rapoport397dc002019-09-16 14:13:10 +0300710 select ARCH_SPARSEMEM_ENABLE
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100711 select FW_ARC
712 select FW_ARC64
Thomas Bogendoerfere9422422019-10-22 18:13:15 +0200713 select ARC_CMDLINE_ONLY
Ralf Baechle5e83d432005-10-29 19:32:41 +0100714 select BOOT_ELF64
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100715 select DEFAULT_SGI_PARTITION
Ralf Baechle36a88532007-03-01 11:56:43 +0000716 select SYS_HAS_EARLY_PRINTK
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100717 select HAVE_PCI
Thomas Bogendoerfer69a07a42019-02-19 16:57:20 +0100718 select IRQ_MIPS_CPU
Thomas Bogendoerfere6308b62019-05-07 23:09:15 +0200719 select IRQ_DOMAIN_HIERARCHY
Ralf Baechle130e2fb2007-02-06 16:53:15 +0000720 select NR_CPUS_DEFAULT_64
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +0200721 select PCI_DRIVERS_GENERIC
722 select PCI_XTALK_BRIDGE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100723 select SYS_HAS_CPU_R10000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700724 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100725 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechled8cb4e12006-06-11 23:03:08 +0100726 select SYS_SUPPORTS_NUMA
Ralf Baechle1a5c5de2006-11-02 17:23:33 +0000727 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200728 select WAR_R10000_LLSC
Florian Fainelli930beb52014-01-14 09:54:38 -0800729 select MIPS_L1_CACHE_SHIFT_7
Mike Rapoport6c86a302020-08-05 15:51:41 +0300730 select NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 help
732 This are the SGI Origin 200, Origin 2000 and Onyx 2 Graphics
733 workstations. To compile a Linux kernel that runs on these, say Y
734 here.
735
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100736config SGI_IP28
Kees Cook7d607172013-01-16 18:53:19 -0800737 bool "SGI IP28 (Indigo2 R10k)"
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200738 select ARC_MEMORY
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200739 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100740 select FW_ARC
741 select FW_ARC64
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100742 select ARCH_MIGHT_HAVE_PC_SERIO
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100743 select BOOT_ELF64
744 select CEVT_R4K
745 select CSRC_R4K
746 select DEFAULT_SGI_PARTITION
747 select DMA_NONCOHERENT
748 select GENERIC_ISA_DMA_SUPPORT_BROKEN
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200749 select IRQ_MIPS_CPU
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100750 select HAVE_EISA
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100751 select I8253
752 select I8259
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100753 select SGI_HAS_I8042
754 select SGI_HAS_INDYDOG
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +0200755 select SGI_HAS_HAL2
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100756 select SGI_HAS_SEEQ
757 select SGI_HAS_WD93
758 select SGI_HAS_ZILOG
759 select SWAP_IO_SPACE
760 select SYS_HAS_CPU_R10000
Thomas Bogendoerferc0de00b2019-10-09 15:27:17 +0200761 select SYS_HAS_EARLY_PRINTK
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100762 select SYS_SUPPORTS_64BIT_KERNEL
763 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200764 select WAR_R10000_LLSC
Thomas Bogendoerferdc24d682014-08-19 22:00:07 +0200765 select MIPS_L1_CACHE_SHIFT_7
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +0100766 help
767 This is the SGI Indigo2 with R10000 processor. To compile a Linux
768 kernel that runs on these, say Y here.
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100769
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200770config SGI_IP30
771 bool "SGI IP30 (Octane/Octane2)"
772 select ARCH_HAS_PHYS_TO_DMA
773 select FW_ARC
774 select FW_ARC64
775 select BOOT_ELF64
776 select CEVT_R4K
777 select CSRC_R4K
778 select SYNC_R4K if SMP
779 select ZONE_DMA32
780 select HAVE_PCI
781 select IRQ_MIPS_CPU
782 select IRQ_DOMAIN_HIERARCHY
783 select NR_CPUS_DEFAULT_2
784 select PCI_DRIVERS_GENERIC
785 select PCI_XTALK_BRIDGE
786 select SYS_HAS_EARLY_PRINTK
787 select SYS_HAS_CPU_R10000
788 select SYS_SUPPORTS_64BIT_KERNEL
789 select SYS_SUPPORTS_BIG_ENDIAN
790 select SYS_SUPPORTS_SMP
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +0200791 select WAR_R10000_LLSC
Thomas Bogendoerfer75055762019-10-24 12:18:29 +0200792 select MIPS_L1_CACHE_SHIFT_7
793 select ARC_MEMORY
794 help
795 These are the SGI Octane and Octane2 graphics workstations. To
796 compile a Linux kernel that runs on these, say Y here.
797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798config SGI_IP32
Ralf Baechlecfd2afc2007-07-10 17:33:00 +0100799 bool "SGI IP32 (O2)"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200800 select ARC_MEMORY
801 select ARC_PROMLIB
Christoph Hellwig03df8222018-06-15 13:08:48 +0200802 select ARCH_HAS_PHYS_TO_DMA
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100803 select FW_ARC
804 select FW_ARC32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100806 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000807 select CSRC_R4K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100809 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200810 select IRQ_MIPS_CPU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 select R5000_CPU_SCACHE
812 select RM7000_CPU_SCACHE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100813 select SYS_HAS_CPU_R5000
814 select SYS_HAS_CPU_R10000 if BROKEN
815 select SYS_HAS_CPU_RM7000
Ralf Baechledd2f18f2006-01-19 14:55:42 +0000816 select SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700817 select SYS_SUPPORTS_64BIT_KERNEL
Ralf Baechle5e83d432005-10-29 19:32:41 +0100818 select SYS_SUPPORTS_BIG_ENDIAN
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +0200819 select WAR_ICACHE_REFILLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 help
821 If you want this kernel to run on SGI O2 workstation, say Y here.
822
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900823config SIBYTE_CRHINE
824 bool "Sibyte BCM91120C-CRhine"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100825 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100826 select SIBYTE_BCM1120
827 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100828 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100829 select SYS_SUPPORTS_BIG_ENDIAN
830 select SYS_SUPPORTS_LITTLE_ENDIAN
831
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900832config SIBYTE_CARMEL
833 bool "Sibyte BCM91120x-Carmel"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100834 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100835 select SIBYTE_BCM1120
836 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100837 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100838 select SYS_SUPPORTS_BIG_ENDIAN
839 select SYS_SUPPORTS_LITTLE_ENDIAN
840
841config SIBYTE_CRHONE
Martin Michlmayr3fa986f2006-05-09 23:34:53 +0200842 bool "Sibyte BCM91125C-CRhone"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100843 select BOOT_ELF32
Ralf Baechle5e83d432005-10-29 19:32:41 +0100844 select SIBYTE_BCM1125
845 select SWAP_IO_SPACE
Ralf Baechle7cf80532005-10-20 22:33:09 +0100846 select SYS_HAS_CPU_SB1
Ralf Baechle5e83d432005-10-29 19:32:41 +0100847 select SYS_SUPPORTS_BIG_ENDIAN
848 select SYS_SUPPORTS_HIGHMEM
849 select SYS_SUPPORTS_LITTLE_ENDIAN
850
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900851config SIBYTE_RHONE
852 bool "Sibyte BCM91125E-Rhone"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900853 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900854 select SIBYTE_BCM1125H
855 select SWAP_IO_SPACE
856 select SYS_HAS_CPU_SB1
857 select SYS_SUPPORTS_BIG_ENDIAN
858 select SYS_SUPPORTS_LITTLE_ENDIAN
859
860config SIBYTE_SWARM
861 bool "Sibyte BCM91250A-SWARM"
862 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200863 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900864 select SIBYTE_SB1250
865 select SWAP_IO_SPACE
866 select SYS_HAS_CPU_SB1
867 select SYS_SUPPORTS_BIG_ENDIAN
868 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900869 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000870 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000871 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900872
873config SIBYTE_LITTLESUR
874 bool "Sibyte BCM91250C2-LittleSur"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900875 select BOOT_ELF32
Sebastian Andrzej Siewiorfcf3ca42010-04-18 15:26:36 +0200876 select HAVE_PATA_PLATFORM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900877 select SIBYTE_SB1250
878 select SWAP_IO_SPACE
879 select SYS_HAS_CPU_SB1
880 select SYS_SUPPORTS_BIG_ENDIAN
881 select SYS_SUPPORTS_HIGHMEM
882 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozycki756d6d82018-11-13 22:42:37 +0000883 select ZONE_DMA32 if 64BIT
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900884
885config SIBYTE_SENTOSA
886 bool "Sibyte BCM91250E-Sentosa"
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900887 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900888 select SIBYTE_SB1250
889 select SWAP_IO_SPACE
890 select SYS_HAS_CPU_SB1
891 select SYS_SUPPORTS_BIG_ENDIAN
892 select SYS_SUPPORTS_LITTLE_ENDIAN
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000893 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900894
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900895config SIBYTE_BIGSUR
896 bool "Sibyte BCM91480B-BigSur"
897 select BOOT_ELF32
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900898 select NR_CPUS_DEFAULT_4
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900899 select SIBYTE_BCM1x80
900 select SWAP_IO_SPACE
901 select SYS_HAS_CPU_SB1
902 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle651194f2007-11-01 21:55:39 +0000903 select SYS_SUPPORTS_HIGHMEM
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900904 select SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechlecce335a2007-11-03 02:05:43 +0000905 select ZONE_DMA32 if 64BIT
Maciej W. Rozyckie4849af2018-11-13 22:42:44 +0000906 select SWIOTLB if ARCH_DMA_ADDR_T_64BIT && PCI
Yoichi Yuasaade299d2007-07-27 15:25:43 +0900907
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100908config SNI_RM
909 bool "SNI RM200/300/400"
Thomas Bogendoerfer39b2d752019-10-09 15:27:14 +0200910 select ARC_MEMORY
911 select ARC_PROMLIB
Ralf Baechle0e2794b2012-11-15 20:48:50 +0100912 select FW_ARC if CPU_LITTLE_ENDIAN
913 select FW_ARC32 if CPU_LITTLE_ENDIAN
Paul Bolleaaa9fad2013-03-25 09:39:54 +0000914 select FW_SNIPROM if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100915 select ARCH_MAY_HAVE_PC_FDC
Ralf Baechlea211a0822018-02-05 15:37:43 +0100916 select ARCH_MIGHT_HAVE_PC_PARPORT
Ralf Baechle7a407aa2018-02-05 16:40:00 +0100917 select ARCH_MIGHT_HAVE_PC_SERIO
Ralf Baechle5e83d432005-10-29 19:32:41 +0100918 select BOOT_ELF32
Ralf Baechle42f77542007-10-18 17:48:11 +0100919 select CEVT_R4K
Ralf Baechle940f6b42007-11-24 22:33:28 +0000920 select CSRC_R4K
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +0100921 select DEFAULT_SGI_PARTITION if CPU_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100922 select DMA_NONCOHERENT
923 select GENERIC_ISA_DMA
Christoph Hellwig6630a8e2018-11-15 20:05:37 +0100924 select HAVE_EISA
Ralf Baechle8a118c32011-06-01 19:05:10 +0100925 select HAVE_PCSPKR_PLATFORM
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100926 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200927 select IRQ_MIPS_CPU
Ralf Baechled865bea2007-10-11 23:46:10 +0100928 select I8253
Ralf Baechle5e83d432005-10-29 19:32:41 +0100929 select I8259
930 select ISA
Thomas Bogendoerfer564c8362020-09-14 18:05:00 +0200931 select MIPS_L1_CACHE_SHIFT_6
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200932 select SWAP_IO_SPACE if CPU_BIG_ENDIAN
Ralf Baechle7cf80532005-10-20 22:33:09 +0100933 select SYS_HAS_CPU_R4X00
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200934 select SYS_HAS_CPU_R5000
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100935 select SYS_HAS_CPU_R10000
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200936 select R5000_CPU_SCACHE
Ralf Baechle36a88532007-03-01 11:56:43 +0000937 select SYS_HAS_EARLY_PRINTK
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -0700938 select SYS_SUPPORTS_32BIT_KERNEL
Kees Cook7d607172013-01-16 18:53:19 -0800939 select SYS_SUPPORTS_64BIT_KERNEL
Thomas Bogendoerfer4a0312f2006-06-13 13:59:01 +0200940 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +0100941 select SYS_SUPPORTS_HIGHMEM
942 select SYS_SUPPORTS_LITTLE_ENDIAN
Thomas Bogendoerfer44def342020-08-24 18:32:45 +0200943 select WAR_R4600_V2_HIT_CACHEOP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 help
Thomas Bogendoerfer14b36af2006-12-05 17:05:44 +0100945 The SNI RM200/300/400 are MIPS-based machines manufactured by
946 Siemens Nixdorf Informationssysteme (SNI), parent company of Pyramid
Ralf Baechle5e83d432005-10-29 19:32:41 +0100947 Technology and now in turn merged with Fujitsu. Say Y here to
948 support this machine type.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900950config MACH_TX39XX
951 bool "Toshiba TX39 series based machines"
Ralf Baechle5e83d432005-10-29 19:32:41 +0100952
Atsushi Nemotoedcaf1a2008-07-11 23:27:54 +0900953config MACH_TX49XX
954 bool "Toshiba TX49 series based machines"
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +0200955 select WAR_TX49XX_ICACHE_INDEX_INV
Ralf Baechle23fbee92005-07-25 22:45:45 +0000956
Ralf Baechle73b43902008-07-16 16:12:25 +0100957config MIKROTIK_RB532
958 bool "Mikrotik RB532 boards"
959 select CEVT_R4K
960 select CSRC_R4K
961 select DMA_NONCOHERENT
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100962 select HAVE_PCI
Ralf Baechle67e38cf2015-05-26 18:20:06 +0200963 select IRQ_MIPS_CPU
Ralf Baechle73b43902008-07-16 16:12:25 +0100964 select SYS_HAS_CPU_MIPS32_R1
965 select SYS_SUPPORTS_32BIT_KERNEL
966 select SYS_SUPPORTS_LITTLE_ENDIAN
967 select SWAP_IO_SPACE
968 select BOOT_RAW
Linus Walleijd30a2b42016-04-19 11:23:22 +0200969 select GPIOLIB
Florian Fainelli930beb52014-01-14 09:54:38 -0800970 select MIPS_L1_CACHE_SHIFT_4
Ralf Baechle73b43902008-07-16 16:12:25 +0100971 help
972 Support the Mikrotik(tm) RouterBoard 532 series,
973 based on the IDT RC32434 SoC.
974
David Daney9ddebc42013-05-22 15:10:46 +0000975config CAVIUM_OCTEON_SOC
976 bool "Cavium Networks Octeon SoC based boards"
David Daneya86c7f72008-12-11 15:33:38 -0800977 select CEVT_R4K
Christoph Hellwigea8c64a2018-01-10 16:21:13 +0100978 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig1753d502018-11-15 20:05:36 +0100979 select HAVE_RAPIDIO
Christoph Hellwigd4a451d2018-04-03 16:24:20 +0200980 select PHYS_ADDR_T_64BIT
David Daneya86c7f72008-12-11 15:33:38 -0800981 select SYS_SUPPORTS_64BIT_KERNEL
982 select SYS_SUPPORTS_BIG_ENDIAN
Ralf Baechlef65aad42012-10-17 00:39:09 +0200983 select EDAC_SUPPORT
Borislav Petkovb01aec92015-05-21 19:59:31 +0200984 select EDAC_ATOMIC_SCRUB
David Daney73569d82015-03-20 19:11:58 +0300985 select SYS_SUPPORTS_LITTLE_ENDIAN
986 select SYS_SUPPORTS_HOTPLUG_CPU if CPU_BIG_ENDIAN
David Daneya86c7f72008-12-11 15:33:38 -0800987 select SYS_HAS_EARLY_PRINTK
David Daney5e683382009-02-02 11:30:59 -0800988 select SYS_HAS_CPU_CAVIUM_OCTEON
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100989 select HAVE_PCI
Masahiro Yamada78bdbba2020-03-25 16:45:29 +0900990 select HAVE_PLAT_DELAY
991 select HAVE_PLAT_FW_INIT_CMDLINE
992 select HAVE_PLAT_MEMCPY
David Daneyf00e0012010-10-01 13:27:30 -0700993 select ZONE_DMA32
David Daney465aaed2011-08-20 08:44:00 -0700994 select HOLES_IN_ZONE
Linus Walleijd30a2b42016-04-19 11:23:22 +0200995 select GPIOLIB
David Daney6e511162014-05-28 23:52:05 +0200996 select USE_OF
997 select ARCH_SPARSEMEM_ENABLE
998 select SYS_SUPPORTS_SMP
David Daney7820b842017-09-28 12:34:04 -0500999 select NR_CPUS_DEFAULT_64
1000 select MIPS_NR_CPU_NR_MAP_1024
Andrew Brestickere3264792014-08-21 13:04:22 -07001001 select BUILTIN_DTB
David Daney8c1e6b12015-03-05 17:31:30 +03001002 select MTD_COMPLEX_MAPPINGS
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001003 select SWIOTLB
Steven J. Hill3ff72be2016-12-13 14:25:37 -06001004 select SYS_SUPPORTS_RELOCATABLE
David Daneya86c7f72008-12-11 15:33:38 -08001005 help
1006 This option supports all of the Octeon reference boards from Cavium
1007 Networks. It builds a kernel that dynamically determines the Octeon
1008 CPU type and supports all known board reference implementations.
1009 Some of the supported boards are:
1010 EBT3000
1011 EBH3000
1012 EBH3100
1013 Thunder
1014 Kodama
1015 Hikari
1016 Say Y here for most Octeon reference boards.
1017
Jayachandran C7f058e82011-05-07 01:36:57 +05301018config NLM_XLR_BOARD
1019 bool "Netlogic XLR/XLS based systems"
Jayachandran C7f058e82011-05-07 01:36:57 +05301020 select BOOT_ELF32
1021 select NLM_COMMON
Jayachandran C7f058e82011-05-07 01:36:57 +05301022 select SYS_HAS_CPU_XLR
1023 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001024 select HAVE_PCI
Jayachandran C7f058e82011-05-07 01:36:57 +05301025 select SWAP_IO_SPACE
1026 select SYS_SUPPORTS_32BIT_KERNEL
1027 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001028 select PHYS_ADDR_T_64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +05301029 select SYS_SUPPORTS_BIG_ENDIAN
1030 select SYS_SUPPORTS_HIGHMEM
Jayachandran C7f058e82011-05-07 01:36:57 +05301031 select NR_CPUS_DEFAULT_32
1032 select CEVT_R4K
1033 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001034 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001035 select ZONE_DMA32 if 64BIT
Jayachandran C7f058e82011-05-07 01:36:57 +05301036 select SYNC_R4K
1037 select SYS_HAS_EARLY_PRINTK
Jayachandran C8f0b0432013-06-10 06:33:26 +00001038 select SYS_SUPPORTS_ZBOOT
1039 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C7f058e82011-05-07 01:36:57 +05301040 help
1041 Support for systems based on Netlogic XLR and XLS processors.
1042 Say Y here if you have a XLR or XLS based board.
1043
Jayachandran C1c773ea2011-11-16 00:21:28 +00001044config NLM_XLP_BOARD
1045 bool "Netlogic XLP based systems"
Jayachandran C1c773ea2011-11-16 00:21:28 +00001046 select BOOT_ELF32
1047 select NLM_COMMON
1048 select SYS_HAS_CPU_XLP
1049 select SYS_SUPPORTS_SMP
Christoph Hellwigeb01d422018-11-15 20:05:32 +01001050 select HAVE_PCI
Jayachandran C1c773ea2011-11-16 00:21:28 +00001051 select SYS_SUPPORTS_32BIT_KERNEL
1052 select SYS_SUPPORTS_64BIT_KERNEL
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001053 select PHYS_ADDR_T_64BIT
Linus Walleijd30a2b42016-04-19 11:23:22 +02001054 select GPIOLIB
Jayachandran C1c773ea2011-11-16 00:21:28 +00001055 select SYS_SUPPORTS_BIG_ENDIAN
1056 select SYS_SUPPORTS_LITTLE_ENDIAN
1057 select SYS_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001058 select NR_CPUS_DEFAULT_32
1059 select CEVT_R4K
1060 select CSRC_R4K
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001061 select IRQ_MIPS_CPU
Jayachandran Cb97215f2012-10-31 12:01:33 +00001062 select ZONE_DMA32 if 64BIT
Jayachandran C1c773ea2011-11-16 00:21:28 +00001063 select SYNC_R4K
1064 select SYS_HAS_EARLY_PRINTK
Jayachandran C2f6528e2012-07-13 21:53:22 +05301065 select USE_OF
Jayachandran C8f0b0432013-06-10 06:33:26 +00001066 select SYS_SUPPORTS_ZBOOT
1067 select SYS_SUPPORTS_ZBOOT_UART16550
Jayachandran C1c773ea2011-11-16 00:21:28 +00001068 help
1069 This board is based on Netlogic XLP Processor.
1070 Say Y here if you have a XLP based board.
1071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072endchoice
1073
Ralf Baechlee8c7c482008-09-16 19:12:16 +02001074source "arch/mips/alchemy/Kconfig"
Sergey Ryazanov3b12308f2014-10-29 03:18:39 +04001075source "arch/mips/ath25/Kconfig"
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001076source "arch/mips/ath79/Kconfig"
Hauke Mehrtensa656ffc2011-07-23 01:20:13 +02001077source "arch/mips/bcm47xx/Kconfig"
Maxime Bizone7300d02009-08-18 13:23:37 +01001078source "arch/mips/bcm63xx/Kconfig"
Kevin Cernekee8945e372014-12-25 09:49:20 -08001079source "arch/mips/bmips/Kconfig"
Paul Burtoneed0eab2016-10-05 18:18:20 +01001080source "arch/mips/generic/Kconfig"
Paul Cercueila103e9b2020-09-06 21:29:33 +02001081source "arch/mips/ingenic/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001082source "arch/mips/jazz/Kconfig"
John Crispin8ec6d932011-03-30 09:27:48 +02001083source "arch/mips/lantiq/Kconfig"
Joshua Henderson2572f002016-01-13 18:15:39 -07001084source "arch/mips/pic32/Kconfig"
Ezequiel Garciaaf0cfb22015-08-06 12:22:43 +01001085source "arch/mips/pistachio/Kconfig"
John Crispinae2b5bb2013-01-20 22:05:30 +01001086source "arch/mips/ralink/Kconfig"
Ralf Baechle29c48692005-02-07 01:27:14 +00001087source "arch/mips/sgi-ip27/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001088source "arch/mips/sibyte/Kconfig"
Atsushi Nemoto22b1d702008-07-11 00:31:36 +09001089source "arch/mips/txx9/Kconfig"
Ralf Baechle5e83d432005-10-29 19:32:41 +01001090source "arch/mips/vr41xx/Kconfig"
David Daneya86c7f72008-12-11 15:33:38 -08001091source "arch/mips/cavium-octeon/Kconfig"
Jiaxun Yang71e2f4d2019-10-20 22:43:14 +08001092source "arch/mips/loongson2ef/Kconfig"
Huacai Chen30ad29b2015-04-21 10:00:35 +08001093source "arch/mips/loongson32/Kconfig"
1094source "arch/mips/loongson64/Kconfig"
Jayachandran C7f058e82011-05-07 01:36:57 +05301095source "arch/mips/netlogic/Kconfig"
Ralf Baechle38b18f722005-02-03 14:28:23 +00001096
Ralf Baechle5e83d432005-10-29 19:32:41 +01001097endmenu
1098
Akinobu Mita3c9ee7e2006-03-26 01:39:30 -08001099config GENERIC_HWEIGHT
1100 bool
1101 default y
1102
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103config GENERIC_CALIBRATE_DELAY
1104 bool
1105 default y
1106
Ingo Molnarae1e9132008-11-11 09:05:16 +01001107config SCHED_OMIT_FRAME_POINTER
Atsushi Nemoto1cc89032006-04-04 13:11:45 +09001108 bool
1109 default y
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111#
1112# Select some configuration options automatically based on user selections.
1113#
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001114config FW_ARC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
Ralf Baechle61ed2422005-09-15 08:52:34 +00001117config ARCH_MAY_HAVE_PC_FDC
1118 bool
1119
Marc St-Jean9267a302007-06-14 15:55:31 -06001120config BOOT_RAW
1121 bool
1122
Ralf Baechle217dd112007-11-01 01:57:55 +00001123config CEVT_BCM1480
1124 bool
1125
Yoichi Yuasa6457d9f2008-04-25 12:11:44 +09001126config CEVT_DS1287
1127 bool
1128
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09001129config CEVT_GT641XX
1130 bool
1131
Ralf Baechle42f77542007-10-18 17:48:11 +01001132config CEVT_R4K
1133 bool
1134
Ralf Baechle217dd112007-11-01 01:57:55 +00001135config CEVT_SB1250
1136 bool
1137
Atsushi Nemoto229f7732007-10-25 01:34:09 +09001138config CEVT_TXX9
1139 bool
1140
Ralf Baechle217dd112007-11-01 01:57:55 +00001141config CSRC_BCM1480
1142 bool
1143
Yoichi Yuasa42474172008-04-24 09:48:40 +09001144config CSRC_IOASIC
1145 bool
1146
Ralf Baechle940f6b42007-11-24 22:33:28 +00001147config CSRC_R4K
Serge Semin38586422020-05-21 17:07:23 +03001148 select CLOCKSOURCE_WATCHDOG if CPU_FREQ
Ralf Baechle940f6b42007-11-24 22:33:28 +00001149 bool
1150
Ralf Baechle217dd112007-11-01 01:57:55 +00001151config CSRC_SB1250
1152 bool
1153
Alex Smitha7f4df42015-10-21 09:57:44 +01001154config MIPS_CLOCK_VSYSCALL
1155 def_bool CSRC_R4K || CLKSRC_MIPS_GIC
1156
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001157config GPIO_TXX9
Linus Walleijd30a2b42016-04-19 11:23:22 +02001158 select GPIOLIB
Atsushi Nemotoa9aec7f2008-04-05 00:55:41 +09001159 bool
1160
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001161config FW_CFE
Aurelien Jarnodf78b5c2007-09-05 08:58:26 +02001162 bool
1163
Ralf Baechle40e084a2015-07-29 22:44:53 +02001164config ARCH_SUPPORTS_UPROBES
1165 bool
1166
Paul Burton20d33062016-10-05 18:18:16 +01001167config DMA_PERDEV_COHERENT
1168 bool
Christoph Hellwig347cb6a2019-01-07 13:36:20 -05001169 select ARCH_HAS_SETUP_DMA_OPS
Christoph Hellwig5748e1b2018-08-16 16:47:53 +03001170 select DMA_NONCOHERENT
Paul Burton20d33062016-10-05 18:18:16 +01001171
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001172config DMA_NONCOHERENT
1173 bool
Christoph Hellwigdb914272019-08-26 09:22:13 +02001174 #
1175 # MIPS allows mixing "slightly different" Cacheability and Coherency
1176 # Attribute bits. It is believed that the uncached access through
1177 # KSEG1 and the implementation specific "uncached accelerated" used
1178 # by pgprot_writcombine can be mixed, and the latter sometimes provides
1179 # significant advantages.
1180 #
Christoph Hellwig419e2f12019-08-26 09:03:44 +02001181 select ARCH_HAS_DMA_WRITE_COMBINE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001182 select ARCH_HAS_DMA_PREP_COHERENT
Christoph Hellwigf8c55dc2018-06-15 13:08:46 +02001183 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
Christoph Hellwigfa7e2242020-02-21 15:55:43 -08001184 select ARCH_HAS_DMA_SET_UNCACHED
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001185 select DMA_NONCOHERENT_MMAP
Christoph Hellwig34dc0ea2019-10-29 11:01:37 +01001186 select NEED_DMA_MAP_STATE
Ralf Baechle4ce588c2005-09-03 15:56:19 -07001187
Ralf Baechle36a88532007-03-01 11:56:43 +00001188config SYS_HAS_EARLY_PRINTK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Ralf Baechle1b2bc752009-06-23 10:00:31 +01001191config SYS_SUPPORTS_HOTPLUG_CPU
Ralf Baechledbb74542007-08-07 14:52:17 +01001192 bool
Ralf Baechledbb74542007-08-07 14:52:17 +01001193
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194config MIPS_BONITO64
1195 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
1197config MIPS_MSC
1198 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Ralf Baechle39b8d522008-04-28 17:14:26 +01001200config SYNC_R4K
1201 bool
1202
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -07001203config NO_IOPORT_MAP
Maciej W. Rozyckid388d682007-05-29 15:08:07 +01001204 def_bool n
1205
Markos Chandras4e0748f2014-11-13 11:25:27 +00001206config GENERIC_CSUM
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001207 def_bool CPU_NO_LOAD_STORE_LR
Markos Chandras4e0748f2014-11-13 11:25:27 +00001208
Ralf Baechle8313da32007-08-24 16:48:30 +01001209config GENERIC_ISA_DMA
1210 bool
1211 select ZONE_DMA if GENERIC_ISA_DMA_SUPPORT_BROKEN=n
Namhyung Kima35bee82010-10-18 12:55:21 +09001212 select ISA_DMA_API
Ralf Baechle8313da32007-08-24 16:48:30 +01001213
Ralf Baechleaa414df2006-11-30 01:14:51 +00001214config GENERIC_ISA_DMA_SUPPORT_BROKEN
1215 bool
Ralf Baechle8313da32007-08-24 16:48:30 +01001216 select GENERIC_ISA_DMA
Ralf Baechleaa414df2006-11-30 01:14:51 +00001217
Masahiro Yamada78bdbba2020-03-25 16:45:29 +09001218config HAVE_PLAT_DELAY
1219 bool
1220
1221config HAVE_PLAT_FW_INIT_CMDLINE
1222 bool
1223
1224config HAVE_PLAT_MEMCPY
1225 bool
1226
Namhyung Kima35bee82010-10-18 12:55:21 +09001227config ISA_DMA_API
1228 bool
1229
David Daney465aaed2011-08-20 08:44:00 -07001230config HOLES_IN_ZONE
1231 bool
1232
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001233config SYS_SUPPORTS_RELOCATABLE
1234 bool
1235 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01001236 Selected if the platform supports relocating the kernel.
1237 The platform must provide plat_get_fdt() if it selects CONFIG_USE_OF
1238 to allow access to command line and entropy sources.
Matt Redfearn8c530ea2016-03-31 10:05:39 +01001239
David Daneyf381bf62017-06-13 15:28:46 -07001240config MIPS_CBPF_JIT
1241 def_bool y
1242 depends on BPF_JIT && HAVE_CBPF_JIT
1243
1244config MIPS_EBPF_JIT
1245 def_bool y
1246 depends on BPF_JIT && HAVE_EBPF_JIT
1247
1248
Ralf Baechle5e83d432005-10-29 19:32:41 +01001249#
Masanari Iida6b2aac42012-04-14 00:14:11 +09001250# Endianness selection. Sufficiently obscure so many users don't know what to
Ralf Baechle5e83d432005-10-29 19:32:41 +01001251# answer,so we try hard to limit the available choices. Also the use of a
1252# choice statement should be more obvious to the user.
1253#
1254choice
Masanari Iida6b2aac42012-04-14 00:14:11 +09001255 prompt "Endianness selection"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 help
1257 Some MIPS machines can be configured for either little or big endian
Ralf Baechle5e83d432005-10-29 19:32:41 +01001258 byte order. These modes require different kernels and a different
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +01001259 Linux distribution. In general there is one preferred byteorder for a
Ralf Baechle5e83d432005-10-29 19:32:41 +01001260 particular system but some systems are just as commonly used in the
David Sterba3dde6ad2007-05-09 07:12:20 +02001261 one or the other endianness.
Ralf Baechle5e83d432005-10-29 19:32:41 +01001262
1263config CPU_BIG_ENDIAN
1264 bool "Big endian"
1265 depends on SYS_SUPPORTS_BIG_ENDIAN
1266
1267config CPU_LITTLE_ENDIAN
1268 bool "Little endian"
1269 depends on SYS_SUPPORTS_LITTLE_ENDIAN
Ralf Baechle5e83d432005-10-29 19:32:41 +01001270
1271endchoice
1272
David Daney22b07632010-07-23 18:41:43 -07001273config EXPORT_UASM
1274 bool
1275
Ralf Baechle21162452007-02-09 17:08:58 +00001276config SYS_SUPPORTS_APM_EMULATION
1277 bool
1278
Ralf Baechle5e83d432005-10-29 19:32:41 +01001279config SYS_SUPPORTS_BIG_ENDIAN
1280 bool
1281
1282config SYS_SUPPORTS_LITTLE_ENDIAN
1283 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284
David Daney9cffd1542009-05-27 17:47:46 -07001285config SYS_SUPPORTS_HUGETLBFS
1286 bool
Daniel Silsby45e03e62019-07-15 17:40:01 -04001287 depends on CPU_SUPPORTS_HUGEPAGES
David Daney9cffd1542009-05-27 17:47:46 -07001288 default y
1289
David Daneyaa1762f2012-10-17 00:48:10 +02001290config MIPS_HUGE_TLB_SUPPORT
1291 def_bool HUGETLB_PAGE || TRANSPARENT_HUGEPAGE
1292
Marc St-Jean9267a302007-06-14 15:55:31 -06001293config IRQ_MSP_SLP
1294 bool
1295
1296config IRQ_MSP_CIC
1297 bool
1298
Atsushi Nemoto8420fd02007-08-02 23:35:53 +09001299config IRQ_TXX9
1300 bool
1301
Yoichi Yuasad5ab1a62007-09-13 23:51:26 +09001302config IRQ_GT641XX
1303 bool
1304
Yoichi Yuasa252161e2007-03-14 21:51:26 +09001305config PCI_GT64XXX_PCI0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
Thomas Bogendoerfera57140e2019-05-07 23:09:13 +02001308config PCI_XTALK_BRIDGE
1309 bool
1310
Marc St-Jean9267a302007-06-14 15:55:31 -06001311config NO_EXCEPT_FILL
1312 bool
1313
Markos Chandrasa7e07b12014-11-13 13:32:03 +00001314config MIPS_SPRAM
1315 bool
1316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317config SWAP_IO_SPACE
1318 bool
1319
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001320config SGI_HAS_INDYDOG
1321 bool
1322
Thomas Bogendoerfer5b438c42008-07-10 20:29:55 +02001323config SGI_HAS_HAL2
1324 bool
1325
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001326config SGI_HAS_SEEQ
1327 bool
1328
1329config SGI_HAS_WD93
1330 bool
1331
1332config SGI_HAS_ZILOG
1333 bool
1334
1335config SGI_HAS_I8042
1336 bool
1337
1338config DEFAULT_SGI_PARTITION
1339 bool
1340
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001341config FW_ARC32
Ralf Baechle5e83d432005-10-29 19:32:41 +01001342 bool
1343
Paul Bolleaaa9fad2013-03-25 09:39:54 +00001344config FW_SNIPROM
Thomas Bogendoerfer231a35d2008-01-04 23:31:07 +01001345 bool
1346
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347config BOOT_ELF32
1348 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Florian Fainelli930beb52014-01-14 09:54:38 -08001350config MIPS_L1_CACHE_SHIFT_4
1351 bool
1352
1353config MIPS_L1_CACHE_SHIFT_5
1354 bool
1355
1356config MIPS_L1_CACHE_SHIFT_6
1357 bool
1358
1359config MIPS_L1_CACHE_SHIFT_7
1360 bool
1361
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362config MIPS_L1_CACHE_SHIFT
1363 int
Florian Fainellia4c02012014-01-14 09:54:39 -08001364 default "7" if MIPS_L1_CACHE_SHIFT_7
Kevin Cernekee5432eeb2014-12-25 09:49:09 -08001365 default "6" if MIPS_L1_CACHE_SHIFT_6
1366 default "5" if MIPS_L1_CACHE_SHIFT_5
1367 default "4" if MIPS_L1_CACHE_SHIFT_4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 default "5"
1369
Thomas Bogendoerfere9422422019-10-22 18:13:15 +02001370config ARC_CMDLINE_ONLY
1371 bool
1372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373config ARC_CONSOLE
1374 bool "ARC console support"
Thomas Bogendoerfere2defae2007-12-02 13:00:32 +01001375 depends on SGI_IP22 || SGI_IP28 || (SNI_RM && CPU_LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
1377config ARC_MEMORY
1378 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
1380config ARC_PROMLIB
1381 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Ralf Baechle0e2794b2012-11-15 20:48:50 +01001383config FW_ARC64
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385
1386config BOOT_ELF64
1387 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389menu "CPU selection"
1390
1391choice
1392 prompt "CPU type"
1393 default CPU_R4X00
1394
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001395config CPU_LOONGSON64
Huacai Chencaed1d12019-11-04 14:11:21 +08001396 bool "Loongson 64-bit CPU"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001397 depends on SYS_HAS_CPU_LOONGSON64
Christoph Hellwigd3bc81b2018-06-15 13:08:41 +02001398 select ARCH_HAS_PHYS_TO_DMA
Jiaxun Yang51522212020-01-13 18:15:00 +08001399 select CPU_MIPSR2
1400 select CPU_HAS_PREFETCH
Huacai Chen0e476d92014-03-21 18:44:07 +08001401 select CPU_SUPPORTS_64BIT_KERNEL
1402 select CPU_SUPPORTS_HIGHMEM
1403 select CPU_SUPPORTS_HUGEPAGES
Huacai Chen75074452019-09-21 21:50:27 +08001404 select CPU_SUPPORTS_MSA
Jiaxun Yang51522212020-01-13 18:15:00 +08001405 select CPU_DIEI_BROKEN if !LOONGSON3_ENHANCEMENT
1406 select CPU_MIPSR2_IRQ_VI
Huacai Chen0e476d92014-03-21 18:44:07 +08001407 select WEAK_ORDERING
1408 select WEAK_REORDERING_BEYOND_LLSC
Huacai Chen75074452019-09-21 21:50:27 +08001409 select MIPS_ASID_BITS_VARIABLE
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001410 select MIPS_PGD_C0_CONTEXT
Huacai Chen17c99d92017-03-16 21:00:28 +08001411 select MIPS_L1_CACHE_SHIFT_6
Linus Walleijd30a2b42016-04-19 11:23:22 +02001412 select GPIOLIB
Christoph Hellwig09230cb2018-04-24 09:00:54 +02001413 select SWIOTLB
Huacai Chen0f783552020-05-23 15:56:41 +08001414 select HAVE_KVM
Huacai Chen0e476d92014-03-21 18:44:07 +08001415 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001416 The Loongson GSx64(GS264/GS464/GS464E/GS464V) series of processor
1417 cores implements the MIPS64R2 instruction set with many extensions,
1418 including most 64-bit Loongson-2 (2H, 2K) and Loongson-3 (3A1000,
1419 3B1000, 3B1500, 3A2000, 3A3000 and 3A4000) processors. However, old
1420 Loongson-2E/2F is not covered here and will be removed in future.
Huacai Chen0e476d92014-03-21 18:44:07 +08001421
Huacai Chencaed1d12019-11-04 14:11:21 +08001422config LOONGSON3_ENHANCEMENT
1423 bool "New Loongson-3 CPU Enhancements"
Huacai Chen1e820da32016-03-03 09:45:13 +08001424 default n
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001425 depends on CPU_LOONGSON64
Huacai Chen1e820da32016-03-03 09:45:13 +08001426 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001427 New Loongson-3 cores (since Loongson-3A R2, as opposed to Loongson-3A
Huacai Chen1e820da32016-03-03 09:45:13 +08001428 R1, Loongson-3B R1 and Loongson-3B R2) has many enhancements, such as
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001429 FTLB, L1-VCache, EI/DI/Wait/Prefetch instruction, DSP/DSPr2 ASE, User
Huacai Chen1e820da32016-03-03 09:45:13 +08001430 Local register, Read-Inhibit/Execute-Inhibit, SFB (Store Fill Buffer),
1431 Fast TLB refill support, etc.
1432
1433 This option enable those enhancements which are not probed at run
1434 time. If you want a generic kernel to run on all Loongson 3 machines,
1435 please say 'N' here. If you want a high-performance kernel to run on
Huacai Chencaed1d12019-11-04 14:11:21 +08001436 new Loongson-3 machines only, please say 'Y' here.
Huacai Chen1e820da32016-03-03 09:45:13 +08001437
Huacai Chene02e07e2019-01-15 16:04:54 +08001438config CPU_LOONGSON3_WORKAROUNDS
Huacai Chencaed1d12019-11-04 14:11:21 +08001439 bool "Old Loongson-3 LLSC Workarounds"
Huacai Chene02e07e2019-01-15 16:04:54 +08001440 default y if SMP
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001441 depends on CPU_LOONGSON64
Huacai Chene02e07e2019-01-15 16:04:54 +08001442 help
Huacai Chencaed1d12019-11-04 14:11:21 +08001443 Loongson-3 processors have the llsc issues which require workarounds.
Huacai Chene02e07e2019-01-15 16:04:54 +08001444 Without workarounds the system may hang unexpectedly.
1445
Huacai Chencaed1d12019-11-04 14:11:21 +08001446 Newer Loongson-3 will fix these issues and no workarounds are needed.
Huacai Chene02e07e2019-01-15 16:04:54 +08001447 The workarounds have no significant side effect on them but may
1448 decrease the performance of the system so this option should be
1449 disabled unless the kernel is intended to be run on old systems.
1450
1451 If unsure, please say Y.
1452
WANG Xueruiec7a9312020-05-23 21:37:01 +08001453config CPU_LOONGSON3_CPUCFG_EMULATION
1454 bool "Emulate the CPUCFG instruction on older Loongson cores"
1455 default y
1456 depends on CPU_LOONGSON64
1457 help
1458 Loongson-3A R4 and newer have the CPUCFG instruction available for
1459 userland to query CPU capabilities, much like CPUID on x86. This
1460 option provides emulation of the instruction on older Loongson
1461 cores, back to Loongson-3A1000.
1462
1463 If unsure, please say Y.
1464
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001465config CPU_LOONGSON2E
1466 bool "Loongson 2E"
1467 depends on SYS_HAS_CPU_LOONGSON2E
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001468 select CPU_LOONGSON2EF
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001469 help
1470 The Loongson 2E processor implements the MIPS III instruction set
1471 with many extensions.
1472
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001473 It has an internal FPGA northbridge, which is compatible to
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001474 bonito64.
1475
1476config CPU_LOONGSON2F
1477 bool "Loongson 2F"
1478 depends on SYS_HAS_CPU_LOONGSON2F
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001479 select CPU_LOONGSON2EF
Linus Walleijd30a2b42016-04-19 11:23:22 +02001480 select GPIOLIB
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001481 help
1482 The Loongson 2F processor implements the MIPS III instruction set
1483 with many extensions.
1484
1485 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller
1486 have a similar programming interface with FPGA northbridge used in
1487 Loongson2E.
1488
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001489config CPU_LOONGSON1B
1490 bool "Loongson 1B"
1491 depends on SYS_HAS_CPU_LOONGSON1B
Huacai Chenb2afb642019-11-04 14:11:20 +08001492 select CPU_LOONGSON32
Kelvin Cheung9ec88b62016-04-06 20:34:54 +08001493 select LEDS_GPIO_REGISTER
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001494 help
1495 The Loongson 1B is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001496 Release 1 instruction set and part of the MIPS32 Release 2
1497 instruction set.
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001498
Yang Ling12e32802016-05-19 12:29:30 +08001499config CPU_LOONGSON1C
1500 bool "Loongson 1C"
1501 depends on SYS_HAS_CPU_LOONGSON1C
Huacai Chenb2afb642019-11-04 14:11:20 +08001502 select CPU_LOONGSON32
Yang Ling12e32802016-05-19 12:29:30 +08001503 select LEDS_GPIO_REGISTER
1504 help
1505 The Loongson 1C is a 32-bit SoC, which implements the MIPS32
谢致邦 (XIE Zhibang)968dc5a02017-06-01 18:41:34 +08001506 Release 1 instruction set and part of the MIPS32 Release 2
1507 instruction set.
Yang Ling12e32802016-05-19 12:29:30 +08001508
Ralf Baechle6e760c82005-07-06 12:08:11 +00001509config CPU_MIPS32_R1
1510 bool "MIPS32 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001511 depends on SYS_HAS_CPU_MIPS32_R1
Ralf Baechle6e760c82005-07-06 12:08:11 +00001512 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001513 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001514 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle6e760c82005-07-06 12:08:11 +00001515 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001516 Choose this option to build a kernel for release 1 or later of the
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001517 MIPS32 architecture. Most modern embedded systems with a 32-bit
1518 MIPS processor are based on a MIPS32 processor. If you know the
1519 specific type of processor in your system, choose those that one
1520 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
1521 Release 2 of the MIPS32 architecture is available since several
1522 years so chances are you even have a MIPS32 Release 2 processor
1523 in which case you should choose CPU_MIPS32_R2 instead for better
1524 performance.
1525
1526config CPU_MIPS32_R2
1527 bool "MIPS32 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001528 depends on SYS_HAS_CPU_MIPS32_R2
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001529 select CPU_HAS_PREFETCH
Ralf Baechle797798c2005-08-10 15:17:11 +00001530 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001531 select CPU_SUPPORTS_HIGHMEM
Paul Burtona5e9a692014-01-27 15:23:10 +00001532 select CPU_SUPPORTS_MSA
Sanjay Lal2235a542012-11-21 18:33:59 -08001533 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001534 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001535 Choose this option to build a kernel for release 2 or later of the
Ralf Baechle6e760c82005-07-06 12:08:11 +00001536 MIPS32 architecture. Most modern embedded systems with a 32-bit
1537 MIPS processor are based on a MIPS32 processor. If you know the
1538 specific type of processor in your system, choose those that one
1539 otherwise CPU_MIPS32_R1 is a safe bet for any MIPS32 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
Serge Seminab7c01f2020-05-21 17:07:14 +03001541config CPU_MIPS32_R5
1542 bool "MIPS32 Release 5"
1543 depends on SYS_HAS_CPU_MIPS32_R5
1544 select CPU_HAS_PREFETCH
1545 select CPU_SUPPORTS_32BIT_KERNEL
1546 select CPU_SUPPORTS_HIGHMEM
1547 select CPU_SUPPORTS_MSA
1548 select HAVE_KVM
1549 select MIPS_O32_FP64_SUPPORT
1550 help
1551 Choose this option to build a kernel for release 5 or later of the
1552 MIPS32 architecture. New MIPS processors, starting with the Warrior
1553 family, are based on a MIPS32r5 processor. If you own an older
1554 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1555
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001556config CPU_MIPS32_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001557 bool "MIPS32 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001558 depends on SYS_HAS_CPU_MIPS32_R6
1559 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001560 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001561 select CPU_SUPPORTS_32BIT_KERNEL
1562 select CPU_SUPPORTS_HIGHMEM
1563 select CPU_SUPPORTS_MSA
1564 select HAVE_KVM
1565 select MIPS_O32_FP64_SUPPORT
1566 help
1567 Choose this option to build a kernel for release 6 or later of the
1568 MIPS32 architecture. New MIPS processors, starting with the Warrior
1569 family, are based on a MIPS32r6 processor. If you own an older
1570 processor, you probably need to select MIPS32r1 or MIPS32r2 instead.
1571
Ralf Baechle6e760c82005-07-06 12:08:11 +00001572config CPU_MIPS64_R1
1573 bool "MIPS64 Release 1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001574 depends on SYS_HAS_CPU_MIPS64_R1
Ralf Baechle797798c2005-08-10 15:17:11 +00001575 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001576 select CPU_SUPPORTS_32BIT_KERNEL
1577 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001578 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001579 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle6e760c82005-07-06 12:08:11 +00001580 help
1581 Choose this option to build a kernel for release 1 or later of the
1582 MIPS64 architecture. Many modern embedded systems with a 64-bit
1583 MIPS processor are based on a MIPS64 processor. If you know the
1584 specific type of processor in your system, choose those that one
1585 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001586 Release 2 of the MIPS64 architecture is available since several
1587 years so chances are you even have a MIPS64 Release 2 processor
1588 in which case you should choose CPU_MIPS64_R2 instead for better
1589 performance.
1590
1591config CPU_MIPS64_R2
1592 bool "MIPS64 Release 2"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001593 depends on SYS_HAS_CPU_MIPS64_R2
Ralf Baechle797798c2005-08-10 15:17:11 +00001594 select CPU_HAS_PREFETCH
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001595 select CPU_SUPPORTS_32BIT_KERNEL
1596 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechleec28f302006-03-05 00:45:33 +00001597 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001598 select CPU_SUPPORTS_HUGEPAGES
Paul Burtona5e9a692014-01-27 15:23:10 +00001599 select CPU_SUPPORTS_MSA
James Hogan40a2df42016-07-08 11:53:31 +01001600 select HAVE_KVM
Ralf Baechle1e5f1ca2005-07-12 14:51:22 +00001601 help
1602 Choose this option to build a kernel for release 2 or later of the
1603 MIPS64 architecture. Many modern embedded systems with a 64-bit
1604 MIPS processor are based on a MIPS64 processor. If you know the
1605 specific type of processor in your system, choose those that one
1606 otherwise CPU_MIPS64_R1 is a safe bet for any MIPS64 system.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607
Serge Seminab7c01f2020-05-21 17:07:14 +03001608config CPU_MIPS64_R5
1609 bool "MIPS64 Release 5"
1610 depends on SYS_HAS_CPU_MIPS64_R5
1611 select CPU_HAS_PREFETCH
1612 select CPU_SUPPORTS_32BIT_KERNEL
1613 select CPU_SUPPORTS_64BIT_KERNEL
1614 select CPU_SUPPORTS_HIGHMEM
1615 select CPU_SUPPORTS_HUGEPAGES
1616 select CPU_SUPPORTS_MSA
1617 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
1618 select HAVE_KVM
1619 help
1620 Choose this option to build a kernel for release 5 or later of the
1621 MIPS64 architecture. This is a intermediate MIPS architecture
1622 release partly implementing release 6 features. Though there is no
1623 any hardware known to be based on this release.
1624
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001625config CPU_MIPS64_R6
Markos Chandras674d10e2015-07-16 13:24:46 +01001626 bool "MIPS64 Release 6"
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001627 depends on SYS_HAS_CPU_MIPS64_R6
1628 select CPU_HAS_PREFETCH
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03001629 select CPU_NO_LOAD_STORE_LR
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001630 select CPU_SUPPORTS_32BIT_KERNEL
1631 select CPU_SUPPORTS_64BIT_KERNEL
1632 select CPU_SUPPORTS_HIGHMEM
Paul Burtonafd375d2019-02-02 02:21:53 +00001633 select CPU_SUPPORTS_HUGEPAGES
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001634 select CPU_SUPPORTS_MSA
James Hogan2e6c7742017-02-16 12:39:01 +00001635 select MIPS_O32_FP64_SUPPORT if 32BIT || MIPS32_O32
James Hogan40a2df42016-07-08 11:53:31 +01001636 select HAVE_KVM
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00001637 help
1638 Choose this option to build a kernel for release 6 or later of the
1639 MIPS64 architecture. New MIPS processors, starting with the Warrior
1640 family, are based on a MIPS64r6 processor. If you own an older
1641 processor, you probably need to select MIPS64r1 or MIPS64r2 instead.
1642
Serge Semin281e3ae2020-05-21 17:07:15 +03001643config CPU_P5600
1644 bool "MIPS Warrior P5600"
1645 depends on SYS_HAS_CPU_P5600
1646 select CPU_HAS_PREFETCH
1647 select CPU_SUPPORTS_32BIT_KERNEL
1648 select CPU_SUPPORTS_HIGHMEM
1649 select CPU_SUPPORTS_MSA
Serge Semin281e3ae2020-05-21 17:07:15 +03001650 select CPU_SUPPORTS_CPUFREQ
1651 select CPU_MIPSR2_IRQ_VI
1652 select CPU_MIPSR2_IRQ_EI
1653 select HAVE_KVM
1654 select MIPS_O32_FP64_SUPPORT
1655 help
1656 Choose this option to build a kernel for MIPS Warrior P5600 CPU.
1657 It's based on MIPS32r5 ISA with XPA, EVA, dual/quad issue exec pipes,
1658 MMU with two-levels TLB, UCA, MSA, MDU core level features and system
1659 level features like up to six P5600 calculation cores, CM2 with L2
1660 cache, IOCU/IOMMU (though might be unused depending on the system-
1661 specific IP core configuration), GIC, CPC, virtualisation module,
1662 eJTAG and PDtrace.
1663
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664config CPU_R3000
1665 bool "R3000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001666 depends on SYS_HAS_CPU_R3000
Ralf Baechlef7062dd2006-04-24 14:58:53 +01001667 select CPU_HAS_WB
Paul Burton54746822019-08-31 15:40:43 +00001668 select CPU_R3K_TLB
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001669 select CPU_SUPPORTS_32BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001670 select CPU_SUPPORTS_HIGHMEM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 help
1672 Please make sure to pick the right CPU type. Linux/MIPS is not
1673 designed to be generic, i.e. Kernels compiled for R3000 CPUs will
1674 *not* work on R4000 machines and vice versa. However, since most
1675 of the supported machines have an R4000 (or similar) CPU, R4x00
1676 might be a safe bet. If the resulting kernel does not work,
1677 try to recompile with R3000.
1678
1679config CPU_TX39XX
1680 bool "R39XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001681 depends on SYS_HAS_CPU_TX39XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001682 select CPU_SUPPORTS_32BIT_KERNEL
Paul Burton54746822019-08-31 15:40:43 +00001683 select CPU_R3K_TLB
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684
1685config CPU_VR41XX
1686 bool "R41xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001687 depends on SYS_HAS_CPU_VR41XX
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001688 select CPU_SUPPORTS_32BIT_KERNEL
1689 select CPU_SUPPORTS_64BIT_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 help
Ralf Baechle5e83d432005-10-29 19:32:41 +01001691 The options selects support for the NEC VR4100 series of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 Only choose this option if you have one of these processors as a
1693 kernel built with this option will not run on any other type of
1694 processor or vice versa.
1695
Lauri Kasanen65ce6192021-01-13 17:10:07 +02001696config CPU_R4300
1697 bool "R4300"
1698 depends on SYS_HAS_CPU_R4300
1699 select CPU_SUPPORTS_32BIT_KERNEL
1700 select CPU_SUPPORTS_64BIT_KERNEL
1701 select CPU_HAS_LOAD_STORE_LR
1702 help
1703 MIPS Technologies R4300-series processors.
1704
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705config CPU_R4X00
1706 bool "R4x00"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001707 depends on SYS_HAS_CPU_R4X00
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001708 select CPU_SUPPORTS_32BIT_KERNEL
1709 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001710 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711 help
1712 MIPS Technologies R4000-series processors other than 4300, including
1713 the R4000, R4400, R4600, and 4700.
1714
1715config CPU_TX49XX
1716 bool "R49XX"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001717 depends on SYS_HAS_CPU_TX49XX
Atsushi Nemotode862b42006-03-17 12:59:22 +09001718 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001719 select CPU_SUPPORTS_32BIT_KERNEL
1720 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001721 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
1723config CPU_R5000
1724 bool "R5000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001725 depends on SYS_HAS_CPU_R5000
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001726 select CPU_SUPPORTS_32BIT_KERNEL
1727 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001728 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729 help
1730 MIPS Technologies R5000-series processors other than the Nevada.
1731
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001732config CPU_R5500
1733 bool "R5500"
1734 depends on SYS_HAS_CPU_R5500
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001735 select CPU_SUPPORTS_32BIT_KERNEL
1736 select CPU_SUPPORTS_64BIT_KERNEL
David Daney9cffd1542009-05-27 17:47:46 -07001737 select CPU_SUPPORTS_HUGEPAGES
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09001738 help
1739 NEC VR5500 and VR5500A series processors implement 64-bit MIPS IV
1740 instruction set.
1741
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742config CPU_NEVADA
1743 bool "RM52xx"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001744 depends on SYS_HAS_CPU_NEVADA
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001745 select CPU_SUPPORTS_32BIT_KERNEL
1746 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle970d0322012-10-18 13:54:15 +02001747 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 help
1749 QED / PMC-Sierra RM52xx-series ("Nevada") processors.
1750
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751config CPU_R10000
1752 bool "R10000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001753 depends on SYS_HAS_CPU_R10000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001754 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001755 select CPU_SUPPORTS_32BIT_KERNEL
1756 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001757 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001758 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 help
1760 MIPS Technologies R10000-series processors.
1761
1762config CPU_RM7000
1763 bool "RM7000"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001764 depends on SYS_HAS_CPU_RM7000
Ralf Baechle5e83d432005-10-29 19:32:41 +01001765 select CPU_HAS_PREFETCH
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001766 select CPU_SUPPORTS_32BIT_KERNEL
1767 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001768 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001769 select CPU_SUPPORTS_HUGEPAGES
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
1771config CPU_SB1
1772 bool "SB1"
Ralf Baechle7cf80532005-10-20 22:33:09 +01001773 depends on SYS_HAS_CPU_SB1
Yoichi Yuasaed5ba2f2005-09-03 15:56:21 -07001774 select CPU_SUPPORTS_32BIT_KERNEL
1775 select CPU_SUPPORTS_64BIT_KERNEL
Ralf Baechle797798c2005-08-10 15:17:11 +00001776 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001777 select CPU_SUPPORTS_HUGEPAGES
Ralf Baechle0004a9d2006-10-31 03:45:07 +00001778 select WEAK_ORDERING
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
David Daneya86c7f72008-12-11 15:33:38 -08001780config CPU_CAVIUM_OCTEON
1781 bool "Cavium Octeon processor"
David Daney5e683382009-02-02 11:30:59 -08001782 depends on SYS_HAS_CPU_CAVIUM_OCTEON
David Daneya86c7f72008-12-11 15:33:38 -08001783 select CPU_HAS_PREFETCH
1784 select CPU_SUPPORTS_64BIT_KERNEL
David Daneya86c7f72008-12-11 15:33:38 -08001785 select WEAK_ORDERING
David Daneya86c7f72008-12-11 15:33:38 -08001786 select CPU_SUPPORTS_HIGHMEM
David Daney9cffd1542009-05-27 17:47:46 -07001787 select CPU_SUPPORTS_HUGEPAGES
Ben Hutchingsdf115f32015-05-25 20:27:29 +01001788 select USB_EHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
1789 select USB_OHCI_BIG_ENDIAN_MMIO if CPU_BIG_ENDIAN
Florian Fainelli930beb52014-01-14 09:54:38 -08001790 select MIPS_L1_CACHE_SHIFT_7
James Hogan0ae3abc2017-03-14 10:25:51 +00001791 select HAVE_KVM
David Daneya86c7f72008-12-11 15:33:38 -08001792 help
1793 The Cavium Octeon processor is a highly integrated chip containing
1794 many ethernet hardware widgets for networking tasks. The processor
1795 can have up to 16 Mips64v2 cores and 8 integrated gigabit ethernets.
1796 Full details can be found at http://www.caviumnetworks.com.
1797
Jonas Gorskicd746242013-12-18 14:12:02 +01001798config CPU_BMIPS
1799 bool "Broadcom BMIPS"
1800 depends on SYS_HAS_CPU_BMIPS
1801 select CPU_MIPS32
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001802 select CPU_BMIPS32_3300 if SYS_HAS_CPU_BMIPS32_3300
Jonas Gorskicd746242013-12-18 14:12:02 +01001803 select CPU_BMIPS4350 if SYS_HAS_CPU_BMIPS4350
1804 select CPU_BMIPS4380 if SYS_HAS_CPU_BMIPS4380
1805 select CPU_BMIPS5000 if SYS_HAS_CPU_BMIPS5000
1806 select CPU_SUPPORTS_32BIT_KERNEL
1807 select DMA_NONCOHERENT
Ralf Baechle67e38cf2015-05-26 18:20:06 +02001808 select IRQ_MIPS_CPU
Jonas Gorskicd746242013-12-18 14:12:02 +01001809 select SWAP_IO_SPACE
1810 select WEAK_ORDERING
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001811 select CPU_SUPPORTS_HIGHMEM
Jonas Gorski69aaf9c2013-12-18 14:12:04 +01001812 select CPU_HAS_PREFETCH
Markus Mayera8d709b2017-02-07 13:58:54 -08001813 select CPU_SUPPORTS_CPUFREQ
1814 select MIPS_EXTERNAL_TIMER
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001815 help
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001816 Support for BMIPS32/3300/4350/4380 and BMIPS5000 processors.
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07001817
Jayachandran C7f058e82011-05-07 01:36:57 +05301818config CPU_XLR
1819 bool "Netlogic XLR SoC"
1820 depends on SYS_HAS_CPU_XLR
1821 select CPU_SUPPORTS_32BIT_KERNEL
1822 select CPU_SUPPORTS_64BIT_KERNEL
1823 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001824 select CPU_SUPPORTS_HUGEPAGES
Jayachandran C7f058e82011-05-07 01:36:57 +05301825 select WEAK_ORDERING
1826 select WEAK_REORDERING_BEYOND_LLSC
Jayachandran C7f058e82011-05-07 01:36:57 +05301827 help
1828 Netlogic Microsystems XLR/XLS processors.
Jayachandran C1c773ea2011-11-16 00:21:28 +00001829
1830config CPU_XLP
1831 bool "Netlogic XLP SoC"
1832 depends on SYS_HAS_CPU_XLP
1833 select CPU_SUPPORTS_32BIT_KERNEL
1834 select CPU_SUPPORTS_64BIT_KERNEL
1835 select CPU_SUPPORTS_HIGHMEM
Jayachandran C1c773ea2011-11-16 00:21:28 +00001836 select WEAK_ORDERING
1837 select WEAK_REORDERING_BEYOND_LLSC
1838 select CPU_HAS_PREFETCH
Jayachandran Cd6504842012-10-31 12:01:29 +00001839 select CPU_MIPSR2
Prem Mallappaddba6832015-01-07 16:58:32 +05301840 select CPU_SUPPORTS_HUGEPAGES
Paul Burton2db003a2016-05-06 14:36:24 +01001841 select MIPS_ASID_BITS_VARIABLE
Jayachandran C1c773ea2011-11-16 00:21:28 +00001842 help
1843 Netlogic Microsystems XLP processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844endchoice
1845
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001846config CPU_MIPS32_3_5_FEATURES
1847 bool "MIPS32 Release 3.5 Features"
1848 depends on SYS_HAS_CPU_MIPS32_R3_5
Serge Semin281e3ae2020-05-21 17:07:15 +03001849 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_MIPS32_R6 || \
1850 CPU_P5600
Leonid Yegoshina6e18782013-12-03 10:22:26 +00001851 help
1852 Choose this option to build a kernel for release 2 or later of the
1853 MIPS32 architecture including features from the 3.5 release such as
1854 support for Enhanced Virtual Addressing (EVA).
1855
1856config CPU_MIPS32_3_5_EVA
1857 bool "Enhanced Virtual Addressing (EVA)"
1858 depends on CPU_MIPS32_3_5_FEATURES
1859 select EVA
1860 default y
1861 help
1862 Choose this option if you want to enable the Enhanced Virtual
1863 Addressing (EVA) on your MIPS32 core (such as proAptiv).
1864 One of its primary benefits is an increase in the maximum size
1865 of lowmem (up to 3GB). If unsure, say 'N' here.
1866
Steven J. Hillc5b36782015-02-26 18:16:38 -06001867config CPU_MIPS32_R5_FEATURES
1868 bool "MIPS32 Release 5 Features"
1869 depends on SYS_HAS_CPU_MIPS32_R5
Serge Semin281e3ae2020-05-21 17:07:15 +03001870 depends on CPU_MIPS32_R2 || CPU_MIPS32_R5 || CPU_P5600
Steven J. Hillc5b36782015-02-26 18:16:38 -06001871 help
1872 Choose this option to build a kernel for release 2 or later of the
1873 MIPS32 architecture including features from release 5 such as
1874 support for Extended Physical Addressing (XPA).
1875
1876config CPU_MIPS32_R5_XPA
1877 bool "Extended Physical Addressing (XPA)"
1878 depends on CPU_MIPS32_R5_FEATURES
1879 depends on !EVA
1880 depends on !PAGE_SIZE_4KB
1881 depends on SYS_SUPPORTS_HIGHMEM
1882 select XPA
1883 select HIGHMEM
Christoph Hellwigd4a451d2018-04-03 16:24:20 +02001884 select PHYS_ADDR_T_64BIT
Steven J. Hillc5b36782015-02-26 18:16:38 -06001885 default n
1886 help
1887 Choose this option if you want to enable the Extended Physical
1888 Addressing (XPA) on your MIPS32 core (such as P5600 series). The
1889 benefit is to increase physical addressing equal to or greater
1890 than 40 bits. Note that this has the side effect of turning on
1891 64-bit addressing which in turn makes the PTEs 64-bit in size.
1892 If unsure, say 'N' here.
1893
Wu Zhangjin622844b2010-04-10 20:04:42 +08001894if CPU_LOONGSON2F
1895config CPU_NOP_WORKAROUNDS
1896 bool
1897
1898config CPU_JUMP_WORKAROUNDS
1899 bool
1900
1901config CPU_LOONGSON2F_WORKAROUNDS
1902 bool "Loongson 2F Workarounds"
1903 default y
1904 select CPU_NOP_WORKAROUNDS
1905 select CPU_JUMP_WORKAROUNDS
1906 help
1907 Loongson 2F01 / 2F02 processors have the NOP & JUMP issues which
1908 require workarounds. Without workarounds the system may hang
1909 unexpectedly. For more information please refer to the gas
1910 -mfix-loongson2f-nop and -mfix-loongson2f-jump options.
1911
1912 Loongson 2F03 and later have fixed these issues and no workarounds
1913 are needed. The workarounds have no significant side effect on them
1914 but may decrease the performance of the system so this option should
1915 be disabled unless the kernel is intended to be run on 2F01 or 2F02
1916 systems.
1917
1918 If unsure, please say Y.
1919endif # CPU_LOONGSON2F
1920
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001921config SYS_SUPPORTS_ZBOOT
1922 bool
1923 select HAVE_KERNEL_GZIP
1924 select HAVE_KERNEL_BZIP2
Florian Fainelli31c48672013-09-16 16:55:20 +01001925 select HAVE_KERNEL_LZ4
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001926 select HAVE_KERNEL_LZMA
Wu Zhangjinfe1d45e2010-01-15 20:34:46 +08001927 select HAVE_KERNEL_LZO
Florian Fainelli4e23eb62013-09-11 11:51:41 +01001928 select HAVE_KERNEL_XZ
Paul Cercueila510b612020-09-01 16:26:51 +02001929 select HAVE_KERNEL_ZSTD
Wu Zhangjin1b93b3c2009-10-14 18:12:16 +08001930
1931config SYS_SUPPORTS_ZBOOT_UART16550
1932 bool
1933 select SYS_SUPPORTS_ZBOOT
1934
Alban Bedeldbb98312015-12-10 10:57:21 +01001935config SYS_SUPPORTS_ZBOOT_UART_PROM
1936 bool
1937 select SYS_SUPPORTS_ZBOOT
1938
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001939config CPU_LOONGSON2EF
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001940 bool
1941 select CPU_SUPPORTS_32BIT_KERNEL
1942 select CPU_SUPPORTS_64BIT_KERNEL
1943 select CPU_SUPPORTS_HIGHMEM
Ralf Baechle970d0322012-10-18 13:54:15 +02001944 select CPU_SUPPORTS_HUGEPAGES
Christoph Hellwige9050862018-06-20 09:11:15 +02001945 select ARCH_HAS_PHYS_TO_DMA
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001946
Huacai Chenb2afb642019-11-04 14:11:20 +08001947config CPU_LOONGSON32
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001948 bool
1949 select CPU_MIPS32
Jiaxun Yang7e280f62019-01-22 21:04:12 +08001950 select CPU_MIPSR2
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001951 select CPU_HAS_PREFETCH
1952 select CPU_SUPPORTS_32BIT_KERNEL
1953 select CPU_SUPPORTS_HIGHMEM
Kelvin Cheungf29ad102014-10-10 11:40:01 +08001954 select CPU_SUPPORTS_CPUFREQ
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001955
Jonas Gorskife7f62c2013-12-18 14:12:05 +01001956config CPU_BMIPS32_3300
Jonas Gorski04fa8bf2013-12-18 14:12:06 +01001957 select SMP_UP if SMP
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001958 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001959
1960config CPU_BMIPS4350
1961 bool
1962 select SYS_SUPPORTS_SMP
1963 select SYS_SUPPORTS_HOTPLUG_CPU
1964
1965config CPU_BMIPS4380
1966 bool
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001967 select MIPS_L1_CACHE_SHIFT_6
Jonas Gorskicd746242013-12-18 14:12:02 +01001968 select SYS_SUPPORTS_SMP
1969 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001970 select CPU_HAS_RIXI
Jonas Gorskicd746242013-12-18 14:12:02 +01001971
1972config CPU_BMIPS5000
1973 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01001974 select MIPS_CPU_SCACHE
Kevin Cernekeebbf2ba62014-10-20 21:27:58 -07001975 select MIPS_L1_CACHE_SHIFT_7
Jonas Gorskicd746242013-12-18 14:12:02 +01001976 select SYS_SUPPORTS_SMP
1977 select SYS_SUPPORTS_HOTPLUG_CPU
Florian Fainellib4720802016-02-09 12:55:53 -08001978 select CPU_HAS_RIXI
Kevin Cernekee1bbb6c12011-11-10 22:30:24 -08001979
Jiaxun Yang268a2d62019-10-20 22:43:13 +08001980config SYS_HAS_CPU_LOONGSON64
Huacai Chen0e476d92014-03-21 18:44:07 +08001981 bool
1982 select CPU_SUPPORTS_CPUFREQ
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001983 select CPU_HAS_RIXI
Huacai Chen0e476d92014-03-21 18:44:07 +08001984
Wu Zhangjin3702bba2009-07-02 23:27:41 +08001985config SYS_HAS_CPU_LOONGSON2E
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001986 bool
1987
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001988config SYS_HAS_CPU_LOONGSON2F
1989 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08001990 select CPU_SUPPORTS_CPUFREQ
1991 select CPU_SUPPORTS_ADDRWINCFG if 64BIT
Wu Zhangjin6f7a2512009-11-06 18:45:05 +08001992
Kelvin Cheungca585cf2012-07-25 16:17:24 +02001993config SYS_HAS_CPU_LOONGSON1B
1994 bool
1995
Yang Ling12e32802016-05-19 12:29:30 +08001996config SYS_HAS_CPU_LOONGSON1C
1997 bool
1998
Ralf Baechle7cf80532005-10-20 22:33:09 +01001999config SYS_HAS_CPU_MIPS32_R1
2000 bool
2001
2002config SYS_HAS_CPU_MIPS32_R2
2003 bool
2004
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002005config SYS_HAS_CPU_MIPS32_R3_5
2006 bool
2007
Steven J. Hillc5b36782015-02-26 18:16:38 -06002008config SYS_HAS_CPU_MIPS32_R5
2009 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002010 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Steven J. Hillc5b36782015-02-26 18:16:38 -06002011
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002012config SYS_HAS_CPU_MIPS32_R6
2013 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002014 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002015
Ralf Baechle7cf80532005-10-20 22:33:09 +01002016config SYS_HAS_CPU_MIPS64_R1
2017 bool
2018
2019config SYS_HAS_CPU_MIPS64_R2
2020 bool
2021
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002022config SYS_HAS_CPU_MIPS64_R6
2023 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002024 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002025
Serge Semin281e3ae2020-05-21 17:07:15 +03002026config SYS_HAS_CPU_P5600
2027 bool
2028 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
2029
Ralf Baechle7cf80532005-10-20 22:33:09 +01002030config SYS_HAS_CPU_R3000
2031 bool
2032
2033config SYS_HAS_CPU_TX39XX
2034 bool
2035
2036config SYS_HAS_CPU_VR41XX
2037 bool
2038
Lauri Kasanen65ce6192021-01-13 17:10:07 +02002039config SYS_HAS_CPU_R4300
2040 bool
2041
Ralf Baechle7cf80532005-10-20 22:33:09 +01002042config SYS_HAS_CPU_R4X00
2043 bool
2044
2045config SYS_HAS_CPU_TX49XX
2046 bool
2047
2048config SYS_HAS_CPU_R5000
2049 bool
2050
Shinya Kuribayashi542c1022008-10-24 01:27:57 +09002051config SYS_HAS_CPU_R5500
2052 bool
2053
Ralf Baechle7cf80532005-10-20 22:33:09 +01002054config SYS_HAS_CPU_NEVADA
2055 bool
2056
Ralf Baechle7cf80532005-10-20 22:33:09 +01002057config SYS_HAS_CPU_R10000
2058 bool
Paul Burton9ae1f262019-02-04 13:52:58 -08002059 select ARCH_HAS_SYNC_DMA_FOR_CPU if DMA_NONCOHERENT
Ralf Baechle7cf80532005-10-20 22:33:09 +01002060
2061config SYS_HAS_CPU_RM7000
2062 bool
2063
Ralf Baechle7cf80532005-10-20 22:33:09 +01002064config SYS_HAS_CPU_SB1
2065 bool
2066
David Daney5e683382009-02-02 11:30:59 -08002067config SYS_HAS_CPU_CAVIUM_OCTEON
2068 bool
2069
Jonas Gorskicd746242013-12-18 14:12:02 +01002070config SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002071 bool
2072
Jonas Gorskife7f62c2013-12-18 14:12:05 +01002073config SYS_HAS_CPU_BMIPS32_3300
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002074 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002075 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002076
2077config SYS_HAS_CPU_BMIPS4350
2078 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002079 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002080
2081config SYS_HAS_CPU_BMIPS4380
2082 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002083 select SYS_HAS_CPU_BMIPS
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002084
2085config SYS_HAS_CPU_BMIPS5000
2086 bool
Jonas Gorskicd746242013-12-18 14:12:02 +01002087 select SYS_HAS_CPU_BMIPS
Hauke Mehrtensf263f2a2018-12-09 16:49:57 +01002088 select ARCH_HAS_SYNC_DMA_FOR_CPU
Kevin Cernekeec1c0c462010-10-17 10:56:53 -07002089
Jayachandran C7f058e82011-05-07 01:36:57 +05302090config SYS_HAS_CPU_XLR
2091 bool
2092
Jayachandran C1c773ea2011-11-16 00:21:28 +00002093config SYS_HAS_CPU_XLP
2094 bool
2095
Ralf Baechle17099b12007-07-14 13:24:05 +01002096#
2097# CPU may reorder R->R, R->W, W->R, W->W
2098# Reordering beyond LL and SC is handled in WEAK_REORDERING_BEYOND_LLSC
2099#
Ralf Baechle0004a9d2006-10-31 03:45:07 +00002100config WEAK_ORDERING
2101 bool
Ralf Baechle17099b12007-07-14 13:24:05 +01002102
2103#
2104# CPU may reorder reads and writes beyond LL/SC
2105# CPU may reorder R->LL, R->LL, W->LL, W->LL, R->SC, R->SC, W->SC, W->SC
2106#
2107config WEAK_REORDERING_BEYOND_LLSC
2108 bool
Ralf Baechle5e83d432005-10-29 19:32:41 +01002109endmenu
2110
2111#
Chris Dearmanc09b47d2006-06-20 17:15:20 +01002112# These two indicate any level of the MIPS32 and MIPS64 architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002113#
2114config CPU_MIPS32
2115 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002116 default y if CPU_MIPS32_R1 || CPU_MIPS32_R2 || CPU_MIPS32_R5 || \
Serge Semin281e3ae2020-05-21 17:07:15 +03002117 CPU_MIPS32_R6 || CPU_P5600
Ralf Baechle5e83d432005-10-29 19:32:41 +01002118
2119config CPU_MIPS64
2120 bool
Serge Seminab7c01f2020-05-21 17:07:14 +03002121 default y if CPU_MIPS64_R1 || CPU_MIPS64_R2 || CPU_MIPS64_R5 || \
Jason A. Donenfeld5a4fa442021-02-28 00:02:36 +01002122 CPU_MIPS64_R6 || CPU_LOONGSON64 || CPU_CAVIUM_OCTEON
Ralf Baechle5e83d432005-10-29 19:32:41 +01002123
2124#
Paul Burton57eeaced2018-11-08 23:44:55 +00002125# These indicate the revision of the architecture
Ralf Baechle5e83d432005-10-29 19:32:41 +01002126#
2127config CPU_MIPSR1
2128 bool
2129 default y if CPU_MIPS32_R1 || CPU_MIPS64_R1
2130
2131config CPU_MIPSR2
2132 bool
David Daneya86c7f72008-12-11 15:33:38 -08002133 default y if CPU_MIPS32_R2 || CPU_MIPS64_R2 || CPU_CAVIUM_OCTEON
Florian Fainelli8256b172016-02-09 12:55:51 -08002134 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002135 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002136 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002137
Serge Seminab7c01f2020-05-21 17:07:14 +03002138config CPU_MIPSR5
2139 bool
Serge Semin281e3ae2020-05-21 17:07:15 +03002140 default y if CPU_MIPS32_R5 || CPU_MIPS64_R5 || CPU_P5600
Serge Seminab7c01f2020-05-21 17:07:14 +03002141 select CPU_HAS_RIXI
2142 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
2143 select MIPS_SPRAM
2144
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002145config CPU_MIPSR6
2146 bool
2147 default y if CPU_MIPS32_R6 || CPU_MIPS64_R6
Florian Fainelli8256b172016-02-09 12:55:51 -08002148 select CPU_HAS_RIXI
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002149 select CPU_HAS_DIEI if !CPU_DIEI_BROKEN
Paul Burton87321fd2016-05-06 13:35:03 +01002150 select HAVE_ARCH_BITREVERSE
Paul Burton2db003a2016-05-06 14:36:24 +01002151 select MIPS_ASID_BITS_VARIABLE
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002152 select MIPS_CRC_SUPPORT
Markos Chandrasa7e07b12014-11-13 13:32:03 +00002153 select MIPS_SPRAM
Ralf Baechle5e83d432005-10-29 19:32:41 +01002154
Paul Burton57eeaced2018-11-08 23:44:55 +00002155config TARGET_ISA_REV
2156 int
2157 default 1 if CPU_MIPSR1
2158 default 2 if CPU_MIPSR2
Serge Seminab7c01f2020-05-21 17:07:14 +03002159 default 5 if CPU_MIPSR5
Paul Burton57eeaced2018-11-08 23:44:55 +00002160 default 6 if CPU_MIPSR6
2161 default 0
2162 help
2163 Reflects the ISA revision being targeted by the kernel build. This
2164 is effectively the Kconfig equivalent of MIPS_ISA_REV.
2165
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002166config EVA
2167 bool
2168
Steven J. Hillc5b36782015-02-26 18:16:38 -06002169config XPA
2170 bool
2171
Ralf Baechle5e83d432005-10-29 19:32:41 +01002172config SYS_SUPPORTS_32BIT_KERNEL
2173 bool
2174config SYS_SUPPORTS_64BIT_KERNEL
2175 bool
2176config CPU_SUPPORTS_32BIT_KERNEL
2177 bool
2178config CPU_SUPPORTS_64BIT_KERNEL
2179 bool
Wu Zhangjin55045ff2009-11-11 13:39:12 +08002180config CPU_SUPPORTS_CPUFREQ
2181 bool
2182config CPU_SUPPORTS_ADDRWINCFG
2183 bool
David Daney9cffd1542009-05-27 17:47:46 -07002184config CPU_SUPPORTS_HUGEPAGES
2185 bool
Daniel Silsby171543e2019-07-15 17:39:59 -04002186 depends on !(32BIT && (ARCH_PHYS_ADDR_T_64BIT || EVA))
David Daney82622282009-10-14 12:16:56 -07002187config MIPS_PGD_C0_CONTEXT
2188 bool
Paul Burtoncebf8c02017-06-02 15:38:03 -07002189 default y if 64BIT && (CPU_MIPSR2 || CPU_MIPSR6) && !CPU_XLP
Ralf Baechle5e83d432005-10-29 19:32:41 +01002190
David Daney8192c9e2008-09-23 00:04:26 -07002191#
2192# Set to y for ptrace access to watch registers.
2193#
2194config HARDWARE_WATCHPOINTS
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002195 bool
2196 default y if CPU_MIPSR1 || CPU_MIPSR2 || CPU_MIPSR6
David Daney8192c9e2008-09-23 00:04:26 -07002197
Ralf Baechle5e83d432005-10-29 19:32:41 +01002198menu "Kernel type"
2199
2200choice
Ralf Baechle5e83d432005-10-29 19:32:41 +01002201 prompt "Kernel code model"
2202 help
2203 You should only select this option if you have a workload that
2204 actually benefits from 64-bit processing or if your machine has
2205 large memory. You will only be presented a single option in this
2206 menu if your system does not support both 32-bit and 64-bit kernels.
2207
2208config 32BIT
2209 bool "32-bit kernel"
2210 depends on CPU_SUPPORTS_32BIT_KERNEL && SYS_SUPPORTS_32BIT_KERNEL
2211 select TRAD_SIGNALS
2212 help
2213 Select this option if you want to build a 32-bit kernel.
Ralf Baechlef17c4ca2015-07-23 12:02:09 +02002214
Ralf Baechle5e83d432005-10-29 19:32:41 +01002215config 64BIT
2216 bool "64-bit kernel"
2217 depends on CPU_SUPPORTS_64BIT_KERNEL && SYS_SUPPORTS_64BIT_KERNEL
2218 help
2219 Select this option if you want to build a 64-bit kernel.
2220
2221endchoice
2222
Sanjay Lal2235a542012-11-21 18:33:59 -08002223config KVM_GUEST
2224 bool "KVM Guest Kernel"
Jiaxun Yang01edc5e2020-07-10 14:30:17 +08002225 depends on CPU_MIPS32_R2
Al Virofd624c72020-06-13 23:33:11 -04002226 depends on !64BIT && BROKEN_ON_SMP
Sanjay Lal2235a542012-11-21 18:33:59 -08002227 help
James Hogancaa1faa2015-12-16 23:49:26 +00002228 Select this option if building a guest kernel for KVM (Trap & Emulate)
2229 mode.
Sanjay Lal2235a542012-11-21 18:33:59 -08002230
James Hoganeda3d332014-05-29 10:16:36 +01002231config KVM_GUEST_TIMER_FREQ
2232 int "Count/Compare Timer Frequency (MHz)"
Sanjay Lal2235a542012-11-21 18:33:59 -08002233 depends on KVM_GUEST
James Hoganeda3d332014-05-29 10:16:36 +01002234 default 100
Sanjay Lal2235a542012-11-21 18:33:59 -08002235 help
James Hoganeda3d332014-05-29 10:16:36 +01002236 Set this to non-zero if building a guest kernel for KVM to skip RTC
2237 emulation when determining guest CPU Frequency. Instead, the guest's
2238 timer frequency is specified directly.
Sanjay Lal2235a542012-11-21 18:33:59 -08002239
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002240config MIPS_VA_BITS_48
2241 bool "48 bits virtual memory"
2242 depends on 64BIT
2243 help
Alex Belits3377e222017-02-16 17:27:34 -08002244 Support a maximum at least 48 bits of application virtual
2245 memory. Default is 40 bits or less, depending on the CPU.
2246 For page sizes 16k and above, this option results in a small
2247 memory overhead for page tables. For 4k page size, a fourth
2248 level of page tables is added which imposes both a memory
2249 overhead as well as slower TLB fault handling.
2250
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002251 If unsure, say N.
2252
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253choice
2254 prompt "Kernel page size"
2255 default PAGE_SIZE_4KB
2256
2257config PAGE_SIZE_4KB
2258 bool "4kB"
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002259 depends on !CPU_LOONGSON2EF && !CPU_LOONGSON64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002261 This option select the standard 4kB Linux page size. On some
2262 R3000-family processors this is the only available page size. Using
2263 4kB page size will minimize memory consumption and is therefore
2264 recommended for low memory systems.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265
2266config PAGE_SIZE_8KB
2267 bool "8kB"
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002268 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002269 depends on !MIPS_VA_BITS_48
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270 help
2271 Using 8kB page size will result in higher performance kernel at
2272 the price of higher memory consumption. This option is available
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002273 only on cnMIPS processors. Note that you will need a suitable Linux
2274 distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275
2276config PAGE_SIZE_16KB
2277 bool "16kB"
Ralf Baechle714bfad2006-05-17 14:04:30 +01002278 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 help
2280 Using 16kB page size will result in higher performance kernel at
2281 the price of higher memory consumption. This option is available on
Ralf Baechle714bfad2006-05-17 14:04:30 +01002282 all non-R3000 family processors. Note that you will need a suitable
2283 Linux distribution to support this.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
Ralf Baechlec52399b2009-04-02 14:07:10 +02002285config PAGE_SIZE_32KB
2286 bool "32kB"
2287 depends on CPU_CAVIUM_OCTEON
Leonid Yegoshin1e321fa2015-05-14 18:34:43 -07002288 depends on !MIPS_VA_BITS_48
Ralf Baechlec52399b2009-04-02 14:07:10 +02002289 help
2290 Using 32kB page size will result in higher performance kernel at
2291 the price of higher memory consumption. This option is available
2292 only on cnMIPS cores. Note that you will need a suitable Linux
2293 distribution to support this.
2294
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295config PAGE_SIZE_64KB
2296 bool "64kB"
Paul Burton3b2db172017-06-05 11:21:27 -07002297 depends on !CPU_R3000 && !CPU_TX39XX
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298 help
2299 Using 64kB page size will result in higher performance kernel at
2300 the price of higher memory consumption. This option is available on
2301 all non-R3000 family processor. Not that at the time of this
Ralf Baechle714bfad2006-05-17 14:04:30 +01002302 writing this option is still high experimental.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303
2304endchoice
2305
David Daneyc9bace72010-10-11 14:52:45 -07002306config FORCE_MAX_ZONEORDER
2307 int "Maximum zone order"
Alex Smithe4362d12014-01-21 11:22:35 +00002308 range 14 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2309 default "14" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_64KB
2310 range 13 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2311 default "13" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_32KB
2312 range 12 64 if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
2313 default "12" if MIPS_HUGE_TLB_SUPPORT && PAGE_SIZE_16KB
Paul Cercueilef923a72020-09-17 15:35:28 +02002314 range 0 64
David Daneyc9bace72010-10-11 14:52:45 -07002315 default "11"
2316 help
2317 The kernel memory allocator divides physically contiguous memory
2318 blocks into "zones", where each zone is a power of two number of
2319 pages. This option selects the largest power of two that the kernel
2320 keeps in the memory allocator. If you need to allocate very large
2321 blocks of physically contiguous memory, then you may need to
2322 increase this value.
2323
2324 This config option is actually maximum order plus one. For example,
2325 a value of 11 means that the largest free memory block is 2^10 pages.
2326
2327 The page size is not necessarily 4KB. Keep this in mind
2328 when choosing a value for this option.
2329
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330config BOARD_SCACHE
2331 bool
2332
2333config IP22_CPU_SCACHE
2334 bool
2335 select BOARD_SCACHE
2336
Chris Dearman9318c512006-06-20 17:15:20 +01002337#
2338# Support for a MIPS32 / MIPS64 style S-caches
2339#
2340config MIPS_CPU_SCACHE
2341 bool
2342 select BOARD_SCACHE
2343
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344config R5000_CPU_SCACHE
2345 bool
2346 select BOARD_SCACHE
2347
2348config RM7000_CPU_SCACHE
2349 bool
2350 select BOARD_SCACHE
2351
2352config SIBYTE_DMA_PAGEOPS
2353 bool "Use DMA to clear/copy pages"
2354 depends on CPU_SB1
2355 help
2356 Instead of using the CPU to zero and copy pages, use a Data Mover
2357 channel. These DMA channels are otherwise unused by the standard
2358 SiByte Linux port. Seems to give a small performance benefit.
2359
2360config CPU_HAS_PREFETCH
Ralf Baechlec8094b52005-08-05 14:28:54 +00002361 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362
Florian Fainelli3165c842012-01-31 18:18:43 +01002363config CPU_GENERIC_DUMP_TLB
2364 bool
Paul Burtonc2aeaae2019-07-22 22:00:03 +00002365 default y if !(CPU_R3000 || CPU_TX39XX)
Florian Fainelli3165c842012-01-31 18:18:43 +01002366
Paul Burtonc92e47e2018-11-07 23:14:02 +00002367config MIPS_FP_SUPPORT
Paul Burton183b40f2018-11-07 23:14:11 +00002368 bool "Floating Point support" if EXPERT
2369 default y
2370 help
2371 Select y to include support for floating point in the kernel
2372 including initialization of FPU hardware, FP context save & restore
2373 and emulation of an FPU where necessary. Without this support any
2374 userland program attempting to use floating point instructions will
2375 receive a SIGILL.
2376
2377 If you know that your userland will not attempt to use floating point
2378 instructions then you can say n here to shrink the kernel a little.
2379
2380 If unsure, say y.
Paul Burtonc92e47e2018-11-07 23:14:02 +00002381
Paul Burton97f7dcb2018-11-07 23:14:02 +00002382config CPU_R2300_FPU
2383 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002384 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002385 default y if CPU_R3000 || CPU_TX39XX
2386
Paul Burton54746822019-08-31 15:40:43 +00002387config CPU_R3K_TLB
2388 bool
2389
Florian Fainelli91405eb2012-01-31 18:18:44 +01002390config CPU_R4K_FPU
2391 bool
Paul Burtonc92e47e2018-11-07 23:14:02 +00002392 depends on MIPS_FP_SUPPORT
Paul Burton97f7dcb2018-11-07 23:14:02 +00002393 default y if !CPU_R2300_FPU
Florian Fainelli91405eb2012-01-31 18:18:44 +01002394
Florian Fainelli62cedc42012-01-31 18:18:45 +01002395config CPU_R4K_CACHE_TLB
2396 bool
Paul Burton54746822019-08-31 15:40:43 +00002397 default y if !(CPU_R3K_TLB || CPU_SB1 || CPU_CAVIUM_OCTEON)
Florian Fainelli62cedc42012-01-31 18:18:45 +01002398
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002399config MIPS_MT_SMP
Markos Chandrasa92b7f82014-04-08 11:59:10 +01002400 bool "MIPS MT SMP support (1 TC on each available VPE)"
Paul Burton5cbf9682017-08-07 16:01:16 -07002401 default y
Paul Burton527f1022017-08-07 16:18:04 -07002402 depends on SYS_SUPPORTS_MULTITHREADING && !CPU_MIPSR6 && !CPU_MICROMIPS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002403 select CPU_MIPSR2_IRQ_VI
Chris Dearmand725cf32007-05-08 14:05:39 +01002404 select CPU_MIPSR2_IRQ_EI
Steven J. Hillc080faa2013-10-04 16:23:28 -05002405 select SYNC_R4K
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002406 select MIPS_MT
2407 select SMP
Ralf Baechle87353d82007-11-19 12:23:51 +00002408 select SMP_UP
Steven J. Hillc080faa2013-10-04 16:23:28 -05002409 select SYS_SUPPORTS_SMP
2410 select SYS_SUPPORTS_SCHED_SMT
Al Cooper399aaa22012-07-13 16:44:53 -04002411 select MIPS_PERF_SHARED_TC_COUNTERS
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002412 help
Steven J. Hillc080faa2013-10-04 16:23:28 -05002413 This is a kernel model which is known as SMVP. This is supported
2414 on cores with the MT ASE and uses the available VPEs to implement
2415 virtual processors which supports SMP. This is equivalent to the
2416 Intel Hyperthreading feature. For further information go to
2417 <http://www.imgtec.com/mips/mips-multithreading.asp>.
Ralf Baechle59d6ab82006-10-06 17:36:20 +01002418
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002419config MIPS_MT
2420 bool
2421
Ralf Baechle0ab7aef2007-03-02 20:42:04 +00002422config SCHED_SMT
2423 bool "SMT (multithreading) scheduler support"
2424 depends on SYS_SUPPORTS_SCHED_SMT
2425 default n
2426 help
2427 SMT scheduler support improves the CPU scheduler's decision making
2428 when dealing with MIPS MT enabled cores at a cost of slightly
2429 increased overhead in some places. If unsure say N here.
2430
2431config SYS_SUPPORTS_SCHED_SMT
2432 bool
2433
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002434config SYS_SUPPORTS_MULTITHREADING
2435 bool
2436
Ralf Baechlef088fc82006-04-05 09:45:47 +01002437config MIPS_MT_FPAFF
2438 bool "Dynamic FPU affinity for FP-intensive threads"
Ralf Baechlef088fc82006-04-05 09:45:47 +01002439 default y
Ralf Baechleb6336482014-05-23 16:29:44 +02002440 depends on MIPS_MT_SMP
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002441
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002442config MIPSR2_TO_R6_EMULATOR
2443 bool "MIPS R2-to-R6 emulator"
Paul Burton9eaa9a82016-10-17 15:34:37 +01002444 depends on CPU_MIPSR6
Paul Burtonc92e47e2018-11-07 23:14:02 +00002445 depends on MIPS_FP_SUPPORT
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002446 default y
2447 help
2448 Choose this option if you want to run non-R6 MIPS userland code.
2449 Even if you say 'Y' here, the emulator will still be disabled by
Markos Chandras07edf0d2015-03-10 12:30:56 +00002450 default. You can enable it using the 'mipsr2emu' kernel option.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002451 The only reason this is a build-time option is to save ~14K from the
2452 final kernel image.
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00002453
James Hoganf35764e2018-01-15 20:54:35 +00002454config SYS_SUPPORTS_VPE_LOADER
2455 bool
2456 depends on SYS_SUPPORTS_MULTITHREADING
2457 help
2458 Indicates that the platform supports the VPE loader, and provides
2459 physical_memsize.
2460
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002461config MIPS_VPE_LOADER
2462 bool "VPE loader support."
James Hoganf35764e2018-01-15 20:54:35 +00002463 depends on SYS_SUPPORTS_VPE_LOADER && MODULES
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002464 select CPU_MIPSR2_IRQ_VI
2465 select CPU_MIPSR2_IRQ_EI
Ralf Baechle07cc0c92007-07-27 19:31:10 +01002466 select MIPS_MT
2467 help
2468 Includes a loader for loading an elf relocatable object
2469 onto another VPE and running it.
Ralf Baechlef088fc82006-04-05 09:45:47 +01002470
Deng-Cheng Zhu17a1d522013-10-30 15:52:07 -05002471config MIPS_VPE_LOADER_CMP
2472 bool
2473 default "y"
2474 depends on MIPS_VPE_LOADER && MIPS_CMP
2475
Deng-Cheng Zhu1a2a6d72013-10-30 15:52:06 -05002476config MIPS_VPE_LOADER_MT
2477 bool
2478 default "y"
2479 depends on MIPS_VPE_LOADER && !MIPS_CMP
2480
Ralf Baechlee01402b2005-07-14 15:57:16 +00002481config MIPS_VPE_LOADER_TOM
2482 bool "Load VPE program into memory hidden from linux"
2483 depends on MIPS_VPE_LOADER
2484 default y
2485 help
2486 The loader can use memory that is present but has been hidden from
2487 Linux using the kernel command line option "mem=xxMB". It's up to
2488 you to ensure the amount you put in the option and the space your
2489 program requires is less or equal to the amount physically present.
2490
Ralf Baechlee01402b2005-07-14 15:57:16 +00002491config MIPS_VPE_APSP_API
Ralf Baechle5e83d432005-10-29 19:32:41 +01002492 bool "Enable support for AP/SP API (RTLX)"
2493 depends on MIPS_VPE_LOADER
Ralf Baechlee01402b2005-07-14 15:57:16 +00002494
Deng-Cheng Zhuda615cf2014-01-01 16:29:03 +01002495config MIPS_VPE_APSP_API_CMP
2496 bool
2497 default "y"
2498 depends on MIPS_VPE_APSP_API && MIPS_CMP
2499
Deng-Cheng Zhu2c973ef2014-01-01 16:26:46 +01002500config MIPS_VPE_APSP_API_MT
2501 bool
2502 default "y"
2503 depends on MIPS_VPE_APSP_API && !MIPS_CMP
2504
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002505config MIPS_CMP
Paul Burton5cac93b2014-01-15 10:32:00 +00002506 bool "MIPS CMP framework support (DEPRECATED)"
Markos Chandras56763192015-07-09 10:40:38 +01002507 depends on SYS_SUPPORTS_MIPS_CMP && !CPU_MIPSR6
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002508 select SMP
Tim Andersoneb9b5142009-06-17 16:40:34 -07002509 select SYNC_R4K
Markos Chandrasb10b43b2014-07-22 09:29:34 +01002510 select SYS_SUPPORTS_SMP
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002511 select WEAK_ORDERING
2512 default n
2513 help
Paul Burton044505c2014-01-15 10:31:58 +00002514 Select this if you are using a bootloader which implements the "CMP
2515 framework" protocol (ie. YAMON) and want your kernel to make use of
2516 its ability to start secondary CPUs.
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002517
Paul Burton5cac93b2014-01-15 10:32:00 +00002518 Unless you have a specific need, you should use CONFIG_MIPS_CPS
2519 instead of this.
2520
Paul Burton0ee958e2014-01-15 10:31:53 +00002521config MIPS_CPS
2522 bool "MIPS Coherent Processing System support"
Paul Burton5a3e7c02016-02-03 03:15:33 +00002523 depends on SYS_SUPPORTS_MIPS_CPS
Paul Burton0ee958e2014-01-15 10:31:53 +00002524 select MIPS_CM
Paul Burton1d8f1f52014-04-14 14:13:57 +01002525 select MIPS_CPS_PM if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002526 select SMP
2527 select SYNC_R4K if (CEVT_R4K || CSRC_R4K)
Paul Burton1d8f1f52014-04-14 14:13:57 +01002528 select SYS_SUPPORTS_HOTPLUG_CPU
Paul Burtonc8b77122017-06-02 14:48:52 -07002529 select SYS_SUPPORTS_SCHED_SMT if CPU_MIPSR6
Paul Burton0ee958e2014-01-15 10:31:53 +00002530 select SYS_SUPPORTS_SMP
2531 select WEAK_ORDERING
Wei Lid8d32762020-12-03 14:54:43 +08002532 select GENERIC_IRQ_MIGRATION if HOTPLUG_CPU
Paul Burton0ee958e2014-01-15 10:31:53 +00002533 help
2534 Select this if you wish to run an SMP kernel across multiple cores
2535 within a MIPS Coherent Processing System. When this option is
2536 enabled the kernel will probe for other cores and boot them with
2537 no external assistance. It is safe to enable this when hardware
2538 support is unavailable.
2539
Paul Burton3179d372014-04-14 11:00:56 +01002540config MIPS_CPS_PM
Markos Chandras39a59592014-09-18 16:09:49 +01002541 depends on MIPS_CPS
Paul Burton3179d372014-04-14 11:00:56 +01002542 bool
2543
Paul Burton9f98f3d2014-01-15 10:31:51 +00002544config MIPS_CM
2545 bool
Paul Burton3c9b4162017-08-12 19:49:42 -07002546 select MIPS_CPC
Paul Burton9f98f3d2014-01-15 10:31:51 +00002547
Paul Burton9c38cf42014-01-15 10:31:52 +00002548config MIPS_CPC
2549 bool
Ralf Baechle26009902006-04-05 09:45:45 +01002550
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551config SB1_PASS_2_WORKAROUNDS
2552 bool
2553 depends on CPU_SB1 && (CPU_SB1_PASS_2_2 || CPU_SB1_PASS_2)
2554 default y
2555
2556config SB1_PASS_2_1_WORKAROUNDS
2557 bool
2558 depends on CPU_SB1 && CPU_SB1_PASS_2
2559 default y
2560
Markos Chandras9e2b5372014-07-21 08:46:14 +01002561choice
2562 prompt "SmartMIPS or microMIPS ASE support"
2563
2564config CPU_NEEDS_NO_SMARTMIPS_OR_MICROMIPS
2565 bool "None"
2566 help
2567 Select this if you want neither microMIPS nor SmartMIPS support
2568
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002569config CPU_HAS_SMARTMIPS
2570 depends on SYS_SUPPORTS_SMARTMIPS
Markos Chandras9e2b5372014-07-21 08:46:14 +01002571 bool "SmartMIPS"
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002572 help
2573 SmartMIPS is a extension of the MIPS32 architecture aimed at
2574 increased security at both hardware and software level for
2575 smartcards. Enabling this option will allow proper use of the
2576 SmartMIPS instructions by Linux applications. However a kernel with
2577 this option will not work on a MIPS core without SmartMIPS core. If
2578 you don't know you probably don't have SmartMIPS and should say N
2579 here.
2580
Steven J. Hillbce86082013-03-25 13:27:11 -05002581config CPU_MICROMIPS
Leonid Yegoshin7fd08ca2014-10-27 10:34:11 +00002582 depends on 32BIT && SYS_SUPPORTS_MICROMIPS && !CPU_MIPSR6
Markos Chandras9e2b5372014-07-21 08:46:14 +01002583 bool "microMIPS"
Steven J. Hillbce86082013-03-25 13:27:11 -05002584 help
2585 When this option is enabled the kernel will be built using the
2586 microMIPS ISA
2587
Markos Chandras9e2b5372014-07-21 08:46:14 +01002588endchoice
2589
Paul Burtona5e9a692014-01-27 15:23:10 +00002590config CPU_HAS_MSA
Paul Burton0ce34172015-07-27 12:58:27 -07002591 bool "Support for the MIPS SIMD Architecture"
Paul Burtona5e9a692014-01-27 15:23:10 +00002592 depends on CPU_SUPPORTS_MSA
Paul Burtonc92e47e2018-11-07 23:14:02 +00002593 depends on MIPS_FP_SUPPORT
Paul Burton2a6cb6692014-07-11 16:47:14 +01002594 depends on 64BIT || MIPS_O32_FP64_SUPPORT
Paul Burtona5e9a692014-01-27 15:23:10 +00002595 help
2596 MIPS SIMD Architecture (MSA) introduces 128 bit wide vector registers
2597 and a set of SIMD instructions to operate on them. When this option
Paul Burton1db1af82014-01-27 15:23:11 +00002598 is enabled the kernel will support allocating & switching MSA
2599 vector register contexts. If you know that your kernel will only be
2600 running on CPUs which do not support MSA or that your userland will
2601 not be making use of it then you may wish to say N here to reduce
2602 the size & complexity of your kernel.
Paul Burtona5e9a692014-01-27 15:23:10 +00002603
2604 If unsure, say Y.
2605
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606config CPU_HAS_WB
Ralf Baechlef7062dd2006-04-24 14:58:53 +01002607 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002608
Kevin Cernekeedf0ac8a2011-11-16 01:25:45 +00002609config XKS01
2610 bool
2611
Jiaxun Yangba9196d2020-01-13 18:14:59 +08002612config CPU_HAS_DIEI
2613 depends on !CPU_DIEI_BROKEN
2614 bool
2615
2616config CPU_DIEI_BROKEN
2617 bool
2618
Florian Fainelli8256b172016-02-09 12:55:51 -08002619config CPU_HAS_RIXI
2620 bool
2621
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002622config CPU_NO_LOAD_STORE_LR
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002623 bool
2624 help
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002625 CPU lacks support for unaligned load and store instructions:
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002626 LWL, LWR, SWL, SWR (Load/store word left/right).
Alexander Lobakin18d84e2e2020-01-22 13:58:50 +03002627 LDL, LDR, SDL, SDR (Load/store doubleword left/right, for 64bit
2628 systems).
Yasha Cherikovsky932afde2018-09-26 14:16:15 +03002629
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002630#
2631# Vectored interrupt mode is an R2 feature
2632#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002633config CPU_MIPSR2_IRQ_VI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002634 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002635
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002636#
2637# Extended interrupt mode is an R2 feature
2638#
Ralf Baechlee01402b2005-07-14 15:57:16 +00002639config CPU_MIPSR2_IRQ_EI
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002640 bool
Ralf Baechlee01402b2005-07-14 15:57:16 +00002641
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642config CPU_HAS_SYNC
2643 bool
2644 depends on !CPU_R3000
2645 default y
2646
2647#
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002648# CPU non-features
2649#
2650config CPU_DADDI_WORKAROUNDS
2651 bool
2652
2653config CPU_R4000_WORKAROUNDS
2654 bool
2655 select CPU_R4400_WORKAROUNDS
2656
2657config CPU_R4400_WORKAROUNDS
2658 bool
2659
Paul Burton071d2f02019-10-01 23:04:32 +00002660config CPU_R4X00_BUGS64
2661 bool
2662 default y if SYS_HAS_CPU_R4X00 && 64BIT && (TARGET_ISA_REV < 1)
2663
Paul Burton4edf00a2016-05-06 14:36:23 +01002664config MIPS_ASID_SHIFT
2665 int
2666 default 6 if CPU_R3000 || CPU_TX39XX
Paul Burton4edf00a2016-05-06 14:36:23 +01002667 default 0
2668
2669config MIPS_ASID_BITS
2670 int
Paul Burton2db003a2016-05-06 14:36:24 +01002671 default 0 if MIPS_ASID_BITS_VARIABLE
Paul Burton4edf00a2016-05-06 14:36:23 +01002672 default 6 if CPU_R3000 || CPU_TX39XX
2673 default 8
2674
Paul Burton2db003a2016-05-06 14:36:24 +01002675config MIPS_ASID_BITS_VARIABLE
2676 bool
2677
Marcin Nowakowski4a5dc512018-02-09 22:11:06 +00002678config MIPS_CRC_SUPPORT
2679 bool
2680
Thomas Bogendoerfer802b83622020-08-24 18:32:43 +02002681# R4600 erratum. Due to the lack of errata information the exact
2682# technical details aren't known. I've experimentally found that disabling
2683# interrupts during indexed I-cache flushes seems to be sufficient to deal
2684# with the issue.
2685config WAR_R4600_V1_INDEX_ICACHEOP
2686 bool
2687
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002688# Pleasures of the R4600 V1.x. Cite from the IDT R4600 V1.7 errata:
2689#
2690# 18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D,
2691# Hit_Invalidate_D and Create_Dirty_Excl_D should only be
2692# executed if there is no other dcache activity. If the dcache is
Colin Ian King18ff14c2020-10-27 18:34:30 +00002693# accessed for another instruction immediately preceding when these
Thomas Bogendoerfer5e5b6522020-08-24 18:32:44 +02002694# cache instructions are executing, it is possible that the dcache
2695# tag match outputs used by these cache instructions will be
2696# incorrect. These cache instructions should be preceded by at least
2697# four instructions that are not any kind of load or store
2698# instruction.
2699#
2700# This is not allowed: lw
2701# nop
2702# nop
2703# nop
2704# cache Hit_Writeback_Invalidate_D
2705#
2706# This is allowed: lw
2707# nop
2708# nop
2709# nop
2710# nop
2711# cache Hit_Writeback_Invalidate_D
2712config WAR_R4600_V1_HIT_CACHEOP
2713 bool
2714
Thomas Bogendoerfer44def342020-08-24 18:32:45 +02002715# Writeback and invalidate the primary cache dcache before DMA.
2716#
2717# R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,
2718# Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only
2719# operate correctly if the internal data cache refill buffer is empty. These
2720# CACHE instructions should be separated from any potential data cache miss
2721# by a load instruction to an uncached address to empty the response buffer."
2722# (Revision 2.0 device errata from IDT available on https://www.idt.com/
2723# in .pdf format.)
2724config WAR_R4600_V2_HIT_CACHEOP
2725 bool
2726
Thomas Bogendoerfer24a1c022020-08-24 18:32:47 +02002727# From TX49/H2 manual: "If the instruction (i.e. CACHE) is issued for
2728# the line which this instruction itself exists, the following
2729# operation is not guaranteed."
2730#
2731# Workaround: do two phase flushing for Index_Invalidate_I
2732config WAR_TX49XX_ICACHE_INDEX_INV
2733 bool
2734
Thomas Bogendoerfer886ee132020-08-24 18:32:48 +02002735# The RM7000 processors and the E9000 cores have a bug (though PMC-Sierra
2736# opposes it being called that) where invalid instructions in the same
2737# I-cache line worth of instructions being fetched may case spurious
2738# exceptions.
2739config WAR_ICACHE_REFILLS
2740 bool
2741
Thomas Bogendoerfer256ec482020-08-24 18:32:49 +02002742# On the R10000 up to version 2.6 (not sure about 2.7) there is a bug that
2743# may cause ll / sc and lld / scd sequences to execute non-atomically.
2744config WAR_R10000_LLSC
2745 bool
2746
Thomas Bogendoerfera7fbed92020-08-24 18:32:50 +02002747# 34K core erratum: "Problems Executing the TLBR Instruction"
2748config WAR_MIPS34K_MISSED_ITLB
2749 bool
2750
Maciej W. Rozycki20d60d92007-10-23 12:43:11 +01002751#
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752# - Highmem only makes sense for the 32-bit kernel.
2753# - The current highmem code will only work properly on physically indexed
2754# caches such as R3000, SB1, R7000 or those that look like they're virtually
2755# indexed such as R4000/R4400 SC and MC versions or R10000. So for the
2756# moment we protect the user and offer the highmem option only on machines
2757# where it's known to be safe. This will not offer highmem on a few systems
2758# such as MIPS32 and MIPS64 CPUs which may have virtual and physically
2759# indexed CPUs but we're playing safe.
Ralf Baechle797798c2005-08-10 15:17:11 +00002760# - We use SYS_SUPPORTS_HIGHMEM to offer highmem only for systems where we
2761# know they might have memory configurations that could make use of highmem
2762# support.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763#
2764config HIGHMEM
2765 bool "High Memory Support"
Leonid Yegoshina6e18782013-12-03 10:22:26 +00002766 depends on 32BIT && CPU_SUPPORTS_HIGHMEM && SYS_SUPPORTS_HIGHMEM && !CPU_MIPS32_3_5_EVA
Thomas Gleixnera4c33e82020-11-03 10:27:25 +01002767 select KMAP_LOCAL
Ralf Baechle797798c2005-08-10 15:17:11 +00002768
2769config CPU_SUPPORTS_HIGHMEM
2770 bool
2771
2772config SYS_SUPPORTS_HIGHMEM
2773 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774
Franck Bui-Huu9693a852007-02-02 17:41:47 +01002775config SYS_SUPPORTS_SMARTMIPS
2776 bool
2777
Steven J. Hilla6a48342013-02-05 16:52:02 -06002778config SYS_SUPPORTS_MICROMIPS
2779 bool
2780
Ralf Baechle377cb1b2014-04-29 01:49:24 +02002781config SYS_SUPPORTS_MIPS16
2782 bool
2783 help
2784 This option must be set if a kernel might be executed on a MIPS16-
2785 enabled CPU even if MIPS16 is not actually being used. In other
2786 words, it makes the kernel MIPS16-tolerant.
2787
Paul Burtona5e9a692014-01-27 15:23:10 +00002788config CPU_SUPPORTS_MSA
2789 bool
2790
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002791config ARCH_FLATMEM_ENABLE
2792 def_bool y
Jiaxun Yang268a2d62019-10-20 22:43:13 +08002793 depends on !NUMA && !CPU_LOONGSON2EF
Yoichi Yuasab4819b52005-06-25 14:54:31 -07002794
Atsushi Nemotob1c6cd42006-07-03 00:09:47 +09002795config ARCH_SPARSEMEM_ENABLE
2796 bool
Mike Rapoport397dc002019-09-16 14:13:10 +03002797 select SPARSEMEM_STATIC if !SGI_IP27
Atsushi Nemoto31473742006-07-03 00:09:47 +09002798
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002799config NUMA
2800 bool "NUMA Support"
2801 depends on SYS_SUPPORTS_NUMA
Tiezhu Yangcf8194e2020-12-03 20:32:52 +08002802 select SMP
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002803 help
2804 Say Y to compile the kernel to support NUMA (Non-Uniform Memory
2805 Access). This option improves performance on systems with more
2806 than two nodes; on two node systems it is generally better to
Randy Dunlap172a37e2020-01-31 17:55:43 -08002807 leave it disabled; on single node systems leave this option
Ralf Baechled8cb4e12006-06-11 23:03:08 +01002808 disabled.
2809
2810config SYS_SUPPORTS_NUMA
2811 bool
2812
Thomas Bogendoerferf3c560a2020-01-09 13:23:31 +01002813config HAVE_SETUP_PER_CPU_AREA
2814 def_bool y
2815 depends on NUMA
2816
2817config NEED_PER_CPU_EMBED_FIRST_CHUNK
2818 def_bool y
2819 depends on NUMA
2820
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002821config RELOCATABLE
2822 bool "Relocatable kernel"
Serge Seminab7c01f2020-05-21 17:07:14 +03002823 depends on SYS_SUPPORTS_RELOCATABLE
2824 depends on CPU_MIPS32_R2 || CPU_MIPS64_R2 || \
2825 CPU_MIPS32_R5 || CPU_MIPS64_R5 || \
2826 CPU_MIPS32_R6 || CPU_MIPS64_R6 || \
Jinyang Hea307a4c2020-11-25 18:07:46 +08002827 CPU_P5600 || CAVIUM_OCTEON_SOC || \
2828 CPU_LOONGSON64
Matt Redfearn8c530ea2016-03-31 10:05:39 +01002829 help
2830 This builds a kernel image that retains relocation information
2831 so it can be loaded someplace besides the default 1MB.
2832 The relocations make the kernel binary about 15% larger,
2833 but are discarded at runtime
2834
Matt Redfearn069fd762016-03-31 10:05:34 +01002835config RELOCATION_TABLE_SIZE
2836 hex "Relocation table size"
2837 depends on RELOCATABLE
2838 range 0x0 0x01000000
Jinyang Hea307a4c2020-11-25 18:07:46 +08002839 default "0x00200000" if CPU_LOONGSON64
Matt Redfearn069fd762016-03-31 10:05:34 +01002840 default "0x00100000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002841 help
Matt Redfearn069fd762016-03-31 10:05:34 +01002842 A table of relocation data will be appended to the kernel binary
2843 and parsed at boot to fix up the relocated kernel.
2844
2845 This option allows the amount of space reserved for the table to be
2846 adjusted, although the default of 1Mb should be ok in most cases.
2847
2848 The build will fail and a valid size suggested if this is too small.
2849
2850 If unsure, leave at the default value.
2851
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002852config RANDOMIZE_BASE
2853 bool "Randomize the address of the kernel image"
2854 depends on RELOCATABLE
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002855 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002856 Randomizes the physical and virtual address at which the
2857 kernel image is loaded, as a security feature that
2858 deters exploit attempts relying on knowledge of the location
2859 of kernel internals.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002860
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002861 Entropy is generated using any coprocessor 0 registers available.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002862
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002863 The kernel will be offset by up to RANDOMIZE_BASE_MAX_OFFSET.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002864
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01002865 If unsure, say N.
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002866
2867config RANDOMIZE_BASE_MAX_OFFSET
2868 hex "Maximum kASLR offset" if EXPERT
2869 depends on RANDOMIZE_BASE
2870 range 0x0 0x40000000 if EVA || 64BIT
2871 range 0x0 0x08000000
2872 default "0x01000000"
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09002873 help
Matt Redfearn405bc8f2016-03-31 10:05:41 +01002874 When kASLR is active, this provides the maximum offset that will
2875 be applied to the kernel image. It should be set according to the
2876 amount of physical RAM available in the target system minus
2877 PHYSICAL_START and must be a power of 2.
2878
2879 This is limited by the size of KSEG0, 256Mb on 32-bit or 1Gb with
2880 EVA or 64-bit. The default is 16Mb.
2881
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07002882config NODES_SHIFT
2883 int
2884 default "6"
2885 depends on NEED_MULTIPLE_NODES
2886
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002887config HW_PERF_EVENTS
2888 bool "Enable hardware performance counter support for perf events"
Viresh Kumare2589582021-01-14 17:05:21 +05302889 depends on PERF_EVENTS && (CPU_MIPS32 || CPU_MIPS64 || CPU_R10000 || CPU_SB1 || CPU_CAVIUM_OCTEON || CPU_XLP || CPU_LOONGSON64)
Deng-Cheng Zhu14f70012010-10-12 19:37:22 +08002890 default y
2891 help
2892 Enable hardware performance counter support for perf events. If
2893 disabled, perf events will use software events only.
2894
Tiezhu Yangbe8fa1c2020-02-05 12:08:33 +08002895config DMI
2896 bool "Enable DMI scanning"
2897 depends on MACH_LOONGSON64
2898 select DMI_SCAN_MACHINE_NON_EFI_FALLBACK
2899 default y
2900 help
2901 Enabled scanning of DMI to identify machine quirks. Say Y
2902 here unless you have verified that your setup is not
2903 affected by entries in the DMI blacklist. Required by PNP
2904 BIOS code.
2905
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906config SMP
2907 bool "Multi-Processing support"
Ralf Baechlee73ea272006-06-04 11:51:46 +01002908 depends on SYS_SUPPORTS_SMP
2909 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08002911 a system with only one CPU, say N. If you have a system with more
2912 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913
Robert Graffham4a474152014-01-23 15:55:29 -08002914 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915 machines, but will use only one CPU of a multiprocessor machine. If
2916 you say Y here, the kernel will run on many, but not all,
Robert Graffham4a474152014-01-23 15:55:29 -08002917 uniprocessor machines. On a uniprocessor machine, the kernel
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918 will run faster if you say N here.
2919
2920 People using multiprocessor machines who say Y here should also say
2921 Y to "Enhanced Real Time Clock Support", below.
2922
Adrian Bunk03502fa2008-02-03 15:50:21 +02002923 See also the SMP-HOWTO available at
Alexander A. Klimovef054ad2020-07-14 21:12:26 +02002924 <https://www.tldp.org/docs.html#howto>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925
2926 If you don't know what to do here, say N.
2927
Matt Redfearn7840d612016-07-07 08:50:40 +01002928config HOTPLUG_CPU
2929 bool "Support for hot-pluggable CPUs"
2930 depends on SMP && SYS_SUPPORTS_HOTPLUG_CPU
2931 help
2932 Say Y here to allow turning CPUs off and on. CPUs can be
2933 controlled through /sys/devices/system/cpu.
2934 (Note: power management support will enable this option
2935 automatically on SMP systems. )
2936 Say N if you want to disable CPU hotplug.
2937
Ralf Baechle87353d82007-11-19 12:23:51 +00002938config SMP_UP
2939 bool
2940
Ralf Baechle4a16ff42008-10-04 00:06:29 +01002941config SYS_SUPPORTS_MIPS_CMP
2942 bool
2943
Paul Burton0ee958e2014-01-15 10:31:53 +00002944config SYS_SUPPORTS_MIPS_CPS
2945 bool
2946
Ralf Baechlee73ea272006-06-04 11:51:46 +01002947config SYS_SUPPORTS_SMP
2948 bool
2949
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002950config NR_CPUS_DEFAULT_4
2951 bool
2952
2953config NR_CPUS_DEFAULT_8
2954 bool
2955
2956config NR_CPUS_DEFAULT_16
2957 bool
2958
2959config NR_CPUS_DEFAULT_32
2960 bool
2961
2962config NR_CPUS_DEFAULT_64
2963 bool
2964
Linus Torvalds1da177e2005-04-16 15:20:36 -07002965config NR_CPUS
Jayachandran Ca91796a2014-04-29 20:07:40 +05302966 int "Maximum number of CPUs (2-256)"
2967 range 2 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968 depends on SMP
Ralf Baechle130e2fb2007-02-06 16:53:15 +00002969 default "4" if NR_CPUS_DEFAULT_4
2970 default "8" if NR_CPUS_DEFAULT_8
2971 default "16" if NR_CPUS_DEFAULT_16
2972 default "32" if NR_CPUS_DEFAULT_32
2973 default "64" if NR_CPUS_DEFAULT_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974 help
2975 This allows you to specify the maximum number of CPUs which this
2976 kernel will support. The maximum supported value is 32 for 32-bit
2977 kernel and 64 for 64-bit kernels; the minimum value which makes
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002978 sense is 1 for Qemu (useful only for kernel debugging purposes)
2979 and 2 for all others.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002980
2981 This is purely to save memory - each supported CPU adds
Atsushi Nemoto72ede9b2007-03-18 01:01:39 +09002982 approximately eight kilobytes to the kernel image. For best
2983 performance should round up your number of processors to the next
2984 power of two.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985
Al Cooper399aaa22012-07-13 16:44:53 -04002986config MIPS_PERF_SHARED_TC_COUNTERS
2987 bool
2988
David Daney7820b842017-09-28 12:34:04 -05002989config MIPS_NR_CPU_NR_MAP_1024
2990 bool
2991
2992config MIPS_NR_CPU_NR_MAP
2993 int
2994 depends on SMP
2995 default 1024 if MIPS_NR_CPU_NR_MAP_1024
2996 default NR_CPUS if !MIPS_NR_CPU_NR_MAP_1024
2997
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09002998#
2999# Timer Interrupt Frequency Configuration
3000#
3001
3002choice
3003 prompt "Timer frequency"
3004 default HZ_250
3005 help
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003006 Allows the configuration of the timer frequency.
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003007
Paul Burton67596572015-09-22 10:16:39 -07003008 config HZ_24
3009 bool "24 HZ" if SYS_SUPPORTS_24HZ || SYS_SUPPORTS_ARBIT_HZ
3010
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003011 config HZ_48
Ralf Baechle0f873582008-02-25 16:55:29 +00003012 bool "48 HZ" if SYS_SUPPORTS_48HZ || SYS_SUPPORTS_ARBIT_HZ
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003013
3014 config HZ_100
3015 bool "100 HZ" if SYS_SUPPORTS_100HZ || SYS_SUPPORTS_ARBIT_HZ
3016
3017 config HZ_128
3018 bool "128 HZ" if SYS_SUPPORTS_128HZ || SYS_SUPPORTS_ARBIT_HZ
3019
3020 config HZ_250
3021 bool "250 HZ" if SYS_SUPPORTS_250HZ || SYS_SUPPORTS_ARBIT_HZ
3022
3023 config HZ_256
3024 bool "256 HZ" if SYS_SUPPORTS_256HZ || SYS_SUPPORTS_ARBIT_HZ
3025
3026 config HZ_1000
3027 bool "1000 HZ" if SYS_SUPPORTS_1000HZ || SYS_SUPPORTS_ARBIT_HZ
3028
3029 config HZ_1024
3030 bool "1024 HZ" if SYS_SUPPORTS_1024HZ || SYS_SUPPORTS_ARBIT_HZ
3031
3032endchoice
3033
Paul Burton67596572015-09-22 10:16:39 -07003034config SYS_SUPPORTS_24HZ
3035 bool
3036
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003037config SYS_SUPPORTS_48HZ
3038 bool
3039
3040config SYS_SUPPORTS_100HZ
3041 bool
3042
3043config SYS_SUPPORTS_128HZ
3044 bool
3045
3046config SYS_SUPPORTS_250HZ
3047 bool
3048
3049config SYS_SUPPORTS_256HZ
3050 bool
3051
3052config SYS_SUPPORTS_1000HZ
3053 bool
3054
3055config SYS_SUPPORTS_1024HZ
3056 bool
3057
3058config SYS_SUPPORTS_ARBIT_HZ
3059 bool
Paul Burton67596572015-09-22 10:16:39 -07003060 default y if !SYS_SUPPORTS_24HZ && \
3061 !SYS_SUPPORTS_48HZ && \
3062 !SYS_SUPPORTS_100HZ && \
3063 !SYS_SUPPORTS_128HZ && \
3064 !SYS_SUPPORTS_250HZ && \
3065 !SYS_SUPPORTS_256HZ && \
3066 !SYS_SUPPORTS_1000HZ && \
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003067 !SYS_SUPPORTS_1024HZ
3068
3069config HZ
3070 int
Paul Burton67596572015-09-22 10:16:39 -07003071 default 24 if HZ_24
Atsushi Nemoto1723b4a2006-06-20 00:19:13 +09003072 default 48 if HZ_48
3073 default 100 if HZ_100
3074 default 128 if HZ_128
3075 default 250 if HZ_250
3076 default 256 if HZ_256
3077 default 1000 if HZ_1000
3078 default 1024 if HZ_1024
3079
Deng-Cheng Zhu96685b12015-03-07 10:30:19 -08003080config SCHED_HRTICK
3081 def_bool HIGH_RES_TIMERS
3082
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003083config KEXEC
Kees Cook7d607172013-01-16 18:53:19 -08003084 bool "Kexec system call"
Dave Young2965faa2015-09-09 15:38:55 -07003085 select KEXEC_CORE
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003086 help
3087 kexec is a system call that implements the ability to shutdown your
3088 current kernel, and to start another kernel. It is like a reboot
David Sterba3dde6ad2007-05-09 07:12:20 +02003089 but it is independent of the system firmware. And like a reboot
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003090 you can start any kernel with it, not just Linux.
3091
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02003092 The name comes from the similarity to the exec system call.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003093
3094 It is an ongoing process to be certain the hardware in a machine
3095 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02003096 initially work for you. As of this writing the exact hardware
3097 interface is strongly in flux, so no good recommendation can be
3098 made.
Atsushi Nemotoea6e9422007-01-16 23:29:11 +09003099
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003100config CRASH_DUMP
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003101 bool "Kernel crash dumps"
3102 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003103 Generate crash dump after being started by kexec.
3104 This should be normally only set in special crash dump kernels
3105 which are loaded in the main kernel with kexec-tools into
3106 a specially reserved region and then later executed after
3107 a crash by kdump/kexec. The crash dump kernel must be compiled
3108 to a memory address not used by the main kernel or firmware using
3109 PHYSICAL_START.
3110
3111config PHYSICAL_START
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003112 hex "Physical address where the kernel is loaded"
Maciej W. Rozycki8bda3e22018-03-26 19:11:51 +01003113 default "0xffffffff84000000"
Marcin Nowakowskibff323d2016-12-02 09:58:29 +01003114 depends on CRASH_DUMP
3115 help
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +02003116 This gives the CKSEG0 or KSEG0 address where the kernel is loaded.
3117 If you plan to use kernel for capturing the crash dump change
3118 this value to start of the reserved region (the "X" value as
3119 specified in the "crashkernel=YM@XM" command line boot parameter
3120 passed to the panic-ed kernel).
3121
Paul Burton597ce172013-11-22 13:12:07 +00003122config MIPS_O32_FP64_SUPPORT
Paul Burtonb7f1e272018-11-07 23:13:58 +00003123 bool "Support for O32 binaries using 64-bit FP" if !CPU_MIPSR6
Paul Burton597ce172013-11-22 13:12:07 +00003124 depends on 32BIT || MIPS32_O32
Paul Burton597ce172013-11-22 13:12:07 +00003125 help
3126 When this is enabled, the kernel will support use of 64-bit floating
3127 point registers with binaries using the O32 ABI along with the
3128 EF_MIPS_FP64 ELF header flag (typically built with -mfp64). On
3129 32-bit MIPS systems this support is at the cost of increasing the
3130 size and complexity of the compiled FPU emulator. Thus if you are
3131 running a MIPS32 system and know that none of your userland binaries
3132 will require 64-bit floating point, you may wish to reduce the size
3133 of your kernel & potentially improve FP emulation performance by
3134 saying N here.
3135
Paul Burton06e2e882014-02-14 17:55:18 +00003136 Although binutils currently supports use of this flag the details
3137 concerning its effect upon the O32 ABI in userland are still being
Colin Ian King18ff14c2020-10-27 18:34:30 +00003138 worked on. In order to avoid userland becoming dependent upon current
Paul Burton06e2e882014-02-14 17:55:18 +00003139 behaviour before the details have been finalised, this option should
3140 be considered experimental and only enabled by those working upon
3141 said details.
3142
3143 If unsure, say N.
Paul Burton597ce172013-11-22 13:12:07 +00003144
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003145config USE_OF
Jonas Gorski0b3e06f2012-09-18 11:28:54 +02003146 bool
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003147 select OF
Stephen Neuendorffere6ce1322010-11-18 15:54:56 -08003148 select OF_EARLY_FLATTREE
Grant Likelyabd23632012-02-24 08:07:06 -07003149 select IRQ_DOMAIN
Dezhong Diaof2ffa5a2010-10-13 00:52:46 -06003150
Dengcheng Zhu2fe8ea32018-09-11 14:49:24 -07003151config UHI_BOOT
3152 bool
3153
Andrew Bresticker7fafb062014-08-21 13:04:20 -07003154config BUILTIN_DTB
3155 bool
3156
Jonas Gorski1da8f172015-04-12 12:24:58 +02003157choice
Jonas Gorski5b24d522015-10-12 13:13:01 +02003158 prompt "Kernel appended dtb support" if USE_OF
Jonas Gorski1da8f172015-04-12 12:24:58 +02003159 default MIPS_NO_APPENDED_DTB
3160
3161 config MIPS_NO_APPENDED_DTB
3162 bool "None"
3163 help
3164 Do not enable appended dtb support.
3165
Aaro Koskinen87db5372015-09-11 17:46:14 +03003166 config MIPS_ELF_APPENDED_DTB
3167 bool "vmlinux"
3168 help
3169 With this option, the boot code will look for a device tree binary
3170 DTB) included in the vmlinux ELF section .appended_dtb. By default
3171 it is empty and the DTB can be appended using binutils command
3172 objcopy:
3173
3174 objcopy --update-section .appended_dtb=<filename>.dtb vmlinux
3175
Colin Ian King18ff14c2020-10-27 18:34:30 +00003176 This is meant as a backward compatibility convenience for those
Aaro Koskinen87db5372015-09-11 17:46:14 +03003177 systems with a bootloader that can't be upgraded to accommodate
3178 the documented boot protocol using a device tree.
3179
Jonas Gorski1da8f172015-04-12 12:24:58 +02003180 config MIPS_RAW_APPENDED_DTB
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003181 bool "vmlinux.bin or vmlinuz.bin"
Jonas Gorski1da8f172015-04-12 12:24:58 +02003182 help
3183 With this option, the boot code will look for a device tree binary
Jonas Gorskib8f54f22016-06-20 11:27:36 +02003184 DTB) appended to raw vmlinux.bin or vmlinuz.bin.
Jonas Gorski1da8f172015-04-12 12:24:58 +02003185 (e.g. cat vmlinux.bin <filename>.dtb > vmlinux_w_dtb).
3186
3187 This is meant as a backward compatibility convenience for those
3188 systems with a bootloader that can't be upgraded to accommodate
3189 the documented boot protocol using a device tree.
3190
3191 Beware that there is very little in terms of protection against
3192 this option being confused by leftover garbage in memory that might
3193 look like a DTB header after a reboot if no actual DTB is appended
3194 to vmlinux.bin. Do not leave this option active in a production kernel
3195 if you don't intend to always append a DTB.
3196endchoice
3197
Jonas Gorski20249722015-10-12 13:13:02 +02003198choice
3199 prompt "Kernel command line type" if !CMDLINE_OVERRIDE
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003200 default MIPS_CMDLINE_FROM_DTB if USE_OF && !ATH79 && !MACH_INGENIC && \
Jiaxun Yang87fcfa72020-03-25 11:55:02 +08003201 !MACH_LOONGSON64 && !MIPS_MALTA && \
Jonas Gorski2bcef9b2015-10-12 13:13:03 +02003202 !CAVIUM_OCTEON_SOC
Jonas Gorski20249722015-10-12 13:13:02 +02003203 default MIPS_CMDLINE_FROM_BOOTLOADER
3204
3205 config MIPS_CMDLINE_FROM_DTB
3206 depends on USE_OF
3207 bool "Dtb kernel arguments if available"
3208
3209 config MIPS_CMDLINE_DTB_EXTEND
3210 depends on USE_OF
3211 bool "Extend dtb kernel arguments with bootloader arguments"
3212
3213 config MIPS_CMDLINE_FROM_BOOTLOADER
3214 bool "Bootloader kernel arguments if available"
Rabin Vincented47e152016-04-28 11:03:09 +02003215
3216 config MIPS_CMDLINE_BUILTIN_EXTEND
3217 depends on CMDLINE_BOOL
3218 bool "Extend builtin kernel arguments with bootloader arguments"
Jonas Gorski20249722015-10-12 13:13:02 +02003219endchoice
3220
Ralf Baechle5e83d432005-10-29 19:32:41 +01003221endmenu
3222
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +09003223config LOCKDEP_SUPPORT
3224 bool
3225 default y
3226
3227config STACKTRACE_SUPPORT
3228 bool
3229 default y
3230
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003231config PGTABLE_LEVELS
3232 int
Alex Belits3377e222017-02-16 17:27:34 -08003233 default 4 if PAGE_SIZE_4KB && MIPS_VA_BITS_48
Kirill A. Shutemova728ab52015-04-14 15:45:51 -07003234 default 3 if 64BIT && !PAGE_SIZE_64KB
3235 default 2
3236
Paul Burton6c359eb2018-07-27 18:23:20 -07003237config MIPS_AUTO_PFN_OFFSET
3238 bool
3239
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240menu "Bus options (PCI, PCMCIA, EISA, ISA, TC)"
3241
Paul Burtonc5611df2016-10-05 18:18:12 +01003242config PCI_DRIVERS_GENERIC
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003243 select PCI_DOMAINS_GENERIC if PCI
Paul Burtonc5611df2016-10-05 18:18:12 +01003244 bool
3245
3246config PCI_DRIVERS_LEGACY
3247 def_bool !PCI_DRIVERS_GENERIC
3248 select NO_GENERIC_PCI_IOPORT_MAP
Christoph Hellwig2eac9c22018-11-15 20:05:33 +01003249 select PCI_DOMAINS if PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250
3251#
3252# ISA support is now enabled via select. Too many systems still have the one
3253# or other ISA chip on the board that users don't know about so don't expect
3254# users to choose the right thing ...
3255#
3256config ISA
3257 bool
3258
Linus Torvalds1da177e2005-04-16 15:20:36 -07003259config TC
3260 bool "TURBOchannel support"
3261 depends on MACH_DECSTATION
3262 help
Justin P. Mattock50a23e62010-10-16 10:36:23 -07003263 TURBOchannel is a DEC (now Compaq (now HP)) bus for Alpha and MIPS
3264 processors. TURBOchannel programming specifications are available
3265 at:
3266 <ftp://ftp.hp.com/pub/alphaserver/archive/triadd/>
3267 and:
3268 <http://www.computer-refuge.org/classiccmp/ftp.digital.com/pub/DEC/TriAdd/>
3269 Linux driver support status is documented at:
3270 <http://www.linux-mips.org/wiki/DECstation>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003271
Linus Torvalds1da177e2005-04-16 15:20:36 -07003272config MMU
3273 bool
3274 default y
3275
Matt Redfearn109c32f2016-11-24 17:32:45 +00003276config ARCH_MMAP_RND_BITS_MIN
3277 default 12 if 64BIT
3278 default 8
3279
3280config ARCH_MMAP_RND_BITS_MAX
3281 default 18 if 64BIT
3282 default 15
3283
3284config ARCH_MMAP_RND_COMPAT_BITS_MIN
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003285 default 8
Matt Redfearn109c32f2016-11-24 17:32:45 +00003286
3287config ARCH_MMAP_RND_COMPAT_BITS_MAX
Enrico Weigelt, metux IT consult371a4152019-03-11 16:54:27 +01003288 default 15
Matt Redfearn109c32f2016-11-24 17:32:45 +00003289
Ralf Baechled865bea2007-10-11 23:46:10 +01003290config I8253
3291 bool
Russell King798778b2011-05-08 19:03:03 +01003292 select CLKSRC_I8253
Thomas Gleixner2d026122011-06-09 13:08:27 +00003293 select CLKEVT_I8253
Wu Zhangjin9726b432009-11-17 01:32:58 +08003294 select MIPS_EXTERNAL_TIMER
Ralf Baechled865bea2007-10-11 23:46:10 +01003295
Ralf Baechlee05eb3f2013-06-12 10:54:11 +02003296config ZONE_DMA
3297 bool
3298
Ralf Baechlecce335a2007-11-03 02:05:43 +00003299config ZONE_DMA32
3300 bool
3301
Linus Torvalds1da177e2005-04-16 15:20:36 -07003302endmenu
3303
Linus Torvalds1da177e2005-04-16 15:20:36 -07003304config TRAD_SIGNALS
3305 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003306
Linus Torvalds1da177e2005-04-16 15:20:36 -07003307config MIPS32_COMPAT
Ralf Baechle78aaf952014-12-19 01:18:03 +01003308 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003309
3310config COMPAT
3311 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003313config SYSVIPC_COMPAT
3314 bool
Atsushi Nemoto05e43962006-11-07 18:02:44 +09003315
Linus Torvalds1da177e2005-04-16 15:20:36 -07003316config MIPS32_O32
3317 bool "Kernel support for o32 binaries"
Ralf Baechle78aaf952014-12-19 01:18:03 +01003318 depends on 64BIT
3319 select ARCH_WANT_OLD_COMPAT_IPC
3320 select COMPAT
3321 select MIPS32_COMPAT
3322 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003323 help
3324 Select this option if you want to run o32 binaries. These are pure
3325 32-bit binaries as used by the 32-bit Linux/MIPS port. Most of
3326 existing binaries are in this format.
3327
3328 If unsure, say Y.
3329
3330config MIPS32_N32
3331 bool "Kernel support for n32 binaries"
Ralf Baechlec22eacf2015-01-03 12:10:23 +01003332 depends on 64BIT
Arnd Bergmann5a9372f2019-01-10 17:24:31 +01003333 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Ralf Baechle78aaf952014-12-19 01:18:03 +01003334 select COMPAT
3335 select MIPS32_COMPAT
3336 select SYSVIPC_COMPAT if SYSVIPC
Linus Torvalds1da177e2005-04-16 15:20:36 -07003337 help
3338 Select this option if you want to run n32 binaries. These are
3339 64-bit binaries using 32-bit quantities for addressing and certain
3340 data that would normally be 64-bit. They are used in special
3341 cases.
3342
3343 If unsure, say N.
3344
Ralf Baechle21162452007-02-09 17:08:58 +00003345menu "Power management options"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003346
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003347config ARCH_HIBERNATION_POSSIBLE
3348 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003349 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Wu Zhangjin363c55c2009-06-04 20:27:10 +08003350
Johannes Bergf4cb5702007-12-08 02:14:00 +01003351config ARCH_SUSPEND_POSSIBLE
3352 def_bool y
Ralf Baechle3f5b3e12009-07-02 11:48:07 +01003353 depends on SYS_SUPPORTS_HOTPLUG_CPU || !SMP
Johannes Bergf4cb5702007-12-08 02:14:00 +01003354
Ralf Baechle21162452007-02-09 17:08:58 +00003355source "kernel/power/Kconfig"
Rodolfo Giometti952fa952006-06-05 17:43:10 +02003356
Linus Torvalds1da177e2005-04-16 15:20:36 -07003357endmenu
3358
Viresh Kumar7a998932013-04-04 12:54:21 +00003359config MIPS_EXTERNAL_TIMER
3360 bool
3361
Viresh Kumar7a998932013-04-04 12:54:21 +00003362menu "CPU Power Management"
Paul Burtonc095eba2014-04-14 16:24:22 +01003363
3364if CPU_SUPPORTS_CPUFREQ && MIPS_EXTERNAL_TIMER
Viresh Kumar7a998932013-04-04 12:54:21 +00003365source "drivers/cpufreq/Kconfig"
Viresh Kumar7a998932013-04-04 12:54:21 +00003366endif
Wu Zhangjin9726b432009-11-17 01:32:58 +08003367
Paul Burtonc095eba2014-04-14 16:24:22 +01003368source "drivers/cpuidle/Kconfig"
3369
3370endmenu
3371
Ralf Baechle98cdee02012-11-15 10:35:42 +01003372source "drivers/firmware/Kconfig"
3373
Sanjay Lal2235a542012-11-21 18:33:59 -08003374source "arch/mips/kvm/Kconfig"
Nathan Chancellore91946d2020-04-28 15:14:16 -07003375
3376source "arch/mips/vdso/Kconfig"