blob: 820954ad247761535f3f17f13e07f30b7d151a3b [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Zyngier4f8d6632012-12-10 16:29:28 +00002/*
3 * Copyright (C) 2012,2013 - ARM Ltd
4 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 *
6 * Derived from arch/arm/include/asm/kvm_host.h:
7 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
8 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
Marc Zyngier4f8d6632012-12-10 16:29:28 +00009 */
10
11#ifndef __ARM64_KVM_HOST_H__
12#define __ARM64_KVM_HOST_H__
13
Andrew Scull05469832020-09-15 11:46:41 +010014#include <linux/arm-smccc.h>
Dave Martin3f61f402018-09-28 14:39:08 +010015#include <linux/bitmap.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020016#include <linux/types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010017#include <linux/jump_label.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020018#include <linux/kvm_types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010019#include <linux/percpu.h>
Julien Thierry85738e02019-01-31 14:58:48 +000020#include <asm/arch_gicv3.h>
Dave Martin3f61f402018-09-28 14:39:08 +010021#include <asm/barrier.h>
Mark Rutland63a1e1c2017-05-16 15:18:05 +010022#include <asm/cpufeature.h>
Marc Zyngier1e0cf162019-07-05 23:35:56 +010023#include <asm/cputype.h>
James Morse4f5abad2018-01-15 19:39:00 +000024#include <asm/daifflags.h>
Dave Martin17eed272017-10-31 15:51:16 +000025#include <asm/fpsimd.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000026#include <asm/kvm.h>
Marc Zyngier3a3604b2015-01-29 13:19:45 +000027#include <asm/kvm_asm.h>
Dave Martine6b673b2018-04-06 14:55:59 +010028#include <asm/thread_info.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000029
Eric Augerc1426e42015-03-04 11:14:34 +010030#define __KVM_HAVE_ARCH_INTC_INITIALIZED
31
Linu Cherian955a3fc2017-03-08 11:38:35 +053032#define KVM_USER_MEM_SLOTS 512
David Hildenbrand920552b2015-09-18 12:34:53 +020033#define KVM_HALT_POLL_NS_DEFAULT 500000
Marc Zyngier4f8d6632012-12-10 16:29:28 +000034
35#include <kvm/arm_vgic.h>
36#include <kvm/arm_arch_timer.h>
Shannon Zhao04fe4722015-09-11 09:38:32 +080037#include <kvm/arm_pmu.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000038
Ming Leief748912015-09-02 14:31:21 +080039#define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
40
Amit Daniel Kachhapa22fa322019-04-23 10:12:36 +053041#define KVM_VCPU_MAX_FEATURES 7
Marc Zyngier4f8d6632012-12-10 16:29:28 +000042
Andrew Jones7b244e22017-06-04 14:43:58 +020043#define KVM_REQ_SLEEP \
Andrew Jones23871492017-06-04 14:43:51 +020044 KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
Andrew Jones325f9c62017-06-04 14:43:59 +020045#define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1)
Marc Zyngier358b28f2018-12-20 11:36:07 +000046#define KVM_REQ_VCPU_RESET KVM_ARCH_REQ(2)
Steven Price8564d632019-10-21 16:28:18 +010047#define KVM_REQ_RECORD_STEAL KVM_ARCH_REQ(3)
Marc Zyngierd9c38722020-03-04 20:33:28 +000048#define KVM_REQ_RELOAD_GICv4 KVM_ARCH_REQ(4)
Christoffer Dallb13216c2016-04-27 10:28:00 +010049
Keqian Zhuc8626262020-04-13 20:20:23 +080050#define KVM_DIRTY_LOG_MANUAL_CAPS (KVM_DIRTY_LOG_MANUAL_PROTECT_ENABLE | \
51 KVM_DIRTY_LOG_INITIALLY_SET)
52
David Brazdild8b369c2020-12-02 18:40:57 +000053/*
54 * Mode of operation configurable with kvm-arm.mode early param.
55 * See Documentation/admin-guide/kernel-parameters.txt for more information.
56 */
57enum kvm_mode {
58 KVM_MODE_DEFAULT,
59 KVM_MODE_PROTECTED,
60};
61
Christoffer Dall61bbe382017-10-27 19:57:51 +020062DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use);
63
Dave Martin9033bba2019-02-28 18:46:44 +000064extern unsigned int kvm_sve_max_vl;
Dave Martina3be8362019-04-12 15:30:58 +010065int kvm_arm_init_sve(void);
Dave Martin0f062bf2019-02-28 18:33:00 +000066
Will Deacon6951e482014-08-26 15:13:20 +010067int __attribute_const__ kvm_target_cpu(void);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000068int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
Sean Christopherson19bcc892019-12-18 13:55:27 -080069void kvm_arm_vcpu_destroy(struct kvm_vcpu *vcpu);
Dongjiu Geng375bdd32018-10-13 00:12:48 +080070int kvm_arch_vm_ioctl_check_extension(struct kvm *kvm, long ext);
James Morsec6125052016-04-29 18:27:03 +010071void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000072
Christoffer Dalle329fb72018-12-11 15:26:31 +010073struct kvm_vmid {
Marc Zyngier4f8d6632012-12-10 16:29:28 +000074 /* The VMID generation used for the virt. memory system */
75 u64 vmid_gen;
76 u32 vmid;
Christoffer Dalle329fb72018-12-11 15:26:31 +010077};
78
Christoffer Dalla0e50aa2019-01-04 21:09:05 +010079struct kvm_s2_mmu {
Christoffer Dalle329fb72018-12-11 15:26:31 +010080 struct kvm_vmid vmid;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000081
Christoffer Dalla0e50aa2019-01-04 21:09:05 +010082 /*
83 * stage2 entry level table
84 *
85 * Two kvm_s2_mmu structures in the same VM can point to the same
86 * pgd here. This happens when running a guest using a
87 * translation regime that isn't affected by its own stage-2
88 * translation, such as a non-VHE hypervisor running at vEL2, or
89 * for vEL1/EL0 with vHCR_EL2.VM == 0. In that case, we use the
90 * canonical stage-2 page tables.
91 */
Christoffer Dalla0e50aa2019-01-04 21:09:05 +010092 phys_addr_t pgd_phys;
Will Deacon71233d02020-09-11 14:25:13 +010093 struct kvm_pgtable *pgt;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000094
Marc Zyngier94d0e592016-10-18 18:37:49 +010095 /* The last vcpu id that ran on each physical CPU */
96 int __percpu *last_vcpu_ran;
97
Christoffer Dalla0e50aa2019-01-04 21:09:05 +010098 struct kvm *kvm;
99};
100
101struct kvm_arch {
102 struct kvm_s2_mmu mmu;
103
104 /* VTCR_EL2 value for this VM */
105 u64 vtcr;
106
Andre Przywara3caa2d82014-06-02 16:26:01 +0200107 /* The maximum number of vCPUs depends on the used GIC model */
108 int max_vcpus;
109
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000110 /* Interrupt controller */
111 struct vgic_dist vgic;
Marc Zyngier85bd0ba2018-01-21 16:42:56 +0000112
113 /* Mandated version of PSCI */
114 u32 psci_version;
Christoffer Dallc7262002019-10-11 13:07:05 +0200115
116 /*
117 * If we encounter a data abort without valid instruction syndrome
118 * information, report this to user space. User space can (and
119 * should) opt in to this feature if KVM_CAP_ARM_NISV_TO_USER is
120 * supported.
121 */
122 bool return_nisv_io_abort_to_user;
Marc Zyngierfd65a3b2020-03-17 11:11:56 +0000123
Marc Zyngierd7eec232020-02-12 11:31:02 +0000124 /*
125 * VM-wide PMU filter, implemented as a bitmap and big enough for
126 * up to 2^10 events (ARMv8.0) or 2^16 events (ARMv8.1+).
127 */
128 unsigned long *pmu_filter;
Marc Zyngierfd65a3b2020-03-17 11:11:56 +0000129 unsigned int pmuver;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000130};
131
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000132struct kvm_vcpu_fault_info {
133 u32 esr_el2; /* Hyp Syndrom Register */
134 u64 far_el2; /* Hyp Fault Address Register */
135 u64 hpfar_el2; /* Hyp IPA Fault Address Register */
James Morse0067df42018-01-15 19:39:05 +0000136 u64 disr_el1; /* Deferred [SError] Status Register */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000137};
138
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000139enum vcpu_sysreg {
Marc Zyngier8f7f4fe2020-05-27 11:38:57 +0100140 __INVALID_SYSREG__, /* 0 is reserved as an invalid value */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000141 MPIDR_EL1, /* MultiProcessor Affinity Register */
142 CSSELR_EL1, /* Cache Size Selection Register */
143 SCTLR_EL1, /* System Control Register */
144 ACTLR_EL1, /* Auxiliary Control Register */
145 CPACR_EL1, /* Coprocessor Access Control */
Dave Martin73433762018-09-28 14:39:16 +0100146 ZCR_EL1, /* SVE Control */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000147 TTBR0_EL1, /* Translation Table Base Register 0 */
148 TTBR1_EL1, /* Translation Table Base Register 1 */
149 TCR_EL1, /* Translation Control Register */
150 ESR_EL1, /* Exception Syndrome Register */
Adam Buchbinderef769e32016-02-24 09:52:41 -0800151 AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
152 AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000153 FAR_EL1, /* Fault Address Register */
154 MAIR_EL1, /* Memory Attribute Indirection Register */
155 VBAR_EL1, /* Vector Base Address Register */
156 CONTEXTIDR_EL1, /* Context ID Register */
157 TPIDR_EL0, /* Thread ID, User R/W */
158 TPIDRRO_EL0, /* Thread ID, User R/O */
159 TPIDR_EL1, /* Thread ID, Privileged */
160 AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
161 CNTKCTL_EL1, /* Timer Control Register (EL1) */
162 PAR_EL1, /* Physical Address Register */
163 MDSCR_EL1, /* Monitor Debug System Control Register */
164 MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
James Morsec773ae22018-01-15 19:39:02 +0000165 DISR_EL1, /* Deferred Interrupt Status Register */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000166
Shannon Zhaoab946832015-06-18 16:01:53 +0800167 /* Performance Monitors Registers */
168 PMCR_EL0, /* Control Register */
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800169 PMSELR_EL0, /* Event Counter Selection Register */
Shannon Zhao051ff582015-12-08 15:29:06 +0800170 PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
171 PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
172 PMCCNTR_EL0, /* Cycle Counter Register */
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800173 PMEVTYPER0_EL0, /* Event Type Register (0-30) */
174 PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
175 PMCCFILTR_EL0, /* Cycle Count Filter Register */
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800176 PMCNTENSET_EL0, /* Count Enable Set Register */
Shannon Zhao9db52c72015-09-08 14:40:20 +0800177 PMINTENSET_EL1, /* Interrupt Enable Set Register */
Shannon Zhao76d883c2015-09-08 15:03:26 +0800178 PMOVSSET_EL0, /* Overflow Flag Status Set Register */
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800179 PMSWINC_EL0, /* Software Increment Register */
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800180 PMUSERENR_EL0, /* User Enable Register */
Shannon Zhaoab946832015-06-18 16:01:53 +0800181
Mark Rutland384b40c2019-04-23 10:12:35 +0530182 /* Pointer Authentication Registers in a strict increasing order. */
183 APIAKEYLO_EL1,
184 APIAKEYHI_EL1,
185 APIBKEYLO_EL1,
186 APIBKEYHI_EL1,
187 APDAKEYLO_EL1,
188 APDAKEYHI_EL1,
189 APDBKEYLO_EL1,
190 APDBKEYHI_EL1,
191 APGAKEYLO_EL1,
192 APGAKEYHI_EL1,
193
Marc Zyngier98909e62019-06-28 23:05:38 +0100194 ELR_EL1,
Marc Zyngier1bded232019-06-28 23:05:38 +0100195 SP_EL1,
Marc Zyngier710f1982019-06-28 23:05:38 +0100196 SPSR_EL1,
Marc Zyngier98909e62019-06-28 23:05:38 +0100197
Marc Zyngier41ce82f2019-06-28 15:23:43 +0100198 CNTVOFF_EL2,
199 CNTV_CVAL_EL0,
200 CNTV_CTL_EL0,
201 CNTP_CVAL_EL0,
202 CNTP_CTL_EL0,
203
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000204 /* 32bit specific registers. Keep them at the end of the range */
205 DACR32_EL2, /* Domain Access Control Register */
206 IFSR32_EL2, /* Instruction Fault Status Register */
207 FPEXC32_EL2, /* Floating-Point Exception Control Register */
208 DBGVCR32_EL2, /* Debug Vector Catch Register */
209
210 NR_SYS_REGS /* Nothing after this line! */
211};
212
213/* 32bit mapping */
214#define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
215#define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
216#define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
217#define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
218#define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
219#define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
220#define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
221#define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
222#define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
223#define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
224#define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
225#define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
226#define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
227#define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
228#define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
229#define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
230#define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
231#define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
232#define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
233#define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
234#define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
235#define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
236#define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
237#define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
238#define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
239#define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
240#define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
241#define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
242#define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
243
244#define cp14_DBGDSCRext (MDSCR_EL1 * 2)
245#define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
246#define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
247#define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
248#define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
249#define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
250#define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
Marc Zyngier4a1c2c72020-10-29 17:24:09 +0000251#define cp14_DBGVCR (DBGVCR32_EL2 * 2)
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000252
253#define NR_COPRO_REGS (NR_SYS_REGS * 2)
254
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000255struct kvm_cpu_context {
Marc Zyngiere47c2052019-06-28 22:40:58 +0100256 struct user_pt_regs regs; /* sp = sp_el0 */
257
Marc Zyngierfd85b662019-06-28 23:36:42 +0100258 u64 spsr_abt;
259 u64 spsr_und;
260 u64 spsr_irq;
261 u64 spsr_fiq;
Marc Zyngiere47c2052019-06-28 22:40:58 +0100262
263 struct user_fpsimd_state fp_regs;
264
Marc Zyngier40033a62013-02-06 19:17:50 +0000265 union {
266 u64 sys_regs[NR_SYS_REGS];
Marc Zyngier72564012014-04-24 10:27:13 +0100267 u32 copro[NR_COPRO_REGS];
Marc Zyngier40033a62013-02-06 19:17:50 +0000268 };
James Morsec97e1662018-01-08 15:38:05 +0000269
270 struct kvm_vcpu *__hyp_running_vcpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000271};
272
Andrew Murrayeb412382019-04-09 20:22:12 +0100273struct kvm_pmu_events {
274 u32 events_host;
275 u32 events_guest;
276};
277
Andrew Murray630a1682019-04-09 20:22:11 +0100278struct kvm_host_data {
279 struct kvm_cpu_context host_ctxt;
Andrew Murrayeb412382019-04-09 20:22:12 +0100280 struct kvm_pmu_events pmu_events;
Andrew Murray630a1682019-04-09 20:22:11 +0100281};
282
Marc Zyngier358b28f2018-12-20 11:36:07 +0000283struct vcpu_reset_state {
284 unsigned long pc;
285 unsigned long r0;
286 bool be;
287 bool reset;
288};
289
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000290struct kvm_vcpu_arch {
291 struct kvm_cpu_context ctxt;
Dave Martinb43b5dd2018-09-28 14:39:17 +0100292 void *sve_state;
293 unsigned int sve_max_vl;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000294
Christoffer Dalla0e50aa2019-01-04 21:09:05 +0100295 /* Stage 2 paging state used by the hardware on next switch */
296 struct kvm_s2_mmu *hw_mmu;
297
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000298 /* HYP configuration */
299 u64 hcr_el2;
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100300 u32 mdcr_el2;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000301
302 /* Exception Information */
303 struct kvm_vcpu_fault_info fault;
304
Marc Zyngier55e37482018-05-29 13:11:16 +0100305 /* State of various workarounds, see kvm_asm.h for bit assignment */
306 u64 workaround_flags;
307
Dave Martinfa89d31c2018-05-08 14:47:23 +0100308 /* Miscellaneous vcpu state flags */
309 u64 flags;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100310
Alex Bennée84e690b2015-07-07 17:30:00 +0100311 /*
312 * We maintain more than a single set of debug registers to support
313 * debugging the guest from the host and to maintain separate host and
314 * guest state during world switches. vcpu_debug_state are the debug
315 * registers of the vcpu as the guest sees them. host_debug_state are
Alex Bennée834bf882015-07-07 17:30:02 +0100316 * the host registers which are saved and restored during
317 * world switches. external_debug_state contains the debug
318 * values we want to debug the guest. This is set via the
319 * KVM_SET_GUEST_DEBUG ioctl.
Alex Bennée84e690b2015-07-07 17:30:00 +0100320 *
321 * debug_ptr points to the set of debug registers that should be loaded
322 * onto the hardware when running the guest.
323 */
324 struct kvm_guest_debug_arch *debug_ptr;
325 struct kvm_guest_debug_arch vcpu_debug_state;
Alex Bennée834bf882015-07-07 17:30:02 +0100326 struct kvm_guest_debug_arch external_debug_state;
Alex Bennée84e690b2015-07-07 17:30:00 +0100327
Dave Martine6b673b2018-04-06 14:55:59 +0100328 struct thread_info *host_thread_info; /* hyp VA */
329 struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */
330
Will Deaconf85279b2016-09-22 11:35:43 +0100331 struct {
332 /* {Break,watch}point registers */
333 struct kvm_guest_debug_arch regs;
334 /* Statistical profiling extension */
335 u64 pmscr_el1;
336 } host_debug_state;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000337
338 /* VGIC state */
339 struct vgic_cpu vgic_cpu;
340 struct arch_timer_cpu timer_cpu;
Shannon Zhao04fe4722015-09-11 09:38:32 +0800341 struct kvm_pmu pmu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000342
343 /*
344 * Anything that is not used directly from assembly code goes
345 * here.
346 */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000347
Alex Bennée337b99b2015-07-07 17:29:58 +0100348 /*
349 * Guest registers we preserve during guest debugging.
350 *
351 * These shadow registers are updated by the kvm_handle_sys_reg
352 * trap handler if the guest accesses or updates them while we
353 * are using guest debug.
354 */
355 struct {
356 u32 mdscr_el1;
357 } guest_debug_preserved;
358
Eric Auger37815282015-09-25 23:41:14 +0200359 /* vcpu power-off state */
360 bool power_off;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000361
Eric Auger3b928302015-09-25 23:41:17 +0200362 /* Don't run the guest (internal implementation need) */
363 bool pause;
364
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000365 /* Cache some mmu pages needed inside spinlock regions */
366 struct kvm_mmu_memory_cache mmu_page_cache;
367
368 /* Target CPU and feature flags */
Chen Gang6c8c0c42013-07-22 04:40:38 +0100369 int target;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000370 DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
371
372 /* Detect first run of a vcpu */
373 bool has_run_once;
James Morse4715c142018-01-15 19:39:01 +0000374
375 /* Virtual SError ESR to restore when HCR_EL2.VSE is set */
376 u64 vsesr_el2;
Christoffer Dalld47533d2017-12-23 21:53:48 +0100377
Marc Zyngier358b28f2018-12-20 11:36:07 +0000378 /* Additional reset state */
379 struct vcpu_reset_state reset_state;
380
Christoffer Dalld47533d2017-12-23 21:53:48 +0100381 /* True when deferrable sysregs are loaded on the physical CPU,
David Brazdil13aeb9b2020-06-25 14:14:16 +0100382 * see kvm_vcpu_load_sysregs_vhe and kvm_vcpu_put_sysregs_vhe. */
Christoffer Dalld47533d2017-12-23 21:53:48 +0100383 bool sysregs_loaded_on_cpu;
Steven Price8564d632019-10-21 16:28:18 +0100384
385 /* Guest PV state */
386 struct {
Steven Price8564d632019-10-21 16:28:18 +0100387 u64 last_steal;
388 gpa_t base;
389 } steal;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000390};
391
Dave Martinb43b5dd2018-09-28 14:39:17 +0100392/* Pointer to the vcpu's SVE FFR for sve_{save,load}_state() */
393#define vcpu_sve_pffr(vcpu) ((void *)((char *)((vcpu)->arch.sve_state) + \
394 sve_ffr_offset((vcpu)->arch.sve_max_vl)))
395
Dave Martine1c9c982018-09-28 14:39:19 +0100396#define vcpu_sve_state_size(vcpu) ({ \
397 size_t __size_ret; \
398 unsigned int __vcpu_vq; \
399 \
400 if (WARN_ON(!sve_vl_valid((vcpu)->arch.sve_max_vl))) { \
401 __size_ret = 0; \
402 } else { \
403 __vcpu_vq = sve_vq_from_vl((vcpu)->arch.sve_max_vl); \
404 __size_ret = SVE_SIG_REGS_SIZE(__vcpu_vq); \
405 } \
406 \
407 __size_ret; \
408})
409
Dave Martinfa89d31c2018-05-08 14:47:23 +0100410/* vcpu_arch flags field values: */
411#define KVM_ARM64_DEBUG_DIRTY (1 << 0)
Dave Martine6b673b2018-04-06 14:55:59 +0100412#define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */
413#define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */
414#define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */
Dave Martinb3eb56b2018-06-15 16:47:25 +0100415#define KVM_ARM64_HOST_SVE_ENABLED (1 << 4) /* SVE enabled for EL0 */
Dave Martin1765edb2018-09-28 14:39:12 +0100416#define KVM_ARM64_GUEST_HAS_SVE (1 << 5) /* SVE exposed to guest */
Dave Martin9033bba2019-02-28 18:46:44 +0000417#define KVM_ARM64_VCPU_SVE_FINALIZED (1 << 6) /* SVE config completed */
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530418#define KVM_ARM64_GUEST_HAS_PTRAUTH (1 << 7) /* PTRAUTH exposed to guest */
Dave Martin1765edb2018-09-28 14:39:12 +0100419
420#define vcpu_has_sve(vcpu) (system_supports_sve() && \
421 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_SVE))
Dave Martinfa89d31c2018-05-08 14:47:23 +0100422
Marc Zyngierbf4086b2020-07-22 17:22:31 +0100423#ifdef CONFIG_ARM64_PTR_AUTH
424#define vcpu_has_ptrauth(vcpu) \
425 ((cpus_have_final_cap(ARM64_HAS_ADDRESS_AUTH) || \
426 cpus_have_final_cap(ARM64_HAS_GENERIC_AUTH)) && \
427 (vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_PTRAUTH)
428#else
429#define vcpu_has_ptrauth(vcpu) false
430#endif
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530431
Marc Zyngiere47c2052019-06-28 22:40:58 +0100432#define vcpu_gp_regs(v) (&(v)->arch.ctxt.regs)
Christoffer Dall8d404c42016-03-16 15:38:53 +0100433
434/*
Marc Zyngier1b422dd2019-06-26 19:57:41 +0100435 * Only use __vcpu_sys_reg/ctxt_sys_reg if you know you want the
436 * memory backed version of a register, and not the one most recently
437 * accessed by a running VCPU. For example, for userspace access or
438 * for system registers that are never context switched, but only
439 * emulated.
Christoffer Dall8d404c42016-03-16 15:38:53 +0100440 */
Marc Zyngier1b422dd2019-06-26 19:57:41 +0100441#define __ctxt_sys_reg(c,r) (&(c)->sys_regs[(r)])
442
443#define ctxt_sys_reg(c,r) (*__ctxt_sys_reg(c,r))
444
445#define __vcpu_sys_reg(v,r) (ctxt_sys_reg(&(v)->arch.ctxt, (r)))
Christoffer Dall8d404c42016-03-16 15:38:53 +0100446
Christoffer Dallda6f1662018-11-29 12:20:01 +0100447u64 vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg);
Christoffer Dalld47533d2017-12-23 21:53:48 +0100448void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg);
Christoffer Dall8d404c42016-03-16 15:38:53 +0100449
Marc Zyngier72564012014-04-24 10:27:13 +0100450/*
451 * CP14 and CP15 live in the same array, as they are backed by the
452 * same system registers.
453 */
Marc Zyngier3204be42020-06-09 08:40:35 +0100454#define CPx_BIAS IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)
455
456#define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r) ^ CPx_BIAS])
457#define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r) ^ CPx_BIAS])
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000458
459struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000460 ulong remote_tlb_flush;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000461};
462
463struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000464 u64 halt_successful_poll;
465 u64 halt_attempted_poll;
David Matlackcb953122020-05-08 11:22:40 -0700466 u64 halt_poll_success_ns;
467 u64 halt_poll_fail_ns;
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000468 u64 halt_poll_invalid;
469 u64 halt_wakeup;
470 u64 hvc_exit_stat;
Amit Tomarb19e6892015-11-26 10:09:43 +0000471 u64 wfe_exit_stat;
472 u64 wfi_exit_stat;
473 u64 mmio_exit_user;
474 u64 mmio_exit_kernel;
475 u64 exits;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000476};
477
Anup Patel473bdc02013-09-30 14:20:06 +0530478int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000479unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
480int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000481int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
482int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
James Morse539aee02018-07-19 16:24:24 +0100483int __kvm_arm_vcpu_get_events(struct kvm_vcpu *vcpu,
484 struct kvm_vcpu_events *events);
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100485
James Morse539aee02018-07-19 16:24:24 +0100486int __kvm_arm_vcpu_set_events(struct kvm_vcpu *vcpu,
487 struct kvm_vcpu_events *events);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000488
489#define KVM_ARCH_WANT_MMU_NOTIFIER
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000490int kvm_unmap_hva_range(struct kvm *kvm,
Will Deaconfdfe7cb2020-08-11 11:27:24 +0100491 unsigned long start, unsigned long end, unsigned flags);
Lan Tianyu748c0e32018-12-06 21:21:10 +0800492int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
Marc Zyngier35307b92015-03-12 18:16:51 +0000493int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
494int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000495
Christoffer Dallb13216c2016-04-27 10:28:00 +0100496void kvm_arm_halt_guest(struct kvm *kvm);
497void kvm_arm_resume_guest(struct kvm *kvm);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000498
Andrew Scull05469832020-09-15 11:46:41 +0100499#define kvm_call_hyp_nvhe(f, ...) \
Andrew Scullf50b6f6a2020-06-25 14:14:10 +0100500 ({ \
Andrew Scull05469832020-09-15 11:46:41 +0100501 struct arm_smccc_res res; \
502 \
503 arm_smccc_1_1_hvc(KVM_HOST_SMCCC_FUNC(f), \
504 ##__VA_ARGS__, &res); \
505 WARN_ON(res.a0 != SMCCC_RET_SUCCESS); \
506 \
507 res.a1; \
Andrew Scullf50b6f6a2020-06-25 14:14:10 +0100508 })
509
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000510/*
511 * The couple of isb() below are there to guarantee the same behaviour
512 * on VHE as on !VHE, where the eret to EL1 acts as a context
513 * synchronization event.
514 */
515#define kvm_call_hyp(f, ...) \
516 do { \
517 if (has_vhe()) { \
518 f(__VA_ARGS__); \
519 isb(); \
520 } else { \
Andrew Scullf50b6f6a2020-06-25 14:14:10 +0100521 kvm_call_hyp_nvhe(f, ##__VA_ARGS__); \
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000522 } \
523 } while(0)
524
525#define kvm_call_hyp_ret(f, ...) \
526 ({ \
527 typeof(f(__VA_ARGS__)) ret; \
528 \
529 if (has_vhe()) { \
530 ret = f(__VA_ARGS__); \
531 isb(); \
532 } else { \
Andrew Scull05469832020-09-15 11:46:41 +0100533 ret = kvm_call_hyp_nvhe(f, ##__VA_ARGS__); \
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000534 } \
535 \
536 ret; \
537 })
Marc Zyngier22b39ca2016-03-01 13:12:44 +0000538
Christoffer Dallcf5d31882014-10-16 17:00:18 +0200539void force_vm_exit(const cpumask_t *mask);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800540void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000541
Tianjia Zhang74cc7e02020-06-23 21:14:15 +0800542int handle_exit(struct kvm_vcpu *vcpu, int exception_index);
543void handle_exit_early(struct kvm_vcpu *vcpu, int exception_index);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000544
Marc Zyngier0e20f5e2019-12-13 13:25:25 +0000545/* MMIO helpers */
546void kvm_mmio_write_buf(void *buf, unsigned int len, unsigned long data);
547unsigned long kvm_mmio_read_buf(const void *buf, unsigned int len);
548
Tianjia Zhang74cc7e02020-06-23 21:14:15 +0800549int kvm_handle_mmio_return(struct kvm_vcpu *vcpu);
550int io_mem_abort(struct kvm_vcpu *vcpu, phys_addr_t fault_ipa);
Marc Zyngier0e20f5e2019-12-13 13:25:25 +0000551
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000552int kvm_perf_init(void);
553int kvm_perf_teardown(void);
554
Steven Priceb48c1a42019-10-21 16:28:16 +0100555long kvm_hypercall_pv_features(struct kvm_vcpu *vcpu);
Steven Price8564d632019-10-21 16:28:18 +0100556gpa_t kvm_init_stolen_time(struct kvm_vcpu *vcpu);
557void kvm_update_stolen_time(struct kvm_vcpu *vcpu);
558
Andrew Jones004a0122020-08-04 19:06:04 +0200559bool kvm_arm_pvtime_supported(void);
Steven Price58772e92019-10-21 16:28:20 +0100560int kvm_arm_pvtime_set_attr(struct kvm_vcpu *vcpu,
561 struct kvm_device_attr *attr);
562int kvm_arm_pvtime_get_attr(struct kvm_vcpu *vcpu,
563 struct kvm_device_attr *attr);
564int kvm_arm_pvtime_has_attr(struct kvm_vcpu *vcpu,
565 struct kvm_device_attr *attr);
566
Steven Price8564d632019-10-21 16:28:18 +0100567static inline void kvm_arm_pvtime_vcpu_init(struct kvm_vcpu_arch *vcpu_arch)
568{
569 vcpu_arch->steal.base = GPA_INVALID;
570}
571
572static inline bool kvm_arm_is_pvtime_enabled(struct kvm_vcpu_arch *vcpu_arch)
573{
574 return (vcpu_arch->steal.base != GPA_INVALID);
575}
Steven Priceb48c1a42019-10-21 16:28:16 +0100576
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100577void kvm_set_sei_esr(struct kvm_vcpu *vcpu, u64 syndrome);
578
Andre Przywara4429fc62014-06-02 15:37:13 +0200579struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
580
Marc Zyngier14ef9d02020-09-30 14:05:35 +0100581DECLARE_KVM_HYP_PER_CPU(struct kvm_host_data, kvm_host_data);
Christoffer Dall4464e212017-10-08 17:01:56 +0200582
Marc Zyngier1e0cf162019-07-05 23:35:56 +0100583static inline void kvm_init_host_cpu_context(struct kvm_cpu_context *cpu_ctxt)
Marc Zyngier32f13952019-01-19 15:29:54 +0000584{
585 /* The host's MPIDR is immutable, so let's set it up at boot time */
Marc Zyngier71071ac2020-04-12 14:00:43 +0100586 ctxt_sys_reg(cpu_ctxt, MPIDR_EL1) = read_cpuid_mpidr();
Marc Zyngier32f13952019-01-19 15:29:54 +0000587}
588
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000589static inline bool kvm_arch_requires_vhe(void)
Dave Martin85acda32018-04-20 16:20:43 +0100590{
591 /*
592 * The Arm architecture specifies that implementation of SVE
593 * requires VHE also to be implemented. The KVM code for arm64
594 * relies on this when SVE is present:
595 */
596 if (system_supports_sve())
Dave Martin85acda32018-04-20 16:20:43 +0100597 return true;
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000598
599 return false;
Dave Martin85acda32018-04-20 16:20:43 +0100600}
601
Mark Rutland384b40c2019-04-23 10:12:35 +0530602void kvm_arm_vcpu_ptrauth_trap(struct kvm_vcpu *vcpu);
603
Radim Krčmář0865e632014-08-28 15:13:02 +0200604static inline void kvm_arch_hardware_unsetup(void) {}
605static inline void kvm_arch_sync_events(struct kvm *kvm) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200606static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200607static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200608
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100609void kvm_arm_init_debug(void);
610void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
611void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
Alex Bennée84e690b2015-07-07 17:30:00 +0100612void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800613int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
614 struct kvm_device_attr *attr);
615int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
616 struct kvm_device_attr *attr);
617int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
618 struct kvm_device_attr *attr);
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100619
Dave Martine6b673b2018-04-06 14:55:59 +0100620/* Guest/host FPSIMD coordination helpers */
621int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu);
622void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu);
623void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu);
624void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu);
625
Andrew Murrayeb412382019-04-09 20:22:12 +0100626static inline bool kvm_pmu_counter_deferred(struct perf_event_attr *attr)
627{
Andrew Murray435e53f2019-04-09 20:22:15 +0100628 return (!has_vhe() && attr->exclude_host);
Andrew Murrayeb412382019-04-09 20:22:12 +0100629}
630
Dave Martine6b673b2018-04-06 14:55:59 +0100631#ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */
632static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu)
Dave Martin17eed272017-10-31 15:51:16 +0000633{
Dave Martine6b673b2018-04-06 14:55:59 +0100634 return kvm_arch_vcpu_run_map_fp(vcpu);
Dave Martin17eed272017-10-31 15:51:16 +0000635}
Andrew Murrayeb412382019-04-09 20:22:12 +0100636
637void kvm_set_pmu_events(u32 set, struct perf_event_attr *attr);
638void kvm_clr_pmu_events(u32 clr);
Andrew Murray3d91bef2019-04-09 20:22:14 +0100639
Andrew Murray435e53f2019-04-09 20:22:15 +0100640void kvm_vcpu_pmu_restore_guest(struct kvm_vcpu *vcpu);
641void kvm_vcpu_pmu_restore_host(struct kvm_vcpu *vcpu);
Andrew Murrayeb412382019-04-09 20:22:12 +0100642#else
643static inline void kvm_set_pmu_events(u32 set, struct perf_event_attr *attr) {}
644static inline void kvm_clr_pmu_events(u32 clr) {}
Dave Martine6b673b2018-04-06 14:55:59 +0100645#endif
Dave Martin17eed272017-10-31 15:51:16 +0000646
David Brazdil13aeb9b2020-06-25 14:14:16 +0100647void kvm_vcpu_load_sysregs_vhe(struct kvm_vcpu *vcpu);
648void kvm_vcpu_put_sysregs_vhe(struct kvm_vcpu *vcpu);
Christoffer Dallbc192ce2017-10-10 10:21:18 +0200649
Marc Zyngierb130a8f2020-05-28 14:12:58 +0100650int kvm_set_ipa_limit(void);
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100651
Marc Orrd1e5b0e2018-05-15 04:37:37 -0700652#define __KVM_HAVE_ARCH_VM_ALLOC
653struct kvm *kvm_arch_alloc_vm(void);
654void kvm_arch_free_vm(struct kvm *kvm);
655
Marc Zyngierbca607e2018-10-01 13:40:36 +0100656int kvm_arm_setup_stage2(struct kvm *kvm, unsigned long type);
Suzuki K Poulose5b6c6742018-09-26 17:32:42 +0100657
Dave Martin92e68b22019-04-10 17:17:37 +0100658int kvm_arm_vcpu_finalize(struct kvm_vcpu *vcpu, int feature);
Dave Martin9033bba2019-02-28 18:46:44 +0000659bool kvm_arm_vcpu_is_finalized(struct kvm_vcpu *vcpu);
660
661#define kvm_arm_vcpu_sve_finalized(vcpu) \
662 ((vcpu)->arch.flags & KVM_ARM64_VCPU_SVE_FINALIZED)
Dave Martin7dd32a02018-12-19 14:27:01 +0000663
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000664#endif /* __ARM64_KVM_HOST_H__ */