blob: 91b1adb6789cc051e9805bb353fdf5144f7437c2 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Zyngier4f8d6632012-12-10 16:29:28 +00002/*
3 * Copyright (C) 2012,2013 - ARM Ltd
4 * Author: Marc Zyngier <marc.zyngier@arm.com>
5 *
6 * Derived from arch/arm/include/asm/kvm_host.h:
7 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
8 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
Marc Zyngier4f8d6632012-12-10 16:29:28 +00009 */
10
11#ifndef __ARM64_KVM_HOST_H__
12#define __ARM64_KVM_HOST_H__
13
Dave Martin3f61f402018-09-28 14:39:08 +010014#include <linux/bitmap.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020015#include <linux/types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010016#include <linux/jump_label.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020017#include <linux/kvm_types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010018#include <linux/percpu.h>
Julien Thierry85738e02019-01-31 14:58:48 +000019#include <asm/arch_gicv3.h>
Dave Martin3f61f402018-09-28 14:39:08 +010020#include <asm/barrier.h>
Mark Rutland63a1e1c2017-05-16 15:18:05 +010021#include <asm/cpufeature.h>
Marc Zyngier1e0cf162019-07-05 23:35:56 +010022#include <asm/cputype.h>
James Morse4f5abad2018-01-15 19:39:00 +000023#include <asm/daifflags.h>
Dave Martin17eed272017-10-31 15:51:16 +000024#include <asm/fpsimd.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000025#include <asm/kvm.h>
Marc Zyngier3a3604b2015-01-29 13:19:45 +000026#include <asm/kvm_asm.h>
Dave Martine6b673b2018-04-06 14:55:59 +010027#include <asm/thread_info.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000028
Eric Augerc1426e42015-03-04 11:14:34 +010029#define __KVM_HAVE_ARCH_INTC_INITIALIZED
30
Linu Cherian955a3fc2017-03-08 11:38:35 +053031#define KVM_USER_MEM_SLOTS 512
David Hildenbrand920552b2015-09-18 12:34:53 +020032#define KVM_HALT_POLL_NS_DEFAULT 500000
Marc Zyngier4f8d6632012-12-10 16:29:28 +000033
34#include <kvm/arm_vgic.h>
35#include <kvm/arm_arch_timer.h>
Shannon Zhao04fe4722015-09-11 09:38:32 +080036#include <kvm/arm_pmu.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000037
Ming Leief748912015-09-02 14:31:21 +080038#define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
39
Amit Daniel Kachhapa22fa322019-04-23 10:12:36 +053040#define KVM_VCPU_MAX_FEATURES 7
Marc Zyngier4f8d6632012-12-10 16:29:28 +000041
Andrew Jones7b244e22017-06-04 14:43:58 +020042#define KVM_REQ_SLEEP \
Andrew Jones23871492017-06-04 14:43:51 +020043 KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
Andrew Jones325f9c62017-06-04 14:43:59 +020044#define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1)
Marc Zyngier358b28f2018-12-20 11:36:07 +000045#define KVM_REQ_VCPU_RESET KVM_ARCH_REQ(2)
Steven Price8564d632019-10-21 16:28:18 +010046#define KVM_REQ_RECORD_STEAL KVM_ARCH_REQ(3)
Marc Zyngierd9c38722020-03-04 20:33:28 +000047#define KVM_REQ_RELOAD_GICv4 KVM_ARCH_REQ(4)
Christoffer Dallb13216c2016-04-27 10:28:00 +010048
Keqian Zhuc8626262020-04-13 20:20:23 +080049#define KVM_DIRTY_LOG_MANUAL_CAPS (KVM_DIRTY_LOG_MANUAL_PROTECT_ENABLE | \
50 KVM_DIRTY_LOG_INITIALLY_SET)
51
Christoffer Dall61bbe382017-10-27 19:57:51 +020052DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use);
53
Dave Martin9033bba2019-02-28 18:46:44 +000054extern unsigned int kvm_sve_max_vl;
Dave Martina3be8362019-04-12 15:30:58 +010055int kvm_arm_init_sve(void);
Dave Martin0f062bf2019-02-28 18:33:00 +000056
Will Deacon6951e482014-08-26 15:13:20 +010057int __attribute_const__ kvm_target_cpu(void);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000058int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
Sean Christopherson19bcc892019-12-18 13:55:27 -080059void kvm_arm_vcpu_destroy(struct kvm_vcpu *vcpu);
Dongjiu Geng375bdd32018-10-13 00:12:48 +080060int kvm_arch_vm_ioctl_check_extension(struct kvm *kvm, long ext);
James Morsec6125052016-04-29 18:27:03 +010061void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000062
Christoffer Dalle329fb72018-12-11 15:26:31 +010063struct kvm_vmid {
Marc Zyngier4f8d6632012-12-10 16:29:28 +000064 /* The VMID generation used for the virt. memory system */
65 u64 vmid_gen;
66 u32 vmid;
Christoffer Dalle329fb72018-12-11 15:26:31 +010067};
68
Christoffer Dalla0e50aa2019-01-04 21:09:05 +010069struct kvm_s2_mmu {
Christoffer Dalle329fb72018-12-11 15:26:31 +010070 struct kvm_vmid vmid;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000071
Christoffer Dalla0e50aa2019-01-04 21:09:05 +010072 /*
73 * stage2 entry level table
74 *
75 * Two kvm_s2_mmu structures in the same VM can point to the same
76 * pgd here. This happens when running a guest using a
77 * translation regime that isn't affected by its own stage-2
78 * translation, such as a non-VHE hypervisor running at vEL2, or
79 * for vEL1/EL0 with vHCR_EL2.VM == 0. In that case, we use the
80 * canonical stage-2 page tables.
81 */
82 pgd_t *pgd;
83 phys_addr_t pgd_phys;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000084
Marc Zyngier94d0e592016-10-18 18:37:49 +010085 /* The last vcpu id that ran on each physical CPU */
86 int __percpu *last_vcpu_ran;
87
Christoffer Dalla0e50aa2019-01-04 21:09:05 +010088 struct kvm *kvm;
89};
90
91struct kvm_arch {
92 struct kvm_s2_mmu mmu;
93
94 /* VTCR_EL2 value for this VM */
95 u64 vtcr;
96
Andre Przywara3caa2d82014-06-02 16:26:01 +020097 /* The maximum number of vCPUs depends on the used GIC model */
98 int max_vcpus;
99
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000100 /* Interrupt controller */
101 struct vgic_dist vgic;
Marc Zyngier85bd0ba2018-01-21 16:42:56 +0000102
103 /* Mandated version of PSCI */
104 u32 psci_version;
Christoffer Dallc7262002019-10-11 13:07:05 +0200105
106 /*
107 * If we encounter a data abort without valid instruction syndrome
108 * information, report this to user space. User space can (and
109 * should) opt in to this feature if KVM_CAP_ARM_NISV_TO_USER is
110 * supported.
111 */
112 bool return_nisv_io_abort_to_user;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000113};
114
115#define KVM_NR_MEM_OBJS 40
116
117/*
118 * We don't want allocation failures within the mmu code, so we preallocate
119 * enough memory for a single page fault in a cache.
120 */
121struct kvm_mmu_memory_cache {
122 int nobjs;
123 void *objects[KVM_NR_MEM_OBJS];
124};
125
126struct kvm_vcpu_fault_info {
127 u32 esr_el2; /* Hyp Syndrom Register */
128 u64 far_el2; /* Hyp Fault Address Register */
129 u64 hpfar_el2; /* Hyp IPA Fault Address Register */
James Morse0067df42018-01-15 19:39:05 +0000130 u64 disr_el1; /* Deferred [SError] Status Register */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000131};
132
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000133enum vcpu_sysreg {
Marc Zyngier8f7f4fe2020-05-27 11:38:57 +0100134 __INVALID_SYSREG__, /* 0 is reserved as an invalid value */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000135 MPIDR_EL1, /* MultiProcessor Affinity Register */
136 CSSELR_EL1, /* Cache Size Selection Register */
137 SCTLR_EL1, /* System Control Register */
138 ACTLR_EL1, /* Auxiliary Control Register */
139 CPACR_EL1, /* Coprocessor Access Control */
Dave Martin73433762018-09-28 14:39:16 +0100140 ZCR_EL1, /* SVE Control */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000141 TTBR0_EL1, /* Translation Table Base Register 0 */
142 TTBR1_EL1, /* Translation Table Base Register 1 */
143 TCR_EL1, /* Translation Control Register */
144 ESR_EL1, /* Exception Syndrome Register */
Adam Buchbinderef769e32016-02-24 09:52:41 -0800145 AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
146 AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000147 FAR_EL1, /* Fault Address Register */
148 MAIR_EL1, /* Memory Attribute Indirection Register */
149 VBAR_EL1, /* Vector Base Address Register */
150 CONTEXTIDR_EL1, /* Context ID Register */
151 TPIDR_EL0, /* Thread ID, User R/W */
152 TPIDRRO_EL0, /* Thread ID, User R/O */
153 TPIDR_EL1, /* Thread ID, Privileged */
154 AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
155 CNTKCTL_EL1, /* Timer Control Register (EL1) */
156 PAR_EL1, /* Physical Address Register */
157 MDSCR_EL1, /* Monitor Debug System Control Register */
158 MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
James Morsec773ae22018-01-15 19:39:02 +0000159 DISR_EL1, /* Deferred Interrupt Status Register */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000160
Shannon Zhaoab946832015-06-18 16:01:53 +0800161 /* Performance Monitors Registers */
162 PMCR_EL0, /* Control Register */
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800163 PMSELR_EL0, /* Event Counter Selection Register */
Shannon Zhao051ff582015-12-08 15:29:06 +0800164 PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
165 PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
166 PMCCNTR_EL0, /* Cycle Counter Register */
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800167 PMEVTYPER0_EL0, /* Event Type Register (0-30) */
168 PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
169 PMCCFILTR_EL0, /* Cycle Count Filter Register */
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800170 PMCNTENSET_EL0, /* Count Enable Set Register */
Shannon Zhao9db52c72015-09-08 14:40:20 +0800171 PMINTENSET_EL1, /* Interrupt Enable Set Register */
Shannon Zhao76d883c2015-09-08 15:03:26 +0800172 PMOVSSET_EL0, /* Overflow Flag Status Set Register */
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800173 PMSWINC_EL0, /* Software Increment Register */
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800174 PMUSERENR_EL0, /* User Enable Register */
Shannon Zhaoab946832015-06-18 16:01:53 +0800175
Mark Rutland384b40c2019-04-23 10:12:35 +0530176 /* Pointer Authentication Registers in a strict increasing order. */
177 APIAKEYLO_EL1,
178 APIAKEYHI_EL1,
179 APIBKEYLO_EL1,
180 APIBKEYHI_EL1,
181 APDAKEYLO_EL1,
182 APDAKEYHI_EL1,
183 APDBKEYLO_EL1,
184 APDBKEYHI_EL1,
185 APGAKEYLO_EL1,
186 APGAKEYHI_EL1,
187
Marc Zyngier98909e62019-06-28 23:05:38 +0100188 ELR_EL1,
Marc Zyngier1bded232019-06-28 23:05:38 +0100189 SP_EL1,
Marc Zyngier710f1982019-06-28 23:05:38 +0100190 SPSR_EL1,
Marc Zyngier98909e62019-06-28 23:05:38 +0100191
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000192 /* 32bit specific registers. Keep them at the end of the range */
193 DACR32_EL2, /* Domain Access Control Register */
194 IFSR32_EL2, /* Instruction Fault Status Register */
195 FPEXC32_EL2, /* Floating-Point Exception Control Register */
196 DBGVCR32_EL2, /* Debug Vector Catch Register */
197
198 NR_SYS_REGS /* Nothing after this line! */
199};
200
201/* 32bit mapping */
202#define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
203#define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
204#define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
205#define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
206#define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
207#define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
208#define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
209#define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
210#define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
211#define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
212#define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
213#define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
214#define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
215#define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
216#define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
217#define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
218#define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
219#define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
220#define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
221#define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
222#define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
223#define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
224#define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
225#define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
226#define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
227#define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
228#define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
229#define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
230#define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
231
232#define cp14_DBGDSCRext (MDSCR_EL1 * 2)
233#define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
234#define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
235#define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
236#define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
237#define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
238#define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
239
240#define NR_COPRO_REGS (NR_SYS_REGS * 2)
241
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000242struct kvm_cpu_context {
Marc Zyngiere47c2052019-06-28 22:40:58 +0100243 struct user_pt_regs regs; /* sp = sp_el0 */
244
Marc Zyngierfd85b662019-06-28 23:36:42 +0100245 u64 spsr_abt;
246 u64 spsr_und;
247 u64 spsr_irq;
248 u64 spsr_fiq;
Marc Zyngiere47c2052019-06-28 22:40:58 +0100249
250 struct user_fpsimd_state fp_regs;
251
Marc Zyngier40033a62013-02-06 19:17:50 +0000252 union {
253 u64 sys_regs[NR_SYS_REGS];
Marc Zyngier72564012014-04-24 10:27:13 +0100254 u32 copro[NR_COPRO_REGS];
Marc Zyngier40033a62013-02-06 19:17:50 +0000255 };
James Morsec97e1662018-01-08 15:38:05 +0000256
257 struct kvm_vcpu *__hyp_running_vcpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000258};
259
Andrew Murrayeb412382019-04-09 20:22:12 +0100260struct kvm_pmu_events {
261 u32 events_host;
262 u32 events_guest;
263};
264
Andrew Murray630a1682019-04-09 20:22:11 +0100265struct kvm_host_data {
266 struct kvm_cpu_context host_ctxt;
Andrew Murrayeb412382019-04-09 20:22:12 +0100267 struct kvm_pmu_events pmu_events;
Andrew Murray630a1682019-04-09 20:22:11 +0100268};
269
270typedef struct kvm_host_data kvm_host_data_t;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000271
Marc Zyngier358b28f2018-12-20 11:36:07 +0000272struct vcpu_reset_state {
273 unsigned long pc;
274 unsigned long r0;
275 bool be;
276 bool reset;
277};
278
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000279struct kvm_vcpu_arch {
280 struct kvm_cpu_context ctxt;
Dave Martinb43b5dd2018-09-28 14:39:17 +0100281 void *sve_state;
282 unsigned int sve_max_vl;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000283
Christoffer Dalla0e50aa2019-01-04 21:09:05 +0100284 /* Stage 2 paging state used by the hardware on next switch */
285 struct kvm_s2_mmu *hw_mmu;
286
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000287 /* HYP configuration */
288 u64 hcr_el2;
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100289 u32 mdcr_el2;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000290
291 /* Exception Information */
292 struct kvm_vcpu_fault_info fault;
293
Marc Zyngier55e37482018-05-29 13:11:16 +0100294 /* State of various workarounds, see kvm_asm.h for bit assignment */
295 u64 workaround_flags;
296
Dave Martinfa89d31c2018-05-08 14:47:23 +0100297 /* Miscellaneous vcpu state flags */
298 u64 flags;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100299
Alex Bennée84e690b2015-07-07 17:30:00 +0100300 /*
301 * We maintain more than a single set of debug registers to support
302 * debugging the guest from the host and to maintain separate host and
303 * guest state during world switches. vcpu_debug_state are the debug
304 * registers of the vcpu as the guest sees them. host_debug_state are
Alex Bennée834bf882015-07-07 17:30:02 +0100305 * the host registers which are saved and restored during
306 * world switches. external_debug_state contains the debug
307 * values we want to debug the guest. This is set via the
308 * KVM_SET_GUEST_DEBUG ioctl.
Alex Bennée84e690b2015-07-07 17:30:00 +0100309 *
310 * debug_ptr points to the set of debug registers that should be loaded
311 * onto the hardware when running the guest.
312 */
313 struct kvm_guest_debug_arch *debug_ptr;
314 struct kvm_guest_debug_arch vcpu_debug_state;
Alex Bennée834bf882015-07-07 17:30:02 +0100315 struct kvm_guest_debug_arch external_debug_state;
Alex Bennée84e690b2015-07-07 17:30:00 +0100316
Dave Martine6b673b2018-04-06 14:55:59 +0100317 struct thread_info *host_thread_info; /* hyp VA */
318 struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */
319
Will Deaconf85279b2016-09-22 11:35:43 +0100320 struct {
321 /* {Break,watch}point registers */
322 struct kvm_guest_debug_arch regs;
323 /* Statistical profiling extension */
324 u64 pmscr_el1;
325 } host_debug_state;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000326
327 /* VGIC state */
328 struct vgic_cpu vgic_cpu;
329 struct arch_timer_cpu timer_cpu;
Shannon Zhao04fe4722015-09-11 09:38:32 +0800330 struct kvm_pmu pmu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000331
332 /*
333 * Anything that is not used directly from assembly code goes
334 * here.
335 */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000336
Alex Bennée337b99b2015-07-07 17:29:58 +0100337 /*
338 * Guest registers we preserve during guest debugging.
339 *
340 * These shadow registers are updated by the kvm_handle_sys_reg
341 * trap handler if the guest accesses or updates them while we
342 * are using guest debug.
343 */
344 struct {
345 u32 mdscr_el1;
346 } guest_debug_preserved;
347
Eric Auger37815282015-09-25 23:41:14 +0200348 /* vcpu power-off state */
349 bool power_off;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000350
Eric Auger3b928302015-09-25 23:41:17 +0200351 /* Don't run the guest (internal implementation need) */
352 bool pause;
353
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000354 /* Cache some mmu pages needed inside spinlock regions */
355 struct kvm_mmu_memory_cache mmu_page_cache;
356
357 /* Target CPU and feature flags */
Chen Gang6c8c0c42013-07-22 04:40:38 +0100358 int target;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000359 DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
360
361 /* Detect first run of a vcpu */
362 bool has_run_once;
James Morse4715c142018-01-15 19:39:01 +0000363
364 /* Virtual SError ESR to restore when HCR_EL2.VSE is set */
365 u64 vsesr_el2;
Christoffer Dalld47533d2017-12-23 21:53:48 +0100366
Marc Zyngier358b28f2018-12-20 11:36:07 +0000367 /* Additional reset state */
368 struct vcpu_reset_state reset_state;
369
Christoffer Dalld47533d2017-12-23 21:53:48 +0100370 /* True when deferrable sysregs are loaded on the physical CPU,
David Brazdil13aeb9b2020-06-25 14:14:16 +0100371 * see kvm_vcpu_load_sysregs_vhe and kvm_vcpu_put_sysregs_vhe. */
Christoffer Dalld47533d2017-12-23 21:53:48 +0100372 bool sysregs_loaded_on_cpu;
Steven Price8564d632019-10-21 16:28:18 +0100373
374 /* Guest PV state */
375 struct {
376 u64 steal;
377 u64 last_steal;
378 gpa_t base;
379 } steal;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000380};
381
Dave Martinb43b5dd2018-09-28 14:39:17 +0100382/* Pointer to the vcpu's SVE FFR for sve_{save,load}_state() */
383#define vcpu_sve_pffr(vcpu) ((void *)((char *)((vcpu)->arch.sve_state) + \
384 sve_ffr_offset((vcpu)->arch.sve_max_vl)))
385
Dave Martine1c9c982018-09-28 14:39:19 +0100386#define vcpu_sve_state_size(vcpu) ({ \
387 size_t __size_ret; \
388 unsigned int __vcpu_vq; \
389 \
390 if (WARN_ON(!sve_vl_valid((vcpu)->arch.sve_max_vl))) { \
391 __size_ret = 0; \
392 } else { \
393 __vcpu_vq = sve_vq_from_vl((vcpu)->arch.sve_max_vl); \
394 __size_ret = SVE_SIG_REGS_SIZE(__vcpu_vq); \
395 } \
396 \
397 __size_ret; \
398})
399
Dave Martinfa89d31c2018-05-08 14:47:23 +0100400/* vcpu_arch flags field values: */
401#define KVM_ARM64_DEBUG_DIRTY (1 << 0)
Dave Martine6b673b2018-04-06 14:55:59 +0100402#define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */
403#define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */
404#define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */
Dave Martinb3eb56b2018-06-15 16:47:25 +0100405#define KVM_ARM64_HOST_SVE_ENABLED (1 << 4) /* SVE enabled for EL0 */
Dave Martin1765edb2018-09-28 14:39:12 +0100406#define KVM_ARM64_GUEST_HAS_SVE (1 << 5) /* SVE exposed to guest */
Dave Martin9033bba2019-02-28 18:46:44 +0000407#define KVM_ARM64_VCPU_SVE_FINALIZED (1 << 6) /* SVE config completed */
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530408#define KVM_ARM64_GUEST_HAS_PTRAUTH (1 << 7) /* PTRAUTH exposed to guest */
Dave Martin1765edb2018-09-28 14:39:12 +0100409
410#define vcpu_has_sve(vcpu) (system_supports_sve() && \
411 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_SVE))
Dave Martinfa89d31c2018-05-08 14:47:23 +0100412
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530413#define vcpu_has_ptrauth(vcpu) ((system_supports_address_auth() || \
414 system_supports_generic_auth()) && \
415 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_PTRAUTH))
416
Marc Zyngiere47c2052019-06-28 22:40:58 +0100417#define vcpu_gp_regs(v) (&(v)->arch.ctxt.regs)
Christoffer Dall8d404c42016-03-16 15:38:53 +0100418
419/*
Marc Zyngier1b422dd2019-06-26 19:57:41 +0100420 * Only use __vcpu_sys_reg/ctxt_sys_reg if you know you want the
421 * memory backed version of a register, and not the one most recently
422 * accessed by a running VCPU. For example, for userspace access or
423 * for system registers that are never context switched, but only
424 * emulated.
Christoffer Dall8d404c42016-03-16 15:38:53 +0100425 */
Marc Zyngier1b422dd2019-06-26 19:57:41 +0100426#define __ctxt_sys_reg(c,r) (&(c)->sys_regs[(r)])
427
428#define ctxt_sys_reg(c,r) (*__ctxt_sys_reg(c,r))
429
430#define __vcpu_sys_reg(v,r) (ctxt_sys_reg(&(v)->arch.ctxt, (r)))
Christoffer Dall8d404c42016-03-16 15:38:53 +0100431
Christoffer Dallda6f1662018-11-29 12:20:01 +0100432u64 vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg);
Christoffer Dalld47533d2017-12-23 21:53:48 +0100433void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg);
Christoffer Dall8d404c42016-03-16 15:38:53 +0100434
Marc Zyngier72564012014-04-24 10:27:13 +0100435/*
436 * CP14 and CP15 live in the same array, as they are backed by the
437 * same system registers.
438 */
Marc Zyngier3204be42020-06-09 08:40:35 +0100439#define CPx_BIAS IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)
440
441#define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r) ^ CPx_BIAS])
442#define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r) ^ CPx_BIAS])
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000443
444struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000445 ulong remote_tlb_flush;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000446};
447
448struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000449 u64 halt_successful_poll;
450 u64 halt_attempted_poll;
David Matlackcb953122020-05-08 11:22:40 -0700451 u64 halt_poll_success_ns;
452 u64 halt_poll_fail_ns;
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000453 u64 halt_poll_invalid;
454 u64 halt_wakeup;
455 u64 hvc_exit_stat;
Amit Tomarb19e6892015-11-26 10:09:43 +0000456 u64 wfe_exit_stat;
457 u64 wfi_exit_stat;
458 u64 mmio_exit_user;
459 u64 mmio_exit_kernel;
460 u64 exits;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000461};
462
Anup Patel473bdc02013-09-30 14:20:06 +0530463int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000464unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
465int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000466int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
467int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
James Morse539aee02018-07-19 16:24:24 +0100468int __kvm_arm_vcpu_get_events(struct kvm_vcpu *vcpu,
469 struct kvm_vcpu_events *events);
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100470
James Morse539aee02018-07-19 16:24:24 +0100471int __kvm_arm_vcpu_set_events(struct kvm_vcpu *vcpu,
472 struct kvm_vcpu_events *events);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000473
474#define KVM_ARCH_WANT_MMU_NOTIFIER
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000475int kvm_unmap_hva_range(struct kvm *kvm,
476 unsigned long start, unsigned long end);
Lan Tianyu748c0e32018-12-06 21:21:10 +0800477int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
Marc Zyngier35307b92015-03-12 18:16:51 +0000478int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
479int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000480
Christoffer Dallb13216c2016-04-27 10:28:00 +0100481void kvm_arm_halt_guest(struct kvm *kvm);
482void kvm_arm_resume_guest(struct kvm *kvm);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000483
Ard Biesheuvela0bf9772016-02-16 13:52:39 +0100484u64 __kvm_call_hyp(void *hypfn, ...);
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000485
Andrew Scullf50b6f6a2020-06-25 14:14:10 +0100486#define kvm_call_hyp_nvhe(f, ...) \
487 do { \
488 DECLARE_KVM_NVHE_SYM(f); \
489 __kvm_call_hyp(kvm_ksym_ref_nvhe(f), ##__VA_ARGS__); \
490 } while(0)
491
492#define kvm_call_hyp_nvhe_ret(f, ...) \
493 ({ \
494 DECLARE_KVM_NVHE_SYM(f); \
495 __kvm_call_hyp(kvm_ksym_ref_nvhe(f), ##__VA_ARGS__); \
496 })
497
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000498/*
499 * The couple of isb() below are there to guarantee the same behaviour
500 * on VHE as on !VHE, where the eret to EL1 acts as a context
501 * synchronization event.
502 */
503#define kvm_call_hyp(f, ...) \
504 do { \
505 if (has_vhe()) { \
506 f(__VA_ARGS__); \
507 isb(); \
508 } else { \
Andrew Scullf50b6f6a2020-06-25 14:14:10 +0100509 kvm_call_hyp_nvhe(f, ##__VA_ARGS__); \
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000510 } \
511 } while(0)
512
513#define kvm_call_hyp_ret(f, ...) \
514 ({ \
515 typeof(f(__VA_ARGS__)) ret; \
516 \
517 if (has_vhe()) { \
518 ret = f(__VA_ARGS__); \
519 isb(); \
520 } else { \
Andrew Scullf50b6f6a2020-06-25 14:14:10 +0100521 ret = kvm_call_hyp_nvhe_ret(f, ##__VA_ARGS__); \
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000522 } \
523 \
524 ret; \
525 })
Marc Zyngier22b39ca2016-03-01 13:12:44 +0000526
Christoffer Dallcf5d31882014-10-16 17:00:18 +0200527void force_vm_exit(const cpumask_t *mask);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800528void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000529
530int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
531 int exception_index);
James Morse3368bd82018-01-15 19:39:04 +0000532void handle_exit_early(struct kvm_vcpu *vcpu, struct kvm_run *run,
533 int exception_index);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000534
Marc Zyngier0e20f5e2019-12-13 13:25:25 +0000535/* MMIO helpers */
536void kvm_mmio_write_buf(void *buf, unsigned int len, unsigned long data);
537unsigned long kvm_mmio_read_buf(const void *buf, unsigned int len);
538
539int kvm_handle_mmio_return(struct kvm_vcpu *vcpu, struct kvm_run *run);
540int io_mem_abort(struct kvm_vcpu *vcpu, struct kvm_run *run,
541 phys_addr_t fault_ipa);
542
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000543int kvm_perf_init(void);
544int kvm_perf_teardown(void);
545
Steven Priceb48c1a42019-10-21 16:28:16 +0100546long kvm_hypercall_pv_features(struct kvm_vcpu *vcpu);
Steven Price8564d632019-10-21 16:28:18 +0100547gpa_t kvm_init_stolen_time(struct kvm_vcpu *vcpu);
548void kvm_update_stolen_time(struct kvm_vcpu *vcpu);
549
Steven Price58772e92019-10-21 16:28:20 +0100550int kvm_arm_pvtime_set_attr(struct kvm_vcpu *vcpu,
551 struct kvm_device_attr *attr);
552int kvm_arm_pvtime_get_attr(struct kvm_vcpu *vcpu,
553 struct kvm_device_attr *attr);
554int kvm_arm_pvtime_has_attr(struct kvm_vcpu *vcpu,
555 struct kvm_device_attr *attr);
556
Steven Price8564d632019-10-21 16:28:18 +0100557static inline void kvm_arm_pvtime_vcpu_init(struct kvm_vcpu_arch *vcpu_arch)
558{
559 vcpu_arch->steal.base = GPA_INVALID;
560}
561
562static inline bool kvm_arm_is_pvtime_enabled(struct kvm_vcpu_arch *vcpu_arch)
563{
564 return (vcpu_arch->steal.base != GPA_INVALID);
565}
Steven Priceb48c1a42019-10-21 16:28:16 +0100566
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100567void kvm_set_sei_esr(struct kvm_vcpu *vcpu, u64 syndrome);
568
Andre Przywara4429fc62014-06-02 15:37:13 +0200569struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
570
Andrew Murray630a1682019-04-09 20:22:11 +0100571DECLARE_PER_CPU(kvm_host_data_t, kvm_host_data);
Christoffer Dall4464e212017-10-08 17:01:56 +0200572
Marc Zyngier1e0cf162019-07-05 23:35:56 +0100573static inline void kvm_init_host_cpu_context(struct kvm_cpu_context *cpu_ctxt)
Marc Zyngier32f13952019-01-19 15:29:54 +0000574{
575 /* The host's MPIDR is immutable, so let's set it up at boot time */
Marc Zyngier71071ac2020-04-12 14:00:43 +0100576 ctxt_sys_reg(cpu_ctxt, MPIDR_EL1) = read_cpuid_mpidr();
Marc Zyngier32f13952019-01-19 15:29:54 +0000577}
578
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000579static inline bool kvm_arch_requires_vhe(void)
Dave Martin85acda32018-04-20 16:20:43 +0100580{
581 /*
582 * The Arm architecture specifies that implementation of SVE
583 * requires VHE also to be implemented. The KVM code for arm64
584 * relies on this when SVE is present:
585 */
586 if (system_supports_sve())
Dave Martin85acda32018-04-20 16:20:43 +0100587 return true;
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000588
589 return false;
Dave Martin85acda32018-04-20 16:20:43 +0100590}
591
Mark Rutland384b40c2019-04-23 10:12:35 +0530592void kvm_arm_vcpu_ptrauth_trap(struct kvm_vcpu *vcpu);
593
Radim Krčmář0865e632014-08-28 15:13:02 +0200594static inline void kvm_arch_hardware_unsetup(void) {}
595static inline void kvm_arch_sync_events(struct kvm *kvm) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200596static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200597static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200598
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100599void kvm_arm_init_debug(void);
600void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
601void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
Alex Bennée84e690b2015-07-07 17:30:00 +0100602void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800603int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
604 struct kvm_device_attr *attr);
605int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
606 struct kvm_device_attr *attr);
607int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
608 struct kvm_device_attr *attr);
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100609
Dave Martine6b673b2018-04-06 14:55:59 +0100610/* Guest/host FPSIMD coordination helpers */
611int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu);
612void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu);
613void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu);
614void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu);
615
Andrew Murrayeb412382019-04-09 20:22:12 +0100616static inline bool kvm_pmu_counter_deferred(struct perf_event_attr *attr)
617{
Andrew Murray435e53f2019-04-09 20:22:15 +0100618 return (!has_vhe() && attr->exclude_host);
Andrew Murrayeb412382019-04-09 20:22:12 +0100619}
620
Dave Martine6b673b2018-04-06 14:55:59 +0100621#ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */
622static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu)
Dave Martin17eed272017-10-31 15:51:16 +0000623{
Dave Martine6b673b2018-04-06 14:55:59 +0100624 return kvm_arch_vcpu_run_map_fp(vcpu);
Dave Martin17eed272017-10-31 15:51:16 +0000625}
Andrew Murrayeb412382019-04-09 20:22:12 +0100626
627void kvm_set_pmu_events(u32 set, struct perf_event_attr *attr);
628void kvm_clr_pmu_events(u32 clr);
Andrew Murray3d91bef2019-04-09 20:22:14 +0100629
Andrew Murray435e53f2019-04-09 20:22:15 +0100630void kvm_vcpu_pmu_restore_guest(struct kvm_vcpu *vcpu);
631void kvm_vcpu_pmu_restore_host(struct kvm_vcpu *vcpu);
Andrew Murrayeb412382019-04-09 20:22:12 +0100632#else
633static inline void kvm_set_pmu_events(u32 set, struct perf_event_attr *attr) {}
634static inline void kvm_clr_pmu_events(u32 clr) {}
Dave Martine6b673b2018-04-06 14:55:59 +0100635#endif
Dave Martin17eed272017-10-31 15:51:16 +0000636
Andre Przywarac118bbb2019-05-03 15:27:48 +0100637#define KVM_BP_HARDEN_UNKNOWN -1
638#define KVM_BP_HARDEN_WA_NEEDED 0
639#define KVM_BP_HARDEN_NOT_REQUIRED 1
640
641static inline int kvm_arm_harden_branch_predictor(void)
Marc Zyngier6167ec52018-02-06 17:56:14 +0000642{
Andre Przywarac118bbb2019-05-03 15:27:48 +0100643 switch (get_spectre_v2_workaround_state()) {
644 case ARM64_BP_HARDEN_WA_NEEDED:
645 return KVM_BP_HARDEN_WA_NEEDED;
646 case ARM64_BP_HARDEN_NOT_REQUIRED:
647 return KVM_BP_HARDEN_NOT_REQUIRED;
648 case ARM64_BP_HARDEN_UNKNOWN:
649 default:
650 return KVM_BP_HARDEN_UNKNOWN;
651 }
Marc Zyngier6167ec52018-02-06 17:56:14 +0000652}
653
Marc Zyngier5d81f7d2018-05-29 13:11:18 +0100654#define KVM_SSBD_UNKNOWN -1
655#define KVM_SSBD_FORCE_DISABLE 0
656#define KVM_SSBD_KERNEL 1
657#define KVM_SSBD_FORCE_ENABLE 2
658#define KVM_SSBD_MITIGATED 3
659
660static inline int kvm_arm_have_ssbd(void)
661{
662 switch (arm64_get_ssbd_state()) {
663 case ARM64_SSBD_FORCE_DISABLE:
664 return KVM_SSBD_FORCE_DISABLE;
665 case ARM64_SSBD_KERNEL:
666 return KVM_SSBD_KERNEL;
667 case ARM64_SSBD_FORCE_ENABLE:
668 return KVM_SSBD_FORCE_ENABLE;
669 case ARM64_SSBD_MITIGATED:
670 return KVM_SSBD_MITIGATED;
671 case ARM64_SSBD_UNKNOWN:
672 default:
673 return KVM_SSBD_UNKNOWN;
674 }
675}
676
David Brazdil13aeb9b2020-06-25 14:14:16 +0100677void kvm_vcpu_load_sysregs_vhe(struct kvm_vcpu *vcpu);
678void kvm_vcpu_put_sysregs_vhe(struct kvm_vcpu *vcpu);
Christoffer Dallbc192ce2017-10-10 10:21:18 +0200679
Marc Zyngierb130a8f2020-05-28 14:12:58 +0100680int kvm_set_ipa_limit(void);
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100681
Marc Orrd1e5b0e2018-05-15 04:37:37 -0700682#define __KVM_HAVE_ARCH_VM_ALLOC
683struct kvm *kvm_arch_alloc_vm(void);
684void kvm_arch_free_vm(struct kvm *kvm);
685
Marc Zyngierbca607e2018-10-01 13:40:36 +0100686int kvm_arm_setup_stage2(struct kvm *kvm, unsigned long type);
Suzuki K Poulose5b6c6742018-09-26 17:32:42 +0100687
Dave Martin92e68b22019-04-10 17:17:37 +0100688int kvm_arm_vcpu_finalize(struct kvm_vcpu *vcpu, int feature);
Dave Martin9033bba2019-02-28 18:46:44 +0000689bool kvm_arm_vcpu_is_finalized(struct kvm_vcpu *vcpu);
690
691#define kvm_arm_vcpu_sve_finalized(vcpu) \
692 ((vcpu)->arch.flags & KVM_ARM64_VCPU_SVE_FINALIZED)
Dave Martin7dd32a02018-12-19 14:27:01 +0000693
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000694#endif /* __ARM64_KVM_HOST_H__ */