Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012,2013 - ARM Ltd |
| 3 | * Author: Marc Zyngier <marc.zyngier@arm.com> |
| 4 | * |
| 5 | * Derived from arch/arm/include/asm/kvm_host.h: |
| 6 | * Copyright (C) 2012 - Virtual Open Systems and Columbia University |
| 7 | * Author: Christoffer Dall <c.dall@virtualopensystems.com> |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 20 | */ |
| 21 | |
| 22 | #ifndef __ARM64_KVM_HOST_H__ |
| 23 | #define __ARM64_KVM_HOST_H__ |
| 24 | |
Dave Martin | 3f61f40 | 2018-09-28 14:39:08 +0100 | [diff] [blame] | 25 | #include <linux/bitmap.h> |
Paolo Bonzini | 6564730 | 2014-08-29 14:01:17 +0200 | [diff] [blame] | 26 | #include <linux/types.h> |
Dave Martin | 3f61f40 | 2018-09-28 14:39:08 +0100 | [diff] [blame] | 27 | #include <linux/jump_label.h> |
Paolo Bonzini | 6564730 | 2014-08-29 14:01:17 +0200 | [diff] [blame] | 28 | #include <linux/kvm_types.h> |
Dave Martin | 3f61f40 | 2018-09-28 14:39:08 +0100 | [diff] [blame] | 29 | #include <linux/percpu.h> |
Julien Thierry | 85738e0 | 2019-01-31 14:58:48 +0000 | [diff] [blame] | 30 | #include <asm/arch_gicv3.h> |
Dave Martin | 3f61f40 | 2018-09-28 14:39:08 +0100 | [diff] [blame] | 31 | #include <asm/barrier.h> |
Mark Rutland | 63a1e1c | 2017-05-16 15:18:05 +0100 | [diff] [blame] | 32 | #include <asm/cpufeature.h> |
James Morse | 4f5abad | 2018-01-15 19:39:00 +0000 | [diff] [blame] | 33 | #include <asm/daifflags.h> |
Dave Martin | 17eed27 | 2017-10-31 15:51:16 +0000 | [diff] [blame] | 34 | #include <asm/fpsimd.h> |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 35 | #include <asm/kvm.h> |
Marc Zyngier | 3a3604b | 2015-01-29 13:19:45 +0000 | [diff] [blame] | 36 | #include <asm/kvm_asm.h> |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 37 | #include <asm/kvm_mmio.h> |
Marc Zyngier | 32f1395 | 2019-01-19 15:29:54 +0000 | [diff] [blame] | 38 | #include <asm/smp_plat.h> |
Dave Martin | e6b673b | 2018-04-06 14:55:59 +0100 | [diff] [blame] | 39 | #include <asm/thread_info.h> |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 40 | |
Eric Auger | c1426e4 | 2015-03-04 11:14:34 +0100 | [diff] [blame] | 41 | #define __KVM_HAVE_ARCH_INTC_INITIALIZED |
| 42 | |
Linu Cherian | 955a3fc | 2017-03-08 11:38:35 +0530 | [diff] [blame] | 43 | #define KVM_USER_MEM_SLOTS 512 |
David Hildenbrand | 920552b | 2015-09-18 12:34:53 +0200 | [diff] [blame] | 44 | #define KVM_HALT_POLL_NS_DEFAULT 500000 |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 45 | |
| 46 | #include <kvm/arm_vgic.h> |
| 47 | #include <kvm/arm_arch_timer.h> |
Shannon Zhao | 04fe472 | 2015-09-11 09:38:32 +0800 | [diff] [blame] | 48 | #include <kvm/arm_pmu.h> |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 49 | |
Ming Lei | ef74891 | 2015-09-02 14:31:21 +0800 | [diff] [blame] | 50 | #define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS |
| 51 | |
Dave Martin | 9033bba | 2019-02-28 18:46:44 +0000 | [diff] [blame^] | 52 | /* Will be incremented when KVM_ARM_VCPU_SVE is fully implemented: */ |
Shannon Zhao | 808e738 | 2016-01-11 22:46:15 +0800 | [diff] [blame] | 53 | #define KVM_VCPU_MAX_FEATURES 4 |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 54 | |
Andrew Jones | 7b244e2 | 2017-06-04 14:43:58 +0200 | [diff] [blame] | 55 | #define KVM_REQ_SLEEP \ |
Andrew Jones | 2387149 | 2017-06-04 14:43:51 +0200 | [diff] [blame] | 56 | KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP) |
Andrew Jones | 325f9c6 | 2017-06-04 14:43:59 +0200 | [diff] [blame] | 57 | #define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1) |
Marc Zyngier | 358b28f | 2018-12-20 11:36:07 +0000 | [diff] [blame] | 58 | #define KVM_REQ_VCPU_RESET KVM_ARCH_REQ(2) |
Christoffer Dall | b13216c | 2016-04-27 10:28:00 +0100 | [diff] [blame] | 59 | |
Christoffer Dall | 61bbe38 | 2017-10-27 19:57:51 +0200 | [diff] [blame] | 60 | DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use); |
| 61 | |
Dave Martin | 9033bba | 2019-02-28 18:46:44 +0000 | [diff] [blame^] | 62 | extern unsigned int kvm_sve_max_vl; |
| 63 | int kvm_arm_init_arch_resources(void); |
Dave Martin | 0f062bf | 2019-02-28 18:33:00 +0000 | [diff] [blame] | 64 | |
Will Deacon | 6951e48 | 2014-08-26 15:13:20 +0100 | [diff] [blame] | 65 | int __attribute_const__ kvm_target_cpu(void); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 66 | int kvm_reset_vcpu(struct kvm_vcpu *vcpu); |
Dave Martin | 9033bba | 2019-02-28 18:46:44 +0000 | [diff] [blame^] | 67 | void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu); |
Dongjiu Geng | 375bdd3 | 2018-10-13 00:12:48 +0800 | [diff] [blame] | 68 | int kvm_arch_vm_ioctl_check_extension(struct kvm *kvm, long ext); |
James Morse | c612505 | 2016-04-29 18:27:03 +0100 | [diff] [blame] | 69 | void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 70 | |
Christoffer Dall | e329fb7 | 2018-12-11 15:26:31 +0100 | [diff] [blame] | 71 | struct kvm_vmid { |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 72 | /* The VMID generation used for the virt. memory system */ |
| 73 | u64 vmid_gen; |
| 74 | u32 vmid; |
Christoffer Dall | e329fb7 | 2018-12-11 15:26:31 +0100 | [diff] [blame] | 75 | }; |
| 76 | |
| 77 | struct kvm_arch { |
| 78 | struct kvm_vmid vmid; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 79 | |
Suzuki K Poulose | 7665f3a | 2018-09-26 17:32:43 +0100 | [diff] [blame] | 80 | /* stage2 entry level table */ |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 81 | pgd_t *pgd; |
Christoffer Dall | e329fb7 | 2018-12-11 15:26:31 +0100 | [diff] [blame] | 82 | phys_addr_t pgd_phys; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 83 | |
Suzuki K Poulose | 7665f3a | 2018-09-26 17:32:43 +0100 | [diff] [blame] | 84 | /* VTCR_EL2 value for this VM */ |
| 85 | u64 vtcr; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 86 | |
Marc Zyngier | 94d0e59 | 2016-10-18 18:37:49 +0100 | [diff] [blame] | 87 | /* The last vcpu id that ran on each physical CPU */ |
| 88 | int __percpu *last_vcpu_ran; |
| 89 | |
Andre Przywara | 3caa2d8 | 2014-06-02 16:26:01 +0200 | [diff] [blame] | 90 | /* The maximum number of vCPUs depends on the used GIC model */ |
| 91 | int max_vcpus; |
| 92 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 93 | /* Interrupt controller */ |
| 94 | struct vgic_dist vgic; |
Marc Zyngier | 85bd0ba | 2018-01-21 16:42:56 +0000 | [diff] [blame] | 95 | |
| 96 | /* Mandated version of PSCI */ |
| 97 | u32 psci_version; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 98 | }; |
| 99 | |
| 100 | #define KVM_NR_MEM_OBJS 40 |
| 101 | |
| 102 | /* |
| 103 | * We don't want allocation failures within the mmu code, so we preallocate |
| 104 | * enough memory for a single page fault in a cache. |
| 105 | */ |
| 106 | struct kvm_mmu_memory_cache { |
| 107 | int nobjs; |
| 108 | void *objects[KVM_NR_MEM_OBJS]; |
| 109 | }; |
| 110 | |
| 111 | struct kvm_vcpu_fault_info { |
| 112 | u32 esr_el2; /* Hyp Syndrom Register */ |
| 113 | u64 far_el2; /* Hyp Fault Address Register */ |
| 114 | u64 hpfar_el2; /* Hyp IPA Fault Address Register */ |
James Morse | 0067df4 | 2018-01-15 19:39:05 +0000 | [diff] [blame] | 115 | u64 disr_el1; /* Deferred [SError] Status Register */ |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 116 | }; |
| 117 | |
Marc Zyngier | 9d8415d | 2015-10-25 19:57:11 +0000 | [diff] [blame] | 118 | /* |
| 119 | * 0 is reserved as an invalid value. |
| 120 | * Order should be kept in sync with the save/restore code. |
| 121 | */ |
| 122 | enum vcpu_sysreg { |
| 123 | __INVALID_SYSREG__, |
| 124 | MPIDR_EL1, /* MultiProcessor Affinity Register */ |
| 125 | CSSELR_EL1, /* Cache Size Selection Register */ |
| 126 | SCTLR_EL1, /* System Control Register */ |
| 127 | ACTLR_EL1, /* Auxiliary Control Register */ |
| 128 | CPACR_EL1, /* Coprocessor Access Control */ |
Dave Martin | 7343376 | 2018-09-28 14:39:16 +0100 | [diff] [blame] | 129 | ZCR_EL1, /* SVE Control */ |
Marc Zyngier | 9d8415d | 2015-10-25 19:57:11 +0000 | [diff] [blame] | 130 | TTBR0_EL1, /* Translation Table Base Register 0 */ |
| 131 | TTBR1_EL1, /* Translation Table Base Register 1 */ |
| 132 | TCR_EL1, /* Translation Control Register */ |
| 133 | ESR_EL1, /* Exception Syndrome Register */ |
Adam Buchbinder | ef769e3 | 2016-02-24 09:52:41 -0800 | [diff] [blame] | 134 | AFSR0_EL1, /* Auxiliary Fault Status Register 0 */ |
| 135 | AFSR1_EL1, /* Auxiliary Fault Status Register 1 */ |
Marc Zyngier | 9d8415d | 2015-10-25 19:57:11 +0000 | [diff] [blame] | 136 | FAR_EL1, /* Fault Address Register */ |
| 137 | MAIR_EL1, /* Memory Attribute Indirection Register */ |
| 138 | VBAR_EL1, /* Vector Base Address Register */ |
| 139 | CONTEXTIDR_EL1, /* Context ID Register */ |
| 140 | TPIDR_EL0, /* Thread ID, User R/W */ |
| 141 | TPIDRRO_EL0, /* Thread ID, User R/O */ |
| 142 | TPIDR_EL1, /* Thread ID, Privileged */ |
| 143 | AMAIR_EL1, /* Aux Memory Attribute Indirection Register */ |
| 144 | CNTKCTL_EL1, /* Timer Control Register (EL1) */ |
| 145 | PAR_EL1, /* Physical Address Register */ |
| 146 | MDSCR_EL1, /* Monitor Debug System Control Register */ |
| 147 | MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */ |
James Morse | c773ae2 | 2018-01-15 19:39:02 +0000 | [diff] [blame] | 148 | DISR_EL1, /* Deferred Interrupt Status Register */ |
Marc Zyngier | 9d8415d | 2015-10-25 19:57:11 +0000 | [diff] [blame] | 149 | |
Shannon Zhao | ab94683 | 2015-06-18 16:01:53 +0800 | [diff] [blame] | 150 | /* Performance Monitors Registers */ |
| 151 | PMCR_EL0, /* Control Register */ |
Shannon Zhao | 3965c3c | 2015-08-31 17:20:22 +0800 | [diff] [blame] | 152 | PMSELR_EL0, /* Event Counter Selection Register */ |
Shannon Zhao | 051ff58 | 2015-12-08 15:29:06 +0800 | [diff] [blame] | 153 | PMEVCNTR0_EL0, /* Event Counter Register (0-30) */ |
| 154 | PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30, |
| 155 | PMCCNTR_EL0, /* Cycle Counter Register */ |
Shannon Zhao | 9feb21a | 2016-02-23 11:11:27 +0800 | [diff] [blame] | 156 | PMEVTYPER0_EL0, /* Event Type Register (0-30) */ |
| 157 | PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30, |
| 158 | PMCCFILTR_EL0, /* Cycle Count Filter Register */ |
Shannon Zhao | 96b0eeb | 2015-09-08 12:26:13 +0800 | [diff] [blame] | 159 | PMCNTENSET_EL0, /* Count Enable Set Register */ |
Shannon Zhao | 9db52c7 | 2015-09-08 14:40:20 +0800 | [diff] [blame] | 160 | PMINTENSET_EL1, /* Interrupt Enable Set Register */ |
Shannon Zhao | 76d883c | 2015-09-08 15:03:26 +0800 | [diff] [blame] | 161 | PMOVSSET_EL0, /* Overflow Flag Status Set Register */ |
Shannon Zhao | 7a0adc7 | 2015-09-08 15:49:39 +0800 | [diff] [blame] | 162 | PMSWINC_EL0, /* Software Increment Register */ |
Shannon Zhao | d692b8a | 2015-09-08 15:15:56 +0800 | [diff] [blame] | 163 | PMUSERENR_EL0, /* User Enable Register */ |
Shannon Zhao | ab94683 | 2015-06-18 16:01:53 +0800 | [diff] [blame] | 164 | |
Marc Zyngier | 9d8415d | 2015-10-25 19:57:11 +0000 | [diff] [blame] | 165 | /* 32bit specific registers. Keep them at the end of the range */ |
| 166 | DACR32_EL2, /* Domain Access Control Register */ |
| 167 | IFSR32_EL2, /* Instruction Fault Status Register */ |
| 168 | FPEXC32_EL2, /* Floating-Point Exception Control Register */ |
| 169 | DBGVCR32_EL2, /* Debug Vector Catch Register */ |
| 170 | |
| 171 | NR_SYS_REGS /* Nothing after this line! */ |
| 172 | }; |
| 173 | |
| 174 | /* 32bit mapping */ |
| 175 | #define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */ |
| 176 | #define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */ |
| 177 | #define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */ |
| 178 | #define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */ |
| 179 | #define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */ |
| 180 | #define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */ |
| 181 | #define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */ |
| 182 | #define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */ |
| 183 | #define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */ |
| 184 | #define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */ |
| 185 | #define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */ |
| 186 | #define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */ |
| 187 | #define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */ |
| 188 | #define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */ |
| 189 | #define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */ |
| 190 | #define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */ |
| 191 | #define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */ |
| 192 | #define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */ |
| 193 | #define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */ |
| 194 | #define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */ |
| 195 | #define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */ |
| 196 | #define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */ |
| 197 | #define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */ |
| 198 | #define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */ |
| 199 | #define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */ |
| 200 | #define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */ |
| 201 | #define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */ |
| 202 | #define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */ |
| 203 | #define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */ |
| 204 | |
| 205 | #define cp14_DBGDSCRext (MDSCR_EL1 * 2) |
| 206 | #define cp14_DBGBCR0 (DBGBCR0_EL1 * 2) |
| 207 | #define cp14_DBGBVR0 (DBGBVR0_EL1 * 2) |
| 208 | #define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1) |
| 209 | #define cp14_DBGWCR0 (DBGWCR0_EL1 * 2) |
| 210 | #define cp14_DBGWVR0 (DBGWVR0_EL1 * 2) |
| 211 | #define cp14_DBGDCCINT (MDCCINT_EL1 * 2) |
| 212 | |
| 213 | #define NR_COPRO_REGS (NR_SYS_REGS * 2) |
| 214 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 215 | struct kvm_cpu_context { |
| 216 | struct kvm_regs gp_regs; |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 217 | union { |
| 218 | u64 sys_regs[NR_SYS_REGS]; |
Marc Zyngier | 7256401 | 2014-04-24 10:27:13 +0100 | [diff] [blame] | 219 | u32 copro[NR_COPRO_REGS]; |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 220 | }; |
James Morse | c97e166 | 2018-01-08 15:38:05 +0000 | [diff] [blame] | 221 | |
| 222 | struct kvm_vcpu *__hyp_running_vcpu; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 223 | }; |
| 224 | |
| 225 | typedef struct kvm_cpu_context kvm_cpu_context_t; |
| 226 | |
Marc Zyngier | 358b28f | 2018-12-20 11:36:07 +0000 | [diff] [blame] | 227 | struct vcpu_reset_state { |
| 228 | unsigned long pc; |
| 229 | unsigned long r0; |
| 230 | bool be; |
| 231 | bool reset; |
| 232 | }; |
| 233 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 234 | struct kvm_vcpu_arch { |
| 235 | struct kvm_cpu_context ctxt; |
Dave Martin | b43b5dd | 2018-09-28 14:39:17 +0100 | [diff] [blame] | 236 | void *sve_state; |
| 237 | unsigned int sve_max_vl; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 238 | |
| 239 | /* HYP configuration */ |
| 240 | u64 hcr_el2; |
Alex Bennée | 56c7f5e | 2015-07-07 17:29:56 +0100 | [diff] [blame] | 241 | u32 mdcr_el2; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 242 | |
| 243 | /* Exception Information */ |
| 244 | struct kvm_vcpu_fault_info fault; |
| 245 | |
Marc Zyngier | 55e3748 | 2018-05-29 13:11:16 +0100 | [diff] [blame] | 246 | /* State of various workarounds, see kvm_asm.h for bit assignment */ |
| 247 | u64 workaround_flags; |
| 248 | |
Dave Martin | fa89d31c | 2018-05-08 14:47:23 +0100 | [diff] [blame] | 249 | /* Miscellaneous vcpu state flags */ |
| 250 | u64 flags; |
Marc Zyngier | 0c557ed | 2014-04-24 10:24:46 +0100 | [diff] [blame] | 251 | |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 252 | /* |
| 253 | * We maintain more than a single set of debug registers to support |
| 254 | * debugging the guest from the host and to maintain separate host and |
| 255 | * guest state during world switches. vcpu_debug_state are the debug |
| 256 | * registers of the vcpu as the guest sees them. host_debug_state are |
Alex Bennée | 834bf88 | 2015-07-07 17:30:02 +0100 | [diff] [blame] | 257 | * the host registers which are saved and restored during |
| 258 | * world switches. external_debug_state contains the debug |
| 259 | * values we want to debug the guest. This is set via the |
| 260 | * KVM_SET_GUEST_DEBUG ioctl. |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 261 | * |
| 262 | * debug_ptr points to the set of debug registers that should be loaded |
| 263 | * onto the hardware when running the guest. |
| 264 | */ |
| 265 | struct kvm_guest_debug_arch *debug_ptr; |
| 266 | struct kvm_guest_debug_arch vcpu_debug_state; |
Alex Bennée | 834bf88 | 2015-07-07 17:30:02 +0100 | [diff] [blame] | 267 | struct kvm_guest_debug_arch external_debug_state; |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 268 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 269 | /* Pointer to host CPU context */ |
| 270 | kvm_cpu_context_t *host_cpu_context; |
Dave Martin | e6b673b | 2018-04-06 14:55:59 +0100 | [diff] [blame] | 271 | |
| 272 | struct thread_info *host_thread_info; /* hyp VA */ |
| 273 | struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */ |
| 274 | |
Will Deacon | f85279b | 2016-09-22 11:35:43 +0100 | [diff] [blame] | 275 | struct { |
| 276 | /* {Break,watch}point registers */ |
| 277 | struct kvm_guest_debug_arch regs; |
| 278 | /* Statistical profiling extension */ |
| 279 | u64 pmscr_el1; |
| 280 | } host_debug_state; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 281 | |
| 282 | /* VGIC state */ |
| 283 | struct vgic_cpu vgic_cpu; |
| 284 | struct arch_timer_cpu timer_cpu; |
Shannon Zhao | 04fe472 | 2015-09-11 09:38:32 +0800 | [diff] [blame] | 285 | struct kvm_pmu pmu; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 286 | |
| 287 | /* |
| 288 | * Anything that is not used directly from assembly code goes |
| 289 | * here. |
| 290 | */ |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 291 | |
Alex Bennée | 337b99b | 2015-07-07 17:29:58 +0100 | [diff] [blame] | 292 | /* |
| 293 | * Guest registers we preserve during guest debugging. |
| 294 | * |
| 295 | * These shadow registers are updated by the kvm_handle_sys_reg |
| 296 | * trap handler if the guest accesses or updates them while we |
| 297 | * are using guest debug. |
| 298 | */ |
| 299 | struct { |
| 300 | u32 mdscr_el1; |
| 301 | } guest_debug_preserved; |
| 302 | |
Eric Auger | 3781528 | 2015-09-25 23:41:14 +0200 | [diff] [blame] | 303 | /* vcpu power-off state */ |
| 304 | bool power_off; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 305 | |
Eric Auger | 3b92830 | 2015-09-25 23:41:17 +0200 | [diff] [blame] | 306 | /* Don't run the guest (internal implementation need) */ |
| 307 | bool pause; |
| 308 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 309 | /* IO related fields */ |
| 310 | struct kvm_decode mmio_decode; |
| 311 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 312 | /* Cache some mmu pages needed inside spinlock regions */ |
| 313 | struct kvm_mmu_memory_cache mmu_page_cache; |
| 314 | |
| 315 | /* Target CPU and feature flags */ |
Chen Gang | 6c8c0c4 | 2013-07-22 04:40:38 +0100 | [diff] [blame] | 316 | int target; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 317 | DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES); |
| 318 | |
| 319 | /* Detect first run of a vcpu */ |
| 320 | bool has_run_once; |
James Morse | 4715c14 | 2018-01-15 19:39:01 +0000 | [diff] [blame] | 321 | |
| 322 | /* Virtual SError ESR to restore when HCR_EL2.VSE is set */ |
| 323 | u64 vsesr_el2; |
Christoffer Dall | d47533d | 2017-12-23 21:53:48 +0100 | [diff] [blame] | 324 | |
Marc Zyngier | 358b28f | 2018-12-20 11:36:07 +0000 | [diff] [blame] | 325 | /* Additional reset state */ |
| 326 | struct vcpu_reset_state reset_state; |
| 327 | |
Christoffer Dall | d47533d | 2017-12-23 21:53:48 +0100 | [diff] [blame] | 328 | /* True when deferrable sysregs are loaded on the physical CPU, |
| 329 | * see kvm_vcpu_load_sysregs and kvm_vcpu_put_sysregs. */ |
| 330 | bool sysregs_loaded_on_cpu; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 331 | }; |
| 332 | |
Dave Martin | b43b5dd | 2018-09-28 14:39:17 +0100 | [diff] [blame] | 333 | /* Pointer to the vcpu's SVE FFR for sve_{save,load}_state() */ |
| 334 | #define vcpu_sve_pffr(vcpu) ((void *)((char *)((vcpu)->arch.sve_state) + \ |
| 335 | sve_ffr_offset((vcpu)->arch.sve_max_vl))) |
| 336 | |
Dave Martin | e1c9c98 | 2018-09-28 14:39:19 +0100 | [diff] [blame] | 337 | #define vcpu_sve_state_size(vcpu) ({ \ |
| 338 | size_t __size_ret; \ |
| 339 | unsigned int __vcpu_vq; \ |
| 340 | \ |
| 341 | if (WARN_ON(!sve_vl_valid((vcpu)->arch.sve_max_vl))) { \ |
| 342 | __size_ret = 0; \ |
| 343 | } else { \ |
| 344 | __vcpu_vq = sve_vq_from_vl((vcpu)->arch.sve_max_vl); \ |
| 345 | __size_ret = SVE_SIG_REGS_SIZE(__vcpu_vq); \ |
| 346 | } \ |
| 347 | \ |
| 348 | __size_ret; \ |
| 349 | }) |
| 350 | |
Dave Martin | fa89d31c | 2018-05-08 14:47:23 +0100 | [diff] [blame] | 351 | /* vcpu_arch flags field values: */ |
| 352 | #define KVM_ARM64_DEBUG_DIRTY (1 << 0) |
Dave Martin | e6b673b | 2018-04-06 14:55:59 +0100 | [diff] [blame] | 353 | #define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */ |
| 354 | #define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */ |
| 355 | #define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */ |
Dave Martin | b3eb56b | 2018-06-15 16:47:25 +0100 | [diff] [blame] | 356 | #define KVM_ARM64_HOST_SVE_ENABLED (1 << 4) /* SVE enabled for EL0 */ |
Dave Martin | 1765edb | 2018-09-28 14:39:12 +0100 | [diff] [blame] | 357 | #define KVM_ARM64_GUEST_HAS_SVE (1 << 5) /* SVE exposed to guest */ |
Dave Martin | 9033bba | 2019-02-28 18:46:44 +0000 | [diff] [blame^] | 358 | #define KVM_ARM64_VCPU_SVE_FINALIZED (1 << 6) /* SVE config completed */ |
Dave Martin | 1765edb | 2018-09-28 14:39:12 +0100 | [diff] [blame] | 359 | |
| 360 | #define vcpu_has_sve(vcpu) (system_supports_sve() && \ |
| 361 | ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_SVE)) |
Dave Martin | fa89d31c | 2018-05-08 14:47:23 +0100 | [diff] [blame] | 362 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 363 | #define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs) |
Christoffer Dall | 8d404c4 | 2016-03-16 15:38:53 +0100 | [diff] [blame] | 364 | |
| 365 | /* |
| 366 | * Only use __vcpu_sys_reg if you know you want the memory backed version of a |
| 367 | * register, and not the one most recently accessed by a running VCPU. For |
| 368 | * example, for userspace access or for system registers that are never context |
| 369 | * switched, but only emulated. |
| 370 | */ |
| 371 | #define __vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)]) |
| 372 | |
Christoffer Dall | da6f166 | 2018-11-29 12:20:01 +0100 | [diff] [blame] | 373 | u64 vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg); |
Christoffer Dall | d47533d | 2017-12-23 21:53:48 +0100 | [diff] [blame] | 374 | void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg); |
Christoffer Dall | 8d404c4 | 2016-03-16 15:38:53 +0100 | [diff] [blame] | 375 | |
Marc Zyngier | 7256401 | 2014-04-24 10:27:13 +0100 | [diff] [blame] | 376 | /* |
| 377 | * CP14 and CP15 live in the same array, as they are backed by the |
| 378 | * same system registers. |
| 379 | */ |
| 380 | #define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)]) |
| 381 | #define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)]) |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 382 | |
| 383 | struct kvm_vm_stat { |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 384 | ulong remote_tlb_flush; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 385 | }; |
| 386 | |
| 387 | struct kvm_vcpu_stat { |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 388 | u64 halt_successful_poll; |
| 389 | u64 halt_attempted_poll; |
| 390 | u64 halt_poll_invalid; |
| 391 | u64 halt_wakeup; |
| 392 | u64 hvc_exit_stat; |
Amit Tomar | b19e689 | 2015-11-26 10:09:43 +0000 | [diff] [blame] | 393 | u64 wfe_exit_stat; |
| 394 | u64 wfi_exit_stat; |
| 395 | u64 mmio_exit_user; |
| 396 | u64 mmio_exit_kernel; |
| 397 | u64 exits; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 398 | }; |
| 399 | |
Anup Patel | 473bdc0 | 2013-09-30 14:20:06 +0530 | [diff] [blame] | 400 | int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 401 | unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu); |
| 402 | int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 403 | int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg); |
| 404 | int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg); |
James Morse | 539aee0 | 2018-07-19 16:24:24 +0100 | [diff] [blame] | 405 | int __kvm_arm_vcpu_get_events(struct kvm_vcpu *vcpu, |
| 406 | struct kvm_vcpu_events *events); |
Dongjiu Geng | b7b27fa | 2018-07-19 16:24:22 +0100 | [diff] [blame] | 407 | |
James Morse | 539aee0 | 2018-07-19 16:24:24 +0100 | [diff] [blame] | 408 | int __kvm_arm_vcpu_set_events(struct kvm_vcpu *vcpu, |
| 409 | struct kvm_vcpu_events *events); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 410 | |
| 411 | #define KVM_ARCH_WANT_MMU_NOTIFIER |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 412 | int kvm_unmap_hva_range(struct kvm *kvm, |
| 413 | unsigned long start, unsigned long end); |
Lan Tianyu | 748c0e3 | 2018-12-06 21:21:10 +0800 | [diff] [blame] | 414 | int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte); |
Marc Zyngier | 35307b9 | 2015-03-12 18:16:51 +0000 | [diff] [blame] | 415 | int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end); |
| 416 | int kvm_test_age_hva(struct kvm *kvm, unsigned long hva); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 417 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 418 | struct kvm_vcpu *kvm_arm_get_running_vcpu(void); |
Will Deacon | 4000be4 | 2014-08-26 15:13:21 +0100 | [diff] [blame] | 419 | struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void); |
Christoffer Dall | b13216c | 2016-04-27 10:28:00 +0100 | [diff] [blame] | 420 | void kvm_arm_halt_guest(struct kvm *kvm); |
| 421 | void kvm_arm_resume_guest(struct kvm *kvm); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 422 | |
Ard Biesheuvel | a0bf977 | 2016-02-16 13:52:39 +0100 | [diff] [blame] | 423 | u64 __kvm_call_hyp(void *hypfn, ...); |
Marc Zyngier | 18fc7bf | 2019-01-05 15:57:56 +0000 | [diff] [blame] | 424 | |
| 425 | /* |
| 426 | * The couple of isb() below are there to guarantee the same behaviour |
| 427 | * on VHE as on !VHE, where the eret to EL1 acts as a context |
| 428 | * synchronization event. |
| 429 | */ |
| 430 | #define kvm_call_hyp(f, ...) \ |
| 431 | do { \ |
| 432 | if (has_vhe()) { \ |
| 433 | f(__VA_ARGS__); \ |
| 434 | isb(); \ |
| 435 | } else { \ |
| 436 | __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__); \ |
| 437 | } \ |
| 438 | } while(0) |
| 439 | |
| 440 | #define kvm_call_hyp_ret(f, ...) \ |
| 441 | ({ \ |
| 442 | typeof(f(__VA_ARGS__)) ret; \ |
| 443 | \ |
| 444 | if (has_vhe()) { \ |
| 445 | ret = f(__VA_ARGS__); \ |
| 446 | isb(); \ |
| 447 | } else { \ |
| 448 | ret = __kvm_call_hyp(kvm_ksym_ref(f), \ |
| 449 | ##__VA_ARGS__); \ |
| 450 | } \ |
| 451 | \ |
| 452 | ret; \ |
| 453 | }) |
Marc Zyngier | 22b39ca | 2016-03-01 13:12:44 +0000 | [diff] [blame] | 454 | |
Christoffer Dall | cf5d3188 | 2014-10-16 17:00:18 +0200 | [diff] [blame] | 455 | void force_vm_exit(const cpumask_t *mask); |
Mario Smarduch | 8199ed0 | 2015-01-15 15:58:59 -0800 | [diff] [blame] | 456 | void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 457 | |
| 458 | int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run, |
| 459 | int exception_index); |
James Morse | 3368bd8 | 2018-01-15 19:39:04 +0000 | [diff] [blame] | 460 | void handle_exit_early(struct kvm_vcpu *vcpu, struct kvm_run *run, |
| 461 | int exception_index); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 462 | |
| 463 | int kvm_perf_init(void); |
| 464 | int kvm_perf_teardown(void); |
| 465 | |
Dongjiu Geng | b7b27fa | 2018-07-19 16:24:22 +0100 | [diff] [blame] | 466 | void kvm_set_sei_esr(struct kvm_vcpu *vcpu, u64 syndrome); |
| 467 | |
Andre Przywara | 4429fc6 | 2014-06-02 15:37:13 +0200 | [diff] [blame] | 468 | struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr); |
| 469 | |
Christoffer Dall | 4464e21 | 2017-10-08 17:01:56 +0200 | [diff] [blame] | 470 | DECLARE_PER_CPU(kvm_cpu_context_t, kvm_host_cpu_state); |
| 471 | |
Marc Zyngier | 32f1395 | 2019-01-19 15:29:54 +0000 | [diff] [blame] | 472 | static inline void kvm_init_host_cpu_context(kvm_cpu_context_t *cpu_ctxt, |
| 473 | int cpu) |
| 474 | { |
| 475 | /* The host's MPIDR is immutable, so let's set it up at boot time */ |
| 476 | cpu_ctxt->sys_regs[MPIDR_EL1] = cpu_logical_map(cpu); |
| 477 | } |
| 478 | |
Will Deacon | 7c36447 | 2018-08-08 16:10:54 +0100 | [diff] [blame] | 479 | void __kvm_enable_ssbs(void); |
| 480 | |
Marc Zyngier | 12fda81 | 2016-06-30 18:40:45 +0100 | [diff] [blame] | 481 | static inline void __cpu_init_hyp_mode(phys_addr_t pgd_ptr, |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 482 | unsigned long hyp_stack_ptr, |
| 483 | unsigned long vector_ptr) |
| 484 | { |
Marc Zyngier | 9bc03f1 | 2018-07-10 13:20:47 +0100 | [diff] [blame] | 485 | /* |
| 486 | * Calculate the raw per-cpu offset without a translation from the |
| 487 | * kernel's mapping to the linear mapping, and store it in tpidr_el2 |
| 488 | * so that we can use adr_l to access per-cpu variables in EL2. |
| 489 | */ |
| 490 | u64 tpidr_el2 = ((u64)this_cpu_ptr(&kvm_host_cpu_state) - |
| 491 | (u64)kvm_ksym_ref(kvm_host_cpu_state)); |
Christoffer Dall | 4464e21 | 2017-10-08 17:01:56 +0200 | [diff] [blame] | 492 | |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 493 | /* |
Mark Rutland | 63a1e1c | 2017-05-16 15:18:05 +0100 | [diff] [blame] | 494 | * Call initialization code, and switch to the full blown HYP code. |
| 495 | * If the cpucaps haven't been finalized yet, something has gone very |
| 496 | * wrong, and hyp will crash and burn when it uses any |
| 497 | * cpus_have_const_cap() wrapper. |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 498 | */ |
Mark Rutland | 63a1e1c | 2017-05-16 15:18:05 +0100 | [diff] [blame] | 499 | BUG_ON(!static_branch_likely(&arm64_const_caps_ready)); |
Marc Zyngier | 9bc03f1 | 2018-07-10 13:20:47 +0100 | [diff] [blame] | 500 | __kvm_call_hyp((void *)pgd_ptr, hyp_stack_ptr, vector_ptr, tpidr_el2); |
Will Deacon | 7c36447 | 2018-08-08 16:10:54 +0100 | [diff] [blame] | 501 | |
| 502 | /* |
| 503 | * Disabling SSBD on a non-VHE system requires us to enable SSBS |
| 504 | * at EL2. |
| 505 | */ |
| 506 | if (!has_vhe() && this_cpu_has_cap(ARM64_SSBS) && |
| 507 | arm64_get_ssbd_state() == ARM64_SSBD_FORCE_DISABLE) { |
| 508 | kvm_call_hyp(__kvm_enable_ssbs); |
| 509 | } |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 510 | } |
| 511 | |
Marc Zyngier | 33e5f4e | 2018-12-06 17:31:20 +0000 | [diff] [blame] | 512 | static inline bool kvm_arch_requires_vhe(void) |
Dave Martin | 85acda3 | 2018-04-20 16:20:43 +0100 | [diff] [blame] | 513 | { |
| 514 | /* |
| 515 | * The Arm architecture specifies that implementation of SVE |
| 516 | * requires VHE also to be implemented. The KVM code for arm64 |
| 517 | * relies on this when SVE is present: |
| 518 | */ |
| 519 | if (system_supports_sve()) |
Dave Martin | 85acda3 | 2018-04-20 16:20:43 +0100 | [diff] [blame] | 520 | return true; |
Marc Zyngier | 33e5f4e | 2018-12-06 17:31:20 +0000 | [diff] [blame] | 521 | |
Marc Zyngier | 8b2cca9 | 2018-12-06 17:31:23 +0000 | [diff] [blame] | 522 | /* Some implementations have defects that confine them to VHE */ |
| 523 | if (cpus_have_cap(ARM64_WORKAROUND_1165522)) |
| 524 | return true; |
| 525 | |
Marc Zyngier | 33e5f4e | 2018-12-06 17:31:20 +0000 | [diff] [blame] | 526 | return false; |
Dave Martin | 85acda3 | 2018-04-20 16:20:43 +0100 | [diff] [blame] | 527 | } |
| 528 | |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 529 | static inline void kvm_arch_hardware_unsetup(void) {} |
| 530 | static inline void kvm_arch_sync_events(struct kvm *kvm) {} |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 531 | static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {} |
Christian Borntraeger | 3491caf | 2016-05-13 12:16:35 +0200 | [diff] [blame] | 532 | static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {} |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 533 | |
Alex Bennée | 56c7f5e | 2015-07-07 17:29:56 +0100 | [diff] [blame] | 534 | void kvm_arm_init_debug(void); |
| 535 | void kvm_arm_setup_debug(struct kvm_vcpu *vcpu); |
| 536 | void kvm_arm_clear_debug(struct kvm_vcpu *vcpu); |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 537 | void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu); |
Shannon Zhao | bb0c70b | 2016-01-11 21:35:32 +0800 | [diff] [blame] | 538 | int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu, |
| 539 | struct kvm_device_attr *attr); |
| 540 | int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu, |
| 541 | struct kvm_device_attr *attr); |
| 542 | int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu, |
| 543 | struct kvm_device_attr *attr); |
Alex Bennée | 56c7f5e | 2015-07-07 17:29:56 +0100 | [diff] [blame] | 544 | |
Suzuki K Poulose | 0f62f0e | 2018-09-26 17:32:52 +0100 | [diff] [blame] | 545 | static inline void __cpu_init_stage2(void) {} |
Marc Zyngier | 21a4179 | 2016-02-22 10:57:30 +0000 | [diff] [blame] | 546 | |
Dave Martin | e6b673b | 2018-04-06 14:55:59 +0100 | [diff] [blame] | 547 | /* Guest/host FPSIMD coordination helpers */ |
| 548 | int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu); |
| 549 | void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu); |
| 550 | void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu); |
| 551 | void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu); |
| 552 | |
| 553 | #ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */ |
| 554 | static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu) |
Dave Martin | 17eed27 | 2017-10-31 15:51:16 +0000 | [diff] [blame] | 555 | { |
Dave Martin | e6b673b | 2018-04-06 14:55:59 +0100 | [diff] [blame] | 556 | return kvm_arch_vcpu_run_map_fp(vcpu); |
Dave Martin | 17eed27 | 2017-10-31 15:51:16 +0000 | [diff] [blame] | 557 | } |
Dave Martin | e6b673b | 2018-04-06 14:55:59 +0100 | [diff] [blame] | 558 | #endif |
Dave Martin | 17eed27 | 2017-10-31 15:51:16 +0000 | [diff] [blame] | 559 | |
James Morse | 4f5abad | 2018-01-15 19:39:00 +0000 | [diff] [blame] | 560 | static inline void kvm_arm_vhe_guest_enter(void) |
| 561 | { |
| 562 | local_daif_mask(); |
Julien Thierry | 85738e0 | 2019-01-31 14:58:48 +0000 | [diff] [blame] | 563 | |
| 564 | /* |
| 565 | * Having IRQs masked via PMR when entering the guest means the GIC |
| 566 | * will not signal the CPU of interrupts of lower priority, and the |
| 567 | * only way to get out will be via guest exceptions. |
| 568 | * Naturally, we want to avoid this. |
| 569 | */ |
| 570 | if (system_uses_irq_prio_masking()) { |
| 571 | gic_write_pmr(GIC_PRIO_IRQON); |
| 572 | dsb(sy); |
| 573 | } |
James Morse | 4f5abad | 2018-01-15 19:39:00 +0000 | [diff] [blame] | 574 | } |
| 575 | |
| 576 | static inline void kvm_arm_vhe_guest_exit(void) |
| 577 | { |
Julien Thierry | 85738e0 | 2019-01-31 14:58:48 +0000 | [diff] [blame] | 578 | /* |
| 579 | * local_daif_restore() takes care to properly restore PSTATE.DAIF |
| 580 | * and the GIC PMR if the host is using IRQ priorities. |
| 581 | */ |
James Morse | 4f5abad | 2018-01-15 19:39:00 +0000 | [diff] [blame] | 582 | local_daif_restore(DAIF_PROCCTX_NOIRQ); |
Christoffer Dall | 3f5c90b | 2017-10-03 14:02:12 +0200 | [diff] [blame] | 583 | |
| 584 | /* |
| 585 | * When we exit from the guest we change a number of CPU configuration |
| 586 | * parameters, such as traps. Make sure these changes take effect |
| 587 | * before running the host or additional guests. |
| 588 | */ |
| 589 | isb(); |
James Morse | 4f5abad | 2018-01-15 19:39:00 +0000 | [diff] [blame] | 590 | } |
Marc Zyngier | 6167ec5 | 2018-02-06 17:56:14 +0000 | [diff] [blame] | 591 | |
| 592 | static inline bool kvm_arm_harden_branch_predictor(void) |
| 593 | { |
| 594 | return cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR); |
| 595 | } |
| 596 | |
Marc Zyngier | 5d81f7d | 2018-05-29 13:11:18 +0100 | [diff] [blame] | 597 | #define KVM_SSBD_UNKNOWN -1 |
| 598 | #define KVM_SSBD_FORCE_DISABLE 0 |
| 599 | #define KVM_SSBD_KERNEL 1 |
| 600 | #define KVM_SSBD_FORCE_ENABLE 2 |
| 601 | #define KVM_SSBD_MITIGATED 3 |
| 602 | |
| 603 | static inline int kvm_arm_have_ssbd(void) |
| 604 | { |
| 605 | switch (arm64_get_ssbd_state()) { |
| 606 | case ARM64_SSBD_FORCE_DISABLE: |
| 607 | return KVM_SSBD_FORCE_DISABLE; |
| 608 | case ARM64_SSBD_KERNEL: |
| 609 | return KVM_SSBD_KERNEL; |
| 610 | case ARM64_SSBD_FORCE_ENABLE: |
| 611 | return KVM_SSBD_FORCE_ENABLE; |
| 612 | case ARM64_SSBD_MITIGATED: |
| 613 | return KVM_SSBD_MITIGATED; |
| 614 | case ARM64_SSBD_UNKNOWN: |
| 615 | default: |
| 616 | return KVM_SSBD_UNKNOWN; |
| 617 | } |
| 618 | } |
| 619 | |
Christoffer Dall | bc192ce | 2017-10-10 10:21:18 +0200 | [diff] [blame] | 620 | void kvm_vcpu_load_sysregs(struct kvm_vcpu *vcpu); |
| 621 | void kvm_vcpu_put_sysregs(struct kvm_vcpu *vcpu); |
| 622 | |
Suzuki K Poulose | 0f62f0e | 2018-09-26 17:32:52 +0100 | [diff] [blame] | 623 | void kvm_set_ipa_limit(void); |
| 624 | |
Marc Orr | d1e5b0e | 2018-05-15 04:37:37 -0700 | [diff] [blame] | 625 | #define __KVM_HAVE_ARCH_VM_ALLOC |
| 626 | struct kvm *kvm_arch_alloc_vm(void); |
| 627 | void kvm_arch_free_vm(struct kvm *kvm); |
| 628 | |
Marc Zyngier | bca607e | 2018-10-01 13:40:36 +0100 | [diff] [blame] | 629 | int kvm_arm_setup_stage2(struct kvm *kvm, unsigned long type); |
Suzuki K Poulose | 5b6c674 | 2018-09-26 17:32:42 +0100 | [diff] [blame] | 630 | |
Dave Martin | 9033bba | 2019-02-28 18:46:44 +0000 | [diff] [blame^] | 631 | int kvm_arm_vcpu_finalize(struct kvm_vcpu *vcpu, int what); |
| 632 | bool kvm_arm_vcpu_is_finalized(struct kvm_vcpu *vcpu); |
| 633 | |
| 634 | #define kvm_arm_vcpu_sve_finalized(vcpu) \ |
| 635 | ((vcpu)->arch.flags & KVM_ARM64_VCPU_SVE_FINALIZED) |
Dave Martin | 7dd32a0 | 2018-12-19 14:27:01 +0000 | [diff] [blame] | 636 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 637 | #endif /* __ARM64_KVM_HOST_H__ */ |