blob: fda9289f3b9c2458e8cd9e0929c93f4ecfec7fbf [file] [log] [blame]
Marc Zyngier4f8d6632012-12-10 16:29:28 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/include/asm/kvm_host.h:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef __ARM64_KVM_HOST_H__
23#define __ARM64_KVM_HOST_H__
24
Paolo Bonzini65647302014-08-29 14:01:17 +020025#include <linux/types.h>
26#include <linux/kvm_types.h>
Mark Rutland63a1e1c2017-05-16 15:18:05 +010027#include <asm/cpufeature.h>
James Morse4f5abad2018-01-15 19:39:00 +000028#include <asm/daifflags.h>
Dave Martin17eed272017-10-31 15:51:16 +000029#include <asm/fpsimd.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000030#include <asm/kvm.h>
Marc Zyngier3a3604b2015-01-29 13:19:45 +000031#include <asm/kvm_asm.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000032#include <asm/kvm_mmio.h>
Dave Martine6b673b2018-04-06 14:55:59 +010033#include <asm/thread_info.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000034
Eric Augerc1426e42015-03-04 11:14:34 +010035#define __KVM_HAVE_ARCH_INTC_INITIALIZED
36
Linu Cherian955a3fc2017-03-08 11:38:35 +053037#define KVM_USER_MEM_SLOTS 512
David Hildenbrand920552b2015-09-18 12:34:53 +020038#define KVM_HALT_POLL_NS_DEFAULT 500000
Marc Zyngier4f8d6632012-12-10 16:29:28 +000039
40#include <kvm/arm_vgic.h>
41#include <kvm/arm_arch_timer.h>
Shannon Zhao04fe4722015-09-11 09:38:32 +080042#include <kvm/arm_pmu.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000043
Ming Leief748912015-09-02 14:31:21 +080044#define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
45
Shannon Zhao808e7382016-01-11 22:46:15 +080046#define KVM_VCPU_MAX_FEATURES 4
Marc Zyngier4f8d6632012-12-10 16:29:28 +000047
Andrew Jones7b244e22017-06-04 14:43:58 +020048#define KVM_REQ_SLEEP \
Andrew Jones23871492017-06-04 14:43:51 +020049 KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
Andrew Jones325f9c62017-06-04 14:43:59 +020050#define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1)
Christoffer Dallb13216c2016-04-27 10:28:00 +010051
Christoffer Dall61bbe382017-10-27 19:57:51 +020052DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use);
53
Will Deacon6951e482014-08-26 15:13:20 +010054int __attribute_const__ kvm_target_cpu(void);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000055int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
Andre Przywarab46f01c2016-07-15 12:43:25 +010056int kvm_arch_dev_ioctl_check_extension(struct kvm *kvm, long ext);
James Morsec6125052016-04-29 18:27:03 +010057void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000058
59struct kvm_arch {
60 /* The VMID generation used for the virt. memory system */
61 u64 vmid_gen;
62 u32 vmid;
63
64 /* 1-level 2nd stage table and lock */
65 spinlock_t pgd_lock;
66 pgd_t *pgd;
67
68 /* VTTBR value associated with above pgd and vmid */
69 u64 vttbr;
70
Marc Zyngier94d0e592016-10-18 18:37:49 +010071 /* The last vcpu id that ran on each physical CPU */
72 int __percpu *last_vcpu_ran;
73
Andre Przywara3caa2d82014-06-02 16:26:01 +020074 /* The maximum number of vCPUs depends on the used GIC model */
75 int max_vcpus;
76
Marc Zyngier4f8d6632012-12-10 16:29:28 +000077 /* Interrupt controller */
78 struct vgic_dist vgic;
Marc Zyngier85bd0ba2018-01-21 16:42:56 +000079
80 /* Mandated version of PSCI */
81 u32 psci_version;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000082};
83
84#define KVM_NR_MEM_OBJS 40
85
86/*
87 * We don't want allocation failures within the mmu code, so we preallocate
88 * enough memory for a single page fault in a cache.
89 */
90struct kvm_mmu_memory_cache {
91 int nobjs;
92 void *objects[KVM_NR_MEM_OBJS];
93};
94
95struct kvm_vcpu_fault_info {
96 u32 esr_el2; /* Hyp Syndrom Register */
97 u64 far_el2; /* Hyp Fault Address Register */
98 u64 hpfar_el2; /* Hyp IPA Fault Address Register */
James Morse0067df42018-01-15 19:39:05 +000099 u64 disr_el1; /* Deferred [SError] Status Register */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000100};
101
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000102/*
103 * 0 is reserved as an invalid value.
104 * Order should be kept in sync with the save/restore code.
105 */
106enum vcpu_sysreg {
107 __INVALID_SYSREG__,
108 MPIDR_EL1, /* MultiProcessor Affinity Register */
109 CSSELR_EL1, /* Cache Size Selection Register */
110 SCTLR_EL1, /* System Control Register */
111 ACTLR_EL1, /* Auxiliary Control Register */
112 CPACR_EL1, /* Coprocessor Access Control */
113 TTBR0_EL1, /* Translation Table Base Register 0 */
114 TTBR1_EL1, /* Translation Table Base Register 1 */
115 TCR_EL1, /* Translation Control Register */
116 ESR_EL1, /* Exception Syndrome Register */
Adam Buchbinderef769e32016-02-24 09:52:41 -0800117 AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
118 AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000119 FAR_EL1, /* Fault Address Register */
120 MAIR_EL1, /* Memory Attribute Indirection Register */
121 VBAR_EL1, /* Vector Base Address Register */
122 CONTEXTIDR_EL1, /* Context ID Register */
123 TPIDR_EL0, /* Thread ID, User R/W */
124 TPIDRRO_EL0, /* Thread ID, User R/O */
125 TPIDR_EL1, /* Thread ID, Privileged */
126 AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
127 CNTKCTL_EL1, /* Timer Control Register (EL1) */
128 PAR_EL1, /* Physical Address Register */
129 MDSCR_EL1, /* Monitor Debug System Control Register */
130 MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
James Morsec773ae22018-01-15 19:39:02 +0000131 DISR_EL1, /* Deferred Interrupt Status Register */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000132
Shannon Zhaoab946832015-06-18 16:01:53 +0800133 /* Performance Monitors Registers */
134 PMCR_EL0, /* Control Register */
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800135 PMSELR_EL0, /* Event Counter Selection Register */
Shannon Zhao051ff582015-12-08 15:29:06 +0800136 PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
137 PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
138 PMCCNTR_EL0, /* Cycle Counter Register */
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800139 PMEVTYPER0_EL0, /* Event Type Register (0-30) */
140 PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
141 PMCCFILTR_EL0, /* Cycle Count Filter Register */
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800142 PMCNTENSET_EL0, /* Count Enable Set Register */
Shannon Zhao9db52c72015-09-08 14:40:20 +0800143 PMINTENSET_EL1, /* Interrupt Enable Set Register */
Shannon Zhao76d883c2015-09-08 15:03:26 +0800144 PMOVSSET_EL0, /* Overflow Flag Status Set Register */
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800145 PMSWINC_EL0, /* Software Increment Register */
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800146 PMUSERENR_EL0, /* User Enable Register */
Shannon Zhaoab946832015-06-18 16:01:53 +0800147
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000148 /* 32bit specific registers. Keep them at the end of the range */
149 DACR32_EL2, /* Domain Access Control Register */
150 IFSR32_EL2, /* Instruction Fault Status Register */
151 FPEXC32_EL2, /* Floating-Point Exception Control Register */
152 DBGVCR32_EL2, /* Debug Vector Catch Register */
153
154 NR_SYS_REGS /* Nothing after this line! */
155};
156
157/* 32bit mapping */
158#define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
159#define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
160#define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
161#define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
162#define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
163#define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
164#define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
165#define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
166#define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
167#define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
168#define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
169#define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
170#define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
171#define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
172#define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
173#define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
174#define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
175#define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
176#define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
177#define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
178#define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
179#define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
180#define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
181#define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
182#define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
183#define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
184#define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
185#define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
186#define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
187
188#define cp14_DBGDSCRext (MDSCR_EL1 * 2)
189#define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
190#define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
191#define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
192#define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
193#define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
194#define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
195
196#define NR_COPRO_REGS (NR_SYS_REGS * 2)
197
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000198struct kvm_cpu_context {
199 struct kvm_regs gp_regs;
Marc Zyngier40033a62013-02-06 19:17:50 +0000200 union {
201 u64 sys_regs[NR_SYS_REGS];
Marc Zyngier72564012014-04-24 10:27:13 +0100202 u32 copro[NR_COPRO_REGS];
Marc Zyngier40033a62013-02-06 19:17:50 +0000203 };
James Morsec97e1662018-01-08 15:38:05 +0000204
205 struct kvm_vcpu *__hyp_running_vcpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000206};
207
208typedef struct kvm_cpu_context kvm_cpu_context_t;
209
210struct kvm_vcpu_arch {
211 struct kvm_cpu_context ctxt;
212
213 /* HYP configuration */
214 u64 hcr_el2;
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100215 u32 mdcr_el2;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000216
217 /* Exception Information */
218 struct kvm_vcpu_fault_info fault;
219
Dave Martinfa89d31c2018-05-08 14:47:23 +0100220 /* Miscellaneous vcpu state flags */
221 u64 flags;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100222
Alex Bennée84e690b2015-07-07 17:30:00 +0100223 /*
224 * We maintain more than a single set of debug registers to support
225 * debugging the guest from the host and to maintain separate host and
226 * guest state during world switches. vcpu_debug_state are the debug
227 * registers of the vcpu as the guest sees them. host_debug_state are
Alex Bennée834bf882015-07-07 17:30:02 +0100228 * the host registers which are saved and restored during
229 * world switches. external_debug_state contains the debug
230 * values we want to debug the guest. This is set via the
231 * KVM_SET_GUEST_DEBUG ioctl.
Alex Bennée84e690b2015-07-07 17:30:00 +0100232 *
233 * debug_ptr points to the set of debug registers that should be loaded
234 * onto the hardware when running the guest.
235 */
236 struct kvm_guest_debug_arch *debug_ptr;
237 struct kvm_guest_debug_arch vcpu_debug_state;
Alex Bennée834bf882015-07-07 17:30:02 +0100238 struct kvm_guest_debug_arch external_debug_state;
Alex Bennée84e690b2015-07-07 17:30:00 +0100239
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000240 /* Pointer to host CPU context */
241 kvm_cpu_context_t *host_cpu_context;
Dave Martine6b673b2018-04-06 14:55:59 +0100242
243 struct thread_info *host_thread_info; /* hyp VA */
244 struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */
245
Will Deaconf85279b2016-09-22 11:35:43 +0100246 struct {
247 /* {Break,watch}point registers */
248 struct kvm_guest_debug_arch regs;
249 /* Statistical profiling extension */
250 u64 pmscr_el1;
251 } host_debug_state;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000252
253 /* VGIC state */
254 struct vgic_cpu vgic_cpu;
255 struct arch_timer_cpu timer_cpu;
Shannon Zhao04fe4722015-09-11 09:38:32 +0800256 struct kvm_pmu pmu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000257
258 /*
259 * Anything that is not used directly from assembly code goes
260 * here.
261 */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000262
Alex Bennée337b99b2015-07-07 17:29:58 +0100263 /*
264 * Guest registers we preserve during guest debugging.
265 *
266 * These shadow registers are updated by the kvm_handle_sys_reg
267 * trap handler if the guest accesses or updates them while we
268 * are using guest debug.
269 */
270 struct {
271 u32 mdscr_el1;
272 } guest_debug_preserved;
273
Eric Auger37815282015-09-25 23:41:14 +0200274 /* vcpu power-off state */
275 bool power_off;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000276
Eric Auger3b928302015-09-25 23:41:17 +0200277 /* Don't run the guest (internal implementation need) */
278 bool pause;
279
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000280 /* IO related fields */
281 struct kvm_decode mmio_decode;
282
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000283 /* Cache some mmu pages needed inside spinlock regions */
284 struct kvm_mmu_memory_cache mmu_page_cache;
285
286 /* Target CPU and feature flags */
Chen Gang6c8c0c42013-07-22 04:40:38 +0100287 int target;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000288 DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
289
290 /* Detect first run of a vcpu */
291 bool has_run_once;
James Morse4715c142018-01-15 19:39:01 +0000292
293 /* Virtual SError ESR to restore when HCR_EL2.VSE is set */
294 u64 vsesr_el2;
Christoffer Dalld47533d2017-12-23 21:53:48 +0100295
296 /* True when deferrable sysregs are loaded on the physical CPU,
297 * see kvm_vcpu_load_sysregs and kvm_vcpu_put_sysregs. */
298 bool sysregs_loaded_on_cpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000299};
300
Dave Martinfa89d31c2018-05-08 14:47:23 +0100301/* vcpu_arch flags field values: */
302#define KVM_ARM64_DEBUG_DIRTY (1 << 0)
Dave Martine6b673b2018-04-06 14:55:59 +0100303#define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */
304#define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */
305#define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */
Dave Martinfa89d31c2018-05-08 14:47:23 +0100306
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000307#define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs)
Christoffer Dall8d404c42016-03-16 15:38:53 +0100308
309/*
310 * Only use __vcpu_sys_reg if you know you want the memory backed version of a
311 * register, and not the one most recently accessed by a running VCPU. For
312 * example, for userspace access or for system registers that are never context
313 * switched, but only emulated.
314 */
315#define __vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)])
316
Christoffer Dalld47533d2017-12-23 21:53:48 +0100317u64 vcpu_read_sys_reg(struct kvm_vcpu *vcpu, int reg);
318void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg);
Christoffer Dall8d404c42016-03-16 15:38:53 +0100319
Marc Zyngier72564012014-04-24 10:27:13 +0100320/*
321 * CP14 and CP15 live in the same array, as they are backed by the
322 * same system registers.
323 */
324#define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)])
325#define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)])
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000326
327struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000328 ulong remote_tlb_flush;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000329};
330
331struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000332 u64 halt_successful_poll;
333 u64 halt_attempted_poll;
334 u64 halt_poll_invalid;
335 u64 halt_wakeup;
336 u64 hvc_exit_stat;
Amit Tomarb19e6892015-11-26 10:09:43 +0000337 u64 wfe_exit_stat;
338 u64 wfi_exit_stat;
339 u64 mmio_exit_user;
340 u64 mmio_exit_kernel;
341 u64 exits;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000342};
343
Anup Patel473bdc02013-09-30 14:20:06 +0530344int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000345unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
346int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000347int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
348int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
349
350#define KVM_ARCH_WANT_MMU_NOTIFIER
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000351int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
352int kvm_unmap_hva_range(struct kvm *kvm,
353 unsigned long start, unsigned long end);
354void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
Marc Zyngier35307b92015-03-12 18:16:51 +0000355int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
356int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000357
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000358struct kvm_vcpu *kvm_arm_get_running_vcpu(void);
Will Deacon4000be42014-08-26 15:13:21 +0100359struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void);
Christoffer Dallb13216c2016-04-27 10:28:00 +0100360void kvm_arm_halt_guest(struct kvm *kvm);
361void kvm_arm_resume_guest(struct kvm *kvm);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000362
Ard Biesheuvela0bf9772016-02-16 13:52:39 +0100363u64 __kvm_call_hyp(void *hypfn, ...);
Marc Zyngier22b39ca2016-03-01 13:12:44 +0000364#define kvm_call_hyp(f, ...) __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__)
365
Christoffer Dallcf5d31882014-10-16 17:00:18 +0200366void force_vm_exit(const cpumask_t *mask);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800367void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000368
369int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
370 int exception_index);
James Morse3368bd82018-01-15 19:39:04 +0000371void handle_exit_early(struct kvm_vcpu *vcpu, struct kvm_run *run,
372 int exception_index);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000373
374int kvm_perf_init(void);
375int kvm_perf_teardown(void);
376
Andre Przywara4429fc62014-06-02 15:37:13 +0200377struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
378
Christoffer Dall4464e212017-10-08 17:01:56 +0200379void __kvm_set_tpidr_el2(u64 tpidr_el2);
380DECLARE_PER_CPU(kvm_cpu_context_t, kvm_host_cpu_state);
381
Marc Zyngier12fda812016-06-30 18:40:45 +0100382static inline void __cpu_init_hyp_mode(phys_addr_t pgd_ptr,
Marc Zyngier092bd142012-12-17 17:07:52 +0000383 unsigned long hyp_stack_ptr,
384 unsigned long vector_ptr)
385{
Christoffer Dall4464e212017-10-08 17:01:56 +0200386 u64 tpidr_el2;
387
Marc Zyngier092bd142012-12-17 17:07:52 +0000388 /*
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100389 * Call initialization code, and switch to the full blown HYP code.
390 * If the cpucaps haven't been finalized yet, something has gone very
391 * wrong, and hyp will crash and burn when it uses any
392 * cpus_have_const_cap() wrapper.
Marc Zyngier092bd142012-12-17 17:07:52 +0000393 */
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100394 BUG_ON(!static_branch_likely(&arm64_const_caps_ready));
Marc Zyngier3421e9d2016-06-30 18:40:44 +0100395 __kvm_call_hyp((void *)pgd_ptr, hyp_stack_ptr, vector_ptr);
Christoffer Dall4464e212017-10-08 17:01:56 +0200396
397 /*
398 * Calculate the raw per-cpu offset without a translation from the
399 * kernel's mapping to the linear mapping, and store it in tpidr_el2
400 * so that we can use adr_l to access per-cpu variables in EL2.
401 */
402 tpidr_el2 = (u64)this_cpu_ptr(&kvm_host_cpu_state)
403 - (u64)kvm_ksym_ref(kvm_host_cpu_state);
404
405 kvm_call_hyp(__kvm_set_tpidr_el2, tpidr_el2);
Marc Zyngier092bd142012-12-17 17:07:52 +0000406}
407
Dave Martin85acda32018-04-20 16:20:43 +0100408static inline bool kvm_arch_check_sve_has_vhe(void)
409{
410 /*
411 * The Arm architecture specifies that implementation of SVE
412 * requires VHE also to be implemented. The KVM code for arm64
413 * relies on this when SVE is present:
414 */
415 if (system_supports_sve())
416 return has_vhe();
417 else
418 return true;
419}
420
Radim Krčmář0865e632014-08-28 15:13:02 +0200421static inline void kvm_arch_hardware_unsetup(void) {}
422static inline void kvm_arch_sync_events(struct kvm *kvm) {}
423static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
424static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200425static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200426
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100427void kvm_arm_init_debug(void);
428void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
429void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
Alex Bennée84e690b2015-07-07 17:30:00 +0100430void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
Alex Bennée696673d2017-11-16 15:39:19 +0000431bool kvm_arm_handle_step_debug(struct kvm_vcpu *vcpu, struct kvm_run *run);
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800432int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
433 struct kvm_device_attr *attr);
434int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
435 struct kvm_device_attr *attr);
436int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
437 struct kvm_device_attr *attr);
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100438
Marc Zyngier21a41792016-02-22 10:57:30 +0000439static inline void __cpu_init_stage2(void)
440{
Marc Zyngier61415702016-04-05 16:11:47 +0100441 u32 parange = kvm_call_hyp(__init_stage2_translation);
442
443 WARN_ONCE(parange < 40,
444 "PARange is %d bits, unsupported configuration!", parange);
Marc Zyngier21a41792016-02-22 10:57:30 +0000445}
446
Dave Martine6b673b2018-04-06 14:55:59 +0100447/* Guest/host FPSIMD coordination helpers */
448int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu);
449void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu);
450void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu);
451void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu);
452
453#ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */
454static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu)
455{
456 return kvm_arch_vcpu_run_map_fp(vcpu);
457}
458#endif
459
Dave Martin17eed272017-10-31 15:51:16 +0000460/*
461 * All host FP/SIMD state is restored on guest exit, so nothing needs
462 * doing here except in the SVE case:
463*/
464static inline void kvm_fpsimd_flush_cpu_state(void)
465{
466 if (system_supports_sve())
467 sve_flush_cpu_state();
468}
469
James Morse4f5abad2018-01-15 19:39:00 +0000470static inline void kvm_arm_vhe_guest_enter(void)
471{
472 local_daif_mask();
473}
474
475static inline void kvm_arm_vhe_guest_exit(void)
476{
477 local_daif_restore(DAIF_PROCCTX_NOIRQ);
Christoffer Dall3f5c90b2017-10-03 14:02:12 +0200478
479 /*
480 * When we exit from the guest we change a number of CPU configuration
481 * parameters, such as traps. Make sure these changes take effect
482 * before running the host or additional guests.
483 */
484 isb();
James Morse4f5abad2018-01-15 19:39:00 +0000485}
Marc Zyngier6167ec52018-02-06 17:56:14 +0000486
487static inline bool kvm_arm_harden_branch_predictor(void)
488{
489 return cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR);
490}
491
Christoffer Dallbc192ce2017-10-10 10:21:18 +0200492void kvm_vcpu_load_sysregs(struct kvm_vcpu *vcpu);
493void kvm_vcpu_put_sysregs(struct kvm_vcpu *vcpu);
494
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000495#endif /* __ARM64_KVM_HOST_H__ */