blob: 292c88263fd197e735eaef0117095561d3a56915 [file] [log] [blame]
Marc Zyngier4f8d6632012-12-10 16:29:28 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/include/asm/kvm_host.h:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef __ARM64_KVM_HOST_H__
23#define __ARM64_KVM_HOST_H__
24
Paolo Bonzini65647302014-08-29 14:01:17 +020025#include <linux/types.h>
26#include <linux/kvm_types.h>
Julien Thierry85738e02019-01-31 14:58:48 +000027#include <asm/arch_gicv3.h>
Mark Rutland63a1e1c2017-05-16 15:18:05 +010028#include <asm/cpufeature.h>
James Morse4f5abad2018-01-15 19:39:00 +000029#include <asm/daifflags.h>
Dave Martin17eed272017-10-31 15:51:16 +000030#include <asm/fpsimd.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000031#include <asm/kvm.h>
Marc Zyngier3a3604b2015-01-29 13:19:45 +000032#include <asm/kvm_asm.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000033#include <asm/kvm_mmio.h>
Dave Martine6b673b2018-04-06 14:55:59 +010034#include <asm/thread_info.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000035
Eric Augerc1426e42015-03-04 11:14:34 +010036#define __KVM_HAVE_ARCH_INTC_INITIALIZED
37
Linu Cherian955a3fc2017-03-08 11:38:35 +053038#define KVM_USER_MEM_SLOTS 512
David Hildenbrand920552b2015-09-18 12:34:53 +020039#define KVM_HALT_POLL_NS_DEFAULT 500000
Marc Zyngier4f8d6632012-12-10 16:29:28 +000040
41#include <kvm/arm_vgic.h>
42#include <kvm/arm_arch_timer.h>
Shannon Zhao04fe4722015-09-11 09:38:32 +080043#include <kvm/arm_pmu.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000044
Ming Leief748912015-09-02 14:31:21 +080045#define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
46
Shannon Zhao808e7382016-01-11 22:46:15 +080047#define KVM_VCPU_MAX_FEATURES 4
Marc Zyngier4f8d6632012-12-10 16:29:28 +000048
Andrew Jones7b244e22017-06-04 14:43:58 +020049#define KVM_REQ_SLEEP \
Andrew Jones23871492017-06-04 14:43:51 +020050 KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
Andrew Jones325f9c62017-06-04 14:43:59 +020051#define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1)
Christoffer Dallb13216c2016-04-27 10:28:00 +010052
Christoffer Dall61bbe382017-10-27 19:57:51 +020053DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use);
54
Will Deacon6951e482014-08-26 15:13:20 +010055int __attribute_const__ kvm_target_cpu(void);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000056int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
Dongjiu Geng375bdd32018-10-13 00:12:48 +080057int kvm_arch_vm_ioctl_check_extension(struct kvm *kvm, long ext);
James Morsec6125052016-04-29 18:27:03 +010058void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000059
60struct kvm_arch {
61 /* The VMID generation used for the virt. memory system */
62 u64 vmid_gen;
63 u32 vmid;
64
Suzuki K Poulose7665f3a2018-09-26 17:32:43 +010065 /* stage2 entry level table */
Marc Zyngier4f8d6632012-12-10 16:29:28 +000066 pgd_t *pgd;
67
68 /* VTTBR value associated with above pgd and vmid */
69 u64 vttbr;
Suzuki K Poulose7665f3a2018-09-26 17:32:43 +010070 /* VTCR_EL2 value for this VM */
71 u64 vtcr;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000072
Marc Zyngier94d0e592016-10-18 18:37:49 +010073 /* The last vcpu id that ran on each physical CPU */
74 int __percpu *last_vcpu_ran;
75
Andre Przywara3caa2d82014-06-02 16:26:01 +020076 /* The maximum number of vCPUs depends on the used GIC model */
77 int max_vcpus;
78
Marc Zyngier4f8d6632012-12-10 16:29:28 +000079 /* Interrupt controller */
80 struct vgic_dist vgic;
Marc Zyngier85bd0ba2018-01-21 16:42:56 +000081
82 /* Mandated version of PSCI */
83 u32 psci_version;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000084};
85
86#define KVM_NR_MEM_OBJS 40
87
88/*
89 * We don't want allocation failures within the mmu code, so we preallocate
90 * enough memory for a single page fault in a cache.
91 */
92struct kvm_mmu_memory_cache {
93 int nobjs;
94 void *objects[KVM_NR_MEM_OBJS];
95};
96
97struct kvm_vcpu_fault_info {
98 u32 esr_el2; /* Hyp Syndrom Register */
99 u64 far_el2; /* Hyp Fault Address Register */
100 u64 hpfar_el2; /* Hyp IPA Fault Address Register */
James Morse0067df42018-01-15 19:39:05 +0000101 u64 disr_el1; /* Deferred [SError] Status Register */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000102};
103
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000104/*
105 * 0 is reserved as an invalid value.
106 * Order should be kept in sync with the save/restore code.
107 */
108enum vcpu_sysreg {
109 __INVALID_SYSREG__,
110 MPIDR_EL1, /* MultiProcessor Affinity Register */
111 CSSELR_EL1, /* Cache Size Selection Register */
112 SCTLR_EL1, /* System Control Register */
113 ACTLR_EL1, /* Auxiliary Control Register */
114 CPACR_EL1, /* Coprocessor Access Control */
115 TTBR0_EL1, /* Translation Table Base Register 0 */
116 TTBR1_EL1, /* Translation Table Base Register 1 */
117 TCR_EL1, /* Translation Control Register */
118 ESR_EL1, /* Exception Syndrome Register */
Adam Buchbinderef769e32016-02-24 09:52:41 -0800119 AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
120 AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000121 FAR_EL1, /* Fault Address Register */
122 MAIR_EL1, /* Memory Attribute Indirection Register */
123 VBAR_EL1, /* Vector Base Address Register */
124 CONTEXTIDR_EL1, /* Context ID Register */
125 TPIDR_EL0, /* Thread ID, User R/W */
126 TPIDRRO_EL0, /* Thread ID, User R/O */
127 TPIDR_EL1, /* Thread ID, Privileged */
128 AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
129 CNTKCTL_EL1, /* Timer Control Register (EL1) */
130 PAR_EL1, /* Physical Address Register */
131 MDSCR_EL1, /* Monitor Debug System Control Register */
132 MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
James Morsec773ae22018-01-15 19:39:02 +0000133 DISR_EL1, /* Deferred Interrupt Status Register */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000134
Shannon Zhaoab946832015-06-18 16:01:53 +0800135 /* Performance Monitors Registers */
136 PMCR_EL0, /* Control Register */
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800137 PMSELR_EL0, /* Event Counter Selection Register */
Shannon Zhao051ff582015-12-08 15:29:06 +0800138 PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
139 PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
140 PMCCNTR_EL0, /* Cycle Counter Register */
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800141 PMEVTYPER0_EL0, /* Event Type Register (0-30) */
142 PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
143 PMCCFILTR_EL0, /* Cycle Count Filter Register */
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800144 PMCNTENSET_EL0, /* Count Enable Set Register */
Shannon Zhao9db52c72015-09-08 14:40:20 +0800145 PMINTENSET_EL1, /* Interrupt Enable Set Register */
Shannon Zhao76d883c2015-09-08 15:03:26 +0800146 PMOVSSET_EL0, /* Overflow Flag Status Set Register */
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800147 PMSWINC_EL0, /* Software Increment Register */
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800148 PMUSERENR_EL0, /* User Enable Register */
Shannon Zhaoab946832015-06-18 16:01:53 +0800149
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000150 /* 32bit specific registers. Keep them at the end of the range */
151 DACR32_EL2, /* Domain Access Control Register */
152 IFSR32_EL2, /* Instruction Fault Status Register */
153 FPEXC32_EL2, /* Floating-Point Exception Control Register */
154 DBGVCR32_EL2, /* Debug Vector Catch Register */
155
156 NR_SYS_REGS /* Nothing after this line! */
157};
158
159/* 32bit mapping */
160#define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
161#define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
162#define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
163#define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
164#define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
165#define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
166#define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
167#define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
168#define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
169#define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
170#define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
171#define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
172#define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
173#define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
174#define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
175#define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
176#define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
177#define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
178#define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
179#define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
180#define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
181#define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
182#define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
183#define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
184#define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
185#define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
186#define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
187#define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
188#define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
189
190#define cp14_DBGDSCRext (MDSCR_EL1 * 2)
191#define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
192#define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
193#define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
194#define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
195#define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
196#define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
197
198#define NR_COPRO_REGS (NR_SYS_REGS * 2)
199
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000200struct kvm_cpu_context {
201 struct kvm_regs gp_regs;
Marc Zyngier40033a62013-02-06 19:17:50 +0000202 union {
203 u64 sys_regs[NR_SYS_REGS];
Marc Zyngier72564012014-04-24 10:27:13 +0100204 u32 copro[NR_COPRO_REGS];
Marc Zyngier40033a62013-02-06 19:17:50 +0000205 };
James Morsec97e1662018-01-08 15:38:05 +0000206
207 struct kvm_vcpu *__hyp_running_vcpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000208};
209
210typedef struct kvm_cpu_context kvm_cpu_context_t;
211
212struct kvm_vcpu_arch {
213 struct kvm_cpu_context ctxt;
214
215 /* HYP configuration */
216 u64 hcr_el2;
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100217 u32 mdcr_el2;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000218
219 /* Exception Information */
220 struct kvm_vcpu_fault_info fault;
221
Marc Zyngier55e37482018-05-29 13:11:16 +0100222 /* State of various workarounds, see kvm_asm.h for bit assignment */
223 u64 workaround_flags;
224
Dave Martinfa89d31c2018-05-08 14:47:23 +0100225 /* Miscellaneous vcpu state flags */
226 u64 flags;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100227
Alex Bennée84e690b2015-07-07 17:30:00 +0100228 /*
229 * We maintain more than a single set of debug registers to support
230 * debugging the guest from the host and to maintain separate host and
231 * guest state during world switches. vcpu_debug_state are the debug
232 * registers of the vcpu as the guest sees them. host_debug_state are
Alex Bennée834bf882015-07-07 17:30:02 +0100233 * the host registers which are saved and restored during
234 * world switches. external_debug_state contains the debug
235 * values we want to debug the guest. This is set via the
236 * KVM_SET_GUEST_DEBUG ioctl.
Alex Bennée84e690b2015-07-07 17:30:00 +0100237 *
238 * debug_ptr points to the set of debug registers that should be loaded
239 * onto the hardware when running the guest.
240 */
241 struct kvm_guest_debug_arch *debug_ptr;
242 struct kvm_guest_debug_arch vcpu_debug_state;
Alex Bennée834bf882015-07-07 17:30:02 +0100243 struct kvm_guest_debug_arch external_debug_state;
Alex Bennée84e690b2015-07-07 17:30:00 +0100244
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000245 /* Pointer to host CPU context */
246 kvm_cpu_context_t *host_cpu_context;
Dave Martine6b673b2018-04-06 14:55:59 +0100247
248 struct thread_info *host_thread_info; /* hyp VA */
249 struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */
250
Will Deaconf85279b2016-09-22 11:35:43 +0100251 struct {
252 /* {Break,watch}point registers */
253 struct kvm_guest_debug_arch regs;
254 /* Statistical profiling extension */
255 u64 pmscr_el1;
256 } host_debug_state;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000257
258 /* VGIC state */
259 struct vgic_cpu vgic_cpu;
260 struct arch_timer_cpu timer_cpu;
Shannon Zhao04fe4722015-09-11 09:38:32 +0800261 struct kvm_pmu pmu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000262
263 /*
264 * Anything that is not used directly from assembly code goes
265 * here.
266 */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000267
Alex Bennée337b99b2015-07-07 17:29:58 +0100268 /*
269 * Guest registers we preserve during guest debugging.
270 *
271 * These shadow registers are updated by the kvm_handle_sys_reg
272 * trap handler if the guest accesses or updates them while we
273 * are using guest debug.
274 */
275 struct {
276 u32 mdscr_el1;
277 } guest_debug_preserved;
278
Eric Auger37815282015-09-25 23:41:14 +0200279 /* vcpu power-off state */
280 bool power_off;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000281
Eric Auger3b928302015-09-25 23:41:17 +0200282 /* Don't run the guest (internal implementation need) */
283 bool pause;
284
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000285 /* IO related fields */
286 struct kvm_decode mmio_decode;
287
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000288 /* Cache some mmu pages needed inside spinlock regions */
289 struct kvm_mmu_memory_cache mmu_page_cache;
290
291 /* Target CPU and feature flags */
Chen Gang6c8c0c42013-07-22 04:40:38 +0100292 int target;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000293 DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
294
295 /* Detect first run of a vcpu */
296 bool has_run_once;
James Morse4715c142018-01-15 19:39:01 +0000297
298 /* Virtual SError ESR to restore when HCR_EL2.VSE is set */
299 u64 vsesr_el2;
Christoffer Dalld47533d2017-12-23 21:53:48 +0100300
301 /* True when deferrable sysregs are loaded on the physical CPU,
302 * see kvm_vcpu_load_sysregs and kvm_vcpu_put_sysregs. */
303 bool sysregs_loaded_on_cpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000304};
305
Dave Martinfa89d31c2018-05-08 14:47:23 +0100306/* vcpu_arch flags field values: */
307#define KVM_ARM64_DEBUG_DIRTY (1 << 0)
Dave Martine6b673b2018-04-06 14:55:59 +0100308#define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */
309#define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */
310#define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */
Dave Martinb3eb56b2018-06-15 16:47:25 +0100311#define KVM_ARM64_HOST_SVE_ENABLED (1 << 4) /* SVE enabled for EL0 */
Dave Martinfa89d31c2018-05-08 14:47:23 +0100312
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000313#define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs)
Christoffer Dall8d404c42016-03-16 15:38:53 +0100314
315/*
316 * Only use __vcpu_sys_reg if you know you want the memory backed version of a
317 * register, and not the one most recently accessed by a running VCPU. For
318 * example, for userspace access or for system registers that are never context
319 * switched, but only emulated.
320 */
321#define __vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)])
322
Christoffer Dallda6f1662018-11-29 12:20:01 +0100323u64 vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg);
Christoffer Dalld47533d2017-12-23 21:53:48 +0100324void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg);
Christoffer Dall8d404c42016-03-16 15:38:53 +0100325
Marc Zyngier72564012014-04-24 10:27:13 +0100326/*
327 * CP14 and CP15 live in the same array, as they are backed by the
328 * same system registers.
329 */
330#define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)])
331#define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)])
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000332
333struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000334 ulong remote_tlb_flush;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000335};
336
337struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000338 u64 halt_successful_poll;
339 u64 halt_attempted_poll;
340 u64 halt_poll_invalid;
341 u64 halt_wakeup;
342 u64 hvc_exit_stat;
Amit Tomarb19e6892015-11-26 10:09:43 +0000343 u64 wfe_exit_stat;
344 u64 wfi_exit_stat;
345 u64 mmio_exit_user;
346 u64 mmio_exit_kernel;
347 u64 exits;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000348};
349
Anup Patel473bdc02013-09-30 14:20:06 +0530350int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000351unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
352int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000353int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
354int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
James Morse539aee02018-07-19 16:24:24 +0100355int __kvm_arm_vcpu_get_events(struct kvm_vcpu *vcpu,
356 struct kvm_vcpu_events *events);
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100357
James Morse539aee02018-07-19 16:24:24 +0100358int __kvm_arm_vcpu_set_events(struct kvm_vcpu *vcpu,
359 struct kvm_vcpu_events *events);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000360
361#define KVM_ARCH_WANT_MMU_NOTIFIER
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000362int kvm_unmap_hva_range(struct kvm *kvm,
363 unsigned long start, unsigned long end);
Lan Tianyu748c0e32018-12-06 21:21:10 +0800364int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
Marc Zyngier35307b92015-03-12 18:16:51 +0000365int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
366int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000367
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000368struct kvm_vcpu *kvm_arm_get_running_vcpu(void);
Will Deacon4000be42014-08-26 15:13:21 +0100369struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void);
Christoffer Dallb13216c2016-04-27 10:28:00 +0100370void kvm_arm_halt_guest(struct kvm *kvm);
371void kvm_arm_resume_guest(struct kvm *kvm);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000372
Ard Biesheuvela0bf9772016-02-16 13:52:39 +0100373u64 __kvm_call_hyp(void *hypfn, ...);
Marc Zyngier22b39ca2016-03-01 13:12:44 +0000374#define kvm_call_hyp(f, ...) __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__)
375
Christoffer Dallcf5d31882014-10-16 17:00:18 +0200376void force_vm_exit(const cpumask_t *mask);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800377void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000378
379int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
380 int exception_index);
James Morse3368bd82018-01-15 19:39:04 +0000381void handle_exit_early(struct kvm_vcpu *vcpu, struct kvm_run *run,
382 int exception_index);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000383
384int kvm_perf_init(void);
385int kvm_perf_teardown(void);
386
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100387void kvm_set_sei_esr(struct kvm_vcpu *vcpu, u64 syndrome);
388
Andre Przywara4429fc62014-06-02 15:37:13 +0200389struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
390
Christoffer Dall4464e212017-10-08 17:01:56 +0200391DECLARE_PER_CPU(kvm_cpu_context_t, kvm_host_cpu_state);
392
Will Deacon7c364472018-08-08 16:10:54 +0100393void __kvm_enable_ssbs(void);
394
Marc Zyngier12fda812016-06-30 18:40:45 +0100395static inline void __cpu_init_hyp_mode(phys_addr_t pgd_ptr,
Marc Zyngier092bd142012-12-17 17:07:52 +0000396 unsigned long hyp_stack_ptr,
397 unsigned long vector_ptr)
398{
Marc Zyngier9bc03f12018-07-10 13:20:47 +0100399 /*
400 * Calculate the raw per-cpu offset without a translation from the
401 * kernel's mapping to the linear mapping, and store it in tpidr_el2
402 * so that we can use adr_l to access per-cpu variables in EL2.
403 */
404 u64 tpidr_el2 = ((u64)this_cpu_ptr(&kvm_host_cpu_state) -
405 (u64)kvm_ksym_ref(kvm_host_cpu_state));
Christoffer Dall4464e212017-10-08 17:01:56 +0200406
Marc Zyngier092bd142012-12-17 17:07:52 +0000407 /*
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100408 * Call initialization code, and switch to the full blown HYP code.
409 * If the cpucaps haven't been finalized yet, something has gone very
410 * wrong, and hyp will crash and burn when it uses any
411 * cpus_have_const_cap() wrapper.
Marc Zyngier092bd142012-12-17 17:07:52 +0000412 */
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100413 BUG_ON(!static_branch_likely(&arm64_const_caps_ready));
Marc Zyngier9bc03f12018-07-10 13:20:47 +0100414 __kvm_call_hyp((void *)pgd_ptr, hyp_stack_ptr, vector_ptr, tpidr_el2);
Will Deacon7c364472018-08-08 16:10:54 +0100415
416 /*
417 * Disabling SSBD on a non-VHE system requires us to enable SSBS
418 * at EL2.
419 */
420 if (!has_vhe() && this_cpu_has_cap(ARM64_SSBS) &&
421 arm64_get_ssbd_state() == ARM64_SSBD_FORCE_DISABLE) {
422 kvm_call_hyp(__kvm_enable_ssbs);
423 }
Marc Zyngier092bd142012-12-17 17:07:52 +0000424}
425
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000426static inline bool kvm_arch_requires_vhe(void)
Dave Martin85acda32018-04-20 16:20:43 +0100427{
428 /*
429 * The Arm architecture specifies that implementation of SVE
430 * requires VHE also to be implemented. The KVM code for arm64
431 * relies on this when SVE is present:
432 */
433 if (system_supports_sve())
Dave Martin85acda32018-04-20 16:20:43 +0100434 return true;
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000435
Marc Zyngier8b2cca92018-12-06 17:31:23 +0000436 /* Some implementations have defects that confine them to VHE */
437 if (cpus_have_cap(ARM64_WORKAROUND_1165522))
438 return true;
439
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000440 return false;
Dave Martin85acda32018-04-20 16:20:43 +0100441}
442
Radim Krčmář0865e632014-08-28 15:13:02 +0200443static inline void kvm_arch_hardware_unsetup(void) {}
444static inline void kvm_arch_sync_events(struct kvm *kvm) {}
445static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
446static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200447static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200448
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100449void kvm_arm_init_debug(void);
450void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
451void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
Alex Bennée84e690b2015-07-07 17:30:00 +0100452void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800453int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
454 struct kvm_device_attr *attr);
455int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
456 struct kvm_device_attr *attr);
457int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
458 struct kvm_device_attr *attr);
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100459
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100460static inline void __cpu_init_stage2(void) {}
Marc Zyngier21a41792016-02-22 10:57:30 +0000461
Dave Martine6b673b2018-04-06 14:55:59 +0100462/* Guest/host FPSIMD coordination helpers */
463int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu);
464void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu);
465void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu);
466void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu);
467
468#ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */
469static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu)
Dave Martin17eed272017-10-31 15:51:16 +0000470{
Dave Martine6b673b2018-04-06 14:55:59 +0100471 return kvm_arch_vcpu_run_map_fp(vcpu);
Dave Martin17eed272017-10-31 15:51:16 +0000472}
Dave Martine6b673b2018-04-06 14:55:59 +0100473#endif
Dave Martin17eed272017-10-31 15:51:16 +0000474
James Morse4f5abad2018-01-15 19:39:00 +0000475static inline void kvm_arm_vhe_guest_enter(void)
476{
477 local_daif_mask();
Julien Thierry85738e02019-01-31 14:58:48 +0000478
479 /*
480 * Having IRQs masked via PMR when entering the guest means the GIC
481 * will not signal the CPU of interrupts of lower priority, and the
482 * only way to get out will be via guest exceptions.
483 * Naturally, we want to avoid this.
484 */
485 if (system_uses_irq_prio_masking()) {
486 gic_write_pmr(GIC_PRIO_IRQON);
487 dsb(sy);
488 }
James Morse4f5abad2018-01-15 19:39:00 +0000489}
490
491static inline void kvm_arm_vhe_guest_exit(void)
492{
Julien Thierry85738e02019-01-31 14:58:48 +0000493 /*
494 * local_daif_restore() takes care to properly restore PSTATE.DAIF
495 * and the GIC PMR if the host is using IRQ priorities.
496 */
James Morse4f5abad2018-01-15 19:39:00 +0000497 local_daif_restore(DAIF_PROCCTX_NOIRQ);
Christoffer Dall3f5c90b2017-10-03 14:02:12 +0200498
499 /*
500 * When we exit from the guest we change a number of CPU configuration
501 * parameters, such as traps. Make sure these changes take effect
502 * before running the host or additional guests.
503 */
504 isb();
James Morse4f5abad2018-01-15 19:39:00 +0000505}
Marc Zyngier6167ec52018-02-06 17:56:14 +0000506
507static inline bool kvm_arm_harden_branch_predictor(void)
508{
509 return cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR);
510}
511
Marc Zyngier5d81f7d2018-05-29 13:11:18 +0100512#define KVM_SSBD_UNKNOWN -1
513#define KVM_SSBD_FORCE_DISABLE 0
514#define KVM_SSBD_KERNEL 1
515#define KVM_SSBD_FORCE_ENABLE 2
516#define KVM_SSBD_MITIGATED 3
517
518static inline int kvm_arm_have_ssbd(void)
519{
520 switch (arm64_get_ssbd_state()) {
521 case ARM64_SSBD_FORCE_DISABLE:
522 return KVM_SSBD_FORCE_DISABLE;
523 case ARM64_SSBD_KERNEL:
524 return KVM_SSBD_KERNEL;
525 case ARM64_SSBD_FORCE_ENABLE:
526 return KVM_SSBD_FORCE_ENABLE;
527 case ARM64_SSBD_MITIGATED:
528 return KVM_SSBD_MITIGATED;
529 case ARM64_SSBD_UNKNOWN:
530 default:
531 return KVM_SSBD_UNKNOWN;
532 }
533}
534
Christoffer Dallbc192ce2017-10-10 10:21:18 +0200535void kvm_vcpu_load_sysregs(struct kvm_vcpu *vcpu);
536void kvm_vcpu_put_sysregs(struct kvm_vcpu *vcpu);
537
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100538void kvm_set_ipa_limit(void);
539
Marc Orrd1e5b0e2018-05-15 04:37:37 -0700540#define __KVM_HAVE_ARCH_VM_ALLOC
541struct kvm *kvm_arch_alloc_vm(void);
542void kvm_arch_free_vm(struct kvm *kvm);
543
Marc Zyngierbca607e2018-10-01 13:40:36 +0100544int kvm_arm_setup_stage2(struct kvm *kvm, unsigned long type);
Suzuki K Poulose5b6c6742018-09-26 17:32:42 +0100545
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000546#endif /* __ARM64_KVM_HOST_H__ */