blob: 7ccac42a91a66eb92d1342b2c75d1b8d3a5215e0 [file] [log] [blame]
Marc Zyngier4f8d6632012-12-10 16:29:28 +00001/*
2 * Copyright (C) 2012,2013 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * Derived from arch/arm/include/asm/kvm_host.h:
6 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
7 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#ifndef __ARM64_KVM_HOST_H__
23#define __ARM64_KVM_HOST_H__
24
Dave Martin3f61f402018-09-28 14:39:08 +010025#include <linux/bitmap.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020026#include <linux/types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010027#include <linux/jump_label.h>
Paolo Bonzini65647302014-08-29 14:01:17 +020028#include <linux/kvm_types.h>
Dave Martin3f61f402018-09-28 14:39:08 +010029#include <linux/percpu.h>
Julien Thierry85738e02019-01-31 14:58:48 +000030#include <asm/arch_gicv3.h>
Dave Martin3f61f402018-09-28 14:39:08 +010031#include <asm/barrier.h>
Mark Rutland63a1e1c2017-05-16 15:18:05 +010032#include <asm/cpufeature.h>
James Morse4f5abad2018-01-15 19:39:00 +000033#include <asm/daifflags.h>
Dave Martin17eed272017-10-31 15:51:16 +000034#include <asm/fpsimd.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000035#include <asm/kvm.h>
Marc Zyngier3a3604b2015-01-29 13:19:45 +000036#include <asm/kvm_asm.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000037#include <asm/kvm_mmio.h>
Marc Zyngier32f13952019-01-19 15:29:54 +000038#include <asm/smp_plat.h>
Dave Martine6b673b2018-04-06 14:55:59 +010039#include <asm/thread_info.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000040
Eric Augerc1426e42015-03-04 11:14:34 +010041#define __KVM_HAVE_ARCH_INTC_INITIALIZED
42
Linu Cherian955a3fc2017-03-08 11:38:35 +053043#define KVM_USER_MEM_SLOTS 512
David Hildenbrand920552b2015-09-18 12:34:53 +020044#define KVM_HALT_POLL_NS_DEFAULT 500000
Marc Zyngier4f8d6632012-12-10 16:29:28 +000045
46#include <kvm/arm_vgic.h>
47#include <kvm/arm_arch_timer.h>
Shannon Zhao04fe4722015-09-11 09:38:32 +080048#include <kvm/arm_pmu.h>
Marc Zyngier4f8d6632012-12-10 16:29:28 +000049
Ming Leief748912015-09-02 14:31:21 +080050#define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
51
Dave Martin9a3cdf22019-02-28 18:56:50 +000052#define KVM_VCPU_MAX_FEATURES 5
Marc Zyngier4f8d6632012-12-10 16:29:28 +000053
Andrew Jones7b244e22017-06-04 14:43:58 +020054#define KVM_REQ_SLEEP \
Andrew Jones23871492017-06-04 14:43:51 +020055 KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
Andrew Jones325f9c62017-06-04 14:43:59 +020056#define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1)
Marc Zyngier358b28f2018-12-20 11:36:07 +000057#define KVM_REQ_VCPU_RESET KVM_ARCH_REQ(2)
Christoffer Dallb13216c2016-04-27 10:28:00 +010058
Christoffer Dall61bbe382017-10-27 19:57:51 +020059DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use);
60
Dave Martin9033bba2019-02-28 18:46:44 +000061extern unsigned int kvm_sve_max_vl;
Dave Martina3be8362019-04-12 15:30:58 +010062int kvm_arm_init_sve(void);
Dave Martin0f062bf2019-02-28 18:33:00 +000063
Will Deacon6951e482014-08-26 15:13:20 +010064int __attribute_const__ kvm_target_cpu(void);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000065int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
Dave Martin9033bba2019-02-28 18:46:44 +000066void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu);
Dongjiu Geng375bdd32018-10-13 00:12:48 +080067int kvm_arch_vm_ioctl_check_extension(struct kvm *kvm, long ext);
James Morsec6125052016-04-29 18:27:03 +010068void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start);
Marc Zyngier4f8d6632012-12-10 16:29:28 +000069
Christoffer Dalle329fb72018-12-11 15:26:31 +010070struct kvm_vmid {
Marc Zyngier4f8d6632012-12-10 16:29:28 +000071 /* The VMID generation used for the virt. memory system */
72 u64 vmid_gen;
73 u32 vmid;
Christoffer Dalle329fb72018-12-11 15:26:31 +010074};
75
76struct kvm_arch {
77 struct kvm_vmid vmid;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000078
Suzuki K Poulose7665f3a2018-09-26 17:32:43 +010079 /* stage2 entry level table */
Marc Zyngier4f8d6632012-12-10 16:29:28 +000080 pgd_t *pgd;
Christoffer Dalle329fb72018-12-11 15:26:31 +010081 phys_addr_t pgd_phys;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000082
Suzuki K Poulose7665f3a2018-09-26 17:32:43 +010083 /* VTCR_EL2 value for this VM */
84 u64 vtcr;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000085
Marc Zyngier94d0e592016-10-18 18:37:49 +010086 /* The last vcpu id that ran on each physical CPU */
87 int __percpu *last_vcpu_ran;
88
Andre Przywara3caa2d82014-06-02 16:26:01 +020089 /* The maximum number of vCPUs depends on the used GIC model */
90 int max_vcpus;
91
Marc Zyngier4f8d6632012-12-10 16:29:28 +000092 /* Interrupt controller */
93 struct vgic_dist vgic;
Marc Zyngier85bd0ba2018-01-21 16:42:56 +000094
95 /* Mandated version of PSCI */
96 u32 psci_version;
Marc Zyngier4f8d6632012-12-10 16:29:28 +000097};
98
99#define KVM_NR_MEM_OBJS 40
100
101/*
102 * We don't want allocation failures within the mmu code, so we preallocate
103 * enough memory for a single page fault in a cache.
104 */
105struct kvm_mmu_memory_cache {
106 int nobjs;
107 void *objects[KVM_NR_MEM_OBJS];
108};
109
110struct kvm_vcpu_fault_info {
111 u32 esr_el2; /* Hyp Syndrom Register */
112 u64 far_el2; /* Hyp Fault Address Register */
113 u64 hpfar_el2; /* Hyp IPA Fault Address Register */
James Morse0067df42018-01-15 19:39:05 +0000114 u64 disr_el1; /* Deferred [SError] Status Register */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000115};
116
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000117/*
118 * 0 is reserved as an invalid value.
119 * Order should be kept in sync with the save/restore code.
120 */
121enum vcpu_sysreg {
122 __INVALID_SYSREG__,
123 MPIDR_EL1, /* MultiProcessor Affinity Register */
124 CSSELR_EL1, /* Cache Size Selection Register */
125 SCTLR_EL1, /* System Control Register */
126 ACTLR_EL1, /* Auxiliary Control Register */
127 CPACR_EL1, /* Coprocessor Access Control */
Dave Martin73433762018-09-28 14:39:16 +0100128 ZCR_EL1, /* SVE Control */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000129 TTBR0_EL1, /* Translation Table Base Register 0 */
130 TTBR1_EL1, /* Translation Table Base Register 1 */
131 TCR_EL1, /* Translation Control Register */
132 ESR_EL1, /* Exception Syndrome Register */
Adam Buchbinderef769e32016-02-24 09:52:41 -0800133 AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
134 AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000135 FAR_EL1, /* Fault Address Register */
136 MAIR_EL1, /* Memory Attribute Indirection Register */
137 VBAR_EL1, /* Vector Base Address Register */
138 CONTEXTIDR_EL1, /* Context ID Register */
139 TPIDR_EL0, /* Thread ID, User R/W */
140 TPIDRRO_EL0, /* Thread ID, User R/O */
141 TPIDR_EL1, /* Thread ID, Privileged */
142 AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
143 CNTKCTL_EL1, /* Timer Control Register (EL1) */
144 PAR_EL1, /* Physical Address Register */
145 MDSCR_EL1, /* Monitor Debug System Control Register */
146 MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
James Morsec773ae22018-01-15 19:39:02 +0000147 DISR_EL1, /* Deferred Interrupt Status Register */
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000148
Shannon Zhaoab946832015-06-18 16:01:53 +0800149 /* Performance Monitors Registers */
150 PMCR_EL0, /* Control Register */
Shannon Zhao3965c3c2015-08-31 17:20:22 +0800151 PMSELR_EL0, /* Event Counter Selection Register */
Shannon Zhao051ff582015-12-08 15:29:06 +0800152 PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
153 PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
154 PMCCNTR_EL0, /* Cycle Counter Register */
Shannon Zhao9feb21a2016-02-23 11:11:27 +0800155 PMEVTYPER0_EL0, /* Event Type Register (0-30) */
156 PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
157 PMCCFILTR_EL0, /* Cycle Count Filter Register */
Shannon Zhao96b0eeb2015-09-08 12:26:13 +0800158 PMCNTENSET_EL0, /* Count Enable Set Register */
Shannon Zhao9db52c72015-09-08 14:40:20 +0800159 PMINTENSET_EL1, /* Interrupt Enable Set Register */
Shannon Zhao76d883c2015-09-08 15:03:26 +0800160 PMOVSSET_EL0, /* Overflow Flag Status Set Register */
Shannon Zhao7a0adc72015-09-08 15:49:39 +0800161 PMSWINC_EL0, /* Software Increment Register */
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800162 PMUSERENR_EL0, /* User Enable Register */
Shannon Zhaoab946832015-06-18 16:01:53 +0800163
Marc Zyngier9d8415d2015-10-25 19:57:11 +0000164 /* 32bit specific registers. Keep them at the end of the range */
165 DACR32_EL2, /* Domain Access Control Register */
166 IFSR32_EL2, /* Instruction Fault Status Register */
167 FPEXC32_EL2, /* Floating-Point Exception Control Register */
168 DBGVCR32_EL2, /* Debug Vector Catch Register */
169
170 NR_SYS_REGS /* Nothing after this line! */
171};
172
173/* 32bit mapping */
174#define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
175#define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
176#define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
177#define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
178#define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
179#define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
180#define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
181#define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
182#define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
183#define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
184#define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
185#define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
186#define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
187#define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
188#define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
189#define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
190#define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
191#define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
192#define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
193#define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
194#define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
195#define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
196#define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
197#define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
198#define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
199#define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
200#define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
201#define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
202#define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
203
204#define cp14_DBGDSCRext (MDSCR_EL1 * 2)
205#define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
206#define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
207#define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
208#define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
209#define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
210#define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
211
212#define NR_COPRO_REGS (NR_SYS_REGS * 2)
213
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000214struct kvm_cpu_context {
215 struct kvm_regs gp_regs;
Marc Zyngier40033a62013-02-06 19:17:50 +0000216 union {
217 u64 sys_regs[NR_SYS_REGS];
Marc Zyngier72564012014-04-24 10:27:13 +0100218 u32 copro[NR_COPRO_REGS];
Marc Zyngier40033a62013-02-06 19:17:50 +0000219 };
James Morsec97e1662018-01-08 15:38:05 +0000220
221 struct kvm_vcpu *__hyp_running_vcpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000222};
223
224typedef struct kvm_cpu_context kvm_cpu_context_t;
225
Marc Zyngier358b28f2018-12-20 11:36:07 +0000226struct vcpu_reset_state {
227 unsigned long pc;
228 unsigned long r0;
229 bool be;
230 bool reset;
231};
232
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000233struct kvm_vcpu_arch {
234 struct kvm_cpu_context ctxt;
Dave Martinb43b5dd2018-09-28 14:39:17 +0100235 void *sve_state;
236 unsigned int sve_max_vl;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000237
238 /* HYP configuration */
239 u64 hcr_el2;
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100240 u32 mdcr_el2;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000241
242 /* Exception Information */
243 struct kvm_vcpu_fault_info fault;
244
Marc Zyngier55e37482018-05-29 13:11:16 +0100245 /* State of various workarounds, see kvm_asm.h for bit assignment */
246 u64 workaround_flags;
247
Dave Martinfa89d31c2018-05-08 14:47:23 +0100248 /* Miscellaneous vcpu state flags */
249 u64 flags;
Marc Zyngier0c557ed2014-04-24 10:24:46 +0100250
Alex Bennée84e690b2015-07-07 17:30:00 +0100251 /*
252 * We maintain more than a single set of debug registers to support
253 * debugging the guest from the host and to maintain separate host and
254 * guest state during world switches. vcpu_debug_state are the debug
255 * registers of the vcpu as the guest sees them. host_debug_state are
Alex Bennée834bf882015-07-07 17:30:02 +0100256 * the host registers which are saved and restored during
257 * world switches. external_debug_state contains the debug
258 * values we want to debug the guest. This is set via the
259 * KVM_SET_GUEST_DEBUG ioctl.
Alex Bennée84e690b2015-07-07 17:30:00 +0100260 *
261 * debug_ptr points to the set of debug registers that should be loaded
262 * onto the hardware when running the guest.
263 */
264 struct kvm_guest_debug_arch *debug_ptr;
265 struct kvm_guest_debug_arch vcpu_debug_state;
Alex Bennée834bf882015-07-07 17:30:02 +0100266 struct kvm_guest_debug_arch external_debug_state;
Alex Bennée84e690b2015-07-07 17:30:00 +0100267
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000268 /* Pointer to host CPU context */
269 kvm_cpu_context_t *host_cpu_context;
Dave Martine6b673b2018-04-06 14:55:59 +0100270
271 struct thread_info *host_thread_info; /* hyp VA */
272 struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */
273
Will Deaconf85279b2016-09-22 11:35:43 +0100274 struct {
275 /* {Break,watch}point registers */
276 struct kvm_guest_debug_arch regs;
277 /* Statistical profiling extension */
278 u64 pmscr_el1;
279 } host_debug_state;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000280
281 /* VGIC state */
282 struct vgic_cpu vgic_cpu;
283 struct arch_timer_cpu timer_cpu;
Shannon Zhao04fe4722015-09-11 09:38:32 +0800284 struct kvm_pmu pmu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000285
286 /*
287 * Anything that is not used directly from assembly code goes
288 * here.
289 */
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000290
Alex Bennée337b99b2015-07-07 17:29:58 +0100291 /*
292 * Guest registers we preserve during guest debugging.
293 *
294 * These shadow registers are updated by the kvm_handle_sys_reg
295 * trap handler if the guest accesses or updates them while we
296 * are using guest debug.
297 */
298 struct {
299 u32 mdscr_el1;
300 } guest_debug_preserved;
301
Eric Auger37815282015-09-25 23:41:14 +0200302 /* vcpu power-off state */
303 bool power_off;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000304
Eric Auger3b928302015-09-25 23:41:17 +0200305 /* Don't run the guest (internal implementation need) */
306 bool pause;
307
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000308 /* IO related fields */
309 struct kvm_decode mmio_decode;
310
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000311 /* Cache some mmu pages needed inside spinlock regions */
312 struct kvm_mmu_memory_cache mmu_page_cache;
313
314 /* Target CPU and feature flags */
Chen Gang6c8c0c42013-07-22 04:40:38 +0100315 int target;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000316 DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
317
318 /* Detect first run of a vcpu */
319 bool has_run_once;
James Morse4715c142018-01-15 19:39:01 +0000320
321 /* Virtual SError ESR to restore when HCR_EL2.VSE is set */
322 u64 vsesr_el2;
Christoffer Dalld47533d2017-12-23 21:53:48 +0100323
Marc Zyngier358b28f2018-12-20 11:36:07 +0000324 /* Additional reset state */
325 struct vcpu_reset_state reset_state;
326
Christoffer Dalld47533d2017-12-23 21:53:48 +0100327 /* True when deferrable sysregs are loaded on the physical CPU,
328 * see kvm_vcpu_load_sysregs and kvm_vcpu_put_sysregs. */
329 bool sysregs_loaded_on_cpu;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000330};
331
Dave Martinb43b5dd2018-09-28 14:39:17 +0100332/* Pointer to the vcpu's SVE FFR for sve_{save,load}_state() */
333#define vcpu_sve_pffr(vcpu) ((void *)((char *)((vcpu)->arch.sve_state) + \
334 sve_ffr_offset((vcpu)->arch.sve_max_vl)))
335
Dave Martine1c9c982018-09-28 14:39:19 +0100336#define vcpu_sve_state_size(vcpu) ({ \
337 size_t __size_ret; \
338 unsigned int __vcpu_vq; \
339 \
340 if (WARN_ON(!sve_vl_valid((vcpu)->arch.sve_max_vl))) { \
341 __size_ret = 0; \
342 } else { \
343 __vcpu_vq = sve_vq_from_vl((vcpu)->arch.sve_max_vl); \
344 __size_ret = SVE_SIG_REGS_SIZE(__vcpu_vq); \
345 } \
346 \
347 __size_ret; \
348})
349
Dave Martinfa89d31c2018-05-08 14:47:23 +0100350/* vcpu_arch flags field values: */
351#define KVM_ARM64_DEBUG_DIRTY (1 << 0)
Dave Martine6b673b2018-04-06 14:55:59 +0100352#define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */
353#define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */
354#define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */
Dave Martinb3eb56b2018-06-15 16:47:25 +0100355#define KVM_ARM64_HOST_SVE_ENABLED (1 << 4) /* SVE enabled for EL0 */
Dave Martin1765edb2018-09-28 14:39:12 +0100356#define KVM_ARM64_GUEST_HAS_SVE (1 << 5) /* SVE exposed to guest */
Dave Martin9033bba2019-02-28 18:46:44 +0000357#define KVM_ARM64_VCPU_SVE_FINALIZED (1 << 6) /* SVE config completed */
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530358#define KVM_ARM64_GUEST_HAS_PTRAUTH (1 << 7) /* PTRAUTH exposed to guest */
Dave Martin1765edb2018-09-28 14:39:12 +0100359
360#define vcpu_has_sve(vcpu) (system_supports_sve() && \
361 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_SVE))
Dave Martinfa89d31c2018-05-08 14:47:23 +0100362
Amit Daniel Kachhapb890d752019-04-23 10:12:34 +0530363#define vcpu_has_ptrauth(vcpu) ((system_supports_address_auth() || \
364 system_supports_generic_auth()) && \
365 ((vcpu)->arch.flags & KVM_ARM64_GUEST_HAS_PTRAUTH))
366
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000367#define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs)
Christoffer Dall8d404c42016-03-16 15:38:53 +0100368
369/*
370 * Only use __vcpu_sys_reg if you know you want the memory backed version of a
371 * register, and not the one most recently accessed by a running VCPU. For
372 * example, for userspace access or for system registers that are never context
373 * switched, but only emulated.
374 */
375#define __vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)])
376
Christoffer Dallda6f1662018-11-29 12:20:01 +0100377u64 vcpu_read_sys_reg(const struct kvm_vcpu *vcpu, int reg);
Christoffer Dalld47533d2017-12-23 21:53:48 +0100378void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg);
Christoffer Dall8d404c42016-03-16 15:38:53 +0100379
Marc Zyngier72564012014-04-24 10:27:13 +0100380/*
381 * CP14 and CP15 live in the same array, as they are backed by the
382 * same system registers.
383 */
384#define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)])
385#define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)])
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000386
387struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000388 ulong remote_tlb_flush;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000389};
390
391struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000392 u64 halt_successful_poll;
393 u64 halt_attempted_poll;
394 u64 halt_poll_invalid;
395 u64 halt_wakeup;
396 u64 hvc_exit_stat;
Amit Tomarb19e6892015-11-26 10:09:43 +0000397 u64 wfe_exit_stat;
398 u64 wfi_exit_stat;
399 u64 mmio_exit_user;
400 u64 mmio_exit_kernel;
401 u64 exits;
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000402};
403
Anup Patel473bdc02013-09-30 14:20:06 +0530404int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000405unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
406int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000407int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
408int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
James Morse539aee02018-07-19 16:24:24 +0100409int __kvm_arm_vcpu_get_events(struct kvm_vcpu *vcpu,
410 struct kvm_vcpu_events *events);
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100411
James Morse539aee02018-07-19 16:24:24 +0100412int __kvm_arm_vcpu_set_events(struct kvm_vcpu *vcpu,
413 struct kvm_vcpu_events *events);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000414
415#define KVM_ARCH_WANT_MMU_NOTIFIER
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000416int kvm_unmap_hva_range(struct kvm *kvm,
417 unsigned long start, unsigned long end);
Lan Tianyu748c0e32018-12-06 21:21:10 +0800418int kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
Marc Zyngier35307b92015-03-12 18:16:51 +0000419int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
420int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000421
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000422struct kvm_vcpu *kvm_arm_get_running_vcpu(void);
Will Deacon4000be42014-08-26 15:13:21 +0100423struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void);
Christoffer Dallb13216c2016-04-27 10:28:00 +0100424void kvm_arm_halt_guest(struct kvm *kvm);
425void kvm_arm_resume_guest(struct kvm *kvm);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000426
Ard Biesheuvela0bf9772016-02-16 13:52:39 +0100427u64 __kvm_call_hyp(void *hypfn, ...);
Marc Zyngier18fc7bf2019-01-05 15:57:56 +0000428
429/*
430 * The couple of isb() below are there to guarantee the same behaviour
431 * on VHE as on !VHE, where the eret to EL1 acts as a context
432 * synchronization event.
433 */
434#define kvm_call_hyp(f, ...) \
435 do { \
436 if (has_vhe()) { \
437 f(__VA_ARGS__); \
438 isb(); \
439 } else { \
440 __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__); \
441 } \
442 } while(0)
443
444#define kvm_call_hyp_ret(f, ...) \
445 ({ \
446 typeof(f(__VA_ARGS__)) ret; \
447 \
448 if (has_vhe()) { \
449 ret = f(__VA_ARGS__); \
450 isb(); \
451 } else { \
452 ret = __kvm_call_hyp(kvm_ksym_ref(f), \
453 ##__VA_ARGS__); \
454 } \
455 \
456 ret; \
457 })
Marc Zyngier22b39ca2016-03-01 13:12:44 +0000458
Christoffer Dallcf5d31882014-10-16 17:00:18 +0200459void force_vm_exit(const cpumask_t *mask);
Mario Smarduch8199ed02015-01-15 15:58:59 -0800460void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000461
462int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
463 int exception_index);
James Morse3368bd82018-01-15 19:39:04 +0000464void handle_exit_early(struct kvm_vcpu *vcpu, struct kvm_run *run,
465 int exception_index);
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000466
467int kvm_perf_init(void);
468int kvm_perf_teardown(void);
469
Dongjiu Gengb7b27fa2018-07-19 16:24:22 +0100470void kvm_set_sei_esr(struct kvm_vcpu *vcpu, u64 syndrome);
471
Andre Przywara4429fc62014-06-02 15:37:13 +0200472struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
473
Christoffer Dall4464e212017-10-08 17:01:56 +0200474DECLARE_PER_CPU(kvm_cpu_context_t, kvm_host_cpu_state);
475
Marc Zyngier32f13952019-01-19 15:29:54 +0000476static inline void kvm_init_host_cpu_context(kvm_cpu_context_t *cpu_ctxt,
477 int cpu)
478{
479 /* The host's MPIDR is immutable, so let's set it up at boot time */
480 cpu_ctxt->sys_regs[MPIDR_EL1] = cpu_logical_map(cpu);
481}
482
Will Deacon7c364472018-08-08 16:10:54 +0100483void __kvm_enable_ssbs(void);
484
Marc Zyngier12fda812016-06-30 18:40:45 +0100485static inline void __cpu_init_hyp_mode(phys_addr_t pgd_ptr,
Marc Zyngier092bd142012-12-17 17:07:52 +0000486 unsigned long hyp_stack_ptr,
487 unsigned long vector_ptr)
488{
Marc Zyngier9bc03f12018-07-10 13:20:47 +0100489 /*
490 * Calculate the raw per-cpu offset without a translation from the
491 * kernel's mapping to the linear mapping, and store it in tpidr_el2
492 * so that we can use adr_l to access per-cpu variables in EL2.
493 */
494 u64 tpidr_el2 = ((u64)this_cpu_ptr(&kvm_host_cpu_state) -
495 (u64)kvm_ksym_ref(kvm_host_cpu_state));
Christoffer Dall4464e212017-10-08 17:01:56 +0200496
Marc Zyngier092bd142012-12-17 17:07:52 +0000497 /*
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100498 * Call initialization code, and switch to the full blown HYP code.
499 * If the cpucaps haven't been finalized yet, something has gone very
500 * wrong, and hyp will crash and burn when it uses any
501 * cpus_have_const_cap() wrapper.
Marc Zyngier092bd142012-12-17 17:07:52 +0000502 */
Mark Rutland63a1e1c2017-05-16 15:18:05 +0100503 BUG_ON(!static_branch_likely(&arm64_const_caps_ready));
Marc Zyngier9bc03f12018-07-10 13:20:47 +0100504 __kvm_call_hyp((void *)pgd_ptr, hyp_stack_ptr, vector_ptr, tpidr_el2);
Will Deacon7c364472018-08-08 16:10:54 +0100505
506 /*
507 * Disabling SSBD on a non-VHE system requires us to enable SSBS
508 * at EL2.
509 */
510 if (!has_vhe() && this_cpu_has_cap(ARM64_SSBS) &&
511 arm64_get_ssbd_state() == ARM64_SSBD_FORCE_DISABLE) {
512 kvm_call_hyp(__kvm_enable_ssbs);
513 }
Marc Zyngier092bd142012-12-17 17:07:52 +0000514}
515
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000516static inline bool kvm_arch_requires_vhe(void)
Dave Martin85acda32018-04-20 16:20:43 +0100517{
518 /*
519 * The Arm architecture specifies that implementation of SVE
520 * requires VHE also to be implemented. The KVM code for arm64
521 * relies on this when SVE is present:
522 */
523 if (system_supports_sve())
Dave Martin85acda32018-04-20 16:20:43 +0100524 return true;
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000525
Marc Zyngier8b2cca92018-12-06 17:31:23 +0000526 /* Some implementations have defects that confine them to VHE */
527 if (cpus_have_cap(ARM64_WORKAROUND_1165522))
528 return true;
529
Marc Zyngier33e5f4e2018-12-06 17:31:20 +0000530 return false;
Dave Martin85acda32018-04-20 16:20:43 +0100531}
532
Radim Krčmář0865e632014-08-28 15:13:02 +0200533static inline void kvm_arch_hardware_unsetup(void) {}
534static inline void kvm_arch_sync_events(struct kvm *kvm) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200535static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200536static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200537
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100538void kvm_arm_init_debug(void);
539void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
540void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
Alex Bennée84e690b2015-07-07 17:30:00 +0100541void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
Shannon Zhaobb0c70b2016-01-11 21:35:32 +0800542int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
543 struct kvm_device_attr *attr);
544int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
545 struct kvm_device_attr *attr);
546int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
547 struct kvm_device_attr *attr);
Alex Bennée56c7f5e2015-07-07 17:29:56 +0100548
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100549static inline void __cpu_init_stage2(void) {}
Marc Zyngier21a41792016-02-22 10:57:30 +0000550
Dave Martine6b673b2018-04-06 14:55:59 +0100551/* Guest/host FPSIMD coordination helpers */
552int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu);
553void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu);
554void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu);
555void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu);
556
557#ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */
558static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu)
Dave Martin17eed272017-10-31 15:51:16 +0000559{
Dave Martine6b673b2018-04-06 14:55:59 +0100560 return kvm_arch_vcpu_run_map_fp(vcpu);
Dave Martin17eed272017-10-31 15:51:16 +0000561}
Dave Martine6b673b2018-04-06 14:55:59 +0100562#endif
Dave Martin17eed272017-10-31 15:51:16 +0000563
James Morse4f5abad2018-01-15 19:39:00 +0000564static inline void kvm_arm_vhe_guest_enter(void)
565{
566 local_daif_mask();
Julien Thierry85738e02019-01-31 14:58:48 +0000567
568 /*
569 * Having IRQs masked via PMR when entering the guest means the GIC
570 * will not signal the CPU of interrupts of lower priority, and the
571 * only way to get out will be via guest exceptions.
572 * Naturally, we want to avoid this.
573 */
574 if (system_uses_irq_prio_masking()) {
575 gic_write_pmr(GIC_PRIO_IRQON);
576 dsb(sy);
577 }
James Morse4f5abad2018-01-15 19:39:00 +0000578}
579
580static inline void kvm_arm_vhe_guest_exit(void)
581{
Julien Thierry85738e02019-01-31 14:58:48 +0000582 /*
583 * local_daif_restore() takes care to properly restore PSTATE.DAIF
584 * and the GIC PMR if the host is using IRQ priorities.
585 */
James Morse4f5abad2018-01-15 19:39:00 +0000586 local_daif_restore(DAIF_PROCCTX_NOIRQ);
Christoffer Dall3f5c90b2017-10-03 14:02:12 +0200587
588 /*
589 * When we exit from the guest we change a number of CPU configuration
590 * parameters, such as traps. Make sure these changes take effect
591 * before running the host or additional guests.
592 */
593 isb();
James Morse4f5abad2018-01-15 19:39:00 +0000594}
Marc Zyngier6167ec52018-02-06 17:56:14 +0000595
596static inline bool kvm_arm_harden_branch_predictor(void)
597{
598 return cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR);
599}
600
Marc Zyngier5d81f7d2018-05-29 13:11:18 +0100601#define KVM_SSBD_UNKNOWN -1
602#define KVM_SSBD_FORCE_DISABLE 0
603#define KVM_SSBD_KERNEL 1
604#define KVM_SSBD_FORCE_ENABLE 2
605#define KVM_SSBD_MITIGATED 3
606
607static inline int kvm_arm_have_ssbd(void)
608{
609 switch (arm64_get_ssbd_state()) {
610 case ARM64_SSBD_FORCE_DISABLE:
611 return KVM_SSBD_FORCE_DISABLE;
612 case ARM64_SSBD_KERNEL:
613 return KVM_SSBD_KERNEL;
614 case ARM64_SSBD_FORCE_ENABLE:
615 return KVM_SSBD_FORCE_ENABLE;
616 case ARM64_SSBD_MITIGATED:
617 return KVM_SSBD_MITIGATED;
618 case ARM64_SSBD_UNKNOWN:
619 default:
620 return KVM_SSBD_UNKNOWN;
621 }
622}
623
Christoffer Dallbc192ce2017-10-10 10:21:18 +0200624void kvm_vcpu_load_sysregs(struct kvm_vcpu *vcpu);
625void kvm_vcpu_put_sysregs(struct kvm_vcpu *vcpu);
626
Suzuki K Poulose0f62f0e2018-09-26 17:32:52 +0100627void kvm_set_ipa_limit(void);
628
Marc Orrd1e5b0e2018-05-15 04:37:37 -0700629#define __KVM_HAVE_ARCH_VM_ALLOC
630struct kvm *kvm_arch_alloc_vm(void);
631void kvm_arch_free_vm(struct kvm *kvm);
632
Marc Zyngierbca607e2018-10-01 13:40:36 +0100633int kvm_arm_setup_stage2(struct kvm *kvm, unsigned long type);
Suzuki K Poulose5b6c6742018-09-26 17:32:42 +0100634
Dave Martin92e68b22019-04-10 17:17:37 +0100635int kvm_arm_vcpu_finalize(struct kvm_vcpu *vcpu, int feature);
Dave Martin9033bba2019-02-28 18:46:44 +0000636bool kvm_arm_vcpu_is_finalized(struct kvm_vcpu *vcpu);
637
638#define kvm_arm_vcpu_sve_finalized(vcpu) \
639 ((vcpu)->arch.flags & KVM_ARM64_VCPU_SVE_FINALIZED)
Dave Martin7dd32a02018-12-19 14:27:01 +0000640
Marc Zyngier4f8d6632012-12-10 16:29:28 +0000641#endif /* __ARM64_KVM_HOST_H__ */