Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012,2013 - ARM Ltd |
| 3 | * Author: Marc Zyngier <marc.zyngier@arm.com> |
| 4 | * |
| 5 | * Derived from arch/arm/include/asm/kvm_host.h: |
| 6 | * Copyright (C) 2012 - Virtual Open Systems and Columbia University |
| 7 | * Author: Christoffer Dall <c.dall@virtualopensystems.com> |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 20 | */ |
| 21 | |
| 22 | #ifndef __ARM64_KVM_HOST_H__ |
| 23 | #define __ARM64_KVM_HOST_H__ |
| 24 | |
Paolo Bonzini | 6564730 | 2014-08-29 14:01:17 +0200 | [diff] [blame] | 25 | #include <linux/types.h> |
| 26 | #include <linux/kvm_types.h> |
Mark Rutland | 63a1e1c | 2017-05-16 15:18:05 +0100 | [diff] [blame] | 27 | #include <asm/cpufeature.h> |
James Morse | 4f5abad | 2018-01-15 19:39:00 +0000 | [diff] [blame] | 28 | #include <asm/daifflags.h> |
Dave Martin | 17eed27 | 2017-10-31 15:51:16 +0000 | [diff] [blame] | 29 | #include <asm/fpsimd.h> |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 30 | #include <asm/kvm.h> |
Marc Zyngier | 3a3604b | 2015-01-29 13:19:45 +0000 | [diff] [blame] | 31 | #include <asm/kvm_asm.h> |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 32 | #include <asm/kvm_mmio.h> |
| 33 | |
Eric Auger | c1426e4 | 2015-03-04 11:14:34 +0100 | [diff] [blame] | 34 | #define __KVM_HAVE_ARCH_INTC_INITIALIZED |
| 35 | |
Linu Cherian | 955a3fc | 2017-03-08 11:38:35 +0530 | [diff] [blame] | 36 | #define KVM_USER_MEM_SLOTS 512 |
David Hildenbrand | 920552b | 2015-09-18 12:34:53 +0200 | [diff] [blame] | 37 | #define KVM_HALT_POLL_NS_DEFAULT 500000 |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 38 | |
| 39 | #include <kvm/arm_vgic.h> |
| 40 | #include <kvm/arm_arch_timer.h> |
Shannon Zhao | 04fe472 | 2015-09-11 09:38:32 +0800 | [diff] [blame] | 41 | #include <kvm/arm_pmu.h> |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 42 | |
Ming Lei | ef74891 | 2015-09-02 14:31:21 +0800 | [diff] [blame] | 43 | #define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS |
| 44 | |
Shannon Zhao | 808e738 | 2016-01-11 22:46:15 +0800 | [diff] [blame] | 45 | #define KVM_VCPU_MAX_FEATURES 4 |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 46 | |
Andrew Jones | 7b244e2 | 2017-06-04 14:43:58 +0200 | [diff] [blame] | 47 | #define KVM_REQ_SLEEP \ |
Andrew Jones | 2387149 | 2017-06-04 14:43:51 +0200 | [diff] [blame] | 48 | KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP) |
Andrew Jones | 325f9c6 | 2017-06-04 14:43:59 +0200 | [diff] [blame] | 49 | #define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1) |
Christoffer Dall | b13216c | 2016-04-27 10:28:00 +0100 | [diff] [blame] | 50 | |
Will Deacon | 6951e48 | 2014-08-26 15:13:20 +0100 | [diff] [blame] | 51 | int __attribute_const__ kvm_target_cpu(void); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 52 | int kvm_reset_vcpu(struct kvm_vcpu *vcpu); |
Andre Przywara | b46f01c | 2016-07-15 12:43:25 +0100 | [diff] [blame] | 53 | int kvm_arch_dev_ioctl_check_extension(struct kvm *kvm, long ext); |
James Morse | c612505 | 2016-04-29 18:27:03 +0100 | [diff] [blame] | 54 | void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 55 | |
| 56 | struct kvm_arch { |
| 57 | /* The VMID generation used for the virt. memory system */ |
| 58 | u64 vmid_gen; |
| 59 | u32 vmid; |
| 60 | |
| 61 | /* 1-level 2nd stage table and lock */ |
| 62 | spinlock_t pgd_lock; |
| 63 | pgd_t *pgd; |
| 64 | |
| 65 | /* VTTBR value associated with above pgd and vmid */ |
| 66 | u64 vttbr; |
| 67 | |
Marc Zyngier | 94d0e59 | 2016-10-18 18:37:49 +0100 | [diff] [blame] | 68 | /* The last vcpu id that ran on each physical CPU */ |
| 69 | int __percpu *last_vcpu_ran; |
| 70 | |
Andre Przywara | 3caa2d8 | 2014-06-02 16:26:01 +0200 | [diff] [blame] | 71 | /* The maximum number of vCPUs depends on the used GIC model */ |
| 72 | int max_vcpus; |
| 73 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 74 | /* Interrupt controller */ |
| 75 | struct vgic_dist vgic; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 76 | }; |
| 77 | |
| 78 | #define KVM_NR_MEM_OBJS 40 |
| 79 | |
| 80 | /* |
| 81 | * We don't want allocation failures within the mmu code, so we preallocate |
| 82 | * enough memory for a single page fault in a cache. |
| 83 | */ |
| 84 | struct kvm_mmu_memory_cache { |
| 85 | int nobjs; |
| 86 | void *objects[KVM_NR_MEM_OBJS]; |
| 87 | }; |
| 88 | |
| 89 | struct kvm_vcpu_fault_info { |
| 90 | u32 esr_el2; /* Hyp Syndrom Register */ |
| 91 | u64 far_el2; /* Hyp Fault Address Register */ |
| 92 | u64 hpfar_el2; /* Hyp IPA Fault Address Register */ |
| 93 | }; |
| 94 | |
Marc Zyngier | 9d8415d | 2015-10-25 19:57:11 +0000 | [diff] [blame] | 95 | /* |
| 96 | * 0 is reserved as an invalid value. |
| 97 | * Order should be kept in sync with the save/restore code. |
| 98 | */ |
| 99 | enum vcpu_sysreg { |
| 100 | __INVALID_SYSREG__, |
| 101 | MPIDR_EL1, /* MultiProcessor Affinity Register */ |
| 102 | CSSELR_EL1, /* Cache Size Selection Register */ |
| 103 | SCTLR_EL1, /* System Control Register */ |
| 104 | ACTLR_EL1, /* Auxiliary Control Register */ |
| 105 | CPACR_EL1, /* Coprocessor Access Control */ |
| 106 | TTBR0_EL1, /* Translation Table Base Register 0 */ |
| 107 | TTBR1_EL1, /* Translation Table Base Register 1 */ |
| 108 | TCR_EL1, /* Translation Control Register */ |
| 109 | ESR_EL1, /* Exception Syndrome Register */ |
Adam Buchbinder | ef769e3 | 2016-02-24 09:52:41 -0800 | [diff] [blame] | 110 | AFSR0_EL1, /* Auxiliary Fault Status Register 0 */ |
| 111 | AFSR1_EL1, /* Auxiliary Fault Status Register 1 */ |
Marc Zyngier | 9d8415d | 2015-10-25 19:57:11 +0000 | [diff] [blame] | 112 | FAR_EL1, /* Fault Address Register */ |
| 113 | MAIR_EL1, /* Memory Attribute Indirection Register */ |
| 114 | VBAR_EL1, /* Vector Base Address Register */ |
| 115 | CONTEXTIDR_EL1, /* Context ID Register */ |
| 116 | TPIDR_EL0, /* Thread ID, User R/W */ |
| 117 | TPIDRRO_EL0, /* Thread ID, User R/O */ |
| 118 | TPIDR_EL1, /* Thread ID, Privileged */ |
| 119 | AMAIR_EL1, /* Aux Memory Attribute Indirection Register */ |
| 120 | CNTKCTL_EL1, /* Timer Control Register (EL1) */ |
| 121 | PAR_EL1, /* Physical Address Register */ |
| 122 | MDSCR_EL1, /* Monitor Debug System Control Register */ |
| 123 | MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */ |
| 124 | |
Shannon Zhao | ab94683 | 2015-06-18 16:01:53 +0800 | [diff] [blame] | 125 | /* Performance Monitors Registers */ |
| 126 | PMCR_EL0, /* Control Register */ |
Shannon Zhao | 3965c3c | 2015-08-31 17:20:22 +0800 | [diff] [blame] | 127 | PMSELR_EL0, /* Event Counter Selection Register */ |
Shannon Zhao | 051ff58 | 2015-12-08 15:29:06 +0800 | [diff] [blame] | 128 | PMEVCNTR0_EL0, /* Event Counter Register (0-30) */ |
| 129 | PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30, |
| 130 | PMCCNTR_EL0, /* Cycle Counter Register */ |
Shannon Zhao | 9feb21a | 2016-02-23 11:11:27 +0800 | [diff] [blame] | 131 | PMEVTYPER0_EL0, /* Event Type Register (0-30) */ |
| 132 | PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30, |
| 133 | PMCCFILTR_EL0, /* Cycle Count Filter Register */ |
Shannon Zhao | 96b0eeb | 2015-09-08 12:26:13 +0800 | [diff] [blame] | 134 | PMCNTENSET_EL0, /* Count Enable Set Register */ |
Shannon Zhao | 9db52c7 | 2015-09-08 14:40:20 +0800 | [diff] [blame] | 135 | PMINTENSET_EL1, /* Interrupt Enable Set Register */ |
Shannon Zhao | 76d883c | 2015-09-08 15:03:26 +0800 | [diff] [blame] | 136 | PMOVSSET_EL0, /* Overflow Flag Status Set Register */ |
Shannon Zhao | 7a0adc7 | 2015-09-08 15:49:39 +0800 | [diff] [blame] | 137 | PMSWINC_EL0, /* Software Increment Register */ |
Shannon Zhao | d692b8a | 2015-09-08 15:15:56 +0800 | [diff] [blame] | 138 | PMUSERENR_EL0, /* User Enable Register */ |
Shannon Zhao | ab94683 | 2015-06-18 16:01:53 +0800 | [diff] [blame] | 139 | |
Marc Zyngier | 9d8415d | 2015-10-25 19:57:11 +0000 | [diff] [blame] | 140 | /* 32bit specific registers. Keep them at the end of the range */ |
| 141 | DACR32_EL2, /* Domain Access Control Register */ |
| 142 | IFSR32_EL2, /* Instruction Fault Status Register */ |
| 143 | FPEXC32_EL2, /* Floating-Point Exception Control Register */ |
| 144 | DBGVCR32_EL2, /* Debug Vector Catch Register */ |
| 145 | |
| 146 | NR_SYS_REGS /* Nothing after this line! */ |
| 147 | }; |
| 148 | |
| 149 | /* 32bit mapping */ |
| 150 | #define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */ |
| 151 | #define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */ |
| 152 | #define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */ |
| 153 | #define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */ |
| 154 | #define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */ |
| 155 | #define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */ |
| 156 | #define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */ |
| 157 | #define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */ |
| 158 | #define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */ |
| 159 | #define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */ |
| 160 | #define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */ |
| 161 | #define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */ |
| 162 | #define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */ |
| 163 | #define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */ |
| 164 | #define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */ |
| 165 | #define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */ |
| 166 | #define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */ |
| 167 | #define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */ |
| 168 | #define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */ |
| 169 | #define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */ |
| 170 | #define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */ |
| 171 | #define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */ |
| 172 | #define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */ |
| 173 | #define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */ |
| 174 | #define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */ |
| 175 | #define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */ |
| 176 | #define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */ |
| 177 | #define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */ |
| 178 | #define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */ |
| 179 | |
| 180 | #define cp14_DBGDSCRext (MDSCR_EL1 * 2) |
| 181 | #define cp14_DBGBCR0 (DBGBCR0_EL1 * 2) |
| 182 | #define cp14_DBGBVR0 (DBGBVR0_EL1 * 2) |
| 183 | #define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1) |
| 184 | #define cp14_DBGWCR0 (DBGWCR0_EL1 * 2) |
| 185 | #define cp14_DBGWVR0 (DBGWVR0_EL1 * 2) |
| 186 | #define cp14_DBGDCCINT (MDCCINT_EL1 * 2) |
| 187 | |
| 188 | #define NR_COPRO_REGS (NR_SYS_REGS * 2) |
| 189 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 190 | struct kvm_cpu_context { |
| 191 | struct kvm_regs gp_regs; |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 192 | union { |
| 193 | u64 sys_regs[NR_SYS_REGS]; |
Marc Zyngier | 7256401 | 2014-04-24 10:27:13 +0100 | [diff] [blame] | 194 | u32 copro[NR_COPRO_REGS]; |
Marc Zyngier | 40033a6 | 2013-02-06 19:17:50 +0000 | [diff] [blame] | 195 | }; |
James Morse | c97e166 | 2018-01-08 15:38:05 +0000 | [diff] [blame] | 196 | |
| 197 | struct kvm_vcpu *__hyp_running_vcpu; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 198 | }; |
| 199 | |
| 200 | typedef struct kvm_cpu_context kvm_cpu_context_t; |
| 201 | |
| 202 | struct kvm_vcpu_arch { |
| 203 | struct kvm_cpu_context ctxt; |
| 204 | |
| 205 | /* HYP configuration */ |
| 206 | u64 hcr_el2; |
Alex Bennée | 56c7f5e | 2015-07-07 17:29:56 +0100 | [diff] [blame] | 207 | u32 mdcr_el2; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 208 | |
| 209 | /* Exception Information */ |
| 210 | struct kvm_vcpu_fault_info fault; |
| 211 | |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 212 | /* Guest debug state */ |
Marc Zyngier | 0c557ed | 2014-04-24 10:24:46 +0100 | [diff] [blame] | 213 | u64 debug_flags; |
| 214 | |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 215 | /* |
| 216 | * We maintain more than a single set of debug registers to support |
| 217 | * debugging the guest from the host and to maintain separate host and |
| 218 | * guest state during world switches. vcpu_debug_state are the debug |
| 219 | * registers of the vcpu as the guest sees them. host_debug_state are |
Alex Bennée | 834bf88 | 2015-07-07 17:30:02 +0100 | [diff] [blame] | 220 | * the host registers which are saved and restored during |
| 221 | * world switches. external_debug_state contains the debug |
| 222 | * values we want to debug the guest. This is set via the |
| 223 | * KVM_SET_GUEST_DEBUG ioctl. |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 224 | * |
| 225 | * debug_ptr points to the set of debug registers that should be loaded |
| 226 | * onto the hardware when running the guest. |
| 227 | */ |
| 228 | struct kvm_guest_debug_arch *debug_ptr; |
| 229 | struct kvm_guest_debug_arch vcpu_debug_state; |
Alex Bennée | 834bf88 | 2015-07-07 17:30:02 +0100 | [diff] [blame] | 230 | struct kvm_guest_debug_arch external_debug_state; |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 231 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 232 | /* Pointer to host CPU context */ |
| 233 | kvm_cpu_context_t *host_cpu_context; |
Will Deacon | f85279b | 2016-09-22 11:35:43 +0100 | [diff] [blame] | 234 | struct { |
| 235 | /* {Break,watch}point registers */ |
| 236 | struct kvm_guest_debug_arch regs; |
| 237 | /* Statistical profiling extension */ |
| 238 | u64 pmscr_el1; |
| 239 | } host_debug_state; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 240 | |
| 241 | /* VGIC state */ |
| 242 | struct vgic_cpu vgic_cpu; |
| 243 | struct arch_timer_cpu timer_cpu; |
Shannon Zhao | 04fe472 | 2015-09-11 09:38:32 +0800 | [diff] [blame] | 244 | struct kvm_pmu pmu; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 245 | |
| 246 | /* |
| 247 | * Anything that is not used directly from assembly code goes |
| 248 | * here. |
| 249 | */ |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 250 | |
Alex Bennée | 337b99b | 2015-07-07 17:29:58 +0100 | [diff] [blame] | 251 | /* |
| 252 | * Guest registers we preserve during guest debugging. |
| 253 | * |
| 254 | * These shadow registers are updated by the kvm_handle_sys_reg |
| 255 | * trap handler if the guest accesses or updates them while we |
| 256 | * are using guest debug. |
| 257 | */ |
| 258 | struct { |
| 259 | u32 mdscr_el1; |
| 260 | } guest_debug_preserved; |
| 261 | |
Eric Auger | 3781528 | 2015-09-25 23:41:14 +0200 | [diff] [blame] | 262 | /* vcpu power-off state */ |
| 263 | bool power_off; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 264 | |
Eric Auger | 3b92830 | 2015-09-25 23:41:17 +0200 | [diff] [blame] | 265 | /* Don't run the guest (internal implementation need) */ |
| 266 | bool pause; |
| 267 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 268 | /* IO related fields */ |
| 269 | struct kvm_decode mmio_decode; |
| 270 | |
| 271 | /* Interrupt related fields */ |
| 272 | u64 irq_lines; /* IRQ and FIQ levels */ |
| 273 | |
| 274 | /* Cache some mmu pages needed inside spinlock regions */ |
| 275 | struct kvm_mmu_memory_cache mmu_page_cache; |
| 276 | |
| 277 | /* Target CPU and feature flags */ |
Chen Gang | 6c8c0c4 | 2013-07-22 04:40:38 +0100 | [diff] [blame] | 278 | int target; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 279 | DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES); |
| 280 | |
| 281 | /* Detect first run of a vcpu */ |
| 282 | bool has_run_once; |
James Morse | 4715c14 | 2018-01-15 19:39:01 +0000 | [diff] [blame^] | 283 | |
| 284 | /* Virtual SError ESR to restore when HCR_EL2.VSE is set */ |
| 285 | u64 vsesr_el2; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 286 | }; |
| 287 | |
| 288 | #define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs) |
| 289 | #define vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)]) |
Marc Zyngier | 7256401 | 2014-04-24 10:27:13 +0100 | [diff] [blame] | 290 | /* |
| 291 | * CP14 and CP15 live in the same array, as they are backed by the |
| 292 | * same system registers. |
| 293 | */ |
| 294 | #define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)]) |
| 295 | #define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)]) |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 296 | |
Victor Kamensky | f0a3eaf | 2014-07-02 17:19:30 +0100 | [diff] [blame] | 297 | #ifdef CONFIG_CPU_BIG_ENDIAN |
Marc Zyngier | dedf97e | 2014-08-01 12:00:36 +0100 | [diff] [blame] | 298 | #define vcpu_cp15_64_high(v,r) vcpu_cp15((v),(r)) |
| 299 | #define vcpu_cp15_64_low(v,r) vcpu_cp15((v),(r) + 1) |
Victor Kamensky | f0a3eaf | 2014-07-02 17:19:30 +0100 | [diff] [blame] | 300 | #else |
Marc Zyngier | dedf97e | 2014-08-01 12:00:36 +0100 | [diff] [blame] | 301 | #define vcpu_cp15_64_high(v,r) vcpu_cp15((v),(r) + 1) |
| 302 | #define vcpu_cp15_64_low(v,r) vcpu_cp15((v),(r)) |
Victor Kamensky | f0a3eaf | 2014-07-02 17:19:30 +0100 | [diff] [blame] | 303 | #endif |
| 304 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 305 | struct kvm_vm_stat { |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 306 | ulong remote_tlb_flush; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 307 | }; |
| 308 | |
| 309 | struct kvm_vcpu_stat { |
Suraj Jitindar Singh | 8a7e75d | 2016-08-02 14:03:22 +1000 | [diff] [blame] | 310 | u64 halt_successful_poll; |
| 311 | u64 halt_attempted_poll; |
| 312 | u64 halt_poll_invalid; |
| 313 | u64 halt_wakeup; |
| 314 | u64 hvc_exit_stat; |
Amit Tomar | b19e689 | 2015-11-26 10:09:43 +0000 | [diff] [blame] | 315 | u64 wfe_exit_stat; |
| 316 | u64 wfi_exit_stat; |
| 317 | u64 mmio_exit_user; |
| 318 | u64 mmio_exit_kernel; |
| 319 | u64 exits; |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 320 | }; |
| 321 | |
Anup Patel | 473bdc0 | 2013-09-30 14:20:06 +0530 | [diff] [blame] | 322 | int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 323 | unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu); |
| 324 | int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 325 | int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg); |
| 326 | int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg); |
| 327 | |
| 328 | #define KVM_ARCH_WANT_MMU_NOTIFIER |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 329 | int kvm_unmap_hva(struct kvm *kvm, unsigned long hva); |
| 330 | int kvm_unmap_hva_range(struct kvm *kvm, |
| 331 | unsigned long start, unsigned long end); |
| 332 | void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte); |
Marc Zyngier | 35307b9 | 2015-03-12 18:16:51 +0000 | [diff] [blame] | 333 | int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end); |
| 334 | int kvm_test_age_hva(struct kvm *kvm, unsigned long hva); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 335 | |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 336 | struct kvm_vcpu *kvm_arm_get_running_vcpu(void); |
Will Deacon | 4000be4 | 2014-08-26 15:13:21 +0100 | [diff] [blame] | 337 | struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void); |
Christoffer Dall | b13216c | 2016-04-27 10:28:00 +0100 | [diff] [blame] | 338 | void kvm_arm_halt_guest(struct kvm *kvm); |
| 339 | void kvm_arm_resume_guest(struct kvm *kvm); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 340 | |
Ard Biesheuvel | a0bf977 | 2016-02-16 13:52:39 +0100 | [diff] [blame] | 341 | u64 __kvm_call_hyp(void *hypfn, ...); |
Marc Zyngier | 22b39ca | 2016-03-01 13:12:44 +0000 | [diff] [blame] | 342 | #define kvm_call_hyp(f, ...) __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__) |
| 343 | |
Christoffer Dall | cf5d3188 | 2014-10-16 17:00:18 +0200 | [diff] [blame] | 344 | void force_vm_exit(const cpumask_t *mask); |
Mario Smarduch | 8199ed0 | 2015-01-15 15:58:59 -0800 | [diff] [blame] | 345 | void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot); |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 346 | |
| 347 | int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run, |
| 348 | int exception_index); |
| 349 | |
| 350 | int kvm_perf_init(void); |
| 351 | int kvm_perf_teardown(void); |
| 352 | |
Andre Przywara | 4429fc6 | 2014-06-02 15:37:13 +0200 | [diff] [blame] | 353 | struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr); |
| 354 | |
Marc Zyngier | 12fda81 | 2016-06-30 18:40:45 +0100 | [diff] [blame] | 355 | static inline void __cpu_init_hyp_mode(phys_addr_t pgd_ptr, |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 356 | unsigned long hyp_stack_ptr, |
| 357 | unsigned long vector_ptr) |
| 358 | { |
| 359 | /* |
Mark Rutland | 63a1e1c | 2017-05-16 15:18:05 +0100 | [diff] [blame] | 360 | * Call initialization code, and switch to the full blown HYP code. |
| 361 | * If the cpucaps haven't been finalized yet, something has gone very |
| 362 | * wrong, and hyp will crash and burn when it uses any |
| 363 | * cpus_have_const_cap() wrapper. |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 364 | */ |
Mark Rutland | 63a1e1c | 2017-05-16 15:18:05 +0100 | [diff] [blame] | 365 | BUG_ON(!static_branch_likely(&arm64_const_caps_ready)); |
Marc Zyngier | 3421e9d | 2016-06-30 18:40:44 +0100 | [diff] [blame] | 366 | __kvm_call_hyp((void *)pgd_ptr, hyp_stack_ptr, vector_ptr); |
Marc Zyngier | 092bd14 | 2012-12-17 17:07:52 +0000 | [diff] [blame] | 367 | } |
| 368 | |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 369 | static inline void kvm_arch_hardware_unsetup(void) {} |
| 370 | static inline void kvm_arch_sync_events(struct kvm *kvm) {} |
| 371 | static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {} |
| 372 | static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {} |
Christian Borntraeger | 3491caf | 2016-05-13 12:16:35 +0200 | [diff] [blame] | 373 | static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {} |
Radim Krčmář | 0865e63 | 2014-08-28 15:13:02 +0200 | [diff] [blame] | 374 | |
Alex Bennée | 56c7f5e | 2015-07-07 17:29:56 +0100 | [diff] [blame] | 375 | void kvm_arm_init_debug(void); |
| 376 | void kvm_arm_setup_debug(struct kvm_vcpu *vcpu); |
| 377 | void kvm_arm_clear_debug(struct kvm_vcpu *vcpu); |
Alex Bennée | 84e690b | 2015-07-07 17:30:00 +0100 | [diff] [blame] | 378 | void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu); |
Alex Bennée | 696673d | 2017-11-16 15:39:19 +0000 | [diff] [blame] | 379 | bool kvm_arm_handle_step_debug(struct kvm_vcpu *vcpu, struct kvm_run *run); |
Shannon Zhao | bb0c70b | 2016-01-11 21:35:32 +0800 | [diff] [blame] | 380 | int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu, |
| 381 | struct kvm_device_attr *attr); |
| 382 | int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu, |
| 383 | struct kvm_device_attr *attr); |
| 384 | int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu, |
| 385 | struct kvm_device_attr *attr); |
Alex Bennée | 56c7f5e | 2015-07-07 17:29:56 +0100 | [diff] [blame] | 386 | |
Marc Zyngier | 21a4179 | 2016-02-22 10:57:30 +0000 | [diff] [blame] | 387 | static inline void __cpu_init_stage2(void) |
| 388 | { |
Marc Zyngier | 6141570 | 2016-04-05 16:11:47 +0100 | [diff] [blame] | 389 | u32 parange = kvm_call_hyp(__init_stage2_translation); |
| 390 | |
| 391 | WARN_ONCE(parange < 40, |
| 392 | "PARange is %d bits, unsupported configuration!", parange); |
Marc Zyngier | 21a4179 | 2016-02-22 10:57:30 +0000 | [diff] [blame] | 393 | } |
| 394 | |
Dave Martin | 17eed27 | 2017-10-31 15:51:16 +0000 | [diff] [blame] | 395 | /* |
| 396 | * All host FP/SIMD state is restored on guest exit, so nothing needs |
| 397 | * doing here except in the SVE case: |
| 398 | */ |
| 399 | static inline void kvm_fpsimd_flush_cpu_state(void) |
| 400 | { |
| 401 | if (system_supports_sve()) |
| 402 | sve_flush_cpu_state(); |
| 403 | } |
| 404 | |
James Morse | 4f5abad | 2018-01-15 19:39:00 +0000 | [diff] [blame] | 405 | static inline void kvm_arm_vhe_guest_enter(void) |
| 406 | { |
| 407 | local_daif_mask(); |
| 408 | } |
| 409 | |
| 410 | static inline void kvm_arm_vhe_guest_exit(void) |
| 411 | { |
| 412 | local_daif_restore(DAIF_PROCCTX_NOIRQ); |
| 413 | } |
Marc Zyngier | 4f8d663 | 2012-12-10 16:29:28 +0000 | [diff] [blame] | 414 | #endif /* __ARM64_KVM_HOST_H__ */ |