blob: 496c8b8d903c028834e8cbf56a2286901941c59e [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI detection and setup code
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#include <linux/kernel.h>
7#include <linux/delay.h>
8#include <linux/init.h>
9#include <linux/pci.h>
Krzysztof Wilczynskibbd8810d2019-09-03 13:30:59 +020010#include <linux/msi.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -070011#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050012#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060013#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/slab.h>
15#include <linux/module.h>
16#include <linux/cpumask.h>
Taku Izumib07461a2015-09-17 10:09:37 -050017#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070018#include <linux/acpi.h>
Jan Kiszka690f4302018-03-07 08:39:13 +010019#include <linux/hypervisor.h>
Jake Oshins788858e2016-02-16 21:56:22 +000020#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030021#include <linux/pm_runtime.h>
Amey Narkhede69139242021-08-17 23:34:52 +053022#include <linux/bitfield.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090023#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
26#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Stephen Hemminger0b950f02014-01-10 17:14:48 -070028static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070029 .name = "PCI busn",
30 .start = 0,
31 .end = 255,
32 .flags = IORESOURCE_BUS,
33};
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/* Ugh. Need to stop exporting this to modules. */
36LIST_HEAD(pci_root_buses);
37EXPORT_SYMBOL(pci_root_buses);
38
Yinghai Lu5cc62c22012-05-17 18:51:11 -070039static LIST_HEAD(pci_domain_busn_res_list);
40
41struct pci_domain_busn_res {
42 struct list_head list;
43 struct resource res;
44 int domain_nr;
45};
46
47static struct resource *get_pci_domain_busn_res(int domain_nr)
48{
49 struct pci_domain_busn_res *r;
50
51 list_for_each_entry(r, &pci_domain_busn_res_list, list)
52 if (r->domain_nr == domain_nr)
53 return &r->res;
54
55 r = kzalloc(sizeof(*r), GFP_KERNEL);
56 if (!r)
57 return NULL;
58
59 r->domain_nr = domain_nr;
60 r->res.start = 0;
61 r->res.end = 0xff;
62 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
63
64 list_add_tail(&r->list, &pci_domain_busn_res_list);
65
66 return &r->res;
67}
68
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -060070 * Some device drivers need know if PCI is initiated.
71 * Basically, we think PCI is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070073 */
74int no_pci_devices(void)
75{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080076 struct device *dev;
77 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070078
Suzuki K Poulose6bf85ba2019-07-23 23:18:37 +010079 dev = bus_find_next_device(&pci_bus_type, NULL);
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080080 no_devices = (dev == NULL);
81 put_device(dev);
82 return no_devices;
83}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070084EXPORT_SYMBOL(no_pci_devices);
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 * PCI Bus Class
88 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040089static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040091 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Markus Elfringff0387c2014-11-10 21:02:17 -070093 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070094 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100095 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 kfree(pci_bus);
97}
98
99static struct class pcibus_class = {
100 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400101 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700102 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103};
104
105static int __init pcibus_class_init(void)
106{
107 return class_register(&pcibus_class);
108}
109postcore_initcall(pcibus_class_init);
110
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400111static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800112{
113 u64 size = mask & maxbase; /* Find the significant bits */
114 if (!size)
115 return 0;
116
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600117 /*
118 * Get the lowest of them to find the decode size, and from that
119 * the extent.
120 */
Du Changbin01b37f82018-10-13 08:49:19 +0800121 size = size & ~(size-1);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800122
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600123 /*
124 * base == maxbase can be valid only if the BAR has already been
125 * programmed with all 1s.
126 */
Du Changbin01b37f82018-10-13 08:49:19 +0800127 if (base == maxbase && ((base | (size - 1)) & mask) != mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128 return 0;
129
130 return size;
131}
132
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800134{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600135 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600136 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600137
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400138 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600139 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
140 flags |= IORESOURCE_IO;
141 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142 }
143
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600144 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
145 flags |= IORESOURCE_MEM;
146 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
147 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400148
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
150 switch (mem_type) {
151 case PCI_BASE_ADDRESS_MEM_TYPE_32:
152 break;
153 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 flags |= IORESOURCE_MEM_64;
158 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600159 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600160 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600161 break;
162 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600163 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400164}
165
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100166#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
167
Yu Zhao0b400c72008-11-22 02:40:40 +0800168/**
Mauro Carvalho Chehab2f0cd592020-10-23 18:33:10 +0200169 * __pci_read_base - Read a PCI BAR
Yu Zhao0b400c72008-11-22 02:40:40 +0800170 * @dev: the PCI device
171 * @type: type of the BAR
172 * @res: resource buffer to be filled in
173 * @pos: BAR position in the config space
174 *
175 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800177int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400178 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179{
Marc Gonzalezdc5205e2017-04-10 19:46:54 +0200180 u32 l = 0, sz = 0, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600181 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800183 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400184
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200185 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400186
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600187 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 if (!dev->mmio_always_on) {
189 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100190 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
191 pci_write_config_word(dev, PCI_COMMAND,
192 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
193 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700194 }
195
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400196 res->name = pci_name(dev);
197
198 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200199 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 pci_read_config_dword(dev, pos, &sz);
201 pci_write_config_dword(dev, pos, l);
202
203 /*
204 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600205 * If the BAR isn't implemented, all bits must be 0. If it's a
206 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
207 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400208 */
Myron Stowef795d862014-10-30 11:54:43 -0600209 if (sz == 0xffffffff)
210 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400211
212 /*
213 * I don't know how l can have all bits set. Copied from old code.
214 * Maybe it fixes a bug on some ancient platform.
215 */
216 if (l == 0xffffffff)
217 l = 0;
218
219 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600220 res->flags = decode_bar(dev, l);
221 res->flags |= IORESOURCE_SIZEALIGN;
222 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600223 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
224 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
225 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
228 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
229 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 }
231 } else {
Bjorn Helgaas7a6d3122016-11-28 17:21:02 -0600232 if (l & PCI_ROM_ADDRESS_ENABLE)
233 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600234 l64 = l & PCI_ROM_ADDRESS_MASK;
235 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke76dc52682017-04-14 13:38:02 -0700236 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400237 }
238
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600239 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400240 pci_read_config_dword(dev, pos + 4, &l);
241 pci_write_config_dword(dev, pos + 4, ~0);
242 pci_read_config_dword(dev, pos + 4, &sz);
243 pci_write_config_dword(dev, pos + 4, l);
244
245 l64 |= ((u64)l << 32);
246 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600247 mask64 |= ((u64)~0 << 32);
248 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400249
Myron Stowef795d862014-10-30 11:54:43 -0600250 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
251 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252
Myron Stowef795d862014-10-30 11:54:43 -0600253 if (!sz64)
254 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255
Myron Stowef795d862014-10-30 11:54:43 -0600256 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600257 if (!sz64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600258 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600259 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600260 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600261 }
Myron Stowef795d862014-10-30 11:54:43 -0600262
263 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700264 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
265 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600266 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
267 res->start = 0;
268 res->end = 0;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600269 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600270 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600271 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600272 }
273
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700274 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600275 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700276 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600277 res->start = 0;
Du Changbin01b37f82018-10-13 08:49:19 +0800278 res->end = sz64 - 1;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600279 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600280 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600281 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400282 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400283 }
284
Myron Stowef795d862014-10-30 11:54:43 -0600285 region.start = l64;
Du Changbin01b37f82018-10-13 08:49:19 +0800286 region.end = l64 + sz64 - 1;
Myron Stowef795d862014-10-30 11:54:43 -0600287
Yinghai Lufc279852013-12-09 22:54:40 -0800288 pcibios_bus_to_resource(dev->bus, res, &region);
289 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800290
291 /*
292 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
293 * the corresponding resource address (the physical address used by
294 * the CPU. Converting that resource address back to a bus address
295 * should yield the original BAR value:
296 *
297 * resource_to_bus(bus_to_resource(A)) == A
298 *
299 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
300 * be claimed by the device.
301 */
302 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800303 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800304 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600305 res->end = region.end - region.start;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600306 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
Myron Stowef795d862014-10-30 11:54:43 -0600307 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800308 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800309
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600310 goto out;
311
312
313fail:
314 res->flags = 0;
315out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600316 if (res->flags)
Mohan Kumar34c6b712019-04-20 07:07:20 +0300317 pci_info(dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600318
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600319 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800320}
321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
323{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400324 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400326 if (dev->non_compliant_bars)
327 return;
328
KarimAllah Ahmedbf4447f2018-03-03 05:33:10 +0100329 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
330 if (dev->is_virtfn)
331 return;
332
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400333 for (pos = 0; pos < howmany; pos++) {
334 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400340 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400342 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400343 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400344 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
346}
347
Bjorn Helgaas51c48b32019-01-19 11:35:04 -0600348static void pci_read_bridge_windows(struct pci_dev *bridge)
349{
350 u16 io;
351 u32 pmem, tmp;
352
353 pci_read_config_word(bridge, PCI_IO_BASE, &io);
354 if (!io) {
355 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
356 pci_read_config_word(bridge, PCI_IO_BASE, &io);
357 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
358 }
359 if (io)
360 bridge->io_window = 1;
361
362 /*
363 * DECchip 21050 pass 2 errata: the bridge may miss an address
364 * disconnect boundary by one PCI data phase. Workaround: do not
365 * use prefetching on this device.
366 */
367 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
368 return;
369
370 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
371 if (!pmem) {
372 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
373 0xffe0fff0);
374 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
375 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
376 }
377 if (!pmem)
378 return;
379
380 bridge->pref_window = 1;
381
382 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
383
384 /*
385 * Bridge claims to have a 64-bit prefetchable memory
386 * window; verify that the upper bits are actually
387 * writable.
388 */
389 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
390 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
391 0xffffffff);
392 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
393 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
394 if (tmp)
395 bridge->pref_64_window = 1;
396 }
397}
398
Bill Pemberton15856ad2012-11-21 15:35:00 -0500399static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400{
401 struct pci_dev *dev = child->self;
402 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600403 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700404 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600405 struct resource *res;
406
407 io_mask = PCI_IO_RANGE_MASK;
408 io_granularity = 0x1000;
409 if (dev->io_window_1k) {
410 /* Support 1K I/O space granularity */
411 io_mask = PCI_IO_1K_RANGE_MASK;
412 io_granularity = 0x400;
413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 res = child->resource[0];
416 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
417 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600418 base = (io_base_lo & io_mask) << 8;
419 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
421 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
422 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
425 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600426 base |= ((unsigned long) io_base_hi << 16);
427 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600430 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700432 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600433 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800434 pcibios_bus_to_resource(dev->bus, res, &region);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300435 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700437}
438
Bill Pemberton15856ad2012-11-21 15:35:00 -0500439static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700440{
441 struct pci_dev *dev = child->self;
442 u16 mem_base_lo, mem_limit_lo;
443 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700444 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700445 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 res = child->resource[1];
448 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
449 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600450 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
451 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600452 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700454 region.start = base;
455 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800456 pcibios_bus_to_resource(dev->bus, res, &region);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300457 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700459}
460
Bill Pemberton15856ad2012-11-21 15:35:00 -0500461static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700462{
463 struct pci_dev *dev = child->self;
464 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700465 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700466 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700467 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700468 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470 res = child->resource[2];
471 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
472 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700473 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
474 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
477 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
480 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
481
482 /*
483 * Some bridges set the base > limit by default, and some
484 * (broken) BIOSes do not initialize them. If we find
485 * this, just assume they are not being used.
486 */
487 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700488 base64 |= (u64) mem_base_hi << 32;
489 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 }
491 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700492
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700493 base = (pci_bus_addr_t) base64;
494 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700495
496 if (base != base64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600497 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700498 (unsigned long long) base64);
499 return;
500 }
501
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600502 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700503 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
504 IORESOURCE_MEM | IORESOURCE_PREFETCH;
505 if (res->flags & PCI_PREF_RANGE_TYPE_64)
506 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700507 region.start = base;
508 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800509 pcibios_bus_to_resource(dev->bus, res, &region);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300510 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 }
512}
513
Bill Pemberton15856ad2012-11-21 15:35:00 -0500514void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700515{
516 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700517 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700518 int i;
519
520 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
521 return;
522
Frederick Lawler7506dc72018-01-18 12:55:24 -0600523 pci_info(dev, "PCI bridge to %pR%s\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700524 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700525 dev->transparent ? " (subtractive decode)" : "");
526
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700527 pci_bus_remove_resources(child);
528 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
529 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
530
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700531 pci_read_bridge_io(child);
532 pci_read_bridge_mmio(child);
533 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700534
535 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700536 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600537 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700538 pci_bus_add_resource(child, res,
539 PCI_SUBTRACTIVE_DECODE);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300540 pci_info(dev, " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700541 res);
542 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700543 }
544 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700545}
546
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100547static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
549 struct pci_bus *b;
550
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100551 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600552 if (!b)
553 return NULL;
554
555 INIT_LIST_HEAD(&b->node);
556 INIT_LIST_HEAD(&b->children);
557 INIT_LIST_HEAD(&b->devices);
558 INIT_LIST_HEAD(&b->slots);
559 INIT_LIST_HEAD(&b->resources);
560 b->max_bus_speed = PCI_SPEED_UNKNOWN;
561 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100562#ifdef CONFIG_PCI_DOMAINS_GENERIC
563 if (parent)
564 b->domain_nr = parent->domain_nr;
565#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 return b;
567}
568
Rob Herring98854402020-05-13 17:38:59 -0500569static void pci_release_host_bridge_dev(struct device *dev)
Jiang Liu70efde22013-06-07 16:16:51 -0600570{
571 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
572
573 if (bridge->release_fn)
574 bridge->release_fn(bridge);
Jan Kiszka3bbce532018-05-15 11:07:01 +0200575
576 pci_free_resource_list(&bridge->windows);
Rob Herring76081582019-10-07 20:23:25 -0500577 pci_free_resource_list(&bridge->dma_ranges);
Rob Herring98854402020-05-13 17:38:59 -0500578 kfree(bridge);
Jiang Liu70efde22013-06-07 16:16:51 -0600579}
580
Jean-Philippe Brucker6302bf32019-03-18 16:07:18 +0000581static void pci_init_host_bridge(struct pci_host_bridge *bridge)
Yinghai Lu7b543662012-04-02 18:31:53 -0700582{
Bjorn Helgaas05013482013-06-05 14:22:11 -0600583 INIT_LIST_HEAD(&bridge->windows);
Srinath Manname80a91a2019-05-03 19:35:32 +0530584 INIT_LIST_HEAD(&bridge->dma_ranges);
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100585
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600586 /*
587 * We assume we can manage these PCIe features. Some systems may
588 * reserve these for use by the platform itself, e.g., an ACPI BIOS
589 * may implement its own AER handling and use _OSC to prevent the
590 * OS from interfering.
591 */
592 bridge->native_aer = 1;
Mika Westerberg9310f0d2018-05-23 17:22:19 -0500593 bridge->native_pcie_hotplug = 1;
Mika Westerberg1df81a62018-05-23 17:40:23 -0500594 bridge->native_shpc_hotplug = 1;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600595 bridge->native_pme = 1;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -0500596 bridge->native_ltr = 1;
Kuppuswamy Sathyanarayananac1c8e32020-03-23 17:26:07 -0700597 bridge->native_dpc = 1;
Boqun Feng15d82ca2021-07-27 02:06:50 +0800598 bridge->domain_nr = PCI_DOMAIN_NR_NOT_SET;
Rob Herring98854402020-05-13 17:38:59 -0500599
600 device_initialize(&bridge->dev);
Jean-Philippe Brucker6302bf32019-03-18 16:07:18 +0000601}
602
603struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
604{
605 struct pci_host_bridge *bridge;
606
607 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
608 if (!bridge)
609 return NULL;
610
611 pci_init_host_bridge(bridge);
612 bridge->dev.release = pci_release_host_bridge_dev;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600613
Yinghai Lu7b543662012-04-02 18:31:53 -0700614 return bridge;
615}
Thierry Redinga52d1442016-11-25 11:57:11 +0100616EXPORT_SYMBOL(pci_alloc_host_bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -0700617
Rob Herring98854402020-05-13 17:38:59 -0500618static void devm_pci_alloc_host_bridge_release(void *data)
619{
620 pci_free_host_bridge(data);
621}
622
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500623struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
624 size_t priv)
625{
Rob Herring98854402020-05-13 17:38:59 -0500626 int ret;
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500627 struct pci_host_bridge *bridge;
628
Rob Herring98854402020-05-13 17:38:59 -0500629 bridge = pci_alloc_host_bridge(priv);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500630 if (!bridge)
631 return NULL;
632
Rob Herring6a589902020-07-21 20:24:57 -0600633 bridge->dev.parent = dev;
634
Rob Herring98854402020-05-13 17:38:59 -0500635 ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release,
636 bridge);
637 if (ret)
638 return NULL;
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500639
Rob Herring669cbc72020-07-21 20:25:13 -0600640 ret = devm_of_pci_bridge_init(dev, bridge);
641 if (ret)
642 return NULL;
643
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500644 return bridge;
645}
646EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
647
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500648void pci_free_host_bridge(struct pci_host_bridge *bridge)
649{
Rob Herring98854402020-05-13 17:38:59 -0500650 put_device(&bridge->dev);
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500651}
652EXPORT_SYMBOL(pci_free_host_bridge);
653
Bjorn Helgaase56faff2020-02-28 15:02:03 -0600654/* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700655static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500656 PCI_SPEED_UNKNOWN, /* 0 */
657 PCI_SPEED_66MHz_PCIX, /* 1 */
658 PCI_SPEED_100MHz_PCIX, /* 2 */
659 PCI_SPEED_133MHz_PCIX, /* 3 */
660 PCI_SPEED_UNKNOWN, /* 4 */
661 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
662 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
663 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
664 PCI_SPEED_UNKNOWN, /* 8 */
665 PCI_SPEED_66MHz_PCIX_266, /* 9 */
666 PCI_SPEED_100MHz_PCIX_266, /* A */
667 PCI_SPEED_133MHz_PCIX_266, /* B */
668 PCI_SPEED_UNKNOWN, /* C */
669 PCI_SPEED_66MHz_PCIX_533, /* D */
670 PCI_SPEED_100MHz_PCIX_533, /* E */
671 PCI_SPEED_133MHz_PCIX_533 /* F */
672};
673
Bjorn Helgaase56faff2020-02-28 15:02:03 -0600674/* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */
Jacob Keller343e51a2013-07-31 06:53:16 +0000675const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500676 PCI_SPEED_UNKNOWN, /* 0 */
677 PCIE_SPEED_2_5GT, /* 1 */
678 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500679 PCIE_SPEED_8_0GT, /* 3 */
Jay Fang1acfb9b2018-03-12 17:13:32 +0800680 PCIE_SPEED_16_0GT, /* 4 */
Gustavo Pimentelde76cda2019-06-04 18:24:43 +0200681 PCIE_SPEED_32_0GT, /* 5 */
Gustavo Pimentel34191742020-11-18 23:49:20 +0100682 PCIE_SPEED_64_0GT, /* 6 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500683 PCI_SPEED_UNKNOWN, /* 7 */
684 PCI_SPEED_UNKNOWN, /* 8 */
685 PCI_SPEED_UNKNOWN, /* 9 */
686 PCI_SPEED_UNKNOWN, /* A */
687 PCI_SPEED_UNKNOWN, /* B */
688 PCI_SPEED_UNKNOWN, /* C */
689 PCI_SPEED_UNKNOWN, /* D */
690 PCI_SPEED_UNKNOWN, /* E */
691 PCI_SPEED_UNKNOWN /* F */
692};
Bjorn Helgaase56faff2020-02-28 15:02:03 -0600693EXPORT_SYMBOL_GPL(pcie_link_speed);
694
695const char *pci_speed_string(enum pci_bus_speed speed)
696{
697 /* Indexed by the pci_bus_speed enum */
698 static const char *speed_strings[] = {
699 "33 MHz PCI", /* 0x00 */
700 "66 MHz PCI", /* 0x01 */
701 "66 MHz PCI-X", /* 0x02 */
702 "100 MHz PCI-X", /* 0x03 */
703 "133 MHz PCI-X", /* 0x04 */
704 NULL, /* 0x05 */
705 NULL, /* 0x06 */
706 NULL, /* 0x07 */
707 NULL, /* 0x08 */
708 "66 MHz PCI-X 266", /* 0x09 */
709 "100 MHz PCI-X 266", /* 0x0a */
710 "133 MHz PCI-X 266", /* 0x0b */
711 "Unknown AGP", /* 0x0c */
712 "1x AGP", /* 0x0d */
713 "2x AGP", /* 0x0e */
714 "4x AGP", /* 0x0f */
715 "8x AGP", /* 0x10 */
716 "66 MHz PCI-X 533", /* 0x11 */
717 "100 MHz PCI-X 533", /* 0x12 */
718 "133 MHz PCI-X 533", /* 0x13 */
719 "2.5 GT/s PCIe", /* 0x14 */
720 "5.0 GT/s PCIe", /* 0x15 */
721 "8.0 GT/s PCIe", /* 0x16 */
722 "16.0 GT/s PCIe", /* 0x17 */
723 "32.0 GT/s PCIe", /* 0x18 */
Gustavo Pimentel34191742020-11-18 23:49:20 +0100724 "64.0 GT/s PCIe", /* 0x19 */
Bjorn Helgaase56faff2020-02-28 15:02:03 -0600725 };
726
727 if (speed < ARRAY_SIZE(speed_strings))
728 return speed_strings[speed];
729 return "Unknown";
730}
731EXPORT_SYMBOL_GPL(pci_speed_string);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500732
733void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
734{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700735 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500736}
737EXPORT_SYMBOL_GPL(pcie_update_link_speed);
738
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500739static unsigned char agp_speeds[] = {
740 AGP_UNKNOWN,
741 AGP_1X,
742 AGP_2X,
743 AGP_4X,
744 AGP_8X
745};
746
747static enum pci_bus_speed agp_speed(int agp3, int agpstat)
748{
749 int index = 0;
750
751 if (agpstat & 4)
752 index = 3;
753 else if (agpstat & 2)
754 index = 2;
755 else if (agpstat & 1)
756 index = 1;
757 else
758 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700759
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500760 if (agp3) {
761 index += 2;
762 if (index == 5)
763 index = 0;
764 }
765
766 out:
767 return agp_speeds[index];
768}
769
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500770static void pci_set_bus_speed(struct pci_bus *bus)
771{
772 struct pci_dev *bridge = bus->self;
773 int pos;
774
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500775 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
776 if (!pos)
777 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
778 if (pos) {
779 u32 agpstat, agpcmd;
780
781 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
782 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
783
784 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
785 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
786 }
787
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500788 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
789 if (pos) {
790 u16 status;
791 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500792
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700793 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
794 &status);
795
796 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500797 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700798 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500799 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700800 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400801 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500802 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400803 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500804 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500805 } else {
806 max = PCI_SPEED_66MHz_PCIX;
807 }
808
809 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700810 bus->cur_bus_speed = pcix_bus_speed[
811 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500812
813 return;
814 }
815
Yijing Wangfdfe1512013-09-05 15:55:29 +0800816 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500817 u32 linkcap;
818 u16 linksta;
819
Jiang Liu59875ae2012-07-24 17:20:06 +0800820 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700821 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Keith Buschf0157162018-09-20 10:27:17 -0600822 bridge->link_active_reporting = !!(linkcap & PCI_EXP_LNKCAP_DLLLARC);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500823
Jiang Liu59875ae2012-07-24 17:20:06 +0800824 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500825 pcie_update_link_speed(bus, linksta);
826 }
827}
828
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100829static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
830{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100831 struct irq_domain *d;
832
Boqun Feng41dd40f2021-07-27 02:06:51 +0800833 /* If the host bridge driver sets a MSI domain of the bridge, use it */
834 d = dev_get_msi_domain(bus->bridge);
835
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100836 /*
837 * Any firmware interface that can resolve the msi_domain
838 * should be called from here.
839 */
Boqun Feng41dd40f2021-07-27 02:06:51 +0800840 if (!d)
841 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800842 if (!d)
843 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100844
Jake Oshins788858e2016-02-16 21:56:22 +0000845#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
846 /*
847 * If no IRQ domain was found via the OF tree, try looking it up
848 * directly through the fwnode_handle.
849 */
850 if (!d) {
851 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
852
853 if (fwnode)
854 d = irq_find_matching_fwnode(fwnode,
855 DOMAIN_BUS_PCI_MSI);
856 }
857#endif
858
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100859 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100860}
861
862static void pci_set_bus_msi_domain(struct pci_bus *bus)
863{
864 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600865 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100866
867 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600868 * The bus can be a root bus, a subordinate bus, or a virtual bus
869 * created by an SR-IOV device. Walk up to the first bridge device
870 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100871 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600872 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
873 if (b->self)
874 d = dev_get_msi_domain(&b->self->dev);
875 }
876
877 if (!d)
878 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100879
880 dev_set_msi_domain(&bus->dev, d);
881}
882
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -0500883static int pci_register_host_bridge(struct pci_host_bridge *bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100884{
885 struct device *parent = bridge->dev.parent;
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800886 struct resource_entry *window, *next, *n;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100887 struct pci_bus *bus, *b;
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800888 resource_size_t offset, next_offset;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100889 LIST_HEAD(resources);
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800890 struct resource *res, *next_res;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100891 char addr[64], *fmt;
892 const char *name;
893 int err;
894
895 bus = pci_alloc_bus(NULL);
896 if (!bus)
897 return -ENOMEM;
898
899 bridge->bus = bus;
900
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600901 /* Temporarily move resources off the list */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100902 list_splice_init(&bridge->windows, &resources);
903 bus->sysdata = bridge->sysdata;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100904 bus->ops = bridge->ops;
905 bus->number = bus->busn_res.start = bridge->busnr;
906#ifdef CONFIG_PCI_DOMAINS_GENERIC
Boqun Feng15d82ca2021-07-27 02:06:50 +0800907 if (bridge->domain_nr == PCI_DOMAIN_NR_NOT_SET)
908 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
909 else
910 bus->domain_nr = bridge->domain_nr;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100911#endif
912
913 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
914 if (b) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600915 /* Ignore it if we already got here via a different bridge */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100916 dev_dbg(&b->dev, "bus already known\n");
917 err = -EEXIST;
918 goto free;
919 }
920
921 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
922 bridge->busnr);
923
924 err = pcibios_root_bridge_prepare(bridge);
925 if (err)
926 goto free;
927
Rob Herring98854402020-05-13 17:38:59 -0500928 err = device_add(&bridge->dev);
Rob Herring1b54ae82020-05-13 17:38:58 -0500929 if (err) {
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100930 put_device(&bridge->dev);
Rob Herring1b54ae82020-05-13 17:38:58 -0500931 goto free;
932 }
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100933 bus->bridge = get_device(&bridge->dev);
934 device_enable_async_suspend(bus->bridge);
935 pci_set_bus_of_node(bus);
936 pci_set_bus_msi_domain(bus);
Jean-Philippe Brucker85aabbd2021-05-10 19:31:30 +0200937 if (bridge->msi_domain && !dev_get_msi_domain(&bus->dev) &&
938 !pci_host_of_has_msi_map(parent))
Marc Zyngier94e89b12021-03-30 16:11:41 +0100939 bus->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100940
941 if (!parent)
942 set_dev_node(bus->bridge, pcibus_to_node(bus));
943
944 bus->dev.class = &pcibus_class;
945 bus->dev.parent = bus->bridge;
946
947 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
948 name = dev_name(&bus->dev);
949
950 err = device_register(&bus->dev);
951 if (err)
952 goto unregister;
953
954 pcibios_add_bus(bus);
955
Rob Herring6e8e1042020-08-20 21:53:54 -0600956 if (bus->ops->add_bus) {
957 err = bus->ops->add_bus(bus);
958 if (WARN_ON(err < 0))
959 dev_err(&bus->dev, "failed to add bus: %d\n", err);
960 }
961
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100962 /* Create legacy_io and legacy_mem files for this bus */
963 pci_create_legacy_files(bus);
964
965 if (parent)
966 dev_info(parent, "PCI host bridge to bus %s\n", name);
967 else
968 pr_info("PCI host bridge to bus %s\n", name);
969
Yunsheng Linad508612019-10-19 14:45:43 +0800970 if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE)
971 dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n");
972
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800973 /* Coalesce contiguous windows */
Kai-Heng Feng65db0402021-04-01 21:12:52 +0800974 resource_list_for_each_entry_safe(window, n, &resources) {
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800975 if (list_is_last(&window->node, &resources))
976 break;
977
978 next = list_next_entry(window, node);
Kai-Heng Feng65db0402021-04-01 21:12:52 +0800979 offset = window->offset;
980 res = window->res;
Kai-Heng Feng7c3855c2021-07-13 20:50:07 +0800981 next_offset = next->offset;
982 next_res = next->res;
983
984 if (res->flags != next_res->flags || offset != next_offset)
985 continue;
986
987 if (res->end + 1 == next_res->start) {
988 next_res->start = res->start;
989 res->flags = res->start = res->end = 0;
990 }
991 }
992
993 /* Add initial resources to the bus */
994 resource_list_for_each_entry_safe(window, n, &resources) {
995 offset = window->offset;
996 res = window->res;
997 if (!res->end)
998 continue;
999
1000 list_move_tail(&window->node, &bridge->windows);
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01001001
1002 if (res->flags & IORESOURCE_BUS)
1003 pci_bus_insert_busn_res(bus, bus->number, res->end);
1004 else
1005 pci_bus_add_resource(bus, res, 0);
1006
1007 if (offset) {
1008 if (resource_type(res) == IORESOURCE_IO)
1009 fmt = " (bus address [%#06llx-%#06llx])";
1010 else
1011 fmt = " (bus address [%#010llx-%#010llx])";
1012
1013 snprintf(addr, sizeof(addr), fmt,
1014 (unsigned long long)(res->start - offset),
1015 (unsigned long long)(res->end - offset));
1016 } else
1017 addr[0] = '\0';
1018
1019 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
1020 }
1021
1022 down_write(&pci_bus_sem);
1023 list_add_tail(&bus->node, &pci_root_buses);
1024 up_write(&pci_bus_sem);
1025
1026 return 0;
1027
1028unregister:
1029 put_device(&bridge->dev);
Rob Herring98854402020-05-13 17:38:59 -05001030 device_del(&bridge->dev);
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01001031
1032free:
1033 kfree(bus);
1034 return err;
1035}
1036
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001037static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
1038{
1039 int pos;
1040 u32 status;
1041
1042 /*
1043 * If extended config space isn't accessible on a bridge's primary
1044 * bus, we certainly can't access it on the secondary bus.
1045 */
1046 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1047 return false;
1048
1049 /*
1050 * PCIe Root Ports and switch ports are PCIe on both sides, so if
1051 * extended config space is accessible on the primary, it's also
1052 * accessible on the secondary.
1053 */
1054 if (pci_is_pcie(bridge) &&
1055 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
1056 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
1057 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
1058 return true;
1059
1060 /*
1061 * For the other bridge types:
1062 * - PCI-to-PCI bridges
1063 * - PCIe-to-PCI/PCI-X forward bridges
1064 * - PCI/PCI-X-to-PCIe reverse bridges
1065 * extended config space on the secondary side is only accessible
1066 * if the bridge supports PCI-X Mode 2.
1067 */
1068 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
1069 if (!pos)
1070 return false;
1071
1072 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
1073 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
1074}
1075
Adrian Bunkcbd4e052008-04-18 13:53:55 -07001076static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
1077 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078{
1079 struct pci_bus *child;
Rob Herring07e29292020-08-20 21:53:41 -06001080 struct pci_host_bridge *host;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -08001082 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001084 /* Allocate a new bus and inherit stuff from the parent */
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001085 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 if (!child)
1087 return NULL;
1088
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 child->parent = parent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +02001091 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092
Rob Herring07e29292020-08-20 21:53:41 -06001093 host = pci_find_host_bridge(parent);
1094 if (host->child_ops)
1095 child->ops = host->child_ops;
1096 else
1097 child->ops = parent->ops;
1098
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001099 /*
1100 * Initialize some portions of the bus device, but don't register
1101 * it now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001102 */
1103 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +01001104 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001106 /* Set up the primary, secondary and subordinate bus numbers */
Yinghai Lub918c622012-05-17 18:51:11 -07001107 child->number = child->busn_res.start = busnr;
1108 child->primary = parent->busn_res.start;
1109 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110
Yinghai Lu4f535092013-01-21 13:20:52 -08001111 if (!bridge) {
1112 child->dev.parent = parent->bridge;
1113 goto add_dev;
1114 }
Yu Zhao3789fa82008-11-22 02:41:07 +08001115
1116 child->self = bridge;
1117 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -08001118 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001119 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -05001120 pci_set_bus_speed(child);
1121
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001122 /*
1123 * Check whether extended config space is accessible on the child
1124 * bus. Note that we currently assume it is always accessible on
1125 * the root bus.
1126 */
1127 if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1128 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1129 pci_info(child, "extended config space not accessible\n");
1130 }
1131
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001132 /* Set up default resource pointers and names */
Yu Zhaofde09c62008-11-22 02:39:32 +08001133 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1135 child->resource[i]->name = child->name;
1136 }
1137 bridge->subordinate = child;
1138
Yinghai Lu4f535092013-01-21 13:20:52 -08001139add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001140 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -08001141 ret = device_register(&child->dev);
1142 WARN_ON(ret < 0);
1143
Jiang Liu10a95742013-04-12 05:44:20 +00001144 pcibios_add_bus(child);
1145
Thierry Reding057bd2e2016-02-09 15:30:47 +01001146 if (child->ops->add_bus) {
1147 ret = child->ops->add_bus(child);
1148 if (WARN_ON(ret < 0))
1149 dev_err(&child->dev, "failed to add bus: %d\n", ret);
1150 }
1151
Yinghai Lu4f535092013-01-21 13:20:52 -08001152 /* Create legacy_io and legacy_mem files for this bus */
1153 pci_create_legacy_files(child);
1154
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 return child;
1156}
1157
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001158struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1159 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160{
1161 struct pci_bus *child;
1162
1163 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001164 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +08001165 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001167 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001168 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 return child;
1170}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001171EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Rajat Jainf3dbd802014-09-02 16:26:00 -07001173static void pci_enable_crs(struct pci_dev *pdev)
1174{
1175 u16 root_cap = 0;
1176
1177 /* Enable CRS Software Visibility if supported */
1178 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1179 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1180 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1181 PCI_EXP_RTCTL_CRSSVE);
1182}
1183
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001184static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1185 unsigned int available_buses);
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301186/**
1187 * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1188 * numbers from EA capability.
1189 * @dev: Bridge
1190 * @sec: updated with secondary bus number from EA
1191 * @sub: updated with subordinate bus number from EA
1192 *
Subbaraya Sundeep73884a72019-11-04 12:27:44 +05301193 * If @dev is a bridge with EA capability that specifies valid secondary
1194 * and subordinate bus numbers, return true with the bus numbers in @sec
1195 * and @sub. Otherwise return false.
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301196 */
1197static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
1198{
1199 int ea, offset;
1200 u32 dw;
Subbaraya Sundeep73884a72019-11-04 12:27:44 +05301201 u8 ea_sec, ea_sub;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301202
1203 if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
1204 return false;
1205
1206 /* find PCI EA capability in list */
1207 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
1208 if (!ea)
1209 return false;
1210
1211 offset = ea + PCI_EA_FIRST_ENT;
1212 pci_read_config_dword(dev, offset, &dw);
Subbaraya Sundeep73884a72019-11-04 12:27:44 +05301213 ea_sec = dw & PCI_EA_SEC_BUS_MASK;
1214 ea_sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT;
1215 if (ea_sec == 0 || ea_sub < ea_sec)
1216 return false;
1217
1218 *sec = ea_sec;
1219 *sub = ea_sub;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301220 return true;
1221}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223/*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001224 * pci_scan_bridge_extend() - Scan buses behind a bridge
1225 * @bus: Parent bus the bridge is on
1226 * @dev: Bridge itself
1227 * @max: Starting subordinate number of buses behind this bridge
1228 * @available_buses: Total number of buses available for this bridge and
1229 * the devices below. After the minimal bus space has
1230 * been allocated the remaining buses will be
1231 * distributed equally between hotplug-capable bridges.
1232 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1233 * that need to be reconfigured.
1234 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 * If it's a bridge, configure it and scan the bus behind it.
1236 * For CardBus bridges, we don't scan behind as the devices will
1237 * be handled by the bridge driver itself.
1238 *
1239 * We need to process bridges in two passes -- first we scan those
1240 * already configured by the BIOS and after we are done with all of
1241 * them, we proceed to assigning numbers to the remaining buses in
1242 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001243 *
1244 * Return: New subordinate number covering all buses behind this bridge.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001246static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1247 int max, unsigned int available_buses,
1248 int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249{
1250 struct pci_bus *child;
1251 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +01001252 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001254 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001255 int broken = 0;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301256 bool fixed_buses;
1257 u8 fixed_sec, fixed_sub;
1258 int next_busnr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
Mika Westerbergd963f652016-06-02 11:17:13 +03001260 /*
1261 * Make sure the bridge is powered on to be able to access config
1262 * space of devices below it.
1263 */
1264 pm_runtime_get_sync(&dev->dev);
1265
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001267 primary = buses & 0xFF;
1268 secondary = (buses >> 8) & 0xFF;
1269 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Frederick Lawler7506dc72018-01-18 12:55:24 -06001271 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001272 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001274 if (!primary && (primary != bus->number) && secondary && subordinate) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001275 pci_warn(dev, "Primary bus is hard wired to 0\n");
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001276 primary = bus->number;
1277 }
1278
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001279 /* Check if setup is sensible at all */
1280 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -07001281 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001282 secondary > subordinate)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001283 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
Yinghai Lu1965f662012-09-10 17:19:33 -07001284 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001285 broken = 1;
1286 }
1287
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001288 /*
1289 * Disable Master-Abort Mode during probing to avoid reporting of
1290 * bus errors in some architectures.
1291 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1293 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1294 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1295
Rajat Jainf3dbd802014-09-02 16:26:00 -07001296 pci_enable_crs(dev);
1297
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001298 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1299 !is_cardbus && !broken) {
1300 unsigned int cmax;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001303 * Bus already configured by firmware, process it in the
1304 * first pass and just note the configuration.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 */
1306 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001307 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
1309 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001310 * The bus might already exist for two reasons: Either we
1311 * are rescanning the bus or the bus is reachable through
1312 * more than one bridge. The second case can happen with
1313 * the i450NX chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001315 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001316 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001317 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001318 if (!child)
1319 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001320 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -07001321 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -06001322 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 }
1324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001326 if (cmax > subordinate)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001327 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001328 subordinate, cmax);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001329
1330 /* Subordinate should equal child->busn_res.end */
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001331 if (subordinate > max)
1332 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 /*
1336 * We need to assign a number to this bus which we always
1337 * do in the second pass.
1338 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001339 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +01001340 if (pcibios_assign_all_busses() || broken || is_cardbus)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001341
1342 /*
1343 * Temporarily disable forwarding of the
1344 * configuration cycles on all bridges in
1345 * this bus segment to avoid possible
1346 * conflicts in the second pass between two
1347 * bridges programmed with overlapping bus
1348 * ranges.
1349 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001350 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1351 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001352 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001353 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
1355 /* Clear errors */
1356 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1357
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301358 /* Read bus numbers from EA Capability (if present) */
1359 fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
1360 if (fixed_buses)
1361 next_busnr = fixed_sec;
1362 else
1363 next_busnr = max + 1;
1364
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001365 /*
1366 * Prevent assigning a bus number that already exists.
1367 * This can happen when a bridge is hot-plugged, so in this
1368 * case we only re-scan this bus.
1369 */
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301370 child = pci_find_bus(pci_domain_nr(bus), next_busnr);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001371 if (!child) {
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301372 child = pci_add_new_bus(bus, dev, next_busnr);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001373 if (!child)
1374 goto out;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301375 pci_bus_insert_busn_res(child, next_busnr,
Mika Westerberga20c7f32017-10-13 21:35:43 +03001376 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001377 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001378 max++;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001379 if (available_buses)
1380 available_buses--;
1381
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 buses = (buses & 0xff000000)
1383 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -07001384 | ((unsigned int)(child->busn_res.start) << 8)
1385 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
1387 /*
1388 * yenta.c forces a secondary latency timer of 176.
1389 * Copy that behaviour here.
1390 */
1391 if (is_cardbus) {
1392 buses &= ~0xff000000;
1393 buses |= CARDBUS_LATENCY_TIMER << 24;
1394 }
Jesper Juhl7c867c82011-01-24 21:14:33 +01001395
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001396 /* We need to blast all three values with a single write */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1398
1399 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -07001400 child->bridge_ctl = bctl;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001401 max = pci_scan_child_bus_extend(child, available_buses);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001403
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001405 * For CardBus bridges, we leave 4 bus numbers as
1406 * cards with a PCI-to-PCI bridge can be inserted
1407 * later.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001409 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001410 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -07001411 if (pci_find_bus(pci_domain_nr(bus),
1412 max+i+1))
1413 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001414 while (parent->parent) {
1415 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -07001416 (parent->busn_res.end > max) &&
1417 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001418 j = 1;
1419 }
1420 parent = parent->parent;
1421 }
1422 if (j) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001423
Dominik Brodowski49887942005-12-08 16:53:12 +01001424 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001425 * Often, there are two CardBus
1426 * bridges -- try to leave one
1427 * valid bus number for each one.
Dominik Brodowski49887942005-12-08 16:53:12 +01001428 */
1429 i /= 2;
1430 break;
1431 }
1432 }
Rajesh Shahcc574502005-04-28 00:25:47 -07001433 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 }
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001435
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301436 /*
1437 * Set subordinate bus number to its real value.
1438 * If fixed subordinate bus number exists from EA
1439 * capability then use it.
1440 */
1441 if (fixed_buses)
1442 max = fixed_sub;
Yinghai Lubc76b732012-05-17 18:51:13 -07001443 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1445 }
1446
Gary Hadecb3576f2008-02-08 14:00:52 -08001447 sprintf(child->name,
1448 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1449 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Mika Westerberge412d632018-05-24 13:23:52 -05001451 /* Check that all devices are accessible */
Dominik Brodowski49887942005-12-08 16:53:12 +01001452 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001453 if ((child->busn_res.end > bus->busn_res.end) ||
1454 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001455 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001456 (child->busn_res.end < bus->number)) {
Mika Westerberge412d632018-05-24 13:23:52 -05001457 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1458 &child->busn_res);
1459 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001460 }
1461 bus = bus->parent;
1462 }
1463
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001464out:
1465 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1466
Mika Westerbergd963f652016-06-02 11:17:13 +03001467 pm_runtime_put(&dev->dev);
1468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 return max;
1470}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001471
1472/*
1473 * pci_scan_bridge() - Scan buses behind a bridge
1474 * @bus: Parent bus the bridge is on
1475 * @dev: Bridge itself
1476 * @max: Starting subordinate number of buses behind this bridge
1477 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1478 * that need to be reconfigured.
1479 *
1480 * If it's a bridge, configure it and scan the bus behind it.
1481 * For CardBus bridges, we don't scan behind as the devices will
1482 * be handled by the bridge driver itself.
1483 *
1484 * We need to process bridges in two passes -- first we scan those
1485 * already configured by the BIOS and after we are done with all of
1486 * them, we proceed to assigning numbers to the remaining buses in
1487 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001488 *
1489 * Return: New subordinate number covering all buses behind this bridge.
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001490 */
1491int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1492{
1493 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1494}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001495EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496
1497/*
1498 * Read interrupt line and base address registers.
1499 * The architecture-dependent code can tweak these, of course.
1500 */
1501static void pci_read_irq(struct pci_dev *dev)
1502{
1503 unsigned char irq;
1504
KarimAllah Ahmedbe20f6b2018-01-17 19:30:29 +01001505 /* VFs are not allowed to use INTx, so skip the config reads */
1506 if (dev->is_virtfn) {
1507 dev->pin = 0;
1508 dev->irq = 0;
1509 return;
1510 }
1511
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001513 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 if (irq)
1515 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1516 dev->irq = irq;
1517}
1518
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001519void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001520{
1521 int pos;
1522 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001523 int type;
1524 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001525
1526 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1527 if (!pos)
1528 return;
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001529
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001530 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001531 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001532 pdev->pcie_flags_reg = reg16;
Amey Narkhede69139242021-08-17 23:34:52 +05301533 pci_read_config_dword(pdev, pos + PCI_EXP_DEVCAP, &pdev->devcap);
1534 pdev->pcie_mpss = FIELD_GET(PCI_EXP_DEVCAP_PAYLOAD, pdev->devcap);
Yijing Wangd0751b92015-05-21 15:05:02 +08001535
Mika Westerbergca784102019-08-22 11:55:53 +03001536 parent = pci_upstream_bridge(pdev);
1537 if (!parent)
1538 return;
1539
Yijing Wangd0751b92015-05-21 15:05:02 +08001540 /*
Mika Westerbergca784102019-08-22 11:55:53 +03001541 * Some systems do not identify their upstream/downstream ports
1542 * correctly so detect impossible configurations here and correct
1543 * the port type accordingly.
Yijing Wangd0751b92015-05-21 15:05:02 +08001544 */
1545 type = pci_pcie_type(pdev);
Mika Westerbergca784102019-08-22 11:55:53 +03001546 if (type == PCI_EXP_TYPE_DOWNSTREAM) {
Yijing Wangb35b1df2015-08-17 18:47:58 +08001547 /*
Mika Westerbergca784102019-08-22 11:55:53 +03001548 * If pdev claims to be downstream port but the parent
1549 * device is also downstream port assume pdev is actually
1550 * upstream port.
Yijing Wangb35b1df2015-08-17 18:47:58 +08001551 */
Mika Westerbergca784102019-08-22 11:55:53 +03001552 if (pcie_downstream_port(parent)) {
1553 pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1554 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1555 pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1556 }
1557 } else if (type == PCI_EXP_TYPE_UPSTREAM) {
1558 /*
1559 * If pdev claims to be upstream port but the parent
1560 * device is also upstream port assume pdev is actually
1561 * downstream port.
1562 */
1563 if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1564 pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1565 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1566 pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1567 }
Yijing Wangd0751b92015-05-21 15:05:02 +08001568 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001569}
1570
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001571void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001572{
Eric W. Biederman28760482009-09-09 14:09:24 -07001573 u32 reg32;
1574
Jiang Liu59875ae2012-07-24 17:20:06 +08001575 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001576 if (reg32 & PCI_EXP_SLTCAP_HPC)
1577 pdev->is_hotplug_bridge = 1;
1578}
1579
Lukas Wunner8531e282017-03-10 21:23:45 +01001580static void set_pcie_thunderbolt(struct pci_dev *dev)
1581{
Andy Shevchenkod2c64f92021-11-15 13:29:02 +02001582 u16 vsec;
Lukas Wunner8531e282017-03-10 21:23:45 +01001583
Andy Shevchenkod2c64f92021-11-15 13:29:02 +02001584 /* Is the device part of a Thunderbolt controller? */
1585 vsec = pci_find_vsec_capability(dev, PCI_VENDOR_ID_INTEL, PCI_VSEC_ID_INTEL_TBT);
1586 if (vsec)
1587 dev->is_thunderbolt = 1;
Lukas Wunner8531e282017-03-10 21:23:45 +01001588}
1589
Mika Westerberg617654a2018-08-16 12:28:48 +03001590static void set_pcie_untrusted(struct pci_dev *dev)
1591{
1592 struct pci_dev *parent;
1593
1594 /*
1595 * If the upstream bridge is untrusted we treat this device
1596 * untrusted as well.
1597 */
1598 parent = pci_upstream_bridge(dev);
Rajat Jain99b50be2020-07-07 15:46:03 -07001599 if (parent && (parent->untrusted || parent->external_facing))
Mika Westerberg617654a2018-08-16 12:28:48 +03001600 dev->untrusted = true;
1601}
1602
Rajat Jainc037b6c2021-05-24 10:18:12 -07001603static void pci_set_removable(struct pci_dev *dev)
1604{
1605 struct pci_dev *parent = pci_upstream_bridge(dev);
1606
1607 /*
1608 * We (only) consider everything downstream from an external_facing
1609 * device to be removable by the user. We're mainly concerned with
1610 * consumer platforms with user accessible thunderbolt ports that are
1611 * vulnerable to DMA attacks, and we expect those ports to be marked by
1612 * the firmware as external_facing. Devices in traditional hotplug
1613 * slots can technically be removed, but the expectation is that unless
1614 * the port is marked with external_facing, such devices are less
1615 * accessible to user / may not be removed by end user, and thus not
1616 * exposed as "removable" to userspace.
1617 */
1618 if (parent &&
1619 (parent->external_facing || dev_is_removable(&parent->dev)))
1620 dev_set_removable(&dev->dev, DEVICE_REMOVABLE);
1621}
1622
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001623/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001624 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
Alex Williamson78916b02014-05-05 14:20:51 -06001625 * @dev: PCI device
1626 *
1627 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1628 * when forwarding a type1 configuration request the bridge must check that
1629 * the extended register address field is zero. The bridge is not permitted
1630 * to forward the transactions and must handle it as an Unsupported Request.
1631 * Some bridges do not follow this rule and simply drop the extended register
1632 * bits, resulting in the standard config space being aliased, every 256
1633 * bytes across the entire configuration space. Test for this condition by
1634 * comparing the first dword of each potential alias to the vendor/device ID.
1635 * Known offenders:
1636 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1637 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1638 */
1639static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1640{
1641#ifdef CONFIG_PCI_QUIRKS
1642 int pos;
1643 u32 header, tmp;
1644
1645 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1646
1647 for (pos = PCI_CFG_SPACE_SIZE;
1648 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1649 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1650 || header != tmp)
1651 return false;
1652 }
1653
1654 return true;
1655#else
1656 return false;
1657#endif
1658}
1659
1660/**
Mauro Carvalho Chehab2f0cd592020-10-23 18:33:10 +02001661 * pci_cfg_space_size_ext - Get the configuration space size of the PCI device
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001662 * @dev: PCI device
1663 *
1664 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1665 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1666 * access it. Maybe we don't have a way to generate extended config space
1667 * accesses, or the device is behind a reverse Express bridge. So we try
1668 * reading the dword at 0x100 which must either be 0 or a valid extended
1669 * capability header.
1670 */
1671static int pci_cfg_space_size_ext(struct pci_dev *dev)
1672{
1673 u32 status;
1674 int pos = PCI_CFG_SPACE_SIZE;
1675
1676 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001677 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001678 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001679 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001680
1681 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001682}
1683
1684int pci_cfg_space_size(struct pci_dev *dev)
1685{
1686 int pos;
1687 u32 status;
1688 u16 class;
1689
KarimAllah Ahmed975bb8b2018-10-11 11:49:58 -05001690#ifdef CONFIG_PCI_IOV
Alex Williamson06013b62019-06-13 16:57:20 -06001691 /*
1692 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1693 * implement a PCIe capability and therefore must implement extended
1694 * config space. We can skip the NO_EXTCFG test below and the
1695 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1696 * the fact that the SR-IOV capability on the PF resides in extended
1697 * config space and must be accessible and non-aliased to have enabled
1698 * support for this VF. This is a micro performance optimization for
1699 * systems supporting many VFs.
1700 */
1701 if (dev->is_virtfn)
1702 return PCI_CFG_SPACE_EXP_SIZE;
KarimAllah Ahmed975bb8b2018-10-11 11:49:58 -05001703#endif
1704
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001705 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1706 return PCI_CFG_SPACE_SIZE;
1707
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001708 class = dev->class >> 8;
1709 if (class == PCI_CLASS_BRIDGE_HOST)
1710 return pci_cfg_space_size_ext(dev);
1711
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001712 if (pci_is_pcie(dev))
1713 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001714
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001715 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1716 if (!pos)
1717 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001718
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001719 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1720 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1721 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001722
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001723 return PCI_CFG_SPACE_SIZE;
1724}
1725
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001726static u32 pci_class(struct pci_dev *dev)
1727{
1728 u32 class;
1729
1730#ifdef CONFIG_PCI_IOV
1731 if (dev->is_virtfn)
1732 return dev->physfn->sriov->class;
1733#endif
1734 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1735 return class;
1736}
1737
1738static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1739{
1740#ifdef CONFIG_PCI_IOV
1741 if (dev->is_virtfn) {
1742 *vendor = dev->physfn->sriov->subsystem_vendor;
1743 *device = dev->physfn->sriov->subsystem_device;
1744 return;
1745 }
1746#endif
1747 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1748 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1749}
1750
1751static u8 pci_hdr_type(struct pci_dev *dev)
1752{
1753 u8 hdr_type;
1754
1755#ifdef CONFIG_PCI_IOV
1756 if (dev->is_virtfn)
1757 return dev->physfn->sriov->hdr_type;
1758#endif
1759 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1760 return hdr_type;
1761}
1762
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001763#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001764
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001766 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
Piotr Gregor99b3c582017-05-26 22:02:25 +01001767 * @dev: PCI device
1768 *
1769 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1770 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1771 */
1772static int pci_intx_mask_broken(struct pci_dev *dev)
1773{
1774 u16 orig, toggle, new;
1775
1776 pci_read_config_word(dev, PCI_COMMAND, &orig);
1777 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1778 pci_write_config_word(dev, PCI_COMMAND, toggle);
1779 pci_read_config_word(dev, PCI_COMMAND, &new);
1780
1781 pci_write_config_word(dev, PCI_COMMAND, orig);
1782
1783 /*
1784 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1785 * r2.3, so strictly speaking, a device is not *broken* if it's not
1786 * writable. But we'll live with the misnomer for now.
1787 */
1788 if (new != toggle)
1789 return 1;
1790 return 0;
1791}
1792
Sinan Kaya11eb0e02018-06-04 22:16:09 -04001793static void early_dump_pci_device(struct pci_dev *pdev)
1794{
1795 u32 value[256 / 4];
1796 int i;
1797
1798 pci_info(pdev, "config space:\n");
1799
1800 for (i = 0; i < 256; i += 4)
1801 pci_read_config_dword(pdev, i, &value[i / 4]);
1802
1803 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1804 value, 256, false);
1805}
1806
Piotr Gregor99b3c582017-05-26 22:02:25 +01001807/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001808 * pci_setup_device - Fill in class and map information of a device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 * @dev: the device structure to fill
1810 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001811 * Initialize the device structure with information about the device's
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001812 * vendor,class,memory and IO-space addresses, IRQ lines etc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001814 * Returns 0 on success and negative if unknown type of device (not normal,
1815 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001817int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818{
1819 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001820 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001821 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001822 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001823 struct pci_bus_region region;
1824 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001825
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001826 hdr_type = pci_hdr_type(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001827
1828 dev->sysdata = dev->bus->sysdata;
1829 dev->dev.parent = dev->bus->bridge;
1830 dev->dev.bus = &pci_bus_type;
1831 dev->hdr_type = hdr_type & 0x7f;
1832 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001833 dev->error_state = pci_channel_io_normal;
1834 set_pcie_port_type(dev);
1835
Shanker Donthineni375553a2021-08-17 23:34:58 +05301836 pci_set_of_node(dev);
1837 pci_set_acpi_fwnode(dev);
1838
Yijing Wang017ffe62015-07-17 17:16:32 +08001839 pci_dev_assign_slot(dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001840
1841 /*
1842 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1843 * set this higher, assuming the system even supports it.
1844 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001845 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001847 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1848 dev->bus->number, PCI_SLOT(dev->devfn),
1849 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001851 class = pci_class(dev);
1852
Auke Kokb8a3a522007-06-08 15:46:30 -07001853 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001854 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855
Sinan Kaya11eb0e02018-06-04 22:16:09 -04001856 if (pci_early_dump)
1857 early_dump_pci_device(dev);
1858
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001859 /* Need to have dev->class ready */
Yu Zhao853346e2009-03-21 22:05:11 +08001860 dev->cfg_size = pci_cfg_space_size(dev);
1861
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001862 /* Need to have dev->cfg_size ready */
Lukas Wunner8531e282017-03-10 21:23:45 +01001863 set_pcie_thunderbolt(dev);
1864
Mika Westerberg617654a2018-08-16 12:28:48 +03001865 set_pcie_untrusted(dev);
1866
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001868 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
1870 /* Early fixups, before probing the BARs */
1871 pci_fixup_device(pci_fixup_early, dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001872
Rajat Jainc037b6c2021-05-24 10:18:12 -07001873 pci_set_removable(dev);
1874
Tiezhu Yangb7360f62020-07-27 15:06:55 +08001875 pci_info(dev, "[%04x:%04x] type %02x class %#08x\n",
1876 dev->vendor, dev->device, dev->hdr_type, dev->class);
1877
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001878 /* Device class may be changed after fixup */
Yu Zhaof79b1b12009-05-28 00:25:05 +08001879 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Jiaxun Yangb6caa1d2020-05-26 17:21:12 +08001881 if (dev->non_compliant_bars && !dev->mmio_always_on) {
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001882 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1883 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001884 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001885 cmd &= ~PCI_COMMAND_IO;
1886 cmd &= ~PCI_COMMAND_MEMORY;
1887 pci_write_config_word(dev, PCI_COMMAND, cmd);
1888 }
1889 }
1890
Piotr Gregor99b3c582017-05-26 22:02:25 +01001891 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 switch (dev->hdr_type) { /* header type */
1894 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1895 if (class == PCI_CLASS_BRIDGE_PCI)
1896 goto bad;
1897 pci_read_irq(dev);
1898 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001899
1900 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001901
1902 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001903 * Do the ugly legacy mode stuff here rather than broken chip
1904 * quirk code. Legacy mode ATA controllers have fixed
1905 * addresses. These are not always echoed in BAR0-3, and
1906 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001907 */
1908 if (class == PCI_CLASS_STORAGE_IDE) {
1909 u8 progif;
1910 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1911 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001912 region.start = 0x1F0;
1913 region.end = 0x1F7;
1914 res = &dev->resource[0];
1915 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001916 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001917 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001918 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001919 region.start = 0x3F6;
1920 region.end = 0x3F6;
1921 res = &dev->resource[1];
1922 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001923 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001924 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001925 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001926 }
1927 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001928 region.start = 0x170;
1929 region.end = 0x177;
1930 res = &dev->resource[2];
1931 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001932 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001933 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001934 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001935 region.start = 0x376;
1936 region.end = 0x376;
1937 res = &dev->resource[3];
1938 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001939 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001940 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001941 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001942 }
1943 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 break;
1945
1946 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001947 /*
1948 * The PCI-to-PCI bridge spec requires that subtractive
1949 * decoding (i.e. transparent) bridge must have programming
1950 * interface code of 0x01.
1951 */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001952 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 dev->transparent = ((dev->class & 0xff) == 1);
1954 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Bjorn Helgaas51c48b32019-01-19 11:35:04 -06001955 pci_read_bridge_windows(dev);
Eric W. Biederman28760482009-09-09 14:09:24 -07001956 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001957 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1958 if (pos) {
1959 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1960 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1961 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 break;
1963
1964 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1965 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1966 goto bad;
1967 pci_read_irq(dev);
1968 pci_read_bases(dev, 1, 0);
1969 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1970 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1971 break;
1972
1973 default: /* unknown header */
Frederick Lawler7506dc72018-01-18 12:55:24 -06001974 pci_err(dev, "unknown header type %02x, ignoring device\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001975 dev->hdr_type);
Shanker Donthineni375553a2021-08-17 23:34:58 +05301976 pci_release_of_node(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001977 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
1979 bad:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001980 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001981 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001982 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 }
1984
1985 /* We found a fine healthy device, go go go... */
1986 return 0;
1987}
1988
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001989static void pci_configure_mps(struct pci_dev *dev)
1990{
1991 struct pci_dev *bridge = pci_upstream_bridge(dev);
Myron Stowe9f0e8932018-08-13 12:19:46 -06001992 int mps, mpss, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001993
Ashok Rajaa0ce962020-03-27 14:16:15 -07001994 if (!pci_is_pcie(dev))
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001995 return;
1996
Myron Stowe3dbe97e2018-08-13 12:19:39 -06001997 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
1998 if (dev->is_virtfn)
1999 return;
2000
Ashok Rajaa0ce962020-03-27 14:16:15 -07002001 /*
2002 * For Root Complex Integrated Endpoints, program the maximum
2003 * supported value unless limited by the PCIE_BUS_PEER2PEER case.
2004 */
2005 if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) {
2006 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2007 mps = 128;
2008 else
2009 mps = 128 << dev->pcie_mpss;
2010 rc = pcie_set_mps(dev, mps);
2011 if (rc) {
2012 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
2013 mps);
2014 }
2015 return;
2016 }
2017
2018 if (!bridge || !pci_is_pcie(bridge))
2019 return;
2020
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002021 mps = pcie_get_mps(dev);
2022 p_mps = pcie_get_mps(bridge);
2023
2024 if (mps == p_mps)
2025 return;
2026
2027 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002028 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002029 mps, pci_name(bridge), p_mps);
2030 return;
2031 }
Keith Busch27d868b2015-08-24 08:48:16 -05002032
2033 /*
2034 * Fancier MPS configuration is done later by
2035 * pcie_bus_configure_settings()
2036 */
2037 if (pcie_bus_config != PCIE_BUS_DEFAULT)
2038 return;
2039
Myron Stowe9f0e8932018-08-13 12:19:46 -06002040 mpss = 128 << dev->pcie_mpss;
2041 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
2042 pcie_set_mps(bridge, mpss);
2043 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
2044 mpss, p_mps, 128 << bridge->pcie_mpss);
2045 p_mps = pcie_get_mps(bridge);
2046 }
2047
Keith Busch27d868b2015-08-24 08:48:16 -05002048 rc = pcie_set_mps(dev, p_mps);
2049 if (rc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002050 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Keith Busch27d868b2015-08-24 08:48:16 -05002051 p_mps);
2052 return;
2053 }
2054
Frederick Lawler7506dc72018-01-18 12:55:24 -06002055 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
Myron Stowe9f0e8932018-08-13 12:19:46 -06002056 p_mps, mps, mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002057}
2058
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002059int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
Sinan Kaya60db3a42017-01-20 09:16:51 -05002060{
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002061 struct pci_host_bridge *host;
2062 u32 cap;
2063 u16 ctl;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002064 int ret;
2065
2066 if (!pci_is_pcie(dev))
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002067 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002068
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002069 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sinan Kaya60db3a42017-01-20 09:16:51 -05002070 if (ret)
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002071 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002072
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002073 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
2074 return 0;
2075
2076 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
2077 if (ret)
2078 return 0;
2079
2080 host = pci_find_host_bridge(dev->bus);
2081 if (!host)
2082 return 0;
2083
2084 /*
2085 * If some device in the hierarchy doesn't handle Extended Tags
2086 * correctly, make sure they're disabled.
2087 */
2088 if (host->no_ext_tags) {
2089 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002090 pci_info(dev, "disabling Extended Tags\n");
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002091 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2092 PCI_EXP_DEVCTL_EXT_TAG);
2093 }
2094 return 0;
2095 }
2096
2097 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002098 pci_info(dev, "enabling Extended Tags\n");
Sinan Kaya60db3a42017-01-20 09:16:51 -05002099 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
2100 PCI_EXP_DEVCTL_EXT_TAG);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002101 }
2102 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05002103}
2104
dingtianhonga99b6462017-08-15 11:23:23 +08002105/**
2106 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
2107 * @dev: PCI device to query
2108 *
2109 * Returns true if the device has enabled relaxed ordering attribute.
2110 */
2111bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
2112{
2113 u16 v;
2114
2115 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
2116
2117 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
2118}
2119EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
2120
2121static void pci_configure_relaxed_ordering(struct pci_dev *dev)
2122{
2123 struct pci_dev *root;
2124
2125 /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
2126 if (dev->is_virtfn)
2127 return;
2128
2129 if (!pcie_relaxed_ordering_enabled(dev))
2130 return;
2131
2132 /*
2133 * For now, we only deal with Relaxed Ordering issues with Root
2134 * Ports. Peer-to-Peer DMA is another can of worms.
2135 */
Yicong Yang6ae72bf2020-05-09 18:19:28 +08002136 root = pcie_find_root_port(dev);
dingtianhonga99b6462017-08-15 11:23:23 +08002137 if (!root)
2138 return;
2139
2140 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2141 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2142 PCI_EXP_DEVCTL_RELAX_EN);
Frederick Lawler7506dc72018-01-18 12:55:24 -06002143 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
dingtianhonga99b6462017-08-15 11:23:23 +08002144 }
2145}
2146
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002147static void pci_configure_ltr(struct pci_dev *dev)
2148{
2149#ifdef CONFIG_PCIEASPM
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05002150 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002151 struct pci_dev *bridge;
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002152 u32 cap, ctl;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05002153
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002154 if (!pci_is_pcie(dev))
2155 return;
2156
Saheed O. Bolarinwaecdf57b2020-10-15 14:30:34 -05002157 /* Read L1 PM substate capabilities */
2158 dev->l1ss = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_L1SS);
2159
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002160 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2161 if (!(cap & PCI_EXP_DEVCAP2_LTR))
2162 return;
2163
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002164 pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
2165 if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
2166 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2167 dev->ltr_path = 1;
2168 return;
2169 }
2170
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002171 bridge = pci_upstream_bridge(dev);
2172 if (bridge && bridge->ltr_path)
2173 dev->ltr_path = 1;
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002174
2175 return;
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002176 }
2177
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002178 if (!host->native_ltr)
2179 return;
2180
2181 /*
2182 * Software must not enable LTR in an Endpoint unless the Root
2183 * Complex and all intermediate Switches indicate support for LTR.
2184 * PCIe r4.0, sec 6.18.
2185 */
Mingchuang Qiaoe1b0d0b2021-10-12 15:56:14 +08002186 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2187 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2188 PCI_EXP_DEVCTL2_LTR_EN);
2189 dev->ltr_path = 1;
2190 return;
2191 }
2192
2193 /*
2194 * If we're configuring a hot-added device, LTR was likely
2195 * disabled in the upstream bridge, so re-enable it before enabling
2196 * it in the new device.
2197 */
2198 bridge = pci_upstream_bridge(dev);
2199 if (bridge && bridge->ltr_path) {
2200 pci_bridge_reconfigure_ltr(dev);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002201 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2202 PCI_EXP_DEVCTL2_LTR_EN);
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002203 dev->ltr_path = 1;
2204 }
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002205#endif
2206}
2207
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002208static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2209{
2210#ifdef CONFIG_PCI_PASID
2211 struct pci_dev *bridge;
Felix Kuehling9d27e39d2018-09-10 15:27:42 -04002212 int pcie_type;
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002213 u32 cap;
2214
2215 if (!pci_is_pcie(dev))
2216 return;
2217
2218 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2219 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2220 return;
2221
Felix Kuehling9d27e39d2018-09-10 15:27:42 -04002222 pcie_type = pci_pcie_type(dev);
2223 if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2224 pcie_type == PCI_EXP_TYPE_RC_END)
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002225 dev->eetlp_prefix_path = 1;
2226 else {
2227 bridge = pci_upstream_bridge(dev);
2228 if (bridge && bridge->eetlp_prefix_path)
2229 dev->eetlp_prefix_path = 1;
2230 }
2231#endif
2232}
2233
Bharat Kumar Gogadab4f6dcb2018-11-14 20:17:01 +05302234static void pci_configure_serr(struct pci_dev *dev)
2235{
2236 u16 control;
2237
2238 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2239
2240 /*
2241 * A bridge will not forward ERR_ messages coming from an
2242 * endpoint unless SERR# forwarding is enabled.
2243 */
2244 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2245 if (!(control & PCI_BRIDGE_CTL_SERR)) {
2246 control |= PCI_BRIDGE_CTL_SERR;
2247 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2248 }
2249 }
2250}
2251
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002252static void pci_configure_device(struct pci_dev *dev)
2253{
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002254 pci_configure_mps(dev);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002255 pci_configure_extended_tags(dev, NULL);
dingtianhonga99b6462017-08-15 11:23:23 +08002256 pci_configure_relaxed_ordering(dev);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002257 pci_configure_ltr(dev);
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002258 pci_configure_eetlp_prefix(dev);
Bharat Kumar Gogadab4f6dcb2018-11-14 20:17:01 +05302259 pci_configure_serr(dev);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002260
Krzysztof Wilczynski4a2dbed2019-08-27 11:49:51 +02002261 pci_acpi_program_hp_params(dev);
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002262}
2263
Zhao, Yu201de562008-10-13 19:49:55 +08002264static void pci_release_capabilities(struct pci_dev *dev)
2265{
Rajat Jaindb89ccb2018-06-30 15:07:17 -05002266 pci_aer_exit(dev);
Sean V Kelley90655632020-11-20 16:10:24 -08002267 pci_rcec_exit(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002268 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08002269 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002270}
2271
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002273 * pci_release_dev - Free a PCI device structure when all users of it are
2274 * finished
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 * @dev: device that's been disconnected
2276 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002277 * Will be called only by the device core when all users of this PCI device are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 * done.
2279 */
2280static void pci_release_dev(struct device *dev)
2281{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002282 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002284 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002285 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002286 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002287 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08002288 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06002289 kfree(pci_dev->driver_override);
Andy Shevchenkoc6635792018-08-30 13:32:36 +03002290 bitmap_free(pci_dev->dma_alias_mask);
Niklas Schnelleea4aae02021-03-11 14:23:12 +01002291 dev_dbg(dev, "device released\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 kfree(pci_dev);
2293}
2294
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002295struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10002296{
2297 struct pci_dev *dev;
2298
2299 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2300 if (!dev)
2301 return NULL;
2302
Michael Ellerman65891212007-04-05 17:19:08 +10002303 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00002304 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002305 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10002306
2307 return dev;
2308}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002309EXPORT_SYMBOL(pci_alloc_dev);
2310
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002311static bool pci_bus_crs_vendor_id(u32 l)
2312{
2313 return (l & 0xffff) == 0x0001;
2314}
2315
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002316static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2317 int timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08002318{
2319 int delay = 1;
2320
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002321 if (!pci_bus_crs_vendor_id(*l))
2322 return true; /* not a CRS completion */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002323
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002324 if (!timeout)
2325 return false; /* CRS, but caller doesn't want to wait */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002326
Rajat Jain89665a6a2014-09-08 14:19:49 -07002327 /*
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002328 * We got the reserved Vendor ID that indicates a completion with
2329 * Configuration Request Retry Status (CRS). Retry until we get a
2330 * valid Vendor ID or we time out.
Rajat Jain89665a6a2014-09-08 14:19:49 -07002331 */
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002332 while (pci_bus_crs_vendor_id(*l)) {
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002333 if (delay > timeout) {
Sinan Kayae78e6612017-08-29 14:45:45 -05002334 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2335 pci_domain_nr(bus), bus->number,
2336 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2337
Yinghai Luefdc87d2012-01-27 10:55:10 -08002338 return false;
2339 }
Sinan Kayae78e6612017-08-29 14:45:45 -05002340 if (delay >= 1000)
2341 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2342 pci_domain_nr(bus), bus->number,
2343 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
Bjorn Helgaas9f982752017-08-29 14:45:43 -05002344
2345 msleep(delay);
2346 delay *= 2;
2347
2348 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2349 return false;
Yinghai Luefdc87d2012-01-27 10:55:10 -08002350 }
2351
Sinan Kayae78e6612017-08-29 14:45:45 -05002352 if (delay >= 1000)
2353 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2354 pci_domain_nr(bus), bus->number,
2355 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2356
Yinghai Luefdc87d2012-01-27 10:55:10 -08002357 return true;
2358}
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002359
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002360bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2361 int timeout)
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002362{
Yinghai Luefdc87d2012-01-27 10:55:10 -08002363 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2364 return false;
2365
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002366 /* Some broken boards return 0 or ~0 if a slot is empty: */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002367 if (*l == 0xffffffff || *l == 0x00000000 ||
2368 *l == 0x0000ffff || *l == 0xffff0000)
2369 return false;
2370
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002371 if (pci_bus_crs_vendor_id(*l))
2372 return pci_bus_wait_crs(bus, devfn, l, timeout);
Yinghai Luefdc87d2012-01-27 10:55:10 -08002373
2374 return true;
2375}
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002376
2377bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2378 int timeout)
2379{
2380#ifdef CONFIG_PCI_QUIRKS
2381 struct pci_dev *bridge = bus->self;
2382
2383 /*
2384 * Certain IDT switches have an issue where they improperly trigger
2385 * ACS Source Validation errors on completions for config reads.
2386 */
2387 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2388 bridge->device == 0x80b5)
2389 return pci_idt_bus_quirk(bus, devfn, l, timeout);
2390#endif
2391
2392 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2393}
Yinghai Luefdc87d2012-01-27 10:55:10 -08002394EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2395
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002397 * Read the config data for a PCI device, sanity-check it,
2398 * and fill in the dev structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07002400static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401{
2402 struct pci_dev *dev;
2403 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404
Yinghai Luefdc87d2012-01-27 10:55:10 -08002405 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406 return NULL;
2407
Gu Zheng8b1fce02013-05-25 21:48:31 +08002408 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 if (!dev)
2410 return NULL;
2411
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413 dev->vendor = l & 0xffff;
2414 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415
Yu Zhao480b93b2009-03-20 11:25:14 +08002416 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08002417 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 kfree(dev);
2419 return NULL;
2420 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002421
2422 return dev;
2423}
2424
Lukas Wunner0fa635a2019-03-20 12:05:30 +01002425void pcie_report_downtraining(struct pci_dev *dev)
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002426{
2427 if (!pci_is_pcie(dev))
2428 return;
2429
2430 /* Look from the device up to avoid downstream ports with no devices */
2431 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2432 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2433 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2434 return;
2435
2436 /* Multi-function PCIe devices share the same link/status */
2437 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2438 return;
2439
2440 /* Print link status only if the device is constrained by the fabric */
2441 __pcie_print_link_status(dev, false);
2442}
2443
Zhao, Yu201de562008-10-13 19:49:55 +08002444static void pci_init_capabilities(struct pci_dev *dev)
2445{
Bjorn Helgaas9d8b7382019-10-03 16:28:26 -05002446 pci_ea_init(dev); /* Enhanced Allocation */
Bjorn Helgaascbc40d52020-12-03 12:51:08 -06002447 pci_msi_init(dev); /* Disable MSI */
2448 pci_msix_init(dev); /* Disable MSI-X */
Zhao, Yu201de562008-10-13 19:49:55 +08002449
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002450 /* Buffers for saving PCIe and PCI-X capabilities */
2451 pci_allocate_cap_save_buffers(dev);
2452
Bjorn Helgaas9d8b7382019-10-03 16:28:26 -05002453 pci_pm_init(dev); /* Power Management */
2454 pci_vpd_init(dev); /* Vital Product Data */
2455 pci_configure_ari(dev); /* Alternative Routing-ID Forwarding */
2456 pci_iov_init(dev); /* Single Root I/O Virtualization */
2457 pci_ats_init(dev); /* Address Translation Services */
Bjorn Helgaas7e124c42019-11-28 08:54:55 -06002458 pci_pri_init(dev); /* Page Request Interface */
2459 pci_pasid_init(dev); /* Process Address Space ID */
Rajat Jain52fbf5b2020-07-07 15:46:02 -07002460 pci_acs_init(dev); /* Access Control Services */
Bjorn Helgaas9d8b7382019-10-03 16:28:26 -05002461 pci_ptm_init(dev); /* Precision Time Measurement */
2462 pci_aer_init(dev); /* Advanced Error Reporting */
Kuppuswamy Sathyanarayanan27005612020-03-23 17:26:04 -07002463 pci_dpc_init(dev); /* Downstream Port Containment */
Sean V Kelley90655632020-11-20 16:10:24 -08002464 pci_rcec_init(dev); /* Root Complex Event Collector */
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002465
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002466 pcie_report_downtraining(dev);
Amey Narkhedee20afa02021-08-17 23:34:54 +05302467 pci_init_reset_methods(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002468}
2469
Marc Zyngier098259e2015-10-02 10:19:32 +01002470/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002471 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
Marc Zyngier098259e2015-10-02 10:19:32 +01002472 * devices. Firmware interfaces that can select the MSI domain on a
2473 * per-device basis should be called from here.
2474 */
2475static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2476{
2477 struct irq_domain *d;
2478
2479 /*
Oliver O'Halloran06dc6602021-09-14 01:27:08 +10002480 * If a domain has been set through the pcibios_device_add()
Marc Zyngier098259e2015-10-02 10:19:32 +01002481 * callback, then this is the one (platform code knows best).
2482 */
2483 d = dev_get_msi_domain(&dev->dev);
2484 if (d)
2485 return d;
2486
Marc Zyngier54fa97e2015-10-02 14:43:06 +01002487 /*
2488 * Let's see if we have a firmware interface able to provide
2489 * the domain.
2490 */
2491 d = pci_msi_get_device_domain(dev);
2492 if (d)
2493 return d;
2494
Marc Zyngier098259e2015-10-02 10:19:32 +01002495 return NULL;
2496}
2497
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002498static void pci_set_msi_domain(struct pci_dev *dev)
2499{
Marc Zyngier098259e2015-10-02 10:19:32 +01002500 struct irq_domain *d;
2501
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002502 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01002503 * If the platform or firmware interfaces cannot supply a
2504 * device-specific MSI domain, then inherit the default domain
2505 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002506 */
Marc Zyngier098259e2015-10-02 10:19:32 +01002507 d = pci_dev_msi_domain(dev);
2508 if (!d)
2509 d = dev_get_msi_domain(&dev->bus->dev);
2510
2511 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002512}
2513
Sam Ravnborg96bde062007-03-26 21:53:30 -08002514void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002515{
Yinghai Lu4f535092013-01-21 13:20:52 -08002516 int ret;
2517
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002518 pci_configure_device(dev);
2519
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520 device_initialize(&dev->dev);
2521 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522
Yinghai Lu7629d192013-01-21 13:20:44 -08002523 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002525 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526 dev->dev.coherent_dma_mask = 0xffffffffull;
2527
Christoph Hellwigb0da3492018-10-09 16:08:24 +02002528 dma_set_max_seg_size(&dev->dev, 65536);
Christoph Hellwiga6f44cf2018-10-09 16:08:23 +02002529 dma_set_seg_boundary(&dev->dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002530
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 /* Fix up broken headers */
2532 pci_fixup_device(pci_fixup_header, dev);
2533
Yinghai Lu2069ecf2012-02-15 21:40:31 -08002534 pci_reassigndev_resource_alignment(dev);
2535
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02002536 dev->state_saved = false;
2537
Zhao, Yu201de562008-10-13 19:49:55 +08002538 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002539
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540 /*
2541 * Add the device to our list of discovered devices
2542 * and the bus list for fixup functions, etc.
2543 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08002544 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08002546 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08002547
Oliver O'Halloran06dc6602021-09-14 01:27:08 +10002548 ret = pcibios_device_add(dev);
Yinghai Lu4f535092013-01-21 13:20:52 -08002549 WARN_ON(ret < 0);
2550
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002551 /* Set up MSI IRQ domain */
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002552 pci_set_msi_domain(dev);
2553
Yinghai Lu4f535092013-01-21 13:20:52 -08002554 /* Notifier could use PCI capabilities */
2555 dev->match_driver = false;
2556 ret = device_add(&dev->dev);
2557 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002558}
2559
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002560struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002561{
2562 struct pci_dev *dev;
2563
Trent Piepho90bdb312009-03-20 14:56:00 -06002564 dev = pci_get_slot(bus, devfn);
2565 if (dev) {
2566 pci_dev_put(dev);
2567 return dev;
2568 }
2569
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002570 dev = pci_scan_device(bus, devfn);
2571 if (!dev)
2572 return NULL;
2573
2574 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575
2576 return dev;
2577}
Adrian Bunkb73e9682007-11-21 15:07:11 -08002578EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579
Krzysztof Wilczyńskifd1ae232021-10-13 01:41:36 +00002580static unsigned int next_fn(struct pci_bus *bus, struct pci_dev *dev,
2581 unsigned int fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002582{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002583 int pos;
2584 u16 cap = 0;
Krzysztof Wilczyńskifd1ae232021-10-13 01:41:36 +00002585 unsigned int next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002586
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002587 if (pci_ari_enabled(bus)) {
2588 if (!dev)
2589 return 0;
2590 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2591 if (!pos)
2592 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002593
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002594 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2595 next_fn = PCI_ARI_CAP_NFN(cap);
2596 if (next_fn <= fn)
2597 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002598
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002599 return next_fn;
2600 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002601
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002602 /* dev may be NULL for non-contiguous multifunction devices */
2603 if (!dev || dev->multifunction)
2604 return (fn + 1) % 8;
2605
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002606 return 0;
2607}
2608
2609static int only_one_child(struct pci_bus *bus)
2610{
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002611 struct pci_dev *bridge = bus->self;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002612
2613 /*
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002614 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2615 * we scan for all possible devices, not just Device 0.
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002616 */
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002617 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2618 return 0;
2619
2620 /*
2621 * A PCIe Downstream Port normally leads to a Link with only Device
2622 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2623 * only for Device 0 in that situation.
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002624 */
Mika Westerbergca784102019-08-22 11:55:53 +03002625 if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002626 return 1;
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002627
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002628 return 0;
2629}
2630
Linus Torvalds1da177e2005-04-16 15:20:36 -07002631/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002632 * pci_scan_slot - Scan a PCI slot on a bus for devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633 * @bus: PCI bus to scan
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002634 * @devfn: slot number to scan (must have zero function)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635 *
2636 * Scan a PCI slot on the specified PCI bus for devices, adding
2637 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08002638 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002639 *
2640 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08002642int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643{
Krzysztof Wilczyńskifd1ae232021-10-13 01:41:36 +00002644 unsigned int fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002645 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002646
2647 if (only_one_child(bus) && (devfn > 0))
2648 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002650 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002651 if (!dev)
2652 return 0;
Hari Vyas44bda4b2018-07-03 14:35:41 +05302653 if (!pci_dev_is_added(dev))
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002654 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002656 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002657 dev = pci_scan_single_device(bus, devfn + fn);
2658 if (dev) {
Hari Vyas44bda4b2018-07-03 14:35:41 +05302659 if (!pci_dev_is_added(dev))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002660 nr++;
2661 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002662 }
2663 }
Shaohua Li7d715a62008-02-25 09:46:41 +08002664
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002665 /* Only one slot has PCIe device */
Shaohua Li149e1632008-07-23 10:32:31 +08002666 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08002667 pcie_aspm_init_link_state(bus->self);
2668
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669 return nr;
2670}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002671EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002672
Jon Masonb03e7492011-07-20 15:20:54 -05002673static int pcie_find_smpss(struct pci_dev *dev, void *data)
2674{
2675 u8 *smpss = data;
2676
2677 if (!pci_is_pcie(dev))
2678 return 0;
2679
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002680 /*
2681 * We don't have a way to change MPS settings on devices that have
2682 * drivers attached. A hot-added device might support only the minimum
2683 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2684 * where devices may be hot-added, we limit the fabric MPS to 128 so
2685 * hot-added devices will work correctly.
2686 *
2687 * However, if we hot-add a device to a slot directly below a Root
2688 * Port, it's impossible for there to be other existing devices below
2689 * the port. We don't limit the MPS in this case because we can
2690 * reconfigure MPS on both the Root Port and the hot-added device,
2691 * and there are no other devices involved.
2692 *
2693 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05002694 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002695 if (dev->is_hotplug_bridge &&
2696 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05002697 *smpss = 0;
2698
2699 if (*smpss > dev->pcie_mpss)
2700 *smpss = dev->pcie_mpss;
2701
2702 return 0;
2703}
2704
2705static void pcie_write_mps(struct pci_dev *dev, int mps)
2706{
Jon Mason62f392e2011-10-14 14:56:14 -05002707 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05002708
2709 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05002710 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05002711
Yijing Wang62f87c02012-07-24 17:20:03 +08002712 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2713 dev->bus->self)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002714
2715 /*
2716 * For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05002717 * downstream communication will never be larger than
2718 * the MRRS. So, the MPS only needs to be configured
2719 * for the upstream communication. This being the case,
2720 * walk from the top down and set the MPS of the child
2721 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05002722 *
2723 * Configure the device MPS with the smaller of the
2724 * device MPSS or the bridge MPS (which is assumed to be
2725 * properly configured at this point to the largest
2726 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002727 */
Jon Mason62f392e2011-10-14 14:56:14 -05002728 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002729 }
2730
2731 rc = pcie_set_mps(dev, mps);
2732 if (rc)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002733 pci_err(dev, "Failed attempting to set the MPS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002734}
2735
Jon Mason62f392e2011-10-14 14:56:14 -05002736static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002737{
Jon Mason62f392e2011-10-14 14:56:14 -05002738 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002739
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002740 /*
2741 * In the "safe" case, do not configure the MRRS. There appear to be
Jon Masoned2888e2011-09-08 16:41:18 -05002742 * issues with setting MRRS to 0 on a number of devices.
2743 */
Jon Masoned2888e2011-09-08 16:41:18 -05002744 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2745 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002746
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002747 /*
2748 * For max performance, the MRRS must be set to the largest supported
Jon Masoned2888e2011-09-08 16:41:18 -05002749 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002750 * device or the bus can support. This should already be properly
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002751 * configured by a prior call to pcie_write_mps().
Jon Masoned2888e2011-09-08 16:41:18 -05002752 */
Jon Mason62f392e2011-10-14 14:56:14 -05002753 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002754
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002755 /*
2756 * MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002757 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002758 * If the MRRS value provided is not acceptable (e.g., too large),
2759 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002760 */
Jon Masonb03e7492011-07-20 15:20:54 -05002761 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2762 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002763 if (!rc)
2764 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002765
Frederick Lawler7506dc72018-01-18 12:55:24 -06002766 pci_warn(dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002767 mrrs /= 2;
2768 }
Jon Mason62f392e2011-10-14 14:56:14 -05002769
2770 if (mrrs < 128)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002771 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002772}
2773
2774static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2775{
Jon Masona513a99a72011-10-14 14:56:16 -05002776 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002777
2778 if (!pci_is_pcie(dev))
2779 return 0;
2780
Keith Busch27d868b2015-08-24 08:48:16 -05002781 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2782 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002783 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002784
Jon Masona513a99a72011-10-14 14:56:16 -05002785 mps = 128 << *(u8 *)data;
2786 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002787
2788 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002789 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002790
Frederick Lawler7506dc72018-01-18 12:55:24 -06002791 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002792 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05002793 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002794
2795 return 0;
2796}
2797
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002798/*
2799 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002800 * parents then children fashion. If this changes, then this code will not
2801 * work as designed.
2802 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002803void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002804{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002805 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002806
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002807 if (!bus->self)
2808 return;
2809
Jon Masonb03e7492011-07-20 15:20:54 -05002810 if (!pci_is_pcie(bus->self))
2811 return;
2812
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002813 /*
2814 * FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002815 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002816 * simply force the MPS of the entire system to the smallest possible.
2817 */
2818 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2819 smpss = 0;
2820
Jon Masonb03e7492011-07-20 15:20:54 -05002821 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002822 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002823
Jon Masonb03e7492011-07-20 15:20:54 -05002824 pcie_find_smpss(bus->self, &smpss);
2825 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2826 }
2827
2828 pcie_bus_configure_set(bus->self, &smpss);
2829 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2830}
Jon Masondebc3b72011-08-02 00:01:18 -05002831EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002832
Palmer Dabbeltbccf90d2017-06-23 18:50:42 -07002833/*
2834 * Called after each bus is probed, but before its children are examined. This
2835 * is marked as __weak because multiple architectures define it.
2836 */
2837void __weak pcibios_fixup_bus(struct pci_bus *bus)
2838{
2839 /* nothing to do, expected to be removed in the future */
2840}
2841
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002842/**
2843 * pci_scan_child_bus_extend() - Scan devices below a bus
2844 * @bus: Bus to scan for devices
2845 * @available_buses: Total number of buses available (%0 does not try to
2846 * extend beyond the minimal)
2847 *
2848 * Scans devices below @bus including subordinate buses. Returns new
2849 * subordinate number including all the found devices. Passing
2850 * @available_buses causes the remaining bus space to be distributed
2851 * equally between hotplug-capable bridges to allow future extension of the
2852 * hierarchy.
2853 */
2854static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2855 unsigned int available_buses)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856{
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002857 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2858 unsigned int start = bus->busn_res.start;
Jan Kiszka690f4302018-03-07 08:39:13 +01002859 unsigned int devfn, fn, cmax, max = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002860 struct pci_dev *dev;
Jan Kiszka690f4302018-03-07 08:39:13 +01002861 int nr_devs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002863 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864
2865 /* Go find them, Rover! */
Jan Kiszka690f4302018-03-07 08:39:13 +01002866 for (devfn = 0; devfn < 256; devfn += 8) {
2867 nr_devs = pci_scan_slot(bus, devfn);
2868
2869 /*
2870 * The Jailhouse hypervisor may pass individual functions of a
2871 * multi-function device to a guest without passing function 0.
2872 * Look for them as well.
2873 */
2874 if (jailhouse_paravirt() && nr_devs == 0) {
2875 for (fn = 1; fn < 8; fn++) {
2876 dev = pci_scan_single_device(bus, devfn + fn);
2877 if (dev)
2878 dev->multifunction = 1;
2879 }
2880 }
2881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002883 /* Reserve buses for SR-IOV capability */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002884 used_buses = pci_iov_bus_range(bus);
2885 max += used_buses;
Yu Zhaoa28724b2009-03-20 11:25:13 +08002886
Linus Torvalds1da177e2005-04-16 15:20:36 -07002887 /*
2888 * After performing arch-dependent fixup of the bus, look behind
2889 * all PCI-to-PCI bridges on this bus.
2890 */
Alex Chiang74710de2009-03-20 14:56:10 -06002891 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002892 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002893 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002894 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002895 }
2896
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002897 /*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002898 * Calculate how many hotplug bridges and normal bridges there
2899 * are on this bus. We will distribute the additional available
2900 * buses between hotplug bridges.
2901 */
2902 for_each_pci_bridge(dev, bus) {
2903 if (dev->is_hotplug_bridge)
2904 hotplug_bridges++;
2905 else
2906 normal_bridges++;
2907 }
2908
2909 /*
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002910 * Scan bridges that are already configured. We don't touch them
2911 * unless they are misconfigured (which will be done in the second
2912 * scan below).
2913 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002914 for_each_pci_bridge(dev, bus) {
2915 cmax = max;
2916 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
Mika Westerberg3374c542018-05-28 15:47:50 +03002917
2918 /*
2919 * Reserve one bus for each bridge now to avoid extending
2920 * hotplug bridges too much during the second scan below.
2921 */
2922 used_buses++;
2923 if (cmax - max > 1)
2924 used_buses += cmax - max - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002925 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002926
2927 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002928 for_each_pci_bridge(dev, bus) {
2929 unsigned int buses = 0;
2930
2931 if (!hotplug_bridges && normal_bridges == 1) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002932
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002933 /*
2934 * There is only one bridge on the bus (upstream
2935 * port) so it gets all available buses which it
2936 * can then distribute to the possible hotplug
2937 * bridges below.
2938 */
2939 buses = available_buses;
2940 } else if (dev->is_hotplug_bridge) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002941
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002942 /*
2943 * Distribute the extra buses between hotplug
2944 * bridges if any.
2945 */
2946 buses = available_buses / hotplug_bridges;
Mika Westerberg3374c542018-05-28 15:47:50 +03002947 buses = min(buses, available_buses - used_buses + 1);
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002948 }
2949
2950 cmax = max;
2951 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
Mika Westerberg3374c542018-05-28 15:47:50 +03002952 /* One bus is already accounted so don't add it again */
2953 if (max - cmax > 1)
2954 used_buses += max - cmax - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002955 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956
2957 /*
Keith Busche16b4662016-07-21 21:40:28 -06002958 * Make sure a hotplug bridge has at least the minimum requested
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002959 * number of buses but allow it to grow up to the maximum available
2960 * bus number of there is room.
Keith Busche16b4662016-07-21 21:40:28 -06002961 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002962 if (bus->self && bus->self->is_hotplug_bridge) {
2963 used_buses = max_t(unsigned int, available_buses,
2964 pci_hotplug_bus_size - 1);
2965 if (max - start < used_buses) {
2966 max = start + used_buses;
Mika Westerberga20c7f32017-10-13 21:35:43 +03002967
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002968 /* Do not allocate more buses than we have room left */
2969 if (max > bus->busn_res.end)
2970 max = bus->busn_res.end;
2971
2972 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2973 &bus->busn_res, max - start);
2974 }
Keith Busche16b4662016-07-21 21:40:28 -06002975 }
2976
2977 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978 * We've scanned the bus and so we know all about what's on
2979 * the other side of any bridges that may be on this bus plus
2980 * any devices.
2981 *
2982 * Return how far we've got finding sub-buses.
2983 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002984 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985 return max;
2986}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002987
2988/**
2989 * pci_scan_child_bus() - Scan devices below a bus
2990 * @bus: Bus to scan for devices
2991 *
2992 * Scans devices below @bus including subordinate buses. Returns new
2993 * subordinate number including all the found devices.
2994 */
2995unsigned int pci_scan_child_bus(struct pci_bus *bus)
2996{
2997 return pci_scan_child_bus_extend(bus, 0);
2998}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002999EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01003001/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003002 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
3003 * @bridge: Host bridge to set up
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01003004 *
3005 * Default empty implementation. Replace with an architecture-specific setup
3006 * routine, if necessary.
3007 */
3008int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
3009{
3010 return 0;
3011}
3012
Jiang Liu10a95742013-04-12 05:44:20 +00003013void __weak pcibios_add_bus(struct pci_bus *bus)
3014{
3015}
3016
3017void __weak pcibios_remove_bus(struct pci_bus *bus)
3018{
3019}
3020
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003021struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
3022 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07003024 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07003025 struct pci_host_bridge *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003026
Thierry Reding59094062016-11-25 11:57:10 +01003027 bridge = pci_alloc_host_bridge(0);
Yinghai Lu7b543662012-04-02 18:31:53 -07003028 if (!bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003029 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -07003030
3031 bridge->dev.parent = parent;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003032
3033 list_splice_init(resources, &bridge->windows);
3034 bridge->sysdata = sysdata;
3035 bridge->busnr = bus;
3036 bridge->ops = ops;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003037
3038 error = pci_register_host_bridge(bridge);
3039 if (error < 0)
Jiang Liu343df772013-06-07 01:10:08 +08003040 goto err_out;
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01003041
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01003042 return bridge->bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043
Yinghai Lu7b543662012-04-02 18:31:53 -07003044err_out:
Rob Herring98854402020-05-13 17:38:59 -05003045 put_device(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046 return NULL;
3047}
Ray Juie6b29de2015-04-08 11:21:33 -07003048EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10003049
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01003050int pci_host_probe(struct pci_host_bridge *bridge)
3051{
3052 struct pci_bus *bus, *child;
3053 int ret;
3054
3055 ret = pci_scan_root_bus_bridge(bridge);
3056 if (ret < 0) {
3057 dev_err(bridge->dev.parent, "Scanning root bridge failed");
3058 return ret;
3059 }
3060
3061 bus = bridge->bus;
3062
3063 /*
3064 * We insert PCI resources into the iomem_resource and
3065 * ioport_resource trees in either pci_bus_claim_resources()
3066 * or pci_bus_assign_resources().
3067 */
3068 if (pci_has_flag(PCI_PROBE_ONLY)) {
3069 pci_bus_claim_resources(bus);
3070 } else {
3071 pci_bus_size_bridges(bus);
3072 pci_bus_assign_resources(bus);
3073
3074 list_for_each_entry(child, &bus->children, node)
3075 pcie_bus_configure_settings(child);
3076 }
3077
3078 pci_bus_add_devices(bus);
3079 return 0;
3080}
3081EXPORT_SYMBOL_GPL(pci_host_probe);
3082
Yinghai Lu98a35832012-05-18 11:35:50 -06003083int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
3084{
3085 struct resource *res = &b->busn_res;
3086 struct resource *parent_res, *conflict;
3087
3088 res->start = bus;
3089 res->end = bus_max;
3090 res->flags = IORESOURCE_BUS;
3091
3092 if (!pci_is_root_bus(b))
3093 parent_res = &b->parent->busn_res;
3094 else {
3095 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
3096 res->flags |= IORESOURCE_PCI_FIXED;
3097 }
3098
Andreas Noeverced04d12014-01-23 21:59:24 +01003099 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06003100
3101 if (conflict)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003102 dev_info(&b->dev,
Yinghai Lu98a35832012-05-18 11:35:50 -06003103 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
3104 res, pci_is_root_bus(b) ? "domain " : "",
3105 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06003106
3107 return conflict == NULL;
3108}
3109
3110int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
3111{
3112 struct resource *res = &b->busn_res;
3113 struct resource old_res = *res;
3114 resource_size_t size;
3115 int ret;
3116
3117 if (res->start > bus_max)
3118 return -EINVAL;
3119
3120 size = bus_max - res->start + 1;
3121 ret = adjust_resource(res, res->start, size);
Mohan Kumar34c6b712019-04-20 07:07:20 +03003122 dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
Yinghai Lu98a35832012-05-18 11:35:50 -06003123 &old_res, ret ? "can not be" : "is", bus_max);
3124
3125 if (!ret && !res->parent)
3126 pci_bus_insert_busn_res(b, res->start, res->end);
3127
3128 return ret;
3129}
3130
3131void pci_bus_release_busn_res(struct pci_bus *b)
3132{
3133 struct resource *res = &b->busn_res;
3134 int ret;
3135
3136 if (!res->flags || !res->parent)
3137 return;
3138
3139 ret = release_resource(res);
Mohan Kumar34c6b712019-04-20 07:07:20 +03003140 dev_info(&b->dev, "busn_res: %pR %s released\n",
Yinghai Lu98a35832012-05-18 11:35:50 -06003141 res, ret ? "can not be" : "is");
3142}
3143
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05003144int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3145{
3146 struct resource_entry *window;
3147 bool found = false;
3148 struct pci_bus *b;
3149 int max, bus, ret;
3150
3151 if (!bridge)
3152 return -EINVAL;
3153
3154 resource_list_for_each_entry(window, &bridge->windows)
3155 if (window->res->flags & IORESOURCE_BUS) {
Rob Herring4f5c8832020-07-21 20:25:06 -06003156 bridge->busnr = window->res->start;
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05003157 found = true;
3158 break;
3159 }
3160
3161 ret = pci_register_host_bridge(bridge);
3162 if (ret < 0)
3163 return ret;
3164
3165 b = bridge->bus;
3166 bus = bridge->busnr;
3167
3168 if (!found) {
3169 dev_info(&b->dev,
3170 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3171 bus);
3172 pci_bus_insert_busn_res(b, bus, 255);
3173 }
3174
3175 max = pci_scan_child_bus(b);
3176
3177 if (!found)
3178 pci_bus_update_busn_res_end(b, max);
3179
3180 return 0;
3181}
3182EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3183
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003184struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3185 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003186{
Jiang Liu14d76b62015-02-05 13:44:44 +08003187 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003188 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003189 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003190 int max;
3191
Jiang Liu14d76b62015-02-05 13:44:44 +08003192 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07003193 if (window->res->flags & IORESOURCE_BUS) {
3194 found = true;
3195 break;
3196 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003197
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003198 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003199 if (!b)
3200 return NULL;
3201
Yinghai Lu4d99f522012-05-17 18:51:12 -07003202 if (!found) {
3203 dev_info(&b->dev,
3204 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3205 bus);
3206 pci_bus_insert_busn_res(b, bus, 255);
3207 }
3208
3209 max = pci_scan_child_bus(b);
3210
3211 if (!found)
3212 pci_bus_update_busn_res_end(b, max);
3213
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003214 return b;
3215}
3216EXPORT_SYMBOL(pci_scan_root_bus);
3217
Bill Pemberton15856ad2012-11-21 15:35:00 -05003218struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003219 void *sysdata)
3220{
3221 LIST_HEAD(resources);
3222 struct pci_bus *b;
3223
3224 pci_add_resource(&resources, &ioport_resource);
3225 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07003226 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003227 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3228 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07003229 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003230 } else {
3231 pci_free_resource_list(&resources);
3232 }
3233 return b;
3234}
3235EXPORT_SYMBOL(pci_scan_bus);
3236
Alex Chiang3ed4fd92009-03-20 14:56:25 -06003237/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003238 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
Yinghai Lu2f320522012-01-21 02:08:22 -08003239 * @bridge: PCI bridge for the bus to scan
3240 *
3241 * Scan a PCI bus and child buses for new devices, add them,
3242 * and enable them, resizing bridge mmio/io resource if necessary
3243 * and possible. The caller must ensure the child devices are already
3244 * removed for resizing to occur.
3245 *
3246 * Returns the max number of subordinate bus discovered.
3247 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003248unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08003249{
3250 unsigned int max;
3251 struct pci_bus *bus = bridge->subordinate;
3252
3253 max = pci_scan_child_bus(bus);
3254
3255 pci_assign_unassigned_bridge_resources(bridge);
3256
3257 pci_bus_add_devices(bus);
3258
3259 return max;
3260}
3261
Yinghai Lua5213a32012-10-30 14:31:21 -06003262/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003263 * pci_rescan_bus - Scan a PCI bus for devices
Yinghai Lua5213a32012-10-30 14:31:21 -06003264 * @bus: PCI bus to scan
3265 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003266 * Scan a PCI bus and child buses for new devices, add them,
3267 * and enable them.
Yinghai Lua5213a32012-10-30 14:31:21 -06003268 *
3269 * Returns the max number of subordinate bus discovered.
3270 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003271unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06003272{
3273 unsigned int max;
3274
3275 max = pci_scan_child_bus(bus);
3276 pci_assign_unassigned_bus_resources(bus);
3277 pci_bus_add_devices(bus);
3278
3279 return max;
3280}
3281EXPORT_SYMBOL_GPL(pci_rescan_bus);
3282
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01003283/*
3284 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3285 * routines should always be executed under this mutex.
3286 */
3287static DEFINE_MUTEX(pci_rescan_remove_lock);
3288
3289void pci_lock_rescan_remove(void)
3290{
3291 mutex_lock(&pci_rescan_remove_lock);
3292}
3293EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3294
3295void pci_unlock_rescan_remove(void)
3296{
3297 mutex_unlock(&pci_rescan_remove_lock);
3298}
3299EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3300
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003301static int __init pci_sort_bf_cmp(const struct device *d_a,
3302 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003303{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003304 const struct pci_dev *a = to_pci_dev(d_a);
3305 const struct pci_dev *b = to_pci_dev(d_b);
3306
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003307 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3308 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3309
3310 if (a->bus->number < b->bus->number) return -1;
3311 else if (a->bus->number > b->bus->number) return 1;
3312
3313 if (a->devfn < b->devfn) return -1;
3314 else if (a->devfn > b->devfn) return 1;
3315
3316 return 0;
3317}
3318
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08003319void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003320{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003321 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003322}
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003323
3324int pci_hp_add_bridge(struct pci_dev *dev)
3325{
3326 struct pci_bus *parent = dev->bus;
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003327 int busnr, start = parent->busn_res.start;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003328 unsigned int available_buses = 0;
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003329 int end = parent->busn_res.end;
3330
3331 for (busnr = start; busnr <= end; busnr++) {
3332 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3333 break;
3334 }
3335 if (busnr-- > end) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003336 pci_err(dev, "No bus number available for hot-added bridge\n");
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003337 return -1;
3338 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003339
3340 /* Scan bridges that are already configured */
3341 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3342
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003343 /*
3344 * Distribute the available bus numbers between hotplug-capable
3345 * bridges to make extending the chain later possible.
3346 */
3347 available_buses = end - busnr;
3348
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003349 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003350 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003351
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003352 if (!dev->subordinate)
3353 return -1;
3354
3355 return 0;
3356}
3357EXPORT_SYMBOL_GPL(pci_hp_add_bridge);