Bjorn Helgaas | 7328c8f | 2018-01-26 11:45:16 -0600 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 3 | * PCI detection and setup code |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <linux/kernel.h> |
| 7 | #include <linux/delay.h> |
| 8 | #include <linux/init.h> |
| 9 | #include <linux/pci.h> |
Krzysztof Wilczynski | bbd8810d | 2019-09-03 13:30:59 +0200 | [diff] [blame] | 10 | #include <linux/msi.h> |
Suthikulpanit, Suravee | 5023071 | 2015-10-28 15:50:53 -0700 | [diff] [blame] | 11 | #include <linux/of_device.h> |
Murali Karicheri | de335bb4 | 2015-03-03 12:52:13 -0500 | [diff] [blame] | 12 | #include <linux/of_pci.h> |
Bjorn Helgaas | 589fcc2 | 2014-09-12 20:02:00 -0600 | [diff] [blame] | 13 | #include <linux/pci_hotplug.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/slab.h> |
| 15 | #include <linux/module.h> |
| 16 | #include <linux/cpumask.h> |
Taku Izumi | b07461a | 2015-09-17 10:09:37 -0500 | [diff] [blame] | 17 | #include <linux/aer.h> |
Suthikulpanit, Suravee | 29dbe1f | 2015-10-28 15:50:54 -0700 | [diff] [blame] | 18 | #include <linux/acpi.h> |
Jan Kiszka | 690f430 | 2018-03-07 08:39:13 +0100 | [diff] [blame] | 19 | #include <linux/hypervisor.h> |
Jake Oshins | 788858e | 2016-02-16 21:56:22 +0000 | [diff] [blame] | 20 | #include <linux/irqdomain.h> |
Mika Westerberg | d963f65 | 2016-06-02 11:17:13 +0300 | [diff] [blame] | 21 | #include <linux/pm_runtime.h> |
Amey Narkhede | 6913924 | 2021-08-17 23:34:52 +0530 | [diff] [blame] | 22 | #include <linux/bitfield.h> |
Greg KH | bc56b9e | 2005-04-08 14:53:31 +0900 | [diff] [blame] | 23 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | |
| 25 | #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */ |
| 26 | #define CARDBUS_RESERVE_BUSNR 3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 28 | static struct resource busn_resource = { |
Yinghai Lu | 67cdc82 | 2012-05-17 18:51:12 -0700 | [diff] [blame] | 29 | .name = "PCI busn", |
| 30 | .start = 0, |
| 31 | .end = 255, |
| 32 | .flags = IORESOURCE_BUS, |
| 33 | }; |
| 34 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | /* Ugh. Need to stop exporting this to modules. */ |
| 36 | LIST_HEAD(pci_root_buses); |
| 37 | EXPORT_SYMBOL(pci_root_buses); |
| 38 | |
Yinghai Lu | 5cc62c2 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 39 | static LIST_HEAD(pci_domain_busn_res_list); |
| 40 | |
| 41 | struct pci_domain_busn_res { |
| 42 | struct list_head list; |
| 43 | struct resource res; |
| 44 | int domain_nr; |
| 45 | }; |
| 46 | |
| 47 | static struct resource *get_pci_domain_busn_res(int domain_nr) |
| 48 | { |
| 49 | struct pci_domain_busn_res *r; |
| 50 | |
| 51 | list_for_each_entry(r, &pci_domain_busn_res_list, list) |
| 52 | if (r->domain_nr == domain_nr) |
| 53 | return &r->res; |
| 54 | |
| 55 | r = kzalloc(sizeof(*r), GFP_KERNEL); |
| 56 | if (!r) |
| 57 | return NULL; |
| 58 | |
| 59 | r->domain_nr = domain_nr; |
| 60 | r->res.start = 0; |
| 61 | r->res.end = 0xff; |
| 62 | r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED; |
| 63 | |
| 64 | list_add_tail(&r->list, &pci_domain_busn_res_list); |
| 65 | |
| 66 | return &r->res; |
| 67 | } |
| 68 | |
Zhang, Yanmin | ed4aaad | 2007-07-15 23:39:39 -0700 | [diff] [blame] | 69 | /* |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 70 | * Some device drivers need know if PCI is initiated. |
| 71 | * Basically, we think PCI is not initiated when there |
Greg Kroah-Hartman | 7030892 | 2008-02-13 22:30:39 -0800 | [diff] [blame] | 72 | * is no device to be found on the pci_bus_type. |
Zhang, Yanmin | ed4aaad | 2007-07-15 23:39:39 -0700 | [diff] [blame] | 73 | */ |
| 74 | int no_pci_devices(void) |
| 75 | { |
Greg Kroah-Hartman | 7030892 | 2008-02-13 22:30:39 -0800 | [diff] [blame] | 76 | struct device *dev; |
| 77 | int no_devices; |
Zhang, Yanmin | ed4aaad | 2007-07-15 23:39:39 -0700 | [diff] [blame] | 78 | |
Suzuki K Poulose | 6bf85ba | 2019-07-23 23:18:37 +0100 | [diff] [blame] | 79 | dev = bus_find_next_device(&pci_bus_type, NULL); |
Greg Kroah-Hartman | 7030892 | 2008-02-13 22:30:39 -0800 | [diff] [blame] | 80 | no_devices = (dev == NULL); |
| 81 | put_device(dev); |
| 82 | return no_devices; |
| 83 | } |
Zhang, Yanmin | ed4aaad | 2007-07-15 23:39:39 -0700 | [diff] [blame] | 84 | EXPORT_SYMBOL(no_pci_devices); |
| 85 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | * PCI Bus Class |
| 88 | */ |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 89 | static void release_pcibus_dev(struct device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | { |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 91 | struct pci_bus *pci_bus = to_pci_bus(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | |
Markus Elfring | ff0387c | 2014-11-10 21:02:17 -0700 | [diff] [blame] | 93 | put_device(pci_bus->bridge); |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 94 | pci_bus_remove_resources(pci_bus); |
Benjamin Herrenschmidt | 98d9f30c8 | 2011-04-11 11:37:07 +1000 | [diff] [blame] | 95 | pci_release_bus_of_node(pci_bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | kfree(pci_bus); |
| 97 | } |
| 98 | |
| 99 | static struct class pcibus_class = { |
| 100 | .name = "pci_bus", |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 101 | .dev_release = &release_pcibus_dev, |
Greg Kroah-Hartman | 56039e6 | 2013-07-24 15:05:17 -0700 | [diff] [blame] | 102 | .dev_groups = pcibus_groups, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | }; |
| 104 | |
| 105 | static int __init pcibus_class_init(void) |
| 106 | { |
| 107 | return class_register(&pcibus_class); |
| 108 | } |
| 109 | postcore_initcall(pcibus_class_init); |
| 110 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 111 | static u64 pci_size(u64 base, u64 maxbase, u64 mask) |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 112 | { |
| 113 | u64 size = mask & maxbase; /* Find the significant bits */ |
| 114 | if (!size) |
| 115 | return 0; |
| 116 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 117 | /* |
| 118 | * Get the lowest of them to find the decode size, and from that |
| 119 | * the extent. |
| 120 | */ |
Du Changbin | 01b37f8 | 2018-10-13 08:49:19 +0800 | [diff] [blame] | 121 | size = size & ~(size-1); |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 122 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 123 | /* |
| 124 | * base == maxbase can be valid only if the BAR has already been |
| 125 | * programmed with all 1s. |
| 126 | */ |
Du Changbin | 01b37f8 | 2018-10-13 08:49:19 +0800 | [diff] [blame] | 127 | if (base == maxbase && ((base | (size - 1)) & mask) != mask) |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 128 | return 0; |
| 129 | |
| 130 | return size; |
| 131 | } |
| 132 | |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 133 | static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar) |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 134 | { |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 135 | u32 mem_type; |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 136 | unsigned long flags; |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 137 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 138 | if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) { |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 139 | flags = bar & ~PCI_BASE_ADDRESS_IO_MASK; |
| 140 | flags |= IORESOURCE_IO; |
| 141 | return flags; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 142 | } |
| 143 | |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 144 | flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK; |
| 145 | flags |= IORESOURCE_MEM; |
| 146 | if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH) |
| 147 | flags |= IORESOURCE_PREFETCH; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 148 | |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 149 | mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK; |
| 150 | switch (mem_type) { |
| 151 | case PCI_BASE_ADDRESS_MEM_TYPE_32: |
| 152 | break; |
| 153 | case PCI_BASE_ADDRESS_MEM_TYPE_1M: |
Bjorn Helgaas | 0ff9514 | 2012-08-23 10:53:08 -0600 | [diff] [blame] | 154 | /* 1M mem BAR treated as 32-bit BAR */ |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 155 | break; |
| 156 | case PCI_BASE_ADDRESS_MEM_TYPE_64: |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 157 | flags |= IORESOURCE_MEM_64; |
| 158 | break; |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 159 | default: |
Bjorn Helgaas | 0ff9514 | 2012-08-23 10:53:08 -0600 | [diff] [blame] | 160 | /* mem unknown type treated as 32-bit BAR */ |
Bjorn Helgaas | 8d6a6a4 | 2011-06-14 13:04:29 -0600 | [diff] [blame] | 161 | break; |
| 162 | } |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 163 | return flags; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 164 | } |
| 165 | |
Zoltan Kiss | 808e34e | 2013-08-22 23:19:18 +0100 | [diff] [blame] | 166 | #define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO) |
| 167 | |
Yu Zhao | 0b400c7 | 2008-11-22 02:40:40 +0800 | [diff] [blame] | 168 | /** |
Mauro Carvalho Chehab | 2f0cd59 | 2020-10-23 18:33:10 +0200 | [diff] [blame] | 169 | * __pci_read_base - Read a PCI BAR |
Yu Zhao | 0b400c7 | 2008-11-22 02:40:40 +0800 | [diff] [blame] | 170 | * @dev: the PCI device |
| 171 | * @type: type of the BAR |
| 172 | * @res: resource buffer to be filled in |
| 173 | * @pos: BAR position in the config space |
| 174 | * |
| 175 | * Returns 1 if the BAR is 64-bit, or 0 if 32-bit. |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 176 | */ |
Yu Zhao | 0b400c7 | 2008-11-22 02:40:40 +0800 | [diff] [blame] | 177 | int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type, |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 178 | struct resource *res, unsigned int pos) |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 179 | { |
Marc Gonzalez | dc5205e | 2017-04-10 19:46:54 +0200 | [diff] [blame] | 180 | u32 l = 0, sz = 0, mask; |
Bjorn Helgaas | 23b13bc | 2014-04-14 15:25:54 -0600 | [diff] [blame] | 181 | u64 l64, sz64, mask64; |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 182 | u16 orig_cmd; |
Kevin Hao | cf4d1cf | 2013-05-25 19:36:27 +0800 | [diff] [blame] | 183 | struct pci_bus_region region, inverted_region; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 184 | |
Michael S. Tsirkin | 1ed6743 | 2009-10-29 17:24:59 +0200 | [diff] [blame] | 185 | mask = type ? PCI_ROM_ADDRESS_MASK : ~0; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 186 | |
Bjorn Helgaas | 0ff9514 | 2012-08-23 10:53:08 -0600 | [diff] [blame] | 187 | /* No printks while decoding is disabled! */ |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 188 | if (!dev->mmio_always_on) { |
| 189 | pci_read_config_word(dev, PCI_COMMAND, &orig_cmd); |
Zoltan Kiss | 808e34e | 2013-08-22 23:19:18 +0100 | [diff] [blame] | 190 | if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) { |
| 191 | pci_write_config_word(dev, PCI_COMMAND, |
| 192 | orig_cmd & ~PCI_COMMAND_DECODE_ENABLE); |
| 193 | } |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 194 | } |
| 195 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 196 | res->name = pci_name(dev); |
| 197 | |
| 198 | pci_read_config_dword(dev, pos, &l); |
Michael S. Tsirkin | 1ed6743 | 2009-10-29 17:24:59 +0200 | [diff] [blame] | 199 | pci_write_config_dword(dev, pos, l | mask); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 200 | pci_read_config_dword(dev, pos, &sz); |
| 201 | pci_write_config_dword(dev, pos, l); |
| 202 | |
| 203 | /* |
| 204 | * All bits set in sz means the device isn't working properly. |
Bjorn Helgaas | 45aa23b | 2010-04-22 09:02:43 -0600 | [diff] [blame] | 205 | * If the BAR isn't implemented, all bits must be 0. If it's a |
| 206 | * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit |
| 207 | * 1 must be clear. |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 208 | */ |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 209 | if (sz == 0xffffffff) |
| 210 | sz = 0; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 211 | |
| 212 | /* |
| 213 | * I don't know how l can have all bits set. Copied from old code. |
| 214 | * Maybe it fixes a bug on some ancient platform. |
| 215 | */ |
| 216 | if (l == 0xffffffff) |
| 217 | l = 0; |
| 218 | |
| 219 | if (type == pci_bar_unknown) { |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 220 | res->flags = decode_bar(dev, l); |
| 221 | res->flags |= IORESOURCE_SIZEALIGN; |
| 222 | if (res->flags & IORESOURCE_IO) { |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 223 | l64 = l & PCI_BASE_ADDRESS_IO_MASK; |
| 224 | sz64 = sz & PCI_BASE_ADDRESS_IO_MASK; |
| 225 | mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 226 | } else { |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 227 | l64 = l & PCI_BASE_ADDRESS_MEM_MASK; |
| 228 | sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK; |
| 229 | mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 230 | } |
| 231 | } else { |
Bjorn Helgaas | 7a6d312 | 2016-11-28 17:21:02 -0600 | [diff] [blame] | 232 | if (l & PCI_ROM_ADDRESS_ENABLE) |
| 233 | res->flags |= IORESOURCE_ROM_ENABLE; |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 234 | l64 = l & PCI_ROM_ADDRESS_MASK; |
| 235 | sz64 = sz & PCI_ROM_ADDRESS_MASK; |
Matthias Kaehlcke | 76dc5268 | 2017-04-14 13:38:02 -0700 | [diff] [blame] | 236 | mask64 = PCI_ROM_ADDRESS_MASK; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 237 | } |
| 238 | |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 239 | if (res->flags & IORESOURCE_MEM_64) { |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 240 | pci_read_config_dword(dev, pos + 4, &l); |
| 241 | pci_write_config_dword(dev, pos + 4, ~0); |
| 242 | pci_read_config_dword(dev, pos + 4, &sz); |
| 243 | pci_write_config_dword(dev, pos + 4, l); |
| 244 | |
| 245 | l64 |= ((u64)l << 32); |
| 246 | sz64 |= ((u64)sz << 32); |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 247 | mask64 |= ((u64)~0 << 32); |
| 248 | } |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 249 | |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 250 | if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE)) |
| 251 | pci_write_config_word(dev, PCI_COMMAND, orig_cmd); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 252 | |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 253 | if (!sz64) |
| 254 | goto fail; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 255 | |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 256 | sz64 = pci_size(l64, sz64, mask64); |
Myron Stowe | 7e79c5f | 2014-10-30 11:54:50 -0600 | [diff] [blame] | 257 | if (!sz64) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 258 | pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n", |
Myron Stowe | 7e79c5f | 2014-10-30 11:54:50 -0600 | [diff] [blame] | 259 | pos); |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 260 | goto fail; |
Myron Stowe | 7e79c5f | 2014-10-30 11:54:50 -0600 | [diff] [blame] | 261 | } |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 262 | |
| 263 | if (res->flags & IORESOURCE_MEM_64) { |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 264 | if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8) |
| 265 | && sz64 > 0x100000000ULL) { |
Bjorn Helgaas | 23b13bc | 2014-04-14 15:25:54 -0600 | [diff] [blame] | 266 | res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED; |
| 267 | res->start = 0; |
| 268 | res->end = 0; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 269 | pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n", |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 270 | pos, (unsigned long long)sz64); |
Bjorn Helgaas | 23b13bc | 2014-04-14 15:25:54 -0600 | [diff] [blame] | 271 | goto out; |
Bjorn Helgaas | c7dabef | 2009-10-27 13:26:47 -0600 | [diff] [blame] | 272 | } |
| 273 | |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 274 | if ((sizeof(pci_bus_addr_t) < 8) && l) { |
Bjorn Helgaas | 31e9dd2 | 2014-04-29 18:37:47 -0600 | [diff] [blame] | 275 | /* Above 32-bit boundary; try to reallocate */ |
Bjorn Helgaas | c83bd90 | 2014-02-26 11:26:00 -0700 | [diff] [blame] | 276 | res->flags |= IORESOURCE_UNSET; |
Bjorn Helgaas | 72dc560 | 2014-04-29 18:42:49 -0600 | [diff] [blame] | 277 | res->start = 0; |
Du Changbin | 01b37f8 | 2018-10-13 08:49:19 +0800 | [diff] [blame] | 278 | res->end = sz64 - 1; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 279 | pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n", |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 280 | pos, (unsigned long long)l64); |
Bjorn Helgaas | 72dc560 | 2014-04-29 18:42:49 -0600 | [diff] [blame] | 281 | goto out; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 282 | } |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 283 | } |
| 284 | |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 285 | region.start = l64; |
Du Changbin | 01b37f8 | 2018-10-13 08:49:19 +0800 | [diff] [blame] | 286 | region.end = l64 + sz64 - 1; |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 287 | |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 288 | pcibios_bus_to_resource(dev->bus, res, ®ion); |
| 289 | pcibios_resource_to_bus(dev->bus, &inverted_region, res); |
Kevin Hao | cf4d1cf | 2013-05-25 19:36:27 +0800 | [diff] [blame] | 290 | |
| 291 | /* |
| 292 | * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is |
| 293 | * the corresponding resource address (the physical address used by |
| 294 | * the CPU. Converting that resource address back to a bus address |
| 295 | * should yield the original BAR value: |
| 296 | * |
| 297 | * resource_to_bus(bus_to_resource(A)) == A |
| 298 | * |
| 299 | * If it doesn't, CPU accesses to "bus_to_resource(A)" will not |
| 300 | * be claimed by the device. |
| 301 | */ |
| 302 | if (inverted_region.start != region.start) { |
Kevin Hao | cf4d1cf | 2013-05-25 19:36:27 +0800 | [diff] [blame] | 303 | res->flags |= IORESOURCE_UNSET; |
Kevin Hao | cf4d1cf | 2013-05-25 19:36:27 +0800 | [diff] [blame] | 304 | res->start = 0; |
Bjorn Helgaas | 26370fc | 2014-04-14 15:26:50 -0600 | [diff] [blame] | 305 | res->end = region.end - region.start; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 306 | pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n", |
Myron Stowe | f795d86 | 2014-10-30 11:54:43 -0600 | [diff] [blame] | 307 | pos, (unsigned long long)region.start); |
Kevin Hao | cf4d1cf | 2013-05-25 19:36:27 +0800 | [diff] [blame] | 308 | } |
Kevin Hao | 96ddef2 | 2013-05-25 19:36:26 +0800 | [diff] [blame] | 309 | |
Bjorn Helgaas | 0ff9514 | 2012-08-23 10:53:08 -0600 | [diff] [blame] | 310 | goto out; |
| 311 | |
| 312 | |
| 313 | fail: |
| 314 | res->flags = 0; |
| 315 | out: |
Bjorn Helgaas | 31e9dd2 | 2014-04-29 18:37:47 -0600 | [diff] [blame] | 316 | if (res->flags) |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 317 | pci_info(dev, "reg 0x%x: %pR\n", pos, res); |
Bjorn Helgaas | 0ff9514 | 2012-08-23 10:53:08 -0600 | [diff] [blame] | 318 | |
Bjorn Helgaas | 28c6821 | 2011-06-14 13:04:35 -0600 | [diff] [blame] | 319 | return (res->flags & IORESOURCE_MEM_64) ? 1 : 0; |
Yinghai Lu | 07eddf3 | 2006-11-29 13:53:10 -0800 | [diff] [blame] | 320 | } |
| 321 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom) |
| 323 | { |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 324 | unsigned int pos, reg; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | |
Prarit Bhargava | ad67b43 | 2016-05-11 12:27:16 -0400 | [diff] [blame] | 326 | if (dev->non_compliant_bars) |
| 327 | return; |
| 328 | |
KarimAllah Ahmed | bf4447f | 2018-03-03 05:33:10 +0100 | [diff] [blame] | 329 | /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */ |
| 330 | if (dev->is_virtfn) |
| 331 | return; |
| 332 | |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 333 | for (pos = 0; pos < howmany; pos++) { |
| 334 | struct resource *res = &dev->resource[pos]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | reg = PCI_BASE_ADDRESS_0 + (pos << 2); |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 336 | pos += __pci_read_base(dev, pci_bar_unknown, res, reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | } |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 338 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | if (rom) { |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 340 | struct resource *res = &dev->resource[PCI_ROM_RESOURCE]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | dev->rom_base_reg = rom; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 342 | res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH | |
Dan Williams | 92b19ff | 2015-08-10 23:07:06 -0400 | [diff] [blame] | 343 | IORESOURCE_READONLY | IORESOURCE_SIZEALIGN; |
Matthew Wilcox | 6ac665c | 2008-07-28 13:38:59 -0400 | [diff] [blame] | 344 | __pci_read_base(dev, pci_bar_mem32, res, rom); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | } |
| 346 | } |
| 347 | |
Bjorn Helgaas | 51c48b3 | 2019-01-19 11:35:04 -0600 | [diff] [blame] | 348 | static void pci_read_bridge_windows(struct pci_dev *bridge) |
| 349 | { |
| 350 | u16 io; |
| 351 | u32 pmem, tmp; |
| 352 | |
| 353 | pci_read_config_word(bridge, PCI_IO_BASE, &io); |
| 354 | if (!io) { |
| 355 | pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0); |
| 356 | pci_read_config_word(bridge, PCI_IO_BASE, &io); |
| 357 | pci_write_config_word(bridge, PCI_IO_BASE, 0x0); |
| 358 | } |
| 359 | if (io) |
| 360 | bridge->io_window = 1; |
| 361 | |
| 362 | /* |
| 363 | * DECchip 21050 pass 2 errata: the bridge may miss an address |
| 364 | * disconnect boundary by one PCI data phase. Workaround: do not |
| 365 | * use prefetching on this device. |
| 366 | */ |
| 367 | if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001) |
| 368 | return; |
| 369 | |
| 370 | pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); |
| 371 | if (!pmem) { |
| 372 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, |
| 373 | 0xffe0fff0); |
| 374 | pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem); |
| 375 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0); |
| 376 | } |
| 377 | if (!pmem) |
| 378 | return; |
| 379 | |
| 380 | bridge->pref_window = 1; |
| 381 | |
| 382 | if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) { |
| 383 | |
| 384 | /* |
| 385 | * Bridge claims to have a 64-bit prefetchable memory |
| 386 | * window; verify that the upper bits are actually |
| 387 | * writable. |
| 388 | */ |
| 389 | pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem); |
| 390 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, |
| 391 | 0xffffffff); |
| 392 | pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp); |
| 393 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem); |
| 394 | if (tmp) |
| 395 | bridge->pref_64_window = 1; |
| 396 | } |
| 397 | } |
| 398 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 399 | static void pci_read_bridge_io(struct pci_bus *child) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 | { |
| 401 | struct pci_dev *dev = child->self; |
| 402 | u8 io_base_lo, io_limit_lo; |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 403 | unsigned long io_mask, io_granularity, base, limit; |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 404 | struct pci_bus_region region; |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 405 | struct resource *res; |
| 406 | |
| 407 | io_mask = PCI_IO_RANGE_MASK; |
| 408 | io_granularity = 0x1000; |
| 409 | if (dev->io_window_1k) { |
| 410 | /* Support 1K I/O space granularity */ |
| 411 | io_mask = PCI_IO_1K_RANGE_MASK; |
| 412 | io_granularity = 0x400; |
| 413 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | res = child->resource[0]; |
| 416 | pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo); |
| 417 | pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo); |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 418 | base = (io_base_lo & io_mask) << 8; |
| 419 | limit = (io_limit_lo & io_mask) << 8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | |
| 421 | if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) { |
| 422 | u16 io_base_hi, io_limit_hi; |
Bjorn Helgaas | 8f38eac | 2012-06-19 07:45:44 -0600 | [diff] [blame] | 423 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi); |
| 425 | pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi); |
Bjorn Helgaas | 8f38eac | 2012-06-19 07:45:44 -0600 | [diff] [blame] | 426 | base |= ((unsigned long) io_base_hi << 16); |
| 427 | limit |= ((unsigned long) io_limit_hi << 16); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | } |
| 429 | |
Bjorn Helgaas | 5dde383 | 2012-07-09 13:38:41 -0600 | [diff] [blame] | 430 | if (base <= limit) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO; |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 432 | region.start = base; |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 433 | region.end = limit + io_granularity - 1; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 434 | pcibios_bus_to_resource(dev->bus, res, ®ion); |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 435 | pci_info(dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | } |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 437 | } |
| 438 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 439 | static void pci_read_bridge_mmio(struct pci_bus *child) |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 440 | { |
| 441 | struct pci_dev *dev = child->self; |
| 442 | u16 mem_base_lo, mem_limit_lo; |
| 443 | unsigned long base, limit; |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 444 | struct pci_bus_region region; |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 445 | struct resource *res; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 446 | |
| 447 | res = child->resource[1]; |
| 448 | pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo); |
| 449 | pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo); |
Bjorn Helgaas | 8f38eac | 2012-06-19 07:45:44 -0600 | [diff] [blame] | 450 | base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16; |
| 451 | limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16; |
Bjorn Helgaas | 5dde383 | 2012-07-09 13:38:41 -0600 | [diff] [blame] | 452 | if (base <= limit) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 453 | res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM; |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 454 | region.start = base; |
| 455 | region.end = limit + 0xfffff; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 456 | pcibios_bus_to_resource(dev->bus, res, ®ion); |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 457 | pci_info(dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | } |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 459 | } |
| 460 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 461 | static void pci_read_bridge_mmio_pref(struct pci_bus *child) |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 462 | { |
| 463 | struct pci_dev *dev = child->self; |
| 464 | u16 mem_base_lo, mem_limit_lo; |
Yinghai Lu | 7fc986d | 2014-11-19 14:30:32 -0700 | [diff] [blame] | 465 | u64 base64, limit64; |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 466 | pci_bus_addr_t base, limit; |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 467 | struct pci_bus_region region; |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 468 | struct resource *res; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 469 | |
| 470 | res = child->resource[2]; |
| 471 | pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo); |
| 472 | pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo); |
Yinghai Lu | 7fc986d | 2014-11-19 14:30:32 -0700 | [diff] [blame] | 473 | base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16; |
| 474 | limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 475 | |
| 476 | if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) { |
| 477 | u32 mem_base_hi, mem_limit_hi; |
Bjorn Helgaas | 8f38eac | 2012-06-19 07:45:44 -0600 | [diff] [blame] | 478 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi); |
| 480 | pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi); |
| 481 | |
| 482 | /* |
| 483 | * Some bridges set the base > limit by default, and some |
| 484 | * (broken) BIOSes do not initialize them. If we find |
| 485 | * this, just assume they are not being used. |
| 486 | */ |
| 487 | if (mem_base_hi <= mem_limit_hi) { |
Yinghai Lu | 7fc986d | 2014-11-19 14:30:32 -0700 | [diff] [blame] | 488 | base64 |= (u64) mem_base_hi << 32; |
| 489 | limit64 |= (u64) mem_limit_hi << 32; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 490 | } |
| 491 | } |
Yinghai Lu | 7fc986d | 2014-11-19 14:30:32 -0700 | [diff] [blame] | 492 | |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 493 | base = (pci_bus_addr_t) base64; |
| 494 | limit = (pci_bus_addr_t) limit64; |
Yinghai Lu | 7fc986d | 2014-11-19 14:30:32 -0700 | [diff] [blame] | 495 | |
| 496 | if (base != base64) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 497 | pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n", |
Yinghai Lu | 7fc986d | 2014-11-19 14:30:32 -0700 | [diff] [blame] | 498 | (unsigned long long) base64); |
| 499 | return; |
| 500 | } |
| 501 | |
Bjorn Helgaas | 5dde383 | 2012-07-09 13:38:41 -0600 | [diff] [blame] | 502 | if (base <= limit) { |
Yinghai Lu | 1f82de1 | 2009-04-23 20:48:32 -0700 | [diff] [blame] | 503 | res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) | |
| 504 | IORESOURCE_MEM | IORESOURCE_PREFETCH; |
| 505 | if (res->flags & PCI_PREF_RANGE_TYPE_64) |
| 506 | res->flags |= IORESOURCE_MEM_64; |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 507 | region.start = base; |
| 508 | region.end = limit + 0xfffff; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 509 | pcibios_bus_to_resource(dev->bus, res, ®ion); |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 510 | pci_info(dev, " bridge window %pR\n", res); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 511 | } |
| 512 | } |
| 513 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 514 | void pci_read_bridge_bases(struct pci_bus *child) |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 515 | { |
| 516 | struct pci_dev *dev = child->self; |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 517 | struct resource *res; |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 518 | int i; |
| 519 | |
| 520 | if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */ |
| 521 | return; |
| 522 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 523 | pci_info(dev, "PCI bridge to %pR%s\n", |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 524 | &child->busn_res, |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 525 | dev->transparent ? " (subtractive decode)" : ""); |
| 526 | |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 527 | pci_bus_remove_resources(child); |
| 528 | for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) |
| 529 | child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i]; |
| 530 | |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 531 | pci_read_bridge_io(child); |
| 532 | pci_read_bridge_mmio(child); |
| 533 | pci_read_bridge_mmio_pref(child); |
Bjorn Helgaas | 2adf751 | 2010-02-23 10:24:26 -0700 | [diff] [blame] | 534 | |
| 535 | if (dev->transparent) { |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 536 | pci_bus_for_each_resource(child->parent, res, i) { |
Bjorn Helgaas | d739a09 | 2014-04-14 16:10:54 -0600 | [diff] [blame] | 537 | if (res && res->flags) { |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 538 | pci_bus_add_resource(child, res, |
| 539 | PCI_SUBTRACTIVE_DECODE); |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 540 | pci_info(dev, " bridge window %pR (subtractive decode)\n", |
Bjorn Helgaas | 2fe2abf | 2010-02-23 10:24:36 -0700 | [diff] [blame] | 541 | res); |
| 542 | } |
Bjorn Helgaas | 2adf751 | 2010-02-23 10:24:26 -0700 | [diff] [blame] | 543 | } |
| 544 | } |
Bjorn Helgaas | fa27b2d | 2010-02-23 10:24:21 -0700 | [diff] [blame] | 545 | } |
| 546 | |
Catalin Marinas | 670ba0c | 2014-09-29 15:29:26 +0100 | [diff] [blame] | 547 | static struct pci_bus *pci_alloc_bus(struct pci_bus *parent) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 548 | { |
| 549 | struct pci_bus *b; |
| 550 | |
Eric Sesterhenn | f5afe80 | 2006-02-28 15:34:49 +0100 | [diff] [blame] | 551 | b = kzalloc(sizeof(*b), GFP_KERNEL); |
Bjorn Helgaas | 0501348 | 2013-06-05 14:22:11 -0600 | [diff] [blame] | 552 | if (!b) |
| 553 | return NULL; |
| 554 | |
| 555 | INIT_LIST_HEAD(&b->node); |
| 556 | INIT_LIST_HEAD(&b->children); |
| 557 | INIT_LIST_HEAD(&b->devices); |
| 558 | INIT_LIST_HEAD(&b->slots); |
| 559 | INIT_LIST_HEAD(&b->resources); |
| 560 | b->max_bus_speed = PCI_SPEED_UNKNOWN; |
| 561 | b->cur_bus_speed = PCI_SPEED_UNKNOWN; |
Catalin Marinas | 670ba0c | 2014-09-29 15:29:26 +0100 | [diff] [blame] | 562 | #ifdef CONFIG_PCI_DOMAINS_GENERIC |
| 563 | if (parent) |
| 564 | b->domain_nr = parent->domain_nr; |
| 565 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 566 | return b; |
| 567 | } |
| 568 | |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 569 | static void pci_release_host_bridge_dev(struct device *dev) |
Jiang Liu | 70efde2 | 2013-06-07 16:16:51 -0600 | [diff] [blame] | 570 | { |
| 571 | struct pci_host_bridge *bridge = to_pci_host_bridge(dev); |
| 572 | |
| 573 | if (bridge->release_fn) |
| 574 | bridge->release_fn(bridge); |
Jan Kiszka | 3bbce53 | 2018-05-15 11:07:01 +0200 | [diff] [blame] | 575 | |
| 576 | pci_free_resource_list(&bridge->windows); |
Rob Herring | 7608158 | 2019-10-07 20:23:25 -0500 | [diff] [blame] | 577 | pci_free_resource_list(&bridge->dma_ranges); |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 578 | kfree(bridge); |
Jiang Liu | 70efde2 | 2013-06-07 16:16:51 -0600 | [diff] [blame] | 579 | } |
| 580 | |
Jean-Philippe Brucker | 6302bf3 | 2019-03-18 16:07:18 +0000 | [diff] [blame] | 581 | static void pci_init_host_bridge(struct pci_host_bridge *bridge) |
Yinghai Lu | 7b54366 | 2012-04-02 18:31:53 -0700 | [diff] [blame] | 582 | { |
Bjorn Helgaas | 0501348 | 2013-06-05 14:22:11 -0600 | [diff] [blame] | 583 | INIT_LIST_HEAD(&bridge->windows); |
Srinath Mannam | e80a91a | 2019-05-03 19:35:32 +0530 | [diff] [blame] | 584 | INIT_LIST_HEAD(&bridge->dma_ranges); |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 585 | |
Bjorn Helgaas | 02bfeb4 | 2018-03-09 11:21:25 -0600 | [diff] [blame] | 586 | /* |
| 587 | * We assume we can manage these PCIe features. Some systems may |
| 588 | * reserve these for use by the platform itself, e.g., an ACPI BIOS |
| 589 | * may implement its own AER handling and use _OSC to prevent the |
| 590 | * OS from interfering. |
| 591 | */ |
| 592 | bridge->native_aer = 1; |
Mika Westerberg | 9310f0d | 2018-05-23 17:22:19 -0500 | [diff] [blame] | 593 | bridge->native_pcie_hotplug = 1; |
Mika Westerberg | 1df81a6 | 2018-05-23 17:40:23 -0500 | [diff] [blame] | 594 | bridge->native_shpc_hotplug = 1; |
Bjorn Helgaas | 02bfeb4 | 2018-03-09 11:21:25 -0600 | [diff] [blame] | 595 | bridge->native_pme = 1; |
Bjorn Helgaas | af8bb9f | 2018-04-17 10:58:09 -0500 | [diff] [blame] | 596 | bridge->native_ltr = 1; |
Kuppuswamy Sathyanarayanan | ac1c8e3 | 2020-03-23 17:26:07 -0700 | [diff] [blame] | 597 | bridge->native_dpc = 1; |
Boqun Feng | 15d82ca | 2021-07-27 02:06:50 +0800 | [diff] [blame] | 598 | bridge->domain_nr = PCI_DOMAIN_NR_NOT_SET; |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 599 | |
| 600 | device_initialize(&bridge->dev); |
Jean-Philippe Brucker | 6302bf3 | 2019-03-18 16:07:18 +0000 | [diff] [blame] | 601 | } |
| 602 | |
| 603 | struct pci_host_bridge *pci_alloc_host_bridge(size_t priv) |
| 604 | { |
| 605 | struct pci_host_bridge *bridge; |
| 606 | |
| 607 | bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL); |
| 608 | if (!bridge) |
| 609 | return NULL; |
| 610 | |
| 611 | pci_init_host_bridge(bridge); |
| 612 | bridge->dev.release = pci_release_host_bridge_dev; |
Bjorn Helgaas | 02bfeb4 | 2018-03-09 11:21:25 -0600 | [diff] [blame] | 613 | |
Yinghai Lu | 7b54366 | 2012-04-02 18:31:53 -0700 | [diff] [blame] | 614 | return bridge; |
| 615 | } |
Thierry Reding | a52d144 | 2016-11-25 11:57:11 +0100 | [diff] [blame] | 616 | EXPORT_SYMBOL(pci_alloc_host_bridge); |
Yinghai Lu | 7b54366 | 2012-04-02 18:31:53 -0700 | [diff] [blame] | 617 | |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 618 | static void devm_pci_alloc_host_bridge_release(void *data) |
| 619 | { |
| 620 | pci_free_host_bridge(data); |
| 621 | } |
| 622 | |
Lorenzo Pieralisi | 5c3f18c | 2017-06-28 15:13:53 -0500 | [diff] [blame] | 623 | struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev, |
| 624 | size_t priv) |
| 625 | { |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 626 | int ret; |
Lorenzo Pieralisi | 5c3f18c | 2017-06-28 15:13:53 -0500 | [diff] [blame] | 627 | struct pci_host_bridge *bridge; |
| 628 | |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 629 | bridge = pci_alloc_host_bridge(priv); |
Lorenzo Pieralisi | 5c3f18c | 2017-06-28 15:13:53 -0500 | [diff] [blame] | 630 | if (!bridge) |
| 631 | return NULL; |
| 632 | |
Rob Herring | 6a58990 | 2020-07-21 20:24:57 -0600 | [diff] [blame] | 633 | bridge->dev.parent = dev; |
| 634 | |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 635 | ret = devm_add_action_or_reset(dev, devm_pci_alloc_host_bridge_release, |
| 636 | bridge); |
| 637 | if (ret) |
| 638 | return NULL; |
Lorenzo Pieralisi | 5c3f18c | 2017-06-28 15:13:53 -0500 | [diff] [blame] | 639 | |
Rob Herring | 669cbc7 | 2020-07-21 20:25:13 -0600 | [diff] [blame] | 640 | ret = devm_of_pci_bridge_init(dev, bridge); |
| 641 | if (ret) |
| 642 | return NULL; |
| 643 | |
Lorenzo Pieralisi | 5c3f18c | 2017-06-28 15:13:53 -0500 | [diff] [blame] | 644 | return bridge; |
| 645 | } |
| 646 | EXPORT_SYMBOL(devm_pci_alloc_host_bridge); |
| 647 | |
Lorenzo Pieralisi | dff79b9 | 2017-06-28 15:13:52 -0500 | [diff] [blame] | 648 | void pci_free_host_bridge(struct pci_host_bridge *bridge) |
| 649 | { |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 650 | put_device(&bridge->dev); |
Lorenzo Pieralisi | dff79b9 | 2017-06-28 15:13:52 -0500 | [diff] [blame] | 651 | } |
| 652 | EXPORT_SYMBOL(pci_free_host_bridge); |
| 653 | |
Bjorn Helgaas | e56faff | 2020-02-28 15:02:03 -0600 | [diff] [blame] | 654 | /* Indexed by PCI_X_SSTATUS_FREQ (secondary bus mode and frequency) */ |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 655 | static const unsigned char pcix_bus_speed[] = { |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 656 | PCI_SPEED_UNKNOWN, /* 0 */ |
| 657 | PCI_SPEED_66MHz_PCIX, /* 1 */ |
| 658 | PCI_SPEED_100MHz_PCIX, /* 2 */ |
| 659 | PCI_SPEED_133MHz_PCIX, /* 3 */ |
| 660 | PCI_SPEED_UNKNOWN, /* 4 */ |
| 661 | PCI_SPEED_66MHz_PCIX_ECC, /* 5 */ |
| 662 | PCI_SPEED_100MHz_PCIX_ECC, /* 6 */ |
| 663 | PCI_SPEED_133MHz_PCIX_ECC, /* 7 */ |
| 664 | PCI_SPEED_UNKNOWN, /* 8 */ |
| 665 | PCI_SPEED_66MHz_PCIX_266, /* 9 */ |
| 666 | PCI_SPEED_100MHz_PCIX_266, /* A */ |
| 667 | PCI_SPEED_133MHz_PCIX_266, /* B */ |
| 668 | PCI_SPEED_UNKNOWN, /* C */ |
| 669 | PCI_SPEED_66MHz_PCIX_533, /* D */ |
| 670 | PCI_SPEED_100MHz_PCIX_533, /* E */ |
| 671 | PCI_SPEED_133MHz_PCIX_533 /* F */ |
| 672 | }; |
| 673 | |
Bjorn Helgaas | e56faff | 2020-02-28 15:02:03 -0600 | [diff] [blame] | 674 | /* Indexed by PCI_EXP_LNKCAP_SLS, PCI_EXP_LNKSTA_CLS */ |
Jacob Keller | 343e51a | 2013-07-31 06:53:16 +0000 | [diff] [blame] | 675 | const unsigned char pcie_link_speed[] = { |
Matthew Wilcox | 3749c51 | 2009-12-13 08:11:32 -0500 | [diff] [blame] | 676 | PCI_SPEED_UNKNOWN, /* 0 */ |
| 677 | PCIE_SPEED_2_5GT, /* 1 */ |
| 678 | PCIE_SPEED_5_0GT, /* 2 */ |
Matthew Wilcox | 9dfd97f | 2009-12-13 08:11:35 -0500 | [diff] [blame] | 679 | PCIE_SPEED_8_0GT, /* 3 */ |
Jay Fang | 1acfb9b | 2018-03-12 17:13:32 +0800 | [diff] [blame] | 680 | PCIE_SPEED_16_0GT, /* 4 */ |
Gustavo Pimentel | de76cda | 2019-06-04 18:24:43 +0200 | [diff] [blame] | 681 | PCIE_SPEED_32_0GT, /* 5 */ |
Gustavo Pimentel | 3419174 | 2020-11-18 23:49:20 +0100 | [diff] [blame] | 682 | PCIE_SPEED_64_0GT, /* 6 */ |
Matthew Wilcox | 3749c51 | 2009-12-13 08:11:32 -0500 | [diff] [blame] | 683 | PCI_SPEED_UNKNOWN, /* 7 */ |
| 684 | PCI_SPEED_UNKNOWN, /* 8 */ |
| 685 | PCI_SPEED_UNKNOWN, /* 9 */ |
| 686 | PCI_SPEED_UNKNOWN, /* A */ |
| 687 | PCI_SPEED_UNKNOWN, /* B */ |
| 688 | PCI_SPEED_UNKNOWN, /* C */ |
| 689 | PCI_SPEED_UNKNOWN, /* D */ |
| 690 | PCI_SPEED_UNKNOWN, /* E */ |
| 691 | PCI_SPEED_UNKNOWN /* F */ |
| 692 | }; |
Bjorn Helgaas | e56faff | 2020-02-28 15:02:03 -0600 | [diff] [blame] | 693 | EXPORT_SYMBOL_GPL(pcie_link_speed); |
| 694 | |
| 695 | const char *pci_speed_string(enum pci_bus_speed speed) |
| 696 | { |
| 697 | /* Indexed by the pci_bus_speed enum */ |
| 698 | static const char *speed_strings[] = { |
| 699 | "33 MHz PCI", /* 0x00 */ |
| 700 | "66 MHz PCI", /* 0x01 */ |
| 701 | "66 MHz PCI-X", /* 0x02 */ |
| 702 | "100 MHz PCI-X", /* 0x03 */ |
| 703 | "133 MHz PCI-X", /* 0x04 */ |
| 704 | NULL, /* 0x05 */ |
| 705 | NULL, /* 0x06 */ |
| 706 | NULL, /* 0x07 */ |
| 707 | NULL, /* 0x08 */ |
| 708 | "66 MHz PCI-X 266", /* 0x09 */ |
| 709 | "100 MHz PCI-X 266", /* 0x0a */ |
| 710 | "133 MHz PCI-X 266", /* 0x0b */ |
| 711 | "Unknown AGP", /* 0x0c */ |
| 712 | "1x AGP", /* 0x0d */ |
| 713 | "2x AGP", /* 0x0e */ |
| 714 | "4x AGP", /* 0x0f */ |
| 715 | "8x AGP", /* 0x10 */ |
| 716 | "66 MHz PCI-X 533", /* 0x11 */ |
| 717 | "100 MHz PCI-X 533", /* 0x12 */ |
| 718 | "133 MHz PCI-X 533", /* 0x13 */ |
| 719 | "2.5 GT/s PCIe", /* 0x14 */ |
| 720 | "5.0 GT/s PCIe", /* 0x15 */ |
| 721 | "8.0 GT/s PCIe", /* 0x16 */ |
| 722 | "16.0 GT/s PCIe", /* 0x17 */ |
| 723 | "32.0 GT/s PCIe", /* 0x18 */ |
Gustavo Pimentel | 3419174 | 2020-11-18 23:49:20 +0100 | [diff] [blame] | 724 | "64.0 GT/s PCIe", /* 0x19 */ |
Bjorn Helgaas | e56faff | 2020-02-28 15:02:03 -0600 | [diff] [blame] | 725 | }; |
| 726 | |
| 727 | if (speed < ARRAY_SIZE(speed_strings)) |
| 728 | return speed_strings[speed]; |
| 729 | return "Unknown"; |
| 730 | } |
| 731 | EXPORT_SYMBOL_GPL(pci_speed_string); |
Matthew Wilcox | 3749c51 | 2009-12-13 08:11:32 -0500 | [diff] [blame] | 732 | |
| 733 | void pcie_update_link_speed(struct pci_bus *bus, u16 linksta) |
| 734 | { |
Bjorn Helgaas | 231afea | 2012-12-05 13:51:18 -0700 | [diff] [blame] | 735 | bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS]; |
Matthew Wilcox | 3749c51 | 2009-12-13 08:11:32 -0500 | [diff] [blame] | 736 | } |
| 737 | EXPORT_SYMBOL_GPL(pcie_update_link_speed); |
| 738 | |
Matthew Wilcox | 45b4cdd5 | 2009-12-13 08:11:34 -0500 | [diff] [blame] | 739 | static unsigned char agp_speeds[] = { |
| 740 | AGP_UNKNOWN, |
| 741 | AGP_1X, |
| 742 | AGP_2X, |
| 743 | AGP_4X, |
| 744 | AGP_8X |
| 745 | }; |
| 746 | |
| 747 | static enum pci_bus_speed agp_speed(int agp3, int agpstat) |
| 748 | { |
| 749 | int index = 0; |
| 750 | |
| 751 | if (agpstat & 4) |
| 752 | index = 3; |
| 753 | else if (agpstat & 2) |
| 754 | index = 2; |
| 755 | else if (agpstat & 1) |
| 756 | index = 1; |
| 757 | else |
| 758 | goto out; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 759 | |
Matthew Wilcox | 45b4cdd5 | 2009-12-13 08:11:34 -0500 | [diff] [blame] | 760 | if (agp3) { |
| 761 | index += 2; |
| 762 | if (index == 5) |
| 763 | index = 0; |
| 764 | } |
| 765 | |
| 766 | out: |
| 767 | return agp_speeds[index]; |
| 768 | } |
| 769 | |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 770 | static void pci_set_bus_speed(struct pci_bus *bus) |
| 771 | { |
| 772 | struct pci_dev *bridge = bus->self; |
| 773 | int pos; |
| 774 | |
Matthew Wilcox | 45b4cdd5 | 2009-12-13 08:11:34 -0500 | [diff] [blame] | 775 | pos = pci_find_capability(bridge, PCI_CAP_ID_AGP); |
| 776 | if (!pos) |
| 777 | pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3); |
| 778 | if (pos) { |
| 779 | u32 agpstat, agpcmd; |
| 780 | |
| 781 | pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat); |
| 782 | bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7); |
| 783 | |
| 784 | pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd); |
| 785 | bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7); |
| 786 | } |
| 787 | |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 788 | pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX); |
| 789 | if (pos) { |
| 790 | u16 status; |
| 791 | enum pci_bus_speed max; |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 792 | |
Bjorn Helgaas | 7793eea | 2012-12-05 13:51:17 -0700 | [diff] [blame] | 793 | pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS, |
| 794 | &status); |
| 795 | |
| 796 | if (status & PCI_X_SSTATUS_533MHZ) { |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 797 | max = PCI_SPEED_133MHz_PCIX_533; |
Bjorn Helgaas | 7793eea | 2012-12-05 13:51:17 -0700 | [diff] [blame] | 798 | } else if (status & PCI_X_SSTATUS_266MHZ) { |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 799 | max = PCI_SPEED_133MHz_PCIX_266; |
Bjorn Helgaas | 7793eea | 2012-12-05 13:51:17 -0700 | [diff] [blame] | 800 | } else if (status & PCI_X_SSTATUS_133MHZ) { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 801 | if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 802 | max = PCI_SPEED_133MHz_PCIX_ECC; |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 803 | else |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 804 | max = PCI_SPEED_133MHz_PCIX; |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 805 | } else { |
| 806 | max = PCI_SPEED_66MHz_PCIX; |
| 807 | } |
| 808 | |
| 809 | bus->max_bus_speed = max; |
Bjorn Helgaas | 7793eea | 2012-12-05 13:51:17 -0700 | [diff] [blame] | 810 | bus->cur_bus_speed = pcix_bus_speed[ |
| 811 | (status & PCI_X_SSTATUS_FREQ) >> 6]; |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 812 | |
| 813 | return; |
| 814 | } |
| 815 | |
Yijing Wang | fdfe151 | 2013-09-05 15:55:29 +0800 | [diff] [blame] | 816 | if (pci_is_pcie(bridge)) { |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 817 | u32 linkcap; |
| 818 | u16 linksta; |
| 819 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 820 | pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap); |
Bjorn Helgaas | 231afea | 2012-12-05 13:51:18 -0700 | [diff] [blame] | 821 | bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS]; |
Keith Busch | f015716 | 2018-09-20 10:27:17 -0600 | [diff] [blame] | 822 | bridge->link_active_reporting = !!(linkcap & PCI_EXP_LNKCAP_DLLLARC); |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 823 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 824 | pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta); |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 825 | pcie_update_link_speed(bus, linksta); |
| 826 | } |
| 827 | } |
| 828 | |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 829 | static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus) |
| 830 | { |
Marc Zyngier | b165e2b | 2015-07-28 14:46:12 +0100 | [diff] [blame] | 831 | struct irq_domain *d; |
| 832 | |
Boqun Feng | 41dd40f | 2021-07-27 02:06:51 +0800 | [diff] [blame] | 833 | /* If the host bridge driver sets a MSI domain of the bridge, use it */ |
| 834 | d = dev_get_msi_domain(bus->bridge); |
| 835 | |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 836 | /* |
| 837 | * Any firmware interface that can resolve the msi_domain |
| 838 | * should be called from here. |
| 839 | */ |
Boqun Feng | 41dd40f | 2021-07-27 02:06:51 +0800 | [diff] [blame] | 840 | if (!d) |
| 841 | d = pci_host_bridge_of_msi_domain(bus); |
Suravee Suthikulpanit | 471036b | 2015-12-10 08:55:27 -0800 | [diff] [blame] | 842 | if (!d) |
| 843 | d = pci_host_bridge_acpi_msi_domain(bus); |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 844 | |
Jake Oshins | 788858e | 2016-02-16 21:56:22 +0000 | [diff] [blame] | 845 | #ifdef CONFIG_PCI_MSI_IRQ_DOMAIN |
| 846 | /* |
| 847 | * If no IRQ domain was found via the OF tree, try looking it up |
| 848 | * directly through the fwnode_handle. |
| 849 | */ |
| 850 | if (!d) { |
| 851 | struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus); |
| 852 | |
| 853 | if (fwnode) |
| 854 | d = irq_find_matching_fwnode(fwnode, |
| 855 | DOMAIN_BUS_PCI_MSI); |
| 856 | } |
| 857 | #endif |
| 858 | |
Marc Zyngier | b165e2b | 2015-07-28 14:46:12 +0100 | [diff] [blame] | 859 | return d; |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 860 | } |
| 861 | |
| 862 | static void pci_set_bus_msi_domain(struct pci_bus *bus) |
| 863 | { |
| 864 | struct irq_domain *d; |
Alex Williamson | 38ea72b | 2015-09-18 15:08:54 -0600 | [diff] [blame] | 865 | struct pci_bus *b; |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 866 | |
| 867 | /* |
Alex Williamson | 38ea72b | 2015-09-18 15:08:54 -0600 | [diff] [blame] | 868 | * The bus can be a root bus, a subordinate bus, or a virtual bus |
| 869 | * created by an SR-IOV device. Walk up to the first bridge device |
| 870 | * found or derive the domain from the host bridge. |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 871 | */ |
Alex Williamson | 38ea72b | 2015-09-18 15:08:54 -0600 | [diff] [blame] | 872 | for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) { |
| 873 | if (b->self) |
| 874 | d = dev_get_msi_domain(&b->self->dev); |
| 875 | } |
| 876 | |
| 877 | if (!d) |
| 878 | d = pci_host_bridge_msi_domain(b); |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 879 | |
| 880 | dev_set_msi_domain(&bus->dev, d); |
| 881 | } |
| 882 | |
Lorenzo Pieralisi | cea9bc0 | 2017-06-28 15:13:55 -0500 | [diff] [blame] | 883 | static int pci_register_host_bridge(struct pci_host_bridge *bridge) |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 884 | { |
| 885 | struct device *parent = bridge->dev.parent; |
Kai-Heng Feng | 7c3855c | 2021-07-13 20:50:07 +0800 | [diff] [blame] | 886 | struct resource_entry *window, *next, *n; |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 887 | struct pci_bus *bus, *b; |
Kai-Heng Feng | 7c3855c | 2021-07-13 20:50:07 +0800 | [diff] [blame] | 888 | resource_size_t offset, next_offset; |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 889 | LIST_HEAD(resources); |
Kai-Heng Feng | 7c3855c | 2021-07-13 20:50:07 +0800 | [diff] [blame] | 890 | struct resource *res, *next_res; |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 891 | char addr[64], *fmt; |
| 892 | const char *name; |
| 893 | int err; |
| 894 | |
| 895 | bus = pci_alloc_bus(NULL); |
| 896 | if (!bus) |
| 897 | return -ENOMEM; |
| 898 | |
| 899 | bridge->bus = bus; |
| 900 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 901 | /* Temporarily move resources off the list */ |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 902 | list_splice_init(&bridge->windows, &resources); |
| 903 | bus->sysdata = bridge->sysdata; |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 904 | bus->ops = bridge->ops; |
| 905 | bus->number = bus->busn_res.start = bridge->busnr; |
| 906 | #ifdef CONFIG_PCI_DOMAINS_GENERIC |
Boqun Feng | 15d82ca | 2021-07-27 02:06:50 +0800 | [diff] [blame] | 907 | if (bridge->domain_nr == PCI_DOMAIN_NR_NOT_SET) |
| 908 | bus->domain_nr = pci_bus_find_domain_nr(bus, parent); |
| 909 | else |
| 910 | bus->domain_nr = bridge->domain_nr; |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 911 | #endif |
| 912 | |
| 913 | b = pci_find_bus(pci_domain_nr(bus), bridge->busnr); |
| 914 | if (b) { |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 915 | /* Ignore it if we already got here via a different bridge */ |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 916 | dev_dbg(&b->dev, "bus already known\n"); |
| 917 | err = -EEXIST; |
| 918 | goto free; |
| 919 | } |
| 920 | |
| 921 | dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus), |
| 922 | bridge->busnr); |
| 923 | |
| 924 | err = pcibios_root_bridge_prepare(bridge); |
| 925 | if (err) |
| 926 | goto free; |
| 927 | |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 928 | err = device_add(&bridge->dev); |
Rob Herring | 1b54ae8 | 2020-05-13 17:38:58 -0500 | [diff] [blame] | 929 | if (err) { |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 930 | put_device(&bridge->dev); |
Rob Herring | 1b54ae8 | 2020-05-13 17:38:58 -0500 | [diff] [blame] | 931 | goto free; |
| 932 | } |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 933 | bus->bridge = get_device(&bridge->dev); |
| 934 | device_enable_async_suspend(bus->bridge); |
| 935 | pci_set_bus_of_node(bus); |
| 936 | pci_set_bus_msi_domain(bus); |
Jean-Philippe Brucker | 85aabbd | 2021-05-10 19:31:30 +0200 | [diff] [blame] | 937 | if (bridge->msi_domain && !dev_get_msi_domain(&bus->dev) && |
| 938 | !pci_host_of_has_msi_map(parent)) |
Marc Zyngier | 94e89b1 | 2021-03-30 16:11:41 +0100 | [diff] [blame] | 939 | bus->bus_flags |= PCI_BUS_FLAGS_NO_MSI; |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 940 | |
| 941 | if (!parent) |
| 942 | set_dev_node(bus->bridge, pcibus_to_node(bus)); |
| 943 | |
| 944 | bus->dev.class = &pcibus_class; |
| 945 | bus->dev.parent = bus->bridge; |
| 946 | |
| 947 | dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number); |
| 948 | name = dev_name(&bus->dev); |
| 949 | |
| 950 | err = device_register(&bus->dev); |
| 951 | if (err) |
| 952 | goto unregister; |
| 953 | |
| 954 | pcibios_add_bus(bus); |
| 955 | |
Rob Herring | 6e8e104 | 2020-08-20 21:53:54 -0600 | [diff] [blame] | 956 | if (bus->ops->add_bus) { |
| 957 | err = bus->ops->add_bus(bus); |
| 958 | if (WARN_ON(err < 0)) |
| 959 | dev_err(&bus->dev, "failed to add bus: %d\n", err); |
| 960 | } |
| 961 | |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 962 | /* Create legacy_io and legacy_mem files for this bus */ |
| 963 | pci_create_legacy_files(bus); |
| 964 | |
| 965 | if (parent) |
| 966 | dev_info(parent, "PCI host bridge to bus %s\n", name); |
| 967 | else |
| 968 | pr_info("PCI host bridge to bus %s\n", name); |
| 969 | |
Yunsheng Lin | ad50861 | 2019-10-19 14:45:43 +0800 | [diff] [blame] | 970 | if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE) |
| 971 | dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n"); |
| 972 | |
Kai-Heng Feng | 7c3855c | 2021-07-13 20:50:07 +0800 | [diff] [blame] | 973 | /* Coalesce contiguous windows */ |
Kai-Heng Feng | 65db040 | 2021-04-01 21:12:52 +0800 | [diff] [blame] | 974 | resource_list_for_each_entry_safe(window, n, &resources) { |
Kai-Heng Feng | 7c3855c | 2021-07-13 20:50:07 +0800 | [diff] [blame] | 975 | if (list_is_last(&window->node, &resources)) |
| 976 | break; |
| 977 | |
| 978 | next = list_next_entry(window, node); |
Kai-Heng Feng | 65db040 | 2021-04-01 21:12:52 +0800 | [diff] [blame] | 979 | offset = window->offset; |
| 980 | res = window->res; |
Kai-Heng Feng | 7c3855c | 2021-07-13 20:50:07 +0800 | [diff] [blame] | 981 | next_offset = next->offset; |
| 982 | next_res = next->res; |
| 983 | |
| 984 | if (res->flags != next_res->flags || offset != next_offset) |
| 985 | continue; |
| 986 | |
| 987 | if (res->end + 1 == next_res->start) { |
| 988 | next_res->start = res->start; |
| 989 | res->flags = res->start = res->end = 0; |
| 990 | } |
| 991 | } |
| 992 | |
| 993 | /* Add initial resources to the bus */ |
| 994 | resource_list_for_each_entry_safe(window, n, &resources) { |
| 995 | offset = window->offset; |
| 996 | res = window->res; |
| 997 | if (!res->end) |
| 998 | continue; |
| 999 | |
| 1000 | list_move_tail(&window->node, &bridge->windows); |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 1001 | |
| 1002 | if (res->flags & IORESOURCE_BUS) |
| 1003 | pci_bus_insert_busn_res(bus, bus->number, res->end); |
| 1004 | else |
| 1005 | pci_bus_add_resource(bus, res, 0); |
| 1006 | |
| 1007 | if (offset) { |
| 1008 | if (resource_type(res) == IORESOURCE_IO) |
| 1009 | fmt = " (bus address [%#06llx-%#06llx])"; |
| 1010 | else |
| 1011 | fmt = " (bus address [%#010llx-%#010llx])"; |
| 1012 | |
| 1013 | snprintf(addr, sizeof(addr), fmt, |
| 1014 | (unsigned long long)(res->start - offset), |
| 1015 | (unsigned long long)(res->end - offset)); |
| 1016 | } else |
| 1017 | addr[0] = '\0'; |
| 1018 | |
| 1019 | dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr); |
| 1020 | } |
| 1021 | |
| 1022 | down_write(&pci_bus_sem); |
| 1023 | list_add_tail(&bus->node, &pci_root_buses); |
| 1024 | up_write(&pci_bus_sem); |
| 1025 | |
| 1026 | return 0; |
| 1027 | |
| 1028 | unregister: |
| 1029 | put_device(&bridge->dev); |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 1030 | device_del(&bridge->dev); |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 1031 | |
| 1032 | free: |
| 1033 | kfree(bus); |
| 1034 | return err; |
| 1035 | } |
| 1036 | |
Gilles Buloz | 17e8f0d | 2018-05-03 15:21:44 -0500 | [diff] [blame] | 1037 | static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge) |
| 1038 | { |
| 1039 | int pos; |
| 1040 | u32 status; |
| 1041 | |
| 1042 | /* |
| 1043 | * If extended config space isn't accessible on a bridge's primary |
| 1044 | * bus, we certainly can't access it on the secondary bus. |
| 1045 | */ |
| 1046 | if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG) |
| 1047 | return false; |
| 1048 | |
| 1049 | /* |
| 1050 | * PCIe Root Ports and switch ports are PCIe on both sides, so if |
| 1051 | * extended config space is accessible on the primary, it's also |
| 1052 | * accessible on the secondary. |
| 1053 | */ |
| 1054 | if (pci_is_pcie(bridge) && |
| 1055 | (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT || |
| 1056 | pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM || |
| 1057 | pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM)) |
| 1058 | return true; |
| 1059 | |
| 1060 | /* |
| 1061 | * For the other bridge types: |
| 1062 | * - PCI-to-PCI bridges |
| 1063 | * - PCIe-to-PCI/PCI-X forward bridges |
| 1064 | * - PCI/PCI-X-to-PCIe reverse bridges |
| 1065 | * extended config space on the secondary side is only accessible |
| 1066 | * if the bridge supports PCI-X Mode 2. |
| 1067 | */ |
| 1068 | pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX); |
| 1069 | if (!pos) |
| 1070 | return false; |
| 1071 | |
| 1072 | pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status); |
| 1073 | return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ); |
| 1074 | } |
| 1075 | |
Adrian Bunk | cbd4e05 | 2008-04-18 13:53:55 -0700 | [diff] [blame] | 1076 | static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent, |
| 1077 | struct pci_dev *bridge, int busnr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1078 | { |
| 1079 | struct pci_bus *child; |
Rob Herring | 07e2929 | 2020-08-20 21:53:41 -0600 | [diff] [blame] | 1080 | struct pci_host_bridge *host; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1081 | int i; |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 1082 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1083 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1084 | /* Allocate a new bus and inherit stuff from the parent */ |
Catalin Marinas | 670ba0c | 2014-09-29 15:29:26 +0100 | [diff] [blame] | 1085 | child = pci_alloc_bus(parent); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1086 | if (!child) |
| 1087 | return NULL; |
| 1088 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1089 | child->parent = parent; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1090 | child->sysdata = parent->sysdata; |
Michael S. Tsirkin | 6e325a6 | 2006-02-14 18:52:22 +0200 | [diff] [blame] | 1091 | child->bus_flags = parent->bus_flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1092 | |
Rob Herring | 07e2929 | 2020-08-20 21:53:41 -0600 | [diff] [blame] | 1093 | host = pci_find_host_bridge(parent); |
| 1094 | if (host->child_ops) |
| 1095 | child->ops = host->child_ops; |
| 1096 | else |
| 1097 | child->ops = parent->ops; |
| 1098 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1099 | /* |
| 1100 | * Initialize some portions of the bus device, but don't register |
| 1101 | * it now as the parent is not properly set up yet. |
Greg Kroah-Hartman | fd7d1ce | 2007-05-22 22:47:54 -0400 | [diff] [blame] | 1102 | */ |
| 1103 | child->dev.class = &pcibus_class; |
Kay Sievers | 1a92713 | 2008-10-30 02:17:49 +0100 | [diff] [blame] | 1104 | dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1105 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1106 | /* Set up the primary, secondary and subordinate bus numbers */ |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 1107 | child->number = child->busn_res.start = busnr; |
| 1108 | child->primary = parent->busn_res.start; |
| 1109 | child->busn_res.end = 0xff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1110 | |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 1111 | if (!bridge) { |
| 1112 | child->dev.parent = parent->bridge; |
| 1113 | goto add_dev; |
| 1114 | } |
Yu Zhao | 3789fa8 | 2008-11-22 02:41:07 +0800 | [diff] [blame] | 1115 | |
| 1116 | child->self = bridge; |
| 1117 | child->bridge = get_device(&bridge->dev); |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 1118 | child->dev.parent = child->bridge; |
Benjamin Herrenschmidt | 98d9f30c8 | 2011-04-11 11:37:07 +1000 | [diff] [blame] | 1119 | pci_set_bus_of_node(child); |
Matthew Wilcox | 9be60ca | 2009-12-13 08:11:33 -0500 | [diff] [blame] | 1120 | pci_set_bus_speed(child); |
| 1121 | |
Gilles Buloz | 17e8f0d | 2018-05-03 15:21:44 -0500 | [diff] [blame] | 1122 | /* |
| 1123 | * Check whether extended config space is accessible on the child |
| 1124 | * bus. Note that we currently assume it is always accessible on |
| 1125 | * the root bus. |
| 1126 | */ |
| 1127 | if (!pci_bridge_child_ext_cfg_accessible(bridge)) { |
| 1128 | child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG; |
| 1129 | pci_info(child, "extended config space not accessible\n"); |
| 1130 | } |
| 1131 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1132 | /* Set up default resource pointers and names */ |
Yu Zhao | fde09c6 | 2008-11-22 02:39:32 +0800 | [diff] [blame] | 1133 | for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1134 | child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i]; |
| 1135 | child->resource[i]->name = child->name; |
| 1136 | } |
| 1137 | bridge->subordinate = child; |
| 1138 | |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 1139 | add_dev: |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 1140 | pci_set_bus_msi_domain(child); |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 1141 | ret = device_register(&child->dev); |
| 1142 | WARN_ON(ret < 0); |
| 1143 | |
Jiang Liu | 10a9574 | 2013-04-12 05:44:20 +0000 | [diff] [blame] | 1144 | pcibios_add_bus(child); |
| 1145 | |
Thierry Reding | 057bd2e | 2016-02-09 15:30:47 +0100 | [diff] [blame] | 1146 | if (child->ops->add_bus) { |
| 1147 | ret = child->ops->add_bus(child); |
| 1148 | if (WARN_ON(ret < 0)) |
| 1149 | dev_err(&child->dev, "failed to add bus: %d\n", ret); |
| 1150 | } |
| 1151 | |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 1152 | /* Create legacy_io and legacy_mem files for this bus */ |
| 1153 | pci_create_legacy_files(child); |
| 1154 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1155 | return child; |
| 1156 | } |
| 1157 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1158 | struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, |
| 1159 | int busnr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1160 | { |
| 1161 | struct pci_bus *child; |
| 1162 | |
| 1163 | child = pci_alloc_child_bus(parent, dev, busnr); |
Rajesh Shah | e4ea9bb | 2005-04-28 00:25:48 -0700 | [diff] [blame] | 1164 | if (child) { |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1165 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1166 | list_add_tail(&child->node, &parent->children); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 1167 | up_write(&pci_bus_sem); |
Rajesh Shah | e4ea9bb | 2005-04-28 00:25:48 -0700 | [diff] [blame] | 1168 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1169 | return child; |
| 1170 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1171 | EXPORT_SYMBOL(pci_add_new_bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1172 | |
Rajat Jain | f3dbd80 | 2014-09-02 16:26:00 -0700 | [diff] [blame] | 1173 | static void pci_enable_crs(struct pci_dev *pdev) |
| 1174 | { |
| 1175 | u16 root_cap = 0; |
| 1176 | |
| 1177 | /* Enable CRS Software Visibility if supported */ |
| 1178 | pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap); |
| 1179 | if (root_cap & PCI_EXP_RTCAP_CRSVIS) |
| 1180 | pcie_capability_set_word(pdev, PCI_EXP_RTCTL, |
| 1181 | PCI_EXP_RTCTL_CRSSVE); |
| 1182 | } |
| 1183 | |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 1184 | static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus, |
| 1185 | unsigned int available_buses); |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1186 | /** |
| 1187 | * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus |
| 1188 | * numbers from EA capability. |
| 1189 | * @dev: Bridge |
| 1190 | * @sec: updated with secondary bus number from EA |
| 1191 | * @sub: updated with subordinate bus number from EA |
| 1192 | * |
Subbaraya Sundeep | 73884a7 | 2019-11-04 12:27:44 +0530 | [diff] [blame] | 1193 | * If @dev is a bridge with EA capability that specifies valid secondary |
| 1194 | * and subordinate bus numbers, return true with the bus numbers in @sec |
| 1195 | * and @sub. Otherwise return false. |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1196 | */ |
| 1197 | static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub) |
| 1198 | { |
| 1199 | int ea, offset; |
| 1200 | u32 dw; |
Subbaraya Sundeep | 73884a7 | 2019-11-04 12:27:44 +0530 | [diff] [blame] | 1201 | u8 ea_sec, ea_sub; |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1202 | |
| 1203 | if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE) |
| 1204 | return false; |
| 1205 | |
| 1206 | /* find PCI EA capability in list */ |
| 1207 | ea = pci_find_capability(dev, PCI_CAP_ID_EA); |
| 1208 | if (!ea) |
| 1209 | return false; |
| 1210 | |
| 1211 | offset = ea + PCI_EA_FIRST_ENT; |
| 1212 | pci_read_config_dword(dev, offset, &dw); |
Subbaraya Sundeep | 73884a7 | 2019-11-04 12:27:44 +0530 | [diff] [blame] | 1213 | ea_sec = dw & PCI_EA_SEC_BUS_MASK; |
| 1214 | ea_sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT; |
| 1215 | if (ea_sec == 0 || ea_sub < ea_sec) |
| 1216 | return false; |
| 1217 | |
| 1218 | *sec = ea_sec; |
| 1219 | *sub = ea_sub; |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1220 | return true; |
| 1221 | } |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 1222 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1223 | /* |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 1224 | * pci_scan_bridge_extend() - Scan buses behind a bridge |
| 1225 | * @bus: Parent bus the bridge is on |
| 1226 | * @dev: Bridge itself |
| 1227 | * @max: Starting subordinate number of buses behind this bridge |
| 1228 | * @available_buses: Total number of buses available for this bridge and |
| 1229 | * the devices below. After the minimal bus space has |
| 1230 | * been allocated the remaining buses will be |
| 1231 | * distributed equally between hotplug-capable bridges. |
| 1232 | * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges |
| 1233 | * that need to be reconfigured. |
| 1234 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1235 | * If it's a bridge, configure it and scan the bus behind it. |
| 1236 | * For CardBus bridges, we don't scan behind as the devices will |
| 1237 | * be handled by the bridge driver itself. |
| 1238 | * |
| 1239 | * We need to process bridges in two passes -- first we scan those |
| 1240 | * already configured by the BIOS and after we are done with all of |
| 1241 | * them, we proceed to assigning numbers to the remaining buses in |
| 1242 | * order to avoid overlaps between old and new bus numbers. |
Mika Westerberg | 70f7880 | 2018-05-28 15:47:56 +0300 | [diff] [blame] | 1243 | * |
| 1244 | * Return: New subordinate number covering all buses behind this bridge. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1245 | */ |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 1246 | static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev, |
| 1247 | int max, unsigned int available_buses, |
| 1248 | int pass) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1249 | { |
| 1250 | struct pci_bus *child; |
| 1251 | int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS); |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1252 | u32 buses, i, j = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1253 | u16 bctl; |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 1254 | u8 primary, secondary, subordinate; |
Benjamin Herrenschmidt | a1c1989 | 2008-10-21 10:06:29 +1100 | [diff] [blame] | 1255 | int broken = 0; |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1256 | bool fixed_buses; |
| 1257 | u8 fixed_sec, fixed_sub; |
| 1258 | int next_busnr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1259 | |
Mika Westerberg | d963f65 | 2016-06-02 11:17:13 +0300 | [diff] [blame] | 1260 | /* |
| 1261 | * Make sure the bridge is powered on to be able to access config |
| 1262 | * space of devices below it. |
| 1263 | */ |
| 1264 | pm_runtime_get_sync(&dev->dev); |
| 1265 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1266 | pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses); |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 1267 | primary = buses & 0xFF; |
| 1268 | secondary = (buses >> 8) & 0xFF; |
| 1269 | subordinate = (buses >> 16) & 0xFF; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1270 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1271 | pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n", |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 1272 | secondary, subordinate, pass); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1273 | |
Yinghai Lu | 71f6bd4 | 2012-01-30 12:25:24 +0100 | [diff] [blame] | 1274 | if (!primary && (primary != bus->number) && secondary && subordinate) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1275 | pci_warn(dev, "Primary bus is hard wired to 0\n"); |
Yinghai Lu | 71f6bd4 | 2012-01-30 12:25:24 +0100 | [diff] [blame] | 1276 | primary = bus->number; |
| 1277 | } |
| 1278 | |
Benjamin Herrenschmidt | a1c1989 | 2008-10-21 10:06:29 +1100 | [diff] [blame] | 1279 | /* Check if setup is sensible at all */ |
| 1280 | if (!pass && |
Yinghai Lu | 1965f66 | 2012-09-10 17:19:33 -0700 | [diff] [blame] | 1281 | (primary != bus->number || secondary <= bus->number || |
Bjorn Helgaas | 12d8706 | 2014-09-19 11:08:40 -0600 | [diff] [blame] | 1282 | secondary > subordinate)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1283 | pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n", |
Yinghai Lu | 1965f66 | 2012-09-10 17:19:33 -0700 | [diff] [blame] | 1284 | secondary, subordinate); |
Benjamin Herrenschmidt | a1c1989 | 2008-10-21 10:06:29 +1100 | [diff] [blame] | 1285 | broken = 1; |
| 1286 | } |
| 1287 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1288 | /* |
| 1289 | * Disable Master-Abort Mode during probing to avoid reporting of |
| 1290 | * bus errors in some architectures. |
| 1291 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1292 | pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl); |
| 1293 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, |
| 1294 | bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT); |
| 1295 | |
Rajat Jain | f3dbd80 | 2014-09-02 16:26:00 -0700 | [diff] [blame] | 1296 | pci_enable_crs(dev); |
| 1297 | |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 1298 | if ((secondary || subordinate) && !pcibios_assign_all_busses() && |
| 1299 | !is_cardbus && !broken) { |
| 1300 | unsigned int cmax; |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1301 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1302 | /* |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1303 | * Bus already configured by firmware, process it in the |
| 1304 | * first pass and just note the configuration. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1305 | */ |
| 1306 | if (pass) |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 1307 | goto out; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1308 | |
| 1309 | /* |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1310 | * The bus might already exist for two reasons: Either we |
| 1311 | * are rescanning the bus or the bus is reachable through |
| 1312 | * more than one bridge. The second case can happen with |
| 1313 | * the i450NX chipset. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1314 | */ |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 1315 | child = pci_find_bus(pci_domain_nr(bus), secondary); |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 1316 | if (!child) { |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 1317 | child = pci_add_new_bus(bus, dev, secondary); |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 1318 | if (!child) |
| 1319 | goto out; |
Bjorn Helgaas | 99ddd55 | 2010-03-16 15:52:58 -0600 | [diff] [blame] | 1320 | child->primary = primary; |
Yinghai Lu | bc76b73 | 2012-05-17 18:51:13 -0700 | [diff] [blame] | 1321 | pci_bus_insert_busn_res(child, secondary, subordinate); |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 1322 | child->bridge_ctl = bctl; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1323 | } |
| 1324 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1325 | cmax = pci_scan_child_bus(child); |
Andreas Noever | c95b0bd | 2014-01-23 21:59:27 +0100 | [diff] [blame] | 1326 | if (cmax > subordinate) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1327 | pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n", |
Andreas Noever | c95b0bd | 2014-01-23 21:59:27 +0100 | [diff] [blame] | 1328 | subordinate, cmax); |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1329 | |
| 1330 | /* Subordinate should equal child->busn_res.end */ |
Andreas Noever | c95b0bd | 2014-01-23 21:59:27 +0100 | [diff] [blame] | 1331 | if (subordinate > max) |
| 1332 | max = subordinate; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1333 | } else { |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1334 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1335 | /* |
| 1336 | * We need to assign a number to this bus which we always |
| 1337 | * do in the second pass. |
| 1338 | */ |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 1339 | if (!pass) { |
Andreas Noever | 619c8c3 | 2014-01-23 21:59:23 +0100 | [diff] [blame] | 1340 | if (pcibios_assign_all_busses() || broken || is_cardbus) |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1341 | |
| 1342 | /* |
| 1343 | * Temporarily disable forwarding of the |
| 1344 | * configuration cycles on all bridges in |
| 1345 | * this bus segment to avoid possible |
| 1346 | * conflicts in the second pass between two |
| 1347 | * bridges programmed with overlapping bus |
| 1348 | * ranges. |
| 1349 | */ |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 1350 | pci_write_config_dword(dev, PCI_PRIMARY_BUS, |
| 1351 | buses & ~0xffffff); |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 1352 | goto out; |
Ivan Kokshaysky | 12f44f4 | 2005-09-22 21:06:31 -0700 | [diff] [blame] | 1353 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1354 | |
| 1355 | /* Clear errors */ |
| 1356 | pci_write_config_word(dev, PCI_STATUS, 0xffff); |
| 1357 | |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1358 | /* Read bus numbers from EA Capability (if present) */ |
| 1359 | fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub); |
| 1360 | if (fixed_buses) |
| 1361 | next_busnr = fixed_sec; |
| 1362 | else |
| 1363 | next_busnr = max + 1; |
| 1364 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1365 | /* |
| 1366 | * Prevent assigning a bus number that already exists. |
| 1367 | * This can happen when a bridge is hot-plugged, so in this |
| 1368 | * case we only re-scan this bus. |
| 1369 | */ |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1370 | child = pci_find_bus(pci_domain_nr(bus), next_busnr); |
Tiejun Chen | b1a98b6 | 2011-06-02 11:02:50 +0800 | [diff] [blame] | 1371 | if (!child) { |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1372 | child = pci_add_new_bus(bus, dev, next_busnr); |
Tiejun Chen | b1a98b6 | 2011-06-02 11:02:50 +0800 | [diff] [blame] | 1373 | if (!child) |
| 1374 | goto out; |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1375 | pci_bus_insert_busn_res(child, next_busnr, |
Mika Westerberg | a20c7f3 | 2017-10-13 21:35:43 +0300 | [diff] [blame] | 1376 | bus->busn_res.end); |
Tiejun Chen | b1a98b6 | 2011-06-02 11:02:50 +0800 | [diff] [blame] | 1377 | } |
Andreas Noever | 9a4d7d8 | 2014-01-23 21:59:21 +0100 | [diff] [blame] | 1378 | max++; |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 1379 | if (available_buses) |
| 1380 | available_buses--; |
| 1381 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1382 | buses = (buses & 0xff000000) |
| 1383 | | ((unsigned int)(child->primary) << 0) |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 1384 | | ((unsigned int)(child->busn_res.start) << 8) |
| 1385 | | ((unsigned int)(child->busn_res.end) << 16); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1386 | |
| 1387 | /* |
| 1388 | * yenta.c forces a secondary latency timer of 176. |
| 1389 | * Copy that behaviour here. |
| 1390 | */ |
| 1391 | if (is_cardbus) { |
| 1392 | buses &= ~0xff000000; |
| 1393 | buses |= CARDBUS_LATENCY_TIMER << 24; |
| 1394 | } |
Jesper Juhl | 7c867c8 | 2011-01-24 21:14:33 +0100 | [diff] [blame] | 1395 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1396 | /* We need to blast all three values with a single write */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1397 | pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses); |
| 1398 | |
| 1399 | if (!is_cardbus) { |
Gary Hade | 1194925 | 2007-10-08 16:24:16 -0700 | [diff] [blame] | 1400 | child->bridge_ctl = bctl; |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 1401 | max = pci_scan_child_bus_extend(child, available_buses); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1402 | } else { |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1403 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1404 | /* |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1405 | * For CardBus bridges, we leave 4 bus numbers as |
| 1406 | * cards with a PCI-to-PCI bridge can be inserted |
| 1407 | * later. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1408 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1409 | for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) { |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1410 | struct pci_bus *parent = bus; |
Rajesh Shah | cc57450 | 2005-04-28 00:25:47 -0700 | [diff] [blame] | 1411 | if (pci_find_bus(pci_domain_nr(bus), |
| 1412 | max+i+1)) |
| 1413 | break; |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1414 | while (parent->parent) { |
| 1415 | if ((!pcibios_assign_all_busses()) && |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 1416 | (parent->busn_res.end > max) && |
| 1417 | (parent->busn_res.end <= max+i)) { |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1418 | j = 1; |
| 1419 | } |
| 1420 | parent = parent->parent; |
| 1421 | } |
| 1422 | if (j) { |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1423 | |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1424 | /* |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1425 | * Often, there are two CardBus |
| 1426 | * bridges -- try to leave one |
| 1427 | * valid bus number for each one. |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1428 | */ |
| 1429 | i /= 2; |
| 1430 | break; |
| 1431 | } |
| 1432 | } |
Rajesh Shah | cc57450 | 2005-04-28 00:25:47 -0700 | [diff] [blame] | 1433 | max += i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1434 | } |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1435 | |
Subbaraya Sundeep | 2dbce59 | 2018-11-19 18:44:32 +0530 | [diff] [blame] | 1436 | /* |
| 1437 | * Set subordinate bus number to its real value. |
| 1438 | * If fixed subordinate bus number exists from EA |
| 1439 | * capability then use it. |
| 1440 | */ |
| 1441 | if (fixed_buses) |
| 1442 | max = fixed_sub; |
Yinghai Lu | bc76b73 | 2012-05-17 18:51:13 -0700 | [diff] [blame] | 1443 | pci_bus_update_busn_res_end(child, max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1444 | pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max); |
| 1445 | } |
| 1446 | |
Gary Hade | cb3576f | 2008-02-08 14:00:52 -0800 | [diff] [blame] | 1447 | sprintf(child->name, |
| 1448 | (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"), |
| 1449 | pci_domain_nr(bus), child->number); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1450 | |
Mika Westerberg | e412d63 | 2018-05-24 13:23:52 -0500 | [diff] [blame] | 1451 | /* Check that all devices are accessible */ |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1452 | while (bus->parent) { |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 1453 | if ((child->busn_res.end > bus->busn_res.end) || |
| 1454 | (child->number > bus->busn_res.end) || |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1455 | (child->number < bus->number) || |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 1456 | (child->busn_res.end < bus->number)) { |
Mika Westerberg | e412d63 | 2018-05-24 13:23:52 -0500 | [diff] [blame] | 1457 | dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n", |
| 1458 | &child->busn_res); |
| 1459 | break; |
Dominik Brodowski | 4988794 | 2005-12-08 16:53:12 +0100 | [diff] [blame] | 1460 | } |
| 1461 | bus = bus->parent; |
| 1462 | } |
| 1463 | |
Ralf Baechle | bbe8f9a | 2006-02-14 16:23:57 +0000 | [diff] [blame] | 1464 | out: |
| 1465 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl); |
| 1466 | |
Mika Westerberg | d963f65 | 2016-06-02 11:17:13 +0300 | [diff] [blame] | 1467 | pm_runtime_put(&dev->dev); |
| 1468 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1469 | return max; |
| 1470 | } |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 1471 | |
| 1472 | /* |
| 1473 | * pci_scan_bridge() - Scan buses behind a bridge |
| 1474 | * @bus: Parent bus the bridge is on |
| 1475 | * @dev: Bridge itself |
| 1476 | * @max: Starting subordinate number of buses behind this bridge |
| 1477 | * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges |
| 1478 | * that need to be reconfigured. |
| 1479 | * |
| 1480 | * If it's a bridge, configure it and scan the bus behind it. |
| 1481 | * For CardBus bridges, we don't scan behind as the devices will |
| 1482 | * be handled by the bridge driver itself. |
| 1483 | * |
| 1484 | * We need to process bridges in two passes -- first we scan those |
| 1485 | * already configured by the BIOS and after we are done with all of |
| 1486 | * them, we proceed to assigning numbers to the remaining buses in |
| 1487 | * order to avoid overlaps between old and new bus numbers. |
Mika Westerberg | 70f7880 | 2018-05-28 15:47:56 +0300 | [diff] [blame] | 1488 | * |
| 1489 | * Return: New subordinate number covering all buses behind this bridge. |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 1490 | */ |
| 1491 | int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass) |
| 1492 | { |
| 1493 | return pci_scan_bridge_extend(bus, dev, max, 0, pass); |
| 1494 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1495 | EXPORT_SYMBOL(pci_scan_bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1496 | |
| 1497 | /* |
| 1498 | * Read interrupt line and base address registers. |
| 1499 | * The architecture-dependent code can tweak these, of course. |
| 1500 | */ |
| 1501 | static void pci_read_irq(struct pci_dev *dev) |
| 1502 | { |
| 1503 | unsigned char irq; |
| 1504 | |
KarimAllah Ahmed | be20f6b | 2018-01-17 19:30:29 +0100 | [diff] [blame] | 1505 | /* VFs are not allowed to use INTx, so skip the config reads */ |
| 1506 | if (dev->is_virtfn) { |
| 1507 | dev->pin = 0; |
| 1508 | dev->irq = 0; |
| 1509 | return; |
| 1510 | } |
| 1511 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1512 | pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq); |
Kristen Accardi | ffeff78 | 2005-11-02 16:24:32 -0800 | [diff] [blame] | 1513 | dev->pin = irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1514 | if (irq) |
| 1515 | pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); |
| 1516 | dev->irq = irq; |
| 1517 | } |
| 1518 | |
Benjamin Herrenschmidt | bb209c8 | 2010-01-26 17:10:03 +0000 | [diff] [blame] | 1519 | void set_pcie_port_type(struct pci_dev *pdev) |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1520 | { |
| 1521 | int pos; |
| 1522 | u16 reg16; |
Yijing Wang | d0751b9 | 2015-05-21 15:05:02 +0800 | [diff] [blame] | 1523 | int type; |
| 1524 | struct pci_dev *parent; |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1525 | |
| 1526 | pos = pci_find_capability(pdev, PCI_CAP_ID_EXP); |
| 1527 | if (!pos) |
| 1528 | return; |
Bjorn Helgaas | 51ebfc9 | 2017-01-11 09:11:53 -0600 | [diff] [blame] | 1529 | |
Kenji Kaneshige | 0efea00 | 2009-11-05 12:05:11 +0900 | [diff] [blame] | 1530 | pdev->pcie_cap = pos; |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1531 | pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); |
Yijing Wang | 786e228 | 2012-07-24 17:20:02 +0800 | [diff] [blame] | 1532 | pdev->pcie_flags_reg = reg16; |
Amey Narkhede | 6913924 | 2021-08-17 23:34:52 +0530 | [diff] [blame] | 1533 | pci_read_config_dword(pdev, pos + PCI_EXP_DEVCAP, &pdev->devcap); |
| 1534 | pdev->pcie_mpss = FIELD_GET(PCI_EXP_DEVCAP_PAYLOAD, pdev->devcap); |
Yijing Wang | d0751b9 | 2015-05-21 15:05:02 +0800 | [diff] [blame] | 1535 | |
Mika Westerberg | ca78410 | 2019-08-22 11:55:53 +0300 | [diff] [blame] | 1536 | parent = pci_upstream_bridge(pdev); |
| 1537 | if (!parent) |
| 1538 | return; |
| 1539 | |
Yijing Wang | d0751b9 | 2015-05-21 15:05:02 +0800 | [diff] [blame] | 1540 | /* |
Mika Westerberg | ca78410 | 2019-08-22 11:55:53 +0300 | [diff] [blame] | 1541 | * Some systems do not identify their upstream/downstream ports |
| 1542 | * correctly so detect impossible configurations here and correct |
| 1543 | * the port type accordingly. |
Yijing Wang | d0751b9 | 2015-05-21 15:05:02 +0800 | [diff] [blame] | 1544 | */ |
| 1545 | type = pci_pcie_type(pdev); |
Mika Westerberg | ca78410 | 2019-08-22 11:55:53 +0300 | [diff] [blame] | 1546 | if (type == PCI_EXP_TYPE_DOWNSTREAM) { |
Yijing Wang | b35b1df | 2015-08-17 18:47:58 +0800 | [diff] [blame] | 1547 | /* |
Mika Westerberg | ca78410 | 2019-08-22 11:55:53 +0300 | [diff] [blame] | 1548 | * If pdev claims to be downstream port but the parent |
| 1549 | * device is also downstream port assume pdev is actually |
| 1550 | * upstream port. |
Yijing Wang | b35b1df | 2015-08-17 18:47:58 +0800 | [diff] [blame] | 1551 | */ |
Mika Westerberg | ca78410 | 2019-08-22 11:55:53 +0300 | [diff] [blame] | 1552 | if (pcie_downstream_port(parent)) { |
| 1553 | pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n"); |
| 1554 | pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE; |
| 1555 | pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM; |
| 1556 | } |
| 1557 | } else if (type == PCI_EXP_TYPE_UPSTREAM) { |
| 1558 | /* |
| 1559 | * If pdev claims to be upstream port but the parent |
| 1560 | * device is also upstream port assume pdev is actually |
| 1561 | * downstream port. |
| 1562 | */ |
| 1563 | if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) { |
| 1564 | pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n"); |
| 1565 | pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE; |
| 1566 | pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM; |
| 1567 | } |
Yijing Wang | d0751b9 | 2015-05-21 15:05:02 +0800 | [diff] [blame] | 1568 | } |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1569 | } |
| 1570 | |
Benjamin Herrenschmidt | bb209c8 | 2010-01-26 17:10:03 +0000 | [diff] [blame] | 1571 | void set_pcie_hotplug_bridge(struct pci_dev *pdev) |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 1572 | { |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 1573 | u32 reg32; |
| 1574 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1575 | pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, ®32); |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 1576 | if (reg32 & PCI_EXP_SLTCAP_HPC) |
| 1577 | pdev->is_hotplug_bridge = 1; |
| 1578 | } |
| 1579 | |
Lukas Wunner | 8531e28 | 2017-03-10 21:23:45 +0100 | [diff] [blame] | 1580 | static void set_pcie_thunderbolt(struct pci_dev *dev) |
| 1581 | { |
Andy Shevchenko | d2c64f9 | 2021-11-15 13:29:02 +0200 | [diff] [blame^] | 1582 | u16 vsec; |
Lukas Wunner | 8531e28 | 2017-03-10 21:23:45 +0100 | [diff] [blame] | 1583 | |
Andy Shevchenko | d2c64f9 | 2021-11-15 13:29:02 +0200 | [diff] [blame^] | 1584 | /* Is the device part of a Thunderbolt controller? */ |
| 1585 | vsec = pci_find_vsec_capability(dev, PCI_VENDOR_ID_INTEL, PCI_VSEC_ID_INTEL_TBT); |
| 1586 | if (vsec) |
| 1587 | dev->is_thunderbolt = 1; |
Lukas Wunner | 8531e28 | 2017-03-10 21:23:45 +0100 | [diff] [blame] | 1588 | } |
| 1589 | |
Mika Westerberg | 617654a | 2018-08-16 12:28:48 +0300 | [diff] [blame] | 1590 | static void set_pcie_untrusted(struct pci_dev *dev) |
| 1591 | { |
| 1592 | struct pci_dev *parent; |
| 1593 | |
| 1594 | /* |
| 1595 | * If the upstream bridge is untrusted we treat this device |
| 1596 | * untrusted as well. |
| 1597 | */ |
| 1598 | parent = pci_upstream_bridge(dev); |
Rajat Jain | 99b50be | 2020-07-07 15:46:03 -0700 | [diff] [blame] | 1599 | if (parent && (parent->untrusted || parent->external_facing)) |
Mika Westerberg | 617654a | 2018-08-16 12:28:48 +0300 | [diff] [blame] | 1600 | dev->untrusted = true; |
| 1601 | } |
| 1602 | |
Rajat Jain | c037b6c | 2021-05-24 10:18:12 -0700 | [diff] [blame] | 1603 | static void pci_set_removable(struct pci_dev *dev) |
| 1604 | { |
| 1605 | struct pci_dev *parent = pci_upstream_bridge(dev); |
| 1606 | |
| 1607 | /* |
| 1608 | * We (only) consider everything downstream from an external_facing |
| 1609 | * device to be removable by the user. We're mainly concerned with |
| 1610 | * consumer platforms with user accessible thunderbolt ports that are |
| 1611 | * vulnerable to DMA attacks, and we expect those ports to be marked by |
| 1612 | * the firmware as external_facing. Devices in traditional hotplug |
| 1613 | * slots can technically be removed, but the expectation is that unless |
| 1614 | * the port is marked with external_facing, such devices are less |
| 1615 | * accessible to user / may not be removed by end user, and thus not |
| 1616 | * exposed as "removable" to userspace. |
| 1617 | */ |
| 1618 | if (parent && |
| 1619 | (parent->external_facing || dev_is_removable(&parent->dev))) |
| 1620 | dev_set_removable(&dev->dev, DEVICE_REMOVABLE); |
| 1621 | } |
| 1622 | |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1623 | /** |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1624 | * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config? |
Alex Williamson | 78916b0 | 2014-05-05 14:20:51 -0600 | [diff] [blame] | 1625 | * @dev: PCI device |
| 1626 | * |
| 1627 | * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that |
| 1628 | * when forwarding a type1 configuration request the bridge must check that |
| 1629 | * the extended register address field is zero. The bridge is not permitted |
| 1630 | * to forward the transactions and must handle it as an Unsupported Request. |
| 1631 | * Some bridges do not follow this rule and simply drop the extended register |
| 1632 | * bits, resulting in the standard config space being aliased, every 256 |
| 1633 | * bytes across the entire configuration space. Test for this condition by |
| 1634 | * comparing the first dword of each potential alias to the vendor/device ID. |
| 1635 | * Known offenders: |
| 1636 | * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03) |
| 1637 | * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40) |
| 1638 | */ |
| 1639 | static bool pci_ext_cfg_is_aliased(struct pci_dev *dev) |
| 1640 | { |
| 1641 | #ifdef CONFIG_PCI_QUIRKS |
| 1642 | int pos; |
| 1643 | u32 header, tmp; |
| 1644 | |
| 1645 | pci_read_config_dword(dev, PCI_VENDOR_ID, &header); |
| 1646 | |
| 1647 | for (pos = PCI_CFG_SPACE_SIZE; |
| 1648 | pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) { |
| 1649 | if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL |
| 1650 | || header != tmp) |
| 1651 | return false; |
| 1652 | } |
| 1653 | |
| 1654 | return true; |
| 1655 | #else |
| 1656 | return false; |
| 1657 | #endif |
| 1658 | } |
| 1659 | |
| 1660 | /** |
Mauro Carvalho Chehab | 2f0cd59 | 2020-10-23 18:33:10 +0200 | [diff] [blame] | 1661 | * pci_cfg_space_size_ext - Get the configuration space size of the PCI device |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1662 | * @dev: PCI device |
| 1663 | * |
| 1664 | * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices |
| 1665 | * have 4096 bytes. Even if the device is capable, that doesn't mean we can |
| 1666 | * access it. Maybe we don't have a way to generate extended config space |
| 1667 | * accesses, or the device is behind a reverse Express bridge. So we try |
| 1668 | * reading the dword at 0x100 which must either be 0 or a valid extended |
| 1669 | * capability header. |
| 1670 | */ |
| 1671 | static int pci_cfg_space_size_ext(struct pci_dev *dev) |
| 1672 | { |
| 1673 | u32 status; |
| 1674 | int pos = PCI_CFG_SPACE_SIZE; |
| 1675 | |
| 1676 | if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL) |
Bjorn Helgaas | 8e5a395 | 2015-12-07 18:21:10 -0600 | [diff] [blame] | 1677 | return PCI_CFG_SPACE_SIZE; |
Alex Williamson | 78916b0 | 2014-05-05 14:20:51 -0600 | [diff] [blame] | 1678 | if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev)) |
Bjorn Helgaas | 8e5a395 | 2015-12-07 18:21:10 -0600 | [diff] [blame] | 1679 | return PCI_CFG_SPACE_SIZE; |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1680 | |
| 1681 | return PCI_CFG_SPACE_EXP_SIZE; |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1682 | } |
| 1683 | |
| 1684 | int pci_cfg_space_size(struct pci_dev *dev) |
| 1685 | { |
| 1686 | int pos; |
| 1687 | u32 status; |
| 1688 | u16 class; |
| 1689 | |
KarimAllah Ahmed | 975bb8b | 2018-10-11 11:49:58 -0500 | [diff] [blame] | 1690 | #ifdef CONFIG_PCI_IOV |
Alex Williamson | 06013b6 | 2019-06-13 16:57:20 -0600 | [diff] [blame] | 1691 | /* |
| 1692 | * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to |
| 1693 | * implement a PCIe capability and therefore must implement extended |
| 1694 | * config space. We can skip the NO_EXTCFG test below and the |
| 1695 | * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of |
| 1696 | * the fact that the SR-IOV capability on the PF resides in extended |
| 1697 | * config space and must be accessible and non-aliased to have enabled |
| 1698 | * support for this VF. This is a micro performance optimization for |
| 1699 | * systems supporting many VFs. |
| 1700 | */ |
| 1701 | if (dev->is_virtfn) |
| 1702 | return PCI_CFG_SPACE_EXP_SIZE; |
KarimAllah Ahmed | 975bb8b | 2018-10-11 11:49:58 -0500 | [diff] [blame] | 1703 | #endif |
| 1704 | |
Gilles Buloz | 17e8f0d | 2018-05-03 15:21:44 -0500 | [diff] [blame] | 1705 | if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG) |
| 1706 | return PCI_CFG_SPACE_SIZE; |
| 1707 | |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1708 | class = dev->class >> 8; |
| 1709 | if (class == PCI_CLASS_BRIDGE_HOST) |
| 1710 | return pci_cfg_space_size_ext(dev); |
| 1711 | |
Bjorn Helgaas | 8e5a395 | 2015-12-07 18:21:10 -0600 | [diff] [blame] | 1712 | if (pci_is_pcie(dev)) |
| 1713 | return pci_cfg_space_size_ext(dev); |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1714 | |
Bjorn Helgaas | 8e5a395 | 2015-12-07 18:21:10 -0600 | [diff] [blame] | 1715 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
| 1716 | if (!pos) |
| 1717 | return PCI_CFG_SPACE_SIZE; |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1718 | |
Bjorn Helgaas | 8e5a395 | 2015-12-07 18:21:10 -0600 | [diff] [blame] | 1719 | pci_read_config_dword(dev, pos + PCI_X_STATUS, &status); |
| 1720 | if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)) |
| 1721 | return pci_cfg_space_size_ext(dev); |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1722 | |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1723 | return PCI_CFG_SPACE_SIZE; |
| 1724 | } |
| 1725 | |
KarimAllah Ahmed | cf0921b | 2018-03-19 21:06:00 +0100 | [diff] [blame] | 1726 | static u32 pci_class(struct pci_dev *dev) |
| 1727 | { |
| 1728 | u32 class; |
| 1729 | |
| 1730 | #ifdef CONFIG_PCI_IOV |
| 1731 | if (dev->is_virtfn) |
| 1732 | return dev->physfn->sriov->class; |
| 1733 | #endif |
| 1734 | pci_read_config_dword(dev, PCI_CLASS_REVISION, &class); |
| 1735 | return class; |
| 1736 | } |
| 1737 | |
| 1738 | static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device) |
| 1739 | { |
| 1740 | #ifdef CONFIG_PCI_IOV |
| 1741 | if (dev->is_virtfn) { |
| 1742 | *vendor = dev->physfn->sriov->subsystem_vendor; |
| 1743 | *device = dev->physfn->sriov->subsystem_device; |
| 1744 | return; |
| 1745 | } |
| 1746 | #endif |
| 1747 | pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor); |
| 1748 | pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device); |
| 1749 | } |
| 1750 | |
| 1751 | static u8 pci_hdr_type(struct pci_dev *dev) |
| 1752 | { |
| 1753 | u8 hdr_type; |
| 1754 | |
| 1755 | #ifdef CONFIG_PCI_IOV |
| 1756 | if (dev->is_virtfn) |
| 1757 | return dev->physfn->sriov->hdr_type; |
| 1758 | #endif |
| 1759 | pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type); |
| 1760 | return hdr_type; |
| 1761 | } |
| 1762 | |
Bartlomiej Zolnierkiewicz | 01abc2a | 2007-04-23 23:19:36 +0200 | [diff] [blame] | 1763 | #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED) |
Randy Dunlap | 76e6a1d | 2006-12-29 16:47:29 -0800 | [diff] [blame] | 1764 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1765 | /** |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1766 | * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability |
Piotr Gregor | 99b3c58 | 2017-05-26 22:02:25 +0100 | [diff] [blame] | 1767 | * @dev: PCI device |
| 1768 | * |
| 1769 | * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this |
| 1770 | * at enumeration-time to avoid modifying PCI_COMMAND at run-time. |
| 1771 | */ |
| 1772 | static int pci_intx_mask_broken(struct pci_dev *dev) |
| 1773 | { |
| 1774 | u16 orig, toggle, new; |
| 1775 | |
| 1776 | pci_read_config_word(dev, PCI_COMMAND, &orig); |
| 1777 | toggle = orig ^ PCI_COMMAND_INTX_DISABLE; |
| 1778 | pci_write_config_word(dev, PCI_COMMAND, toggle); |
| 1779 | pci_read_config_word(dev, PCI_COMMAND, &new); |
| 1780 | |
| 1781 | pci_write_config_word(dev, PCI_COMMAND, orig); |
| 1782 | |
| 1783 | /* |
| 1784 | * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI |
| 1785 | * r2.3, so strictly speaking, a device is not *broken* if it's not |
| 1786 | * writable. But we'll live with the misnomer for now. |
| 1787 | */ |
| 1788 | if (new != toggle) |
| 1789 | return 1; |
| 1790 | return 0; |
| 1791 | } |
| 1792 | |
Sinan Kaya | 11eb0e0 | 2018-06-04 22:16:09 -0400 | [diff] [blame] | 1793 | static void early_dump_pci_device(struct pci_dev *pdev) |
| 1794 | { |
| 1795 | u32 value[256 / 4]; |
| 1796 | int i; |
| 1797 | |
| 1798 | pci_info(pdev, "config space:\n"); |
| 1799 | |
| 1800 | for (i = 0; i < 256; i += 4) |
| 1801 | pci_read_config_dword(pdev, i, &value[i / 4]); |
| 1802 | |
| 1803 | print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1, |
| 1804 | value, 256, false); |
| 1805 | } |
| 1806 | |
Piotr Gregor | 99b3c58 | 2017-05-26 22:02:25 +0100 | [diff] [blame] | 1807 | /** |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1808 | * pci_setup_device - Fill in class and map information of a device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1809 | * @dev: the device structure to fill |
| 1810 | * |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1811 | * Initialize the device structure with information about the device's |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1812 | * vendor,class,memory and IO-space addresses, IRQ lines etc. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1813 | * Called at initialisation of the PCI subsystem and by CardBus services. |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1814 | * Returns 0 on success and negative if unknown type of device (not normal, |
| 1815 | * bridge or CardBus). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1816 | */ |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1817 | int pci_setup_device(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1818 | { |
| 1819 | u32 class; |
Bjorn Helgaas | b84106b | 2016-02-25 14:35:57 -0600 | [diff] [blame] | 1820 | u16 cmd; |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1821 | u8 hdr_type; |
Gabe Black | bc577d2 | 2009-10-06 10:45:19 -0500 | [diff] [blame] | 1822 | int pos = 0; |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 1823 | struct pci_bus_region region; |
| 1824 | struct resource *res; |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1825 | |
KarimAllah Ahmed | cf0921b | 2018-03-19 21:06:00 +0100 | [diff] [blame] | 1826 | hdr_type = pci_hdr_type(dev); |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1827 | |
| 1828 | dev->sysdata = dev->bus->sysdata; |
| 1829 | dev->dev.parent = dev->bus->bridge; |
| 1830 | dev->dev.bus = &pci_bus_type; |
| 1831 | dev->hdr_type = hdr_type & 0x7f; |
| 1832 | dev->multifunction = !!(hdr_type & 0x80); |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1833 | dev->error_state = pci_channel_io_normal; |
| 1834 | set_pcie_port_type(dev); |
| 1835 | |
Shanker Donthineni | 375553a | 2021-08-17 23:34:58 +0530 | [diff] [blame] | 1836 | pci_set_of_node(dev); |
| 1837 | pci_set_acpi_fwnode(dev); |
| 1838 | |
Yijing Wang | 017ffe6 | 2015-07-17 17:16:32 +0800 | [diff] [blame] | 1839 | pci_dev_assign_slot(dev); |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1840 | |
| 1841 | /* |
| 1842 | * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer) |
| 1843 | * set this higher, assuming the system even supports it. |
| 1844 | */ |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1845 | dev->dma_mask = 0xffffffff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1846 | |
Greg Kroah-Hartman | eebfcfb | 2008-07-02 13:24:49 -0700 | [diff] [blame] | 1847 | dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus), |
| 1848 | dev->bus->number, PCI_SLOT(dev->devfn), |
| 1849 | PCI_FUNC(dev->devfn)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1850 | |
KarimAllah Ahmed | cf0921b | 2018-03-19 21:06:00 +0100 | [diff] [blame] | 1851 | class = pci_class(dev); |
| 1852 | |
Auke Kok | b8a3a52 | 2007-06-08 15:46:30 -0700 | [diff] [blame] | 1853 | dev->revision = class & 0xff; |
Yinghai Lu | 2dd8ba9 | 2012-02-19 14:50:12 -0800 | [diff] [blame] | 1854 | dev->class = class >> 8; /* upper 3 bytes */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1855 | |
Sinan Kaya | 11eb0e0 | 2018-06-04 22:16:09 -0400 | [diff] [blame] | 1856 | if (pci_early_dump) |
| 1857 | early_dump_pci_device(dev); |
| 1858 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1859 | /* Need to have dev->class ready */ |
Yu Zhao | 853346e | 2009-03-21 22:05:11 +0800 | [diff] [blame] | 1860 | dev->cfg_size = pci_cfg_space_size(dev); |
| 1861 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1862 | /* Need to have dev->cfg_size ready */ |
Lukas Wunner | 8531e28 | 2017-03-10 21:23:45 +0100 | [diff] [blame] | 1863 | set_pcie_thunderbolt(dev); |
| 1864 | |
Mika Westerberg | 617654a | 2018-08-16 12:28:48 +0300 | [diff] [blame] | 1865 | set_pcie_untrusted(dev); |
| 1866 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1867 | /* "Unknown power state" */ |
Daniel Ritz | 3fe9d19 | 2005-08-17 15:32:19 -0700 | [diff] [blame] | 1868 | dev->current_state = PCI_UNKNOWN; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1869 | |
| 1870 | /* Early fixups, before probing the BARs */ |
| 1871 | pci_fixup_device(pci_fixup_early, dev); |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1872 | |
Rajat Jain | c037b6c | 2021-05-24 10:18:12 -0700 | [diff] [blame] | 1873 | pci_set_removable(dev); |
| 1874 | |
Tiezhu Yang | b7360f6 | 2020-07-27 15:06:55 +0800 | [diff] [blame] | 1875 | pci_info(dev, "[%04x:%04x] type %02x class %#08x\n", |
| 1876 | dev->vendor, dev->device, dev->hdr_type, dev->class); |
| 1877 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1878 | /* Device class may be changed after fixup */ |
Yu Zhao | f79b1b1 | 2009-05-28 00:25:05 +0800 | [diff] [blame] | 1879 | class = dev->class >> 8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1880 | |
Jiaxun Yang | b6caa1d | 2020-05-26 17:21:12 +0800 | [diff] [blame] | 1881 | if (dev->non_compliant_bars && !dev->mmio_always_on) { |
Bjorn Helgaas | b84106b | 2016-02-25 14:35:57 -0600 | [diff] [blame] | 1882 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 1883 | if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1884 | pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n"); |
Bjorn Helgaas | b84106b | 2016-02-25 14:35:57 -0600 | [diff] [blame] | 1885 | cmd &= ~PCI_COMMAND_IO; |
| 1886 | cmd &= ~PCI_COMMAND_MEMORY; |
| 1887 | pci_write_config_word(dev, PCI_COMMAND, cmd); |
| 1888 | } |
| 1889 | } |
| 1890 | |
Piotr Gregor | 99b3c58 | 2017-05-26 22:02:25 +0100 | [diff] [blame] | 1891 | dev->broken_intx_masking = pci_intx_mask_broken(dev); |
| 1892 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1893 | switch (dev->hdr_type) { /* header type */ |
| 1894 | case PCI_HEADER_TYPE_NORMAL: /* standard header */ |
| 1895 | if (class == PCI_CLASS_BRIDGE_PCI) |
| 1896 | goto bad; |
| 1897 | pci_read_irq(dev); |
| 1898 | pci_read_bases(dev, 6, PCI_ROM_ADDRESS); |
KarimAllah Ahmed | cf0921b | 2018-03-19 21:06:00 +0100 | [diff] [blame] | 1899 | |
| 1900 | pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device); |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 1901 | |
| 1902 | /* |
Bjorn Helgaas | 075eb9e | 2014-03-05 14:07:03 -0700 | [diff] [blame] | 1903 | * Do the ugly legacy mode stuff here rather than broken chip |
| 1904 | * quirk code. Legacy mode ATA controllers have fixed |
| 1905 | * addresses. These are not always echoed in BAR0-3, and |
| 1906 | * BAR0-3 in a few cases contain junk! |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 1907 | */ |
| 1908 | if (class == PCI_CLASS_STORAGE_IDE) { |
| 1909 | u8 progif; |
| 1910 | pci_read_config_byte(dev, PCI_CLASS_PROG, &progif); |
| 1911 | if ((progif & 1) == 0) { |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 1912 | region.start = 0x1F0; |
| 1913 | region.end = 0x1F7; |
| 1914 | res = &dev->resource[0]; |
| 1915 | res->flags = LEGACY_IO_RESOURCE; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 1916 | pcibios_bus_to_resource(dev->bus, res, ®ion); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1917 | pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n", |
Bjorn Helgaas | 075eb9e | 2014-03-05 14:07:03 -0700 | [diff] [blame] | 1918 | res); |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 1919 | region.start = 0x3F6; |
| 1920 | region.end = 0x3F6; |
| 1921 | res = &dev->resource[1]; |
| 1922 | res->flags = LEGACY_IO_RESOURCE; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 1923 | pcibios_bus_to_resource(dev->bus, res, ®ion); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1924 | pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n", |
Bjorn Helgaas | 075eb9e | 2014-03-05 14:07:03 -0700 | [diff] [blame] | 1925 | res); |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 1926 | } |
| 1927 | if ((progif & 4) == 0) { |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 1928 | region.start = 0x170; |
| 1929 | region.end = 0x177; |
| 1930 | res = &dev->resource[2]; |
| 1931 | res->flags = LEGACY_IO_RESOURCE; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 1932 | pcibios_bus_to_resource(dev->bus, res, ®ion); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1933 | pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n", |
Bjorn Helgaas | 075eb9e | 2014-03-05 14:07:03 -0700 | [diff] [blame] | 1934 | res); |
Bjorn Helgaas | 5bfa14e | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 1935 | region.start = 0x376; |
| 1936 | region.end = 0x376; |
| 1937 | res = &dev->resource[3]; |
| 1938 | res->flags = LEGACY_IO_RESOURCE; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 1939 | pcibios_bus_to_resource(dev->bus, res, ®ion); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1940 | pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n", |
Bjorn Helgaas | 075eb9e | 2014-03-05 14:07:03 -0700 | [diff] [blame] | 1941 | res); |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 1942 | } |
| 1943 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1944 | break; |
| 1945 | |
| 1946 | case PCI_HEADER_TYPE_BRIDGE: /* bridge header */ |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 1947 | /* |
| 1948 | * The PCI-to-PCI bridge spec requires that subtractive |
| 1949 | * decoding (i.e. transparent) bridge must have programming |
| 1950 | * interface code of 0x01. |
| 1951 | */ |
Kristen Accardi | 3efd273 | 2005-11-02 16:55:49 -0800 | [diff] [blame] | 1952 | pci_read_irq(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1953 | dev->transparent = ((dev->class & 0xff) == 1); |
| 1954 | pci_read_bases(dev, 2, PCI_ROM_ADDRESS1); |
Bjorn Helgaas | 51c48b3 | 2019-01-19 11:35:04 -0600 | [diff] [blame] | 1955 | pci_read_bridge_windows(dev); |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 1956 | set_pcie_hotplug_bridge(dev); |
Gabe Black | bc577d2 | 2009-10-06 10:45:19 -0500 | [diff] [blame] | 1957 | pos = pci_find_capability(dev, PCI_CAP_ID_SSVID); |
| 1958 | if (pos) { |
| 1959 | pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor); |
| 1960 | pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device); |
| 1961 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1962 | break; |
| 1963 | |
| 1964 | case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */ |
| 1965 | if (class != PCI_CLASS_BRIDGE_CARDBUS) |
| 1966 | goto bad; |
| 1967 | pci_read_irq(dev); |
| 1968 | pci_read_bases(dev, 1, 0); |
| 1969 | pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor); |
| 1970 | pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device); |
| 1971 | break; |
| 1972 | |
| 1973 | default: /* unknown header */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1974 | pci_err(dev, "unknown header type %02x, ignoring device\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1975 | dev->hdr_type); |
Shanker Donthineni | 375553a | 2021-08-17 23:34:58 +0530 | [diff] [blame] | 1976 | pci_release_of_node(dev); |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 1977 | return -EIO; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1978 | |
| 1979 | bad: |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1980 | pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1981 | dev->class, dev->hdr_type); |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 1982 | dev->class = PCI_CLASS_NOT_DEFINED << 8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1983 | } |
| 1984 | |
| 1985 | /* We found a fine healthy device, go go go... */ |
| 1986 | return 0; |
| 1987 | } |
| 1988 | |
Bjorn Helgaas | 9dae3a9 | 2015-08-20 16:08:27 -0500 | [diff] [blame] | 1989 | static void pci_configure_mps(struct pci_dev *dev) |
| 1990 | { |
| 1991 | struct pci_dev *bridge = pci_upstream_bridge(dev); |
Myron Stowe | 9f0e893 | 2018-08-13 12:19:46 -0600 | [diff] [blame] | 1992 | int mps, mpss, p_mps, rc; |
Bjorn Helgaas | 9dae3a9 | 2015-08-20 16:08:27 -0500 | [diff] [blame] | 1993 | |
Ashok Raj | aa0ce96 | 2020-03-27 14:16:15 -0700 | [diff] [blame] | 1994 | if (!pci_is_pcie(dev)) |
Bjorn Helgaas | 9dae3a9 | 2015-08-20 16:08:27 -0500 | [diff] [blame] | 1995 | return; |
| 1996 | |
Myron Stowe | 3dbe97e | 2018-08-13 12:19:39 -0600 | [diff] [blame] | 1997 | /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */ |
| 1998 | if (dev->is_virtfn) |
| 1999 | return; |
| 2000 | |
Ashok Raj | aa0ce96 | 2020-03-27 14:16:15 -0700 | [diff] [blame] | 2001 | /* |
| 2002 | * For Root Complex Integrated Endpoints, program the maximum |
| 2003 | * supported value unless limited by the PCIE_BUS_PEER2PEER case. |
| 2004 | */ |
| 2005 | if (pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END) { |
| 2006 | if (pcie_bus_config == PCIE_BUS_PEER2PEER) |
| 2007 | mps = 128; |
| 2008 | else |
| 2009 | mps = 128 << dev->pcie_mpss; |
| 2010 | rc = pcie_set_mps(dev, mps); |
| 2011 | if (rc) { |
| 2012 | pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n", |
| 2013 | mps); |
| 2014 | } |
| 2015 | return; |
| 2016 | } |
| 2017 | |
| 2018 | if (!bridge || !pci_is_pcie(bridge)) |
| 2019 | return; |
| 2020 | |
Bjorn Helgaas | 9dae3a9 | 2015-08-20 16:08:27 -0500 | [diff] [blame] | 2021 | mps = pcie_get_mps(dev); |
| 2022 | p_mps = pcie_get_mps(bridge); |
| 2023 | |
| 2024 | if (mps == p_mps) |
| 2025 | return; |
| 2026 | |
| 2027 | if (pcie_bus_config == PCIE_BUS_TUNE_OFF) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2028 | pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n", |
Bjorn Helgaas | 9dae3a9 | 2015-08-20 16:08:27 -0500 | [diff] [blame] | 2029 | mps, pci_name(bridge), p_mps); |
| 2030 | return; |
| 2031 | } |
Keith Busch | 27d868b | 2015-08-24 08:48:16 -0500 | [diff] [blame] | 2032 | |
| 2033 | /* |
| 2034 | * Fancier MPS configuration is done later by |
| 2035 | * pcie_bus_configure_settings() |
| 2036 | */ |
| 2037 | if (pcie_bus_config != PCIE_BUS_DEFAULT) |
| 2038 | return; |
| 2039 | |
Myron Stowe | 9f0e893 | 2018-08-13 12:19:46 -0600 | [diff] [blame] | 2040 | mpss = 128 << dev->pcie_mpss; |
| 2041 | if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) { |
| 2042 | pcie_set_mps(bridge, mpss); |
| 2043 | pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n", |
| 2044 | mpss, p_mps, 128 << bridge->pcie_mpss); |
| 2045 | p_mps = pcie_get_mps(bridge); |
| 2046 | } |
| 2047 | |
Keith Busch | 27d868b | 2015-08-24 08:48:16 -0500 | [diff] [blame] | 2048 | rc = pcie_set_mps(dev, p_mps); |
| 2049 | if (rc) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2050 | pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n", |
Keith Busch | 27d868b | 2015-08-24 08:48:16 -0500 | [diff] [blame] | 2051 | p_mps); |
| 2052 | return; |
| 2053 | } |
| 2054 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2055 | pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n", |
Myron Stowe | 9f0e893 | 2018-08-13 12:19:46 -0600 | [diff] [blame] | 2056 | p_mps, mps, mpss); |
Bjorn Helgaas | 9dae3a9 | 2015-08-20 16:08:27 -0500 | [diff] [blame] | 2057 | } |
| 2058 | |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2059 | int pci_configure_extended_tags(struct pci_dev *dev, void *ign) |
Sinan Kaya | 60db3a4 | 2017-01-20 09:16:51 -0500 | [diff] [blame] | 2060 | { |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2061 | struct pci_host_bridge *host; |
| 2062 | u32 cap; |
| 2063 | u16 ctl; |
Sinan Kaya | 60db3a4 | 2017-01-20 09:16:51 -0500 | [diff] [blame] | 2064 | int ret; |
| 2065 | |
| 2066 | if (!pci_is_pcie(dev)) |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2067 | return 0; |
Sinan Kaya | 60db3a4 | 2017-01-20 09:16:51 -0500 | [diff] [blame] | 2068 | |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2069 | ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap); |
Sinan Kaya | 60db3a4 | 2017-01-20 09:16:51 -0500 | [diff] [blame] | 2070 | if (ret) |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2071 | return 0; |
Sinan Kaya | 60db3a4 | 2017-01-20 09:16:51 -0500 | [diff] [blame] | 2072 | |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2073 | if (!(cap & PCI_EXP_DEVCAP_EXT_TAG)) |
| 2074 | return 0; |
| 2075 | |
| 2076 | ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl); |
| 2077 | if (ret) |
| 2078 | return 0; |
| 2079 | |
| 2080 | host = pci_find_host_bridge(dev->bus); |
| 2081 | if (!host) |
| 2082 | return 0; |
| 2083 | |
| 2084 | /* |
| 2085 | * If some device in the hierarchy doesn't handle Extended Tags |
| 2086 | * correctly, make sure they're disabled. |
| 2087 | */ |
| 2088 | if (host->no_ext_tags) { |
| 2089 | if (ctl & PCI_EXP_DEVCTL_EXT_TAG) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2090 | pci_info(dev, "disabling Extended Tags\n"); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2091 | pcie_capability_clear_word(dev, PCI_EXP_DEVCTL, |
| 2092 | PCI_EXP_DEVCTL_EXT_TAG); |
| 2093 | } |
| 2094 | return 0; |
| 2095 | } |
| 2096 | |
| 2097 | if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2098 | pci_info(dev, "enabling Extended Tags\n"); |
Sinan Kaya | 60db3a4 | 2017-01-20 09:16:51 -0500 | [diff] [blame] | 2099 | pcie_capability_set_word(dev, PCI_EXP_DEVCTL, |
| 2100 | PCI_EXP_DEVCTL_EXT_TAG); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2101 | } |
| 2102 | return 0; |
Sinan Kaya | 60db3a4 | 2017-01-20 09:16:51 -0500 | [diff] [blame] | 2103 | } |
| 2104 | |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 2105 | /** |
| 2106 | * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable |
| 2107 | * @dev: PCI device to query |
| 2108 | * |
| 2109 | * Returns true if the device has enabled relaxed ordering attribute. |
| 2110 | */ |
| 2111 | bool pcie_relaxed_ordering_enabled(struct pci_dev *dev) |
| 2112 | { |
| 2113 | u16 v; |
| 2114 | |
| 2115 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v); |
| 2116 | |
| 2117 | return !!(v & PCI_EXP_DEVCTL_RELAX_EN); |
| 2118 | } |
| 2119 | EXPORT_SYMBOL(pcie_relaxed_ordering_enabled); |
| 2120 | |
| 2121 | static void pci_configure_relaxed_ordering(struct pci_dev *dev) |
| 2122 | { |
| 2123 | struct pci_dev *root; |
| 2124 | |
| 2125 | /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */ |
| 2126 | if (dev->is_virtfn) |
| 2127 | return; |
| 2128 | |
| 2129 | if (!pcie_relaxed_ordering_enabled(dev)) |
| 2130 | return; |
| 2131 | |
| 2132 | /* |
| 2133 | * For now, we only deal with Relaxed Ordering issues with Root |
| 2134 | * Ports. Peer-to-Peer DMA is another can of worms. |
| 2135 | */ |
Yicong Yang | 6ae72bf | 2020-05-09 18:19:28 +0800 | [diff] [blame] | 2136 | root = pcie_find_root_port(dev); |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 2137 | if (!root) |
| 2138 | return; |
| 2139 | |
| 2140 | if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) { |
| 2141 | pcie_capability_clear_word(dev, PCI_EXP_DEVCTL, |
| 2142 | PCI_EXP_DEVCTL_RELAX_EN); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2143 | pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n"); |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 2144 | } |
| 2145 | } |
| 2146 | |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2147 | static void pci_configure_ltr(struct pci_dev *dev) |
| 2148 | { |
| 2149 | #ifdef CONFIG_PCIEASPM |
Bjorn Helgaas | af8bb9f | 2018-04-17 10:58:09 -0500 | [diff] [blame] | 2150 | struct pci_host_bridge *host = pci_find_host_bridge(dev->bus); |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2151 | struct pci_dev *bridge; |
Bjorn Helgaas | 10ecc81 | 2019-01-04 17:59:07 -0600 | [diff] [blame] | 2152 | u32 cap, ctl; |
Bjorn Helgaas | af8bb9f | 2018-04-17 10:58:09 -0500 | [diff] [blame] | 2153 | |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2154 | if (!pci_is_pcie(dev)) |
| 2155 | return; |
| 2156 | |
Saheed O. Bolarinwa | ecdf57b | 2020-10-15 14:30:34 -0500 | [diff] [blame] | 2157 | /* Read L1 PM substate capabilities */ |
| 2158 | dev->l1ss = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_L1SS); |
| 2159 | |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2160 | pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap); |
| 2161 | if (!(cap & PCI_EXP_DEVCAP2_LTR)) |
| 2162 | return; |
| 2163 | |
Bjorn Helgaas | 10ecc81 | 2019-01-04 17:59:07 -0600 | [diff] [blame] | 2164 | pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl); |
| 2165 | if (ctl & PCI_EXP_DEVCTL2_LTR_EN) { |
| 2166 | if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) { |
| 2167 | dev->ltr_path = 1; |
| 2168 | return; |
| 2169 | } |
| 2170 | |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2171 | bridge = pci_upstream_bridge(dev); |
| 2172 | if (bridge && bridge->ltr_path) |
| 2173 | dev->ltr_path = 1; |
Bjorn Helgaas | 10ecc81 | 2019-01-04 17:59:07 -0600 | [diff] [blame] | 2174 | |
| 2175 | return; |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2176 | } |
| 2177 | |
Bjorn Helgaas | 10ecc81 | 2019-01-04 17:59:07 -0600 | [diff] [blame] | 2178 | if (!host->native_ltr) |
| 2179 | return; |
| 2180 | |
| 2181 | /* |
| 2182 | * Software must not enable LTR in an Endpoint unless the Root |
| 2183 | * Complex and all intermediate Switches indicate support for LTR. |
| 2184 | * PCIe r4.0, sec 6.18. |
| 2185 | */ |
Mingchuang Qiao | e1b0d0b | 2021-10-12 15:56:14 +0800 | [diff] [blame] | 2186 | if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) { |
| 2187 | pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, |
| 2188 | PCI_EXP_DEVCTL2_LTR_EN); |
| 2189 | dev->ltr_path = 1; |
| 2190 | return; |
| 2191 | } |
| 2192 | |
| 2193 | /* |
| 2194 | * If we're configuring a hot-added device, LTR was likely |
| 2195 | * disabled in the upstream bridge, so re-enable it before enabling |
| 2196 | * it in the new device. |
| 2197 | */ |
| 2198 | bridge = pci_upstream_bridge(dev); |
| 2199 | if (bridge && bridge->ltr_path) { |
| 2200 | pci_bridge_reconfigure_ltr(dev); |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2201 | pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, |
| 2202 | PCI_EXP_DEVCTL2_LTR_EN); |
Bjorn Helgaas | 10ecc81 | 2019-01-04 17:59:07 -0600 | [diff] [blame] | 2203 | dev->ltr_path = 1; |
| 2204 | } |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2205 | #endif |
| 2206 | } |
| 2207 | |
Sinan Kaya | 7ce3f91 | 2018-06-30 11:24:24 -0400 | [diff] [blame] | 2208 | static void pci_configure_eetlp_prefix(struct pci_dev *dev) |
| 2209 | { |
| 2210 | #ifdef CONFIG_PCI_PASID |
| 2211 | struct pci_dev *bridge; |
Felix Kuehling | 9d27e39d | 2018-09-10 15:27:42 -0400 | [diff] [blame] | 2212 | int pcie_type; |
Sinan Kaya | 7ce3f91 | 2018-06-30 11:24:24 -0400 | [diff] [blame] | 2213 | u32 cap; |
| 2214 | |
| 2215 | if (!pci_is_pcie(dev)) |
| 2216 | return; |
| 2217 | |
| 2218 | pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap); |
| 2219 | if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX)) |
| 2220 | return; |
| 2221 | |
Felix Kuehling | 9d27e39d | 2018-09-10 15:27:42 -0400 | [diff] [blame] | 2222 | pcie_type = pci_pcie_type(dev); |
| 2223 | if (pcie_type == PCI_EXP_TYPE_ROOT_PORT || |
| 2224 | pcie_type == PCI_EXP_TYPE_RC_END) |
Sinan Kaya | 7ce3f91 | 2018-06-30 11:24:24 -0400 | [diff] [blame] | 2225 | dev->eetlp_prefix_path = 1; |
| 2226 | else { |
| 2227 | bridge = pci_upstream_bridge(dev); |
| 2228 | if (bridge && bridge->eetlp_prefix_path) |
| 2229 | dev->eetlp_prefix_path = 1; |
| 2230 | } |
| 2231 | #endif |
| 2232 | } |
| 2233 | |
Bharat Kumar Gogada | b4f6dcb | 2018-11-14 20:17:01 +0530 | [diff] [blame] | 2234 | static void pci_configure_serr(struct pci_dev *dev) |
| 2235 | { |
| 2236 | u16 control; |
| 2237 | |
| 2238 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) { |
| 2239 | |
| 2240 | /* |
| 2241 | * A bridge will not forward ERR_ messages coming from an |
| 2242 | * endpoint unless SERR# forwarding is enabled. |
| 2243 | */ |
| 2244 | pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control); |
| 2245 | if (!(control & PCI_BRIDGE_CTL_SERR)) { |
| 2246 | control |= PCI_BRIDGE_CTL_SERR; |
| 2247 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control); |
| 2248 | } |
| 2249 | } |
| 2250 | } |
| 2251 | |
Bjorn Helgaas | 6cd3364 | 2014-08-27 14:29:47 -0600 | [diff] [blame] | 2252 | static void pci_configure_device(struct pci_dev *dev) |
| 2253 | { |
Bjorn Helgaas | 9dae3a9 | 2015-08-20 16:08:27 -0500 | [diff] [blame] | 2254 | pci_configure_mps(dev); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 2255 | pci_configure_extended_tags(dev, NULL); |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 2256 | pci_configure_relaxed_ordering(dev); |
Bjorn Helgaas | c46fd35 | 2017-11-28 16:43:50 -0600 | [diff] [blame] | 2257 | pci_configure_ltr(dev); |
Sinan Kaya | 7ce3f91 | 2018-06-30 11:24:24 -0400 | [diff] [blame] | 2258 | pci_configure_eetlp_prefix(dev); |
Bharat Kumar Gogada | b4f6dcb | 2018-11-14 20:17:01 +0530 | [diff] [blame] | 2259 | pci_configure_serr(dev); |
Bjorn Helgaas | 9dae3a9 | 2015-08-20 16:08:27 -0500 | [diff] [blame] | 2260 | |
Krzysztof Wilczynski | 4a2dbed | 2019-08-27 11:49:51 +0200 | [diff] [blame] | 2261 | pci_acpi_program_hp_params(dev); |
Bjorn Helgaas | 6cd3364 | 2014-08-27 14:29:47 -0600 | [diff] [blame] | 2262 | } |
| 2263 | |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 2264 | static void pci_release_capabilities(struct pci_dev *dev) |
| 2265 | { |
Rajat Jain | db89ccb | 2018-06-30 15:07:17 -0500 | [diff] [blame] | 2266 | pci_aer_exit(dev); |
Sean V Kelley | 9065563 | 2020-11-20 16:10:24 -0800 | [diff] [blame] | 2267 | pci_rcec_exit(dev); |
Yu Zhao | d1b054d | 2009-03-20 11:25:11 +0800 | [diff] [blame] | 2268 | pci_iov_release(dev); |
Yinghai Lu | f796841 | 2012-02-11 00:18:30 -0800 | [diff] [blame] | 2269 | pci_free_cap_save_buffers(dev); |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 2270 | } |
| 2271 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2272 | /** |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2273 | * pci_release_dev - Free a PCI device structure when all users of it are |
| 2274 | * finished |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2275 | * @dev: device that's been disconnected |
| 2276 | * |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2277 | * Will be called only by the device core when all users of this PCI device are |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2278 | * done. |
| 2279 | */ |
| 2280 | static void pci_release_dev(struct device *dev) |
| 2281 | { |
Rafael J. Wysocki | 0448009 | 2014-02-01 15:38:29 +0100 | [diff] [blame] | 2282 | struct pci_dev *pci_dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2283 | |
Rafael J. Wysocki | 0448009 | 2014-02-01 15:38:29 +0100 | [diff] [blame] | 2284 | pci_dev = to_pci_dev(dev); |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 2285 | pci_release_capabilities(pci_dev); |
Benjamin Herrenschmidt | 98d9f30c8 | 2011-04-11 11:37:07 +1000 | [diff] [blame] | 2286 | pci_release_of_node(pci_dev); |
Sebastian Ott | 6ae32c5 | 2013-06-04 19:18:14 +0200 | [diff] [blame] | 2287 | pcibios_release_device(pci_dev); |
Gu Zheng | 8b1fce0 | 2013-05-25 21:48:31 +0800 | [diff] [blame] | 2288 | pci_bus_put(pci_dev->bus); |
Alex Williamson | 782a985 | 2014-05-20 08:53:21 -0600 | [diff] [blame] | 2289 | kfree(pci_dev->driver_override); |
Andy Shevchenko | c663579 | 2018-08-30 13:32:36 +0300 | [diff] [blame] | 2290 | bitmap_free(pci_dev->dma_alias_mask); |
Niklas Schnelle | ea4aae0 | 2021-03-11 14:23:12 +0100 | [diff] [blame] | 2291 | dev_dbg(dev, "device released\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2292 | kfree(pci_dev); |
| 2293 | } |
| 2294 | |
Gu Zheng | 3c6e6ae | 2013-05-25 21:48:30 +0800 | [diff] [blame] | 2295 | struct pci_dev *pci_alloc_dev(struct pci_bus *bus) |
Michael Ellerman | 6589121 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 2296 | { |
| 2297 | struct pci_dev *dev; |
| 2298 | |
| 2299 | dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL); |
| 2300 | if (!dev) |
| 2301 | return NULL; |
| 2302 | |
Michael Ellerman | 6589121 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 2303 | INIT_LIST_HEAD(&dev->bus_list); |
Brian King | 88e7b16 | 2013-04-08 03:05:07 +0000 | [diff] [blame] | 2304 | dev->dev.type = &pci_dev_type; |
Gu Zheng | 3c6e6ae | 2013-05-25 21:48:30 +0800 | [diff] [blame] | 2305 | dev->bus = pci_bus_get(bus); |
Michael Ellerman | 6589121 | 2007-04-05 17:19:08 +1000 | [diff] [blame] | 2306 | |
| 2307 | return dev; |
| 2308 | } |
Gu Zheng | 3c6e6ae | 2013-05-25 21:48:30 +0800 | [diff] [blame] | 2309 | EXPORT_SYMBOL(pci_alloc_dev); |
| 2310 | |
Sinan Kaya | 62bc6a6 | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2311 | static bool pci_bus_crs_vendor_id(u32 l) |
| 2312 | { |
| 2313 | return (l & 0xffff) == 0x0001; |
| 2314 | } |
| 2315 | |
Sinan Kaya | 6a802ef | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2316 | static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l, |
| 2317 | int timeout) |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2318 | { |
| 2319 | int delay = 1; |
| 2320 | |
Sinan Kaya | 6a802ef | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2321 | if (!pci_bus_crs_vendor_id(*l)) |
| 2322 | return true; /* not a CRS completion */ |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2323 | |
Sinan Kaya | 6a802ef | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2324 | if (!timeout) |
| 2325 | return false; /* CRS, but caller doesn't want to wait */ |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2326 | |
Rajat Jain | 89665a6a | 2014-09-08 14:19:49 -0700 | [diff] [blame] | 2327 | /* |
Sinan Kaya | 6a802ef | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2328 | * We got the reserved Vendor ID that indicates a completion with |
| 2329 | * Configuration Request Retry Status (CRS). Retry until we get a |
| 2330 | * valid Vendor ID or we time out. |
Rajat Jain | 89665a6a | 2014-09-08 14:19:49 -0700 | [diff] [blame] | 2331 | */ |
Sinan Kaya | 62bc6a6 | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2332 | while (pci_bus_crs_vendor_id(*l)) { |
Sinan Kaya | 6a802ef | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2333 | if (delay > timeout) { |
Sinan Kaya | e78e661 | 2017-08-29 14:45:45 -0500 | [diff] [blame] | 2334 | pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n", |
| 2335 | pci_domain_nr(bus), bus->number, |
| 2336 | PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1); |
| 2337 | |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2338 | return false; |
| 2339 | } |
Sinan Kaya | e78e661 | 2017-08-29 14:45:45 -0500 | [diff] [blame] | 2340 | if (delay >= 1000) |
| 2341 | pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n", |
| 2342 | pci_domain_nr(bus), bus->number, |
| 2343 | PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1); |
Bjorn Helgaas | 9f98275 | 2017-08-29 14:45:43 -0500 | [diff] [blame] | 2344 | |
| 2345 | msleep(delay); |
| 2346 | delay *= 2; |
| 2347 | |
| 2348 | if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l)) |
| 2349 | return false; |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2350 | } |
| 2351 | |
Sinan Kaya | e78e661 | 2017-08-29 14:45:45 -0500 | [diff] [blame] | 2352 | if (delay >= 1000) |
| 2353 | pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n", |
| 2354 | pci_domain_nr(bus), bus->number, |
| 2355 | PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1); |
| 2356 | |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2357 | return true; |
| 2358 | } |
Sinan Kaya | 6a802ef | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2359 | |
James Puthukattukaran | aa667c6 | 2018-07-09 11:31:25 -0400 | [diff] [blame] | 2360 | bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l, |
| 2361 | int timeout) |
Sinan Kaya | 6a802ef | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2362 | { |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2363 | if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l)) |
| 2364 | return false; |
| 2365 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2366 | /* Some broken boards return 0 or ~0 if a slot is empty: */ |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2367 | if (*l == 0xffffffff || *l == 0x00000000 || |
| 2368 | *l == 0x0000ffff || *l == 0xffff0000) |
| 2369 | return false; |
| 2370 | |
Sinan Kaya | 6a802ef | 2017-08-29 14:45:44 -0500 | [diff] [blame] | 2371 | if (pci_bus_crs_vendor_id(*l)) |
| 2372 | return pci_bus_wait_crs(bus, devfn, l, timeout); |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2373 | |
| 2374 | return true; |
| 2375 | } |
James Puthukattukaran | aa667c6 | 2018-07-09 11:31:25 -0400 | [diff] [blame] | 2376 | |
| 2377 | bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l, |
| 2378 | int timeout) |
| 2379 | { |
| 2380 | #ifdef CONFIG_PCI_QUIRKS |
| 2381 | struct pci_dev *bridge = bus->self; |
| 2382 | |
| 2383 | /* |
| 2384 | * Certain IDT switches have an issue where they improperly trigger |
| 2385 | * ACS Source Validation errors on completions for config reads. |
| 2386 | */ |
| 2387 | if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT && |
| 2388 | bridge->device == 0x80b5) |
| 2389 | return pci_idt_bus_quirk(bus, devfn, l, timeout); |
| 2390 | #endif |
| 2391 | |
| 2392 | return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout); |
| 2393 | } |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2394 | EXPORT_SYMBOL(pci_bus_read_dev_vendor_id); |
| 2395 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2396 | /* |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2397 | * Read the config data for a PCI device, sanity-check it, |
| 2398 | * and fill in the dev structure. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2399 | */ |
Adrian Bunk | 7f7b5de | 2008-04-18 13:53:55 -0700 | [diff] [blame] | 2400 | static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2401 | { |
| 2402 | struct pci_dev *dev; |
| 2403 | u32 l; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2404 | |
Yinghai Lu | efdc87d | 2012-01-27 10:55:10 -0800 | [diff] [blame] | 2405 | if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2406 | return NULL; |
| 2407 | |
Gu Zheng | 8b1fce0 | 2013-05-25 21:48:31 +0800 | [diff] [blame] | 2408 | dev = pci_alloc_dev(bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2409 | if (!dev) |
| 2410 | return NULL; |
| 2411 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2412 | dev->devfn = devfn; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2413 | dev->vendor = l & 0xffff; |
| 2414 | dev->device = (l >> 16) & 0xffff; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2415 | |
Yu Zhao | 480b93b | 2009-03-20 11:25:14 +0800 | [diff] [blame] | 2416 | if (pci_setup_device(dev)) { |
Gu Zheng | 8b1fce0 | 2013-05-25 21:48:31 +0800 | [diff] [blame] | 2417 | pci_bus_put(dev->bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2418 | kfree(dev); |
| 2419 | return NULL; |
| 2420 | } |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 2421 | |
| 2422 | return dev; |
| 2423 | } |
| 2424 | |
Lukas Wunner | 0fa635a | 2019-03-20 12:05:30 +0100 | [diff] [blame] | 2425 | void pcie_report_downtraining(struct pci_dev *dev) |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 2426 | { |
| 2427 | if (!pci_is_pcie(dev)) |
| 2428 | return; |
| 2429 | |
| 2430 | /* Look from the device up to avoid downstream ports with no devices */ |
| 2431 | if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) && |
| 2432 | (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) && |
| 2433 | (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)) |
| 2434 | return; |
| 2435 | |
| 2436 | /* Multi-function PCIe devices share the same link/status */ |
| 2437 | if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn) |
| 2438 | return; |
| 2439 | |
| 2440 | /* Print link status only if the device is constrained by the fabric */ |
| 2441 | __pcie_print_link_status(dev, false); |
| 2442 | } |
| 2443 | |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 2444 | static void pci_init_capabilities(struct pci_dev *dev) |
| 2445 | { |
Bjorn Helgaas | 9d8b738 | 2019-10-03 16:28:26 -0500 | [diff] [blame] | 2446 | pci_ea_init(dev); /* Enhanced Allocation */ |
Bjorn Helgaas | cbc40d5 | 2020-12-03 12:51:08 -0600 | [diff] [blame] | 2447 | pci_msi_init(dev); /* Disable MSI */ |
| 2448 | pci_msix_init(dev); /* Disable MSI-X */ |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 2449 | |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 2450 | /* Buffers for saving PCIe and PCI-X capabilities */ |
| 2451 | pci_allocate_cap_save_buffers(dev); |
| 2452 | |
Bjorn Helgaas | 9d8b738 | 2019-10-03 16:28:26 -0500 | [diff] [blame] | 2453 | pci_pm_init(dev); /* Power Management */ |
| 2454 | pci_vpd_init(dev); /* Vital Product Data */ |
| 2455 | pci_configure_ari(dev); /* Alternative Routing-ID Forwarding */ |
| 2456 | pci_iov_init(dev); /* Single Root I/O Virtualization */ |
| 2457 | pci_ats_init(dev); /* Address Translation Services */ |
Bjorn Helgaas | 7e124c4 | 2019-11-28 08:54:55 -0600 | [diff] [blame] | 2458 | pci_pri_init(dev); /* Page Request Interface */ |
| 2459 | pci_pasid_init(dev); /* Process Address Space ID */ |
Rajat Jain | 52fbf5b | 2020-07-07 15:46:02 -0700 | [diff] [blame] | 2460 | pci_acs_init(dev); /* Access Control Services */ |
Bjorn Helgaas | 9d8b738 | 2019-10-03 16:28:26 -0500 | [diff] [blame] | 2461 | pci_ptm_init(dev); /* Precision Time Measurement */ |
| 2462 | pci_aer_init(dev); /* Advanced Error Reporting */ |
Kuppuswamy Sathyanarayanan | 2700561 | 2020-03-23 17:26:04 -0700 | [diff] [blame] | 2463 | pci_dpc_init(dev); /* Downstream Port Containment */ |
Sean V Kelley | 9065563 | 2020-11-20 16:10:24 -0800 | [diff] [blame] | 2464 | pci_rcec_init(dev); /* Root Complex Event Collector */ |
Bjorn Helgaas | 5b0764c | 2018-02-16 10:55:38 -0600 | [diff] [blame] | 2465 | |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 2466 | pcie_report_downtraining(dev); |
Amey Narkhede | e20afa0 | 2021-08-17 23:34:54 +0530 | [diff] [blame] | 2467 | pci_init_reset_methods(dev); |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 2468 | } |
| 2469 | |
Marc Zyngier | 098259e | 2015-10-02 10:19:32 +0100 | [diff] [blame] | 2470 | /* |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2471 | * This is the equivalent of pci_host_bridge_msi_domain() that acts on |
Marc Zyngier | 098259e | 2015-10-02 10:19:32 +0100 | [diff] [blame] | 2472 | * devices. Firmware interfaces that can select the MSI domain on a |
| 2473 | * per-device basis should be called from here. |
| 2474 | */ |
| 2475 | static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev) |
| 2476 | { |
| 2477 | struct irq_domain *d; |
| 2478 | |
| 2479 | /* |
Oliver O'Halloran | 06dc660 | 2021-09-14 01:27:08 +1000 | [diff] [blame] | 2480 | * If a domain has been set through the pcibios_device_add() |
Marc Zyngier | 098259e | 2015-10-02 10:19:32 +0100 | [diff] [blame] | 2481 | * callback, then this is the one (platform code knows best). |
| 2482 | */ |
| 2483 | d = dev_get_msi_domain(&dev->dev); |
| 2484 | if (d) |
| 2485 | return d; |
| 2486 | |
Marc Zyngier | 54fa97e | 2015-10-02 14:43:06 +0100 | [diff] [blame] | 2487 | /* |
| 2488 | * Let's see if we have a firmware interface able to provide |
| 2489 | * the domain. |
| 2490 | */ |
| 2491 | d = pci_msi_get_device_domain(dev); |
| 2492 | if (d) |
| 2493 | return d; |
| 2494 | |
Marc Zyngier | 098259e | 2015-10-02 10:19:32 +0100 | [diff] [blame] | 2495 | return NULL; |
| 2496 | } |
| 2497 | |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 2498 | static void pci_set_msi_domain(struct pci_dev *dev) |
| 2499 | { |
Marc Zyngier | 098259e | 2015-10-02 10:19:32 +0100 | [diff] [blame] | 2500 | struct irq_domain *d; |
| 2501 | |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 2502 | /* |
Marc Zyngier | 098259e | 2015-10-02 10:19:32 +0100 | [diff] [blame] | 2503 | * If the platform or firmware interfaces cannot supply a |
| 2504 | * device-specific MSI domain, then inherit the default domain |
| 2505 | * from the host bridge itself. |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 2506 | */ |
Marc Zyngier | 098259e | 2015-10-02 10:19:32 +0100 | [diff] [blame] | 2507 | d = pci_dev_msi_domain(dev); |
| 2508 | if (!d) |
| 2509 | d = dev_get_msi_domain(&dev->bus->dev); |
| 2510 | |
| 2511 | dev_set_msi_domain(&dev->dev, d); |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 2512 | } |
| 2513 | |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 2514 | void pci_device_add(struct pci_dev *dev, struct pci_bus *bus) |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 2515 | { |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 2516 | int ret; |
| 2517 | |
Bjorn Helgaas | 6cd3364 | 2014-08-27 14:29:47 -0600 | [diff] [blame] | 2518 | pci_configure_device(dev); |
| 2519 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2520 | device_initialize(&dev->dev); |
| 2521 | dev->dev.release = pci_release_dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2522 | |
Yinghai Lu | 7629d19 | 2013-01-21 13:20:44 -0800 | [diff] [blame] | 2523 | set_dev_node(&dev->dev, pcibus_to_node(bus)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2524 | dev->dev.dma_mask = &dev->dma_mask; |
FUJITA Tomonori | 4d57cdf | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 2525 | dev->dev.dma_parms = &dev->dma_parms; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2526 | dev->dev.coherent_dma_mask = 0xffffffffull; |
| 2527 | |
Christoph Hellwig | b0da349 | 2018-10-09 16:08:24 +0200 | [diff] [blame] | 2528 | dma_set_max_seg_size(&dev->dev, 65536); |
Christoph Hellwig | a6f44cf | 2018-10-09 16:08:23 +0200 | [diff] [blame] | 2529 | dma_set_seg_boundary(&dev->dev, 0xffffffff); |
FUJITA Tomonori | 4d57cdf | 2008-02-04 22:27:55 -0800 | [diff] [blame] | 2530 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2531 | /* Fix up broken headers */ |
| 2532 | pci_fixup_device(pci_fixup_header, dev); |
| 2533 | |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 2534 | pci_reassigndev_resource_alignment(dev); |
| 2535 | |
Rafael J. Wysocki | 4b77b0a | 2009-09-09 23:49:59 +0200 | [diff] [blame] | 2536 | dev->state_saved = false; |
| 2537 | |
Zhao, Yu | 201de56 | 2008-10-13 19:49:55 +0800 | [diff] [blame] | 2538 | pci_init_capabilities(dev); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2539 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2540 | /* |
| 2541 | * Add the device to our list of discovered devices |
| 2542 | * and the bus list for fixup functions, etc. |
| 2543 | */ |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 2544 | down_write(&pci_bus_sem); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2545 | list_add_tail(&dev->bus_list, &bus->devices); |
Zhang Yanmin | d71374d | 2006-06-02 12:35:43 +0800 | [diff] [blame] | 2546 | up_write(&pci_bus_sem); |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 2547 | |
Oliver O'Halloran | 06dc660 | 2021-09-14 01:27:08 +1000 | [diff] [blame] | 2548 | ret = pcibios_device_add(dev); |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 2549 | WARN_ON(ret < 0); |
| 2550 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2551 | /* Set up MSI IRQ domain */ |
Marc Zyngier | 44aa0c6 | 2015-07-28 14:46:11 +0100 | [diff] [blame] | 2552 | pci_set_msi_domain(dev); |
| 2553 | |
Yinghai Lu | 4f53509 | 2013-01-21 13:20:52 -0800 | [diff] [blame] | 2554 | /* Notifier could use PCI capabilities */ |
| 2555 | dev->match_driver = false; |
| 2556 | ret = device_add(&dev->dev); |
| 2557 | WARN_ON(ret < 0); |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 2558 | } |
| 2559 | |
Bjorn Helgaas | 10874f5a | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 2560 | struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn) |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 2561 | { |
| 2562 | struct pci_dev *dev; |
| 2563 | |
Trent Piepho | 90bdb31 | 2009-03-20 14:56:00 -0600 | [diff] [blame] | 2564 | dev = pci_get_slot(bus, devfn); |
| 2565 | if (dev) { |
| 2566 | pci_dev_put(dev); |
| 2567 | return dev; |
| 2568 | } |
| 2569 | |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 2570 | dev = pci_scan_device(bus, devfn); |
| 2571 | if (!dev) |
| 2572 | return NULL; |
| 2573 | |
| 2574 | pci_device_add(dev, bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2575 | |
| 2576 | return dev; |
| 2577 | } |
Adrian Bunk | b73e968 | 2007-11-21 15:07:11 -0800 | [diff] [blame] | 2578 | EXPORT_SYMBOL(pci_scan_single_device); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2579 | |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 2580 | static unsigned int next_fn(struct pci_bus *bus, struct pci_dev *dev, |
| 2581 | unsigned int fn) |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2582 | { |
Yijing Wang | b1bd58e | 2013-01-25 09:12:31 -0700 | [diff] [blame] | 2583 | int pos; |
| 2584 | u16 cap = 0; |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 2585 | unsigned int next_fn; |
Matthew Wilcox | 4fb88c1 | 2010-01-17 14:01:41 -0700 | [diff] [blame] | 2586 | |
Yijing Wang | b1bd58e | 2013-01-25 09:12:31 -0700 | [diff] [blame] | 2587 | if (pci_ari_enabled(bus)) { |
| 2588 | if (!dev) |
| 2589 | return 0; |
| 2590 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI); |
| 2591 | if (!pos) |
| 2592 | return 0; |
Matthew Wilcox | 4fb88c1 | 2010-01-17 14:01:41 -0700 | [diff] [blame] | 2593 | |
Yijing Wang | b1bd58e | 2013-01-25 09:12:31 -0700 | [diff] [blame] | 2594 | pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap); |
| 2595 | next_fn = PCI_ARI_CAP_NFN(cap); |
| 2596 | if (next_fn <= fn) |
| 2597 | return 0; /* protect against malformed list */ |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2598 | |
Yijing Wang | b1bd58e | 2013-01-25 09:12:31 -0700 | [diff] [blame] | 2599 | return next_fn; |
| 2600 | } |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2601 | |
Yijing Wang | b1bd58e | 2013-01-25 09:12:31 -0700 | [diff] [blame] | 2602 | /* dev may be NULL for non-contiguous multifunction devices */ |
| 2603 | if (!dev || dev->multifunction) |
| 2604 | return (fn + 1) % 8; |
| 2605 | |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2606 | return 0; |
| 2607 | } |
| 2608 | |
| 2609 | static int only_one_child(struct pci_bus *bus) |
| 2610 | { |
Bjorn Helgaas | d57f0b8 | 2017-11-30 15:22:39 -0600 | [diff] [blame] | 2611 | struct pci_dev *bridge = bus->self; |
Bjorn Helgaas | 5bbe029 | 2016-02-05 14:57:47 -0600 | [diff] [blame] | 2612 | |
| 2613 | /* |
Bjorn Helgaas | d57f0b8 | 2017-11-30 15:22:39 -0600 | [diff] [blame] | 2614 | * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so |
| 2615 | * we scan for all possible devices, not just Device 0. |
Bjorn Helgaas | 5bbe029 | 2016-02-05 14:57:47 -0600 | [diff] [blame] | 2616 | */ |
Bjorn Helgaas | d57f0b8 | 2017-11-30 15:22:39 -0600 | [diff] [blame] | 2617 | if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS)) |
| 2618 | return 0; |
| 2619 | |
| 2620 | /* |
| 2621 | * A PCIe Downstream Port normally leads to a Link with only Device |
| 2622 | * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan |
| 2623 | * only for Device 0 in that situation. |
Bjorn Helgaas | d57f0b8 | 2017-11-30 15:22:39 -0600 | [diff] [blame] | 2624 | */ |
Mika Westerberg | ca78410 | 2019-08-22 11:55:53 +0300 | [diff] [blame] | 2625 | if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge)) |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2626 | return 1; |
Bjorn Helgaas | d57f0b8 | 2017-11-30 15:22:39 -0600 | [diff] [blame] | 2627 | |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2628 | return 0; |
| 2629 | } |
| 2630 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2631 | /** |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2632 | * pci_scan_slot - Scan a PCI slot on a bus for devices |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2633 | * @bus: PCI bus to scan |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2634 | * @devfn: slot number to scan (must have zero function) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2635 | * |
| 2636 | * Scan a PCI slot on the specified PCI bus for devices, adding |
| 2637 | * discovered devices to the @bus->devices list. New devices |
Greg Kroah-Hartman | 8a1bc90 | 2008-02-14 14:56:56 -0800 | [diff] [blame] | 2638 | * will not have is_added set. |
Trent Piepho | 1b69dfc | 2009-03-20 14:56:05 -0600 | [diff] [blame] | 2639 | * |
| 2640 | * Returns the number of new devices found. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2641 | */ |
Sam Ravnborg | 96bde06 | 2007-03-26 21:53:30 -0800 | [diff] [blame] | 2642 | int pci_scan_slot(struct pci_bus *bus, int devfn) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2643 | { |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 2644 | unsigned int fn, nr = 0; |
Trent Piepho | 1b69dfc | 2009-03-20 14:56:05 -0600 | [diff] [blame] | 2645 | struct pci_dev *dev; |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2646 | |
| 2647 | if (only_one_child(bus) && (devfn > 0)) |
| 2648 | return 0; /* Already scanned the entire slot */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2649 | |
Trent Piepho | 1b69dfc | 2009-03-20 14:56:05 -0600 | [diff] [blame] | 2650 | dev = pci_scan_single_device(bus, devfn); |
Matthew Wilcox | 4fb88c1 | 2010-01-17 14:01:41 -0700 | [diff] [blame] | 2651 | if (!dev) |
| 2652 | return 0; |
Hari Vyas | 44bda4b | 2018-07-03 14:35:41 +0530 | [diff] [blame] | 2653 | if (!pci_dev_is_added(dev)) |
Trent Piepho | 1b69dfc | 2009-03-20 14:56:05 -0600 | [diff] [blame] | 2654 | nr++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2655 | |
Yijing Wang | b1bd58e | 2013-01-25 09:12:31 -0700 | [diff] [blame] | 2656 | for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) { |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2657 | dev = pci_scan_single_device(bus, devfn + fn); |
| 2658 | if (dev) { |
Hari Vyas | 44bda4b | 2018-07-03 14:35:41 +0530 | [diff] [blame] | 2659 | if (!pci_dev_is_added(dev)) |
Matthew Wilcox | f07852d | 2009-12-13 08:10:02 -0500 | [diff] [blame] | 2660 | nr++; |
| 2661 | dev->multifunction = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2662 | } |
| 2663 | } |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 2664 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2665 | /* Only one slot has PCIe device */ |
Shaohua Li | 149e163 | 2008-07-23 10:32:31 +0800 | [diff] [blame] | 2666 | if (bus->self && nr) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 2667 | pcie_aspm_init_link_state(bus->self); |
| 2668 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2669 | return nr; |
| 2670 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 2671 | EXPORT_SYMBOL(pci_scan_slot); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2672 | |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2673 | static int pcie_find_smpss(struct pci_dev *dev, void *data) |
| 2674 | { |
| 2675 | u8 *smpss = data; |
| 2676 | |
| 2677 | if (!pci_is_pcie(dev)) |
| 2678 | return 0; |
| 2679 | |
Yijing Wang | d4aa68f | 2013-08-22 11:24:47 +0800 | [diff] [blame] | 2680 | /* |
| 2681 | * We don't have a way to change MPS settings on devices that have |
| 2682 | * drivers attached. A hot-added device might support only the minimum |
| 2683 | * MPS setting (MPS=128). Therefore, if the fabric contains a bridge |
| 2684 | * where devices may be hot-added, we limit the fabric MPS to 128 so |
| 2685 | * hot-added devices will work correctly. |
| 2686 | * |
| 2687 | * However, if we hot-add a device to a slot directly below a Root |
| 2688 | * Port, it's impossible for there to be other existing devices below |
| 2689 | * the port. We don't limit the MPS in this case because we can |
| 2690 | * reconfigure MPS on both the Root Port and the hot-added device, |
| 2691 | * and there are no other devices involved. |
| 2692 | * |
| 2693 | * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA. |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2694 | */ |
Yijing Wang | d4aa68f | 2013-08-22 11:24:47 +0800 | [diff] [blame] | 2695 | if (dev->is_hotplug_bridge && |
| 2696 | pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2697 | *smpss = 0; |
| 2698 | |
| 2699 | if (*smpss > dev->pcie_mpss) |
| 2700 | *smpss = dev->pcie_mpss; |
| 2701 | |
| 2702 | return 0; |
| 2703 | } |
| 2704 | |
| 2705 | static void pcie_write_mps(struct pci_dev *dev, int mps) |
| 2706 | { |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2707 | int rc; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2708 | |
| 2709 | if (pcie_bus_config == PCIE_BUS_PERFORMANCE) { |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2710 | mps = 128 << dev->pcie_mpss; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2711 | |
Yijing Wang | 62f87c0 | 2012-07-24 17:20:03 +0800 | [diff] [blame] | 2712 | if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT && |
| 2713 | dev->bus->self) |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2714 | |
| 2715 | /* |
| 2716 | * For "Performance", the assumption is made that |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2717 | * downstream communication will never be larger than |
| 2718 | * the MRRS. So, the MPS only needs to be configured |
| 2719 | * for the upstream communication. This being the case, |
| 2720 | * walk from the top down and set the MPS of the child |
| 2721 | * to that of the parent bus. |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2722 | * |
| 2723 | * Configure the device MPS with the smaller of the |
| 2724 | * device MPSS or the bridge MPS (which is assumed to be |
| 2725 | * properly configured at this point to the largest |
| 2726 | * allowable MPS based on its parent bus). |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2727 | */ |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2728 | mps = min(mps, pcie_get_mps(dev->bus->self)); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2729 | } |
| 2730 | |
| 2731 | rc = pcie_set_mps(dev, mps); |
| 2732 | if (rc) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2733 | pci_err(dev, "Failed attempting to set the MPS\n"); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2734 | } |
| 2735 | |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2736 | static void pcie_write_mrrs(struct pci_dev *dev) |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2737 | { |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2738 | int rc, mrrs; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2739 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2740 | /* |
| 2741 | * In the "safe" case, do not configure the MRRS. There appear to be |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 2742 | * issues with setting MRRS to 0 on a number of devices. |
| 2743 | */ |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 2744 | if (pcie_bus_config != PCIE_BUS_PERFORMANCE) |
| 2745 | return; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2746 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2747 | /* |
| 2748 | * For max performance, the MRRS must be set to the largest supported |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 2749 | * value. However, it cannot be configured larger than the MPS the |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2750 | * device or the bus can support. This should already be properly |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2751 | * configured by a prior call to pcie_write_mps(). |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 2752 | */ |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2753 | mrrs = pcie_get_mps(dev); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2754 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2755 | /* |
| 2756 | * MRRS is a R/W register. Invalid values can be written, but a |
Jon Mason | ed2888e | 2011-09-08 16:41:18 -0500 | [diff] [blame] | 2757 | * subsequent read will verify if the value is acceptable or not. |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2758 | * If the MRRS value provided is not acceptable (e.g., too large), |
| 2759 | * shrink the value until it is acceptable to the HW. |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 2760 | */ |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2761 | while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) { |
| 2762 | rc = pcie_set_readrq(dev, mrrs); |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2763 | if (!rc) |
| 2764 | break; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2765 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2766 | pci_warn(dev, "Failed attempting to set the MRRS\n"); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2767 | mrrs /= 2; |
| 2768 | } |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2769 | |
| 2770 | if (mrrs < 128) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2771 | pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n"); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2772 | } |
| 2773 | |
| 2774 | static int pcie_bus_configure_set(struct pci_dev *dev, void *data) |
| 2775 | { |
Jon Mason | a513a99a7 | 2011-10-14 14:56:16 -0500 | [diff] [blame] | 2776 | int mps, orig_mps; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2777 | |
| 2778 | if (!pci_is_pcie(dev)) |
| 2779 | return 0; |
| 2780 | |
Keith Busch | 27d868b | 2015-08-24 08:48:16 -0500 | [diff] [blame] | 2781 | if (pcie_bus_config == PCIE_BUS_TUNE_OFF || |
| 2782 | pcie_bus_config == PCIE_BUS_DEFAULT) |
Yijing Wang | 5895af7 | 2013-08-26 16:33:06 +0800 | [diff] [blame] | 2783 | return 0; |
Yijing Wang | 5895af7 | 2013-08-26 16:33:06 +0800 | [diff] [blame] | 2784 | |
Jon Mason | a513a99a7 | 2011-10-14 14:56:16 -0500 | [diff] [blame] | 2785 | mps = 128 << *(u8 *)data; |
| 2786 | orig_mps = pcie_get_mps(dev); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2787 | |
| 2788 | pcie_write_mps(dev, mps); |
Jon Mason | 62f392e | 2011-10-14 14:56:14 -0500 | [diff] [blame] | 2789 | pcie_write_mrrs(dev); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2790 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2791 | pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 2792 | pcie_get_mps(dev), 128 << dev->pcie_mpss, |
Jon Mason | a513a99a7 | 2011-10-14 14:56:16 -0500 | [diff] [blame] | 2793 | orig_mps, pcie_get_readrq(dev)); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2794 | |
| 2795 | return 0; |
| 2796 | } |
| 2797 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2798 | /* |
| 2799 | * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down, |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2800 | * parents then children fashion. If this changes, then this code will not |
| 2801 | * work as designed. |
| 2802 | */ |
Bjorn Helgaas | a58674f | 2013-08-22 11:24:44 +0800 | [diff] [blame] | 2803 | void pcie_bus_configure_settings(struct pci_bus *bus) |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2804 | { |
Bjorn Helgaas | 1e358f9 | 2014-04-29 12:51:55 -0600 | [diff] [blame] | 2805 | u8 smpss = 0; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2806 | |
Bjorn Helgaas | a58674f | 2013-08-22 11:24:44 +0800 | [diff] [blame] | 2807 | if (!bus->self) |
| 2808 | return; |
| 2809 | |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2810 | if (!pci_is_pcie(bus->self)) |
| 2811 | return; |
| 2812 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2813 | /* |
| 2814 | * FIXME - Peer to peer DMA is possible, though the endpoint would need |
Jon Mason | 3315472 | 2013-08-26 16:33:05 +0800 | [diff] [blame] | 2815 | * to be aware of the MPS of the destination. To work around this, |
Jon Mason | 5f39e67 | 2011-10-03 09:50:20 -0500 | [diff] [blame] | 2816 | * simply force the MPS of the entire system to the smallest possible. |
| 2817 | */ |
| 2818 | if (pcie_bus_config == PCIE_BUS_PEER2PEER) |
| 2819 | smpss = 0; |
| 2820 | |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2821 | if (pcie_bus_config == PCIE_BUS_SAFE) { |
Bjorn Helgaas | a58674f | 2013-08-22 11:24:44 +0800 | [diff] [blame] | 2822 | smpss = bus->self->pcie_mpss; |
Jon Mason | 5f39e67 | 2011-10-03 09:50:20 -0500 | [diff] [blame] | 2823 | |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2824 | pcie_find_smpss(bus->self, &smpss); |
| 2825 | pci_walk_bus(bus, pcie_find_smpss, &smpss); |
| 2826 | } |
| 2827 | |
| 2828 | pcie_bus_configure_set(bus->self, &smpss); |
| 2829 | pci_walk_bus(bus, pcie_bus_configure_set, &smpss); |
| 2830 | } |
Jon Mason | debc3b7 | 2011-08-02 00:01:18 -0500 | [diff] [blame] | 2831 | EXPORT_SYMBOL_GPL(pcie_bus_configure_settings); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 2832 | |
Palmer Dabbelt | bccf90d | 2017-06-23 18:50:42 -0700 | [diff] [blame] | 2833 | /* |
| 2834 | * Called after each bus is probed, but before its children are examined. This |
| 2835 | * is marked as __weak because multiple architectures define it. |
| 2836 | */ |
| 2837 | void __weak pcibios_fixup_bus(struct pci_bus *bus) |
| 2838 | { |
| 2839 | /* nothing to do, expected to be removed in the future */ |
| 2840 | } |
| 2841 | |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2842 | /** |
| 2843 | * pci_scan_child_bus_extend() - Scan devices below a bus |
| 2844 | * @bus: Bus to scan for devices |
| 2845 | * @available_buses: Total number of buses available (%0 does not try to |
| 2846 | * extend beyond the minimal) |
| 2847 | * |
| 2848 | * Scans devices below @bus including subordinate buses. Returns new |
| 2849 | * subordinate number including all the found devices. Passing |
| 2850 | * @available_buses causes the remaining bus space to be distributed |
| 2851 | * equally between hotplug-capable bridges to allow future extension of the |
| 2852 | * hierarchy. |
| 2853 | */ |
| 2854 | static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus, |
| 2855 | unsigned int available_buses) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2856 | { |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2857 | unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0; |
| 2858 | unsigned int start = bus->busn_res.start; |
Jan Kiszka | 690f430 | 2018-03-07 08:39:13 +0100 | [diff] [blame] | 2859 | unsigned int devfn, fn, cmax, max = start; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2860 | struct pci_dev *dev; |
Jan Kiszka | 690f430 | 2018-03-07 08:39:13 +0100 | [diff] [blame] | 2861 | int nr_devs; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2862 | |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 2863 | dev_dbg(&bus->dev, "scanning bus\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2864 | |
| 2865 | /* Go find them, Rover! */ |
Jan Kiszka | 690f430 | 2018-03-07 08:39:13 +0100 | [diff] [blame] | 2866 | for (devfn = 0; devfn < 256; devfn += 8) { |
| 2867 | nr_devs = pci_scan_slot(bus, devfn); |
| 2868 | |
| 2869 | /* |
| 2870 | * The Jailhouse hypervisor may pass individual functions of a |
| 2871 | * multi-function device to a guest without passing function 0. |
| 2872 | * Look for them as well. |
| 2873 | */ |
| 2874 | if (jailhouse_paravirt() && nr_devs == 0) { |
| 2875 | for (fn = 1; fn < 8; fn++) { |
| 2876 | dev = pci_scan_single_device(bus, devfn + fn); |
| 2877 | if (dev) |
| 2878 | dev->multifunction = 1; |
| 2879 | } |
| 2880 | } |
| 2881 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2882 | |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2883 | /* Reserve buses for SR-IOV capability */ |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2884 | used_buses = pci_iov_bus_range(bus); |
| 2885 | max += used_buses; |
Yu Zhao | a28724b | 2009-03-20 11:25:13 +0800 | [diff] [blame] | 2886 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2887 | /* |
| 2888 | * After performing arch-dependent fixup of the bus, look behind |
| 2889 | * all PCI-to-PCI bridges on this bus. |
| 2890 | */ |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 2891 | if (!bus->is_added) { |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 2892 | dev_dbg(&bus->dev, "fixups for bus\n"); |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 2893 | pcibios_fixup_bus(bus); |
Jiang Liu | 981cf9e | 2013-04-12 05:44:16 +0000 | [diff] [blame] | 2894 | bus->is_added = 1; |
Alex Chiang | 74710de | 2009-03-20 14:56:10 -0600 | [diff] [blame] | 2895 | } |
| 2896 | |
Mika Westerberg | 4147c2f | 2017-10-13 21:35:42 +0300 | [diff] [blame] | 2897 | /* |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2898 | * Calculate how many hotplug bridges and normal bridges there |
| 2899 | * are on this bus. We will distribute the additional available |
| 2900 | * buses between hotplug bridges. |
| 2901 | */ |
| 2902 | for_each_pci_bridge(dev, bus) { |
| 2903 | if (dev->is_hotplug_bridge) |
| 2904 | hotplug_bridges++; |
| 2905 | else |
| 2906 | normal_bridges++; |
| 2907 | } |
| 2908 | |
| 2909 | /* |
Mika Westerberg | 4147c2f | 2017-10-13 21:35:42 +0300 | [diff] [blame] | 2910 | * Scan bridges that are already configured. We don't touch them |
| 2911 | * unless they are misconfigured (which will be done in the second |
| 2912 | * scan below). |
| 2913 | */ |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2914 | for_each_pci_bridge(dev, bus) { |
| 2915 | cmax = max; |
| 2916 | max = pci_scan_bridge_extend(bus, dev, max, 0, 0); |
Mika Westerberg | 3374c54 | 2018-05-28 15:47:50 +0300 | [diff] [blame] | 2917 | |
| 2918 | /* |
| 2919 | * Reserve one bus for each bridge now to avoid extending |
| 2920 | * hotplug bridges too much during the second scan below. |
| 2921 | */ |
| 2922 | used_buses++; |
| 2923 | if (cmax - max > 1) |
| 2924 | used_buses += cmax - max - 1; |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2925 | } |
Mika Westerberg | 4147c2f | 2017-10-13 21:35:42 +0300 | [diff] [blame] | 2926 | |
| 2927 | /* Scan bridges that need to be reconfigured */ |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2928 | for_each_pci_bridge(dev, bus) { |
| 2929 | unsigned int buses = 0; |
| 2930 | |
| 2931 | if (!hotplug_bridges && normal_bridges == 1) { |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2932 | |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2933 | /* |
| 2934 | * There is only one bridge on the bus (upstream |
| 2935 | * port) so it gets all available buses which it |
| 2936 | * can then distribute to the possible hotplug |
| 2937 | * bridges below. |
| 2938 | */ |
| 2939 | buses = available_buses; |
| 2940 | } else if (dev->is_hotplug_bridge) { |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 2941 | |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2942 | /* |
| 2943 | * Distribute the extra buses between hotplug |
| 2944 | * bridges if any. |
| 2945 | */ |
| 2946 | buses = available_buses / hotplug_bridges; |
Mika Westerberg | 3374c54 | 2018-05-28 15:47:50 +0300 | [diff] [blame] | 2947 | buses = min(buses, available_buses - used_buses + 1); |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2948 | } |
| 2949 | |
| 2950 | cmax = max; |
| 2951 | max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1); |
Mika Westerberg | 3374c54 | 2018-05-28 15:47:50 +0300 | [diff] [blame] | 2952 | /* One bus is already accounted so don't add it again */ |
| 2953 | if (max - cmax > 1) |
| 2954 | used_buses += max - cmax - 1; |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2955 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2956 | |
| 2957 | /* |
Keith Busch | e16b466 | 2016-07-21 21:40:28 -0600 | [diff] [blame] | 2958 | * Make sure a hotplug bridge has at least the minimum requested |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2959 | * number of buses but allow it to grow up to the maximum available |
| 2960 | * bus number of there is room. |
Keith Busch | e16b466 | 2016-07-21 21:40:28 -0600 | [diff] [blame] | 2961 | */ |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2962 | if (bus->self && bus->self->is_hotplug_bridge) { |
| 2963 | used_buses = max_t(unsigned int, available_buses, |
| 2964 | pci_hotplug_bus_size - 1); |
| 2965 | if (max - start < used_buses) { |
| 2966 | max = start + used_buses; |
Mika Westerberg | a20c7f3 | 2017-10-13 21:35:43 +0300 | [diff] [blame] | 2967 | |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2968 | /* Do not allocate more buses than we have room left */ |
| 2969 | if (max > bus->busn_res.end) |
| 2970 | max = bus->busn_res.end; |
| 2971 | |
| 2972 | dev_dbg(&bus->dev, "%pR extended by %#02x\n", |
| 2973 | &bus->busn_res, max - start); |
| 2974 | } |
Keith Busch | e16b466 | 2016-07-21 21:40:28 -0600 | [diff] [blame] | 2975 | } |
| 2976 | |
| 2977 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2978 | * We've scanned the bus and so we know all about what's on |
| 2979 | * the other side of any bridges that may be on this bus plus |
| 2980 | * any devices. |
| 2981 | * |
| 2982 | * Return how far we've got finding sub-buses. |
| 2983 | */ |
Bjorn Helgaas | 0207c35 | 2009-11-04 10:32:52 -0700 | [diff] [blame] | 2984 | dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2985 | return max; |
| 2986 | } |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 2987 | |
| 2988 | /** |
| 2989 | * pci_scan_child_bus() - Scan devices below a bus |
| 2990 | * @bus: Bus to scan for devices |
| 2991 | * |
| 2992 | * Scans devices below @bus including subordinate buses. Returns new |
| 2993 | * subordinate number including all the found devices. |
| 2994 | */ |
| 2995 | unsigned int pci_scan_child_bus(struct pci_bus *bus) |
| 2996 | { |
| 2997 | return pci_scan_child_bus_extend(bus, 0); |
| 2998 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 2999 | EXPORT_SYMBOL_GPL(pci_scan_child_bus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3000 | |
Rafael J. Wysocki | 6c0cc95 | 2013-01-09 22:33:37 +0100 | [diff] [blame] | 3001 | /** |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 3002 | * pcibios_root_bridge_prepare - Platform-specific host bridge setup |
| 3003 | * @bridge: Host bridge to set up |
Rafael J. Wysocki | 6c0cc95 | 2013-01-09 22:33:37 +0100 | [diff] [blame] | 3004 | * |
| 3005 | * Default empty implementation. Replace with an architecture-specific setup |
| 3006 | * routine, if necessary. |
| 3007 | */ |
| 3008 | int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge) |
| 3009 | { |
| 3010 | return 0; |
| 3011 | } |
| 3012 | |
Jiang Liu | 10a9574 | 2013-04-12 05:44:20 +0000 | [diff] [blame] | 3013 | void __weak pcibios_add_bus(struct pci_bus *bus) |
| 3014 | { |
| 3015 | } |
| 3016 | |
| 3017 | void __weak pcibios_remove_bus(struct pci_bus *bus) |
| 3018 | { |
| 3019 | } |
| 3020 | |
Lorenzo Pieralisi | 9ee8a1c | 2017-06-28 15:14:01 -0500 | [diff] [blame] | 3021 | struct pci_bus *pci_create_root_bus(struct device *parent, int bus, |
| 3022 | struct pci_ops *ops, void *sysdata, struct list_head *resources) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3023 | { |
Bjorn Helgaas | 0efd5aa | 2012-02-23 20:19:00 -0700 | [diff] [blame] | 3024 | int error; |
Bjorn Helgaas | 5a21d70 | 2012-02-23 20:18:59 -0700 | [diff] [blame] | 3025 | struct pci_host_bridge *bridge; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3026 | |
Thierry Reding | 5909406 | 2016-11-25 11:57:10 +0100 | [diff] [blame] | 3027 | bridge = pci_alloc_host_bridge(0); |
Yinghai Lu | 7b54366 | 2012-04-02 18:31:53 -0700 | [diff] [blame] | 3028 | if (!bridge) |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 3029 | return NULL; |
Yinghai Lu | 7b54366 | 2012-04-02 18:31:53 -0700 | [diff] [blame] | 3030 | |
| 3031 | bridge->dev.parent = parent; |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 3032 | |
| 3033 | list_splice_init(resources, &bridge->windows); |
| 3034 | bridge->sysdata = sysdata; |
| 3035 | bridge->busnr = bus; |
| 3036 | bridge->ops = ops; |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 3037 | |
| 3038 | error = pci_register_host_bridge(bridge); |
| 3039 | if (error < 0) |
Jiang Liu | 343df77 | 2013-06-07 01:10:08 +0800 | [diff] [blame] | 3040 | goto err_out; |
Rafael J. Wysocki | 6c0cc95 | 2013-01-09 22:33:37 +0100 | [diff] [blame] | 3041 | |
Arnd Bergmann | 37d6a0a | 2016-11-25 11:57:09 +0100 | [diff] [blame] | 3042 | return bridge->bus; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3043 | |
Yinghai Lu | 7b54366 | 2012-04-02 18:31:53 -0700 | [diff] [blame] | 3044 | err_out: |
Rob Herring | 9885440 | 2020-05-13 17:38:59 -0500 | [diff] [blame] | 3045 | put_device(&bridge->dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3046 | return NULL; |
| 3047 | } |
Ray Jui | e6b29de | 2015-04-08 11:21:33 -0700 | [diff] [blame] | 3048 | EXPORT_SYMBOL_GPL(pci_create_root_bus); |
Paul Mackerras | cdb9b9f | 2005-09-06 09:31:03 +1000 | [diff] [blame] | 3049 | |
Cyrille Pitchen | 49b8e3f | 2018-01-30 21:56:52 +0100 | [diff] [blame] | 3050 | int pci_host_probe(struct pci_host_bridge *bridge) |
| 3051 | { |
| 3052 | struct pci_bus *bus, *child; |
| 3053 | int ret; |
| 3054 | |
| 3055 | ret = pci_scan_root_bus_bridge(bridge); |
| 3056 | if (ret < 0) { |
| 3057 | dev_err(bridge->dev.parent, "Scanning root bridge failed"); |
| 3058 | return ret; |
| 3059 | } |
| 3060 | |
| 3061 | bus = bridge->bus; |
| 3062 | |
| 3063 | /* |
| 3064 | * We insert PCI resources into the iomem_resource and |
| 3065 | * ioport_resource trees in either pci_bus_claim_resources() |
| 3066 | * or pci_bus_assign_resources(). |
| 3067 | */ |
| 3068 | if (pci_has_flag(PCI_PROBE_ONLY)) { |
| 3069 | pci_bus_claim_resources(bus); |
| 3070 | } else { |
| 3071 | pci_bus_size_bridges(bus); |
| 3072 | pci_bus_assign_resources(bus); |
| 3073 | |
| 3074 | list_for_each_entry(child, &bus->children, node) |
| 3075 | pcie_bus_configure_settings(child); |
| 3076 | } |
| 3077 | |
| 3078 | pci_bus_add_devices(bus); |
| 3079 | return 0; |
| 3080 | } |
| 3081 | EXPORT_SYMBOL_GPL(pci_host_probe); |
| 3082 | |
Yinghai Lu | 98a3583 | 2012-05-18 11:35:50 -0600 | [diff] [blame] | 3083 | int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max) |
| 3084 | { |
| 3085 | struct resource *res = &b->busn_res; |
| 3086 | struct resource *parent_res, *conflict; |
| 3087 | |
| 3088 | res->start = bus; |
| 3089 | res->end = bus_max; |
| 3090 | res->flags = IORESOURCE_BUS; |
| 3091 | |
| 3092 | if (!pci_is_root_bus(b)) |
| 3093 | parent_res = &b->parent->busn_res; |
| 3094 | else { |
| 3095 | parent_res = get_pci_domain_busn_res(pci_domain_nr(b)); |
| 3096 | res->flags |= IORESOURCE_PCI_FIXED; |
| 3097 | } |
| 3098 | |
Andreas Noever | ced04d1 | 2014-01-23 21:59:24 +0100 | [diff] [blame] | 3099 | conflict = request_resource_conflict(parent_res, res); |
Yinghai Lu | 98a3583 | 2012-05-18 11:35:50 -0600 | [diff] [blame] | 3100 | |
| 3101 | if (conflict) |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 3102 | dev_info(&b->dev, |
Yinghai Lu | 98a3583 | 2012-05-18 11:35:50 -0600 | [diff] [blame] | 3103 | "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n", |
| 3104 | res, pci_is_root_bus(b) ? "domain " : "", |
| 3105 | parent_res, conflict->name, conflict); |
Yinghai Lu | 98a3583 | 2012-05-18 11:35:50 -0600 | [diff] [blame] | 3106 | |
| 3107 | return conflict == NULL; |
| 3108 | } |
| 3109 | |
| 3110 | int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max) |
| 3111 | { |
| 3112 | struct resource *res = &b->busn_res; |
| 3113 | struct resource old_res = *res; |
| 3114 | resource_size_t size; |
| 3115 | int ret; |
| 3116 | |
| 3117 | if (res->start > bus_max) |
| 3118 | return -EINVAL; |
| 3119 | |
| 3120 | size = bus_max - res->start + 1; |
| 3121 | ret = adjust_resource(res, res->start, size); |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 3122 | dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n", |
Yinghai Lu | 98a3583 | 2012-05-18 11:35:50 -0600 | [diff] [blame] | 3123 | &old_res, ret ? "can not be" : "is", bus_max); |
| 3124 | |
| 3125 | if (!ret && !res->parent) |
| 3126 | pci_bus_insert_busn_res(b, res->start, res->end); |
| 3127 | |
| 3128 | return ret; |
| 3129 | } |
| 3130 | |
| 3131 | void pci_bus_release_busn_res(struct pci_bus *b) |
| 3132 | { |
| 3133 | struct resource *res = &b->busn_res; |
| 3134 | int ret; |
| 3135 | |
| 3136 | if (!res->flags || !res->parent) |
| 3137 | return; |
| 3138 | |
| 3139 | ret = release_resource(res); |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 3140 | dev_info(&b->dev, "busn_res: %pR %s released\n", |
Yinghai Lu | 98a3583 | 2012-05-18 11:35:50 -0600 | [diff] [blame] | 3141 | res, ret ? "can not be" : "is"); |
| 3142 | } |
| 3143 | |
Lorenzo Pieralisi | 1228c4b | 2017-06-28 15:13:55 -0500 | [diff] [blame] | 3144 | int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge) |
| 3145 | { |
| 3146 | struct resource_entry *window; |
| 3147 | bool found = false; |
| 3148 | struct pci_bus *b; |
| 3149 | int max, bus, ret; |
| 3150 | |
| 3151 | if (!bridge) |
| 3152 | return -EINVAL; |
| 3153 | |
| 3154 | resource_list_for_each_entry(window, &bridge->windows) |
| 3155 | if (window->res->flags & IORESOURCE_BUS) { |
Rob Herring | 4f5c883 | 2020-07-21 20:25:06 -0600 | [diff] [blame] | 3156 | bridge->busnr = window->res->start; |
Lorenzo Pieralisi | 1228c4b | 2017-06-28 15:13:55 -0500 | [diff] [blame] | 3157 | found = true; |
| 3158 | break; |
| 3159 | } |
| 3160 | |
| 3161 | ret = pci_register_host_bridge(bridge); |
| 3162 | if (ret < 0) |
| 3163 | return ret; |
| 3164 | |
| 3165 | b = bridge->bus; |
| 3166 | bus = bridge->busnr; |
| 3167 | |
| 3168 | if (!found) { |
| 3169 | dev_info(&b->dev, |
| 3170 | "No busn resource found for root bus, will use [bus %02x-ff]\n", |
| 3171 | bus); |
| 3172 | pci_bus_insert_busn_res(b, bus, 255); |
| 3173 | } |
| 3174 | |
| 3175 | max = pci_scan_child_bus(b); |
| 3176 | |
| 3177 | if (!found) |
| 3178 | pci_bus_update_busn_res_end(b, max); |
| 3179 | |
| 3180 | return 0; |
| 3181 | } |
| 3182 | EXPORT_SYMBOL(pci_scan_root_bus_bridge); |
| 3183 | |
Lorenzo Pieralisi | 9ee8a1c | 2017-06-28 15:14:01 -0500 | [diff] [blame] | 3184 | struct pci_bus *pci_scan_root_bus(struct device *parent, int bus, |
| 3185 | struct pci_ops *ops, void *sysdata, struct list_head *resources) |
Bjorn Helgaas | a2ebb827 | 2011-10-28 16:25:50 -0600 | [diff] [blame] | 3186 | { |
Jiang Liu | 14d76b6 | 2015-02-05 13:44:44 +0800 | [diff] [blame] | 3187 | struct resource_entry *window; |
Yinghai Lu | 4d99f52 | 2012-05-17 18:51:12 -0700 | [diff] [blame] | 3188 | bool found = false; |
Bjorn Helgaas | a2ebb827 | 2011-10-28 16:25:50 -0600 | [diff] [blame] | 3189 | struct pci_bus *b; |
Yinghai Lu | 4d99f52 | 2012-05-17 18:51:12 -0700 | [diff] [blame] | 3190 | int max; |
| 3191 | |
Jiang Liu | 14d76b6 | 2015-02-05 13:44:44 +0800 | [diff] [blame] | 3192 | resource_list_for_each_entry(window, resources) |
Yinghai Lu | 4d99f52 | 2012-05-17 18:51:12 -0700 | [diff] [blame] | 3193 | if (window->res->flags & IORESOURCE_BUS) { |
| 3194 | found = true; |
| 3195 | break; |
| 3196 | } |
Bjorn Helgaas | a2ebb827 | 2011-10-28 16:25:50 -0600 | [diff] [blame] | 3197 | |
Lorenzo Pieralisi | 9ee8a1c | 2017-06-28 15:14:01 -0500 | [diff] [blame] | 3198 | b = pci_create_root_bus(parent, bus, ops, sysdata, resources); |
Bjorn Helgaas | a2ebb827 | 2011-10-28 16:25:50 -0600 | [diff] [blame] | 3199 | if (!b) |
| 3200 | return NULL; |
| 3201 | |
Yinghai Lu | 4d99f52 | 2012-05-17 18:51:12 -0700 | [diff] [blame] | 3202 | if (!found) { |
| 3203 | dev_info(&b->dev, |
| 3204 | "No busn resource found for root bus, will use [bus %02x-ff]\n", |
| 3205 | bus); |
| 3206 | pci_bus_insert_busn_res(b, bus, 255); |
| 3207 | } |
| 3208 | |
| 3209 | max = pci_scan_child_bus(b); |
| 3210 | |
| 3211 | if (!found) |
| 3212 | pci_bus_update_busn_res_end(b, max); |
| 3213 | |
Bjorn Helgaas | a2ebb827 | 2011-10-28 16:25:50 -0600 | [diff] [blame] | 3214 | return b; |
| 3215 | } |
| 3216 | EXPORT_SYMBOL(pci_scan_root_bus); |
| 3217 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3218 | struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, |
Bjorn Helgaas | de4b2f7 | 2011-10-28 16:25:55 -0600 | [diff] [blame] | 3219 | void *sysdata) |
| 3220 | { |
| 3221 | LIST_HEAD(resources); |
| 3222 | struct pci_bus *b; |
| 3223 | |
| 3224 | pci_add_resource(&resources, &ioport_resource); |
| 3225 | pci_add_resource(&resources, &iomem_resource); |
Yinghai Lu | 857c3b6 | 2012-05-17 18:51:12 -0700 | [diff] [blame] | 3226 | pci_add_resource(&resources, &busn_resource); |
Bjorn Helgaas | de4b2f7 | 2011-10-28 16:25:55 -0600 | [diff] [blame] | 3227 | b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources); |
| 3228 | if (b) { |
Yinghai Lu | 857c3b6 | 2012-05-17 18:51:12 -0700 | [diff] [blame] | 3229 | pci_scan_child_bus(b); |
Bjorn Helgaas | de4b2f7 | 2011-10-28 16:25:55 -0600 | [diff] [blame] | 3230 | } else { |
| 3231 | pci_free_resource_list(&resources); |
| 3232 | } |
| 3233 | return b; |
| 3234 | } |
| 3235 | EXPORT_SYMBOL(pci_scan_bus); |
| 3236 | |
Alex Chiang | 3ed4fd9 | 2009-03-20 14:56:25 -0600 | [diff] [blame] | 3237 | /** |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 3238 | * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices |
Yinghai Lu | 2f32052 | 2012-01-21 02:08:22 -0800 | [diff] [blame] | 3239 | * @bridge: PCI bridge for the bus to scan |
| 3240 | * |
| 3241 | * Scan a PCI bus and child buses for new devices, add them, |
| 3242 | * and enable them, resizing bridge mmio/io resource if necessary |
| 3243 | * and possible. The caller must ensure the child devices are already |
| 3244 | * removed for resizing to occur. |
| 3245 | * |
| 3246 | * Returns the max number of subordinate bus discovered. |
| 3247 | */ |
Bjorn Helgaas | 10874f5a | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 3248 | unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge) |
Yinghai Lu | 2f32052 | 2012-01-21 02:08:22 -0800 | [diff] [blame] | 3249 | { |
| 3250 | unsigned int max; |
| 3251 | struct pci_bus *bus = bridge->subordinate; |
| 3252 | |
| 3253 | max = pci_scan_child_bus(bus); |
| 3254 | |
| 3255 | pci_assign_unassigned_bridge_resources(bridge); |
| 3256 | |
| 3257 | pci_bus_add_devices(bus); |
| 3258 | |
| 3259 | return max; |
| 3260 | } |
| 3261 | |
Yinghai Lu | a5213a3 | 2012-10-30 14:31:21 -0600 | [diff] [blame] | 3262 | /** |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 3263 | * pci_rescan_bus - Scan a PCI bus for devices |
Yinghai Lu | a5213a3 | 2012-10-30 14:31:21 -0600 | [diff] [blame] | 3264 | * @bus: PCI bus to scan |
| 3265 | * |
Bjorn Helgaas | 3e466e2 | 2017-11-30 10:58:14 -0600 | [diff] [blame] | 3266 | * Scan a PCI bus and child buses for new devices, add them, |
| 3267 | * and enable them. |
Yinghai Lu | a5213a3 | 2012-10-30 14:31:21 -0600 | [diff] [blame] | 3268 | * |
| 3269 | * Returns the max number of subordinate bus discovered. |
| 3270 | */ |
Bjorn Helgaas | 10874f5a | 2014-04-14 16:11:40 -0600 | [diff] [blame] | 3271 | unsigned int pci_rescan_bus(struct pci_bus *bus) |
Yinghai Lu | a5213a3 | 2012-10-30 14:31:21 -0600 | [diff] [blame] | 3272 | { |
| 3273 | unsigned int max; |
| 3274 | |
| 3275 | max = pci_scan_child_bus(bus); |
| 3276 | pci_assign_unassigned_bus_resources(bus); |
| 3277 | pci_bus_add_devices(bus); |
| 3278 | |
| 3279 | return max; |
| 3280 | } |
| 3281 | EXPORT_SYMBOL_GPL(pci_rescan_bus); |
| 3282 | |
Rafael J. Wysocki | 9d16947 | 2014-01-10 15:22:18 +0100 | [diff] [blame] | 3283 | /* |
| 3284 | * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal |
| 3285 | * routines should always be executed under this mutex. |
| 3286 | */ |
| 3287 | static DEFINE_MUTEX(pci_rescan_remove_lock); |
| 3288 | |
| 3289 | void pci_lock_rescan_remove(void) |
| 3290 | { |
| 3291 | mutex_lock(&pci_rescan_remove_lock); |
| 3292 | } |
| 3293 | EXPORT_SYMBOL_GPL(pci_lock_rescan_remove); |
| 3294 | |
| 3295 | void pci_unlock_rescan_remove(void) |
| 3296 | { |
| 3297 | mutex_unlock(&pci_rescan_remove_lock); |
| 3298 | } |
| 3299 | EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove); |
| 3300 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 3301 | static int __init pci_sort_bf_cmp(const struct device *d_a, |
| 3302 | const struct device *d_b) |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 3303 | { |
Greg Kroah-Hartman | 99178b0 | 2008-08-26 11:00:57 -0500 | [diff] [blame] | 3304 | const struct pci_dev *a = to_pci_dev(d_a); |
| 3305 | const struct pci_dev *b = to_pci_dev(d_b); |
| 3306 | |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 3307 | if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1; |
| 3308 | else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1; |
| 3309 | |
| 3310 | if (a->bus->number < b->bus->number) return -1; |
| 3311 | else if (a->bus->number > b->bus->number) return 1; |
| 3312 | |
| 3313 | if (a->devfn < b->devfn) return -1; |
| 3314 | else if (a->devfn > b->devfn) return 1; |
| 3315 | |
| 3316 | return 0; |
| 3317 | } |
| 3318 | |
Greg Kroah-Hartman | 5ff580c | 2008-02-14 14:56:56 -0800 | [diff] [blame] | 3319 | void __init pci_sort_breadthfirst(void) |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 3320 | { |
Greg Kroah-Hartman | 99178b0 | 2008-08-26 11:00:57 -0500 | [diff] [blame] | 3321 | bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp); |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 3322 | } |
Mika Westerberg | 95e3ba9 | 2017-10-13 21:35:41 +0300 | [diff] [blame] | 3323 | |
| 3324 | int pci_hp_add_bridge(struct pci_dev *dev) |
| 3325 | { |
| 3326 | struct pci_bus *parent = dev->bus; |
Mika Westerberg | 4147c2f | 2017-10-13 21:35:42 +0300 | [diff] [blame] | 3327 | int busnr, start = parent->busn_res.start; |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 3328 | unsigned int available_buses = 0; |
Mika Westerberg | 95e3ba9 | 2017-10-13 21:35:41 +0300 | [diff] [blame] | 3329 | int end = parent->busn_res.end; |
| 3330 | |
| 3331 | for (busnr = start; busnr <= end; busnr++) { |
| 3332 | if (!pci_find_bus(pci_domain_nr(parent), busnr)) |
| 3333 | break; |
| 3334 | } |
| 3335 | if (busnr-- > end) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3336 | pci_err(dev, "No bus number available for hot-added bridge\n"); |
Mika Westerberg | 95e3ba9 | 2017-10-13 21:35:41 +0300 | [diff] [blame] | 3337 | return -1; |
| 3338 | } |
Mika Westerberg | 4147c2f | 2017-10-13 21:35:42 +0300 | [diff] [blame] | 3339 | |
| 3340 | /* Scan bridges that are already configured */ |
| 3341 | busnr = pci_scan_bridge(parent, dev, busnr, 0); |
| 3342 | |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 3343 | /* |
| 3344 | * Distribute the available bus numbers between hotplug-capable |
| 3345 | * bridges to make extending the chain later possible. |
| 3346 | */ |
| 3347 | available_buses = end - busnr; |
| 3348 | |
Mika Westerberg | 4147c2f | 2017-10-13 21:35:42 +0300 | [diff] [blame] | 3349 | /* Scan bridges that need to be reconfigured */ |
Mika Westerberg | 1c02ea8 | 2017-10-13 21:35:44 +0300 | [diff] [blame] | 3350 | pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1); |
Mika Westerberg | 4147c2f | 2017-10-13 21:35:42 +0300 | [diff] [blame] | 3351 | |
Mika Westerberg | 95e3ba9 | 2017-10-13 21:35:41 +0300 | [diff] [blame] | 3352 | if (!dev->subordinate) |
| 3353 | return -1; |
| 3354 | |
| 3355 | return 0; |
| 3356 | } |
| 3357 | EXPORT_SYMBOL_GPL(pci_hp_add_bridge); |