blob: 6b0056e9c33e0c092cdcf4411c1ceb1e7ef0e177 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060018#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090019#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
22#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Stephen Hemminger0b950f02014-01-10 17:14:48 -070024static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070025 .name = "PCI busn",
26 .start = 0,
27 .end = 255,
28 .flags = IORESOURCE_BUS,
29};
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* Ugh. Need to stop exporting this to modules. */
32LIST_HEAD(pci_root_buses);
33EXPORT_SYMBOL(pci_root_buses);
34
Yinghai Lu5cc62c22012-05-17 18:51:11 -070035static LIST_HEAD(pci_domain_busn_res_list);
36
37struct pci_domain_busn_res {
38 struct list_head list;
39 struct resource res;
40 int domain_nr;
41};
42
43static struct resource *get_pci_domain_busn_res(int domain_nr)
44{
45 struct pci_domain_busn_res *r;
46
47 list_for_each_entry(r, &pci_domain_busn_res_list, list)
48 if (r->domain_nr == domain_nr)
49 return &r->res;
50
51 r = kzalloc(sizeof(*r), GFP_KERNEL);
52 if (!r)
53 return NULL;
54
55 r->domain_nr = domain_nr;
56 r->res.start = 0;
57 r->res.end = 0xff;
58 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
59
60 list_add_tail(&r->list, &pci_domain_busn_res_list);
61
62 return &r->res;
63}
64
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080065static int find_anything(struct device *dev, void *data)
66{
67 return 1;
68}
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070070/*
71 * Some device drivers need know if pci is initiated.
72 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080073 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074 */
75int no_pci_devices(void)
76{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 struct device *dev;
78 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070079
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080080 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
81 no_devices = (dev == NULL);
82 put_device(dev);
83 return no_devices;
84}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070085EXPORT_SYMBOL(no_pci_devices);
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 * PCI Bus Class
89 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040090static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070091{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040092 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Markus Elfringff0387c2014-11-10 21:02:17 -070094 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070095 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100096 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 kfree(pci_bus);
98}
99
100static struct class pcibus_class = {
101 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400102 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700103 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
106static int __init pcibus_class_init(void)
107{
108 return class_register(&pcibus_class);
109}
110postcore_initcall(pcibus_class_init);
111
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400112static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800113{
114 u64 size = mask & maxbase; /* Find the significant bits */
115 if (!size)
116 return 0;
117
118 /* Get the lowest of them to find the decode size, and
119 from that the extent. */
120 size = (size & ~(size-1)) - 1;
121
122 /* base == maxbase can be valid only if the BAR has
123 already been programmed with all 1s. */
124 if (base == maxbase && ((base | size) & mask) != mask)
125 return 0;
126
127 return size;
128}
129
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800131{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600132 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600134
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600136 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
137 flags |= IORESOURCE_IO;
138 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139 }
140
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600141 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
142 flags |= IORESOURCE_MEM;
143 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
144 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400145
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600146 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
147 switch (mem_type) {
148 case PCI_BASE_ADDRESS_MEM_TYPE_32:
149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600151 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 break;
153 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600154 flags |= IORESOURCE_MEM_64;
155 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600156 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600157 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600158 break;
159 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600160 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161}
162
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100163#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
164
Yu Zhao0b400c72008-11-22 02:40:40 +0800165/**
166 * pci_read_base - read a PCI BAR
167 * @dev: the PCI device
168 * @type: type of the BAR
169 * @res: resource buffer to be filled in
170 * @pos: BAR position in the config space
171 *
172 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800174int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400175 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400176{
177 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600178 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800180 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181
Bjorn Helgaasb84106b2016-02-25 14:35:57 -0600182 if (dev->non_compliant_bars)
183 return 0;
184
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200185 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400186
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600187 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 if (!dev->mmio_always_on) {
189 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100190 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
191 pci_write_config_word(dev, PCI_COMMAND,
192 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
193 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700194 }
195
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400196 res->name = pci_name(dev);
197
198 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200199 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 pci_read_config_dword(dev, pos, &sz);
201 pci_write_config_dword(dev, pos, l);
202
203 /*
204 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600205 * If the BAR isn't implemented, all bits must be 0. If it's a
206 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
207 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400208 */
Myron Stowef795d862014-10-30 11:54:43 -0600209 if (sz == 0xffffffff)
210 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400211
212 /*
213 * I don't know how l can have all bits set. Copied from old code.
214 * Maybe it fixes a bug on some ancient platform.
215 */
216 if (l == 0xffffffff)
217 l = 0;
218
219 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600220 res->flags = decode_bar(dev, l);
221 res->flags |= IORESOURCE_SIZEALIGN;
222 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600223 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
224 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
225 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400226 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
228 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
229 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 }
231 } else {
232 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600233 l64 = l & PCI_ROM_ADDRESS_MASK;
234 sz64 = sz & PCI_ROM_ADDRESS_MASK;
235 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400236 }
237
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600238 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400239 pci_read_config_dword(dev, pos + 4, &l);
240 pci_write_config_dword(dev, pos + 4, ~0);
241 pci_read_config_dword(dev, pos + 4, &sz);
242 pci_write_config_dword(dev, pos + 4, l);
243
244 l64 |= ((u64)l << 32);
245 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600246 mask64 |= ((u64)~0 << 32);
247 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
250 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400251
Myron Stowef795d862014-10-30 11:54:43 -0600252 if (!sz64)
253 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254
Myron Stowef795d862014-10-30 11:54:43 -0600255 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600256 if (!sz64) {
257 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
258 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600259 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600260 }
Myron Stowef795d862014-10-30 11:54:43 -0600261
262 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700263 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
264 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600265 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
266 res->start = 0;
267 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600268 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
269 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600270 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600271 }
272
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700273 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600274 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700275 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600276 res->start = 0;
277 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600278 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
279 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600280 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400281 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400282 }
283
Myron Stowef795d862014-10-30 11:54:43 -0600284 region.start = l64;
285 region.end = l64 + sz64;
286
Yinghai Lufc279852013-12-09 22:54:40 -0800287 pcibios_bus_to_resource(dev->bus, res, &region);
288 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800289
290 /*
291 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
292 * the corresponding resource address (the physical address used by
293 * the CPU. Converting that resource address back to a bus address
294 * should yield the original BAR value:
295 *
296 * resource_to_bus(bus_to_resource(A)) == A
297 *
298 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
299 * be claimed by the device.
300 */
301 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800302 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800303 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600304 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600305 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
306 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800307 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800308
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600309 goto out;
310
311
312fail:
313 res->flags = 0;
314out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600315 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800316 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600317
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600318 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800319}
320
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
322{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400323 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 for (pos = 0; pos < howmany; pos++) {
326 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400335 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338}
339
Bill Pemberton15856ad2012-11-21 15:35:00 -0500340static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341{
342 struct pci_dev *dev = child->self;
343 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600344 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700345 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600346 struct resource *res;
347
348 io_mask = PCI_IO_RANGE_MASK;
349 io_granularity = 0x1000;
350 if (dev->io_window_1k) {
351 /* Support 1K I/O space granularity */
352 io_mask = PCI_IO_1K_RANGE_MASK;
353 io_granularity = 0x400;
354 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 res = child->resource[0];
357 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
358 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600359 base = (io_base_lo & io_mask) << 8;
360 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
363 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600364
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
366 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600367 base |= ((unsigned long) io_base_hi << 16);
368 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 }
370
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600371 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700373 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600374 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800375 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600376 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378}
379
Bill Pemberton15856ad2012-11-21 15:35:00 -0500380static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381{
382 struct pci_dev *dev = child->self;
383 u16 mem_base_lo, mem_limit_lo;
384 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700385 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700386 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
388 res = child->resource[1];
389 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
390 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600391 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
392 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600393 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700395 region.start = base;
396 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800397 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600398 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700400}
401
Bill Pemberton15856ad2012-11-21 15:35:00 -0500402static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700403{
404 struct pci_dev *dev = child->self;
405 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700406 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700407 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700408 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700409 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 res = child->resource[2];
412 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
413 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700414 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
415 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
418 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
421 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
422
423 /*
424 * Some bridges set the base > limit by default, and some
425 * (broken) BIOSes do not initialize them. If we find
426 * this, just assume they are not being used.
427 */
428 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700429 base64 |= (u64) mem_base_hi << 32;
430 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 }
432 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700433
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700434 base = (pci_bus_addr_t) base64;
435 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700436
437 if (base != base64) {
438 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
439 (unsigned long long) base64);
440 return;
441 }
442
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600443 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700444 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
445 IORESOURCE_MEM | IORESOURCE_PREFETCH;
446 if (res->flags & PCI_PREF_RANGE_TYPE_64)
447 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700448 region.start = base;
449 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800450 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600451 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 }
453}
454
Bill Pemberton15856ad2012-11-21 15:35:00 -0500455void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456{
457 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700458 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700459 int i;
460
461 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
462 return;
463
Yinghai Lub918c622012-05-17 18:51:11 -0700464 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
465 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466 dev->transparent ? " (subtractive decode)" : "");
467
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700468 pci_bus_remove_resources(child);
469 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
470 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
471
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700472 pci_read_bridge_io(child);
473 pci_read_bridge_mmio(child);
474 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700475
476 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700477 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600478 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_add_resource(child, res,
480 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700481 dev_printk(KERN_DEBUG, &dev->dev,
482 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700483 res);
484 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700485 }
486 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700487}
488
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100489static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490{
491 struct pci_bus *b;
492
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100493 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600494 if (!b)
495 return NULL;
496
497 INIT_LIST_HEAD(&b->node);
498 INIT_LIST_HEAD(&b->children);
499 INIT_LIST_HEAD(&b->devices);
500 INIT_LIST_HEAD(&b->slots);
501 INIT_LIST_HEAD(&b->resources);
502 b->max_bus_speed = PCI_SPEED_UNKNOWN;
503 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100504#ifdef CONFIG_PCI_DOMAINS_GENERIC
505 if (parent)
506 b->domain_nr = parent->domain_nr;
507#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 return b;
509}
510
Jiang Liu70efde22013-06-07 16:16:51 -0600511static void pci_release_host_bridge_dev(struct device *dev)
512{
513 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
514
515 if (bridge->release_fn)
516 bridge->release_fn(bridge);
517
518 pci_free_resource_list(&bridge->windows);
519
520 kfree(bridge);
521}
522
Yinghai Lu7b543662012-04-02 18:31:53 -0700523static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
524{
525 struct pci_host_bridge *bridge;
526
527 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600528 if (!bridge)
529 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700530
Bjorn Helgaas05013482013-06-05 14:22:11 -0600531 INIT_LIST_HEAD(&bridge->windows);
532 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700533 return bridge;
534}
535
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700536static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500537 PCI_SPEED_UNKNOWN, /* 0 */
538 PCI_SPEED_66MHz_PCIX, /* 1 */
539 PCI_SPEED_100MHz_PCIX, /* 2 */
540 PCI_SPEED_133MHz_PCIX, /* 3 */
541 PCI_SPEED_UNKNOWN, /* 4 */
542 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
543 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
544 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
545 PCI_SPEED_UNKNOWN, /* 8 */
546 PCI_SPEED_66MHz_PCIX_266, /* 9 */
547 PCI_SPEED_100MHz_PCIX_266, /* A */
548 PCI_SPEED_133MHz_PCIX_266, /* B */
549 PCI_SPEED_UNKNOWN, /* C */
550 PCI_SPEED_66MHz_PCIX_533, /* D */
551 PCI_SPEED_100MHz_PCIX_533, /* E */
552 PCI_SPEED_133MHz_PCIX_533 /* F */
553};
554
Jacob Keller343e51a2013-07-31 06:53:16 +0000555const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500556 PCI_SPEED_UNKNOWN, /* 0 */
557 PCIE_SPEED_2_5GT, /* 1 */
558 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500559 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500560 PCI_SPEED_UNKNOWN, /* 4 */
561 PCI_SPEED_UNKNOWN, /* 5 */
562 PCI_SPEED_UNKNOWN, /* 6 */
563 PCI_SPEED_UNKNOWN, /* 7 */
564 PCI_SPEED_UNKNOWN, /* 8 */
565 PCI_SPEED_UNKNOWN, /* 9 */
566 PCI_SPEED_UNKNOWN, /* A */
567 PCI_SPEED_UNKNOWN, /* B */
568 PCI_SPEED_UNKNOWN, /* C */
569 PCI_SPEED_UNKNOWN, /* D */
570 PCI_SPEED_UNKNOWN, /* E */
571 PCI_SPEED_UNKNOWN /* F */
572};
573
574void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
575{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700576 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500577}
578EXPORT_SYMBOL_GPL(pcie_update_link_speed);
579
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500580static unsigned char agp_speeds[] = {
581 AGP_UNKNOWN,
582 AGP_1X,
583 AGP_2X,
584 AGP_4X,
585 AGP_8X
586};
587
588static enum pci_bus_speed agp_speed(int agp3, int agpstat)
589{
590 int index = 0;
591
592 if (agpstat & 4)
593 index = 3;
594 else if (agpstat & 2)
595 index = 2;
596 else if (agpstat & 1)
597 index = 1;
598 else
599 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700600
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500601 if (agp3) {
602 index += 2;
603 if (index == 5)
604 index = 0;
605 }
606
607 out:
608 return agp_speeds[index];
609}
610
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500611static void pci_set_bus_speed(struct pci_bus *bus)
612{
613 struct pci_dev *bridge = bus->self;
614 int pos;
615
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500616 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
617 if (!pos)
618 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
619 if (pos) {
620 u32 agpstat, agpcmd;
621
622 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
623 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
624
625 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
626 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
627 }
628
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
630 if (pos) {
631 u16 status;
632 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
635 &status);
636
637 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700639 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700641 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400642 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500643 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400644 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500645 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500646 } else {
647 max = PCI_SPEED_66MHz_PCIX;
648 }
649
650 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700651 bus->cur_bus_speed = pcix_bus_speed[
652 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653
654 return;
655 }
656
Yijing Wangfdfe1512013-09-05 15:55:29 +0800657 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658 u32 linkcap;
659 u16 linksta;
660
Jiang Liu59875ae2012-07-24 17:20:06 +0800661 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700662 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500663
Jiang Liu59875ae2012-07-24 17:20:06 +0800664 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500665 pcie_update_link_speed(bus, linksta);
666 }
667}
668
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100669static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
670{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100671 struct irq_domain *d;
672
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100673 /*
674 * Any firmware interface that can resolve the msi_domain
675 * should be called from here.
676 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100677 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800678 if (!d)
679 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100680
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100681 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100682}
683
684static void pci_set_bus_msi_domain(struct pci_bus *bus)
685{
686 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600687 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100688
689 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600690 * The bus can be a root bus, a subordinate bus, or a virtual bus
691 * created by an SR-IOV device. Walk up to the first bridge device
692 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100693 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600694 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
695 if (b->self)
696 d = dev_get_msi_domain(&b->self->dev);
697 }
698
699 if (!d)
700 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100701
702 dev_set_msi_domain(&bus->dev, d);
703}
704
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700705static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
706 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707{
708 struct pci_bus *child;
709 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800710 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
712 /*
713 * Allocate a new bus, and inherit stuff from the parent..
714 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100715 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 if (!child)
717 return NULL;
718
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 child->parent = parent;
720 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200721 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200723 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400725 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800726 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400727 */
728 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100729 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
731 /*
732 * Set up the primary, secondary and subordinate
733 * bus numbers.
734 */
Yinghai Lub918c622012-05-17 18:51:11 -0700735 child->number = child->busn_res.start = busnr;
736 child->primary = parent->busn_res.start;
737 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Yinghai Lu4f535092013-01-21 13:20:52 -0800739 if (!bridge) {
740 child->dev.parent = parent->bridge;
741 goto add_dev;
742 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800743
744 child->self = bridge;
745 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800746 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000747 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500748 pci_set_bus_speed(child);
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800751 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
753 child->resource[i]->name = child->name;
754 }
755 bridge->subordinate = child;
756
Yinghai Lu4f535092013-01-21 13:20:52 -0800757add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100758 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800759 ret = device_register(&child->dev);
760 WARN_ON(ret < 0);
761
Jiang Liu10a95742013-04-12 05:44:20 +0000762 pcibios_add_bus(child);
763
Yinghai Lu4f535092013-01-21 13:20:52 -0800764 /* Create legacy_io and legacy_mem files for this bus */
765 pci_create_legacy_files(child);
766
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 return child;
768}
769
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400770struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
771 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772{
773 struct pci_bus *child;
774
775 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700776 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800777 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800779 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700780 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 return child;
782}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600783EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
Rajat Jainf3dbd802014-09-02 16:26:00 -0700785static void pci_enable_crs(struct pci_dev *pdev)
786{
787 u16 root_cap = 0;
788
789 /* Enable CRS Software Visibility if supported */
790 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
791 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
792 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
793 PCI_EXP_RTCTL_CRSSVE);
794}
795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796/*
797 * If it's a bridge, configure it and scan the bus behind it.
798 * For CardBus bridges, we don't scan behind as the devices will
799 * be handled by the bridge driver itself.
800 *
801 * We need to process bridges in two passes -- first we scan those
802 * already configured by the BIOS and after we are done with all of
803 * them, we proceed to assigning numbers to the remaining buses in
804 * order to avoid overlaps between old and new bus numbers.
805 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500806int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
808 struct pci_bus *child;
809 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100810 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600812 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100813 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
815 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600816 primary = buses & 0xFF;
817 secondary = (buses >> 8) & 0xFF;
818 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600820 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
821 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100823 if (!primary && (primary != bus->number) && secondary && subordinate) {
824 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
825 primary = bus->number;
826 }
827
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100828 /* Check if setup is sensible at all */
829 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700830 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600831 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700832 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
833 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100834 broken = 1;
835 }
836
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700838 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
840 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
841 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
842
Rajat Jainf3dbd802014-09-02 16:26:00 -0700843 pci_enable_crs(dev);
844
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600845 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
846 !is_cardbus && !broken) {
847 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 /*
849 * Bus already configured by firmware, process it in the first
850 * pass and just note the configuration.
851 */
852 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000853 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
855 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100856 * The bus might already exist for two reasons: Either we are
857 * rescanning the bus or the bus is reachable through more than
858 * one bridge. The second case can happen with the i450NX
859 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600861 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600862 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600863 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600864 if (!child)
865 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600866 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700867 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600868 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 }
870
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100872 if (cmax > subordinate)
873 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
874 subordinate, cmax);
875 /* subordinate should equal child->busn_res.end */
876 if (subordinate > max)
877 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 } else {
879 /*
880 * We need to assign a number to this bus which we always
881 * do in the second pass.
882 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700883 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100884 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700885 /* Temporarily disable forwarding of the
886 configuration cycles on all bridges in
887 this bus segment to avoid possible
888 conflicts in the second pass between two
889 bridges programmed with overlapping
890 bus ranges. */
891 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
892 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000893 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700894 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
896 /* Clear errors */
897 pci_write_config_word(dev, PCI_STATUS, 0xffff);
898
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600899 /* Prevent assigning a bus number that already exists.
900 * This can happen when a bridge is hot-plugged, so in
901 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800902 child = pci_find_bus(pci_domain_nr(bus), max+1);
903 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100904 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800905 if (!child)
906 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600907 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800908 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100909 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 buses = (buses & 0xff000000)
911 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700912 | ((unsigned int)(child->busn_res.start) << 8)
913 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
915 /*
916 * yenta.c forces a secondary latency timer of 176.
917 * Copy that behaviour here.
918 */
919 if (is_cardbus) {
920 buses &= ~0xff000000;
921 buses |= CARDBUS_LATENCY_TIMER << 24;
922 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100923
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 /*
925 * We need to blast all three values with a single write.
926 */
927 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
928
929 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700930 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 max = pci_scan_child_bus(child);
932 } else {
933 /*
934 * For CardBus bridges, we leave 4 bus numbers
935 * as cards with a PCI-to-PCI bridge can be
936 * inserted later.
937 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400938 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100939 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700940 if (pci_find_bus(pci_domain_nr(bus),
941 max+i+1))
942 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100943 while (parent->parent) {
944 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700945 (parent->busn_res.end > max) &&
946 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100947 j = 1;
948 }
949 parent = parent->parent;
950 }
951 if (j) {
952 /*
953 * Often, there are two cardbus bridges
954 * -- try to leave one valid bus number
955 * for each one.
956 */
957 i /= 2;
958 break;
959 }
960 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700961 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 }
963 /*
964 * Set the subordinate bus number to its real value.
965 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700966 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
968 }
969
Gary Hadecb3576f2008-02-08 14:00:52 -0800970 sprintf(child->name,
971 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
972 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200974 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100975 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700976 if ((child->busn_res.end > bus->busn_res.end) ||
977 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100978 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700979 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400980 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700981 &child->busn_res,
982 (bus->number > child->busn_res.end &&
983 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800984 "wholly" : "partially",
985 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700986 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700987 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100988 }
989 bus = bus->parent;
990 }
991
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000992out:
993 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 return max;
996}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600997EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
999/*
1000 * Read interrupt line and base address registers.
1001 * The architecture-dependent code can tweak these, of course.
1002 */
1003static void pci_read_irq(struct pci_dev *dev)
1004{
1005 unsigned char irq;
1006
1007 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001008 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 if (irq)
1010 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1011 dev->irq = irq;
1012}
1013
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001014void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001015{
1016 int pos;
1017 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001018 int type;
1019 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001020
1021 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1022 if (!pos)
1023 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001024 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001025 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001026 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001027 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1028 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001029
1030 /*
1031 * A Root Port is always the upstream end of a Link. No PCIe
1032 * component has two Links. Two Links are connected by a Switch
1033 * that has a Port on each Link and internal logic to connect the
1034 * two Ports.
1035 */
1036 type = pci_pcie_type(pdev);
1037 if (type == PCI_EXP_TYPE_ROOT_PORT)
1038 pdev->has_secondary_link = 1;
1039 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1040 type == PCI_EXP_TYPE_DOWNSTREAM) {
1041 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001042
1043 /*
1044 * Usually there's an upstream device (Root Port or Switch
1045 * Downstream Port), but we can't assume one exists.
1046 */
1047 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001048 pdev->has_secondary_link = 1;
1049 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001050}
1051
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001052void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001053{
Eric W. Biederman28760482009-09-09 14:09:24 -07001054 u32 reg32;
1055
Jiang Liu59875ae2012-07-24 17:20:06 +08001056 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001057 if (reg32 & PCI_EXP_SLTCAP_HPC)
1058 pdev->is_hotplug_bridge = 1;
1059}
1060
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001061/**
Alex Williamson78916b02014-05-05 14:20:51 -06001062 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1063 * @dev: PCI device
1064 *
1065 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1066 * when forwarding a type1 configuration request the bridge must check that
1067 * the extended register address field is zero. The bridge is not permitted
1068 * to forward the transactions and must handle it as an Unsupported Request.
1069 * Some bridges do not follow this rule and simply drop the extended register
1070 * bits, resulting in the standard config space being aliased, every 256
1071 * bytes across the entire configuration space. Test for this condition by
1072 * comparing the first dword of each potential alias to the vendor/device ID.
1073 * Known offenders:
1074 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1075 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1076 */
1077static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1078{
1079#ifdef CONFIG_PCI_QUIRKS
1080 int pos;
1081 u32 header, tmp;
1082
1083 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1084
1085 for (pos = PCI_CFG_SPACE_SIZE;
1086 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1087 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1088 || header != tmp)
1089 return false;
1090 }
1091
1092 return true;
1093#else
1094 return false;
1095#endif
1096}
1097
1098/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001099 * pci_cfg_space_size - get the configuration space size of the PCI device.
1100 * @dev: PCI device
1101 *
1102 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1103 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1104 * access it. Maybe we don't have a way to generate extended config space
1105 * accesses, or the device is behind a reverse Express bridge. So we try
1106 * reading the dword at 0x100 which must either be 0 or a valid extended
1107 * capability header.
1108 */
1109static int pci_cfg_space_size_ext(struct pci_dev *dev)
1110{
1111 u32 status;
1112 int pos = PCI_CFG_SPACE_SIZE;
1113
1114 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001115 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001116 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001117 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001118
1119 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001120}
1121
1122int pci_cfg_space_size(struct pci_dev *dev)
1123{
1124 int pos;
1125 u32 status;
1126 u16 class;
1127
1128 class = dev->class >> 8;
1129 if (class == PCI_CLASS_BRIDGE_HOST)
1130 return pci_cfg_space_size_ext(dev);
1131
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001132 if (pci_is_pcie(dev))
1133 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001134
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001135 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1136 if (!pos)
1137 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001138
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001139 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1140 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1141 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001142
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001143 return PCI_CFG_SPACE_SIZE;
1144}
1145
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001146#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001147
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001148static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001149{
1150 /*
1151 * Disable the MSI hardware to avoid screaming interrupts
1152 * during boot. This is the power on reset default so
1153 * usually this should be a noop.
1154 */
1155 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1156 if (dev->msi_cap)
1157 pci_msi_set_enable(dev, 0);
1158
1159 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1160 if (dev->msix_cap)
1161 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1162}
1163
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164/**
1165 * pci_setup_device - fill in class and map information of a device
1166 * @dev: the device structure to fill
1167 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001168 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1170 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001171 * Returns 0 on success and negative if unknown type of device (not normal,
1172 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001174int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175{
1176 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001177 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001178 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001179 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001180 struct pci_bus_region region;
1181 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001182
1183 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1184 return -EIO;
1185
1186 dev->sysdata = dev->bus->sysdata;
1187 dev->dev.parent = dev->bus->bridge;
1188 dev->dev.bus = &pci_bus_type;
1189 dev->hdr_type = hdr_type & 0x7f;
1190 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001191 dev->error_state = pci_channel_io_normal;
1192 set_pcie_port_type(dev);
1193
Yijing Wang017ffe62015-07-17 17:16:32 +08001194 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001195 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1196 set this higher, assuming the system even supports it. */
1197 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001199 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1200 dev->bus->number, PCI_SLOT(dev->devfn),
1201 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
1203 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001204 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001205 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001207 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1208 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
Yu Zhao853346e2009-03-21 22:05:11 +08001210 /* need to have dev->class ready */
1211 dev->cfg_size = pci_cfg_space_size(dev);
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001214 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216 /* Early fixups, before probing the BARs */
1217 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001218 /* device class may be changed after fixup */
1219 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001221 if (dev->non_compliant_bars) {
1222 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1223 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1224 dev_info(&dev->dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1225 cmd &= ~PCI_COMMAND_IO;
1226 cmd &= ~PCI_COMMAND_MEMORY;
1227 pci_write_config_word(dev, PCI_COMMAND, cmd);
1228 }
1229 }
1230
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 switch (dev->hdr_type) { /* header type */
1232 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1233 if (class == PCI_CLASS_BRIDGE_PCI)
1234 goto bad;
1235 pci_read_irq(dev);
1236 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1237 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1238 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001239
1240 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001241 * Do the ugly legacy mode stuff here rather than broken chip
1242 * quirk code. Legacy mode ATA controllers have fixed
1243 * addresses. These are not always echoed in BAR0-3, and
1244 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001245 */
1246 if (class == PCI_CLASS_STORAGE_IDE) {
1247 u8 progif;
1248 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1249 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001250 region.start = 0x1F0;
1251 region.end = 0x1F7;
1252 res = &dev->resource[0];
1253 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001254 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001255 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1256 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001257 region.start = 0x3F6;
1258 region.end = 0x3F6;
1259 res = &dev->resource[1];
1260 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001261 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001262 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1263 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001264 }
1265 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001266 region.start = 0x170;
1267 region.end = 0x177;
1268 res = &dev->resource[2];
1269 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001270 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001271 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1272 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001273 region.start = 0x376;
1274 region.end = 0x376;
1275 res = &dev->resource[3];
1276 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001277 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001278 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1279 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001280 }
1281 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 break;
1283
1284 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1285 if (class != PCI_CLASS_BRIDGE_PCI)
1286 goto bad;
1287 /* The PCI-to-PCI bridge spec requires that subtractive
1288 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001289 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001290 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 dev->transparent = ((dev->class & 0xff) == 1);
1292 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001293 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001294 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1295 if (pos) {
1296 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1297 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1298 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 break;
1300
1301 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1302 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1303 goto bad;
1304 pci_read_irq(dev);
1305 pci_read_bases(dev, 1, 0);
1306 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1307 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1308 break;
1309
1310 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001311 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1312 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001313 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
1315 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001316 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1317 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001318 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 }
1320
1321 /* We found a fine healthy device, go go go... */
1322 return 0;
1323}
1324
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001325static void pci_configure_mps(struct pci_dev *dev)
1326{
1327 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001328 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001329
1330 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1331 return;
1332
1333 mps = pcie_get_mps(dev);
1334 p_mps = pcie_get_mps(bridge);
1335
1336 if (mps == p_mps)
1337 return;
1338
1339 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1340 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1341 mps, pci_name(bridge), p_mps);
1342 return;
1343 }
Keith Busch27d868b2015-08-24 08:48:16 -05001344
1345 /*
1346 * Fancier MPS configuration is done later by
1347 * pcie_bus_configure_settings()
1348 */
1349 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1350 return;
1351
1352 rc = pcie_set_mps(dev, p_mps);
1353 if (rc) {
1354 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1355 p_mps);
1356 return;
1357 }
1358
1359 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1360 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001361}
1362
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001363static struct hpp_type0 pci_default_type0 = {
1364 .revision = 1,
1365 .cache_line_size = 8,
1366 .latency_timer = 0x40,
1367 .enable_serr = 0,
1368 .enable_perr = 0,
1369};
1370
1371static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1372{
1373 u16 pci_cmd, pci_bctl;
1374
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001375 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001376 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001377
1378 if (hpp->revision > 1) {
1379 dev_warn(&dev->dev,
1380 "PCI settings rev %d not supported; using defaults\n",
1381 hpp->revision);
1382 hpp = &pci_default_type0;
1383 }
1384
1385 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1386 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1387 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1388 if (hpp->enable_serr)
1389 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001390 if (hpp->enable_perr)
1391 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001392 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1393
1394 /* Program bridge control value */
1395 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1396 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1397 hpp->latency_timer);
1398 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1399 if (hpp->enable_serr)
1400 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001401 if (hpp->enable_perr)
1402 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001403 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1404 }
1405}
1406
1407static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1408{
1409 if (hpp)
1410 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1411}
1412
1413static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1414{
1415 int pos;
1416 u32 reg32;
1417
1418 if (!hpp)
1419 return;
1420
1421 if (hpp->revision > 1) {
1422 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1423 hpp->revision);
1424 return;
1425 }
1426
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001427 /*
1428 * Don't allow _HPX to change MPS or MRRS settings. We manage
1429 * those to make sure they're consistent with the rest of the
1430 * platform.
1431 */
1432 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1433 PCI_EXP_DEVCTL_READRQ;
1434 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1435 PCI_EXP_DEVCTL_READRQ);
1436
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001437 /* Initialize Device Control Register */
1438 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1439 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1440
1441 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001442 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001443 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1444 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1445
1446 /* Find Advanced Error Reporting Enhanced Capability */
1447 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1448 if (!pos)
1449 return;
1450
1451 /* Initialize Uncorrectable Error Mask Register */
1452 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1453 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1454 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1455
1456 /* Initialize Uncorrectable Error Severity Register */
1457 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1458 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1459 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1460
1461 /* Initialize Correctable Error Mask Register */
1462 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1463 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1464 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1465
1466 /* Initialize Advanced Error Capabilities and Control Register */
1467 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1468 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1469 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1470
1471 /*
1472 * FIXME: The following two registers are not supported yet.
1473 *
1474 * o Secondary Uncorrectable Error Severity Register
1475 * o Secondary Uncorrectable Error Mask Register
1476 */
1477}
1478
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001479static void pci_configure_device(struct pci_dev *dev)
1480{
1481 struct hotplug_params hpp;
1482 int ret;
1483
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001484 pci_configure_mps(dev);
1485
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001486 memset(&hpp, 0, sizeof(hpp));
1487 ret = pci_get_hp_params(dev, &hpp);
1488 if (ret)
1489 return;
1490
1491 program_hpp_type2(dev, hpp.t2);
1492 program_hpp_type1(dev, hpp.t1);
1493 program_hpp_type0(dev, hpp.t0);
1494}
1495
Zhao, Yu201de562008-10-13 19:49:55 +08001496static void pci_release_capabilities(struct pci_dev *dev)
1497{
1498 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001499 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001500 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001501}
1502
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503/**
1504 * pci_release_dev - free a pci device structure when all users of it are finished.
1505 * @dev: device that's been disconnected
1506 *
1507 * Will be called only by the device core when all users of this pci device are
1508 * done.
1509 */
1510static void pci_release_dev(struct device *dev)
1511{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001512 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001514 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001515 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001516 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001517 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001518 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001519 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 kfree(pci_dev);
1521}
1522
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001523struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001524{
1525 struct pci_dev *dev;
1526
1527 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1528 if (!dev)
1529 return NULL;
1530
Michael Ellerman65891212007-04-05 17:19:08 +10001531 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001532 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001533 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001534
1535 return dev;
1536}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001537EXPORT_SYMBOL(pci_alloc_dev);
1538
Yinghai Luefdc87d2012-01-27 10:55:10 -08001539bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001540 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001541{
1542 int delay = 1;
1543
1544 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1545 return false;
1546
1547 /* some broken boards return 0 or ~0 if a slot is empty: */
1548 if (*l == 0xffffffff || *l == 0x00000000 ||
1549 *l == 0x0000ffff || *l == 0xffff0000)
1550 return false;
1551
Rajat Jain89665a6a2014-09-08 14:19:49 -07001552 /*
1553 * Configuration Request Retry Status. Some root ports return the
1554 * actual device ID instead of the synthetic ID (0xFFFF) required
1555 * by the PCIe spec. Ignore the device ID and only check for
1556 * (vendor id == 1).
1557 */
1558 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001559 if (!crs_timeout)
1560 return false;
1561
1562 msleep(delay);
1563 delay *= 2;
1564 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1565 return false;
1566 /* Card hasn't responded in 60 seconds? Must be stuck. */
1567 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001568 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1569 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1570 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001571 return false;
1572 }
1573 }
1574
1575 return true;
1576}
1577EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1578
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579/*
1580 * Read the config data for a PCI device, sanity-check it
1581 * and fill in the dev structure...
1582 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001583static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584{
1585 struct pci_dev *dev;
1586 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
Yinghai Luefdc87d2012-01-27 10:55:10 -08001588 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 return NULL;
1590
Gu Zheng8b1fce02013-05-25 21:48:31 +08001591 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 if (!dev)
1593 return NULL;
1594
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 dev->vendor = l & 0xffff;
1597 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001599 pci_set_of_node(dev);
1600
Yu Zhao480b93b2009-03-20 11:25:14 +08001601 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001602 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 kfree(dev);
1604 return NULL;
1605 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001606
1607 return dev;
1608}
1609
Zhao, Yu201de562008-10-13 19:49:55 +08001610static void pci_init_capabilities(struct pci_dev *dev)
1611{
Sean O. Stalley938174e2015-10-29 17:35:39 -05001612 /* Enhanced Allocation */
1613 pci_ea_init(dev);
1614
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001615 /* Setup MSI caps & disable MSI/MSI-X interrupts */
1616 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001617
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001618 /* Buffers for saving PCIe and PCI-X capabilities */
1619 pci_allocate_cap_save_buffers(dev);
1620
Zhao, Yu201de562008-10-13 19:49:55 +08001621 /* Power Management */
1622 pci_pm_init(dev);
1623
1624 /* Vital Product Data */
1625 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001626
1627 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001628 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001629
1630 /* Single Root I/O Virtualization */
1631 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001632
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001633 /* Address Translation Services */
1634 pci_ats_init(dev);
1635
Allen Kayae21ee62009-10-07 10:27:17 -07001636 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001637 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001638
1639 pci_cleanup_aer_error_status_regs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001640}
1641
Marc Zyngier098259e2015-10-02 10:19:32 +01001642/*
1643 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1644 * devices. Firmware interfaces that can select the MSI domain on a
1645 * per-device basis should be called from here.
1646 */
1647static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1648{
1649 struct irq_domain *d;
1650
1651 /*
1652 * If a domain has been set through the pcibios_add_device
1653 * callback, then this is the one (platform code knows best).
1654 */
1655 d = dev_get_msi_domain(&dev->dev);
1656 if (d)
1657 return d;
1658
Marc Zyngier54fa97e2015-10-02 14:43:06 +01001659 /*
1660 * Let's see if we have a firmware interface able to provide
1661 * the domain.
1662 */
1663 d = pci_msi_get_device_domain(dev);
1664 if (d)
1665 return d;
1666
Marc Zyngier098259e2015-10-02 10:19:32 +01001667 return NULL;
1668}
1669
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001670static void pci_set_msi_domain(struct pci_dev *dev)
1671{
Marc Zyngier098259e2015-10-02 10:19:32 +01001672 struct irq_domain *d;
1673
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001674 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01001675 * If the platform or firmware interfaces cannot supply a
1676 * device-specific MSI domain, then inherit the default domain
1677 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001678 */
Marc Zyngier098259e2015-10-02 10:19:32 +01001679 d = pci_dev_msi_domain(dev);
1680 if (!d)
1681 d = dev_get_msi_domain(&dev->bus->dev);
1682
1683 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001684}
1685
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001686/**
1687 * pci_dma_configure - Setup DMA configuration
1688 * @dev: ptr to pci_dev struct of the PCI device
1689 *
1690 * Function to update PCI devices's DMA configuration using the same
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001691 * info from the OF node or ACPI node of host bridge's parent (if any).
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001692 */
1693static void pci_dma_configure(struct pci_dev *dev)
1694{
1695 struct device *bridge = pci_get_host_bridge_device(dev);
1696
Suravee Suthikulpanit768acd62015-11-18 16:49:52 -08001697 if (IS_ENABLED(CONFIG_OF) &&
1698 bridge->parent && bridge->parent->of_node) {
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001699 of_dma_configure(&dev->dev, bridge->parent->of_node);
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -07001700 } else if (has_acpi_companion(bridge)) {
1701 struct acpi_device *adev = to_acpi_device_node(bridge->fwnode);
1702 enum dev_dma_attr attr = acpi_get_dma_attr(adev);
1703
1704 if (attr == DEV_DMA_NOT_SUPPORTED)
1705 dev_warn(&dev->dev, "DMA not supported.\n");
1706 else
1707 arch_setup_dma_ops(&dev->dev, 0, 0, NULL,
1708 attr == DEV_DMA_COHERENT);
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001709 }
1710
1711 pci_put_host_bridge_device(bridge);
1712}
1713
Sam Ravnborg96bde062007-03-26 21:53:30 -08001714void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001715{
Yinghai Lu4f535092013-01-21 13:20:52 -08001716 int ret;
1717
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001718 pci_configure_device(dev);
1719
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 device_initialize(&dev->dev);
1721 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
Yinghai Lu7629d192013-01-21 13:20:44 -08001723 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001725 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 dev->dev.coherent_dma_mask = 0xffffffffull;
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07001727 pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001729 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001730 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 /* Fix up broken headers */
1733 pci_fixup_device(pci_fixup_header, dev);
1734
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001735 /* moved out from quirk header fixup code */
1736 pci_reassigndev_resource_alignment(dev);
1737
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001738 /* Clear the state_saved flag. */
1739 dev->state_saved = false;
1740
Zhao, Yu201de562008-10-13 19:49:55 +08001741 /* Initialize various capabilities */
1742 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001743
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 /*
1745 * Add the device to our list of discovered devices
1746 * and the bus list for fixup functions, etc.
1747 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001748 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001750 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001751
Yinghai Lu4f535092013-01-21 13:20:52 -08001752 ret = pcibios_add_device(dev);
1753 WARN_ON(ret < 0);
1754
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001755 /* Setup MSI irq domain */
1756 pci_set_msi_domain(dev);
1757
Yinghai Lu4f535092013-01-21 13:20:52 -08001758 /* Notifier could use PCI capabilities */
1759 dev->match_driver = false;
1760 ret = device_add(&dev->dev);
1761 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001762}
1763
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001764struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001765{
1766 struct pci_dev *dev;
1767
Trent Piepho90bdb312009-03-20 14:56:00 -06001768 dev = pci_get_slot(bus, devfn);
1769 if (dev) {
1770 pci_dev_put(dev);
1771 return dev;
1772 }
1773
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001774 dev = pci_scan_device(bus, devfn);
1775 if (!dev)
1776 return NULL;
1777
1778 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779
1780 return dev;
1781}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001782EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001784static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001785{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001786 int pos;
1787 u16 cap = 0;
1788 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001789
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001790 if (pci_ari_enabled(bus)) {
1791 if (!dev)
1792 return 0;
1793 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1794 if (!pos)
1795 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001796
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001797 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1798 next_fn = PCI_ARI_CAP_NFN(cap);
1799 if (next_fn <= fn)
1800 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001801
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001802 return next_fn;
1803 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001804
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001805 /* dev may be NULL for non-contiguous multifunction devices */
1806 if (!dev || dev->multifunction)
1807 return (fn + 1) % 8;
1808
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001809 return 0;
1810}
1811
1812static int only_one_child(struct pci_bus *bus)
1813{
1814 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001815
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001816 if (!parent || !pci_is_pcie(parent))
1817 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001818 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001819 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001820 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001821 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001822 return 1;
1823 return 0;
1824}
1825
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826/**
1827 * pci_scan_slot - scan a PCI slot on a bus for devices.
1828 * @bus: PCI bus to scan
1829 * @devfn: slot number to scan (must have zero function.)
1830 *
1831 * Scan a PCI slot on the specified PCI bus for devices, adding
1832 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001833 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001834 *
1835 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001837int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001839 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001840 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001841
1842 if (only_one_child(bus) && (devfn > 0))
1843 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001845 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001846 if (!dev)
1847 return 0;
1848 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001849 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001851 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001852 dev = pci_scan_single_device(bus, devfn + fn);
1853 if (dev) {
1854 if (!dev->is_added)
1855 nr++;
1856 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 }
1858 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001859
Shaohua Li149e1632008-07-23 10:32:31 +08001860 /* only one slot has pcie device */
1861 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001862 pcie_aspm_init_link_state(bus->self);
1863
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 return nr;
1865}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001866EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Jon Masonb03e7492011-07-20 15:20:54 -05001868static int pcie_find_smpss(struct pci_dev *dev, void *data)
1869{
1870 u8 *smpss = data;
1871
1872 if (!pci_is_pcie(dev))
1873 return 0;
1874
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001875 /*
1876 * We don't have a way to change MPS settings on devices that have
1877 * drivers attached. A hot-added device might support only the minimum
1878 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1879 * where devices may be hot-added, we limit the fabric MPS to 128 so
1880 * hot-added devices will work correctly.
1881 *
1882 * However, if we hot-add a device to a slot directly below a Root
1883 * Port, it's impossible for there to be other existing devices below
1884 * the port. We don't limit the MPS in this case because we can
1885 * reconfigure MPS on both the Root Port and the hot-added device,
1886 * and there are no other devices involved.
1887 *
1888 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001889 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001890 if (dev->is_hotplug_bridge &&
1891 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001892 *smpss = 0;
1893
1894 if (*smpss > dev->pcie_mpss)
1895 *smpss = dev->pcie_mpss;
1896
1897 return 0;
1898}
1899
1900static void pcie_write_mps(struct pci_dev *dev, int mps)
1901{
Jon Mason62f392e2011-10-14 14:56:14 -05001902 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001903
1904 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001905 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001906
Yijing Wang62f87c02012-07-24 17:20:03 +08001907 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1908 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001909 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001910 * downstream communication will never be larger than
1911 * the MRRS. So, the MPS only needs to be configured
1912 * for the upstream communication. This being the case,
1913 * walk from the top down and set the MPS of the child
1914 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001915 *
1916 * Configure the device MPS with the smaller of the
1917 * device MPSS or the bridge MPS (which is assumed to be
1918 * properly configured at this point to the largest
1919 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001920 */
Jon Mason62f392e2011-10-14 14:56:14 -05001921 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001922 }
1923
1924 rc = pcie_set_mps(dev, mps);
1925 if (rc)
1926 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1927}
1928
Jon Mason62f392e2011-10-14 14:56:14 -05001929static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001930{
Jon Mason62f392e2011-10-14 14:56:14 -05001931 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001932
Jon Masoned2888e2011-09-08 16:41:18 -05001933 /* In the "safe" case, do not configure the MRRS. There appear to be
1934 * issues with setting MRRS to 0 on a number of devices.
1935 */
Jon Masoned2888e2011-09-08 16:41:18 -05001936 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1937 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001938
Jon Masoned2888e2011-09-08 16:41:18 -05001939 /* For Max performance, the MRRS must be set to the largest supported
1940 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001941 * device or the bus can support. This should already be properly
1942 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001943 */
Jon Mason62f392e2011-10-14 14:56:14 -05001944 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001945
1946 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001947 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001948 * If the MRRS value provided is not acceptable (e.g., too large),
1949 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001950 */
Jon Masonb03e7492011-07-20 15:20:54 -05001951 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1952 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001953 if (!rc)
1954 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001955
Jon Mason62f392e2011-10-14 14:56:14 -05001956 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001957 mrrs /= 2;
1958 }
Jon Mason62f392e2011-10-14 14:56:14 -05001959
1960 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001961 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001962}
1963
1964static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1965{
Jon Masona513a99a72011-10-14 14:56:16 -05001966 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001967
1968 if (!pci_is_pcie(dev))
1969 return 0;
1970
Keith Busch27d868b2015-08-24 08:48:16 -05001971 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
1972 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08001973 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08001974
Jon Masona513a99a72011-10-14 14:56:16 -05001975 mps = 128 << *(u8 *)data;
1976 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001977
1978 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001979 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001980
Ryan Desfosses227f0642014-04-18 20:13:50 -04001981 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1982 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05001983 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001984
1985 return 0;
1986}
1987
Jon Masona513a99a72011-10-14 14:56:16 -05001988/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001989 * parents then children fashion. If this changes, then this code will not
1990 * work as designed.
1991 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001992void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001993{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001994 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001995
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001996 if (!bus->self)
1997 return;
1998
Jon Masonb03e7492011-07-20 15:20:54 -05001999 if (!pci_is_pcie(bus->self))
2000 return;
2001
Jon Mason5f39e672011-10-03 09:50:20 -05002002 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002003 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002004 * simply force the MPS of the entire system to the smallest possible.
2005 */
2006 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2007 smpss = 0;
2008
Jon Masonb03e7492011-07-20 15:20:54 -05002009 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002010 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002011
Jon Masonb03e7492011-07-20 15:20:54 -05002012 pcie_find_smpss(bus->self, &smpss);
2013 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2014 }
2015
2016 pcie_bus_configure_set(bus->self, &smpss);
2017 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2018}
Jon Masondebc3b72011-08-02 00:01:18 -05002019EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002020
Bill Pemberton15856ad2012-11-21 15:35:00 -05002021unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022{
Yinghai Lub918c622012-05-17 18:51:11 -07002023 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 struct pci_dev *dev;
2025
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002026 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027
2028 /* Go find them, Rover! */
2029 for (devfn = 0; devfn < 0x100; devfn += 8)
2030 pci_scan_slot(bus, devfn);
2031
Yu Zhaoa28724b2009-03-20 11:25:13 +08002032 /* Reserve buses for SR-IOV capability. */
2033 max += pci_iov_bus_range(bus);
2034
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 /*
2036 * After performing arch-dependent fixup of the bus, look behind
2037 * all PCI-to-PCI bridges on this bus.
2038 */
Alex Chiang74710de2009-03-20 14:56:10 -06002039 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002040 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002041 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002042 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002043 }
2044
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002045 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08002047 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 max = pci_scan_bridge(bus, dev, max, pass);
2049 }
2050
2051 /*
2052 * We've scanned the bus and so we know all about what's on
2053 * the other side of any bridges that may be on this bus plus
2054 * any devices.
2055 *
2056 * Return how far we've got finding sub-buses.
2057 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002058 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 return max;
2060}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002061EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002063/**
2064 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2065 * @bridge: Host bridge to set up.
2066 *
2067 * Default empty implementation. Replace with an architecture-specific setup
2068 * routine, if necessary.
2069 */
2070int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2071{
2072 return 0;
2073}
2074
Jiang Liu10a95742013-04-12 05:44:20 +00002075void __weak pcibios_add_bus(struct pci_bus *bus)
2076{
2077}
2078
2079void __weak pcibios_remove_bus(struct pci_bus *bus)
2080{
2081}
2082
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002083struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2084 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002086 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002087 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002088 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002089 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002090 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002091 resource_size_t offset;
2092 char bus_addr[64];
2093 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002095 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002096 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002097 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
2099 b->sysdata = sysdata;
2100 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002101 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002102 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002103 b2 = pci_find_bus(pci_domain_nr(b), bus);
2104 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002106 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107 goto err_out;
2108 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002109
Yinghai Lu7b543662012-04-02 18:31:53 -07002110 bridge = pci_alloc_host_bridge(b);
2111 if (!bridge)
2112 goto err_out;
2113
2114 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002115 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002116 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002117 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002118 if (error) {
2119 kfree(bridge);
2120 goto err_out;
2121 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002122
Yinghai Lu7b543662012-04-02 18:31:53 -07002123 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002124 if (error) {
2125 put_device(&bridge->dev);
2126 goto err_out;
2127 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002128 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002129 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002130 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002131 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Yinghai Lu0d358f22008-02-19 03:20:41 -08002133 if (!parent)
2134 set_dev_node(b->bridge, pcibus_to_node(b));
2135
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002136 b->dev.class = &pcibus_class;
2137 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002138 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002139 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 if (error)
2141 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Jiang Liu10a95742013-04-12 05:44:20 +00002143 pcibios_add_bus(b);
2144
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 /* Create legacy_io and legacy_mem files for this bus */
2146 pci_create_legacy_files(b);
2147
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002148 if (parent)
2149 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2150 else
2151 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2152
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002153 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002154 resource_list_for_each_entry_safe(window, n, resources) {
2155 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002156 res = window->res;
2157 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002158 if (res->flags & IORESOURCE_BUS)
2159 pci_bus_insert_busn_res(b, bus, res->end);
2160 else
2161 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002162 if (offset) {
2163 if (resource_type(res) == IORESOURCE_IO)
2164 fmt = " (bus address [%#06llx-%#06llx])";
2165 else
2166 fmt = " (bus address [%#010llx-%#010llx])";
2167 snprintf(bus_addr, sizeof(bus_addr), fmt,
2168 (unsigned long long) (res->start - offset),
2169 (unsigned long long) (res->end - offset));
2170 } else
2171 bus_addr[0] = '\0';
2172 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002173 }
2174
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002175 down_write(&pci_bus_sem);
2176 list_add_tail(&b->node, &pci_root_buses);
2177 up_write(&pci_bus_sem);
2178
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 return b;
2180
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002182 put_device(&bridge->dev);
2183 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002184err_out:
2185 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 return NULL;
2187}
Ray Juie6b29de2015-04-08 11:21:33 -07002188EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002189
Yinghai Lu98a35832012-05-18 11:35:50 -06002190int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2191{
2192 struct resource *res = &b->busn_res;
2193 struct resource *parent_res, *conflict;
2194
2195 res->start = bus;
2196 res->end = bus_max;
2197 res->flags = IORESOURCE_BUS;
2198
2199 if (!pci_is_root_bus(b))
2200 parent_res = &b->parent->busn_res;
2201 else {
2202 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2203 res->flags |= IORESOURCE_PCI_FIXED;
2204 }
2205
Andreas Noeverced04d12014-01-23 21:59:24 +01002206 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002207
2208 if (conflict)
2209 dev_printk(KERN_DEBUG, &b->dev,
2210 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2211 res, pci_is_root_bus(b) ? "domain " : "",
2212 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002213
2214 return conflict == NULL;
2215}
2216
2217int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2218{
2219 struct resource *res = &b->busn_res;
2220 struct resource old_res = *res;
2221 resource_size_t size;
2222 int ret;
2223
2224 if (res->start > bus_max)
2225 return -EINVAL;
2226
2227 size = bus_max - res->start + 1;
2228 ret = adjust_resource(res, res->start, size);
2229 dev_printk(KERN_DEBUG, &b->dev,
2230 "busn_res: %pR end %s updated to %02x\n",
2231 &old_res, ret ? "can not be" : "is", bus_max);
2232
2233 if (!ret && !res->parent)
2234 pci_bus_insert_busn_res(b, res->start, res->end);
2235
2236 return ret;
2237}
2238
2239void pci_bus_release_busn_res(struct pci_bus *b)
2240{
2241 struct resource *res = &b->busn_res;
2242 int ret;
2243
2244 if (!res->flags || !res->parent)
2245 return;
2246
2247 ret = release_resource(res);
2248 dev_printk(KERN_DEBUG, &b->dev,
2249 "busn_res: %pR %s released\n",
2250 res, ret ? "can not be" : "is");
2251}
2252
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002253struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2254 struct pci_ops *ops, void *sysdata,
2255 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002256{
Jiang Liu14d76b62015-02-05 13:44:44 +08002257 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002258 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002259 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002260 int max;
2261
Jiang Liu14d76b62015-02-05 13:44:44 +08002262 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002263 if (window->res->flags & IORESOURCE_BUS) {
2264 found = true;
2265 break;
2266 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002267
2268 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2269 if (!b)
2270 return NULL;
2271
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002272 b->msi = msi;
2273
Yinghai Lu4d99f522012-05-17 18:51:12 -07002274 if (!found) {
2275 dev_info(&b->dev,
2276 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2277 bus);
2278 pci_bus_insert_busn_res(b, bus, 255);
2279 }
2280
2281 max = pci_scan_child_bus(b);
2282
2283 if (!found)
2284 pci_bus_update_busn_res_end(b, max);
2285
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002286 return b;
2287}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002288
2289struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2290 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2291{
2292 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2293 NULL);
2294}
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002295EXPORT_SYMBOL(pci_scan_root_bus);
2296
Bill Pemberton15856ad2012-11-21 15:35:00 -05002297struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002298 void *sysdata)
2299{
2300 LIST_HEAD(resources);
2301 struct pci_bus *b;
2302
2303 pci_add_resource(&resources, &ioport_resource);
2304 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002305 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002306 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2307 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002308 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002309 } else {
2310 pci_free_resource_list(&resources);
2311 }
2312 return b;
2313}
2314EXPORT_SYMBOL(pci_scan_bus);
2315
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002316/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002317 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2318 * @bridge: PCI bridge for the bus to scan
2319 *
2320 * Scan a PCI bus and child buses for new devices, add them,
2321 * and enable them, resizing bridge mmio/io resource if necessary
2322 * and possible. The caller must ensure the child devices are already
2323 * removed for resizing to occur.
2324 *
2325 * Returns the max number of subordinate bus discovered.
2326 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002327unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002328{
2329 unsigned int max;
2330 struct pci_bus *bus = bridge->subordinate;
2331
2332 max = pci_scan_child_bus(bus);
2333
2334 pci_assign_unassigned_bridge_resources(bridge);
2335
2336 pci_bus_add_devices(bus);
2337
2338 return max;
2339}
2340
Yinghai Lua5213a32012-10-30 14:31:21 -06002341/**
2342 * pci_rescan_bus - scan a PCI bus for devices.
2343 * @bus: PCI bus to scan
2344 *
2345 * Scan a PCI bus and child buses for new devices, adds them,
2346 * and enables them.
2347 *
2348 * Returns the max number of subordinate bus discovered.
2349 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002350unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002351{
2352 unsigned int max;
2353
2354 max = pci_scan_child_bus(bus);
2355 pci_assign_unassigned_bus_resources(bus);
2356 pci_bus_add_devices(bus);
2357
2358 return max;
2359}
2360EXPORT_SYMBOL_GPL(pci_rescan_bus);
2361
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002362/*
2363 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2364 * routines should always be executed under this mutex.
2365 */
2366static DEFINE_MUTEX(pci_rescan_remove_lock);
2367
2368void pci_lock_rescan_remove(void)
2369{
2370 mutex_lock(&pci_rescan_remove_lock);
2371}
2372EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2373
2374void pci_unlock_rescan_remove(void)
2375{
2376 mutex_unlock(&pci_rescan_remove_lock);
2377}
2378EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2379
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002380static int __init pci_sort_bf_cmp(const struct device *d_a,
2381 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002382{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002383 const struct pci_dev *a = to_pci_dev(d_a);
2384 const struct pci_dev *b = to_pci_dev(d_b);
2385
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002386 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2387 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2388
2389 if (a->bus->number < b->bus->number) return -1;
2390 else if (a->bus->number > b->bus->number) return 1;
2391
2392 if (a->devfn < b->devfn) return -1;
2393 else if (a->devfn > b->devfn) return 1;
2394
2395 return 0;
2396}
2397
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002398void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002399{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002400 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002401}