blob: 40259c38d66aea568ba8df08e35f87a03c7b8216 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI detection and setup code
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#include <linux/kernel.h>
7#include <linux/delay.h>
8#include <linux/init.h>
9#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -070010#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050011#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060012#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/slab.h>
14#include <linux/module.h>
15#include <linux/cpumask.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Jan Kiszka690f4302018-03-07 08:39:13 +010018#include <linux/hypervisor.h>
Jake Oshins788858e2016-02-16 21:56:22 +000019#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030020#include <linux/pm_runtime.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090021#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
24#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Stephen Hemminger0b950f02014-01-10 17:14:48 -070026static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070027 .name = "PCI busn",
28 .start = 0,
29 .end = 255,
30 .flags = IORESOURCE_BUS,
31};
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033/* Ugh. Need to stop exporting this to modules. */
34LIST_HEAD(pci_root_buses);
35EXPORT_SYMBOL(pci_root_buses);
36
Yinghai Lu5cc62c22012-05-17 18:51:11 -070037static LIST_HEAD(pci_domain_busn_res_list);
38
39struct pci_domain_busn_res {
40 struct list_head list;
41 struct resource res;
42 int domain_nr;
43};
44
45static struct resource *get_pci_domain_busn_res(int domain_nr)
46{
47 struct pci_domain_busn_res *r;
48
49 list_for_each_entry(r, &pci_domain_busn_res_list, list)
50 if (r->domain_nr == domain_nr)
51 return &r->res;
52
53 r = kzalloc(sizeof(*r), GFP_KERNEL);
54 if (!r)
55 return NULL;
56
57 r->domain_nr = domain_nr;
58 r->res.start = 0;
59 r->res.end = 0xff;
60 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
61
62 list_add_tail(&r->list, &pci_domain_busn_res_list);
63
64 return &r->res;
65}
66
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070067/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -060068 * Some device drivers need know if PCI is initiated.
69 * Basically, we think PCI is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080070 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071 */
72int no_pci_devices(void)
73{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 struct device *dev;
75 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070076
Suzuki K Poulose6bf85ba2019-07-23 23:18:37 +010077 dev = bus_find_next_device(&pci_bus_type, NULL);
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080078 no_devices = (dev == NULL);
79 put_device(dev);
80 return no_devices;
81}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070082EXPORT_SYMBOL(no_pci_devices);
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * PCI Bus Class
86 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040089 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Markus Elfringff0387c2014-11-10 21:02:17 -070091 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600115 /*
116 * Get the lowest of them to find the decode size, and from that
117 * the extent.
118 */
Du Changbin01b37f82018-10-13 08:49:19 +0800119 size = size & ~(size-1);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800120
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600121 /*
122 * base == maxbase can be valid only if the BAR has already been
123 * programmed with all 1s.
124 */
Du Changbin01b37f82018-10-13 08:49:19 +0800125 if (base == maxbase && ((base | (size - 1)) & mask) != mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800126 return 0;
127
128 return size;
129}
130
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600131static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800132{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600133 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600134 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600135
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
138 flags |= IORESOURCE_IO;
139 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400140 }
141
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600142 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
143 flags |= IORESOURCE_MEM;
144 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
145 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400146
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600147 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
148 switch (mem_type) {
149 case PCI_BASE_ADDRESS_MEM_TYPE_32:
150 break;
151 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600152 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 break;
154 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600155 flags |= IORESOURCE_MEM_64;
156 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600157 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600158 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600159 break;
160 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600161 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400162}
163
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100164#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
165
Yu Zhao0b400c72008-11-22 02:40:40 +0800166/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600167 * pci_read_base - Read a PCI BAR
Yu Zhao0b400c72008-11-22 02:40:40 +0800168 * @dev: the PCI device
169 * @type: type of the BAR
170 * @res: resource buffer to be filled in
171 * @pos: BAR position in the config space
172 *
173 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400174 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800175int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400176 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177{
Marc Gonzalezdc5205e2017-04-10 19:46:54 +0200178 u32 l = 0, sz = 0, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600179 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700180 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800181 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400182
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200183 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400184
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600185 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700186 if (!dev->mmio_always_on) {
187 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100188 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
189 pci_write_config_word(dev, PCI_COMMAND,
190 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
191 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700192 }
193
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 res->name = pci_name(dev);
195
196 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200197 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198 pci_read_config_dword(dev, pos, &sz);
199 pci_write_config_dword(dev, pos, l);
200
201 /*
202 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600203 * If the BAR isn't implemented, all bits must be 0. If it's a
204 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
205 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400206 */
Myron Stowef795d862014-10-30 11:54:43 -0600207 if (sz == 0xffffffff)
208 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400209
210 /*
211 * I don't know how l can have all bits set. Copied from old code.
212 * Maybe it fixes a bug on some ancient platform.
213 */
214 if (l == 0xffffffff)
215 l = 0;
216
217 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600218 res->flags = decode_bar(dev, l);
219 res->flags |= IORESOURCE_SIZEALIGN;
220 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
223 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600225 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
226 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
227 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400228 }
229 } else {
Bjorn Helgaas7a6d3122016-11-28 17:21:02 -0600230 if (l & PCI_ROM_ADDRESS_ENABLE)
231 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600232 l64 = l & PCI_ROM_ADDRESS_MASK;
233 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke76dc52682017-04-14 13:38:02 -0700234 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400235 }
236
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600237 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400238 pci_read_config_dword(dev, pos + 4, &l);
239 pci_write_config_dword(dev, pos + 4, ~0);
240 pci_read_config_dword(dev, pos + 4, &sz);
241 pci_write_config_dword(dev, pos + 4, l);
242
243 l64 |= ((u64)l << 32);
244 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600245 mask64 |= ((u64)~0 << 32);
246 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400247
Myron Stowef795d862014-10-30 11:54:43 -0600248 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
249 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400250
Myron Stowef795d862014-10-30 11:54:43 -0600251 if (!sz64)
252 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400253
Myron Stowef795d862014-10-30 11:54:43 -0600254 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600255 if (!sz64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600256 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600257 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600258 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600259 }
Myron Stowef795d862014-10-30 11:54:43 -0600260
261 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700262 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
263 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
265 res->start = 0;
266 res->end = 0;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600267 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600268 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600269 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600270 }
271
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700272 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600273 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700274 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600275 res->start = 0;
Du Changbin01b37f82018-10-13 08:49:19 +0800276 res->end = sz64 - 1;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600277 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600278 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600279 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400280 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400281 }
282
Myron Stowef795d862014-10-30 11:54:43 -0600283 region.start = l64;
Du Changbin01b37f82018-10-13 08:49:19 +0800284 region.end = l64 + sz64 - 1;
Myron Stowef795d862014-10-30 11:54:43 -0600285
Yinghai Lufc279852013-12-09 22:54:40 -0800286 pcibios_bus_to_resource(dev->bus, res, &region);
287 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800288
289 /*
290 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
291 * the corresponding resource address (the physical address used by
292 * the CPU. Converting that resource address back to a bus address
293 * should yield the original BAR value:
294 *
295 * resource_to_bus(bus_to_resource(A)) == A
296 *
297 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
298 * be claimed by the device.
299 */
300 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800302 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600303 res->end = region.end - region.start;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600304 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
Myron Stowef795d862014-10-30 11:54:43 -0600305 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800306 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800307
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308 goto out;
309
310
311fail:
312 res->flags = 0;
313out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600314 if (res->flags)
Mohan Kumar34c6b712019-04-20 07:07:20 +0300315 pci_info(dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600316
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600317 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800318}
319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
321{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400324 if (dev->non_compliant_bars)
325 return;
326
KarimAllah Ahmedbf4447f2018-03-03 05:33:10 +0100327 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
328 if (dev->is_virtfn)
329 return;
330
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400331 for (pos = 0; pos < howmany; pos++) {
332 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400338 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400340 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400341 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400342 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 }
344}
345
Bjorn Helgaas51c48b32019-01-19 11:35:04 -0600346static void pci_read_bridge_windows(struct pci_dev *bridge)
347{
348 u16 io;
349 u32 pmem, tmp;
350
351 pci_read_config_word(bridge, PCI_IO_BASE, &io);
352 if (!io) {
353 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
354 pci_read_config_word(bridge, PCI_IO_BASE, &io);
355 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
356 }
357 if (io)
358 bridge->io_window = 1;
359
360 /*
361 * DECchip 21050 pass 2 errata: the bridge may miss an address
362 * disconnect boundary by one PCI data phase. Workaround: do not
363 * use prefetching on this device.
364 */
365 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
366 return;
367
368 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
369 if (!pmem) {
370 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
371 0xffe0fff0);
372 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
373 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
374 }
375 if (!pmem)
376 return;
377
378 bridge->pref_window = 1;
379
380 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
381
382 /*
383 * Bridge claims to have a 64-bit prefetchable memory
384 * window; verify that the upper bits are actually
385 * writable.
386 */
387 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &pmem);
388 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
389 0xffffffff);
390 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
391 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, pmem);
392 if (tmp)
393 bridge->pref_64_window = 1;
394 }
395}
396
Bill Pemberton15856ad2012-11-21 15:35:00 -0500397static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398{
399 struct pci_dev *dev = child->self;
400 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600401 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700402 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600403 struct resource *res;
404
405 io_mask = PCI_IO_RANGE_MASK;
406 io_granularity = 0x1000;
407 if (dev->io_window_1k) {
408 /* Support 1K I/O space granularity */
409 io_mask = PCI_IO_1K_RANGE_MASK;
410 io_granularity = 0x400;
411 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 res = child->resource[0];
414 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
415 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600416 base = (io_base_lo & io_mask) << 8;
417 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
420 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
423 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600424 base |= ((unsigned long) io_base_hi << 16);
425 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 }
427
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600428 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700430 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600431 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800432 pcibios_bus_to_resource(dev->bus, res, &region);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300433 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700435}
436
Bill Pemberton15856ad2012-11-21 15:35:00 -0500437static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700438{
439 struct pci_dev *dev = child->self;
440 u16 mem_base_lo, mem_limit_lo;
441 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700442 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700443 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
445 res = child->resource[1];
446 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
447 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600448 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
449 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600450 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700452 region.start = base;
453 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800454 pcibios_bus_to_resource(dev->bus, res, &region);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300455 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700457}
458
Bill Pemberton15856ad2012-11-21 15:35:00 -0500459static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700460{
461 struct pci_dev *dev = child->self;
462 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700463 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700464 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700465 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468 res = child->resource[2];
469 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
470 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700471 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
472 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
474 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
475 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
478 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
479
480 /*
481 * Some bridges set the base > limit by default, and some
482 * (broken) BIOSes do not initialize them. If we find
483 * this, just assume they are not being used.
484 */
485 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700486 base64 |= (u64) mem_base_hi << 32;
487 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 }
489 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700490
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700491 base = (pci_bus_addr_t) base64;
492 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700493
494 if (base != base64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600495 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700496 (unsigned long long) base64);
497 return;
498 }
499
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600500 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700501 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
502 IORESOURCE_MEM | IORESOURCE_PREFETCH;
503 if (res->flags & PCI_PREF_RANGE_TYPE_64)
504 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700505 region.start = base;
506 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800507 pcibios_bus_to_resource(dev->bus, res, &region);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300508 pci_info(dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 }
510}
511
Bill Pemberton15856ad2012-11-21 15:35:00 -0500512void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700513{
514 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700515 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700516 int i;
517
518 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
519 return;
520
Frederick Lawler7506dc72018-01-18 12:55:24 -0600521 pci_info(dev, "PCI bridge to %pR%s\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700522 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700523 dev->transparent ? " (subtractive decode)" : "");
524
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700525 pci_bus_remove_resources(child);
526 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
527 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
528
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700529 pci_read_bridge_io(child);
530 pci_read_bridge_mmio(child);
531 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700532
533 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700534 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600535 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700536 pci_bus_add_resource(child, res,
537 PCI_SUBTRACTIVE_DECODE);
Mohan Kumar34c6b712019-04-20 07:07:20 +0300538 pci_info(dev, " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700539 res);
540 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700541 }
542 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700543}
544
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100545static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546{
547 struct pci_bus *b;
548
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100549 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600550 if (!b)
551 return NULL;
552
553 INIT_LIST_HEAD(&b->node);
554 INIT_LIST_HEAD(&b->children);
555 INIT_LIST_HEAD(&b->devices);
556 INIT_LIST_HEAD(&b->slots);
557 INIT_LIST_HEAD(&b->resources);
558 b->max_bus_speed = PCI_SPEED_UNKNOWN;
559 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100560#ifdef CONFIG_PCI_DOMAINS_GENERIC
561 if (parent)
562 b->domain_nr = parent->domain_nr;
563#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 return b;
565}
566
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500567static void devm_pci_release_host_bridge_dev(struct device *dev)
Jiang Liu70efde22013-06-07 16:16:51 -0600568{
569 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
570
571 if (bridge->release_fn)
572 bridge->release_fn(bridge);
Jan Kiszka3bbce532018-05-15 11:07:01 +0200573
574 pci_free_resource_list(&bridge->windows);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500575}
Jiang Liu70efde22013-06-07 16:16:51 -0600576
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500577static void pci_release_host_bridge_dev(struct device *dev)
578{
579 devm_pci_release_host_bridge_dev(dev);
Jan Kiszka3bbce532018-05-15 11:07:01 +0200580 kfree(to_pci_host_bridge(dev));
Jiang Liu70efde22013-06-07 16:16:51 -0600581}
582
Jean-Philippe Brucker6302bf32019-03-18 16:07:18 +0000583static void pci_init_host_bridge(struct pci_host_bridge *bridge)
Yinghai Lu7b543662012-04-02 18:31:53 -0700584{
Bjorn Helgaas05013482013-06-05 14:22:11 -0600585 INIT_LIST_HEAD(&bridge->windows);
Srinath Manname80a91a2019-05-03 19:35:32 +0530586 INIT_LIST_HEAD(&bridge->dma_ranges);
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100587
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600588 /*
589 * We assume we can manage these PCIe features. Some systems may
590 * reserve these for use by the platform itself, e.g., an ACPI BIOS
591 * may implement its own AER handling and use _OSC to prevent the
592 * OS from interfering.
593 */
594 bridge->native_aer = 1;
Mika Westerberg9310f0d2018-05-23 17:22:19 -0500595 bridge->native_pcie_hotplug = 1;
Mika Westerberg1df81a62018-05-23 17:40:23 -0500596 bridge->native_shpc_hotplug = 1;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600597 bridge->native_pme = 1;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -0500598 bridge->native_ltr = 1;
Jean-Philippe Brucker6302bf32019-03-18 16:07:18 +0000599}
600
601struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
602{
603 struct pci_host_bridge *bridge;
604
605 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
606 if (!bridge)
607 return NULL;
608
609 pci_init_host_bridge(bridge);
610 bridge->dev.release = pci_release_host_bridge_dev;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600611
Yinghai Lu7b543662012-04-02 18:31:53 -0700612 return bridge;
613}
Thierry Redinga52d1442016-11-25 11:57:11 +0100614EXPORT_SYMBOL(pci_alloc_host_bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -0700615
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500616struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
617 size_t priv)
618{
619 struct pci_host_bridge *bridge;
620
621 bridge = devm_kzalloc(dev, sizeof(*bridge) + priv, GFP_KERNEL);
622 if (!bridge)
623 return NULL;
624
Jean-Philippe Brucker6302bf32019-03-18 16:07:18 +0000625 pci_init_host_bridge(bridge);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500626 bridge->dev.release = devm_pci_release_host_bridge_dev;
627
628 return bridge;
629}
630EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
631
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500632void pci_free_host_bridge(struct pci_host_bridge *bridge)
633{
634 pci_free_resource_list(&bridge->windows);
Srinath Manname80a91a2019-05-03 19:35:32 +0530635 pci_free_resource_list(&bridge->dma_ranges);
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500636
637 kfree(bridge);
638}
639EXPORT_SYMBOL(pci_free_host_bridge);
640
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700641static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500642 PCI_SPEED_UNKNOWN, /* 0 */
643 PCI_SPEED_66MHz_PCIX, /* 1 */
644 PCI_SPEED_100MHz_PCIX, /* 2 */
645 PCI_SPEED_133MHz_PCIX, /* 3 */
646 PCI_SPEED_UNKNOWN, /* 4 */
647 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
648 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
649 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
650 PCI_SPEED_UNKNOWN, /* 8 */
651 PCI_SPEED_66MHz_PCIX_266, /* 9 */
652 PCI_SPEED_100MHz_PCIX_266, /* A */
653 PCI_SPEED_133MHz_PCIX_266, /* B */
654 PCI_SPEED_UNKNOWN, /* C */
655 PCI_SPEED_66MHz_PCIX_533, /* D */
656 PCI_SPEED_100MHz_PCIX_533, /* E */
657 PCI_SPEED_133MHz_PCIX_533 /* F */
658};
659
Jacob Keller343e51a2013-07-31 06:53:16 +0000660const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500661 PCI_SPEED_UNKNOWN, /* 0 */
662 PCIE_SPEED_2_5GT, /* 1 */
663 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500664 PCIE_SPEED_8_0GT, /* 3 */
Jay Fang1acfb9b2018-03-12 17:13:32 +0800665 PCIE_SPEED_16_0GT, /* 4 */
Gustavo Pimentelde76cda2019-06-04 18:24:43 +0200666 PCIE_SPEED_32_0GT, /* 5 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500667 PCI_SPEED_UNKNOWN, /* 6 */
668 PCI_SPEED_UNKNOWN, /* 7 */
669 PCI_SPEED_UNKNOWN, /* 8 */
670 PCI_SPEED_UNKNOWN, /* 9 */
671 PCI_SPEED_UNKNOWN, /* A */
672 PCI_SPEED_UNKNOWN, /* B */
673 PCI_SPEED_UNKNOWN, /* C */
674 PCI_SPEED_UNKNOWN, /* D */
675 PCI_SPEED_UNKNOWN, /* E */
676 PCI_SPEED_UNKNOWN /* F */
677};
678
679void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
680{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700681 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500682}
683EXPORT_SYMBOL_GPL(pcie_update_link_speed);
684
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500685static unsigned char agp_speeds[] = {
686 AGP_UNKNOWN,
687 AGP_1X,
688 AGP_2X,
689 AGP_4X,
690 AGP_8X
691};
692
693static enum pci_bus_speed agp_speed(int agp3, int agpstat)
694{
695 int index = 0;
696
697 if (agpstat & 4)
698 index = 3;
699 else if (agpstat & 2)
700 index = 2;
701 else if (agpstat & 1)
702 index = 1;
703 else
704 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700705
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500706 if (agp3) {
707 index += 2;
708 if (index == 5)
709 index = 0;
710 }
711
712 out:
713 return agp_speeds[index];
714}
715
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500716static void pci_set_bus_speed(struct pci_bus *bus)
717{
718 struct pci_dev *bridge = bus->self;
719 int pos;
720
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500721 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
722 if (!pos)
723 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
724 if (pos) {
725 u32 agpstat, agpcmd;
726
727 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
728 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
729
730 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
731 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
732 }
733
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500734 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
735 if (pos) {
736 u16 status;
737 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500738
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700739 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
740 &status);
741
742 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500743 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700744 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500745 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700746 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400747 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500748 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400749 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500750 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500751 } else {
752 max = PCI_SPEED_66MHz_PCIX;
753 }
754
755 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700756 bus->cur_bus_speed = pcix_bus_speed[
757 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500758
759 return;
760 }
761
Yijing Wangfdfe1512013-09-05 15:55:29 +0800762 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500763 u32 linkcap;
764 u16 linksta;
765
Jiang Liu59875ae2012-07-24 17:20:06 +0800766 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700767 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Keith Buschf0157162018-09-20 10:27:17 -0600768 bridge->link_active_reporting = !!(linkcap & PCI_EXP_LNKCAP_DLLLARC);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500769
Jiang Liu59875ae2012-07-24 17:20:06 +0800770 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500771 pcie_update_link_speed(bus, linksta);
772 }
773}
774
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100775static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
776{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100777 struct irq_domain *d;
778
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100779 /*
780 * Any firmware interface that can resolve the msi_domain
781 * should be called from here.
782 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100783 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800784 if (!d)
785 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100786
Jake Oshins788858e2016-02-16 21:56:22 +0000787#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
788 /*
789 * If no IRQ domain was found via the OF tree, try looking it up
790 * directly through the fwnode_handle.
791 */
792 if (!d) {
793 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
794
795 if (fwnode)
796 d = irq_find_matching_fwnode(fwnode,
797 DOMAIN_BUS_PCI_MSI);
798 }
799#endif
800
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100801 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100802}
803
804static void pci_set_bus_msi_domain(struct pci_bus *bus)
805{
806 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600807 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100808
809 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600810 * The bus can be a root bus, a subordinate bus, or a virtual bus
811 * created by an SR-IOV device. Walk up to the first bridge device
812 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100813 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600814 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
815 if (b->self)
816 d = dev_get_msi_domain(&b->self->dev);
817 }
818
819 if (!d)
820 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100821
822 dev_set_msi_domain(&bus->dev, d);
823}
824
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -0500825static int pci_register_host_bridge(struct pci_host_bridge *bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100826{
827 struct device *parent = bridge->dev.parent;
828 struct resource_entry *window, *n;
829 struct pci_bus *bus, *b;
830 resource_size_t offset;
831 LIST_HEAD(resources);
832 struct resource *res;
833 char addr[64], *fmt;
834 const char *name;
835 int err;
836
837 bus = pci_alloc_bus(NULL);
838 if (!bus)
839 return -ENOMEM;
840
841 bridge->bus = bus;
842
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600843 /* Temporarily move resources off the list */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100844 list_splice_init(&bridge->windows, &resources);
845 bus->sysdata = bridge->sysdata;
846 bus->msi = bridge->msi;
847 bus->ops = bridge->ops;
848 bus->number = bus->busn_res.start = bridge->busnr;
849#ifdef CONFIG_PCI_DOMAINS_GENERIC
850 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
851#endif
852
853 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
854 if (b) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600855 /* Ignore it if we already got here via a different bridge */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100856 dev_dbg(&b->dev, "bus already known\n");
857 err = -EEXIST;
858 goto free;
859 }
860
861 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
862 bridge->busnr);
863
864 err = pcibios_root_bridge_prepare(bridge);
865 if (err)
866 goto free;
867
868 err = device_register(&bridge->dev);
869 if (err)
870 put_device(&bridge->dev);
871
872 bus->bridge = get_device(&bridge->dev);
873 device_enable_async_suspend(bus->bridge);
874 pci_set_bus_of_node(bus);
875 pci_set_bus_msi_domain(bus);
876
877 if (!parent)
878 set_dev_node(bus->bridge, pcibus_to_node(bus));
879
880 bus->dev.class = &pcibus_class;
881 bus->dev.parent = bus->bridge;
882
883 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
884 name = dev_name(&bus->dev);
885
886 err = device_register(&bus->dev);
887 if (err)
888 goto unregister;
889
890 pcibios_add_bus(bus);
891
892 /* Create legacy_io and legacy_mem files for this bus */
893 pci_create_legacy_files(bus);
894
895 if (parent)
896 dev_info(parent, "PCI host bridge to bus %s\n", name);
897 else
898 pr_info("PCI host bridge to bus %s\n", name);
899
Yunsheng Linad508612019-10-19 14:45:43 +0800900 if (nr_node_ids > 1 && pcibus_to_node(bus) == NUMA_NO_NODE)
901 dev_warn(&bus->dev, "Unknown NUMA node; performance will be reduced\n");
902
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100903 /* Add initial resources to the bus */
904 resource_list_for_each_entry_safe(window, n, &resources) {
905 list_move_tail(&window->node, &bridge->windows);
906 offset = window->offset;
907 res = window->res;
908
909 if (res->flags & IORESOURCE_BUS)
910 pci_bus_insert_busn_res(bus, bus->number, res->end);
911 else
912 pci_bus_add_resource(bus, res, 0);
913
914 if (offset) {
915 if (resource_type(res) == IORESOURCE_IO)
916 fmt = " (bus address [%#06llx-%#06llx])";
917 else
918 fmt = " (bus address [%#010llx-%#010llx])";
919
920 snprintf(addr, sizeof(addr), fmt,
921 (unsigned long long)(res->start - offset),
922 (unsigned long long)(res->end - offset));
923 } else
924 addr[0] = '\0';
925
926 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
927 }
928
929 down_write(&pci_bus_sem);
930 list_add_tail(&bus->node, &pci_root_buses);
931 up_write(&pci_bus_sem);
932
933 return 0;
934
935unregister:
936 put_device(&bridge->dev);
937 device_unregister(&bridge->dev);
938
939free:
940 kfree(bus);
941 return err;
942}
943
Gilles Buloz17e8f0d2018-05-03 15:21:44 -0500944static bool pci_bridge_child_ext_cfg_accessible(struct pci_dev *bridge)
945{
946 int pos;
947 u32 status;
948
949 /*
950 * If extended config space isn't accessible on a bridge's primary
951 * bus, we certainly can't access it on the secondary bus.
952 */
953 if (bridge->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
954 return false;
955
956 /*
957 * PCIe Root Ports and switch ports are PCIe on both sides, so if
958 * extended config space is accessible on the primary, it's also
959 * accessible on the secondary.
960 */
961 if (pci_is_pcie(bridge) &&
962 (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT ||
963 pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM ||
964 pci_pcie_type(bridge) == PCI_EXP_TYPE_DOWNSTREAM))
965 return true;
966
967 /*
968 * For the other bridge types:
969 * - PCI-to-PCI bridges
970 * - PCIe-to-PCI/PCI-X forward bridges
971 * - PCI/PCI-X-to-PCIe reverse bridges
972 * extended config space on the secondary side is only accessible
973 * if the bridge supports PCI-X Mode 2.
974 */
975 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
976 if (!pos)
977 return false;
978
979 pci_read_config_dword(bridge, pos + PCI_X_STATUS, &status);
980 return status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ);
981}
982
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700983static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
984 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985{
986 struct pci_bus *child;
987 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800988 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600990 /* Allocate a new bus and inherit stuff from the parent */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100991 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 if (!child)
993 return NULL;
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 child->parent = parent;
996 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200997 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200999 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001001 /*
1002 * Initialize some portions of the bus device, but don't register
1003 * it now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001004 */
1005 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +01001006 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001008 /* Set up the primary, secondary and subordinate bus numbers */
Yinghai Lub918c622012-05-17 18:51:11 -07001009 child->number = child->busn_res.start = busnr;
1010 child->primary = parent->busn_res.start;
1011 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
Yinghai Lu4f535092013-01-21 13:20:52 -08001013 if (!bridge) {
1014 child->dev.parent = parent->bridge;
1015 goto add_dev;
1016 }
Yu Zhao3789fa82008-11-22 02:41:07 +08001017
1018 child->self = bridge;
1019 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -08001020 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001021 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -05001022 pci_set_bus_speed(child);
1023
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001024 /*
1025 * Check whether extended config space is accessible on the child
1026 * bus. Note that we currently assume it is always accessible on
1027 * the root bus.
1028 */
1029 if (!pci_bridge_child_ext_cfg_accessible(bridge)) {
1030 child->bus_flags |= PCI_BUS_FLAGS_NO_EXTCFG;
1031 pci_info(child, "extended config space not accessible\n");
1032 }
1033
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001034 /* Set up default resource pointers and names */
Yu Zhaofde09c62008-11-22 02:39:32 +08001035 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
1037 child->resource[i]->name = child->name;
1038 }
1039 bridge->subordinate = child;
1040
Yinghai Lu4f535092013-01-21 13:20:52 -08001041add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001042 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -08001043 ret = device_register(&child->dev);
1044 WARN_ON(ret < 0);
1045
Jiang Liu10a95742013-04-12 05:44:20 +00001046 pcibios_add_bus(child);
1047
Thierry Reding057bd2e2016-02-09 15:30:47 +01001048 if (child->ops->add_bus) {
1049 ret = child->ops->add_bus(child);
1050 if (WARN_ON(ret < 0))
1051 dev_err(&child->dev, "failed to add bus: %d\n", ret);
1052 }
1053
Yinghai Lu4f535092013-01-21 13:20:52 -08001054 /* Create legacy_io and legacy_mem files for this bus */
1055 pci_create_legacy_files(child);
1056
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 return child;
1058}
1059
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001060struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1061 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
1063 struct pci_bus *child;
1064
1065 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001066 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +08001067 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001069 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -07001070 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 return child;
1072}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001073EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
Rajat Jainf3dbd802014-09-02 16:26:00 -07001075static void pci_enable_crs(struct pci_dev *pdev)
1076{
1077 u16 root_cap = 0;
1078
1079 /* Enable CRS Software Visibility if supported */
1080 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
1081 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
1082 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
1083 PCI_EXP_RTCTL_CRSSVE);
1084}
1085
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001086static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
1087 unsigned int available_buses);
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301088/**
1089 * pci_ea_fixed_busnrs() - Read fixed Secondary and Subordinate bus
1090 * numbers from EA capability.
1091 * @dev: Bridge
1092 * @sec: updated with secondary bus number from EA
1093 * @sub: updated with subordinate bus number from EA
1094 *
1095 * If @dev is a bridge with EA capability, update @sec and @sub with
1096 * fixed bus numbers from the capability and return true. Otherwise,
1097 * return false.
1098 */
1099static bool pci_ea_fixed_busnrs(struct pci_dev *dev, u8 *sec, u8 *sub)
1100{
1101 int ea, offset;
1102 u32 dw;
1103
1104 if (dev->hdr_type != PCI_HEADER_TYPE_BRIDGE)
1105 return false;
1106
1107 /* find PCI EA capability in list */
1108 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
1109 if (!ea)
1110 return false;
1111
1112 offset = ea + PCI_EA_FIRST_ENT;
1113 pci_read_config_dword(dev, offset, &dw);
1114 *sec = dw & PCI_EA_SEC_BUS_MASK;
1115 *sub = (dw & PCI_EA_SUB_BUS_MASK) >> PCI_EA_SUB_BUS_SHIFT;
1116 return true;
1117}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001118
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119/*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001120 * pci_scan_bridge_extend() - Scan buses behind a bridge
1121 * @bus: Parent bus the bridge is on
1122 * @dev: Bridge itself
1123 * @max: Starting subordinate number of buses behind this bridge
1124 * @available_buses: Total number of buses available for this bridge and
1125 * the devices below. After the minimal bus space has
1126 * been allocated the remaining buses will be
1127 * distributed equally between hotplug-capable bridges.
1128 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1129 * that need to be reconfigured.
1130 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 * If it's a bridge, configure it and scan the bus behind it.
1132 * For CardBus bridges, we don't scan behind as the devices will
1133 * be handled by the bridge driver itself.
1134 *
1135 * We need to process bridges in two passes -- first we scan those
1136 * already configured by the BIOS and after we are done with all of
1137 * them, we proceed to assigning numbers to the remaining buses in
1138 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001139 *
1140 * Return: New subordinate number covering all buses behind this bridge.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001142static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1143 int max, unsigned int available_buses,
1144 int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145{
1146 struct pci_bus *child;
1147 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +01001148 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001150 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001151 int broken = 0;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301152 bool fixed_buses;
1153 u8 fixed_sec, fixed_sub;
1154 int next_busnr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
Mika Westerbergd963f652016-06-02 11:17:13 +03001156 /*
1157 * Make sure the bridge is powered on to be able to access config
1158 * space of devices below it.
1159 */
1160 pm_runtime_get_sync(&dev->dev);
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001163 primary = buses & 0xFF;
1164 secondary = (buses >> 8) & 0xFF;
1165 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
Frederick Lawler7506dc72018-01-18 12:55:24 -06001167 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001168 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001170 if (!primary && (primary != bus->number) && secondary && subordinate) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001171 pci_warn(dev, "Primary bus is hard wired to 0\n");
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001172 primary = bus->number;
1173 }
1174
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001175 /* Check if setup is sensible at all */
1176 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -07001177 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001178 secondary > subordinate)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001179 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
Yinghai Lu1965f662012-09-10 17:19:33 -07001180 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001181 broken = 1;
1182 }
1183
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001184 /*
1185 * Disable Master-Abort Mode during probing to avoid reporting of
1186 * bus errors in some architectures.
1187 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1189 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1190 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1191
Rajat Jainf3dbd802014-09-02 16:26:00 -07001192 pci_enable_crs(dev);
1193
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001194 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1195 !is_cardbus && !broken) {
1196 unsigned int cmax;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001199 * Bus already configured by firmware, process it in the
1200 * first pass and just note the configuration.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 */
1202 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001203 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
1205 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001206 * The bus might already exist for two reasons: Either we
1207 * are rescanning the bus or the bus is reachable through
1208 * more than one bridge. The second case can happen with
1209 * the i450NX chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001211 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001212 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001213 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001214 if (!child)
1215 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001216 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -07001217 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -06001218 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 }
1220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001222 if (cmax > subordinate)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001223 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001224 subordinate, cmax);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001225
1226 /* Subordinate should equal child->busn_res.end */
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001227 if (subordinate > max)
1228 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001230
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 /*
1232 * We need to assign a number to this bus which we always
1233 * do in the second pass.
1234 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001235 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +01001236 if (pcibios_assign_all_busses() || broken || is_cardbus)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001237
1238 /*
1239 * Temporarily disable forwarding of the
1240 * configuration cycles on all bridges in
1241 * this bus segment to avoid possible
1242 * conflicts in the second pass between two
1243 * bridges programmed with overlapping bus
1244 * ranges.
1245 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001246 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1247 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001248 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001249 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
1251 /* Clear errors */
1252 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1253
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301254 /* Read bus numbers from EA Capability (if present) */
1255 fixed_buses = pci_ea_fixed_busnrs(dev, &fixed_sec, &fixed_sub);
1256 if (fixed_buses)
1257 next_busnr = fixed_sec;
1258 else
1259 next_busnr = max + 1;
1260
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001261 /*
1262 * Prevent assigning a bus number that already exists.
1263 * This can happen when a bridge is hot-plugged, so in this
1264 * case we only re-scan this bus.
1265 */
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301266 child = pci_find_bus(pci_domain_nr(bus), next_busnr);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001267 if (!child) {
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301268 child = pci_add_new_bus(bus, dev, next_busnr);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001269 if (!child)
1270 goto out;
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301271 pci_bus_insert_busn_res(child, next_busnr,
Mika Westerberga20c7f32017-10-13 21:35:43 +03001272 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001273 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001274 max++;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001275 if (available_buses)
1276 available_buses--;
1277
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 buses = (buses & 0xff000000)
1279 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -07001280 | ((unsigned int)(child->busn_res.start) << 8)
1281 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
1283 /*
1284 * yenta.c forces a secondary latency timer of 176.
1285 * Copy that behaviour here.
1286 */
1287 if (is_cardbus) {
1288 buses &= ~0xff000000;
1289 buses |= CARDBUS_LATENCY_TIMER << 24;
1290 }
Jesper Juhl7c867c82011-01-24 21:14:33 +01001291
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001292 /* We need to blast all three values with a single write */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1294
1295 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -07001296 child->bridge_ctl = bctl;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001297 max = pci_scan_child_bus_extend(child, available_buses);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001299
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001301 * For CardBus bridges, we leave 4 bus numbers as
1302 * cards with a PCI-to-PCI bridge can be inserted
1303 * later.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001305 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001306 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -07001307 if (pci_find_bus(pci_domain_nr(bus),
1308 max+i+1))
1309 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001310 while (parent->parent) {
1311 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -07001312 (parent->busn_res.end > max) &&
1313 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001314 j = 1;
1315 }
1316 parent = parent->parent;
1317 }
1318 if (j) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001319
Dominik Brodowski49887942005-12-08 16:53:12 +01001320 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001321 * Often, there are two CardBus
1322 * bridges -- try to leave one
1323 * valid bus number for each one.
Dominik Brodowski49887942005-12-08 16:53:12 +01001324 */
1325 i /= 2;
1326 break;
1327 }
1328 }
Rajesh Shahcc574502005-04-28 00:25:47 -07001329 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 }
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001331
Subbaraya Sundeep2dbce592018-11-19 18:44:32 +05301332 /*
1333 * Set subordinate bus number to its real value.
1334 * If fixed subordinate bus number exists from EA
1335 * capability then use it.
1336 */
1337 if (fixed_buses)
1338 max = fixed_sub;
Yinghai Lubc76b732012-05-17 18:51:13 -07001339 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1341 }
1342
Gary Hadecb3576f2008-02-08 14:00:52 -08001343 sprintf(child->name,
1344 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1345 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Mika Westerberge412d632018-05-24 13:23:52 -05001347 /* Check that all devices are accessible */
Dominik Brodowski49887942005-12-08 16:53:12 +01001348 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001349 if ((child->busn_res.end > bus->busn_res.end) ||
1350 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001351 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001352 (child->busn_res.end < bus->number)) {
Mika Westerberge412d632018-05-24 13:23:52 -05001353 dev_info(&dev->dev, "devices behind bridge are unusable because %pR cannot be assigned for them\n",
1354 &child->busn_res);
1355 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001356 }
1357 bus = bus->parent;
1358 }
1359
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001360out:
1361 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1362
Mika Westerbergd963f652016-06-02 11:17:13 +03001363 pm_runtime_put(&dev->dev);
1364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 return max;
1366}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001367
1368/*
1369 * pci_scan_bridge() - Scan buses behind a bridge
1370 * @bus: Parent bus the bridge is on
1371 * @dev: Bridge itself
1372 * @max: Starting subordinate number of buses behind this bridge
1373 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1374 * that need to be reconfigured.
1375 *
1376 * If it's a bridge, configure it and scan the bus behind it.
1377 * For CardBus bridges, we don't scan behind as the devices will
1378 * be handled by the bridge driver itself.
1379 *
1380 * We need to process bridges in two passes -- first we scan those
1381 * already configured by the BIOS and after we are done with all of
1382 * them, we proceed to assigning numbers to the remaining buses in
1383 * order to avoid overlaps between old and new bus numbers.
Mika Westerberg70f78802018-05-28 15:47:56 +03001384 *
1385 * Return: New subordinate number covering all buses behind this bridge.
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001386 */
1387int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1388{
1389 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1390}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001391EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
1393/*
1394 * Read interrupt line and base address registers.
1395 * The architecture-dependent code can tweak these, of course.
1396 */
1397static void pci_read_irq(struct pci_dev *dev)
1398{
1399 unsigned char irq;
1400
KarimAllah Ahmedbe20f6b2018-01-17 19:30:29 +01001401 /* VFs are not allowed to use INTx, so skip the config reads */
1402 if (dev->is_virtfn) {
1403 dev->pin = 0;
1404 dev->irq = 0;
1405 return;
1406 }
1407
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001409 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 if (irq)
1411 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1412 dev->irq = irq;
1413}
1414
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001415void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001416{
1417 int pos;
1418 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001419 int type;
1420 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001421
1422 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1423 if (!pos)
1424 return;
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001425
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001426 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001427 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001428 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001429 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1430 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001431
Mika Westerbergca784102019-08-22 11:55:53 +03001432 parent = pci_upstream_bridge(pdev);
1433 if (!parent)
1434 return;
1435
Yijing Wangd0751b92015-05-21 15:05:02 +08001436 /*
Mika Westerbergca784102019-08-22 11:55:53 +03001437 * Some systems do not identify their upstream/downstream ports
1438 * correctly so detect impossible configurations here and correct
1439 * the port type accordingly.
Yijing Wangd0751b92015-05-21 15:05:02 +08001440 */
1441 type = pci_pcie_type(pdev);
Mika Westerbergca784102019-08-22 11:55:53 +03001442 if (type == PCI_EXP_TYPE_DOWNSTREAM) {
Yijing Wangb35b1df2015-08-17 18:47:58 +08001443 /*
Mika Westerbergca784102019-08-22 11:55:53 +03001444 * If pdev claims to be downstream port but the parent
1445 * device is also downstream port assume pdev is actually
1446 * upstream port.
Yijing Wangb35b1df2015-08-17 18:47:58 +08001447 */
Mika Westerbergca784102019-08-22 11:55:53 +03001448 if (pcie_downstream_port(parent)) {
1449 pci_info(pdev, "claims to be downstream port but is acting as upstream port, correcting type\n");
1450 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1451 pdev->pcie_flags_reg |= PCI_EXP_TYPE_UPSTREAM;
1452 }
1453 } else if (type == PCI_EXP_TYPE_UPSTREAM) {
1454 /*
1455 * If pdev claims to be upstream port but the parent
1456 * device is also upstream port assume pdev is actually
1457 * downstream port.
1458 */
1459 if (pci_pcie_type(parent) == PCI_EXP_TYPE_UPSTREAM) {
1460 pci_info(pdev, "claims to be upstream port but is acting as downstream port, correcting type\n");
1461 pdev->pcie_flags_reg &= ~PCI_EXP_FLAGS_TYPE;
1462 pdev->pcie_flags_reg |= PCI_EXP_TYPE_DOWNSTREAM;
1463 }
Yijing Wangd0751b92015-05-21 15:05:02 +08001464 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001465}
1466
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001467void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001468{
Eric W. Biederman28760482009-09-09 14:09:24 -07001469 u32 reg32;
1470
Jiang Liu59875ae2012-07-24 17:20:06 +08001471 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001472 if (reg32 & PCI_EXP_SLTCAP_HPC)
1473 pdev->is_hotplug_bridge = 1;
1474}
1475
Lukas Wunner8531e282017-03-10 21:23:45 +01001476static void set_pcie_thunderbolt(struct pci_dev *dev)
1477{
1478 int vsec = 0;
1479 u32 header;
1480
1481 while ((vsec = pci_find_next_ext_capability(dev, vsec,
1482 PCI_EXT_CAP_ID_VNDR))) {
1483 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1484
1485 /* Is the device part of a Thunderbolt controller? */
1486 if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1487 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1488 dev->is_thunderbolt = 1;
1489 return;
1490 }
1491 }
1492}
1493
Mika Westerberg617654a2018-08-16 12:28:48 +03001494static void set_pcie_untrusted(struct pci_dev *dev)
1495{
1496 struct pci_dev *parent;
1497
1498 /*
1499 * If the upstream bridge is untrusted we treat this device
1500 * untrusted as well.
1501 */
1502 parent = pci_upstream_bridge(dev);
1503 if (parent && parent->untrusted)
1504 dev->untrusted = true;
1505}
1506
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001507/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001508 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
Alex Williamson78916b02014-05-05 14:20:51 -06001509 * @dev: PCI device
1510 *
1511 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1512 * when forwarding a type1 configuration request the bridge must check that
1513 * the extended register address field is zero. The bridge is not permitted
1514 * to forward the transactions and must handle it as an Unsupported Request.
1515 * Some bridges do not follow this rule and simply drop the extended register
1516 * bits, resulting in the standard config space being aliased, every 256
1517 * bytes across the entire configuration space. Test for this condition by
1518 * comparing the first dword of each potential alias to the vendor/device ID.
1519 * Known offenders:
1520 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1521 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1522 */
1523static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1524{
1525#ifdef CONFIG_PCI_QUIRKS
1526 int pos;
1527 u32 header, tmp;
1528
1529 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1530
1531 for (pos = PCI_CFG_SPACE_SIZE;
1532 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1533 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1534 || header != tmp)
1535 return false;
1536 }
1537
1538 return true;
1539#else
1540 return false;
1541#endif
1542}
1543
1544/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001545 * pci_cfg_space_size - Get the configuration space size of the PCI device
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001546 * @dev: PCI device
1547 *
1548 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1549 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1550 * access it. Maybe we don't have a way to generate extended config space
1551 * accesses, or the device is behind a reverse Express bridge. So we try
1552 * reading the dword at 0x100 which must either be 0 or a valid extended
1553 * capability header.
1554 */
1555static int pci_cfg_space_size_ext(struct pci_dev *dev)
1556{
1557 u32 status;
1558 int pos = PCI_CFG_SPACE_SIZE;
1559
1560 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001561 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001562 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001563 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001564
1565 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001566}
1567
1568int pci_cfg_space_size(struct pci_dev *dev)
1569{
1570 int pos;
1571 u32 status;
1572 u16 class;
1573
KarimAllah Ahmed975bb8b2018-10-11 11:49:58 -05001574#ifdef CONFIG_PCI_IOV
Alex Williamson06013b62019-06-13 16:57:20 -06001575 /*
1576 * Per the SR-IOV specification (rev 1.1, sec 3.5), VFs are required to
1577 * implement a PCIe capability and therefore must implement extended
1578 * config space. We can skip the NO_EXTCFG test below and the
1579 * reachability/aliasing test in pci_cfg_space_size_ext() by virtue of
1580 * the fact that the SR-IOV capability on the PF resides in extended
1581 * config space and must be accessible and non-aliased to have enabled
1582 * support for this VF. This is a micro performance optimization for
1583 * systems supporting many VFs.
1584 */
1585 if (dev->is_virtfn)
1586 return PCI_CFG_SPACE_EXP_SIZE;
KarimAllah Ahmed975bb8b2018-10-11 11:49:58 -05001587#endif
1588
Gilles Buloz17e8f0d2018-05-03 15:21:44 -05001589 if (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_EXTCFG)
1590 return PCI_CFG_SPACE_SIZE;
1591
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001592 class = dev->class >> 8;
1593 if (class == PCI_CLASS_BRIDGE_HOST)
1594 return pci_cfg_space_size_ext(dev);
1595
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001596 if (pci_is_pcie(dev))
1597 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001598
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001599 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1600 if (!pos)
1601 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001602
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001603 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1604 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1605 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001606
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001607 return PCI_CFG_SPACE_SIZE;
1608}
1609
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001610static u32 pci_class(struct pci_dev *dev)
1611{
1612 u32 class;
1613
1614#ifdef CONFIG_PCI_IOV
1615 if (dev->is_virtfn)
1616 return dev->physfn->sriov->class;
1617#endif
1618 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1619 return class;
1620}
1621
1622static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1623{
1624#ifdef CONFIG_PCI_IOV
1625 if (dev->is_virtfn) {
1626 *vendor = dev->physfn->sriov->subsystem_vendor;
1627 *device = dev->physfn->sriov->subsystem_device;
1628 return;
1629 }
1630#endif
1631 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1632 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1633}
1634
1635static u8 pci_hdr_type(struct pci_dev *dev)
1636{
1637 u8 hdr_type;
1638
1639#ifdef CONFIG_PCI_IOV
1640 if (dev->is_virtfn)
1641 return dev->physfn->sriov->hdr_type;
1642#endif
1643 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1644 return hdr_type;
1645}
1646
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001647#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001648
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001649static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001650{
1651 /*
1652 * Disable the MSI hardware to avoid screaming interrupts
1653 * during boot. This is the power on reset default so
1654 * usually this should be a noop.
1655 */
1656 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1657 if (dev->msi_cap)
1658 pci_msi_set_enable(dev, 0);
1659
1660 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1661 if (dev->msix_cap)
1662 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1663}
1664
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001666 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
Piotr Gregor99b3c582017-05-26 22:02:25 +01001667 * @dev: PCI device
1668 *
1669 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1670 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1671 */
1672static int pci_intx_mask_broken(struct pci_dev *dev)
1673{
1674 u16 orig, toggle, new;
1675
1676 pci_read_config_word(dev, PCI_COMMAND, &orig);
1677 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1678 pci_write_config_word(dev, PCI_COMMAND, toggle);
1679 pci_read_config_word(dev, PCI_COMMAND, &new);
1680
1681 pci_write_config_word(dev, PCI_COMMAND, orig);
1682
1683 /*
1684 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1685 * r2.3, so strictly speaking, a device is not *broken* if it's not
1686 * writable. But we'll live with the misnomer for now.
1687 */
1688 if (new != toggle)
1689 return 1;
1690 return 0;
1691}
1692
Sinan Kaya11eb0e02018-06-04 22:16:09 -04001693static void early_dump_pci_device(struct pci_dev *pdev)
1694{
1695 u32 value[256 / 4];
1696 int i;
1697
1698 pci_info(pdev, "config space:\n");
1699
1700 for (i = 0; i < 256; i += 4)
1701 pci_read_config_dword(pdev, i, &value[i / 4]);
1702
1703 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET, 16, 1,
1704 value, 256, false);
1705}
1706
Piotr Gregor99b3c582017-05-26 22:02:25 +01001707/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001708 * pci_setup_device - Fill in class and map information of a device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 * @dev: the device structure to fill
1710 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001711 * Initialize the device structure with information about the device's
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001712 * vendor,class,memory and IO-space addresses, IRQ lines etc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001714 * Returns 0 on success and negative if unknown type of device (not normal,
1715 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001717int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718{
1719 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001720 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001721 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001722 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001723 struct pci_bus_region region;
1724 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001725
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001726 hdr_type = pci_hdr_type(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001727
1728 dev->sysdata = dev->bus->sysdata;
1729 dev->dev.parent = dev->bus->bridge;
1730 dev->dev.bus = &pci_bus_type;
1731 dev->hdr_type = hdr_type & 0x7f;
1732 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001733 dev->error_state = pci_channel_io_normal;
1734 set_pcie_port_type(dev);
1735
Yijing Wang017ffe62015-07-17 17:16:32 +08001736 pci_dev_assign_slot(dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001737
1738 /*
1739 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1740 * set this higher, assuming the system even supports it.
1741 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001742 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001744 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1745 dev->bus->number, PCI_SLOT(dev->devfn),
1746 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001748 class = pci_class(dev);
1749
Auke Kokb8a3a522007-06-08 15:46:30 -07001750 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001751 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752
Mohan Kumar34c6b712019-04-20 07:07:20 +03001753 pci_info(dev, "[%04x:%04x] type %02x class %#08x\n",
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001754 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
Sinan Kaya11eb0e02018-06-04 22:16:09 -04001756 if (pci_early_dump)
1757 early_dump_pci_device(dev);
1758
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001759 /* Need to have dev->class ready */
Yu Zhao853346e2009-03-21 22:05:11 +08001760 dev->cfg_size = pci_cfg_space_size(dev);
1761
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001762 /* Need to have dev->cfg_size ready */
Lukas Wunner8531e282017-03-10 21:23:45 +01001763 set_pcie_thunderbolt(dev);
1764
Mika Westerberg617654a2018-08-16 12:28:48 +03001765 set_pcie_untrusted(dev);
1766
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001768 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
1770 /* Early fixups, before probing the BARs */
1771 pci_fixup_device(pci_fixup_early, dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001772
1773 /* Device class may be changed after fixup */
Yu Zhaof79b1b12009-05-28 00:25:05 +08001774 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001776 if (dev->non_compliant_bars) {
1777 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1778 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001779 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001780 cmd &= ~PCI_COMMAND_IO;
1781 cmd &= ~PCI_COMMAND_MEMORY;
1782 pci_write_config_word(dev, PCI_COMMAND, cmd);
1783 }
1784 }
1785
Piotr Gregor99b3c582017-05-26 22:02:25 +01001786 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1787
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 switch (dev->hdr_type) { /* header type */
1789 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1790 if (class == PCI_CLASS_BRIDGE_PCI)
1791 goto bad;
1792 pci_read_irq(dev);
1793 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001794
1795 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001796
1797 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001798 * Do the ugly legacy mode stuff here rather than broken chip
1799 * quirk code. Legacy mode ATA controllers have fixed
1800 * addresses. These are not always echoed in BAR0-3, and
1801 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001802 */
1803 if (class == PCI_CLASS_STORAGE_IDE) {
1804 u8 progif;
1805 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1806 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001807 region.start = 0x1F0;
1808 region.end = 0x1F7;
1809 res = &dev->resource[0];
1810 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001811 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001812 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001813 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001814 region.start = 0x3F6;
1815 region.end = 0x3F6;
1816 res = &dev->resource[1];
1817 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001818 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001819 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001820 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001821 }
1822 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001823 region.start = 0x170;
1824 region.end = 0x177;
1825 res = &dev->resource[2];
1826 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001827 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001828 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001829 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001830 region.start = 0x376;
1831 region.end = 0x376;
1832 res = &dev->resource[3];
1833 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001834 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001835 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001836 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001837 }
1838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 break;
1840
1841 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001842 /*
1843 * The PCI-to-PCI bridge spec requires that subtractive
1844 * decoding (i.e. transparent) bridge must have programming
1845 * interface code of 0x01.
1846 */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001847 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 dev->transparent = ((dev->class & 0xff) == 1);
1849 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Bjorn Helgaas51c48b32019-01-19 11:35:04 -06001850 pci_read_bridge_windows(dev);
Eric W. Biederman28760482009-09-09 14:09:24 -07001851 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001852 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1853 if (pos) {
1854 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1855 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1856 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 break;
1858
1859 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1860 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1861 goto bad;
1862 pci_read_irq(dev);
1863 pci_read_bases(dev, 1, 0);
1864 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1865 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1866 break;
1867
1868 default: /* unknown header */
Frederick Lawler7506dc72018-01-18 12:55:24 -06001869 pci_err(dev, "unknown header type %02x, ignoring device\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001870 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001871 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
1873 bad:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001874 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001875 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001876 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 }
1878
1879 /* We found a fine healthy device, go go go... */
1880 return 0;
1881}
1882
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001883static void pci_configure_mps(struct pci_dev *dev)
1884{
1885 struct pci_dev *bridge = pci_upstream_bridge(dev);
Myron Stowe9f0e8932018-08-13 12:19:46 -06001886 int mps, mpss, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001887
1888 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1889 return;
1890
Myron Stowe3dbe97e2018-08-13 12:19:39 -06001891 /* MPS and MRRS fields are of type 'RsvdP' for VFs, short-circuit out */
1892 if (dev->is_virtfn)
1893 return;
1894
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001895 mps = pcie_get_mps(dev);
1896 p_mps = pcie_get_mps(bridge);
1897
1898 if (mps == p_mps)
1899 return;
1900
1901 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001902 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001903 mps, pci_name(bridge), p_mps);
1904 return;
1905 }
Keith Busch27d868b2015-08-24 08:48:16 -05001906
1907 /*
1908 * Fancier MPS configuration is done later by
1909 * pcie_bus_configure_settings()
1910 */
1911 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1912 return;
1913
Myron Stowe9f0e8932018-08-13 12:19:46 -06001914 mpss = 128 << dev->pcie_mpss;
1915 if (mpss < p_mps && pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
1916 pcie_set_mps(bridge, mpss);
1917 pci_info(dev, "Upstream bridge's Max Payload Size set to %d (was %d, max %d)\n",
1918 mpss, p_mps, 128 << bridge->pcie_mpss);
1919 p_mps = pcie_get_mps(bridge);
1920 }
1921
Keith Busch27d868b2015-08-24 08:48:16 -05001922 rc = pcie_set_mps(dev, p_mps);
1923 if (rc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001924 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Keith Busch27d868b2015-08-24 08:48:16 -05001925 p_mps);
1926 return;
1927 }
1928
Frederick Lawler7506dc72018-01-18 12:55:24 -06001929 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
Myron Stowe9f0e8932018-08-13 12:19:46 -06001930 p_mps, mps, mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001931}
1932
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001933int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
Sinan Kaya60db3a42017-01-20 09:16:51 -05001934{
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001935 struct pci_host_bridge *host;
1936 u32 cap;
1937 u16 ctl;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001938 int ret;
1939
1940 if (!pci_is_pcie(dev))
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001941 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001942
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001943 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sinan Kaya60db3a42017-01-20 09:16:51 -05001944 if (ret)
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001945 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001946
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001947 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
1948 return 0;
1949
1950 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
1951 if (ret)
1952 return 0;
1953
1954 host = pci_find_host_bridge(dev->bus);
1955 if (!host)
1956 return 0;
1957
1958 /*
1959 * If some device in the hierarchy doesn't handle Extended Tags
1960 * correctly, make sure they're disabled.
1961 */
1962 if (host->no_ext_tags) {
1963 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001964 pci_info(dev, "disabling Extended Tags\n");
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001965 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
1966 PCI_EXP_DEVCTL_EXT_TAG);
1967 }
1968 return 0;
1969 }
1970
1971 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001972 pci_info(dev, "enabling Extended Tags\n");
Sinan Kaya60db3a42017-01-20 09:16:51 -05001973 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
1974 PCI_EXP_DEVCTL_EXT_TAG);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001975 }
1976 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001977}
1978
dingtianhonga99b6462017-08-15 11:23:23 +08001979/**
1980 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
1981 * @dev: PCI device to query
1982 *
1983 * Returns true if the device has enabled relaxed ordering attribute.
1984 */
1985bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
1986{
1987 u16 v;
1988
1989 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
1990
1991 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
1992}
1993EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
1994
1995static void pci_configure_relaxed_ordering(struct pci_dev *dev)
1996{
1997 struct pci_dev *root;
1998
1999 /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
2000 if (dev->is_virtfn)
2001 return;
2002
2003 if (!pcie_relaxed_ordering_enabled(dev))
2004 return;
2005
2006 /*
2007 * For now, we only deal with Relaxed Ordering issues with Root
2008 * Ports. Peer-to-Peer DMA is another can of worms.
2009 */
2010 root = pci_find_pcie_root_port(dev);
2011 if (!root)
2012 return;
2013
2014 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
2015 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
2016 PCI_EXP_DEVCTL_RELAX_EN);
Frederick Lawler7506dc72018-01-18 12:55:24 -06002017 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
dingtianhonga99b6462017-08-15 11:23:23 +08002018 }
2019}
2020
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002021static void pci_configure_ltr(struct pci_dev *dev)
2022{
2023#ifdef CONFIG_PCIEASPM
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05002024 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002025 struct pci_dev *bridge;
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002026 u32 cap, ctl;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05002027
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002028 if (!pci_is_pcie(dev))
2029 return;
2030
2031 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2032 if (!(cap & PCI_EXP_DEVCAP2_LTR))
2033 return;
2034
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002035 pcie_capability_read_dword(dev, PCI_EXP_DEVCTL2, &ctl);
2036 if (ctl & PCI_EXP_DEVCTL2_LTR_EN) {
2037 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) {
2038 dev->ltr_path = 1;
2039 return;
2040 }
2041
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002042 bridge = pci_upstream_bridge(dev);
2043 if (bridge && bridge->ltr_path)
2044 dev->ltr_path = 1;
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002045
2046 return;
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002047 }
2048
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002049 if (!host->native_ltr)
2050 return;
2051
2052 /*
2053 * Software must not enable LTR in an Endpoint unless the Root
2054 * Complex and all intermediate Switches indicate support for LTR.
2055 * PCIe r4.0, sec 6.18.
2056 */
2057 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT ||
2058 ((bridge = pci_upstream_bridge(dev)) &&
2059 bridge->ltr_path)) {
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002060 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
2061 PCI_EXP_DEVCTL2_LTR_EN);
Bjorn Helgaas10ecc812019-01-04 17:59:07 -06002062 dev->ltr_path = 1;
2063 }
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002064#endif
2065}
2066
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002067static void pci_configure_eetlp_prefix(struct pci_dev *dev)
2068{
2069#ifdef CONFIG_PCI_PASID
2070 struct pci_dev *bridge;
Felix Kuehling9d27e39d2018-09-10 15:27:42 -04002071 int pcie_type;
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002072 u32 cap;
2073
2074 if (!pci_is_pcie(dev))
2075 return;
2076
2077 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
2078 if (!(cap & PCI_EXP_DEVCAP2_EE_PREFIX))
2079 return;
2080
Felix Kuehling9d27e39d2018-09-10 15:27:42 -04002081 pcie_type = pci_pcie_type(dev);
2082 if (pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
2083 pcie_type == PCI_EXP_TYPE_RC_END)
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002084 dev->eetlp_prefix_path = 1;
2085 else {
2086 bridge = pci_upstream_bridge(dev);
2087 if (bridge && bridge->eetlp_prefix_path)
2088 dev->eetlp_prefix_path = 1;
2089 }
2090#endif
2091}
2092
Bharat Kumar Gogadab4f6dcb2018-11-14 20:17:01 +05302093static void pci_configure_serr(struct pci_dev *dev)
2094{
2095 u16 control;
2096
2097 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
2098
2099 /*
2100 * A bridge will not forward ERR_ messages coming from an
2101 * endpoint unless SERR# forwarding is enabled.
2102 */
2103 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &control);
2104 if (!(control & PCI_BRIDGE_CTL_SERR)) {
2105 control |= PCI_BRIDGE_CTL_SERR;
2106 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, control);
2107 }
2108 }
2109}
2110
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002111static void pci_configure_device(struct pci_dev *dev)
2112{
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002113 pci_configure_mps(dev);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04002114 pci_configure_extended_tags(dev, NULL);
dingtianhonga99b6462017-08-15 11:23:23 +08002115 pci_configure_relaxed_ordering(dev);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06002116 pci_configure_ltr(dev);
Sinan Kaya7ce3f912018-06-30 11:24:24 -04002117 pci_configure_eetlp_prefix(dev);
Bharat Kumar Gogadab4f6dcb2018-11-14 20:17:01 +05302118 pci_configure_serr(dev);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002119
Krzysztof Wilczynski4a2dbed2019-08-27 11:49:51 +02002120 pci_acpi_program_hp_params(dev);
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002121}
2122
Zhao, Yu201de562008-10-13 19:49:55 +08002123static void pci_release_capabilities(struct pci_dev *dev)
2124{
Rajat Jaindb89ccb2018-06-30 15:07:17 -05002125 pci_aer_exit(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002126 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002127 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08002128 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002129}
2130
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002132 * pci_release_dev - Free a PCI device structure when all users of it are
2133 * finished
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 * @dev: device that's been disconnected
2135 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002136 * Will be called only by the device core when all users of this PCI device are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 * done.
2138 */
2139static void pci_release_dev(struct device *dev)
2140{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002141 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002143 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002144 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002145 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002146 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08002147 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06002148 kfree(pci_dev->driver_override);
Andy Shevchenkoc6635792018-08-30 13:32:36 +03002149 bitmap_free(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 kfree(pci_dev);
2151}
2152
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002153struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10002154{
2155 struct pci_dev *dev;
2156
2157 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2158 if (!dev)
2159 return NULL;
2160
Michael Ellerman65891212007-04-05 17:19:08 +10002161 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00002162 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002163 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10002164
2165 return dev;
2166}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002167EXPORT_SYMBOL(pci_alloc_dev);
2168
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002169static bool pci_bus_crs_vendor_id(u32 l)
2170{
2171 return (l & 0xffff) == 0x0001;
2172}
2173
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002174static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2175 int timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08002176{
2177 int delay = 1;
2178
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002179 if (!pci_bus_crs_vendor_id(*l))
2180 return true; /* not a CRS completion */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002181
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002182 if (!timeout)
2183 return false; /* CRS, but caller doesn't want to wait */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002184
Rajat Jain89665a6a2014-09-08 14:19:49 -07002185 /*
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002186 * We got the reserved Vendor ID that indicates a completion with
2187 * Configuration Request Retry Status (CRS). Retry until we get a
2188 * valid Vendor ID or we time out.
Rajat Jain89665a6a2014-09-08 14:19:49 -07002189 */
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002190 while (pci_bus_crs_vendor_id(*l)) {
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002191 if (delay > timeout) {
Sinan Kayae78e6612017-08-29 14:45:45 -05002192 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2193 pci_domain_nr(bus), bus->number,
2194 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2195
Yinghai Luefdc87d2012-01-27 10:55:10 -08002196 return false;
2197 }
Sinan Kayae78e6612017-08-29 14:45:45 -05002198 if (delay >= 1000)
2199 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2200 pci_domain_nr(bus), bus->number,
2201 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
Bjorn Helgaas9f982752017-08-29 14:45:43 -05002202
2203 msleep(delay);
2204 delay *= 2;
2205
2206 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2207 return false;
Yinghai Luefdc87d2012-01-27 10:55:10 -08002208 }
2209
Sinan Kayae78e6612017-08-29 14:45:45 -05002210 if (delay >= 1000)
2211 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2212 pci_domain_nr(bus), bus->number,
2213 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2214
Yinghai Luefdc87d2012-01-27 10:55:10 -08002215 return true;
2216}
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002217
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002218bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2219 int timeout)
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002220{
Yinghai Luefdc87d2012-01-27 10:55:10 -08002221 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2222 return false;
2223
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002224 /* Some broken boards return 0 or ~0 if a slot is empty: */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002225 if (*l == 0xffffffff || *l == 0x00000000 ||
2226 *l == 0x0000ffff || *l == 0xffff0000)
2227 return false;
2228
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002229 if (pci_bus_crs_vendor_id(*l))
2230 return pci_bus_wait_crs(bus, devfn, l, timeout);
Yinghai Luefdc87d2012-01-27 10:55:10 -08002231
2232 return true;
2233}
James Puthukattukaranaa667c62018-07-09 11:31:25 -04002234
2235bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2236 int timeout)
2237{
2238#ifdef CONFIG_PCI_QUIRKS
2239 struct pci_dev *bridge = bus->self;
2240
2241 /*
2242 * Certain IDT switches have an issue where they improperly trigger
2243 * ACS Source Validation errors on completions for config reads.
2244 */
2245 if (bridge && bridge->vendor == PCI_VENDOR_ID_IDT &&
2246 bridge->device == 0x80b5)
2247 return pci_idt_bus_quirk(bus, devfn, l, timeout);
2248#endif
2249
2250 return pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
2251}
Yinghai Luefdc87d2012-01-27 10:55:10 -08002252EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2253
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002255 * Read the config data for a PCI device, sanity-check it,
2256 * and fill in the dev structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07002258static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259{
2260 struct pci_dev *dev;
2261 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262
Yinghai Luefdc87d2012-01-27 10:55:10 -08002263 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 return NULL;
2265
Gu Zheng8b1fce02013-05-25 21:48:31 +08002266 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 if (!dev)
2268 return NULL;
2269
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 dev->vendor = l & 0xffff;
2272 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002274 pci_set_of_node(dev);
2275
Yu Zhao480b93b2009-03-20 11:25:14 +08002276 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08002277 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 kfree(dev);
2279 return NULL;
2280 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002281
2282 return dev;
2283}
2284
Lukas Wunner0fa635a2019-03-20 12:05:30 +01002285void pcie_report_downtraining(struct pci_dev *dev)
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002286{
2287 if (!pci_is_pcie(dev))
2288 return;
2289
2290 /* Look from the device up to avoid downstream ports with no devices */
2291 if ((pci_pcie_type(dev) != PCI_EXP_TYPE_ENDPOINT) &&
2292 (pci_pcie_type(dev) != PCI_EXP_TYPE_LEG_END) &&
2293 (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM))
2294 return;
2295
2296 /* Multi-function PCIe devices share the same link/status */
2297 if (PCI_FUNC(dev->devfn) != 0 || dev->is_virtfn)
2298 return;
2299
2300 /* Print link status only if the device is constrained by the fabric */
2301 __pcie_print_link_status(dev, false);
2302}
2303
Zhao, Yu201de562008-10-13 19:49:55 +08002304static void pci_init_capabilities(struct pci_dev *dev)
2305{
Sean O. Stalley938174e2015-10-29 17:35:39 -05002306 /* Enhanced Allocation */
2307 pci_ea_init(dev);
2308
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02002309 /* Setup MSI caps & disable MSI/MSI-X interrupts */
2310 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002311
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002312 /* Buffers for saving PCIe and PCI-X capabilities */
2313 pci_allocate_cap_save_buffers(dev);
2314
Zhao, Yu201de562008-10-13 19:49:55 +08002315 /* Power Management */
2316 pci_pm_init(dev);
2317
2318 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06002319 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08002320
2321 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08002322 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002323
2324 /* Single Root I/O Virtualization */
2325 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002326
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05002327 /* Address Translation Services */
2328 pci_ats_init(dev);
2329
Allen Kayae21ee62009-10-07 10:27:17 -07002330 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08002331 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05002332
Jonathan Yong9bb04a02016-06-11 14:13:38 -05002333 /* Precision Time Measurement */
2334 pci_ptm_init(dev);
Bjorn Helgaas4dc2db02016-10-03 09:42:57 -05002335
Keith Busch66b80802016-09-27 16:23:34 -04002336 /* Advanced Error Reporting */
2337 pci_aer_init(dev);
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002338
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05002339 pcie_report_downtraining(dev);
2340
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002341 if (pci_probe_reset_function(dev) == 0)
2342 dev->reset_fn = 1;
Zhao, Yu201de562008-10-13 19:49:55 +08002343}
2344
Marc Zyngier098259e2015-10-02 10:19:32 +01002345/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002346 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
Marc Zyngier098259e2015-10-02 10:19:32 +01002347 * devices. Firmware interfaces that can select the MSI domain on a
2348 * per-device basis should be called from here.
2349 */
2350static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2351{
2352 struct irq_domain *d;
2353
2354 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002355 * If a domain has been set through the pcibios_add_device()
Marc Zyngier098259e2015-10-02 10:19:32 +01002356 * callback, then this is the one (platform code knows best).
2357 */
2358 d = dev_get_msi_domain(&dev->dev);
2359 if (d)
2360 return d;
2361
Marc Zyngier54fa97e2015-10-02 14:43:06 +01002362 /*
2363 * Let's see if we have a firmware interface able to provide
2364 * the domain.
2365 */
2366 d = pci_msi_get_device_domain(dev);
2367 if (d)
2368 return d;
2369
Marc Zyngier098259e2015-10-02 10:19:32 +01002370 return NULL;
2371}
2372
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002373static void pci_set_msi_domain(struct pci_dev *dev)
2374{
Marc Zyngier098259e2015-10-02 10:19:32 +01002375 struct irq_domain *d;
2376
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002377 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01002378 * If the platform or firmware interfaces cannot supply a
2379 * device-specific MSI domain, then inherit the default domain
2380 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002381 */
Marc Zyngier098259e2015-10-02 10:19:32 +01002382 d = pci_dev_msi_domain(dev);
2383 if (!d)
2384 d = dev_get_msi_domain(&dev->bus->dev);
2385
2386 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002387}
2388
Sam Ravnborg96bde062007-03-26 21:53:30 -08002389void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002390{
Yinghai Lu4f535092013-01-21 13:20:52 -08002391 int ret;
2392
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002393 pci_configure_device(dev);
2394
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395 device_initialize(&dev->dev);
2396 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397
Yinghai Lu7629d192013-01-21 13:20:44 -08002398 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002400 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401 dev->dev.coherent_dma_mask = 0xffffffffull;
2402
Christoph Hellwigb0da3492018-10-09 16:08:24 +02002403 dma_set_max_seg_size(&dev->dev, 65536);
Christoph Hellwiga6f44cf2018-10-09 16:08:23 +02002404 dma_set_seg_boundary(&dev->dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002405
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406 /* Fix up broken headers */
2407 pci_fixup_device(pci_fixup_header, dev);
2408
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002409 /* Moved out from quirk header fixup code */
Yinghai Lu2069ecf2012-02-15 21:40:31 -08002410 pci_reassigndev_resource_alignment(dev);
2411
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002412 /* Clear the state_saved flag */
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02002413 dev->state_saved = false;
2414
Zhao, Yu201de562008-10-13 19:49:55 +08002415 /* Initialize various capabilities */
2416 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002417
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 /*
2419 * Add the device to our list of discovered devices
2420 * and the bus list for fixup functions, etc.
2421 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08002422 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08002424 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08002425
Yinghai Lu4f535092013-01-21 13:20:52 -08002426 ret = pcibios_add_device(dev);
2427 WARN_ON(ret < 0);
2428
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002429 /* Set up MSI IRQ domain */
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002430 pci_set_msi_domain(dev);
2431
Yinghai Lu4f535092013-01-21 13:20:52 -08002432 /* Notifier could use PCI capabilities */
2433 dev->match_driver = false;
2434 ret = device_add(&dev->dev);
2435 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002436}
2437
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002438struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002439{
2440 struct pci_dev *dev;
2441
Trent Piepho90bdb312009-03-20 14:56:00 -06002442 dev = pci_get_slot(bus, devfn);
2443 if (dev) {
2444 pci_dev_put(dev);
2445 return dev;
2446 }
2447
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002448 dev = pci_scan_device(bus, devfn);
2449 if (!dev)
2450 return NULL;
2451
2452 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453
2454 return dev;
2455}
Adrian Bunkb73e9682007-11-21 15:07:11 -08002456EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002458static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002459{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002460 int pos;
2461 u16 cap = 0;
2462 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002463
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002464 if (pci_ari_enabled(bus)) {
2465 if (!dev)
2466 return 0;
2467 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2468 if (!pos)
2469 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002470
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002471 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2472 next_fn = PCI_ARI_CAP_NFN(cap);
2473 if (next_fn <= fn)
2474 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002475
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002476 return next_fn;
2477 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002478
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002479 /* dev may be NULL for non-contiguous multifunction devices */
2480 if (!dev || dev->multifunction)
2481 return (fn + 1) % 8;
2482
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002483 return 0;
2484}
2485
2486static int only_one_child(struct pci_bus *bus)
2487{
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002488 struct pci_dev *bridge = bus->self;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002489
2490 /*
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002491 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2492 * we scan for all possible devices, not just Device 0.
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002493 */
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002494 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2495 return 0;
2496
2497 /*
2498 * A PCIe Downstream Port normally leads to a Link with only Device
2499 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2500 * only for Device 0 in that situation.
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002501 */
Mika Westerbergca784102019-08-22 11:55:53 +03002502 if (bridge && pci_is_pcie(bridge) && pcie_downstream_port(bridge))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002503 return 1;
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002504
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002505 return 0;
2506}
2507
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002509 * pci_scan_slot - Scan a PCI slot on a bus for devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 * @bus: PCI bus to scan
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002511 * @devfn: slot number to scan (must have zero function)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 *
2513 * Scan a PCI slot on the specified PCI bus for devices, adding
2514 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08002515 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002516 *
2517 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08002519int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002521 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002522 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002523
2524 if (only_one_child(bus) && (devfn > 0))
2525 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002526
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002527 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002528 if (!dev)
2529 return 0;
Hari Vyas44bda4b2018-07-03 14:35:41 +05302530 if (!pci_dev_is_added(dev))
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002531 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002533 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002534 dev = pci_scan_single_device(bus, devfn + fn);
2535 if (dev) {
Hari Vyas44bda4b2018-07-03 14:35:41 +05302536 if (!pci_dev_is_added(dev))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002537 nr++;
2538 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539 }
2540 }
Shaohua Li7d715a62008-02-25 09:46:41 +08002541
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002542 /* Only one slot has PCIe device */
Shaohua Li149e1632008-07-23 10:32:31 +08002543 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08002544 pcie_aspm_init_link_state(bus->self);
2545
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546 return nr;
2547}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002548EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549
Jon Masonb03e7492011-07-20 15:20:54 -05002550static int pcie_find_smpss(struct pci_dev *dev, void *data)
2551{
2552 u8 *smpss = data;
2553
2554 if (!pci_is_pcie(dev))
2555 return 0;
2556
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002557 /*
2558 * We don't have a way to change MPS settings on devices that have
2559 * drivers attached. A hot-added device might support only the minimum
2560 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2561 * where devices may be hot-added, we limit the fabric MPS to 128 so
2562 * hot-added devices will work correctly.
2563 *
2564 * However, if we hot-add a device to a slot directly below a Root
2565 * Port, it's impossible for there to be other existing devices below
2566 * the port. We don't limit the MPS in this case because we can
2567 * reconfigure MPS on both the Root Port and the hot-added device,
2568 * and there are no other devices involved.
2569 *
2570 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05002571 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002572 if (dev->is_hotplug_bridge &&
2573 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05002574 *smpss = 0;
2575
2576 if (*smpss > dev->pcie_mpss)
2577 *smpss = dev->pcie_mpss;
2578
2579 return 0;
2580}
2581
2582static void pcie_write_mps(struct pci_dev *dev, int mps)
2583{
Jon Mason62f392e2011-10-14 14:56:14 -05002584 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05002585
2586 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05002587 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05002588
Yijing Wang62f87c02012-07-24 17:20:03 +08002589 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2590 dev->bus->self)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002591
2592 /*
2593 * For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05002594 * downstream communication will never be larger than
2595 * the MRRS. So, the MPS only needs to be configured
2596 * for the upstream communication. This being the case,
2597 * walk from the top down and set the MPS of the child
2598 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05002599 *
2600 * Configure the device MPS with the smaller of the
2601 * device MPSS or the bridge MPS (which is assumed to be
2602 * properly configured at this point to the largest
2603 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002604 */
Jon Mason62f392e2011-10-14 14:56:14 -05002605 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002606 }
2607
2608 rc = pcie_set_mps(dev, mps);
2609 if (rc)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002610 pci_err(dev, "Failed attempting to set the MPS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002611}
2612
Jon Mason62f392e2011-10-14 14:56:14 -05002613static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002614{
Jon Mason62f392e2011-10-14 14:56:14 -05002615 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002616
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002617 /*
2618 * In the "safe" case, do not configure the MRRS. There appear to be
Jon Masoned2888e2011-09-08 16:41:18 -05002619 * issues with setting MRRS to 0 on a number of devices.
2620 */
Jon Masoned2888e2011-09-08 16:41:18 -05002621 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2622 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002623
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002624 /*
2625 * For max performance, the MRRS must be set to the largest supported
Jon Masoned2888e2011-09-08 16:41:18 -05002626 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002627 * device or the bus can support. This should already be properly
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002628 * configured by a prior call to pcie_write_mps().
Jon Masoned2888e2011-09-08 16:41:18 -05002629 */
Jon Mason62f392e2011-10-14 14:56:14 -05002630 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002631
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002632 /*
2633 * MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002634 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002635 * If the MRRS value provided is not acceptable (e.g., too large),
2636 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002637 */
Jon Masonb03e7492011-07-20 15:20:54 -05002638 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2639 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002640 if (!rc)
2641 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002642
Frederick Lawler7506dc72018-01-18 12:55:24 -06002643 pci_warn(dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002644 mrrs /= 2;
2645 }
Jon Mason62f392e2011-10-14 14:56:14 -05002646
2647 if (mrrs < 128)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002648 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002649}
2650
2651static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2652{
Jon Masona513a99a72011-10-14 14:56:16 -05002653 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002654
2655 if (!pci_is_pcie(dev))
2656 return 0;
2657
Keith Busch27d868b2015-08-24 08:48:16 -05002658 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2659 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002660 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002661
Jon Masona513a99a72011-10-14 14:56:16 -05002662 mps = 128 << *(u8 *)data;
2663 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002664
2665 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002666 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002667
Frederick Lawler7506dc72018-01-18 12:55:24 -06002668 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002669 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05002670 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002671
2672 return 0;
2673}
2674
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002675/*
2676 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002677 * parents then children fashion. If this changes, then this code will not
2678 * work as designed.
2679 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002680void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002681{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002682 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002683
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002684 if (!bus->self)
2685 return;
2686
Jon Masonb03e7492011-07-20 15:20:54 -05002687 if (!pci_is_pcie(bus->self))
2688 return;
2689
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002690 /*
2691 * FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002692 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002693 * simply force the MPS of the entire system to the smallest possible.
2694 */
2695 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2696 smpss = 0;
2697
Jon Masonb03e7492011-07-20 15:20:54 -05002698 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002699 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002700
Jon Masonb03e7492011-07-20 15:20:54 -05002701 pcie_find_smpss(bus->self, &smpss);
2702 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2703 }
2704
2705 pcie_bus_configure_set(bus->self, &smpss);
2706 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2707}
Jon Masondebc3b72011-08-02 00:01:18 -05002708EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002709
Palmer Dabbeltbccf90d2017-06-23 18:50:42 -07002710/*
2711 * Called after each bus is probed, but before its children are examined. This
2712 * is marked as __weak because multiple architectures define it.
2713 */
2714void __weak pcibios_fixup_bus(struct pci_bus *bus)
2715{
2716 /* nothing to do, expected to be removed in the future */
2717}
2718
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002719/**
2720 * pci_scan_child_bus_extend() - Scan devices below a bus
2721 * @bus: Bus to scan for devices
2722 * @available_buses: Total number of buses available (%0 does not try to
2723 * extend beyond the minimal)
2724 *
2725 * Scans devices below @bus including subordinate buses. Returns new
2726 * subordinate number including all the found devices. Passing
2727 * @available_buses causes the remaining bus space to be distributed
2728 * equally between hotplug-capable bridges to allow future extension of the
2729 * hierarchy.
2730 */
2731static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2732 unsigned int available_buses)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002733{
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002734 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2735 unsigned int start = bus->busn_res.start;
Jan Kiszka690f4302018-03-07 08:39:13 +01002736 unsigned int devfn, fn, cmax, max = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002737 struct pci_dev *dev;
Jan Kiszka690f4302018-03-07 08:39:13 +01002738 int nr_devs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002740 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741
2742 /* Go find them, Rover! */
Jan Kiszka690f4302018-03-07 08:39:13 +01002743 for (devfn = 0; devfn < 256; devfn += 8) {
2744 nr_devs = pci_scan_slot(bus, devfn);
2745
2746 /*
2747 * The Jailhouse hypervisor may pass individual functions of a
2748 * multi-function device to a guest without passing function 0.
2749 * Look for them as well.
2750 */
2751 if (jailhouse_paravirt() && nr_devs == 0) {
2752 for (fn = 1; fn < 8; fn++) {
2753 dev = pci_scan_single_device(bus, devfn + fn);
2754 if (dev)
2755 dev->multifunction = 1;
2756 }
2757 }
2758 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002760 /* Reserve buses for SR-IOV capability */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002761 used_buses = pci_iov_bus_range(bus);
2762 max += used_buses;
Yu Zhaoa28724b2009-03-20 11:25:13 +08002763
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764 /*
2765 * After performing arch-dependent fixup of the bus, look behind
2766 * all PCI-to-PCI bridges on this bus.
2767 */
Alex Chiang74710de2009-03-20 14:56:10 -06002768 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002769 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002770 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002771 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002772 }
2773
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002774 /*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002775 * Calculate how many hotplug bridges and normal bridges there
2776 * are on this bus. We will distribute the additional available
2777 * buses between hotplug bridges.
2778 */
2779 for_each_pci_bridge(dev, bus) {
2780 if (dev->is_hotplug_bridge)
2781 hotplug_bridges++;
2782 else
2783 normal_bridges++;
2784 }
2785
2786 /*
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002787 * Scan bridges that are already configured. We don't touch them
2788 * unless they are misconfigured (which will be done in the second
2789 * scan below).
2790 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002791 for_each_pci_bridge(dev, bus) {
2792 cmax = max;
2793 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
Mika Westerberg3374c542018-05-28 15:47:50 +03002794
2795 /*
2796 * Reserve one bus for each bridge now to avoid extending
2797 * hotplug bridges too much during the second scan below.
2798 */
2799 used_buses++;
2800 if (cmax - max > 1)
2801 used_buses += cmax - max - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002802 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002803
2804 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002805 for_each_pci_bridge(dev, bus) {
2806 unsigned int buses = 0;
2807
2808 if (!hotplug_bridges && normal_bridges == 1) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002809
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002810 /*
2811 * There is only one bridge on the bus (upstream
2812 * port) so it gets all available buses which it
2813 * can then distribute to the possible hotplug
2814 * bridges below.
2815 */
2816 buses = available_buses;
2817 } else if (dev->is_hotplug_bridge) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002818
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002819 /*
2820 * Distribute the extra buses between hotplug
2821 * bridges if any.
2822 */
2823 buses = available_buses / hotplug_bridges;
Mika Westerberg3374c542018-05-28 15:47:50 +03002824 buses = min(buses, available_buses - used_buses + 1);
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002825 }
2826
2827 cmax = max;
2828 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
Mika Westerberg3374c542018-05-28 15:47:50 +03002829 /* One bus is already accounted so don't add it again */
2830 if (max - cmax > 1)
2831 used_buses += max - cmax - 1;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002832 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833
2834 /*
Keith Busche16b4662016-07-21 21:40:28 -06002835 * Make sure a hotplug bridge has at least the minimum requested
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002836 * number of buses but allow it to grow up to the maximum available
2837 * bus number of there is room.
Keith Busche16b4662016-07-21 21:40:28 -06002838 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002839 if (bus->self && bus->self->is_hotplug_bridge) {
2840 used_buses = max_t(unsigned int, available_buses,
2841 pci_hotplug_bus_size - 1);
2842 if (max - start < used_buses) {
2843 max = start + used_buses;
Mika Westerberga20c7f32017-10-13 21:35:43 +03002844
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002845 /* Do not allocate more buses than we have room left */
2846 if (max > bus->busn_res.end)
2847 max = bus->busn_res.end;
2848
2849 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2850 &bus->busn_res, max - start);
2851 }
Keith Busche16b4662016-07-21 21:40:28 -06002852 }
2853
2854 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002855 * We've scanned the bus and so we know all about what's on
2856 * the other side of any bridges that may be on this bus plus
2857 * any devices.
2858 *
2859 * Return how far we've got finding sub-buses.
2860 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002861 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 return max;
2863}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002864
2865/**
2866 * pci_scan_child_bus() - Scan devices below a bus
2867 * @bus: Bus to scan for devices
2868 *
2869 * Scans devices below @bus including subordinate buses. Returns new
2870 * subordinate number including all the found devices.
2871 */
2872unsigned int pci_scan_child_bus(struct pci_bus *bus)
2873{
2874 return pci_scan_child_bus_extend(bus, 0);
2875}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002876EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002878/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002879 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
2880 * @bridge: Host bridge to set up
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002881 *
2882 * Default empty implementation. Replace with an architecture-specific setup
2883 * routine, if necessary.
2884 */
2885int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2886{
2887 return 0;
2888}
2889
Jiang Liu10a95742013-04-12 05:44:20 +00002890void __weak pcibios_add_bus(struct pci_bus *bus)
2891{
2892}
2893
2894void __weak pcibios_remove_bus(struct pci_bus *bus)
2895{
2896}
2897
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002898struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2899 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002901 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002902 struct pci_host_bridge *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903
Thierry Reding59094062016-11-25 11:57:10 +01002904 bridge = pci_alloc_host_bridge(0);
Yinghai Lu7b543662012-04-02 18:31:53 -07002905 if (!bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002906 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -07002907
2908 bridge->dev.parent = parent;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002909
2910 list_splice_init(resources, &bridge->windows);
2911 bridge->sysdata = sysdata;
2912 bridge->busnr = bus;
2913 bridge->ops = ops;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002914
2915 error = pci_register_host_bridge(bridge);
2916 if (error < 0)
Jiang Liu343df772013-06-07 01:10:08 +08002917 goto err_out;
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002918
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002919 return bridge->bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002920
Yinghai Lu7b543662012-04-02 18:31:53 -07002921err_out:
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002922 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002923 return NULL;
2924}
Ray Juie6b29de2015-04-08 11:21:33 -07002925EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002926
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01002927int pci_host_probe(struct pci_host_bridge *bridge)
2928{
2929 struct pci_bus *bus, *child;
2930 int ret;
2931
2932 ret = pci_scan_root_bus_bridge(bridge);
2933 if (ret < 0) {
2934 dev_err(bridge->dev.parent, "Scanning root bridge failed");
2935 return ret;
2936 }
2937
2938 bus = bridge->bus;
2939
2940 /*
2941 * We insert PCI resources into the iomem_resource and
2942 * ioport_resource trees in either pci_bus_claim_resources()
2943 * or pci_bus_assign_resources().
2944 */
2945 if (pci_has_flag(PCI_PROBE_ONLY)) {
2946 pci_bus_claim_resources(bus);
2947 } else {
2948 pci_bus_size_bridges(bus);
2949 pci_bus_assign_resources(bus);
2950
2951 list_for_each_entry(child, &bus->children, node)
2952 pcie_bus_configure_settings(child);
2953 }
2954
2955 pci_bus_add_devices(bus);
2956 return 0;
2957}
2958EXPORT_SYMBOL_GPL(pci_host_probe);
2959
Yinghai Lu98a35832012-05-18 11:35:50 -06002960int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2961{
2962 struct resource *res = &b->busn_res;
2963 struct resource *parent_res, *conflict;
2964
2965 res->start = bus;
2966 res->end = bus_max;
2967 res->flags = IORESOURCE_BUS;
2968
2969 if (!pci_is_root_bus(b))
2970 parent_res = &b->parent->busn_res;
2971 else {
2972 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2973 res->flags |= IORESOURCE_PCI_FIXED;
2974 }
2975
Andreas Noeverced04d12014-01-23 21:59:24 +01002976 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002977
2978 if (conflict)
Mohan Kumar34c6b712019-04-20 07:07:20 +03002979 dev_info(&b->dev,
Yinghai Lu98a35832012-05-18 11:35:50 -06002980 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2981 res, pci_is_root_bus(b) ? "domain " : "",
2982 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002983
2984 return conflict == NULL;
2985}
2986
2987int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2988{
2989 struct resource *res = &b->busn_res;
2990 struct resource old_res = *res;
2991 resource_size_t size;
2992 int ret;
2993
2994 if (res->start > bus_max)
2995 return -EINVAL;
2996
2997 size = bus_max - res->start + 1;
2998 ret = adjust_resource(res, res->start, size);
Mohan Kumar34c6b712019-04-20 07:07:20 +03002999 dev_info(&b->dev, "busn_res: %pR end %s updated to %02x\n",
Yinghai Lu98a35832012-05-18 11:35:50 -06003000 &old_res, ret ? "can not be" : "is", bus_max);
3001
3002 if (!ret && !res->parent)
3003 pci_bus_insert_busn_res(b, res->start, res->end);
3004
3005 return ret;
3006}
3007
3008void pci_bus_release_busn_res(struct pci_bus *b)
3009{
3010 struct resource *res = &b->busn_res;
3011 int ret;
3012
3013 if (!res->flags || !res->parent)
3014 return;
3015
3016 ret = release_resource(res);
Mohan Kumar34c6b712019-04-20 07:07:20 +03003017 dev_info(&b->dev, "busn_res: %pR %s released\n",
Yinghai Lu98a35832012-05-18 11:35:50 -06003018 res, ret ? "can not be" : "is");
3019}
3020
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05003021int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
3022{
3023 struct resource_entry *window;
3024 bool found = false;
3025 struct pci_bus *b;
3026 int max, bus, ret;
3027
3028 if (!bridge)
3029 return -EINVAL;
3030
3031 resource_list_for_each_entry(window, &bridge->windows)
3032 if (window->res->flags & IORESOURCE_BUS) {
3033 found = true;
3034 break;
3035 }
3036
3037 ret = pci_register_host_bridge(bridge);
3038 if (ret < 0)
3039 return ret;
3040
3041 b = bridge->bus;
3042 bus = bridge->busnr;
3043
3044 if (!found) {
3045 dev_info(&b->dev,
3046 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3047 bus);
3048 pci_bus_insert_busn_res(b, bus, 255);
3049 }
3050
3051 max = pci_scan_child_bus(b);
3052
3053 if (!found)
3054 pci_bus_update_busn_res_end(b, max);
3055
3056 return 0;
3057}
3058EXPORT_SYMBOL(pci_scan_root_bus_bridge);
3059
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003060struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
3061 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003062{
Jiang Liu14d76b62015-02-05 13:44:44 +08003063 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003064 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003065 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07003066 int max;
3067
Jiang Liu14d76b62015-02-05 13:44:44 +08003068 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07003069 if (window->res->flags & IORESOURCE_BUS) {
3070 found = true;
3071 break;
3072 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003073
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05003074 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003075 if (!b)
3076 return NULL;
3077
Yinghai Lu4d99f522012-05-17 18:51:12 -07003078 if (!found) {
3079 dev_info(&b->dev,
3080 "No busn resource found for root bus, will use [bus %02x-ff]\n",
3081 bus);
3082 pci_bus_insert_busn_res(b, bus, 255);
3083 }
3084
3085 max = pci_scan_child_bus(b);
3086
3087 if (!found)
3088 pci_bus_update_busn_res_end(b, max);
3089
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06003090 return b;
3091}
3092EXPORT_SYMBOL(pci_scan_root_bus);
3093
Bill Pemberton15856ad2012-11-21 15:35:00 -05003094struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003095 void *sysdata)
3096{
3097 LIST_HEAD(resources);
3098 struct pci_bus *b;
3099
3100 pci_add_resource(&resources, &ioport_resource);
3101 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07003102 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003103 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
3104 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07003105 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06003106 } else {
3107 pci_free_resource_list(&resources);
3108 }
3109 return b;
3110}
3111EXPORT_SYMBOL(pci_scan_bus);
3112
Alex Chiang3ed4fd92009-03-20 14:56:25 -06003113/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003114 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
Yinghai Lu2f320522012-01-21 02:08:22 -08003115 * @bridge: PCI bridge for the bus to scan
3116 *
3117 * Scan a PCI bus and child buses for new devices, add them,
3118 * and enable them, resizing bridge mmio/io resource if necessary
3119 * and possible. The caller must ensure the child devices are already
3120 * removed for resizing to occur.
3121 *
3122 * Returns the max number of subordinate bus discovered.
3123 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003124unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08003125{
3126 unsigned int max;
3127 struct pci_bus *bus = bridge->subordinate;
3128
3129 max = pci_scan_child_bus(bus);
3130
3131 pci_assign_unassigned_bridge_resources(bridge);
3132
3133 pci_bus_add_devices(bus);
3134
3135 return max;
3136}
3137
Yinghai Lua5213a32012-10-30 14:31:21 -06003138/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003139 * pci_rescan_bus - Scan a PCI bus for devices
Yinghai Lua5213a32012-10-30 14:31:21 -06003140 * @bus: PCI bus to scan
3141 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06003142 * Scan a PCI bus and child buses for new devices, add them,
3143 * and enable them.
Yinghai Lua5213a32012-10-30 14:31:21 -06003144 *
3145 * Returns the max number of subordinate bus discovered.
3146 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06003147unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06003148{
3149 unsigned int max;
3150
3151 max = pci_scan_child_bus(bus);
3152 pci_assign_unassigned_bus_resources(bus);
3153 pci_bus_add_devices(bus);
3154
3155 return max;
3156}
3157EXPORT_SYMBOL_GPL(pci_rescan_bus);
3158
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01003159/*
3160 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3161 * routines should always be executed under this mutex.
3162 */
3163static DEFINE_MUTEX(pci_rescan_remove_lock);
3164
3165void pci_lock_rescan_remove(void)
3166{
3167 mutex_lock(&pci_rescan_remove_lock);
3168}
3169EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3170
3171void pci_unlock_rescan_remove(void)
3172{
3173 mutex_unlock(&pci_rescan_remove_lock);
3174}
3175EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3176
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003177static int __init pci_sort_bf_cmp(const struct device *d_a,
3178 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003179{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003180 const struct pci_dev *a = to_pci_dev(d_a);
3181 const struct pci_dev *b = to_pci_dev(d_b);
3182
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003183 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3184 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3185
3186 if (a->bus->number < b->bus->number) return -1;
3187 else if (a->bus->number > b->bus->number) return 1;
3188
3189 if (a->devfn < b->devfn) return -1;
3190 else if (a->devfn > b->devfn) return 1;
3191
3192 return 0;
3193}
3194
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08003195void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003196{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003197 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003198}
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003199
3200int pci_hp_add_bridge(struct pci_dev *dev)
3201{
3202 struct pci_bus *parent = dev->bus;
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003203 int busnr, start = parent->busn_res.start;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003204 unsigned int available_buses = 0;
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003205 int end = parent->busn_res.end;
3206
3207 for (busnr = start; busnr <= end; busnr++) {
3208 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3209 break;
3210 }
3211 if (busnr-- > end) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003212 pci_err(dev, "No bus number available for hot-added bridge\n");
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003213 return -1;
3214 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003215
3216 /* Scan bridges that are already configured */
3217 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3218
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003219 /*
3220 * Distribute the available bus numbers between hotplug-capable
3221 * bridges to make extending the chain later possible.
3222 */
3223 available_buses = end - busnr;
3224
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003225 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003226 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003227
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003228 if (!dev->subordinate)
3229 return -1;
3230
3231 return 0;
3232}
3233EXPORT_SYMBOL_GPL(pci_hp_add_bridge);