blob: 9b8a445b929465ca7af9d5bd2e3f2c92c2f52b7d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -07009#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050010#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060011#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080015#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050016#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070017#include <linux/acpi.h>
Jake Oshins788858e2016-02-16 21:56:22 +000018#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030019#include <linux/pm_runtime.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090020#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
23#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Stephen Hemminger0b950f02014-01-10 17:14:48 -070025static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070026 .name = "PCI busn",
27 .start = 0,
28 .end = 255,
29 .flags = IORESOURCE_BUS,
30};
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/* Ugh. Need to stop exporting this to modules. */
33LIST_HEAD(pci_root_buses);
34EXPORT_SYMBOL(pci_root_buses);
35
Yinghai Lu5cc62c22012-05-17 18:51:11 -070036static LIST_HEAD(pci_domain_busn_res_list);
37
38struct pci_domain_busn_res {
39 struct list_head list;
40 struct resource res;
41 int domain_nr;
42};
43
44static struct resource *get_pci_domain_busn_res(int domain_nr)
45{
46 struct pci_domain_busn_res *r;
47
48 list_for_each_entry(r, &pci_domain_busn_res_list, list)
49 if (r->domain_nr == domain_nr)
50 return &r->res;
51
52 r = kzalloc(sizeof(*r), GFP_KERNEL);
53 if (!r)
54 return NULL;
55
56 r->domain_nr = domain_nr;
57 r->res.start = 0;
58 r->res.end = 0xff;
59 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
60
61 list_add_tail(&r->list, &pci_domain_busn_res_list);
62
63 return &r->res;
64}
65
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080066static int find_anything(struct device *dev, void *data)
67{
68 return 1;
69}
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071/*
72 * Some device drivers need know if pci is initiated.
73 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070075 */
76int no_pci_devices(void)
77{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080078 struct device *dev;
79 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080081 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
82 no_devices = (dev == NULL);
83 put_device(dev);
84 return no_devices;
85}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070086EXPORT_SYMBOL(no_pci_devices);
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 * PCI Bus Class
90 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040091static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040093 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Markus Elfringff0387c2014-11-10 21:02:17 -070095 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070096 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100097 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 kfree(pci_bus);
99}
100
101static struct class pcibus_class = {
102 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400103 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700104 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105};
106
107static int __init pcibus_class_init(void)
108{
109 return class_register(&pcibus_class);
110}
111postcore_initcall(pcibus_class_init);
112
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400113static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800114{
115 u64 size = mask & maxbase; /* Find the significant bits */
116 if (!size)
117 return 0;
118
119 /* Get the lowest of them to find the decode size, and
120 from that the extent. */
121 size = (size & ~(size-1)) - 1;
122
123 /* base == maxbase can be valid only if the BAR has
124 already been programmed with all 1s. */
125 if (base == maxbase && ((base | size) & mask) != mask)
126 return 0;
127
128 return size;
129}
130
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600131static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800132{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600133 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600134 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600135
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
138 flags |= IORESOURCE_IO;
139 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400140 }
141
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600142 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
143 flags |= IORESOURCE_MEM;
144 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
145 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400146
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600147 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
148 switch (mem_type) {
149 case PCI_BASE_ADDRESS_MEM_TYPE_32:
150 break;
151 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600152 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 break;
154 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600155 flags |= IORESOURCE_MEM_64;
156 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600157 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600158 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600159 break;
160 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600161 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400162}
163
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100164#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
165
Yu Zhao0b400c72008-11-22 02:40:40 +0800166/**
167 * pci_read_base - read a PCI BAR
168 * @dev: the PCI device
169 * @type: type of the BAR
170 * @res: resource buffer to be filled in
171 * @pos: BAR position in the config space
172 *
173 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400174 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800175int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400176 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177{
Marc Gonzalezdc5205e2017-04-10 19:46:54 +0200178 u32 l = 0, sz = 0, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600179 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700180 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800181 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400182
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200183 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400184
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600185 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700186 if (!dev->mmio_always_on) {
187 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100188 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
189 pci_write_config_word(dev, PCI_COMMAND,
190 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
191 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700192 }
193
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 res->name = pci_name(dev);
195
196 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200197 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198 pci_read_config_dword(dev, pos, &sz);
199 pci_write_config_dword(dev, pos, l);
200
201 /*
202 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600203 * If the BAR isn't implemented, all bits must be 0. If it's a
204 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
205 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400206 */
Myron Stowef795d862014-10-30 11:54:43 -0600207 if (sz == 0xffffffff)
208 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400209
210 /*
211 * I don't know how l can have all bits set. Copied from old code.
212 * Maybe it fixes a bug on some ancient platform.
213 */
214 if (l == 0xffffffff)
215 l = 0;
216
217 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600218 res->flags = decode_bar(dev, l);
219 res->flags |= IORESOURCE_SIZEALIGN;
220 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
223 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600225 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
226 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
227 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400228 }
229 } else {
Bjorn Helgaas7a6d3122016-11-28 17:21:02 -0600230 if (l & PCI_ROM_ADDRESS_ENABLE)
231 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600232 l64 = l & PCI_ROM_ADDRESS_MASK;
233 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke76dc52682017-04-14 13:38:02 -0700234 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400235 }
236
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600237 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400238 pci_read_config_dword(dev, pos + 4, &l);
239 pci_write_config_dword(dev, pos + 4, ~0);
240 pci_read_config_dword(dev, pos + 4, &sz);
241 pci_write_config_dword(dev, pos + 4, l);
242
243 l64 |= ((u64)l << 32);
244 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600245 mask64 |= ((u64)~0 << 32);
246 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400247
Myron Stowef795d862014-10-30 11:54:43 -0600248 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
249 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400250
Myron Stowef795d862014-10-30 11:54:43 -0600251 if (!sz64)
252 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400253
Myron Stowef795d862014-10-30 11:54:43 -0600254 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600255 if (!sz64) {
256 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
257 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600258 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600259 }
Myron Stowef795d862014-10-30 11:54:43 -0600260
261 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700262 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
263 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
265 res->start = 0;
266 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600267 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
268 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600269 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600270 }
271
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700272 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600273 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700274 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600275 res->start = 0;
276 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600277 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
278 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600279 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400280 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400281 }
282
Myron Stowef795d862014-10-30 11:54:43 -0600283 region.start = l64;
284 region.end = l64 + sz64;
285
Yinghai Lufc279852013-12-09 22:54:40 -0800286 pcibios_bus_to_resource(dev->bus, res, &region);
287 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800288
289 /*
290 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
291 * the corresponding resource address (the physical address used by
292 * the CPU. Converting that resource address back to a bus address
293 * should yield the original BAR value:
294 *
295 * resource_to_bus(bus_to_resource(A)) == A
296 *
297 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
298 * be claimed by the device.
299 */
300 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800302 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600303 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600304 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
305 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800306 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800307
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308 goto out;
309
310
311fail:
312 res->flags = 0;
313out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600314 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800315 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600316
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600317 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800318}
319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
321{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400324 if (dev->non_compliant_bars)
325 return;
326
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400337 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400338 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 }
340}
341
Bill Pemberton15856ad2012-11-21 15:35:00 -0500342static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343{
344 struct pci_dev *dev = child->self;
345 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600346 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700347 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600348 struct resource *res;
349
350 io_mask = PCI_IO_RANGE_MASK;
351 io_granularity = 0x1000;
352 if (dev->io_window_1k) {
353 /* Support 1K I/O space granularity */
354 io_mask = PCI_IO_1K_RANGE_MASK;
355 io_granularity = 0x400;
356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 res = child->resource[0];
359 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
360 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600361 base = (io_base_lo & io_mask) << 8;
362 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
365 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
368 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600369 base |= ((unsigned long) io_base_hi << 16);
370 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
372
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600373 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700375 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600376 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800377 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600378 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700380}
381
Bill Pemberton15856ad2012-11-21 15:35:00 -0500382static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700383{
384 struct pci_dev *dev = child->self;
385 u16 mem_base_lo, mem_limit_lo;
386 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700387 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700388 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390 res = child->resource[1];
391 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
392 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600393 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
394 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600395 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700397 region.start = base;
398 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800399 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600400 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700402}
403
Bill Pemberton15856ad2012-11-21 15:35:00 -0500404static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700405{
406 struct pci_dev *dev = child->self;
407 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700408 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700409 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700410 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700411 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700416 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700431 base64 |= (u64) mem_base_hi << 32;
432 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
434 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700435
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700436 base = (pci_bus_addr_t) base64;
437 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700438
439 if (base != base64) {
440 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
441 (unsigned long long) base64);
442 return;
443 }
444
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600445 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700446 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
447 IORESOURCE_MEM | IORESOURCE_PREFETCH;
448 if (res->flags & PCI_PREF_RANGE_TYPE_64)
449 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700450 region.start = base;
451 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800452 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600453 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 }
455}
456
Bill Pemberton15856ad2012-11-21 15:35:00 -0500457void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700458{
459 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700460 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 int i;
462
463 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
464 return;
465
Yinghai Lub918c622012-05-17 18:51:11 -0700466 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
467 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700468 dev->transparent ? " (subtractive decode)" : "");
469
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700470 pci_bus_remove_resources(child);
471 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
472 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
473
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700474 pci_read_bridge_io(child);
475 pci_read_bridge_mmio(child);
476 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700477
478 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700479 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600480 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700481 pci_bus_add_resource(child, res,
482 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700483 dev_printk(KERN_DEBUG, &dev->dev,
484 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700485 res);
486 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700487 }
488 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700489}
490
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100491static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492{
493 struct pci_bus *b;
494
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100495 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600496 if (!b)
497 return NULL;
498
499 INIT_LIST_HEAD(&b->node);
500 INIT_LIST_HEAD(&b->children);
501 INIT_LIST_HEAD(&b->devices);
502 INIT_LIST_HEAD(&b->slots);
503 INIT_LIST_HEAD(&b->resources);
504 b->max_bus_speed = PCI_SPEED_UNKNOWN;
505 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100506#ifdef CONFIG_PCI_DOMAINS_GENERIC
507 if (parent)
508 b->domain_nr = parent->domain_nr;
509#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 return b;
511}
512
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500513static void devm_pci_release_host_bridge_dev(struct device *dev)
Jiang Liu70efde22013-06-07 16:16:51 -0600514{
515 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
516
517 if (bridge->release_fn)
518 bridge->release_fn(bridge);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500519}
Jiang Liu70efde22013-06-07 16:16:51 -0600520
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500521static void pci_release_host_bridge_dev(struct device *dev)
522{
523 devm_pci_release_host_bridge_dev(dev);
524 pci_free_host_bridge(to_pci_host_bridge(dev));
Jiang Liu70efde22013-06-07 16:16:51 -0600525}
526
Thierry Redinga52d1442016-11-25 11:57:11 +0100527struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
Yinghai Lu7b543662012-04-02 18:31:53 -0700528{
529 struct pci_host_bridge *bridge;
530
Thierry Reding59094062016-11-25 11:57:10 +0100531 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600532 if (!bridge)
533 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700534
Bjorn Helgaas05013482013-06-05 14:22:11 -0600535 INIT_LIST_HEAD(&bridge->windows);
Lorenzo Pieralisia1c00502017-06-28 15:13:52 -0500536 bridge->dev.release = pci_release_host_bridge_dev;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100537
Yinghai Lu7b543662012-04-02 18:31:53 -0700538 return bridge;
539}
Thierry Redinga52d1442016-11-25 11:57:11 +0100540EXPORT_SYMBOL(pci_alloc_host_bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -0700541
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500542struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
543 size_t priv)
544{
545 struct pci_host_bridge *bridge;
546
547 bridge = devm_kzalloc(dev, sizeof(*bridge) + priv, GFP_KERNEL);
548 if (!bridge)
549 return NULL;
550
551 INIT_LIST_HEAD(&bridge->windows);
552 bridge->dev.release = devm_pci_release_host_bridge_dev;
553
554 return bridge;
555}
556EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
557
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500558void pci_free_host_bridge(struct pci_host_bridge *bridge)
559{
560 pci_free_resource_list(&bridge->windows);
561
562 kfree(bridge);
563}
564EXPORT_SYMBOL(pci_free_host_bridge);
565
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700566static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500567 PCI_SPEED_UNKNOWN, /* 0 */
568 PCI_SPEED_66MHz_PCIX, /* 1 */
569 PCI_SPEED_100MHz_PCIX, /* 2 */
570 PCI_SPEED_133MHz_PCIX, /* 3 */
571 PCI_SPEED_UNKNOWN, /* 4 */
572 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
573 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
574 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
575 PCI_SPEED_UNKNOWN, /* 8 */
576 PCI_SPEED_66MHz_PCIX_266, /* 9 */
577 PCI_SPEED_100MHz_PCIX_266, /* A */
578 PCI_SPEED_133MHz_PCIX_266, /* B */
579 PCI_SPEED_UNKNOWN, /* C */
580 PCI_SPEED_66MHz_PCIX_533, /* D */
581 PCI_SPEED_100MHz_PCIX_533, /* E */
582 PCI_SPEED_133MHz_PCIX_533 /* F */
583};
584
Jacob Keller343e51a2013-07-31 06:53:16 +0000585const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500586 PCI_SPEED_UNKNOWN, /* 0 */
587 PCIE_SPEED_2_5GT, /* 1 */
588 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500589 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500590 PCI_SPEED_UNKNOWN, /* 4 */
591 PCI_SPEED_UNKNOWN, /* 5 */
592 PCI_SPEED_UNKNOWN, /* 6 */
593 PCI_SPEED_UNKNOWN, /* 7 */
594 PCI_SPEED_UNKNOWN, /* 8 */
595 PCI_SPEED_UNKNOWN, /* 9 */
596 PCI_SPEED_UNKNOWN, /* A */
597 PCI_SPEED_UNKNOWN, /* B */
598 PCI_SPEED_UNKNOWN, /* C */
599 PCI_SPEED_UNKNOWN, /* D */
600 PCI_SPEED_UNKNOWN, /* E */
601 PCI_SPEED_UNKNOWN /* F */
602};
603
604void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
605{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700606 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500607}
608EXPORT_SYMBOL_GPL(pcie_update_link_speed);
609
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500610static unsigned char agp_speeds[] = {
611 AGP_UNKNOWN,
612 AGP_1X,
613 AGP_2X,
614 AGP_4X,
615 AGP_8X
616};
617
618static enum pci_bus_speed agp_speed(int agp3, int agpstat)
619{
620 int index = 0;
621
622 if (agpstat & 4)
623 index = 3;
624 else if (agpstat & 2)
625 index = 2;
626 else if (agpstat & 1)
627 index = 1;
628 else
629 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700630
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500631 if (agp3) {
632 index += 2;
633 if (index == 5)
634 index = 0;
635 }
636
637 out:
638 return agp_speeds[index];
639}
640
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641static void pci_set_bus_speed(struct pci_bus *bus)
642{
643 struct pci_dev *bridge = bus->self;
644 int pos;
645
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500646 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
647 if (!pos)
648 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
649 if (pos) {
650 u32 agpstat, agpcmd;
651
652 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
653 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
654
655 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
656 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
657 }
658
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500659 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
660 if (pos) {
661 u16 status;
662 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500663
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700664 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
665 &status);
666
667 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500668 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700669 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500670 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700671 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400672 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500673 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400674 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500675 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500676 } else {
677 max = PCI_SPEED_66MHz_PCIX;
678 }
679
680 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700681 bus->cur_bus_speed = pcix_bus_speed[
682 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500683
684 return;
685 }
686
Yijing Wangfdfe1512013-09-05 15:55:29 +0800687 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500688 u32 linkcap;
689 u16 linksta;
690
Jiang Liu59875ae2012-07-24 17:20:06 +0800691 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700692 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500693
Jiang Liu59875ae2012-07-24 17:20:06 +0800694 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500695 pcie_update_link_speed(bus, linksta);
696 }
697}
698
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100699static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
700{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100701 struct irq_domain *d;
702
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100703 /*
704 * Any firmware interface that can resolve the msi_domain
705 * should be called from here.
706 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100707 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800708 if (!d)
709 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100710
Jake Oshins788858e2016-02-16 21:56:22 +0000711#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
712 /*
713 * If no IRQ domain was found via the OF tree, try looking it up
714 * directly through the fwnode_handle.
715 */
716 if (!d) {
717 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
718
719 if (fwnode)
720 d = irq_find_matching_fwnode(fwnode,
721 DOMAIN_BUS_PCI_MSI);
722 }
723#endif
724
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100725 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100726}
727
728static void pci_set_bus_msi_domain(struct pci_bus *bus)
729{
730 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600731 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100732
733 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600734 * The bus can be a root bus, a subordinate bus, or a virtual bus
735 * created by an SR-IOV device. Walk up to the first bridge device
736 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100737 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600738 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
739 if (b->self)
740 d = dev_get_msi_domain(&b->self->dev);
741 }
742
743 if (!d)
744 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100745
746 dev_set_msi_domain(&bus->dev, d);
747}
748
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -0500749static int pci_register_host_bridge(struct pci_host_bridge *bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100750{
751 struct device *parent = bridge->dev.parent;
752 struct resource_entry *window, *n;
753 struct pci_bus *bus, *b;
754 resource_size_t offset;
755 LIST_HEAD(resources);
756 struct resource *res;
757 char addr[64], *fmt;
758 const char *name;
759 int err;
760
761 bus = pci_alloc_bus(NULL);
762 if (!bus)
763 return -ENOMEM;
764
765 bridge->bus = bus;
766
767 /* temporarily move resources off the list */
768 list_splice_init(&bridge->windows, &resources);
769 bus->sysdata = bridge->sysdata;
770 bus->msi = bridge->msi;
771 bus->ops = bridge->ops;
772 bus->number = bus->busn_res.start = bridge->busnr;
773#ifdef CONFIG_PCI_DOMAINS_GENERIC
774 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
775#endif
776
777 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
778 if (b) {
779 /* If we already got to this bus through a different bridge, ignore it */
780 dev_dbg(&b->dev, "bus already known\n");
781 err = -EEXIST;
782 goto free;
783 }
784
785 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
786 bridge->busnr);
787
788 err = pcibios_root_bridge_prepare(bridge);
789 if (err)
790 goto free;
791
792 err = device_register(&bridge->dev);
793 if (err)
794 put_device(&bridge->dev);
795
796 bus->bridge = get_device(&bridge->dev);
797 device_enable_async_suspend(bus->bridge);
798 pci_set_bus_of_node(bus);
799 pci_set_bus_msi_domain(bus);
800
801 if (!parent)
802 set_dev_node(bus->bridge, pcibus_to_node(bus));
803
804 bus->dev.class = &pcibus_class;
805 bus->dev.parent = bus->bridge;
806
807 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
808 name = dev_name(&bus->dev);
809
810 err = device_register(&bus->dev);
811 if (err)
812 goto unregister;
813
814 pcibios_add_bus(bus);
815
816 /* Create legacy_io and legacy_mem files for this bus */
817 pci_create_legacy_files(bus);
818
819 if (parent)
820 dev_info(parent, "PCI host bridge to bus %s\n", name);
821 else
822 pr_info("PCI host bridge to bus %s\n", name);
823
824 /* Add initial resources to the bus */
825 resource_list_for_each_entry_safe(window, n, &resources) {
826 list_move_tail(&window->node, &bridge->windows);
827 offset = window->offset;
828 res = window->res;
829
830 if (res->flags & IORESOURCE_BUS)
831 pci_bus_insert_busn_res(bus, bus->number, res->end);
832 else
833 pci_bus_add_resource(bus, res, 0);
834
835 if (offset) {
836 if (resource_type(res) == IORESOURCE_IO)
837 fmt = " (bus address [%#06llx-%#06llx])";
838 else
839 fmt = " (bus address [%#010llx-%#010llx])";
840
841 snprintf(addr, sizeof(addr), fmt,
842 (unsigned long long)(res->start - offset),
843 (unsigned long long)(res->end - offset));
844 } else
845 addr[0] = '\0';
846
847 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
848 }
849
850 down_write(&pci_bus_sem);
851 list_add_tail(&bus->node, &pci_root_buses);
852 up_write(&pci_bus_sem);
853
854 return 0;
855
856unregister:
857 put_device(&bridge->dev);
858 device_unregister(&bridge->dev);
859
860free:
861 kfree(bus);
862 return err;
863}
864
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700865static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
866 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867{
868 struct pci_bus *child;
869 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800870 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
872 /*
873 * Allocate a new bus, and inherit stuff from the parent..
874 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100875 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 if (!child)
877 return NULL;
878
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 child->parent = parent;
880 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200881 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200883 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400885 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800886 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400887 */
888 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100889 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
891 /*
892 * Set up the primary, secondary and subordinate
893 * bus numbers.
894 */
Yinghai Lub918c622012-05-17 18:51:11 -0700895 child->number = child->busn_res.start = busnr;
896 child->primary = parent->busn_res.start;
897 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Yinghai Lu4f535092013-01-21 13:20:52 -0800899 if (!bridge) {
900 child->dev.parent = parent->bridge;
901 goto add_dev;
902 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800903
904 child->self = bridge;
905 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800906 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000907 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500908 pci_set_bus_speed(child);
909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800911 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
913 child->resource[i]->name = child->name;
914 }
915 bridge->subordinate = child;
916
Yinghai Lu4f535092013-01-21 13:20:52 -0800917add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100918 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800919 ret = device_register(&child->dev);
920 WARN_ON(ret < 0);
921
Jiang Liu10a95742013-04-12 05:44:20 +0000922 pcibios_add_bus(child);
923
Thierry Reding057bd2e2016-02-09 15:30:47 +0100924 if (child->ops->add_bus) {
925 ret = child->ops->add_bus(child);
926 if (WARN_ON(ret < 0))
927 dev_err(&child->dev, "failed to add bus: %d\n", ret);
928 }
929
Yinghai Lu4f535092013-01-21 13:20:52 -0800930 /* Create legacy_io and legacy_mem files for this bus */
931 pci_create_legacy_files(child);
932
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933 return child;
934}
935
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400936struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
937 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938{
939 struct pci_bus *child;
940
941 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700942 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800943 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800945 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700946 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 return child;
948}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600949EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
Rajat Jainf3dbd802014-09-02 16:26:00 -0700951static void pci_enable_crs(struct pci_dev *pdev)
952{
953 u16 root_cap = 0;
954
955 /* Enable CRS Software Visibility if supported */
956 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
957 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
958 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
959 PCI_EXP_RTCTL_CRSSVE);
960}
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962/*
963 * If it's a bridge, configure it and scan the bus behind it.
964 * For CardBus bridges, we don't scan behind as the devices will
965 * be handled by the bridge driver itself.
966 *
967 * We need to process bridges in two passes -- first we scan those
968 * already configured by the BIOS and after we are done with all of
969 * them, we proceed to assigning numbers to the remaining buses in
970 * order to avoid overlaps between old and new bus numbers.
971 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500972int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973{
974 struct pci_bus *child;
975 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100976 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600978 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100979 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980
Mika Westerbergd963f652016-06-02 11:17:13 +0300981 /*
982 * Make sure the bridge is powered on to be able to access config
983 * space of devices below it.
984 */
985 pm_runtime_get_sync(&dev->dev);
986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600988 primary = buses & 0xFF;
989 secondary = (buses >> 8) & 0xFF;
990 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600992 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
993 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100995 if (!primary && (primary != bus->number) && secondary && subordinate) {
996 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
997 primary = bus->number;
998 }
999
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001000 /* Check if setup is sensible at all */
1001 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -07001002 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001003 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -07001004 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
1005 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001006 broken = 1;
1007 }
1008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001010 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1012 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1013 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1014
Rajat Jainf3dbd802014-09-02 16:26:00 -07001015 pci_enable_crs(dev);
1016
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001017 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1018 !is_cardbus && !broken) {
1019 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 /*
1021 * Bus already configured by firmware, process it in the first
1022 * pass and just note the configuration.
1023 */
1024 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001025 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027 /*
Andreas Noever2ed85822014-01-23 21:59:22 +01001028 * The bus might already exist for two reasons: Either we are
1029 * rescanning the bus or the bus is reachable through more than
1030 * one bridge. The second case can happen with the i450NX
1031 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001033 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001034 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001035 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001036 if (!child)
1037 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001038 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -07001039 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -06001040 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 }
1042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001044 if (cmax > subordinate)
1045 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
1046 subordinate, cmax);
1047 /* subordinate should equal child->busn_res.end */
1048 if (subordinate > max)
1049 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 } else {
1051 /*
1052 * We need to assign a number to this bus which we always
1053 * do in the second pass.
1054 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001055 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +01001056 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001057 /* Temporarily disable forwarding of the
1058 configuration cycles on all bridges in
1059 this bus segment to avoid possible
1060 conflicts in the second pass between two
1061 bridges programmed with overlapping
1062 bus ranges. */
1063 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1064 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001065 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001066 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
1068 /* Clear errors */
1069 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1070
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -06001071 /* Prevent assigning a bus number that already exists.
1072 * This can happen when a bridge is hot-plugged, so in
1073 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001074 child = pci_find_bus(pci_domain_nr(bus), max+1);
1075 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001076 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001077 if (!child)
1078 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001079 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001080 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001081 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 buses = (buses & 0xff000000)
1083 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -07001084 | ((unsigned int)(child->busn_res.start) << 8)
1085 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
1087 /*
1088 * yenta.c forces a secondary latency timer of 176.
1089 * Copy that behaviour here.
1090 */
1091 if (is_cardbus) {
1092 buses &= ~0xff000000;
1093 buses |= CARDBUS_LATENCY_TIMER << 24;
1094 }
Jesper Juhl7c867c82011-01-24 21:14:33 +01001095
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 /*
1097 * We need to blast all three values with a single write.
1098 */
1099 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1100
1101 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -07001102 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 max = pci_scan_child_bus(child);
1104 } else {
1105 /*
1106 * For CardBus bridges, we leave 4 bus numbers
1107 * as cards with a PCI-to-PCI bridge can be
1108 * inserted later.
1109 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001110 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001111 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -07001112 if (pci_find_bus(pci_domain_nr(bus),
1113 max+i+1))
1114 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001115 while (parent->parent) {
1116 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -07001117 (parent->busn_res.end > max) &&
1118 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001119 j = 1;
1120 }
1121 parent = parent->parent;
1122 }
1123 if (j) {
1124 /*
1125 * Often, there are two cardbus bridges
1126 * -- try to leave one valid bus number
1127 * for each one.
1128 */
1129 i /= 2;
1130 break;
1131 }
1132 }
Rajesh Shahcc574502005-04-28 00:25:47 -07001133 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 }
1135 /*
1136 * Set the subordinate bus number to its real value.
1137 */
Yinghai Lubc76b732012-05-17 18:51:13 -07001138 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1140 }
1141
Gary Hadecb3576f2008-02-08 14:00:52 -08001142 sprintf(child->name,
1143 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1144 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Bernhard Kaindld55bef512007-07-30 20:35:13 +02001146 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +01001147 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001148 if ((child->busn_res.end > bus->busn_res.end) ||
1149 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001150 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001151 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001152 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -07001153 &child->busn_res,
1154 (bus->number > child->busn_res.end &&
1155 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -08001156 "wholly" : "partially",
1157 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -07001158 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -07001159 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +01001160 }
1161 bus = bus->parent;
1162 }
1163
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001164out:
1165 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1166
Mika Westerbergd963f652016-06-02 11:17:13 +03001167 pm_runtime_put(&dev->dev);
1168
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 return max;
1170}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001171EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
1173/*
1174 * Read interrupt line and base address registers.
1175 * The architecture-dependent code can tweak these, of course.
1176 */
1177static void pci_read_irq(struct pci_dev *dev)
1178{
1179 unsigned char irq;
1180
1181 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001182 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 if (irq)
1184 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1185 dev->irq = irq;
1186}
1187
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001188void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001189{
1190 int pos;
1191 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001192 int type;
1193 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001194
1195 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1196 if (!pos)
1197 return;
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001198
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001199 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001200 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001201 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001202 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1203 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001204
1205 /*
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001206 * A Root Port or a PCI-to-PCIe bridge is always the upstream end
1207 * of a Link. No PCIe component has two Links. Two Links are
1208 * connected by a Switch that has a Port on each Link and internal
1209 * logic to connect the two Ports.
Yijing Wangd0751b92015-05-21 15:05:02 +08001210 */
1211 type = pci_pcie_type(pdev);
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001212 if (type == PCI_EXP_TYPE_ROOT_PORT ||
1213 type == PCI_EXP_TYPE_PCIE_BRIDGE)
Yijing Wangd0751b92015-05-21 15:05:02 +08001214 pdev->has_secondary_link = 1;
1215 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1216 type == PCI_EXP_TYPE_DOWNSTREAM) {
1217 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001218
1219 /*
1220 * Usually there's an upstream device (Root Port or Switch
1221 * Downstream Port), but we can't assume one exists.
1222 */
1223 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001224 pdev->has_secondary_link = 1;
1225 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001226}
1227
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001228void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001229{
Eric W. Biederman28760482009-09-09 14:09:24 -07001230 u32 reg32;
1231
Jiang Liu59875ae2012-07-24 17:20:06 +08001232 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001233 if (reg32 & PCI_EXP_SLTCAP_HPC)
1234 pdev->is_hotplug_bridge = 1;
1235}
1236
Lukas Wunner8531e282017-03-10 21:23:45 +01001237static void set_pcie_thunderbolt(struct pci_dev *dev)
1238{
1239 int vsec = 0;
1240 u32 header;
1241
1242 while ((vsec = pci_find_next_ext_capability(dev, vsec,
1243 PCI_EXT_CAP_ID_VNDR))) {
1244 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1245
1246 /* Is the device part of a Thunderbolt controller? */
1247 if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1248 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1249 dev->is_thunderbolt = 1;
1250 return;
1251 }
1252 }
1253}
1254
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001255/**
Alex Williamson78916b02014-05-05 14:20:51 -06001256 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1257 * @dev: PCI device
1258 *
1259 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1260 * when forwarding a type1 configuration request the bridge must check that
1261 * the extended register address field is zero. The bridge is not permitted
1262 * to forward the transactions and must handle it as an Unsupported Request.
1263 * Some bridges do not follow this rule and simply drop the extended register
1264 * bits, resulting in the standard config space being aliased, every 256
1265 * bytes across the entire configuration space. Test for this condition by
1266 * comparing the first dword of each potential alias to the vendor/device ID.
1267 * Known offenders:
1268 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1269 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1270 */
1271static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1272{
1273#ifdef CONFIG_PCI_QUIRKS
1274 int pos;
1275 u32 header, tmp;
1276
1277 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1278
1279 for (pos = PCI_CFG_SPACE_SIZE;
1280 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1281 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1282 || header != tmp)
1283 return false;
1284 }
1285
1286 return true;
1287#else
1288 return false;
1289#endif
1290}
1291
1292/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001293 * pci_cfg_space_size - get the configuration space size of the PCI device.
1294 * @dev: PCI device
1295 *
1296 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1297 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1298 * access it. Maybe we don't have a way to generate extended config space
1299 * accesses, or the device is behind a reverse Express bridge. So we try
1300 * reading the dword at 0x100 which must either be 0 or a valid extended
1301 * capability header.
1302 */
1303static int pci_cfg_space_size_ext(struct pci_dev *dev)
1304{
1305 u32 status;
1306 int pos = PCI_CFG_SPACE_SIZE;
1307
1308 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001309 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001310 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001311 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001312
1313 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001314}
1315
1316int pci_cfg_space_size(struct pci_dev *dev)
1317{
1318 int pos;
1319 u32 status;
1320 u16 class;
1321
1322 class = dev->class >> 8;
1323 if (class == PCI_CLASS_BRIDGE_HOST)
1324 return pci_cfg_space_size_ext(dev);
1325
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001326 if (pci_is_pcie(dev))
1327 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001328
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001329 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1330 if (!pos)
1331 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001332
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001333 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1334 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1335 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001336
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001337 return PCI_CFG_SPACE_SIZE;
1338}
1339
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001340#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001341
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001342static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001343{
1344 /*
1345 * Disable the MSI hardware to avoid screaming interrupts
1346 * during boot. This is the power on reset default so
1347 * usually this should be a noop.
1348 */
1349 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1350 if (dev->msi_cap)
1351 pci_msi_set_enable(dev, 0);
1352
1353 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1354 if (dev->msix_cap)
1355 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1356}
1357
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358/**
Piotr Gregor99b3c582017-05-26 22:02:25 +01001359 * pci_intx_mask_broken - test PCI_COMMAND_INTX_DISABLE writability
1360 * @dev: PCI device
1361 *
1362 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1363 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1364 */
1365static int pci_intx_mask_broken(struct pci_dev *dev)
1366{
1367 u16 orig, toggle, new;
1368
1369 pci_read_config_word(dev, PCI_COMMAND, &orig);
1370 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1371 pci_write_config_word(dev, PCI_COMMAND, toggle);
1372 pci_read_config_word(dev, PCI_COMMAND, &new);
1373
1374 pci_write_config_word(dev, PCI_COMMAND, orig);
1375
1376 /*
1377 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1378 * r2.3, so strictly speaking, a device is not *broken* if it's not
1379 * writable. But we'll live with the misnomer for now.
1380 */
1381 if (new != toggle)
1382 return 1;
1383 return 0;
1384}
1385
1386/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 * pci_setup_device - fill in class and map information of a device
1388 * @dev: the device structure to fill
1389 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001390 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1392 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001393 * Returns 0 on success and negative if unknown type of device (not normal,
1394 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001396int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397{
1398 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001399 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001400 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001401 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001402 struct pci_bus_region region;
1403 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001404
1405 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1406 return -EIO;
1407
1408 dev->sysdata = dev->bus->sysdata;
1409 dev->dev.parent = dev->bus->bridge;
1410 dev->dev.bus = &pci_bus_type;
1411 dev->hdr_type = hdr_type & 0x7f;
1412 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001413 dev->error_state = pci_channel_io_normal;
1414 set_pcie_port_type(dev);
1415
Yijing Wang017ffe62015-07-17 17:16:32 +08001416 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001417 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1418 set this higher, assuming the system even supports it. */
1419 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001421 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1422 dev->bus->number, PCI_SLOT(dev->devfn),
1423 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
1425 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001426 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001427 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001429 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1430 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
Yu Zhao853346e2009-03-21 22:05:11 +08001432 /* need to have dev->class ready */
1433 dev->cfg_size = pci_cfg_space_size(dev);
1434
Lukas Wunner8531e282017-03-10 21:23:45 +01001435 /* need to have dev->cfg_size ready */
1436 set_pcie_thunderbolt(dev);
1437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001439 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
1441 /* Early fixups, before probing the BARs */
1442 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001443 /* device class may be changed after fixup */
1444 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001446 if (dev->non_compliant_bars) {
1447 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1448 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1449 dev_info(&dev->dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1450 cmd &= ~PCI_COMMAND_IO;
1451 cmd &= ~PCI_COMMAND_MEMORY;
1452 pci_write_config_word(dev, PCI_COMMAND, cmd);
1453 }
1454 }
1455
Piotr Gregor99b3c582017-05-26 22:02:25 +01001456 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1457
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 switch (dev->hdr_type) { /* header type */
1459 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1460 if (class == PCI_CLASS_BRIDGE_PCI)
1461 goto bad;
1462 pci_read_irq(dev);
1463 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1464 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1465 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001466
1467 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001468 * Do the ugly legacy mode stuff here rather than broken chip
1469 * quirk code. Legacy mode ATA controllers have fixed
1470 * addresses. These are not always echoed in BAR0-3, and
1471 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001472 */
1473 if (class == PCI_CLASS_STORAGE_IDE) {
1474 u8 progif;
1475 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1476 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001477 region.start = 0x1F0;
1478 region.end = 0x1F7;
1479 res = &dev->resource[0];
1480 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001481 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001482 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1483 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001484 region.start = 0x3F6;
1485 region.end = 0x3F6;
1486 res = &dev->resource[1];
1487 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001488 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001489 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1490 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001491 }
1492 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001493 region.start = 0x170;
1494 region.end = 0x177;
1495 res = &dev->resource[2];
1496 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001497 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001498 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1499 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001500 region.start = 0x376;
1501 region.end = 0x376;
1502 res = &dev->resource[3];
1503 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001504 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001505 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1506 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001507 }
1508 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 break;
1510
1511 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1512 if (class != PCI_CLASS_BRIDGE_PCI)
1513 goto bad;
1514 /* The PCI-to-PCI bridge spec requires that subtractive
1515 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001516 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001517 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 dev->transparent = ((dev->class & 0xff) == 1);
1519 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001520 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001521 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1522 if (pos) {
1523 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1524 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1525 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 break;
1527
1528 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1529 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1530 goto bad;
1531 pci_read_irq(dev);
1532 pci_read_bases(dev, 1, 0);
1533 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1534 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1535 break;
1536
1537 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001538 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1539 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001540 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001543 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1544 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001545 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 }
1547
1548 /* We found a fine healthy device, go go go... */
1549 return 0;
1550}
1551
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001552static void pci_configure_mps(struct pci_dev *dev)
1553{
1554 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001555 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001556
1557 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1558 return;
1559
1560 mps = pcie_get_mps(dev);
1561 p_mps = pcie_get_mps(bridge);
1562
1563 if (mps == p_mps)
1564 return;
1565
1566 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1567 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1568 mps, pci_name(bridge), p_mps);
1569 return;
1570 }
Keith Busch27d868b2015-08-24 08:48:16 -05001571
1572 /*
1573 * Fancier MPS configuration is done later by
1574 * pcie_bus_configure_settings()
1575 */
1576 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1577 return;
1578
1579 rc = pcie_set_mps(dev, p_mps);
1580 if (rc) {
1581 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1582 p_mps);
1583 return;
1584 }
1585
1586 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1587 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001588}
1589
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001590static struct hpp_type0 pci_default_type0 = {
1591 .revision = 1,
1592 .cache_line_size = 8,
1593 .latency_timer = 0x40,
1594 .enable_serr = 0,
1595 .enable_perr = 0,
1596};
1597
1598static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1599{
1600 u16 pci_cmd, pci_bctl;
1601
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001602 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001603 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001604
1605 if (hpp->revision > 1) {
1606 dev_warn(&dev->dev,
1607 "PCI settings rev %d not supported; using defaults\n",
1608 hpp->revision);
1609 hpp = &pci_default_type0;
1610 }
1611
1612 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1613 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1614 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1615 if (hpp->enable_serr)
1616 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001617 if (hpp->enable_perr)
1618 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001619 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1620
1621 /* Program bridge control value */
1622 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1623 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1624 hpp->latency_timer);
1625 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1626 if (hpp->enable_serr)
1627 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001628 if (hpp->enable_perr)
1629 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001630 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1631 }
1632}
1633
1634static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1635{
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001636 int pos;
1637
1638 if (!hpp)
1639 return;
1640
1641 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1642 if (!pos)
1643 return;
1644
1645 dev_warn(&dev->dev, "PCI-X settings not supported\n");
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001646}
1647
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001648static bool pcie_root_rcb_set(struct pci_dev *dev)
1649{
1650 struct pci_dev *rp = pcie_find_root_port(dev);
1651 u16 lnkctl;
1652
1653 if (!rp)
1654 return false;
1655
1656 pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
1657 if (lnkctl & PCI_EXP_LNKCTL_RCB)
1658 return true;
1659
1660 return false;
1661}
1662
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001663static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1664{
1665 int pos;
1666 u32 reg32;
1667
1668 if (!hpp)
1669 return;
1670
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001671 if (!pci_is_pcie(dev))
1672 return;
1673
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001674 if (hpp->revision > 1) {
1675 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1676 hpp->revision);
1677 return;
1678 }
1679
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001680 /*
1681 * Don't allow _HPX to change MPS or MRRS settings. We manage
1682 * those to make sure they're consistent with the rest of the
1683 * platform.
1684 */
1685 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1686 PCI_EXP_DEVCTL_READRQ;
1687 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1688 PCI_EXP_DEVCTL_READRQ);
1689
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001690 /* Initialize Device Control Register */
1691 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1692 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1693
1694 /* Initialize Link Control Register */
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001695 if (pcie_cap_has_lnkctl(dev)) {
1696
1697 /*
1698 * If the Root Port supports Read Completion Boundary of
1699 * 128, set RCB to 128. Otherwise, clear it.
1700 */
1701 hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
1702 hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
1703 if (pcie_root_rcb_set(dev))
1704 hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;
1705
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001706 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1707 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001708 }
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001709
1710 /* Find Advanced Error Reporting Enhanced Capability */
1711 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1712 if (!pos)
1713 return;
1714
1715 /* Initialize Uncorrectable Error Mask Register */
1716 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1717 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1718 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1719
1720 /* Initialize Uncorrectable Error Severity Register */
1721 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1722 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1723 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1724
1725 /* Initialize Correctable Error Mask Register */
1726 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1727 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1728 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1729
1730 /* Initialize Advanced Error Capabilities and Control Register */
1731 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1732 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
Bjorn Helgaas675734b2017-03-21 13:01:30 -05001733 /* Don't enable ECRC generation or checking if unsupported */
1734 if (!(reg32 & PCI_ERR_CAP_ECRC_GENC))
1735 reg32 &= ~PCI_ERR_CAP_ECRC_GENE;
1736 if (!(reg32 & PCI_ERR_CAP_ECRC_CHKC))
1737 reg32 &= ~PCI_ERR_CAP_ECRC_CHKE;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001738 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1739
1740 /*
1741 * FIXME: The following two registers are not supported yet.
1742 *
1743 * o Secondary Uncorrectable Error Severity Register
1744 * o Secondary Uncorrectable Error Mask Register
1745 */
1746}
1747
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001748int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
Sinan Kaya60db3a42017-01-20 09:16:51 -05001749{
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001750 struct pci_host_bridge *host;
1751 u32 cap;
1752 u16 ctl;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001753 int ret;
1754
1755 if (!pci_is_pcie(dev))
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001756 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001757
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001758 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sinan Kaya60db3a42017-01-20 09:16:51 -05001759 if (ret)
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001760 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001761
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001762 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
1763 return 0;
1764
1765 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
1766 if (ret)
1767 return 0;
1768
1769 host = pci_find_host_bridge(dev->bus);
1770 if (!host)
1771 return 0;
1772
1773 /*
1774 * If some device in the hierarchy doesn't handle Extended Tags
1775 * correctly, make sure they're disabled.
1776 */
1777 if (host->no_ext_tags) {
1778 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
1779 dev_info(&dev->dev, "disabling Extended Tags\n");
1780 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
1781 PCI_EXP_DEVCTL_EXT_TAG);
1782 }
1783 return 0;
1784 }
1785
1786 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
1787 dev_info(&dev->dev, "enabling Extended Tags\n");
Sinan Kaya60db3a42017-01-20 09:16:51 -05001788 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
1789 PCI_EXP_DEVCTL_EXT_TAG);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001790 }
1791 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001792}
1793
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001794static void pci_configure_device(struct pci_dev *dev)
1795{
1796 struct hotplug_params hpp;
1797 int ret;
1798
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001799 pci_configure_mps(dev);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001800 pci_configure_extended_tags(dev, NULL);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001801
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001802 memset(&hpp, 0, sizeof(hpp));
1803 ret = pci_get_hp_params(dev, &hpp);
1804 if (ret)
1805 return;
1806
1807 program_hpp_type2(dev, hpp.t2);
1808 program_hpp_type1(dev, hpp.t1);
1809 program_hpp_type0(dev, hpp.t0);
1810}
1811
Zhao, Yu201de562008-10-13 19:49:55 +08001812static void pci_release_capabilities(struct pci_dev *dev)
1813{
1814 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001815 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001816 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001817}
1818
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819/**
1820 * pci_release_dev - free a pci device structure when all users of it are finished.
1821 * @dev: device that's been disconnected
1822 *
1823 * Will be called only by the device core when all users of this pci device are
1824 * done.
1825 */
1826static void pci_release_dev(struct device *dev)
1827{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001828 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001830 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001831 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001832 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001833 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001834 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001835 kfree(pci_dev->driver_override);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01001836 kfree(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 kfree(pci_dev);
1838}
1839
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001840struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001841{
1842 struct pci_dev *dev;
1843
1844 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1845 if (!dev)
1846 return NULL;
1847
Michael Ellerman65891212007-04-05 17:19:08 +10001848 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001849 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001850 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001851
1852 return dev;
1853}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001854EXPORT_SYMBOL(pci_alloc_dev);
1855
Sinan Kaya62bc6a62017-08-29 14:45:44 -05001856static bool pci_bus_crs_vendor_id(u32 l)
1857{
1858 return (l & 0xffff) == 0x0001;
1859}
1860
Sinan Kaya6a802ef2017-08-29 14:45:44 -05001861static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
1862 int timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001863{
1864 int delay = 1;
1865
Sinan Kaya6a802ef2017-08-29 14:45:44 -05001866 if (!pci_bus_crs_vendor_id(*l))
1867 return true; /* not a CRS completion */
Yinghai Luefdc87d2012-01-27 10:55:10 -08001868
Sinan Kaya6a802ef2017-08-29 14:45:44 -05001869 if (!timeout)
1870 return false; /* CRS, but caller doesn't want to wait */
Yinghai Luefdc87d2012-01-27 10:55:10 -08001871
Rajat Jain89665a6a2014-09-08 14:19:49 -07001872 /*
Sinan Kaya6a802ef2017-08-29 14:45:44 -05001873 * We got the reserved Vendor ID that indicates a completion with
1874 * Configuration Request Retry Status (CRS). Retry until we get a
1875 * valid Vendor ID or we time out.
Rajat Jain89665a6a2014-09-08 14:19:49 -07001876 */
Sinan Kaya62bc6a62017-08-29 14:45:44 -05001877 while (pci_bus_crs_vendor_id(*l)) {
Sinan Kaya6a802ef2017-08-29 14:45:44 -05001878 if (delay > timeout) {
Sinan Kayae78e6612017-08-29 14:45:45 -05001879 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
1880 pci_domain_nr(bus), bus->number,
1881 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
1882
Yinghai Luefdc87d2012-01-27 10:55:10 -08001883 return false;
1884 }
Sinan Kayae78e6612017-08-29 14:45:45 -05001885 if (delay >= 1000)
1886 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
1887 pci_domain_nr(bus), bus->number,
1888 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
Bjorn Helgaas9f982752017-08-29 14:45:43 -05001889
1890 msleep(delay);
1891 delay *= 2;
1892
1893 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1894 return false;
Yinghai Luefdc87d2012-01-27 10:55:10 -08001895 }
1896
Sinan Kayae78e6612017-08-29 14:45:45 -05001897 if (delay >= 1000)
1898 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
1899 pci_domain_nr(bus), bus->number,
1900 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
1901
Yinghai Luefdc87d2012-01-27 10:55:10 -08001902 return true;
1903}
Sinan Kaya6a802ef2017-08-29 14:45:44 -05001904
1905bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1906 int timeout)
1907{
1908 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1909 return false;
1910
1911 /* some broken boards return 0 or ~0 if a slot is empty: */
1912 if (*l == 0xffffffff || *l == 0x00000000 ||
1913 *l == 0x0000ffff || *l == 0xffff0000)
1914 return false;
1915
1916 if (pci_bus_crs_vendor_id(*l))
1917 return pci_bus_wait_crs(bus, devfn, l, timeout);
1918
1919 return true;
1920}
Yinghai Luefdc87d2012-01-27 10:55:10 -08001921EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1922
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923/*
1924 * Read the config data for a PCI device, sanity-check it
1925 * and fill in the dev structure...
1926 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001927static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928{
1929 struct pci_dev *dev;
1930 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
Yinghai Luefdc87d2012-01-27 10:55:10 -08001932 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 return NULL;
1934
Gu Zheng8b1fce02013-05-25 21:48:31 +08001935 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 if (!dev)
1937 return NULL;
1938
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 dev->vendor = l & 0xffff;
1941 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001943 pci_set_of_node(dev);
1944
Yu Zhao480b93b2009-03-20 11:25:14 +08001945 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001946 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 kfree(dev);
1948 return NULL;
1949 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001950
1951 return dev;
1952}
1953
Zhao, Yu201de562008-10-13 19:49:55 +08001954static void pci_init_capabilities(struct pci_dev *dev)
1955{
Sean O. Stalley938174e2015-10-29 17:35:39 -05001956 /* Enhanced Allocation */
1957 pci_ea_init(dev);
1958
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001959 /* Setup MSI caps & disable MSI/MSI-X interrupts */
1960 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001961
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001962 /* Buffers for saving PCIe and PCI-X capabilities */
1963 pci_allocate_cap_save_buffers(dev);
1964
Zhao, Yu201de562008-10-13 19:49:55 +08001965 /* Power Management */
1966 pci_pm_init(dev);
1967
1968 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06001969 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001970
1971 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001972 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001973
1974 /* Single Root I/O Virtualization */
1975 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001976
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001977 /* Address Translation Services */
1978 pci_ats_init(dev);
1979
Allen Kayae21ee62009-10-07 10:27:17 -07001980 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001981 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001982
Jonathan Yong9bb04a02016-06-11 14:13:38 -05001983 /* Precision Time Measurement */
1984 pci_ptm_init(dev);
Bjorn Helgaas4dc2db02016-10-03 09:42:57 -05001985
Keith Busch66b80802016-09-27 16:23:34 -04001986 /* Advanced Error Reporting */
1987 pci_aer_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001988}
1989
Marc Zyngier098259e2015-10-02 10:19:32 +01001990/*
1991 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1992 * devices. Firmware interfaces that can select the MSI domain on a
1993 * per-device basis should be called from here.
1994 */
1995static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1996{
1997 struct irq_domain *d;
1998
1999 /*
2000 * If a domain has been set through the pcibios_add_device
2001 * callback, then this is the one (platform code knows best).
2002 */
2003 d = dev_get_msi_domain(&dev->dev);
2004 if (d)
2005 return d;
2006
Marc Zyngier54fa97e2015-10-02 14:43:06 +01002007 /*
2008 * Let's see if we have a firmware interface able to provide
2009 * the domain.
2010 */
2011 d = pci_msi_get_device_domain(dev);
2012 if (d)
2013 return d;
2014
Marc Zyngier098259e2015-10-02 10:19:32 +01002015 return NULL;
2016}
2017
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002018static void pci_set_msi_domain(struct pci_dev *dev)
2019{
Marc Zyngier098259e2015-10-02 10:19:32 +01002020 struct irq_domain *d;
2021
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002022 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01002023 * If the platform or firmware interfaces cannot supply a
2024 * device-specific MSI domain, then inherit the default domain
2025 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002026 */
Marc Zyngier098259e2015-10-02 10:19:32 +01002027 d = pci_dev_msi_domain(dev);
2028 if (!d)
2029 d = dev_get_msi_domain(&dev->bus->dev);
2030
2031 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002032}
2033
Sam Ravnborg96bde062007-03-26 21:53:30 -08002034void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002035{
Yinghai Lu4f535092013-01-21 13:20:52 -08002036 int ret;
2037
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002038 pci_configure_device(dev);
2039
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 device_initialize(&dev->dev);
2041 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
Yinghai Lu7629d192013-01-21 13:20:44 -08002043 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002045 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046 dev->dev.coherent_dma_mask = 0xffffffffull;
2047
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002048 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002049 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002050
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 /* Fix up broken headers */
2052 pci_fixup_device(pci_fixup_header, dev);
2053
Yinghai Lu2069ecf2012-02-15 21:40:31 -08002054 /* moved out from quirk header fixup code */
2055 pci_reassigndev_resource_alignment(dev);
2056
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02002057 /* Clear the state_saved flag. */
2058 dev->state_saved = false;
2059
Zhao, Yu201de562008-10-13 19:49:55 +08002060 /* Initialize various capabilities */
2061 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002062
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 /*
2064 * Add the device to our list of discovered devices
2065 * and the bus list for fixup functions, etc.
2066 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08002067 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08002069 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08002070
Yinghai Lu4f535092013-01-21 13:20:52 -08002071 ret = pcibios_add_device(dev);
2072 WARN_ON(ret < 0);
2073
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002074 /* Setup MSI irq domain */
2075 pci_set_msi_domain(dev);
2076
Yinghai Lu4f535092013-01-21 13:20:52 -08002077 /* Notifier could use PCI capabilities */
2078 dev->match_driver = false;
2079 ret = device_add(&dev->dev);
2080 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002081}
2082
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002083struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002084{
2085 struct pci_dev *dev;
2086
Trent Piepho90bdb312009-03-20 14:56:00 -06002087 dev = pci_get_slot(bus, devfn);
2088 if (dev) {
2089 pci_dev_put(dev);
2090 return dev;
2091 }
2092
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002093 dev = pci_scan_device(bus, devfn);
2094 if (!dev)
2095 return NULL;
2096
2097 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
2099 return dev;
2100}
Adrian Bunkb73e9682007-11-21 15:07:11 -08002101EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002103static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002104{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002105 int pos;
2106 u16 cap = 0;
2107 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002108
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002109 if (pci_ari_enabled(bus)) {
2110 if (!dev)
2111 return 0;
2112 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2113 if (!pos)
2114 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002115
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002116 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2117 next_fn = PCI_ARI_CAP_NFN(cap);
2118 if (next_fn <= fn)
2119 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002120
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002121 return next_fn;
2122 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002123
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002124 /* dev may be NULL for non-contiguous multifunction devices */
2125 if (!dev || dev->multifunction)
2126 return (fn + 1) % 8;
2127
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002128 return 0;
2129}
2130
2131static int only_one_child(struct pci_bus *bus)
2132{
2133 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06002134
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002135 if (!parent || !pci_is_pcie(parent))
2136 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002137 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06002138 return 1;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002139
2140 /*
2141 * PCIe downstream ports are bridges that normally lead to only a
2142 * device 0, but if PCI_SCAN_ALL_PCIE_DEVS is set, scan all
2143 * possible devices, not just device 0. See PCIe spec r3.0,
2144 * sec 7.3.1.
2145 */
Yijing Wang777e61e2015-05-21 15:05:04 +08002146 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06002147 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002148 return 1;
2149 return 0;
2150}
2151
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152/**
2153 * pci_scan_slot - scan a PCI slot on a bus for devices.
2154 * @bus: PCI bus to scan
2155 * @devfn: slot number to scan (must have zero function.)
2156 *
2157 * Scan a PCI slot on the specified PCI bus for devices, adding
2158 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08002159 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002160 *
2161 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08002163int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002165 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002166 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002167
2168 if (only_one_child(bus) && (devfn > 0))
2169 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002171 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002172 if (!dev)
2173 return 0;
2174 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002175 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002177 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002178 dev = pci_scan_single_device(bus, devfn + fn);
2179 if (dev) {
2180 if (!dev->is_added)
2181 nr++;
2182 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 }
2184 }
Shaohua Li7d715a62008-02-25 09:46:41 +08002185
Shaohua Li149e1632008-07-23 10:32:31 +08002186 /* only one slot has pcie device */
2187 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08002188 pcie_aspm_init_link_state(bus->self);
2189
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 return nr;
2191}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002192EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
Jon Masonb03e7492011-07-20 15:20:54 -05002194static int pcie_find_smpss(struct pci_dev *dev, void *data)
2195{
2196 u8 *smpss = data;
2197
2198 if (!pci_is_pcie(dev))
2199 return 0;
2200
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002201 /*
2202 * We don't have a way to change MPS settings on devices that have
2203 * drivers attached. A hot-added device might support only the minimum
2204 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2205 * where devices may be hot-added, we limit the fabric MPS to 128 so
2206 * hot-added devices will work correctly.
2207 *
2208 * However, if we hot-add a device to a slot directly below a Root
2209 * Port, it's impossible for there to be other existing devices below
2210 * the port. We don't limit the MPS in this case because we can
2211 * reconfigure MPS on both the Root Port and the hot-added device,
2212 * and there are no other devices involved.
2213 *
2214 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05002215 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002216 if (dev->is_hotplug_bridge &&
2217 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05002218 *smpss = 0;
2219
2220 if (*smpss > dev->pcie_mpss)
2221 *smpss = dev->pcie_mpss;
2222
2223 return 0;
2224}
2225
2226static void pcie_write_mps(struct pci_dev *dev, int mps)
2227{
Jon Mason62f392e2011-10-14 14:56:14 -05002228 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05002229
2230 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05002231 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05002232
Yijing Wang62f87c02012-07-24 17:20:03 +08002233 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2234 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05002235 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05002236 * downstream communication will never be larger than
2237 * the MRRS. So, the MPS only needs to be configured
2238 * for the upstream communication. This being the case,
2239 * walk from the top down and set the MPS of the child
2240 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05002241 *
2242 * Configure the device MPS with the smaller of the
2243 * device MPSS or the bridge MPS (which is assumed to be
2244 * properly configured at this point to the largest
2245 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002246 */
Jon Mason62f392e2011-10-14 14:56:14 -05002247 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002248 }
2249
2250 rc = pcie_set_mps(dev, mps);
2251 if (rc)
2252 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
2253}
2254
Jon Mason62f392e2011-10-14 14:56:14 -05002255static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002256{
Jon Mason62f392e2011-10-14 14:56:14 -05002257 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002258
Jon Masoned2888e2011-09-08 16:41:18 -05002259 /* In the "safe" case, do not configure the MRRS. There appear to be
2260 * issues with setting MRRS to 0 on a number of devices.
2261 */
Jon Masoned2888e2011-09-08 16:41:18 -05002262 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2263 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002264
Jon Masoned2888e2011-09-08 16:41:18 -05002265 /* For Max performance, the MRRS must be set to the largest supported
2266 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002267 * device or the bus can support. This should already be properly
2268 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05002269 */
Jon Mason62f392e2011-10-14 14:56:14 -05002270 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002271
2272 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002273 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002274 * If the MRRS value provided is not acceptable (e.g., too large),
2275 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002276 */
Jon Masonb03e7492011-07-20 15:20:54 -05002277 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2278 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002279 if (!rc)
2280 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002281
Jon Mason62f392e2011-10-14 14:56:14 -05002282 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002283 mrrs /= 2;
2284 }
Jon Mason62f392e2011-10-14 14:56:14 -05002285
2286 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04002287 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002288}
2289
2290static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2291{
Jon Masona513a99a72011-10-14 14:56:16 -05002292 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002293
2294 if (!pci_is_pcie(dev))
2295 return 0;
2296
Keith Busch27d868b2015-08-24 08:48:16 -05002297 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2298 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002299 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002300
Jon Masona513a99a72011-10-14 14:56:16 -05002301 mps = 128 << *(u8 *)data;
2302 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002303
2304 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002305 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002306
Ryan Desfosses227f0642014-04-18 20:13:50 -04002307 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2308 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05002309 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002310
2311 return 0;
2312}
2313
Jon Masona513a99a72011-10-14 14:56:16 -05002314/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002315 * parents then children fashion. If this changes, then this code will not
2316 * work as designed.
2317 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002318void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002319{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002320 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002321
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002322 if (!bus->self)
2323 return;
2324
Jon Masonb03e7492011-07-20 15:20:54 -05002325 if (!pci_is_pcie(bus->self))
2326 return;
2327
Jon Mason5f39e672011-10-03 09:50:20 -05002328 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002329 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002330 * simply force the MPS of the entire system to the smallest possible.
2331 */
2332 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2333 smpss = 0;
2334
Jon Masonb03e7492011-07-20 15:20:54 -05002335 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002336 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002337
Jon Masonb03e7492011-07-20 15:20:54 -05002338 pcie_find_smpss(bus->self, &smpss);
2339 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2340 }
2341
2342 pcie_bus_configure_set(bus->self, &smpss);
2343 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2344}
Jon Masondebc3b72011-08-02 00:01:18 -05002345EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002346
Bill Pemberton15856ad2012-11-21 15:35:00 -05002347unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002348{
Yinghai Lub918c622012-05-17 18:51:11 -07002349 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350 struct pci_dev *dev;
2351
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002352 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353
2354 /* Go find them, Rover! */
2355 for (devfn = 0; devfn < 0x100; devfn += 8)
2356 pci_scan_slot(bus, devfn);
2357
Yu Zhaoa28724b2009-03-20 11:25:13 +08002358 /* Reserve buses for SR-IOV capability. */
2359 max += pci_iov_bus_range(bus);
2360
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 /*
2362 * After performing arch-dependent fixup of the bus, look behind
2363 * all PCI-to-PCI bridges on this bus.
2364 */
Alex Chiang74710de2009-03-20 14:56:10 -06002365 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002366 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002367 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002368 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002369 }
2370
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002371 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08002373 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374 max = pci_scan_bridge(bus, dev, max, pass);
2375 }
2376
2377 /*
Keith Busche16b4662016-07-21 21:40:28 -06002378 * Make sure a hotplug bridge has at least the minimum requested
2379 * number of buses.
2380 */
2381 if (bus->self && bus->self->is_hotplug_bridge && pci_hotplug_bus_size) {
2382 if (max - bus->busn_res.start < pci_hotplug_bus_size - 1)
2383 max = bus->busn_res.start + pci_hotplug_bus_size - 1;
2384 }
2385
2386 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387 * We've scanned the bus and so we know all about what's on
2388 * the other side of any bridges that may be on this bus plus
2389 * any devices.
2390 *
2391 * Return how far we've got finding sub-buses.
2392 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002393 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394 return max;
2395}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002396EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002398/**
2399 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2400 * @bridge: Host bridge to set up.
2401 *
2402 * Default empty implementation. Replace with an architecture-specific setup
2403 * routine, if necessary.
2404 */
2405int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2406{
2407 return 0;
2408}
2409
Jiang Liu10a95742013-04-12 05:44:20 +00002410void __weak pcibios_add_bus(struct pci_bus *bus)
2411{
2412}
2413
2414void __weak pcibios_remove_bus(struct pci_bus *bus)
2415{
2416}
2417
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002418struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2419 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002421 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002422 struct pci_host_bridge *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423
Thierry Reding59094062016-11-25 11:57:10 +01002424 bridge = pci_alloc_host_bridge(0);
Yinghai Lu7b543662012-04-02 18:31:53 -07002425 if (!bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002426 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -07002427
2428 bridge->dev.parent = parent;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002429
2430 list_splice_init(resources, &bridge->windows);
2431 bridge->sysdata = sysdata;
2432 bridge->busnr = bus;
2433 bridge->ops = ops;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002434
2435 error = pci_register_host_bridge(bridge);
2436 if (error < 0)
Jiang Liu343df772013-06-07 01:10:08 +08002437 goto err_out;
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002438
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002439 return bridge->bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440
Yinghai Lu7b543662012-04-02 18:31:53 -07002441err_out:
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002442 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443 return NULL;
2444}
Ray Juie6b29de2015-04-08 11:21:33 -07002445EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002446
Yinghai Lu98a35832012-05-18 11:35:50 -06002447int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2448{
2449 struct resource *res = &b->busn_res;
2450 struct resource *parent_res, *conflict;
2451
2452 res->start = bus;
2453 res->end = bus_max;
2454 res->flags = IORESOURCE_BUS;
2455
2456 if (!pci_is_root_bus(b))
2457 parent_res = &b->parent->busn_res;
2458 else {
2459 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2460 res->flags |= IORESOURCE_PCI_FIXED;
2461 }
2462
Andreas Noeverced04d12014-01-23 21:59:24 +01002463 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002464
2465 if (conflict)
2466 dev_printk(KERN_DEBUG, &b->dev,
2467 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2468 res, pci_is_root_bus(b) ? "domain " : "",
2469 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002470
2471 return conflict == NULL;
2472}
2473
2474int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2475{
2476 struct resource *res = &b->busn_res;
2477 struct resource old_res = *res;
2478 resource_size_t size;
2479 int ret;
2480
2481 if (res->start > bus_max)
2482 return -EINVAL;
2483
2484 size = bus_max - res->start + 1;
2485 ret = adjust_resource(res, res->start, size);
2486 dev_printk(KERN_DEBUG, &b->dev,
2487 "busn_res: %pR end %s updated to %02x\n",
2488 &old_res, ret ? "can not be" : "is", bus_max);
2489
2490 if (!ret && !res->parent)
2491 pci_bus_insert_busn_res(b, res->start, res->end);
2492
2493 return ret;
2494}
2495
2496void pci_bus_release_busn_res(struct pci_bus *b)
2497{
2498 struct resource *res = &b->busn_res;
2499 int ret;
2500
2501 if (!res->flags || !res->parent)
2502 return;
2503
2504 ret = release_resource(res);
2505 dev_printk(KERN_DEBUG, &b->dev,
2506 "busn_res: %pR %s released\n",
2507 res, ret ? "can not be" : "is");
2508}
2509
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05002510int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
2511{
2512 struct resource_entry *window;
2513 bool found = false;
2514 struct pci_bus *b;
2515 int max, bus, ret;
2516
2517 if (!bridge)
2518 return -EINVAL;
2519
2520 resource_list_for_each_entry(window, &bridge->windows)
2521 if (window->res->flags & IORESOURCE_BUS) {
2522 found = true;
2523 break;
2524 }
2525
2526 ret = pci_register_host_bridge(bridge);
2527 if (ret < 0)
2528 return ret;
2529
2530 b = bridge->bus;
2531 bus = bridge->busnr;
2532
2533 if (!found) {
2534 dev_info(&b->dev,
2535 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2536 bus);
2537 pci_bus_insert_busn_res(b, bus, 255);
2538 }
2539
2540 max = pci_scan_child_bus(b);
2541
2542 if (!found)
2543 pci_bus_update_busn_res_end(b, max);
2544
2545 return 0;
2546}
2547EXPORT_SYMBOL(pci_scan_root_bus_bridge);
2548
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002549struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2550 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002551{
Jiang Liu14d76b62015-02-05 13:44:44 +08002552 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002553 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002554 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002555 int max;
2556
Jiang Liu14d76b62015-02-05 13:44:44 +08002557 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002558 if (window->res->flags & IORESOURCE_BUS) {
2559 found = true;
2560 break;
2561 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002562
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002563 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002564 if (!b)
2565 return NULL;
2566
Yinghai Lu4d99f522012-05-17 18:51:12 -07002567 if (!found) {
2568 dev_info(&b->dev,
2569 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2570 bus);
2571 pci_bus_insert_busn_res(b, bus, 255);
2572 }
2573
2574 max = pci_scan_child_bus(b);
2575
2576 if (!found)
2577 pci_bus_update_busn_res_end(b, max);
2578
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002579 return b;
2580}
2581EXPORT_SYMBOL(pci_scan_root_bus);
2582
Bill Pemberton15856ad2012-11-21 15:35:00 -05002583struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002584 void *sysdata)
2585{
2586 LIST_HEAD(resources);
2587 struct pci_bus *b;
2588
2589 pci_add_resource(&resources, &ioport_resource);
2590 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002591 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002592 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2593 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002594 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002595 } else {
2596 pci_free_resource_list(&resources);
2597 }
2598 return b;
2599}
2600EXPORT_SYMBOL(pci_scan_bus);
2601
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002602/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002603 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2604 * @bridge: PCI bridge for the bus to scan
2605 *
2606 * Scan a PCI bus and child buses for new devices, add them,
2607 * and enable them, resizing bridge mmio/io resource if necessary
2608 * and possible. The caller must ensure the child devices are already
2609 * removed for resizing to occur.
2610 *
2611 * Returns the max number of subordinate bus discovered.
2612 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002613unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002614{
2615 unsigned int max;
2616 struct pci_bus *bus = bridge->subordinate;
2617
2618 max = pci_scan_child_bus(bus);
2619
2620 pci_assign_unassigned_bridge_resources(bridge);
2621
2622 pci_bus_add_devices(bus);
2623
2624 return max;
2625}
2626
Yinghai Lua5213a32012-10-30 14:31:21 -06002627/**
2628 * pci_rescan_bus - scan a PCI bus for devices.
2629 * @bus: PCI bus to scan
2630 *
2631 * Scan a PCI bus and child buses for new devices, adds them,
2632 * and enables them.
2633 *
2634 * Returns the max number of subordinate bus discovered.
2635 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002636unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002637{
2638 unsigned int max;
2639
2640 max = pci_scan_child_bus(bus);
2641 pci_assign_unassigned_bus_resources(bus);
2642 pci_bus_add_devices(bus);
2643
2644 return max;
2645}
2646EXPORT_SYMBOL_GPL(pci_rescan_bus);
2647
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002648/*
2649 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2650 * routines should always be executed under this mutex.
2651 */
2652static DEFINE_MUTEX(pci_rescan_remove_lock);
2653
2654void pci_lock_rescan_remove(void)
2655{
2656 mutex_lock(&pci_rescan_remove_lock);
2657}
2658EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2659
2660void pci_unlock_rescan_remove(void)
2661{
2662 mutex_unlock(&pci_rescan_remove_lock);
2663}
2664EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2665
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002666static int __init pci_sort_bf_cmp(const struct device *d_a,
2667 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002668{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002669 const struct pci_dev *a = to_pci_dev(d_a);
2670 const struct pci_dev *b = to_pci_dev(d_b);
2671
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002672 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2673 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2674
2675 if (a->bus->number < b->bus->number) return -1;
2676 else if (a->bus->number > b->bus->number) return 1;
2677
2678 if (a->devfn < b->devfn) return -1;
2679 else if (a->devfn > b->devfn) return 1;
2680
2681 return 0;
2682}
2683
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002684void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002685{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002686 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002687}