blob: cc1688d75664242c5547f58d94c544bdff9d63e3 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI detection and setup code
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#include <linux/kernel.h>
7#include <linux/delay.h>
8#include <linux/init.h>
9#include <linux/pci.h>
Suthikulpanit, Suravee50230712015-10-28 15:50:53 -070010#include <linux/of_device.h>
Murali Karicheride335bb42015-03-03 12:52:13 -050011#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060012#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/slab.h>
14#include <linux/module.h>
15#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080016#include <linux/pci-aspm.h>
Taku Izumib07461a2015-09-17 10:09:37 -050017#include <linux/aer.h>
Suthikulpanit, Suravee29dbe1f2015-10-28 15:50:54 -070018#include <linux/acpi.h>
Jan Kiszka690f4302018-03-07 08:39:13 +010019#include <linux/hypervisor.h>
Jake Oshins788858e2016-02-16 21:56:22 +000020#include <linux/irqdomain.h>
Mika Westerbergd963f652016-06-02 11:17:13 +030021#include <linux/pm_runtime.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090022#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
25#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Stephen Hemminger0b950f02014-01-10 17:14:48 -070027static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070028 .name = "PCI busn",
29 .start = 0,
30 .end = 255,
31 .flags = IORESOURCE_BUS,
32};
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/* Ugh. Need to stop exporting this to modules. */
35LIST_HEAD(pci_root_buses);
36EXPORT_SYMBOL(pci_root_buses);
37
Yinghai Lu5cc62c22012-05-17 18:51:11 -070038static LIST_HEAD(pci_domain_busn_res_list);
39
40struct pci_domain_busn_res {
41 struct list_head list;
42 struct resource res;
43 int domain_nr;
44};
45
46static struct resource *get_pci_domain_busn_res(int domain_nr)
47{
48 struct pci_domain_busn_res *r;
49
50 list_for_each_entry(r, &pci_domain_busn_res_list, list)
51 if (r->domain_nr == domain_nr)
52 return &r->res;
53
54 r = kzalloc(sizeof(*r), GFP_KERNEL);
55 if (!r)
56 return NULL;
57
58 r->domain_nr = domain_nr;
59 r->res.start = 0;
60 r->res.end = 0xff;
61 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
62
63 list_add_tail(&r->list, &pci_domain_busn_res_list);
64
65 return &r->res;
66}
67
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068static int find_anything(struct device *dev, void *data)
69{
70 return 1;
71}
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070073/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -060074 * Some device drivers need know if PCI is initiated.
75 * Basically, we think PCI is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080076 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070077 */
78int no_pci_devices(void)
79{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080080 struct device *dev;
81 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070082
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080083 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
84 no_devices = (dev == NULL);
85 put_device(dev);
86 return no_devices;
87}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070088EXPORT_SYMBOL(no_pci_devices);
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 * PCI Bus Class
92 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040093static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040095 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Markus Elfringff0387c2014-11-10 21:02:17 -070097 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070098 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100099 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 kfree(pci_bus);
101}
102
103static struct class pcibus_class = {
104 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400105 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700106 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107};
108
109static int __init pcibus_class_init(void)
110{
111 return class_register(&pcibus_class);
112}
113postcore_initcall(pcibus_class_init);
114
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400115static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800116{
117 u64 size = mask & maxbase; /* Find the significant bits */
118 if (!size)
119 return 0;
120
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600121 /*
122 * Get the lowest of them to find the decode size, and from that
123 * the extent.
124 */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800125 size = (size & ~(size-1)) - 1;
126
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600127 /*
128 * base == maxbase can be valid only if the BAR has already been
129 * programmed with all 1s.
130 */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800131 if (base == maxbase && ((base | size) & mask) != mask)
132 return 0;
133
134 return size;
135}
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800138{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600139 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600140 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600141
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600143 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
144 flags |= IORESOURCE_IO;
145 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400146 }
147
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600148 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
149 flags |= IORESOURCE_MEM;
150 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
151 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400152
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
154 switch (mem_type) {
155 case PCI_BASE_ADDRESS_MEM_TYPE_32:
156 break;
157 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600158 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600159 break;
160 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600161 flags |= IORESOURCE_MEM_64;
162 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600163 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600164 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600165 break;
166 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600167 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400168}
169
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100170#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
171
Yu Zhao0b400c72008-11-22 02:40:40 +0800172/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600173 * pci_read_base - Read a PCI BAR
Yu Zhao0b400c72008-11-22 02:40:40 +0800174 * @dev: the PCI device
175 * @type: type of the BAR
176 * @res: resource buffer to be filled in
177 * @pos: BAR position in the config space
178 *
179 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800181int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400182 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400183{
Marc Gonzalezdc5205e2017-04-10 19:46:54 +0200184 u32 l = 0, sz = 0, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600185 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700186 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800187 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400188
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200189 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600191 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700192 if (!dev->mmio_always_on) {
193 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100194 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
195 pci_write_config_word(dev, PCI_COMMAND,
196 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
197 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700198 }
199
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400200 res->name = pci_name(dev);
201
202 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200203 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400204 pci_read_config_dword(dev, pos, &sz);
205 pci_write_config_dword(dev, pos, l);
206
207 /*
208 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600209 * If the BAR isn't implemented, all bits must be 0. If it's a
210 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
211 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 */
Myron Stowef795d862014-10-30 11:54:43 -0600213 if (sz == 0xffffffff)
214 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400215
216 /*
217 * I don't know how l can have all bits set. Copied from old code.
218 * Maybe it fixes a bug on some ancient platform.
219 */
220 if (l == 0xffffffff)
221 l = 0;
222
223 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 res->flags = decode_bar(dev, l);
225 res->flags |= IORESOURCE_SIZEALIGN;
226 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
228 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
229 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600231 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
232 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
233 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234 }
235 } else {
Bjorn Helgaas7a6d3122016-11-28 17:21:02 -0600236 if (l & PCI_ROM_ADDRESS_ENABLE)
237 res->flags |= IORESOURCE_ROM_ENABLE;
Myron Stowef795d862014-10-30 11:54:43 -0600238 l64 = l & PCI_ROM_ADDRESS_MASK;
239 sz64 = sz & PCI_ROM_ADDRESS_MASK;
Matthias Kaehlcke76dc52682017-04-14 13:38:02 -0700240 mask64 = PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400241 }
242
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600243 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 pci_read_config_dword(dev, pos + 4, &l);
245 pci_write_config_dword(dev, pos + 4, ~0);
246 pci_read_config_dword(dev, pos + 4, &sz);
247 pci_write_config_dword(dev, pos + 4, l);
248
249 l64 |= ((u64)l << 32);
250 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600251 mask64 |= ((u64)~0 << 32);
252 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400253
Myron Stowef795d862014-10-30 11:54:43 -0600254 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
255 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400256
Myron Stowef795d862014-10-30 11:54:43 -0600257 if (!sz64)
258 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259
Myron Stowef795d862014-10-30 11:54:43 -0600260 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600261 if (!sz64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600262 pci_info(dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600263 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600264 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600265 }
Myron Stowef795d862014-10-30 11:54:43 -0600266
267 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700268 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
269 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600270 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
271 res->start = 0;
272 res->end = 0;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600273 pci_err(dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600274 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600275 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600276 }
277
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700278 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600279 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700280 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600281 res->start = 0;
282 res->end = sz64;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600283 pci_info(dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
Myron Stowef795d862014-10-30 11:54:43 -0600284 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600285 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400286 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400287 }
288
Myron Stowef795d862014-10-30 11:54:43 -0600289 region.start = l64;
290 region.end = l64 + sz64;
291
Yinghai Lufc279852013-12-09 22:54:40 -0800292 pcibios_bus_to_resource(dev->bus, res, &region);
293 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800294
295 /*
296 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
297 * the corresponding resource address (the physical address used by
298 * the CPU. Converting that resource address back to a bus address
299 * should yield the original BAR value:
300 *
301 * resource_to_bus(bus_to_resource(A)) == A
302 *
303 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
304 * be claimed by the device.
305 */
306 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800307 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800308 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600309 res->end = region.end - region.start;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600310 pci_info(dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
Myron Stowef795d862014-10-30 11:54:43 -0600311 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800312 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800313
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600314 goto out;
315
316
317fail:
318 res->flags = 0;
319out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600320 if (res->flags)
Frederick Lawler7506dc72018-01-18 12:55:24 -0600321 pci_printk(KERN_DEBUG, dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600322
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600323 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800324}
325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
327{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Prarit Bhargavaad67b432016-05-11 12:27:16 -0400330 if (dev->non_compliant_bars)
331 return;
332
KarimAllah Ahmedbf4447f2018-03-03 05:33:10 +0100333 /* Per PCIe r4.0, sec 9.3.4.1.11, the VF BARs are all RO Zero */
334 if (dev->is_virtfn)
335 return;
336
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400337 for (pos = 0; pos < howmany; pos++) {
338 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400340 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400344 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400346 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400347 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400348 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 }
350}
351
Bill Pemberton15856ad2012-11-21 15:35:00 -0500352static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353{
354 struct pci_dev *dev = child->self;
355 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600356 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700357 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600358 struct resource *res;
359
360 io_mask = PCI_IO_RANGE_MASK;
361 io_granularity = 0x1000;
362 if (dev->io_window_1k) {
363 /* Support 1K I/O space granularity */
364 io_mask = PCI_IO_1K_RANGE_MASK;
365 io_granularity = 0x400;
366 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 res = child->resource[0];
369 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
370 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600371 base = (io_base_lo & io_mask) << 8;
372 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
374 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
375 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
378 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600379 base |= ((unsigned long) io_base_hi << 16);
380 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 }
382
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600383 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700385 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600386 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800387 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600388 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700390}
391
Bill Pemberton15856ad2012-11-21 15:35:00 -0500392static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700393{
394 struct pci_dev *dev = child->self;
395 u16 mem_base_lo, mem_limit_lo;
396 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700397 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700398 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 res = child->resource[1];
401 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
402 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600403 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
404 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600405 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700407 region.start = base;
408 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800409 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600410 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700412}
413
Bill Pemberton15856ad2012-11-21 15:35:00 -0500414static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700415{
416 struct pci_dev *dev = child->self;
417 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700418 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700419 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700420 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700421 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423 res = child->resource[2];
424 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
425 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700426 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
427 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
430 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
433 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
434
435 /*
436 * Some bridges set the base > limit by default, and some
437 * (broken) BIOSes do not initialize them. If we find
438 * this, just assume they are not being used.
439 */
440 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700441 base64 |= (u64) mem_base_hi << 32;
442 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 }
444 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700445
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700446 base = (pci_bus_addr_t) base64;
447 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700448
449 if (base != base64) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600450 pci_err(dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700451 (unsigned long long) base64);
452 return;
453 }
454
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600455 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700456 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
457 IORESOURCE_MEM | IORESOURCE_PREFETCH;
458 if (res->flags & PCI_PREF_RANGE_TYPE_64)
459 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700460 region.start = base;
461 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800462 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600463 pci_printk(KERN_DEBUG, dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 }
465}
466
Bill Pemberton15856ad2012-11-21 15:35:00 -0500467void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700468{
469 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700470 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700471 int i;
472
473 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
474 return;
475
Frederick Lawler7506dc72018-01-18 12:55:24 -0600476 pci_info(dev, "PCI bridge to %pR%s\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700477 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700478 dev->transparent ? " (subtractive decode)" : "");
479
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700480 pci_bus_remove_resources(child);
481 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
482 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
483
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700484 pci_read_bridge_io(child);
485 pci_read_bridge_mmio(child);
486 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700487
488 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700489 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600490 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700491 pci_bus_add_resource(child, res,
492 PCI_SUBTRACTIVE_DECODE);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600493 pci_printk(KERN_DEBUG, dev,
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700494 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700495 res);
496 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700497 }
498 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700499}
500
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100501static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502{
503 struct pci_bus *b;
504
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100505 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600506 if (!b)
507 return NULL;
508
509 INIT_LIST_HEAD(&b->node);
510 INIT_LIST_HEAD(&b->children);
511 INIT_LIST_HEAD(&b->devices);
512 INIT_LIST_HEAD(&b->slots);
513 INIT_LIST_HEAD(&b->resources);
514 b->max_bus_speed = PCI_SPEED_UNKNOWN;
515 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100516#ifdef CONFIG_PCI_DOMAINS_GENERIC
517 if (parent)
518 b->domain_nr = parent->domain_nr;
519#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 return b;
521}
522
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500523static void devm_pci_release_host_bridge_dev(struct device *dev)
Jiang Liu70efde22013-06-07 16:16:51 -0600524{
525 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
526
527 if (bridge->release_fn)
528 bridge->release_fn(bridge);
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500529}
Jiang Liu70efde22013-06-07 16:16:51 -0600530
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500531static void pci_release_host_bridge_dev(struct device *dev)
532{
533 devm_pci_release_host_bridge_dev(dev);
534 pci_free_host_bridge(to_pci_host_bridge(dev));
Jiang Liu70efde22013-06-07 16:16:51 -0600535}
536
Thierry Redinga52d1442016-11-25 11:57:11 +0100537struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
Yinghai Lu7b543662012-04-02 18:31:53 -0700538{
539 struct pci_host_bridge *bridge;
540
Thierry Reding59094062016-11-25 11:57:10 +0100541 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600542 if (!bridge)
543 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700544
Bjorn Helgaas05013482013-06-05 14:22:11 -0600545 INIT_LIST_HEAD(&bridge->windows);
Lorenzo Pieralisia1c00502017-06-28 15:13:52 -0500546 bridge->dev.release = pci_release_host_bridge_dev;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100547
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600548 /*
549 * We assume we can manage these PCIe features. Some systems may
550 * reserve these for use by the platform itself, e.g., an ACPI BIOS
551 * may implement its own AER handling and use _OSC to prevent the
552 * OS from interfering.
553 */
554 bridge->native_aer = 1;
555 bridge->native_hotplug = 1;
556 bridge->native_pme = 1;
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -0500557 bridge->native_ltr = 1;
Bjorn Helgaas02bfeb42018-03-09 11:21:25 -0600558
Yinghai Lu7b543662012-04-02 18:31:53 -0700559 return bridge;
560}
Thierry Redinga52d1442016-11-25 11:57:11 +0100561EXPORT_SYMBOL(pci_alloc_host_bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -0700562
Lorenzo Pieralisi5c3f18c2017-06-28 15:13:53 -0500563struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
564 size_t priv)
565{
566 struct pci_host_bridge *bridge;
567
568 bridge = devm_kzalloc(dev, sizeof(*bridge) + priv, GFP_KERNEL);
569 if (!bridge)
570 return NULL;
571
572 INIT_LIST_HEAD(&bridge->windows);
573 bridge->dev.release = devm_pci_release_host_bridge_dev;
574
575 return bridge;
576}
577EXPORT_SYMBOL(devm_pci_alloc_host_bridge);
578
Lorenzo Pieralisidff79b92017-06-28 15:13:52 -0500579void pci_free_host_bridge(struct pci_host_bridge *bridge)
580{
581 pci_free_resource_list(&bridge->windows);
582
583 kfree(bridge);
584}
585EXPORT_SYMBOL(pci_free_host_bridge);
586
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700587static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500588 PCI_SPEED_UNKNOWN, /* 0 */
589 PCI_SPEED_66MHz_PCIX, /* 1 */
590 PCI_SPEED_100MHz_PCIX, /* 2 */
591 PCI_SPEED_133MHz_PCIX, /* 3 */
592 PCI_SPEED_UNKNOWN, /* 4 */
593 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
594 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
595 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
596 PCI_SPEED_UNKNOWN, /* 8 */
597 PCI_SPEED_66MHz_PCIX_266, /* 9 */
598 PCI_SPEED_100MHz_PCIX_266, /* A */
599 PCI_SPEED_133MHz_PCIX_266, /* B */
600 PCI_SPEED_UNKNOWN, /* C */
601 PCI_SPEED_66MHz_PCIX_533, /* D */
602 PCI_SPEED_100MHz_PCIX_533, /* E */
603 PCI_SPEED_133MHz_PCIX_533 /* F */
604};
605
Jacob Keller343e51a2013-07-31 06:53:16 +0000606const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500607 PCI_SPEED_UNKNOWN, /* 0 */
608 PCIE_SPEED_2_5GT, /* 1 */
609 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500610 PCIE_SPEED_8_0GT, /* 3 */
Jay Fang1acfb9b2018-03-12 17:13:32 +0800611 PCIE_SPEED_16_0GT, /* 4 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500612 PCI_SPEED_UNKNOWN, /* 5 */
613 PCI_SPEED_UNKNOWN, /* 6 */
614 PCI_SPEED_UNKNOWN, /* 7 */
615 PCI_SPEED_UNKNOWN, /* 8 */
616 PCI_SPEED_UNKNOWN, /* 9 */
617 PCI_SPEED_UNKNOWN, /* A */
618 PCI_SPEED_UNKNOWN, /* B */
619 PCI_SPEED_UNKNOWN, /* C */
620 PCI_SPEED_UNKNOWN, /* D */
621 PCI_SPEED_UNKNOWN, /* E */
622 PCI_SPEED_UNKNOWN /* F */
623};
624
625void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
626{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700627 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500628}
629EXPORT_SYMBOL_GPL(pcie_update_link_speed);
630
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500631static unsigned char agp_speeds[] = {
632 AGP_UNKNOWN,
633 AGP_1X,
634 AGP_2X,
635 AGP_4X,
636 AGP_8X
637};
638
639static enum pci_bus_speed agp_speed(int agp3, int agpstat)
640{
641 int index = 0;
642
643 if (agpstat & 4)
644 index = 3;
645 else if (agpstat & 2)
646 index = 2;
647 else if (agpstat & 1)
648 index = 1;
649 else
650 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700651
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500652 if (agp3) {
653 index += 2;
654 if (index == 5)
655 index = 0;
656 }
657
658 out:
659 return agp_speeds[index];
660}
661
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500662static void pci_set_bus_speed(struct pci_bus *bus)
663{
664 struct pci_dev *bridge = bus->self;
665 int pos;
666
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500667 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
668 if (!pos)
669 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
670 if (pos) {
671 u32 agpstat, agpcmd;
672
673 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
674 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
675
676 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
677 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
678 }
679
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500680 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
681 if (pos) {
682 u16 status;
683 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500684
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700685 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
686 &status);
687
688 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500689 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700690 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500691 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700692 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400693 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500694 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400695 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500696 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500697 } else {
698 max = PCI_SPEED_66MHz_PCIX;
699 }
700
701 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700702 bus->cur_bus_speed = pcix_bus_speed[
703 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500704
705 return;
706 }
707
Yijing Wangfdfe1512013-09-05 15:55:29 +0800708 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500709 u32 linkcap;
710 u16 linksta;
711
Jiang Liu59875ae2012-07-24 17:20:06 +0800712 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700713 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500714
Jiang Liu59875ae2012-07-24 17:20:06 +0800715 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500716 pcie_update_link_speed(bus, linksta);
717 }
718}
719
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100720static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
721{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100722 struct irq_domain *d;
723
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100724 /*
725 * Any firmware interface that can resolve the msi_domain
726 * should be called from here.
727 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100728 d = pci_host_bridge_of_msi_domain(bus);
Suravee Suthikulpanit471036b2015-12-10 08:55:27 -0800729 if (!d)
730 d = pci_host_bridge_acpi_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100731
Jake Oshins788858e2016-02-16 21:56:22 +0000732#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
733 /*
734 * If no IRQ domain was found via the OF tree, try looking it up
735 * directly through the fwnode_handle.
736 */
737 if (!d) {
738 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
739
740 if (fwnode)
741 d = irq_find_matching_fwnode(fwnode,
742 DOMAIN_BUS_PCI_MSI);
743 }
744#endif
745
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100746 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100747}
748
749static void pci_set_bus_msi_domain(struct pci_bus *bus)
750{
751 struct irq_domain *d;
Alex Williamson38ea72b2015-09-18 15:08:54 -0600752 struct pci_bus *b;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100753
754 /*
Alex Williamson38ea72b2015-09-18 15:08:54 -0600755 * The bus can be a root bus, a subordinate bus, or a virtual bus
756 * created by an SR-IOV device. Walk up to the first bridge device
757 * found or derive the domain from the host bridge.
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100758 */
Alex Williamson38ea72b2015-09-18 15:08:54 -0600759 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
760 if (b->self)
761 d = dev_get_msi_domain(&b->self->dev);
762 }
763
764 if (!d)
765 d = pci_host_bridge_msi_domain(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100766
767 dev_set_msi_domain(&bus->dev, d);
768}
769
Lorenzo Pieralisicea9bc02017-06-28 15:13:55 -0500770static int pci_register_host_bridge(struct pci_host_bridge *bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100771{
772 struct device *parent = bridge->dev.parent;
773 struct resource_entry *window, *n;
774 struct pci_bus *bus, *b;
775 resource_size_t offset;
776 LIST_HEAD(resources);
777 struct resource *res;
778 char addr[64], *fmt;
779 const char *name;
780 int err;
781
782 bus = pci_alloc_bus(NULL);
783 if (!bus)
784 return -ENOMEM;
785
786 bridge->bus = bus;
787
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600788 /* Temporarily move resources off the list */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100789 list_splice_init(&bridge->windows, &resources);
790 bus->sysdata = bridge->sysdata;
791 bus->msi = bridge->msi;
792 bus->ops = bridge->ops;
793 bus->number = bus->busn_res.start = bridge->busnr;
794#ifdef CONFIG_PCI_DOMAINS_GENERIC
795 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
796#endif
797
798 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
799 if (b) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600800 /* Ignore it if we already got here via a different bridge */
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +0100801 dev_dbg(&b->dev, "bus already known\n");
802 err = -EEXIST;
803 goto free;
804 }
805
806 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
807 bridge->busnr);
808
809 err = pcibios_root_bridge_prepare(bridge);
810 if (err)
811 goto free;
812
813 err = device_register(&bridge->dev);
814 if (err)
815 put_device(&bridge->dev);
816
817 bus->bridge = get_device(&bridge->dev);
818 device_enable_async_suspend(bus->bridge);
819 pci_set_bus_of_node(bus);
820 pci_set_bus_msi_domain(bus);
821
822 if (!parent)
823 set_dev_node(bus->bridge, pcibus_to_node(bus));
824
825 bus->dev.class = &pcibus_class;
826 bus->dev.parent = bus->bridge;
827
828 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
829 name = dev_name(&bus->dev);
830
831 err = device_register(&bus->dev);
832 if (err)
833 goto unregister;
834
835 pcibios_add_bus(bus);
836
837 /* Create legacy_io and legacy_mem files for this bus */
838 pci_create_legacy_files(bus);
839
840 if (parent)
841 dev_info(parent, "PCI host bridge to bus %s\n", name);
842 else
843 pr_info("PCI host bridge to bus %s\n", name);
844
845 /* Add initial resources to the bus */
846 resource_list_for_each_entry_safe(window, n, &resources) {
847 list_move_tail(&window->node, &bridge->windows);
848 offset = window->offset;
849 res = window->res;
850
851 if (res->flags & IORESOURCE_BUS)
852 pci_bus_insert_busn_res(bus, bus->number, res->end);
853 else
854 pci_bus_add_resource(bus, res, 0);
855
856 if (offset) {
857 if (resource_type(res) == IORESOURCE_IO)
858 fmt = " (bus address [%#06llx-%#06llx])";
859 else
860 fmt = " (bus address [%#010llx-%#010llx])";
861
862 snprintf(addr, sizeof(addr), fmt,
863 (unsigned long long)(res->start - offset),
864 (unsigned long long)(res->end - offset));
865 } else
866 addr[0] = '\0';
867
868 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
869 }
870
871 down_write(&pci_bus_sem);
872 list_add_tail(&bus->node, &pci_root_buses);
873 up_write(&pci_bus_sem);
874
875 return 0;
876
877unregister:
878 put_device(&bridge->dev);
879 device_unregister(&bridge->dev);
880
881free:
882 kfree(bus);
883 return err;
884}
885
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700886static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
887 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888{
889 struct pci_bus *child;
890 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800891 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600893 /* Allocate a new bus and inherit stuff from the parent */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100894 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 if (!child)
896 return NULL;
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 child->parent = parent;
899 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200900 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200902 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600904 /*
905 * Initialize some portions of the bus device, but don't register
906 * it now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400907 */
908 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100909 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600911 /* Set up the primary, secondary and subordinate bus numbers */
Yinghai Lub918c622012-05-17 18:51:11 -0700912 child->number = child->busn_res.start = busnr;
913 child->primary = parent->busn_res.start;
914 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
Yinghai Lu4f535092013-01-21 13:20:52 -0800916 if (!bridge) {
917 child->dev.parent = parent->bridge;
918 goto add_dev;
919 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800920
921 child->self = bridge;
922 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800923 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000924 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500925 pci_set_bus_speed(child);
926
Bjorn Helgaas3e466e22017-11-30 10:58:14 -0600927 /* Set up default resource pointers and names */
Yu Zhaofde09c62008-11-22 02:39:32 +0800928 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
930 child->resource[i]->name = child->name;
931 }
932 bridge->subordinate = child;
933
Yinghai Lu4f535092013-01-21 13:20:52 -0800934add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100935 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800936 ret = device_register(&child->dev);
937 WARN_ON(ret < 0);
938
Jiang Liu10a95742013-04-12 05:44:20 +0000939 pcibios_add_bus(child);
940
Thierry Reding057bd2e2016-02-09 15:30:47 +0100941 if (child->ops->add_bus) {
942 ret = child->ops->add_bus(child);
943 if (WARN_ON(ret < 0))
944 dev_err(&child->dev, "failed to add bus: %d\n", ret);
945 }
946
Yinghai Lu4f535092013-01-21 13:20:52 -0800947 /* Create legacy_io and legacy_mem files for this bus */
948 pci_create_legacy_files(child);
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 return child;
951}
952
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400953struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
954 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955{
956 struct pci_bus *child;
957
958 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700959 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800960 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800962 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700963 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 return child;
965}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600966EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
Rajat Jainf3dbd802014-09-02 16:26:00 -0700968static void pci_enable_crs(struct pci_dev *pdev)
969{
970 u16 root_cap = 0;
971
972 /* Enable CRS Software Visibility if supported */
973 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
974 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
975 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
976 PCI_EXP_RTCTL_CRSSVE);
977}
978
Mika Westerberg1c02ea82017-10-13 21:35:44 +0300979static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
980 unsigned int available_buses);
981
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982/*
Mika Westerberg1c02ea82017-10-13 21:35:44 +0300983 * pci_scan_bridge_extend() - Scan buses behind a bridge
984 * @bus: Parent bus the bridge is on
985 * @dev: Bridge itself
986 * @max: Starting subordinate number of buses behind this bridge
987 * @available_buses: Total number of buses available for this bridge and
988 * the devices below. After the minimal bus space has
989 * been allocated the remaining buses will be
990 * distributed equally between hotplug-capable bridges.
991 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
992 * that need to be reconfigured.
993 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 * If it's a bridge, configure it and scan the bus behind it.
995 * For CardBus bridges, we don't scan behind as the devices will
996 * be handled by the bridge driver itself.
997 *
998 * We need to process bridges in two passes -- first we scan those
999 * already configured by the BIOS and after we are done with all of
1000 * them, we proceed to assigning numbers to the remaining buses in
1001 * order to avoid overlaps between old and new bus numbers.
1002 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001003static int pci_scan_bridge_extend(struct pci_bus *bus, struct pci_dev *dev,
1004 int max, unsigned int available_buses,
1005 int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
1007 struct pci_bus *child;
1008 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +01001009 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001011 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001012 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
Mika Westerbergd963f652016-06-02 11:17:13 +03001014 /*
1015 * Make sure the bridge is powered on to be able to access config
1016 * space of devices below it.
1017 */
1018 pm_runtime_get_sync(&dev->dev);
1019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001021 primary = buses & 0xFF;
1022 secondary = (buses >> 8) & 0xFF;
1023 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
Frederick Lawler7506dc72018-01-18 12:55:24 -06001025 pci_dbg(dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001026 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001028 if (!primary && (primary != bus->number) && secondary && subordinate) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001029 pci_warn(dev, "Primary bus is hard wired to 0\n");
Yinghai Lu71f6bd42012-01-30 12:25:24 +01001030 primary = bus->number;
1031 }
1032
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001033 /* Check if setup is sensible at all */
1034 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -07001035 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -06001036 secondary > subordinate)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001037 pci_info(dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
Yinghai Lu1965f662012-09-10 17:19:33 -07001038 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +11001039 broken = 1;
1040 }
1041
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001042 /*
1043 * Disable Master-Abort Mode during probing to avoid reporting of
1044 * bus errors in some architectures.
1045 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
1047 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
1048 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
1049
Rajat Jainf3dbd802014-09-02 16:26:00 -07001050 pci_enable_crs(dev);
1051
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001052 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
1053 !is_cardbus && !broken) {
1054 unsigned int cmax;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001055
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001057 * Bus already configured by firmware, process it in the
1058 * first pass and just note the configuration.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 */
1060 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001061 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
1063 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001064 * The bus might already exist for two reasons: Either we
1065 * are rescanning the bus or the bus is reachable through
1066 * more than one bridge. The second case can happen with
1067 * the i450NX chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001069 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001070 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001071 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -06001072 if (!child)
1073 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -06001074 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -07001075 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -06001076 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 }
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001080 if (cmax > subordinate)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001081 pci_warn(dev, "bridge has subordinate %02x but max busn %02x\n",
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001082 subordinate, cmax);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001083
1084 /* Subordinate should equal child->busn_res.end */
Andreas Noeverc95b0bd2014-01-23 21:59:27 +01001085 if (subordinate > max)
1086 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001088
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 /*
1090 * We need to assign a number to this bus which we always
1091 * do in the second pass.
1092 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001093 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +01001094 if (pcibios_assign_all_busses() || broken || is_cardbus)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001095
1096 /*
1097 * Temporarily disable forwarding of the
1098 * configuration cycles on all bridges in
1099 * this bus segment to avoid possible
1100 * conflicts in the second pass between two
1101 * bridges programmed with overlapping bus
1102 * ranges.
1103 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001104 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1105 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001106 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -07001107 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
1109 /* Clear errors */
1110 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1111
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001112 /*
1113 * Prevent assigning a bus number that already exists.
1114 * This can happen when a bridge is hot-plugged, so in this
1115 * case we only re-scan this bus.
1116 */
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001117 child = pci_find_bus(pci_domain_nr(bus), max+1);
1118 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001119 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001120 if (!child)
1121 goto out;
Mika Westerberga20c7f32017-10-13 21:35:43 +03001122 pci_bus_insert_busn_res(child, max+1,
1123 bus->busn_res.end);
Tiejun Chenb1a98b62011-06-02 11:02:50 +08001124 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +01001125 max++;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001126 if (available_buses)
1127 available_buses--;
1128
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 buses = (buses & 0xff000000)
1130 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -07001131 | ((unsigned int)(child->busn_res.start) << 8)
1132 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
1134 /*
1135 * yenta.c forces a secondary latency timer of 176.
1136 * Copy that behaviour here.
1137 */
1138 if (is_cardbus) {
1139 buses &= ~0xff000000;
1140 buses |= CARDBUS_LATENCY_TIMER << 24;
1141 }
Jesper Juhl7c867c82011-01-24 21:14:33 +01001142
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001143 /* We need to blast all three values with a single write */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1145
1146 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -07001147 child->bridge_ctl = bctl;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001148 max = pci_scan_child_bus_extend(child, available_buses);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 } else {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001150
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001152 * For CardBus bridges, we leave 4 bus numbers as
1153 * cards with a PCI-to-PCI bridge can be inserted
1154 * later.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001156 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001157 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -07001158 if (pci_find_bus(pci_domain_nr(bus),
1159 max+i+1))
1160 break;
Dominik Brodowski49887942005-12-08 16:53:12 +01001161 while (parent->parent) {
1162 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -07001163 (parent->busn_res.end > max) &&
1164 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +01001165 j = 1;
1166 }
1167 parent = parent->parent;
1168 }
1169 if (j) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001170
Dominik Brodowski49887942005-12-08 16:53:12 +01001171 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001172 * Often, there are two CardBus
1173 * bridges -- try to leave one
1174 * valid bus number for each one.
Dominik Brodowski49887942005-12-08 16:53:12 +01001175 */
1176 i /= 2;
1177 break;
1178 }
1179 }
Rajesh Shahcc574502005-04-28 00:25:47 -07001180 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 }
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001182
1183 /* Set subordinate bus number to its real value */
Yinghai Lubc76b732012-05-17 18:51:13 -07001184 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1186 }
1187
Gary Hadecb3576f2008-02-08 14:00:52 -08001188 sprintf(child->name,
1189 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1190 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Bernhard Kaindld55bef512007-07-30 20:35:13 +02001192 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +01001193 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -07001194 if ((child->busn_res.end > bus->busn_res.end) ||
1195 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +01001196 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -07001197 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001198 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -07001199 &child->busn_res,
1200 (bus->number > child->busn_res.end &&
1201 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -08001202 "wholly" : "partially",
1203 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -07001204 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -07001205 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +01001206 }
1207 bus = bus->parent;
1208 }
1209
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +00001210out:
1211 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1212
Mika Westerbergd963f652016-06-02 11:17:13 +03001213 pm_runtime_put(&dev->dev);
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 return max;
1216}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03001217
1218/*
1219 * pci_scan_bridge() - Scan buses behind a bridge
1220 * @bus: Parent bus the bridge is on
1221 * @dev: Bridge itself
1222 * @max: Starting subordinate number of buses behind this bridge
1223 * @pass: Either %0 (scan already configured bridges) or %1 (scan bridges
1224 * that need to be reconfigured.
1225 *
1226 * If it's a bridge, configure it and scan the bus behind it.
1227 * For CardBus bridges, we don't scan behind as the devices will
1228 * be handled by the bridge driver itself.
1229 *
1230 * We need to process bridges in two passes -- first we scan those
1231 * already configured by the BIOS and after we are done with all of
1232 * them, we proceed to assigning numbers to the remaining buses in
1233 * order to avoid overlaps between old and new bus numbers.
1234 */
1235int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1236{
1237 return pci_scan_bridge_extend(bus, dev, max, 0, pass);
1238}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001239EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240
1241/*
1242 * Read interrupt line and base address registers.
1243 * The architecture-dependent code can tweak these, of course.
1244 */
1245static void pci_read_irq(struct pci_dev *dev)
1246{
1247 unsigned char irq;
1248
KarimAllah Ahmedbe20f6b2018-01-17 19:30:29 +01001249 /* VFs are not allowed to use INTx, so skip the config reads */
1250 if (dev->is_virtfn) {
1251 dev->pin = 0;
1252 dev->irq = 0;
1253 return;
1254 }
1255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001257 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 if (irq)
1259 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1260 dev->irq = irq;
1261}
1262
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001263void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001264{
1265 int pos;
1266 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001267 int type;
1268 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001269
1270 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1271 if (!pos)
1272 return;
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001273
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001274 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001275 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001276 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001277 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1278 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001279
1280 /*
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001281 * A Root Port or a PCI-to-PCIe bridge is always the upstream end
1282 * of a Link. No PCIe component has two Links. Two Links are
1283 * connected by a Switch that has a Port on each Link and internal
1284 * logic to connect the two Ports.
Yijing Wangd0751b92015-05-21 15:05:02 +08001285 */
1286 type = pci_pcie_type(pdev);
Bjorn Helgaas51ebfc92017-01-11 09:11:53 -06001287 if (type == PCI_EXP_TYPE_ROOT_PORT ||
1288 type == PCI_EXP_TYPE_PCIE_BRIDGE)
Yijing Wangd0751b92015-05-21 15:05:02 +08001289 pdev->has_secondary_link = 1;
1290 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1291 type == PCI_EXP_TYPE_DOWNSTREAM) {
1292 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001293
1294 /*
1295 * Usually there's an upstream device (Root Port or Switch
1296 * Downstream Port), but we can't assume one exists.
1297 */
1298 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001299 pdev->has_secondary_link = 1;
1300 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001301}
1302
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001303void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001304{
Eric W. Biederman28760482009-09-09 14:09:24 -07001305 u32 reg32;
1306
Jiang Liu59875ae2012-07-24 17:20:06 +08001307 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001308 if (reg32 & PCI_EXP_SLTCAP_HPC)
1309 pdev->is_hotplug_bridge = 1;
1310}
1311
Lukas Wunner8531e282017-03-10 21:23:45 +01001312static void set_pcie_thunderbolt(struct pci_dev *dev)
1313{
1314 int vsec = 0;
1315 u32 header;
1316
1317 while ((vsec = pci_find_next_ext_capability(dev, vsec,
1318 PCI_EXT_CAP_ID_VNDR))) {
1319 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1320
1321 /* Is the device part of a Thunderbolt controller? */
1322 if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1323 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1324 dev->is_thunderbolt = 1;
1325 return;
1326 }
1327 }
1328}
1329
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001330/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001331 * pci_ext_cfg_is_aliased - Is ext config space just an alias of std config?
Alex Williamson78916b02014-05-05 14:20:51 -06001332 * @dev: PCI device
1333 *
1334 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1335 * when forwarding a type1 configuration request the bridge must check that
1336 * the extended register address field is zero. The bridge is not permitted
1337 * to forward the transactions and must handle it as an Unsupported Request.
1338 * Some bridges do not follow this rule and simply drop the extended register
1339 * bits, resulting in the standard config space being aliased, every 256
1340 * bytes across the entire configuration space. Test for this condition by
1341 * comparing the first dword of each potential alias to the vendor/device ID.
1342 * Known offenders:
1343 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1344 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1345 */
1346static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1347{
1348#ifdef CONFIG_PCI_QUIRKS
1349 int pos;
1350 u32 header, tmp;
1351
1352 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1353
1354 for (pos = PCI_CFG_SPACE_SIZE;
1355 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1356 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1357 || header != tmp)
1358 return false;
1359 }
1360
1361 return true;
1362#else
1363 return false;
1364#endif
1365}
1366
1367/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001368 * pci_cfg_space_size - Get the configuration space size of the PCI device
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001369 * @dev: PCI device
1370 *
1371 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1372 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1373 * access it. Maybe we don't have a way to generate extended config space
1374 * accesses, or the device is behind a reverse Express bridge. So we try
1375 * reading the dword at 0x100 which must either be 0 or a valid extended
1376 * capability header.
1377 */
1378static int pci_cfg_space_size_ext(struct pci_dev *dev)
1379{
1380 u32 status;
1381 int pos = PCI_CFG_SPACE_SIZE;
1382
1383 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001384 return PCI_CFG_SPACE_SIZE;
Alex Williamson78916b02014-05-05 14:20:51 -06001385 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001386 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001387
1388 return PCI_CFG_SPACE_EXP_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001389}
1390
1391int pci_cfg_space_size(struct pci_dev *dev)
1392{
1393 int pos;
1394 u32 status;
1395 u16 class;
1396
1397 class = dev->class >> 8;
1398 if (class == PCI_CLASS_BRIDGE_HOST)
1399 return pci_cfg_space_size_ext(dev);
1400
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001401 if (pci_is_pcie(dev))
1402 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001403
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001404 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1405 if (!pos)
1406 return PCI_CFG_SPACE_SIZE;
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001407
Bjorn Helgaas8e5a3952015-12-07 18:21:10 -06001408 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1409 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1410 return pci_cfg_space_size_ext(dev);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001411
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001412 return PCI_CFG_SPACE_SIZE;
1413}
1414
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001415static u32 pci_class(struct pci_dev *dev)
1416{
1417 u32 class;
1418
1419#ifdef CONFIG_PCI_IOV
1420 if (dev->is_virtfn)
1421 return dev->physfn->sriov->class;
1422#endif
1423 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
1424 return class;
1425}
1426
1427static void pci_subsystem_ids(struct pci_dev *dev, u16 *vendor, u16 *device)
1428{
1429#ifdef CONFIG_PCI_IOV
1430 if (dev->is_virtfn) {
1431 *vendor = dev->physfn->sriov->subsystem_vendor;
1432 *device = dev->physfn->sriov->subsystem_device;
1433 return;
1434 }
1435#endif
1436 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, vendor);
1437 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, device);
1438}
1439
1440static u8 pci_hdr_type(struct pci_dev *dev)
1441{
1442 u8 hdr_type;
1443
1444#ifdef CONFIG_PCI_IOV
1445 if (dev->is_virtfn)
1446 return dev->physfn->sriov->hdr_type;
1447#endif
1448 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
1449 return hdr_type;
1450}
1451
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001452#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001453
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02001454static void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001455{
1456 /*
1457 * Disable the MSI hardware to avoid screaming interrupts
1458 * during boot. This is the power on reset default so
1459 * usually this should be a noop.
1460 */
1461 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1462 if (dev->msi_cap)
1463 pci_msi_set_enable(dev, 0);
1464
1465 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1466 if (dev->msix_cap)
1467 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1468}
1469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001471 * pci_intx_mask_broken - Test PCI_COMMAND_INTX_DISABLE writability
Piotr Gregor99b3c582017-05-26 22:02:25 +01001472 * @dev: PCI device
1473 *
1474 * Test whether PCI_COMMAND_INTX_DISABLE is writable for @dev. Check this
1475 * at enumeration-time to avoid modifying PCI_COMMAND at run-time.
1476 */
1477static int pci_intx_mask_broken(struct pci_dev *dev)
1478{
1479 u16 orig, toggle, new;
1480
1481 pci_read_config_word(dev, PCI_COMMAND, &orig);
1482 toggle = orig ^ PCI_COMMAND_INTX_DISABLE;
1483 pci_write_config_word(dev, PCI_COMMAND, toggle);
1484 pci_read_config_word(dev, PCI_COMMAND, &new);
1485
1486 pci_write_config_word(dev, PCI_COMMAND, orig);
1487
1488 /*
1489 * PCI_COMMAND_INTX_DISABLE was reserved and read-only prior to PCI
1490 * r2.3, so strictly speaking, a device is not *broken* if it's not
1491 * writable. But we'll live with the misnomer for now.
1492 */
1493 if (new != toggle)
1494 return 1;
1495 return 0;
1496}
1497
1498/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001499 * pci_setup_device - Fill in class and map information of a device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 * @dev: the device structure to fill
1501 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001502 * Initialize the device structure with information about the device's
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001503 * vendor,class,memory and IO-space addresses, IRQ lines etc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001505 * Returns 0 on success and negative if unknown type of device (not normal,
1506 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001508int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509{
1510 u32 class;
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001511 u16 cmd;
Yu Zhao480b93b2009-03-20 11:25:14 +08001512 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001513 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001514 struct pci_bus_region region;
1515 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001516
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001517 hdr_type = pci_hdr_type(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001518
1519 dev->sysdata = dev->bus->sysdata;
1520 dev->dev.parent = dev->bus->bridge;
1521 dev->dev.bus = &pci_bus_type;
1522 dev->hdr_type = hdr_type & 0x7f;
1523 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001524 dev->error_state = pci_channel_io_normal;
1525 set_pcie_port_type(dev);
1526
Yijing Wang017ffe62015-07-17 17:16:32 +08001527 pci_dev_assign_slot(dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001528
1529 /*
1530 * Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1531 * set this higher, assuming the system even supports it.
1532 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001533 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001535 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1536 dev->bus->number, PCI_SLOT(dev->devfn),
1537 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001539 class = pci_class(dev);
1540
Auke Kokb8a3a522007-06-08 15:46:30 -07001541 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001542 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
Frederick Lawler7506dc72018-01-18 12:55:24 -06001544 pci_printk(KERN_DEBUG, dev, "[%04x:%04x] type %02x class %#08x\n",
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001545 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001547 /* Need to have dev->class ready */
Yu Zhao853346e2009-03-21 22:05:11 +08001548 dev->cfg_size = pci_cfg_space_size(dev);
1549
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001550 /* Need to have dev->cfg_size ready */
Lukas Wunner8531e282017-03-10 21:23:45 +01001551 set_pcie_thunderbolt(dev);
1552
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001554 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
1556 /* Early fixups, before probing the BARs */
1557 pci_fixup_device(pci_fixup_early, dev);
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001558
1559 /* Device class may be changed after fixup */
Yu Zhaof79b1b12009-05-28 00:25:05 +08001560 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001562 if (dev->non_compliant_bars) {
1563 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1564 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001565 pci_info(dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
Bjorn Helgaasb84106b2016-02-25 14:35:57 -06001566 cmd &= ~PCI_COMMAND_IO;
1567 cmd &= ~PCI_COMMAND_MEMORY;
1568 pci_write_config_word(dev, PCI_COMMAND, cmd);
1569 }
1570 }
1571
Piotr Gregor99b3c582017-05-26 22:02:25 +01001572 dev->broken_intx_masking = pci_intx_mask_broken(dev);
1573
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 switch (dev->hdr_type) { /* header type */
1575 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1576 if (class == PCI_CLASS_BRIDGE_PCI)
1577 goto bad;
1578 pci_read_irq(dev);
1579 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
KarimAllah Ahmedcf0921b2018-03-19 21:06:00 +01001580
1581 pci_subsystem_ids(dev, &dev->subsystem_vendor, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001582
1583 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001584 * Do the ugly legacy mode stuff here rather than broken chip
1585 * quirk code. Legacy mode ATA controllers have fixed
1586 * addresses. These are not always echoed in BAR0-3, and
1587 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001588 */
1589 if (class == PCI_CLASS_STORAGE_IDE) {
1590 u8 progif;
1591 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1592 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001593 region.start = 0x1F0;
1594 region.end = 0x1F7;
1595 res = &dev->resource[0];
1596 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001597 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001598 pci_info(dev, "legacy IDE quirk: reg 0x10: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001599 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001600 region.start = 0x3F6;
1601 region.end = 0x3F6;
1602 res = &dev->resource[1];
1603 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001604 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001605 pci_info(dev, "legacy IDE quirk: reg 0x14: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001606 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001607 }
1608 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001609 region.start = 0x170;
1610 region.end = 0x177;
1611 res = &dev->resource[2];
1612 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001613 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001614 pci_info(dev, "legacy IDE quirk: reg 0x18: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001615 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001616 region.start = 0x376;
1617 region.end = 0x376;
1618 res = &dev->resource[3];
1619 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001620 pcibios_bus_to_resource(dev->bus, res, &region);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001621 pci_info(dev, "legacy IDE quirk: reg 0x1c: %pR\n",
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001622 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001623 }
1624 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 break;
1626
1627 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1628 if (class != PCI_CLASS_BRIDGE_PCI)
1629 goto bad;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001630
1631 /*
1632 * The PCI-to-PCI bridge spec requires that subtractive
1633 * decoding (i.e. transparent) bridge must have programming
1634 * interface code of 0x01.
1635 */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001636 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 dev->transparent = ((dev->class & 0xff) == 1);
1638 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001639 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001640 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1641 if (pos) {
1642 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1643 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1644 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 break;
1646
1647 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1648 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1649 goto bad;
1650 pci_read_irq(dev);
1651 pci_read_bases(dev, 1, 0);
1652 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1653 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1654 break;
1655
1656 default: /* unknown header */
Frederick Lawler7506dc72018-01-18 12:55:24 -06001657 pci_err(dev, "unknown header type %02x, ignoring device\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001658 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001659 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661 bad:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001662 pci_err(dev, "ignoring class %#08x (doesn't match header type %02x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001663 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001664 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 }
1666
1667 /* We found a fine healthy device, go go go... */
1668 return 0;
1669}
1670
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001671static void pci_configure_mps(struct pci_dev *dev)
1672{
1673 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001674 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001675
1676 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1677 return;
1678
1679 mps = pcie_get_mps(dev);
1680 p_mps = pcie_get_mps(bridge);
1681
1682 if (mps == p_mps)
1683 return;
1684
1685 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001686 pci_warn(dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001687 mps, pci_name(bridge), p_mps);
1688 return;
1689 }
Keith Busch27d868b2015-08-24 08:48:16 -05001690
1691 /*
1692 * Fancier MPS configuration is done later by
1693 * pcie_bus_configure_settings()
1694 */
1695 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1696 return;
1697
1698 rc = pcie_set_mps(dev, p_mps);
1699 if (rc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001700 pci_warn(dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
Keith Busch27d868b2015-08-24 08:48:16 -05001701 p_mps);
1702 return;
1703 }
1704
Frederick Lawler7506dc72018-01-18 12:55:24 -06001705 pci_info(dev, "Max Payload Size set to %d (was %d, max %d)\n",
Keith Busch27d868b2015-08-24 08:48:16 -05001706 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001707}
1708
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001709static struct hpp_type0 pci_default_type0 = {
1710 .revision = 1,
1711 .cache_line_size = 8,
1712 .latency_timer = 0x40,
1713 .enable_serr = 0,
1714 .enable_perr = 0,
1715};
1716
1717static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1718{
1719 u16 pci_cmd, pci_bctl;
1720
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001721 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001722 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001723
1724 if (hpp->revision > 1) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001725 pci_warn(dev, "PCI settings rev %d not supported; using defaults\n",
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001726 hpp->revision);
1727 hpp = &pci_default_type0;
1728 }
1729
1730 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1731 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1732 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1733 if (hpp->enable_serr)
1734 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001735 if (hpp->enable_perr)
1736 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001737 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1738
1739 /* Program bridge control value */
1740 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1741 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1742 hpp->latency_timer);
1743 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1744 if (hpp->enable_serr)
1745 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001746 if (hpp->enable_perr)
1747 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001748 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1749 }
1750}
1751
1752static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1753{
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001754 int pos;
1755
1756 if (!hpp)
1757 return;
1758
1759 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1760 if (!pos)
1761 return;
1762
Frederick Lawler7506dc72018-01-18 12:55:24 -06001763 pci_warn(dev, "PCI-X settings not supported\n");
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001764}
1765
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001766static bool pcie_root_rcb_set(struct pci_dev *dev)
1767{
1768 struct pci_dev *rp = pcie_find_root_port(dev);
1769 u16 lnkctl;
1770
1771 if (!rp)
1772 return false;
1773
1774 pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
1775 if (lnkctl & PCI_EXP_LNKCTL_RCB)
1776 return true;
1777
1778 return false;
1779}
1780
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001781static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1782{
1783 int pos;
1784 u32 reg32;
1785
1786 if (!hpp)
1787 return;
1788
Bjorn Helgaas977509f2017-01-02 14:04:24 -06001789 if (!pci_is_pcie(dev))
1790 return;
1791
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001792 if (hpp->revision > 1) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001793 pci_warn(dev, "PCIe settings rev %d not supported\n",
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001794 hpp->revision);
1795 return;
1796 }
1797
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001798 /*
1799 * Don't allow _HPX to change MPS or MRRS settings. We manage
1800 * those to make sure they're consistent with the rest of the
1801 * platform.
1802 */
1803 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1804 PCI_EXP_DEVCTL_READRQ;
1805 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1806 PCI_EXP_DEVCTL_READRQ);
1807
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001808 /* Initialize Device Control Register */
1809 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1810 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1811
1812 /* Initialize Link Control Register */
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001813 if (pcie_cap_has_lnkctl(dev)) {
1814
1815 /*
1816 * If the Root Port supports Read Completion Boundary of
1817 * 128, set RCB to 128. Otherwise, clear it.
1818 */
1819 hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
1820 hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
1821 if (pcie_root_rcb_set(dev))
1822 hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;
1823
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001824 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1825 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
Johannes Thumshirne42010d2016-11-23 10:56:28 -06001826 }
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001827
1828 /* Find Advanced Error Reporting Enhanced Capability */
1829 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1830 if (!pos)
1831 return;
1832
1833 /* Initialize Uncorrectable Error Mask Register */
1834 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1835 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1836 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1837
1838 /* Initialize Uncorrectable Error Severity Register */
1839 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1840 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1841 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1842
1843 /* Initialize Correctable Error Mask Register */
1844 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1845 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1846 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1847
1848 /* Initialize Advanced Error Capabilities and Control Register */
1849 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1850 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06001851
Bjorn Helgaas675734b2017-03-21 13:01:30 -05001852 /* Don't enable ECRC generation or checking if unsupported */
1853 if (!(reg32 & PCI_ERR_CAP_ECRC_GENC))
1854 reg32 &= ~PCI_ERR_CAP_ECRC_GENE;
1855 if (!(reg32 & PCI_ERR_CAP_ECRC_CHKC))
1856 reg32 &= ~PCI_ERR_CAP_ECRC_CHKE;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001857 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1858
1859 /*
1860 * FIXME: The following two registers are not supported yet.
1861 *
1862 * o Secondary Uncorrectable Error Severity Register
1863 * o Secondary Uncorrectable Error Mask Register
1864 */
1865}
1866
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001867int pci_configure_extended_tags(struct pci_dev *dev, void *ign)
Sinan Kaya60db3a42017-01-20 09:16:51 -05001868{
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001869 struct pci_host_bridge *host;
1870 u32 cap;
1871 u16 ctl;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001872 int ret;
1873
1874 if (!pci_is_pcie(dev))
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001875 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001876
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001877 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sinan Kaya60db3a42017-01-20 09:16:51 -05001878 if (ret)
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001879 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001880
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001881 if (!(cap & PCI_EXP_DEVCAP_EXT_TAG))
1882 return 0;
1883
1884 ret = pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
1885 if (ret)
1886 return 0;
1887
1888 host = pci_find_host_bridge(dev->bus);
1889 if (!host)
1890 return 0;
1891
1892 /*
1893 * If some device in the hierarchy doesn't handle Extended Tags
1894 * correctly, make sure they're disabled.
1895 */
1896 if (host->no_ext_tags) {
1897 if (ctl & PCI_EXP_DEVCTL_EXT_TAG) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001898 pci_info(dev, "disabling Extended Tags\n");
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001899 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
1900 PCI_EXP_DEVCTL_EXT_TAG);
1901 }
1902 return 0;
1903 }
1904
1905 if (!(ctl & PCI_EXP_DEVCTL_EXT_TAG)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001906 pci_info(dev, "enabling Extended Tags\n");
Sinan Kaya60db3a42017-01-20 09:16:51 -05001907 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
1908 PCI_EXP_DEVCTL_EXT_TAG);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001909 }
1910 return 0;
Sinan Kaya60db3a42017-01-20 09:16:51 -05001911}
1912
dingtianhonga99b6462017-08-15 11:23:23 +08001913/**
1914 * pcie_relaxed_ordering_enabled - Probe for PCIe relaxed ordering enable
1915 * @dev: PCI device to query
1916 *
1917 * Returns true if the device has enabled relaxed ordering attribute.
1918 */
1919bool pcie_relaxed_ordering_enabled(struct pci_dev *dev)
1920{
1921 u16 v;
1922
1923 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &v);
1924
1925 return !!(v & PCI_EXP_DEVCTL_RELAX_EN);
1926}
1927EXPORT_SYMBOL(pcie_relaxed_ordering_enabled);
1928
1929static void pci_configure_relaxed_ordering(struct pci_dev *dev)
1930{
1931 struct pci_dev *root;
1932
1933 /* PCI_EXP_DEVICE_RELAX_EN is RsvdP in VFs */
1934 if (dev->is_virtfn)
1935 return;
1936
1937 if (!pcie_relaxed_ordering_enabled(dev))
1938 return;
1939
1940 /*
1941 * For now, we only deal with Relaxed Ordering issues with Root
1942 * Ports. Peer-to-Peer DMA is another can of worms.
1943 */
1944 root = pci_find_pcie_root_port(dev);
1945 if (!root)
1946 return;
1947
1948 if (root->dev_flags & PCI_DEV_FLAGS_NO_RELAXED_ORDERING) {
1949 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL,
1950 PCI_EXP_DEVCTL_RELAX_EN);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001951 pci_info(dev, "Relaxed Ordering disabled because the Root Port didn't support it\n");
dingtianhonga99b6462017-08-15 11:23:23 +08001952 }
1953}
1954
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06001955static void pci_configure_ltr(struct pci_dev *dev)
1956{
1957#ifdef CONFIG_PCIEASPM
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05001958 struct pci_host_bridge *host = pci_find_host_bridge(dev->bus);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06001959 u32 cap;
1960 struct pci_dev *bridge;
1961
Bjorn Helgaasaf8bb9f2018-04-17 10:58:09 -05001962 if (!host->native_ltr)
1963 return;
1964
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06001965 if (!pci_is_pcie(dev))
1966 return;
1967
1968 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
1969 if (!(cap & PCI_EXP_DEVCAP2_LTR))
1970 return;
1971
1972 /*
1973 * Software must not enable LTR in an Endpoint unless the Root
1974 * Complex and all intermediate Switches indicate support for LTR.
1975 * PCIe r3.1, sec 6.18.
1976 */
1977 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
1978 dev->ltr_path = 1;
1979 else {
1980 bridge = pci_upstream_bridge(dev);
1981 if (bridge && bridge->ltr_path)
1982 dev->ltr_path = 1;
1983 }
1984
1985 if (dev->ltr_path)
1986 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
1987 PCI_EXP_DEVCTL2_LTR_EN);
1988#endif
1989}
1990
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001991static void pci_configure_device(struct pci_dev *dev)
1992{
1993 struct hotplug_params hpp;
1994 int ret;
1995
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001996 pci_configure_mps(dev);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04001997 pci_configure_extended_tags(dev, NULL);
dingtianhonga99b6462017-08-15 11:23:23 +08001998 pci_configure_relaxed_ordering(dev);
Bjorn Helgaasc46fd352017-11-28 16:43:50 -06001999 pci_configure_ltr(dev);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05002000
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002001 memset(&hpp, 0, sizeof(hpp));
2002 ret = pci_get_hp_params(dev, &hpp);
2003 if (ret)
2004 return;
2005
2006 program_hpp_type2(dev, hpp.t2);
2007 program_hpp_type1(dev, hpp.t1);
2008 program_hpp_type0(dev, hpp.t0);
2009}
2010
Zhao, Yu201de562008-10-13 19:49:55 +08002011static void pci_release_capabilities(struct pci_dev *dev)
2012{
2013 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002014 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08002015 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002016}
2017
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002019 * pci_release_dev - Free a PCI device structure when all users of it are
2020 * finished
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 * @dev: device that's been disconnected
2022 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002023 * Will be called only by the device core when all users of this PCI device are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024 * done.
2025 */
2026static void pci_release_dev(struct device *dev)
2027{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002028 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029
Rafael J. Wysocki04480092014-02-01 15:38:29 +01002030 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002031 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002032 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002033 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08002034 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06002035 kfree(pci_dev->driver_override);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01002036 kfree(pci_dev->dma_alias_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 kfree(pci_dev);
2038}
2039
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002040struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10002041{
2042 struct pci_dev *dev;
2043
2044 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
2045 if (!dev)
2046 return NULL;
2047
Michael Ellerman65891212007-04-05 17:19:08 +10002048 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00002049 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002050 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10002051
2052 return dev;
2053}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08002054EXPORT_SYMBOL(pci_alloc_dev);
2055
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002056static bool pci_bus_crs_vendor_id(u32 l)
2057{
2058 return (l & 0xffff) == 0x0001;
2059}
2060
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002061static bool pci_bus_wait_crs(struct pci_bus *bus, int devfn, u32 *l,
2062 int timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08002063{
2064 int delay = 1;
2065
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002066 if (!pci_bus_crs_vendor_id(*l))
2067 return true; /* not a CRS completion */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002068
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002069 if (!timeout)
2070 return false; /* CRS, but caller doesn't want to wait */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002071
Rajat Jain89665a6a2014-09-08 14:19:49 -07002072 /*
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002073 * We got the reserved Vendor ID that indicates a completion with
2074 * Configuration Request Retry Status (CRS). Retry until we get a
2075 * valid Vendor ID or we time out.
Rajat Jain89665a6a2014-09-08 14:19:49 -07002076 */
Sinan Kaya62bc6a62017-08-29 14:45:44 -05002077 while (pci_bus_crs_vendor_id(*l)) {
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002078 if (delay > timeout) {
Sinan Kayae78e6612017-08-29 14:45:45 -05002079 pr_warn("pci %04x:%02x:%02x.%d: not ready after %dms; giving up\n",
2080 pci_domain_nr(bus), bus->number,
2081 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2082
Yinghai Luefdc87d2012-01-27 10:55:10 -08002083 return false;
2084 }
Sinan Kayae78e6612017-08-29 14:45:45 -05002085 if (delay >= 1000)
2086 pr_info("pci %04x:%02x:%02x.%d: not ready after %dms; waiting\n",
2087 pci_domain_nr(bus), bus->number,
2088 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
Bjorn Helgaas9f982752017-08-29 14:45:43 -05002089
2090 msleep(delay);
2091 delay *= 2;
2092
2093 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2094 return false;
Yinghai Luefdc87d2012-01-27 10:55:10 -08002095 }
2096
Sinan Kayae78e6612017-08-29 14:45:45 -05002097 if (delay >= 1000)
2098 pr_info("pci %04x:%02x:%02x.%d: ready after %dms\n",
2099 pci_domain_nr(bus), bus->number,
2100 PCI_SLOT(devfn), PCI_FUNC(devfn), delay - 1);
2101
Yinghai Luefdc87d2012-01-27 10:55:10 -08002102 return true;
2103}
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002104
2105bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
2106 int timeout)
2107{
Yinghai Luefdc87d2012-01-27 10:55:10 -08002108 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
2109 return false;
2110
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002111 /* Some broken boards return 0 or ~0 if a slot is empty: */
Yinghai Luefdc87d2012-01-27 10:55:10 -08002112 if (*l == 0xffffffff || *l == 0x00000000 ||
2113 *l == 0x0000ffff || *l == 0xffff0000)
2114 return false;
2115
Sinan Kaya6a802ef2017-08-29 14:45:44 -05002116 if (pci_bus_crs_vendor_id(*l))
2117 return pci_bus_wait_crs(bus, devfn, l, timeout);
Yinghai Luefdc87d2012-01-27 10:55:10 -08002118
2119 return true;
2120}
2121EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
2122
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002124 * Read the config data for a PCI device, sanity-check it,
2125 * and fill in the dev structure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07002127static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128{
2129 struct pci_dev *dev;
2130 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131
Yinghai Luefdc87d2012-01-27 10:55:10 -08002132 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 return NULL;
2134
Gu Zheng8b1fce02013-05-25 21:48:31 +08002135 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 if (!dev)
2137 return NULL;
2138
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 dev->vendor = l & 0xffff;
2141 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002143 pci_set_of_node(dev);
2144
Yu Zhao480b93b2009-03-20 11:25:14 +08002145 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08002146 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 kfree(dev);
2148 return NULL;
2149 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002150
2151 return dev;
2152}
2153
Zhao, Yu201de562008-10-13 19:49:55 +08002154static void pci_init_capabilities(struct pci_dev *dev)
2155{
Sean O. Stalley938174e2015-10-29 17:35:39 -05002156 /* Enhanced Allocation */
2157 pci_ea_init(dev);
2158
Guilherme G. Piccolie80e7edc2015-10-21 12:17:35 -02002159 /* Setup MSI caps & disable MSI/MSI-X interrupts */
2160 pci_msi_setup_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08002161
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002162 /* Buffers for saving PCIe and PCI-X capabilities */
2163 pci_allocate_cap_save_buffers(dev);
2164
Zhao, Yu201de562008-10-13 19:49:55 +08002165 /* Power Management */
2166 pci_pm_init(dev);
2167
2168 /* Vital Product Data */
Bjorn Helgaasf1cd93f2016-02-22 13:58:37 -06002169 pci_vpd_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08002170
2171 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08002172 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08002173
2174 /* Single Root I/O Virtualization */
2175 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002176
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05002177 /* Address Translation Services */
2178 pci_ats_init(dev);
2179
Allen Kayae21ee62009-10-07 10:27:17 -07002180 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08002181 pci_enable_acs(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05002182
Jonathan Yong9bb04a02016-06-11 14:13:38 -05002183 /* Precision Time Measurement */
2184 pci_ptm_init(dev);
Bjorn Helgaas4dc2db02016-10-03 09:42:57 -05002185
Keith Busch66b80802016-09-27 16:23:34 -04002186 /* Advanced Error Reporting */
2187 pci_aer_init(dev);
Bjorn Helgaas5b0764c2018-02-16 10:55:38 -06002188
2189 if (pci_probe_reset_function(dev) == 0)
2190 dev->reset_fn = 1;
Zhao, Yu201de562008-10-13 19:49:55 +08002191}
2192
Marc Zyngier098259e2015-10-02 10:19:32 +01002193/*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002194 * This is the equivalent of pci_host_bridge_msi_domain() that acts on
Marc Zyngier098259e2015-10-02 10:19:32 +01002195 * devices. Firmware interfaces that can select the MSI domain on a
2196 * per-device basis should be called from here.
2197 */
2198static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
2199{
2200 struct irq_domain *d;
2201
2202 /*
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002203 * If a domain has been set through the pcibios_add_device()
Marc Zyngier098259e2015-10-02 10:19:32 +01002204 * callback, then this is the one (platform code knows best).
2205 */
2206 d = dev_get_msi_domain(&dev->dev);
2207 if (d)
2208 return d;
2209
Marc Zyngier54fa97e2015-10-02 14:43:06 +01002210 /*
2211 * Let's see if we have a firmware interface able to provide
2212 * the domain.
2213 */
2214 d = pci_msi_get_device_domain(dev);
2215 if (d)
2216 return d;
2217
Marc Zyngier098259e2015-10-02 10:19:32 +01002218 return NULL;
2219}
2220
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002221static void pci_set_msi_domain(struct pci_dev *dev)
2222{
Marc Zyngier098259e2015-10-02 10:19:32 +01002223 struct irq_domain *d;
2224
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002225 /*
Marc Zyngier098259e2015-10-02 10:19:32 +01002226 * If the platform or firmware interfaces cannot supply a
2227 * device-specific MSI domain, then inherit the default domain
2228 * from the host bridge itself.
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002229 */
Marc Zyngier098259e2015-10-02 10:19:32 +01002230 d = pci_dev_msi_domain(dev);
2231 if (!d)
2232 d = dev_get_msi_domain(&dev->bus->dev);
2233
2234 dev_set_msi_domain(&dev->dev, d);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002235}
2236
Sam Ravnborg96bde062007-03-26 21:53:30 -08002237void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002238{
Yinghai Lu4f535092013-01-21 13:20:52 -08002239 int ret;
2240
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06002241 pci_configure_device(dev);
2242
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 device_initialize(&dev->dev);
2244 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245
Yinghai Lu7629d192013-01-21 13:20:44 -08002246 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002248 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 dev->dev.coherent_dma_mask = 0xffffffffull;
2250
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002251 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08002252 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08002253
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 /* Fix up broken headers */
2255 pci_fixup_device(pci_fixup_header, dev);
2256
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002257 /* Moved out from quirk header fixup code */
Yinghai Lu2069ecf2012-02-15 21:40:31 -08002258 pci_reassigndev_resource_alignment(dev);
2259
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002260 /* Clear the state_saved flag */
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02002261 dev->state_saved = false;
2262
Zhao, Yu201de562008-10-13 19:49:55 +08002263 /* Initialize various capabilities */
2264 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002265
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 /*
2267 * Add the device to our list of discovered devices
2268 * and the bus list for fixup functions, etc.
2269 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08002270 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08002272 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08002273
Yinghai Lu4f535092013-01-21 13:20:52 -08002274 ret = pcibios_add_device(dev);
2275 WARN_ON(ret < 0);
2276
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002277 /* Set up MSI IRQ domain */
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002278 pci_set_msi_domain(dev);
2279
Yinghai Lu4f535092013-01-21 13:20:52 -08002280 /* Notifier could use PCI capabilities */
2281 dev->match_driver = false;
2282 ret = device_add(&dev->dev);
2283 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002284}
2285
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002286struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002287{
2288 struct pci_dev *dev;
2289
Trent Piepho90bdb312009-03-20 14:56:00 -06002290 dev = pci_get_slot(bus, devfn);
2291 if (dev) {
2292 pci_dev_put(dev);
2293 return dev;
2294 }
2295
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002296 dev = pci_scan_device(bus, devfn);
2297 if (!dev)
2298 return NULL;
2299
2300 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301
2302 return dev;
2303}
Adrian Bunkb73e9682007-11-21 15:07:11 -08002304EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002306static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002307{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002308 int pos;
2309 u16 cap = 0;
2310 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002311
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002312 if (pci_ari_enabled(bus)) {
2313 if (!dev)
2314 return 0;
2315 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
2316 if (!pos)
2317 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002318
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002319 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2320 next_fn = PCI_ARI_CAP_NFN(cap);
2321 if (next_fn <= fn)
2322 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002323
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002324 return next_fn;
2325 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002326
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002327 /* dev may be NULL for non-contiguous multifunction devices */
2328 if (!dev || dev->multifunction)
2329 return (fn + 1) % 8;
2330
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002331 return 0;
2332}
2333
2334static int only_one_child(struct pci_bus *bus)
2335{
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002336 struct pci_dev *bridge = bus->self;
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002337
2338 /*
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002339 * Systems with unusual topologies set PCI_SCAN_ALL_PCIE_DEVS so
2340 * we scan for all possible devices, not just Device 0.
Bjorn Helgaas5bbe0292016-02-05 14:57:47 -06002341 */
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002342 if (pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
2343 return 0;
2344
2345 /*
2346 * A PCIe Downstream Port normally leads to a Link with only Device
2347 * 0 on it (PCIe spec r3.1, sec 7.3.1). As an optimization, scan
2348 * only for Device 0 in that situation.
2349 *
2350 * Checking has_secondary_link is a hack to identify Downstream
2351 * Ports because sometimes Switches are configured such that the
2352 * PCIe Port Type labels are backwards.
2353 */
2354 if (bridge && pci_is_pcie(bridge) && bridge->has_secondary_link)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002355 return 1;
Bjorn Helgaasd57f0b82017-11-30 15:22:39 -06002356
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002357 return 0;
2358}
2359
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002361 * pci_scan_slot - Scan a PCI slot on a bus for devices
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362 * @bus: PCI bus to scan
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002363 * @devfn: slot number to scan (must have zero function)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364 *
2365 * Scan a PCI slot on the specified PCI bus for devices, adding
2366 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08002367 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002368 *
2369 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08002371int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002373 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002374 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002375
2376 if (only_one_child(bus) && (devfn > 0))
2377 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002379 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07002380 if (!dev)
2381 return 0;
2382 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06002383 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384
Yijing Wangb1bd58e2013-01-25 09:12:31 -07002385 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05002386 dev = pci_scan_single_device(bus, devfn + fn);
2387 if (dev) {
2388 if (!dev->is_added)
2389 nr++;
2390 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391 }
2392 }
Shaohua Li7d715a62008-02-25 09:46:41 +08002393
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002394 /* Only one slot has PCIe device */
Shaohua Li149e1632008-07-23 10:32:31 +08002395 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08002396 pcie_aspm_init_link_state(bus->self);
2397
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398 return nr;
2399}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002400EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401
Jon Masonb03e7492011-07-20 15:20:54 -05002402static int pcie_find_smpss(struct pci_dev *dev, void *data)
2403{
2404 u8 *smpss = data;
2405
2406 if (!pci_is_pcie(dev))
2407 return 0;
2408
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002409 /*
2410 * We don't have a way to change MPS settings on devices that have
2411 * drivers attached. A hot-added device might support only the minimum
2412 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2413 * where devices may be hot-added, we limit the fabric MPS to 128 so
2414 * hot-added devices will work correctly.
2415 *
2416 * However, if we hot-add a device to a slot directly below a Root
2417 * Port, it's impossible for there to be other existing devices below
2418 * the port. We don't limit the MPS in this case because we can
2419 * reconfigure MPS on both the Root Port and the hot-added device,
2420 * and there are no other devices involved.
2421 *
2422 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05002423 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08002424 if (dev->is_hotplug_bridge &&
2425 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05002426 *smpss = 0;
2427
2428 if (*smpss > dev->pcie_mpss)
2429 *smpss = dev->pcie_mpss;
2430
2431 return 0;
2432}
2433
2434static void pcie_write_mps(struct pci_dev *dev, int mps)
2435{
Jon Mason62f392e2011-10-14 14:56:14 -05002436 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05002437
2438 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05002439 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05002440
Yijing Wang62f87c02012-07-24 17:20:03 +08002441 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2442 dev->bus->self)
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002443
2444 /*
2445 * For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05002446 * downstream communication will never be larger than
2447 * the MRRS. So, the MPS only needs to be configured
2448 * for the upstream communication. This being the case,
2449 * walk from the top down and set the MPS of the child
2450 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05002451 *
2452 * Configure the device MPS with the smaller of the
2453 * device MPSS or the bridge MPS (which is assumed to be
2454 * properly configured at this point to the largest
2455 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05002456 */
Jon Mason62f392e2011-10-14 14:56:14 -05002457 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05002458 }
2459
2460 rc = pcie_set_mps(dev, mps);
2461 if (rc)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002462 pci_err(dev, "Failed attempting to set the MPS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002463}
2464
Jon Mason62f392e2011-10-14 14:56:14 -05002465static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05002466{
Jon Mason62f392e2011-10-14 14:56:14 -05002467 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05002468
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002469 /*
2470 * In the "safe" case, do not configure the MRRS. There appear to be
Jon Masoned2888e2011-09-08 16:41:18 -05002471 * issues with setting MRRS to 0 on a number of devices.
2472 */
Jon Masoned2888e2011-09-08 16:41:18 -05002473 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2474 return;
Jon Masonb03e7492011-07-20 15:20:54 -05002475
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002476 /*
2477 * For max performance, the MRRS must be set to the largest supported
Jon Masoned2888e2011-09-08 16:41:18 -05002478 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05002479 * device or the bus can support. This should already be properly
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002480 * configured by a prior call to pcie_write_mps().
Jon Masoned2888e2011-09-08 16:41:18 -05002481 */
Jon Mason62f392e2011-10-14 14:56:14 -05002482 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002483
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002484 /*
2485 * MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05002486 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05002487 * If the MRRS value provided is not acceptable (e.g., too large),
2488 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002489 */
Jon Masonb03e7492011-07-20 15:20:54 -05002490 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2491 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05002492 if (!rc)
2493 break;
Jon Masonb03e7492011-07-20 15:20:54 -05002494
Frederick Lawler7506dc72018-01-18 12:55:24 -06002495 pci_warn(dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002496 mrrs /= 2;
2497 }
Jon Mason62f392e2011-10-14 14:56:14 -05002498
2499 if (mrrs < 128)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002500 pci_err(dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05002501}
2502
2503static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2504{
Jon Masona513a99a72011-10-14 14:56:16 -05002505 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05002506
2507 if (!pci_is_pcie(dev))
2508 return 0;
2509
Keith Busch27d868b2015-08-24 08:48:16 -05002510 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2511 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08002512 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08002513
Jon Masona513a99a72011-10-14 14:56:16 -05002514 mps = 128 << *(u8 *)data;
2515 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002516
2517 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05002518 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05002519
Frederick Lawler7506dc72018-01-18 12:55:24 -06002520 pci_info(dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04002521 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a99a72011-10-14 14:56:16 -05002522 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05002523
2524 return 0;
2525}
2526
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002527/*
2528 * pcie_bus_configure_settings() requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05002529 * parents then children fashion. If this changes, then this code will not
2530 * work as designed.
2531 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002532void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05002533{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06002534 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05002535
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002536 if (!bus->self)
2537 return;
2538
Jon Masonb03e7492011-07-20 15:20:54 -05002539 if (!pci_is_pcie(bus->self))
2540 return;
2541
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002542 /*
2543 * FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08002544 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05002545 * simply force the MPS of the entire system to the smallest possible.
2546 */
2547 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2548 smpss = 0;
2549
Jon Masonb03e7492011-07-20 15:20:54 -05002550 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08002551 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05002552
Jon Masonb03e7492011-07-20 15:20:54 -05002553 pcie_find_smpss(bus->self, &smpss);
2554 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2555 }
2556
2557 pcie_bus_configure_set(bus->self, &smpss);
2558 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2559}
Jon Masondebc3b72011-08-02 00:01:18 -05002560EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05002561
Palmer Dabbeltbccf90d2017-06-23 18:50:42 -07002562/*
2563 * Called after each bus is probed, but before its children are examined. This
2564 * is marked as __weak because multiple architectures define it.
2565 */
2566void __weak pcibios_fixup_bus(struct pci_bus *bus)
2567{
2568 /* nothing to do, expected to be removed in the future */
2569}
2570
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002571/**
2572 * pci_scan_child_bus_extend() - Scan devices below a bus
2573 * @bus: Bus to scan for devices
2574 * @available_buses: Total number of buses available (%0 does not try to
2575 * extend beyond the minimal)
2576 *
2577 * Scans devices below @bus including subordinate buses. Returns new
2578 * subordinate number including all the found devices. Passing
2579 * @available_buses causes the remaining bus space to be distributed
2580 * equally between hotplug-capable bridges to allow future extension of the
2581 * hierarchy.
2582 */
2583static unsigned int pci_scan_child_bus_extend(struct pci_bus *bus,
2584 unsigned int available_buses)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585{
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002586 unsigned int used_buses, normal_bridges = 0, hotplug_bridges = 0;
2587 unsigned int start = bus->busn_res.start;
Jan Kiszka690f4302018-03-07 08:39:13 +01002588 unsigned int devfn, fn, cmax, max = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589 struct pci_dev *dev;
Jan Kiszka690f4302018-03-07 08:39:13 +01002590 int nr_devs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002592 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593
2594 /* Go find them, Rover! */
Jan Kiszka690f4302018-03-07 08:39:13 +01002595 for (devfn = 0; devfn < 256; devfn += 8) {
2596 nr_devs = pci_scan_slot(bus, devfn);
2597
2598 /*
2599 * The Jailhouse hypervisor may pass individual functions of a
2600 * multi-function device to a guest without passing function 0.
2601 * Look for them as well.
2602 */
2603 if (jailhouse_paravirt() && nr_devs == 0) {
2604 for (fn = 1; fn < 8; fn++) {
2605 dev = pci_scan_single_device(bus, devfn + fn);
2606 if (dev)
2607 dev->multifunction = 1;
2608 }
2609 }
2610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002612 /* Reserve buses for SR-IOV capability */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002613 used_buses = pci_iov_bus_range(bus);
2614 max += used_buses;
Yu Zhaoa28724b2009-03-20 11:25:13 +08002615
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616 /*
2617 * After performing arch-dependent fixup of the bus, look behind
2618 * all PCI-to-PCI bridges on this bus.
2619 */
Alex Chiang74710de2009-03-20 14:56:10 -06002620 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002621 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06002622 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00002623 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06002624 }
2625
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002626 /*
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002627 * Calculate how many hotplug bridges and normal bridges there
2628 * are on this bus. We will distribute the additional available
2629 * buses between hotplug bridges.
2630 */
2631 for_each_pci_bridge(dev, bus) {
2632 if (dev->is_hotplug_bridge)
2633 hotplug_bridges++;
2634 else
2635 normal_bridges++;
2636 }
2637
2638 /*
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002639 * Scan bridges that are already configured. We don't touch them
2640 * unless they are misconfigured (which will be done in the second
2641 * scan below).
2642 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002643 for_each_pci_bridge(dev, bus) {
2644 cmax = max;
2645 max = pci_scan_bridge_extend(bus, dev, max, 0, 0);
2646 used_buses += cmax - max;
2647 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03002648
2649 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002650 for_each_pci_bridge(dev, bus) {
2651 unsigned int buses = 0;
2652
2653 if (!hotplug_bridges && normal_bridges == 1) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002654
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002655 /*
2656 * There is only one bridge on the bus (upstream
2657 * port) so it gets all available buses which it
2658 * can then distribute to the possible hotplug
2659 * bridges below.
2660 */
2661 buses = available_buses;
2662 } else if (dev->is_hotplug_bridge) {
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002663
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002664 /*
2665 * Distribute the extra buses between hotplug
2666 * bridges if any.
2667 */
2668 buses = available_buses / hotplug_bridges;
2669 buses = min(buses, available_buses - used_buses);
2670 }
2671
2672 cmax = max;
2673 max = pci_scan_bridge_extend(bus, dev, cmax, buses, 1);
2674 used_buses += max - cmax;
2675 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676
2677 /*
Keith Busche16b4662016-07-21 21:40:28 -06002678 * Make sure a hotplug bridge has at least the minimum requested
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002679 * number of buses but allow it to grow up to the maximum available
2680 * bus number of there is room.
Keith Busche16b4662016-07-21 21:40:28 -06002681 */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002682 if (bus->self && bus->self->is_hotplug_bridge) {
2683 used_buses = max_t(unsigned int, available_buses,
2684 pci_hotplug_bus_size - 1);
2685 if (max - start < used_buses) {
2686 max = start + used_buses;
Mika Westerberga20c7f32017-10-13 21:35:43 +03002687
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002688 /* Do not allocate more buses than we have room left */
2689 if (max > bus->busn_res.end)
2690 max = bus->busn_res.end;
2691
2692 dev_dbg(&bus->dev, "%pR extended by %#02x\n",
2693 &bus->busn_res, max - start);
2694 }
Keith Busche16b4662016-07-21 21:40:28 -06002695 }
2696
2697 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 * We've scanned the bus and so we know all about what's on
2699 * the other side of any bridges that may be on this bus plus
2700 * any devices.
2701 *
2702 * Return how far we've got finding sub-buses.
2703 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002704 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705 return max;
2706}
Mika Westerberg1c02ea82017-10-13 21:35:44 +03002707
2708/**
2709 * pci_scan_child_bus() - Scan devices below a bus
2710 * @bus: Bus to scan for devices
2711 *
2712 * Scans devices below @bus including subordinate buses. Returns new
2713 * subordinate number including all the found devices.
2714 */
2715unsigned int pci_scan_child_bus(struct pci_bus *bus)
2716{
2717 return pci_scan_child_bus_extend(bus, 0);
2718}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002719EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002721/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002722 * pcibios_root_bridge_prepare - Platform-specific host bridge setup
2723 * @bridge: Host bridge to set up
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002724 *
2725 * Default empty implementation. Replace with an architecture-specific setup
2726 * routine, if necessary.
2727 */
2728int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2729{
2730 return 0;
2731}
2732
Jiang Liu10a95742013-04-12 05:44:20 +00002733void __weak pcibios_add_bus(struct pci_bus *bus)
2734{
2735}
2736
2737void __weak pcibios_remove_bus(struct pci_bus *bus)
2738{
2739}
2740
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002741struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2742 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002743{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002744 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002745 struct pci_host_bridge *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002746
Thierry Reding59094062016-11-25 11:57:10 +01002747 bridge = pci_alloc_host_bridge(0);
Yinghai Lu7b543662012-04-02 18:31:53 -07002748 if (!bridge)
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002749 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -07002750
2751 bridge->dev.parent = parent;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002752
2753 list_splice_init(resources, &bridge->windows);
2754 bridge->sysdata = sysdata;
2755 bridge->busnr = bus;
2756 bridge->ops = ops;
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002757
2758 error = pci_register_host_bridge(bridge);
2759 if (error < 0)
Jiang Liu343df772013-06-07 01:10:08 +08002760 goto err_out;
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002761
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002762 return bridge->bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763
Yinghai Lu7b543662012-04-02 18:31:53 -07002764err_out:
Arnd Bergmann37d6a0a2016-11-25 11:57:09 +01002765 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766 return NULL;
2767}
Ray Juie6b29de2015-04-08 11:21:33 -07002768EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002769
Cyrille Pitchen49b8e3f2018-01-30 21:56:52 +01002770int pci_host_probe(struct pci_host_bridge *bridge)
2771{
2772 struct pci_bus *bus, *child;
2773 int ret;
2774
2775 ret = pci_scan_root_bus_bridge(bridge);
2776 if (ret < 0) {
2777 dev_err(bridge->dev.parent, "Scanning root bridge failed");
2778 return ret;
2779 }
2780
2781 bus = bridge->bus;
2782
2783 /*
2784 * We insert PCI resources into the iomem_resource and
2785 * ioport_resource trees in either pci_bus_claim_resources()
2786 * or pci_bus_assign_resources().
2787 */
2788 if (pci_has_flag(PCI_PROBE_ONLY)) {
2789 pci_bus_claim_resources(bus);
2790 } else {
2791 pci_bus_size_bridges(bus);
2792 pci_bus_assign_resources(bus);
2793
2794 list_for_each_entry(child, &bus->children, node)
2795 pcie_bus_configure_settings(child);
2796 }
2797
2798 pci_bus_add_devices(bus);
2799 return 0;
2800}
2801EXPORT_SYMBOL_GPL(pci_host_probe);
2802
Yinghai Lu98a35832012-05-18 11:35:50 -06002803int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2804{
2805 struct resource *res = &b->busn_res;
2806 struct resource *parent_res, *conflict;
2807
2808 res->start = bus;
2809 res->end = bus_max;
2810 res->flags = IORESOURCE_BUS;
2811
2812 if (!pci_is_root_bus(b))
2813 parent_res = &b->parent->busn_res;
2814 else {
2815 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2816 res->flags |= IORESOURCE_PCI_FIXED;
2817 }
2818
Andreas Noeverced04d12014-01-23 21:59:24 +01002819 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002820
2821 if (conflict)
2822 dev_printk(KERN_DEBUG, &b->dev,
2823 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2824 res, pci_is_root_bus(b) ? "domain " : "",
2825 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002826
2827 return conflict == NULL;
2828}
2829
2830int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2831{
2832 struct resource *res = &b->busn_res;
2833 struct resource old_res = *res;
2834 resource_size_t size;
2835 int ret;
2836
2837 if (res->start > bus_max)
2838 return -EINVAL;
2839
2840 size = bus_max - res->start + 1;
2841 ret = adjust_resource(res, res->start, size);
2842 dev_printk(KERN_DEBUG, &b->dev,
2843 "busn_res: %pR end %s updated to %02x\n",
2844 &old_res, ret ? "can not be" : "is", bus_max);
2845
2846 if (!ret && !res->parent)
2847 pci_bus_insert_busn_res(b, res->start, res->end);
2848
2849 return ret;
2850}
2851
2852void pci_bus_release_busn_res(struct pci_bus *b)
2853{
2854 struct resource *res = &b->busn_res;
2855 int ret;
2856
2857 if (!res->flags || !res->parent)
2858 return;
2859
2860 ret = release_resource(res);
2861 dev_printk(KERN_DEBUG, &b->dev,
2862 "busn_res: %pR %s released\n",
2863 res, ret ? "can not be" : "is");
2864}
2865
Lorenzo Pieralisi1228c4b2017-06-28 15:13:55 -05002866int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge)
2867{
2868 struct resource_entry *window;
2869 bool found = false;
2870 struct pci_bus *b;
2871 int max, bus, ret;
2872
2873 if (!bridge)
2874 return -EINVAL;
2875
2876 resource_list_for_each_entry(window, &bridge->windows)
2877 if (window->res->flags & IORESOURCE_BUS) {
2878 found = true;
2879 break;
2880 }
2881
2882 ret = pci_register_host_bridge(bridge);
2883 if (ret < 0)
2884 return ret;
2885
2886 b = bridge->bus;
2887 bus = bridge->busnr;
2888
2889 if (!found) {
2890 dev_info(&b->dev,
2891 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2892 bus);
2893 pci_bus_insert_busn_res(b, bus, 255);
2894 }
2895
2896 max = pci_scan_child_bus(b);
2897
2898 if (!found)
2899 pci_bus_update_busn_res_end(b, max);
2900
2901 return 0;
2902}
2903EXPORT_SYMBOL(pci_scan_root_bus_bridge);
2904
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002905struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2906 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002907{
Jiang Liu14d76b62015-02-05 13:44:44 +08002908 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002909 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002910 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002911 int max;
2912
Jiang Liu14d76b62015-02-05 13:44:44 +08002913 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002914 if (window->res->flags & IORESOURCE_BUS) {
2915 found = true;
2916 break;
2917 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002918
Lorenzo Pieralisi9ee8a1c2017-06-28 15:14:01 -05002919 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002920 if (!b)
2921 return NULL;
2922
Yinghai Lu4d99f522012-05-17 18:51:12 -07002923 if (!found) {
2924 dev_info(&b->dev,
2925 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2926 bus);
2927 pci_bus_insert_busn_res(b, bus, 255);
2928 }
2929
2930 max = pci_scan_child_bus(b);
2931
2932 if (!found)
2933 pci_bus_update_busn_res_end(b, max);
2934
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06002935 return b;
2936}
2937EXPORT_SYMBOL(pci_scan_root_bus);
2938
Bill Pemberton15856ad2012-11-21 15:35:00 -05002939struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002940 void *sysdata)
2941{
2942 LIST_HEAD(resources);
2943 struct pci_bus *b;
2944
2945 pci_add_resource(&resources, &ioport_resource);
2946 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002947 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002948 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2949 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002950 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002951 } else {
2952 pci_free_resource_list(&resources);
2953 }
2954 return b;
2955}
2956EXPORT_SYMBOL(pci_scan_bus);
2957
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002958/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002959 * pci_rescan_bus_bridge_resize - Scan a PCI bus for devices
Yinghai Lu2f320522012-01-21 02:08:22 -08002960 * @bridge: PCI bridge for the bus to scan
2961 *
2962 * Scan a PCI bus and child buses for new devices, add them,
2963 * and enable them, resizing bridge mmio/io resource if necessary
2964 * and possible. The caller must ensure the child devices are already
2965 * removed for resizing to occur.
2966 *
2967 * Returns the max number of subordinate bus discovered.
2968 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002969unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002970{
2971 unsigned int max;
2972 struct pci_bus *bus = bridge->subordinate;
2973
2974 max = pci_scan_child_bus(bus);
2975
2976 pci_assign_unassigned_bridge_resources(bridge);
2977
2978 pci_bus_add_devices(bus);
2979
2980 return max;
2981}
2982
Yinghai Lua5213a32012-10-30 14:31:21 -06002983/**
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002984 * pci_rescan_bus - Scan a PCI bus for devices
Yinghai Lua5213a32012-10-30 14:31:21 -06002985 * @bus: PCI bus to scan
2986 *
Bjorn Helgaas3e466e22017-11-30 10:58:14 -06002987 * Scan a PCI bus and child buses for new devices, add them,
2988 * and enable them.
Yinghai Lua5213a32012-10-30 14:31:21 -06002989 *
2990 * Returns the max number of subordinate bus discovered.
2991 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06002992unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002993{
2994 unsigned int max;
2995
2996 max = pci_scan_child_bus(bus);
2997 pci_assign_unassigned_bus_resources(bus);
2998 pci_bus_add_devices(bus);
2999
3000 return max;
3001}
3002EXPORT_SYMBOL_GPL(pci_rescan_bus);
3003
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01003004/*
3005 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
3006 * routines should always be executed under this mutex.
3007 */
3008static DEFINE_MUTEX(pci_rescan_remove_lock);
3009
3010void pci_lock_rescan_remove(void)
3011{
3012 mutex_lock(&pci_rescan_remove_lock);
3013}
3014EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
3015
3016void pci_unlock_rescan_remove(void)
3017{
3018 mutex_unlock(&pci_rescan_remove_lock);
3019}
3020EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
3021
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003022static int __init pci_sort_bf_cmp(const struct device *d_a,
3023 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003024{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003025 const struct pci_dev *a = to_pci_dev(d_a);
3026 const struct pci_dev *b = to_pci_dev(d_b);
3027
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003028 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
3029 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
3030
3031 if (a->bus->number < b->bus->number) return -1;
3032 else if (a->bus->number > b->bus->number) return 1;
3033
3034 if (a->devfn < b->devfn) return -1;
3035 else if (a->devfn > b->devfn) return 1;
3036
3037 return 0;
3038}
3039
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08003040void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003041{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05003042 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05003043}
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003044
3045int pci_hp_add_bridge(struct pci_dev *dev)
3046{
3047 struct pci_bus *parent = dev->bus;
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003048 int busnr, start = parent->busn_res.start;
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003049 unsigned int available_buses = 0;
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003050 int end = parent->busn_res.end;
3051
3052 for (busnr = start; busnr <= end; busnr++) {
3053 if (!pci_find_bus(pci_domain_nr(parent), busnr))
3054 break;
3055 }
3056 if (busnr-- > end) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003057 pci_err(dev, "No bus number available for hot-added bridge\n");
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003058 return -1;
3059 }
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003060
3061 /* Scan bridges that are already configured */
3062 busnr = pci_scan_bridge(parent, dev, busnr, 0);
3063
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003064 /*
3065 * Distribute the available bus numbers between hotplug-capable
3066 * bridges to make extending the chain later possible.
3067 */
3068 available_buses = end - busnr;
3069
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003070 /* Scan bridges that need to be reconfigured */
Mika Westerberg1c02ea82017-10-13 21:35:44 +03003071 pci_scan_bridge_extend(parent, dev, busnr, available_buses, 1);
Mika Westerberg4147c2f2017-10-13 21:35:42 +03003072
Mika Westerberg95e3ba92017-10-13 21:35:41 +03003073 if (!dev->subordinate)
3074 return -1;
3075
3076 return 0;
3077}
3078EXPORT_SYMBOL_GPL(pci_hp_add_bridge);