blob: fe5b50bd75367898d44ad04b49152bec365f102a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Yu Zhao0b400c72008-11-22 02:40:40 +0800159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 struct resource *res, unsigned int pos)
170{
171 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700172 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800173 struct pci_bus_region region, inverted_region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600174 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600178 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600243 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600245 }
246
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600247 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700251 region.start = 0;
252 region.end = sz64;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600253 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700255 region.start = l64;
256 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400257 }
258 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600259 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400260
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600261 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262 goto fail;
263
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700264 region.start = l;
265 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 }
267
Kevin Hao96ddef22013-05-25 19:36:26 +0800268 pcibios_bus_to_resource(dev, res, &region);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800269 pcibios_resource_to_bus(dev, &inverted_region, res);
270
271 /*
272 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
273 * the corresponding resource address (the physical address used by
274 * the CPU. Converting that resource address back to a bus address
275 * should yield the original BAR value:
276 *
277 * resource_to_bus(bus_to_resource(A)) == A
278 *
279 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
280 * be claimed by the device.
281 */
282 if (inverted_region.start != region.start) {
283 dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
284 pos, &region.start);
285 res->flags |= IORESOURCE_UNSET;
286 res->end -= res->start;
287 res->start = 0;
288 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800289
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600290 goto out;
291
292
293fail:
294 res->flags = 0;
295out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600296 if (!dev->mmio_always_on)
297 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
298
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600299 if (bar_too_big)
Kevin Hao33963e302013-05-25 19:36:25 +0800300 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600301 if (res->flags && !bar_disabled)
Kevin Hao33963e302013-05-25 19:36:25 +0800302 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600303
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600304 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800305}
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
308{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400309 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400311 for (pos = 0; pos < howmany; pos++) {
312 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400314 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400318 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400320 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
321 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
322 IORESOURCE_SIZEALIGN;
323 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 }
325}
326
Bill Pemberton15856ad2012-11-21 15:35:00 -0500327static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328{
329 struct pci_dev *dev = child->self;
330 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600331 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700332 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600333 struct resource *res;
334
335 io_mask = PCI_IO_RANGE_MASK;
336 io_granularity = 0x1000;
337 if (dev->io_window_1k) {
338 /* Support 1K I/O space granularity */
339 io_mask = PCI_IO_1K_RANGE_MASK;
340 io_granularity = 0x400;
341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 res = child->resource[0];
344 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
345 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600346 base = (io_base_lo & io_mask) << 8;
347 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
350 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
353 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600354 base |= ((unsigned long) io_base_hi << 16);
355 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 }
357
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600358 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700360 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600361 region.end = limit + io_granularity - 1;
362 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600363 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700365}
366
Bill Pemberton15856ad2012-11-21 15:35:00 -0500367static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700368{
369 struct pci_dev *dev = child->self;
370 u16 mem_base_lo, mem_limit_lo;
371 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700372 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375 res = child->resource[1];
376 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
377 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600378 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
379 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600380 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700382 region.start = base;
383 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700384 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600385 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700387}
388
Bill Pemberton15856ad2012-11-21 15:35:00 -0500389static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700390{
391 struct pci_dev *dev = child->self;
392 u16 mem_base_lo, mem_limit_lo;
393 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700394 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 res = child->resource[2];
398 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
399 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600400 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
401 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
404 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
407 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
408
409 /*
410 * Some bridges set the base > limit by default, and some
411 * (broken) BIOSes do not initialize them. If we find
412 * this, just assume they are not being used.
413 */
414 if (mem_base_hi <= mem_limit_hi) {
415#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600416 base |= ((unsigned long) mem_base_hi) << 32;
417 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418#else
419 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600420 dev_err(&dev->dev, "can't handle 64-bit "
421 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 return;
423 }
424#endif
425 }
426 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600427 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700428 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
429 IORESOURCE_MEM | IORESOURCE_PREFETCH;
430 if (res->flags & PCI_PREF_RANGE_TYPE_64)
431 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700432 region.start = base;
433 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700434 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600435 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 }
437}
438
Bill Pemberton15856ad2012-11-21 15:35:00 -0500439void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700440{
441 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700442 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700443 int i;
444
445 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
446 return;
447
Yinghai Lub918c622012-05-17 18:51:11 -0700448 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
449 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700450 dev->transparent ? " (subtractive decode)" : "");
451
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700452 pci_bus_remove_resources(child);
453 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
454 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
455
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700456 pci_read_bridge_io(child);
457 pci_read_bridge_mmio(child);
458 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700459
460 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700461 pci_bus_for_each_resource(child->parent, res, i) {
462 if (res) {
463 pci_bus_add_resource(child, res,
464 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700465 dev_printk(KERN_DEBUG, &dev->dev,
466 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700467 res);
468 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700469 }
470 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700471}
472
Sam Ravnborg96bde062007-03-26 21:53:30 -0800473static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474{
475 struct pci_bus *b;
476
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100477 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 INIT_LIST_HEAD(&b->node);
480 INIT_LIST_HEAD(&b->children);
481 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600482 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700483 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500484 b->max_bus_speed = PCI_SPEED_UNKNOWN;
485 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 }
487 return b;
488}
489
Yinghai Lu7b543662012-04-02 18:31:53 -0700490static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
491{
492 struct pci_host_bridge *bridge;
493
494 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
495 if (bridge) {
496 INIT_LIST_HEAD(&bridge->windows);
497 bridge->bus = b;
498 }
499
500 return bridge;
501}
502
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500503static unsigned char pcix_bus_speed[] = {
504 PCI_SPEED_UNKNOWN, /* 0 */
505 PCI_SPEED_66MHz_PCIX, /* 1 */
506 PCI_SPEED_100MHz_PCIX, /* 2 */
507 PCI_SPEED_133MHz_PCIX, /* 3 */
508 PCI_SPEED_UNKNOWN, /* 4 */
509 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
510 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
511 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
512 PCI_SPEED_UNKNOWN, /* 8 */
513 PCI_SPEED_66MHz_PCIX_266, /* 9 */
514 PCI_SPEED_100MHz_PCIX_266, /* A */
515 PCI_SPEED_133MHz_PCIX_266, /* B */
516 PCI_SPEED_UNKNOWN, /* C */
517 PCI_SPEED_66MHz_PCIX_533, /* D */
518 PCI_SPEED_100MHz_PCIX_533, /* E */
519 PCI_SPEED_133MHz_PCIX_533 /* F */
520};
521
Matthew Wilcox3749c512009-12-13 08:11:32 -0500522static unsigned char pcie_link_speed[] = {
523 PCI_SPEED_UNKNOWN, /* 0 */
524 PCIE_SPEED_2_5GT, /* 1 */
525 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500526 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500527 PCI_SPEED_UNKNOWN, /* 4 */
528 PCI_SPEED_UNKNOWN, /* 5 */
529 PCI_SPEED_UNKNOWN, /* 6 */
530 PCI_SPEED_UNKNOWN, /* 7 */
531 PCI_SPEED_UNKNOWN, /* 8 */
532 PCI_SPEED_UNKNOWN, /* 9 */
533 PCI_SPEED_UNKNOWN, /* A */
534 PCI_SPEED_UNKNOWN, /* B */
535 PCI_SPEED_UNKNOWN, /* C */
536 PCI_SPEED_UNKNOWN, /* D */
537 PCI_SPEED_UNKNOWN, /* E */
538 PCI_SPEED_UNKNOWN /* F */
539};
540
541void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
542{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700543 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500544}
545EXPORT_SYMBOL_GPL(pcie_update_link_speed);
546
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500547static unsigned char agp_speeds[] = {
548 AGP_UNKNOWN,
549 AGP_1X,
550 AGP_2X,
551 AGP_4X,
552 AGP_8X
553};
554
555static enum pci_bus_speed agp_speed(int agp3, int agpstat)
556{
557 int index = 0;
558
559 if (agpstat & 4)
560 index = 3;
561 else if (agpstat & 2)
562 index = 2;
563 else if (agpstat & 1)
564 index = 1;
565 else
566 goto out;
567
568 if (agp3) {
569 index += 2;
570 if (index == 5)
571 index = 0;
572 }
573
574 out:
575 return agp_speeds[index];
576}
577
578
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500579static void pci_set_bus_speed(struct pci_bus *bus)
580{
581 struct pci_dev *bridge = bus->self;
582 int pos;
583
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500584 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
585 if (!pos)
586 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
587 if (pos) {
588 u32 agpstat, agpcmd;
589
590 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
591 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
592
593 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
594 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
595 }
596
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500597 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
598 if (pos) {
599 u16 status;
600 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500601
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700602 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
603 &status);
604
605 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500606 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700607 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500608 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700609 } else if (status & PCI_X_SSTATUS_133MHZ) {
610 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500611 max = PCI_SPEED_133MHz_PCIX_ECC;
612 } else {
613 max = PCI_SPEED_133MHz_PCIX;
614 }
615 } else {
616 max = PCI_SPEED_66MHz_PCIX;
617 }
618
619 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700620 bus->cur_bus_speed = pcix_bus_speed[
621 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500622
623 return;
624 }
625
626 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
627 if (pos) {
628 u32 linkcap;
629 u16 linksta;
630
Jiang Liu59875ae2012-07-24 17:20:06 +0800631 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700632 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633
Jiang Liu59875ae2012-07-24 17:20:06 +0800634 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 pcie_update_link_speed(bus, linksta);
636 }
637}
638
639
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700640static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
641 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
643 struct pci_bus *child;
644 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800645 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
647 /*
648 * Allocate a new bus, and inherit stuff from the parent..
649 */
650 child = pci_alloc_bus();
651 if (!child)
652 return NULL;
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 child->parent = parent;
655 child->ops = parent->ops;
656 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200657 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400659 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800660 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400661 */
662 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100663 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
665 /*
666 * Set up the primary, secondary and subordinate
667 * bus numbers.
668 */
Yinghai Lub918c622012-05-17 18:51:11 -0700669 child->number = child->busn_res.start = busnr;
670 child->primary = parent->busn_res.start;
671 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Yinghai Lu4f535092013-01-21 13:20:52 -0800673 if (!bridge) {
674 child->dev.parent = parent->bridge;
675 goto add_dev;
676 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800677
678 child->self = bridge;
679 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800680 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000681 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500682 pci_set_bus_speed(child);
683
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800685 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
687 child->resource[i]->name = child->name;
688 }
689 bridge->subordinate = child;
690
Yinghai Lu4f535092013-01-21 13:20:52 -0800691add_dev:
692 ret = device_register(&child->dev);
693 WARN_ON(ret < 0);
694
Jiang Liu10a95742013-04-12 05:44:20 +0000695 pcibios_add_bus(child);
696
Yinghai Lu4f535092013-01-21 13:20:52 -0800697 /* Create legacy_io and legacy_mem files for this bus */
698 pci_create_legacy_files(child);
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 return child;
701}
702
Sam Ravnborg451124a2008-02-02 22:33:43 +0100703struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
705 struct pci_bus *child;
706
707 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700708 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800709 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800711 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700712 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return child;
714}
715
Sam Ravnborg96bde062007-03-26 21:53:30 -0800716static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700717{
718 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700719
720 /* Attempts to fix that up are really dangerous unless
721 we're going to re-assign all bus numbers. */
722 if (!pcibios_assign_all_busses())
723 return;
724
Yinghai Lub918c622012-05-17 18:51:11 -0700725 while (parent->parent && parent->busn_res.end < max) {
726 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700727 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
728 parent = parent->parent;
729 }
730}
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732/*
733 * If it's a bridge, configure it and scan the bus behind it.
734 * For CardBus bridges, we don't scan behind as the devices will
735 * be handled by the bridge driver itself.
736 *
737 * We need to process bridges in two passes -- first we scan those
738 * already configured by the BIOS and after we are done with all of
739 * them, we proceed to assigning numbers to the remaining buses in
740 * order to avoid overlaps between old and new bus numbers.
741 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500742int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743{
744 struct pci_bus *child;
745 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100746 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600748 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100749 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600752 primary = buses & 0xFF;
753 secondary = (buses >> 8) & 0xFF;
754 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600756 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
757 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100759 if (!primary && (primary != bus->number) && secondary && subordinate) {
760 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
761 primary = bus->number;
762 }
763
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100764 /* Check if setup is sensible at all */
765 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700766 (primary != bus->number || secondary <= bus->number ||
767 secondary > subordinate)) {
768 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
769 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100770 broken = 1;
771 }
772
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 /* Disable MasterAbortMode during probing to avoid reporting
774 of bus errors (in some architectures) */
775 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
776 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
777 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
778
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600779 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
780 !is_cardbus && !broken) {
781 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 /*
783 * Bus already configured by firmware, process it in the first
784 * pass and just note the configuration.
785 */
786 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000787 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
789 /*
790 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600791 * don't re-add it. This can happen with the i450NX chipset.
792 *
793 * However, we continue to descend down the hierarchy and
794 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600796 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600797 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600798 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600799 if (!child)
800 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600801 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700802 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600803 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 }
805
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 cmax = pci_scan_child_bus(child);
807 if (cmax > max)
808 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700809 if (child->busn_res.end > max)
810 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 } else {
812 /*
813 * We need to assign a number to this bus which we always
814 * do in the second pass.
815 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700816 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100817 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700818 /* Temporarily disable forwarding of the
819 configuration cycles on all bridges in
820 this bus segment to avoid possible
821 conflicts in the second pass between two
822 bridges programmed with overlapping
823 bus ranges. */
824 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
825 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000826 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700827 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
829 /* Clear errors */
830 pci_write_config_word(dev, PCI_STATUS, 0xffff);
831
Rajesh Shahcc574502005-04-28 00:25:47 -0700832 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800833 * This can happen when a bridge is hot-plugged, so in
834 * this case we only re-scan this bus. */
835 child = pci_find_bus(pci_domain_nr(bus), max+1);
836 if (!child) {
837 child = pci_add_new_bus(bus, dev, ++max);
838 if (!child)
839 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700840 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800841 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 buses = (buses & 0xff000000)
843 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700844 | ((unsigned int)(child->busn_res.start) << 8)
845 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
847 /*
848 * yenta.c forces a secondary latency timer of 176.
849 * Copy that behaviour here.
850 */
851 if (is_cardbus) {
852 buses &= ~0xff000000;
853 buses |= CARDBUS_LATENCY_TIMER << 24;
854 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 /*
857 * We need to blast all three values with a single write.
858 */
859 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
860
861 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700862 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700863 /*
864 * Adjust subordinate busnr in parent buses.
865 * We do this before scanning for children because
866 * some devices may not be detected if the bios
867 * was lazy.
868 */
869 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 /* Now we can scan all subordinate buses... */
871 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800872 /*
873 * now fix it up again since we have found
874 * the real value of max.
875 */
876 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 } else {
878 /*
879 * For CardBus bridges, we leave 4 bus numbers
880 * as cards with a PCI-to-PCI bridge can be
881 * inserted later.
882 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100883 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
884 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700885 if (pci_find_bus(pci_domain_nr(bus),
886 max+i+1))
887 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100888 while (parent->parent) {
889 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700890 (parent->busn_res.end > max) &&
891 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100892 j = 1;
893 }
894 parent = parent->parent;
895 }
896 if (j) {
897 /*
898 * Often, there are two cardbus bridges
899 * -- try to leave one valid bus number
900 * for each one.
901 */
902 i /= 2;
903 break;
904 }
905 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700906 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700907 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 }
909 /*
910 * Set the subordinate bus number to its real value.
911 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700912 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
914 }
915
Gary Hadecb3576f2008-02-08 14:00:52 -0800916 sprintf(child->name,
917 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
918 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200920 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100921 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700922 if ((child->busn_res.end > bus->busn_res.end) ||
923 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100924 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700925 (child->busn_res.end < bus->number)) {
926 dev_info(&child->dev, "%pR %s "
927 "hidden behind%s bridge %s %pR\n",
928 &child->busn_res,
929 (bus->number > child->busn_res.end &&
930 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800931 "wholly" : "partially",
932 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700933 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700934 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100935 }
936 bus = bus->parent;
937 }
938
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000939out:
940 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
941
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 return max;
943}
944
945/*
946 * Read interrupt line and base address registers.
947 * The architecture-dependent code can tweak these, of course.
948 */
949static void pci_read_irq(struct pci_dev *dev)
950{
951 unsigned char irq;
952
953 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800954 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 if (irq)
956 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
957 dev->irq = irq;
958}
959
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000960void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800961{
962 int pos;
963 u16 reg16;
964
965 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
966 if (!pos)
967 return;
968 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900969 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800970 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800971 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500972 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
973 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800974}
975
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000976void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700977{
Eric W. Biederman28760482009-09-09 14:09:24 -0700978 u32 reg32;
979
Jiang Liu59875ae2012-07-24 17:20:06 +0800980 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700981 if (reg32 & PCI_EXP_SLTCAP_HPC)
982 pdev->is_hotplug_bridge = 1;
983}
984
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200985#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987/**
988 * pci_setup_device - fill in class and map information of a device
989 * @dev: the device structure to fill
990 *
991 * Initialize the device structure with information about the device's
992 * vendor,class,memory and IO-space addresses,IRQ lines etc.
993 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800994 * Returns 0 on success and negative if unknown type of device (not normal,
995 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800997int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
999 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001000 u8 hdr_type;
1001 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001002 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001003 struct pci_bus_region region;
1004 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001005
1006 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1007 return -EIO;
1008
1009 dev->sysdata = dev->bus->sysdata;
1010 dev->dev.parent = dev->bus->bridge;
1011 dev->dev.bus = &pci_bus_type;
1012 dev->hdr_type = hdr_type & 0x7f;
1013 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001014 dev->error_state = pci_channel_io_normal;
1015 set_pcie_port_type(dev);
1016
1017 list_for_each_entry(slot, &dev->bus->slots, list)
1018 if (PCI_SLOT(dev->devfn) == slot->number)
1019 dev->slot = slot;
1020
1021 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1022 set this higher, assuming the system even supports it. */
1023 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001025 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1026 dev->bus->number, PCI_SLOT(dev->devfn),
1027 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
1029 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001030 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001031 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001033 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1034 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Yu Zhao853346e2009-03-21 22:05:11 +08001036 /* need to have dev->class ready */
1037 dev->cfg_size = pci_cfg_space_size(dev);
1038
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001040 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
1042 /* Early fixups, before probing the BARs */
1043 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001044 /* device class may be changed after fixup */
1045 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
1047 switch (dev->hdr_type) { /* header type */
1048 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1049 if (class == PCI_CLASS_BRIDGE_PCI)
1050 goto bad;
1051 pci_read_irq(dev);
1052 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1053 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1054 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001055
1056 /*
1057 * Do the ugly legacy mode stuff here rather than broken chip
1058 * quirk code. Legacy mode ATA controllers have fixed
1059 * addresses. These are not always echoed in BAR0-3, and
1060 * BAR0-3 in a few cases contain junk!
1061 */
1062 if (class == PCI_CLASS_STORAGE_IDE) {
1063 u8 progif;
1064 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1065 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001066 region.start = 0x1F0;
1067 region.end = 0x1F7;
1068 res = &dev->resource[0];
1069 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001070 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001071 region.start = 0x3F6;
1072 region.end = 0x3F6;
1073 res = &dev->resource[1];
1074 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001075 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001076 }
1077 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001078 region.start = 0x170;
1079 region.end = 0x177;
1080 res = &dev->resource[2];
1081 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001082 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001083 region.start = 0x376;
1084 region.end = 0x376;
1085 res = &dev->resource[3];
1086 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001087 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001088 }
1089 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 break;
1091
1092 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1093 if (class != PCI_CLASS_BRIDGE_PCI)
1094 goto bad;
1095 /* The PCI-to-PCI bridge spec requires that subtractive
1096 decoding (i.e. transparent) bridge must have programming
1097 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001098 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 dev->transparent = ((dev->class & 0xff) == 1);
1100 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001101 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001102 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1103 if (pos) {
1104 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1105 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1106 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 break;
1108
1109 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1110 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1111 goto bad;
1112 pci_read_irq(dev);
1113 pci_read_bases(dev, 1, 0);
1114 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1115 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1116 break;
1117
1118 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001119 dev_err(&dev->dev, "unknown header type %02x, "
1120 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001121 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001124 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1125 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 dev->class = PCI_CLASS_NOT_DEFINED;
1127 }
1128
1129 /* We found a fine healthy device, go go go... */
1130 return 0;
1131}
1132
Zhao, Yu201de562008-10-13 19:49:55 +08001133static void pci_release_capabilities(struct pci_dev *dev)
1134{
1135 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001136 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001137 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001138}
1139
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140/**
1141 * pci_release_dev - free a pci device structure when all users of it are finished.
1142 * @dev: device that's been disconnected
1143 *
1144 * Will be called only by the device core when all users of this pci device are
1145 * done.
1146 */
1147static void pci_release_dev(struct device *dev)
1148{
1149 struct pci_dev *pci_dev;
1150
1151 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001152 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001153 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 kfree(pci_dev);
1155}
1156
1157/**
1158 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001159 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 *
1161 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1162 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1163 * access it. Maybe we don't have a way to generate extended config space
1164 * accesses, or the device is behind a reverse Express bridge. So we try
1165 * reading the dword at 0x100 which must either be 0 or a valid extended
1166 * capability header.
1167 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001168int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001171 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Zhao, Yu557848c2008-10-13 19:18:07 +08001173 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 goto fail;
1175 if (status == 0xffffffff)
1176 goto fail;
1177
1178 return PCI_CFG_SPACE_EXP_SIZE;
1179
1180 fail:
1181 return PCI_CFG_SPACE_SIZE;
1182}
1183
Yinghai Lu57741a72008-02-15 01:32:50 -08001184int pci_cfg_space_size(struct pci_dev *dev)
1185{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001186 int pos;
1187 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001188 u16 class;
1189
1190 class = dev->class >> 8;
1191 if (class == PCI_CLASS_BRIDGE_HOST)
1192 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001193
Jiang Liu59875ae2012-07-24 17:20:06 +08001194 if (!pci_is_pcie(dev)) {
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001195 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1196 if (!pos)
1197 goto fail;
1198
1199 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1200 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1201 goto fail;
1202 }
1203
1204 return pci_cfg_space_size_ext(dev);
1205
1206 fail:
1207 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001208}
1209
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210static void pci_release_bus_bridge_dev(struct device *dev)
1211{
Yinghai Lu7b543662012-04-02 18:31:53 -07001212 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1213
Yinghai Lu4fa26492012-04-02 18:31:53 -07001214 if (bridge->release_fn)
1215 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001216
1217 pci_free_resource_list(&bridge->windows);
1218
1219 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220}
1221
Michael Ellerman65891212007-04-05 17:19:08 +10001222struct pci_dev *alloc_pci_dev(void)
1223{
1224 struct pci_dev *dev;
1225
1226 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1227 if (!dev)
1228 return NULL;
1229
Michael Ellerman65891212007-04-05 17:19:08 +10001230 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001231 dev->dev.type = &pci_dev_type;
Michael Ellerman65891212007-04-05 17:19:08 +10001232
1233 return dev;
1234}
1235EXPORT_SYMBOL(alloc_pci_dev);
1236
Yinghai Luefdc87d2012-01-27 10:55:10 -08001237bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1238 int crs_timeout)
1239{
1240 int delay = 1;
1241
1242 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1243 return false;
1244
1245 /* some broken boards return 0 or ~0 if a slot is empty: */
1246 if (*l == 0xffffffff || *l == 0x00000000 ||
1247 *l == 0x0000ffff || *l == 0xffff0000)
1248 return false;
1249
1250 /* Configuration request Retry Status */
1251 while (*l == 0xffff0001) {
1252 if (!crs_timeout)
1253 return false;
1254
1255 msleep(delay);
1256 delay *= 2;
1257 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1258 return false;
1259 /* Card hasn't responded in 60 seconds? Must be stuck. */
1260 if (delay > crs_timeout) {
1261 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1262 "responding\n", pci_domain_nr(bus),
1263 bus->number, PCI_SLOT(devfn),
1264 PCI_FUNC(devfn));
1265 return false;
1266 }
1267 }
1268
1269 return true;
1270}
1271EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1272
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273/*
1274 * Read the config data for a PCI device, sanity-check it
1275 * and fill in the dev structure...
1276 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001277static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278{
1279 struct pci_dev *dev;
1280 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Yinghai Luefdc87d2012-01-27 10:55:10 -08001282 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 return NULL;
1284
Michael Ellermanbab41e92007-04-05 17:19:09 +10001285 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 if (!dev)
1287 return NULL;
1288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 dev->vendor = l & 0xffff;
1292 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001294 pci_set_of_node(dev);
1295
Yu Zhao480b93b2009-03-20 11:25:14 +08001296 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 kfree(dev);
1298 return NULL;
1299 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001300
1301 return dev;
1302}
1303
Zhao, Yu201de562008-10-13 19:49:55 +08001304static void pci_init_capabilities(struct pci_dev *dev)
1305{
1306 /* MSI/MSI-X list */
1307 pci_msi_init_pci_dev(dev);
1308
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001309 /* Buffers for saving PCIe and PCI-X capabilities */
1310 pci_allocate_cap_save_buffers(dev);
1311
Zhao, Yu201de562008-10-13 19:49:55 +08001312 /* Power Management */
1313 pci_pm_init(dev);
1314
1315 /* Vital Product Data */
1316 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001317
1318 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001319 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001320
1321 /* Single Root I/O Virtualization */
1322 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001323
1324 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001325 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001326}
1327
Sam Ravnborg96bde062007-03-26 21:53:30 -08001328void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001329{
Yinghai Lu4f535092013-01-21 13:20:52 -08001330 int ret;
1331
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 device_initialize(&dev->dev);
1333 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
Yinghai Lu7629d192013-01-21 13:20:44 -08001335 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001337 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 dev->dev.coherent_dma_mask = 0xffffffffull;
1339
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001340 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001341 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001342
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 /* Fix up broken headers */
1344 pci_fixup_device(pci_fixup_header, dev);
1345
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001346 /* moved out from quirk header fixup code */
1347 pci_reassigndev_resource_alignment(dev);
1348
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001349 /* Clear the state_saved flag. */
1350 dev->state_saved = false;
1351
Zhao, Yu201de562008-10-13 19:49:55 +08001352 /* Initialize various capabilities */
1353 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001354
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 /*
1356 * Add the device to our list of discovered devices
1357 * and the bus list for fixup functions, etc.
1358 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001359 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001361 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001362
Yinghai Lu4f535092013-01-21 13:20:52 -08001363 ret = pcibios_add_device(dev);
1364 WARN_ON(ret < 0);
1365
1366 /* Notifier could use PCI capabilities */
1367 dev->match_driver = false;
1368 ret = device_add(&dev->dev);
1369 WARN_ON(ret < 0);
1370
1371 pci_proc_attach_device(dev);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001372}
1373
Sam Ravnborg451124a2008-02-02 22:33:43 +01001374struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001375{
1376 struct pci_dev *dev;
1377
Trent Piepho90bdb312009-03-20 14:56:00 -06001378 dev = pci_get_slot(bus, devfn);
1379 if (dev) {
1380 pci_dev_put(dev);
1381 return dev;
1382 }
1383
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001384 dev = pci_scan_device(bus, devfn);
1385 if (!dev)
1386 return NULL;
1387
1388 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389
1390 return dev;
1391}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001392EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001394static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001395{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001396 int pos;
1397 u16 cap = 0;
1398 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001399
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001400 if (pci_ari_enabled(bus)) {
1401 if (!dev)
1402 return 0;
1403 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1404 if (!pos)
1405 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001406
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001407 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1408 next_fn = PCI_ARI_CAP_NFN(cap);
1409 if (next_fn <= fn)
1410 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001411
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001412 return next_fn;
1413 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001414
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001415 /* dev may be NULL for non-contiguous multifunction devices */
1416 if (!dev || dev->multifunction)
1417 return (fn + 1) % 8;
1418
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001419 return 0;
1420}
1421
1422static int only_one_child(struct pci_bus *bus)
1423{
1424 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001425
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001426 if (!parent || !pci_is_pcie(parent))
1427 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001428 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001429 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001430 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001431 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001432 return 1;
1433 return 0;
1434}
1435
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436/**
1437 * pci_scan_slot - scan a PCI slot on a bus for devices.
1438 * @bus: PCI bus to scan
1439 * @devfn: slot number to scan (must have zero function.)
1440 *
1441 * Scan a PCI slot on the specified PCI bus for devices, adding
1442 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001443 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001444 *
1445 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001447int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001449 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001450 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001451
1452 if (only_one_child(bus) && (devfn > 0))
1453 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001455 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001456 if (!dev)
1457 return 0;
1458 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001459 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001461 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001462 dev = pci_scan_single_device(bus, devfn + fn);
1463 if (dev) {
1464 if (!dev->is_added)
1465 nr++;
1466 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 }
1468 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001469
Shaohua Li149e1632008-07-23 10:32:31 +08001470 /* only one slot has pcie device */
1471 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001472 pcie_aspm_init_link_state(bus->self);
1473
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 return nr;
1475}
1476
Jon Masonb03e7492011-07-20 15:20:54 -05001477static int pcie_find_smpss(struct pci_dev *dev, void *data)
1478{
1479 u8 *smpss = data;
1480
1481 if (!pci_is_pcie(dev))
1482 return 0;
1483
1484 /* For PCIE hotplug enabled slots not connected directly to a
1485 * PCI-E root port, there can be problems when hotplugging
1486 * devices. This is due to the possibility of hotplugging a
1487 * device into the fabric with a smaller MPS that the devices
1488 * currently running have configured. Modifying the MPS on the
1489 * running devices could cause a fatal bus error due to an
1490 * incoming frame being larger than the newly configured MPS.
1491 * To work around this, the MPS for the entire fabric must be
1492 * set to the minimum size. Any devices hotplugged into this
1493 * fabric will have the minimum MPS set. If the PCI hotplug
1494 * slot is directly connected to the root port and there are not
1495 * other devices on the fabric (which seems to be the most
1496 * common case), then this is not an issue and MPS discovery
1497 * will occur as normal.
1498 */
1499 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001500 (dev->bus->self &&
Yijing Wang62f87c02012-07-24 17:20:03 +08001501 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001502 *smpss = 0;
1503
1504 if (*smpss > dev->pcie_mpss)
1505 *smpss = dev->pcie_mpss;
1506
1507 return 0;
1508}
1509
1510static void pcie_write_mps(struct pci_dev *dev, int mps)
1511{
Jon Mason62f392e2011-10-14 14:56:14 -05001512 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001513
1514 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001515 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001516
Yijing Wang62f87c02012-07-24 17:20:03 +08001517 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1518 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001519 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001520 * downstream communication will never be larger than
1521 * the MRRS. So, the MPS only needs to be configured
1522 * for the upstream communication. This being the case,
1523 * walk from the top down and set the MPS of the child
1524 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001525 *
1526 * Configure the device MPS with the smaller of the
1527 * device MPSS or the bridge MPS (which is assumed to be
1528 * properly configured at this point to the largest
1529 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001530 */
Jon Mason62f392e2011-10-14 14:56:14 -05001531 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001532 }
1533
1534 rc = pcie_set_mps(dev, mps);
1535 if (rc)
1536 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1537}
1538
Jon Mason62f392e2011-10-14 14:56:14 -05001539static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001540{
Jon Mason62f392e2011-10-14 14:56:14 -05001541 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001542
Jon Masoned2888e2011-09-08 16:41:18 -05001543 /* In the "safe" case, do not configure the MRRS. There appear to be
1544 * issues with setting MRRS to 0 on a number of devices.
1545 */
Jon Masoned2888e2011-09-08 16:41:18 -05001546 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1547 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001548
Jon Masoned2888e2011-09-08 16:41:18 -05001549 /* For Max performance, the MRRS must be set to the largest supported
1550 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001551 * device or the bus can support. This should already be properly
1552 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001553 */
Jon Mason62f392e2011-10-14 14:56:14 -05001554 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001555
1556 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001557 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001558 * If the MRRS value provided is not acceptable (e.g., too large),
1559 * shrink the value until it is acceptable to the HW.
1560 */
1561 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1562 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001563 if (!rc)
1564 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001565
Jon Mason62f392e2011-10-14 14:56:14 -05001566 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001567 mrrs /= 2;
1568 }
Jon Mason62f392e2011-10-14 14:56:14 -05001569
1570 if (mrrs < 128)
1571 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1572 "safe value. If problems are experienced, try running "
1573 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001574}
1575
1576static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1577{
Jon Masona513a99a72011-10-14 14:56:16 -05001578 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001579
1580 if (!pci_is_pcie(dev))
1581 return 0;
1582
Jon Masona513a99a72011-10-14 14:56:16 -05001583 mps = 128 << *(u8 *)data;
1584 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001585
1586 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001587 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001588
Jon Masona513a99a72011-10-14 14:56:16 -05001589 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1590 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1591 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001592
1593 return 0;
1594}
1595
Jon Masona513a99a72011-10-14 14:56:16 -05001596/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001597 * parents then children fashion. If this changes, then this code will not
1598 * work as designed.
1599 */
1600void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1601{
Jon Mason5f39e672011-10-03 09:50:20 -05001602 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001603
Jon Masonb03e7492011-07-20 15:20:54 -05001604 if (!pci_is_pcie(bus->self))
1605 return;
1606
Jon Mason5f39e672011-10-03 09:50:20 -05001607 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1608 return;
1609
1610 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1611 * to be aware to the MPS of the destination. To work around this,
1612 * simply force the MPS of the entire system to the smallest possible.
1613 */
1614 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1615 smpss = 0;
1616
Jon Masonb03e7492011-07-20 15:20:54 -05001617 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001618 smpss = mpss;
1619
Jon Masonb03e7492011-07-20 15:20:54 -05001620 pcie_find_smpss(bus->self, &smpss);
1621 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1622 }
1623
1624 pcie_bus_configure_set(bus->self, &smpss);
1625 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1626}
Jon Masondebc3b72011-08-02 00:01:18 -05001627EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001628
Bill Pemberton15856ad2012-11-21 15:35:00 -05001629unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630{
Yinghai Lub918c622012-05-17 18:51:11 -07001631 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 struct pci_dev *dev;
1633
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001634 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
1636 /* Go find them, Rover! */
1637 for (devfn = 0; devfn < 0x100; devfn += 8)
1638 pci_scan_slot(bus, devfn);
1639
Yu Zhaoa28724b2009-03-20 11:25:13 +08001640 /* Reserve buses for SR-IOV capability. */
1641 max += pci_iov_bus_range(bus);
1642
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 /*
1644 * After performing arch-dependent fixup of the bus, look behind
1645 * all PCI-to-PCI bridges on this bus.
1646 */
Alex Chiang74710de2009-03-20 14:56:10 -06001647 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001648 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001649 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001650 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001651 }
1652
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 for (pass=0; pass < 2; pass++)
1654 list_for_each_entry(dev, &bus->devices, bus_list) {
1655 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1656 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1657 max = pci_scan_bridge(bus, dev, max, pass);
1658 }
1659
1660 /*
1661 * We've scanned the bus and so we know all about what's on
1662 * the other side of any bridges that may be on this bus plus
1663 * any devices.
1664 *
1665 * Return how far we've got finding sub-buses.
1666 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001667 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 return max;
1669}
1670
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001671/**
1672 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1673 * @bridge: Host bridge to set up.
1674 *
1675 * Default empty implementation. Replace with an architecture-specific setup
1676 * routine, if necessary.
1677 */
1678int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1679{
1680 return 0;
1681}
1682
Jiang Liu10a95742013-04-12 05:44:20 +00001683void __weak pcibios_add_bus(struct pci_bus *bus)
1684{
1685}
1686
1687void __weak pcibios_remove_bus(struct pci_bus *bus)
1688{
1689}
1690
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001691struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1692 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001694 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001695 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001696 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001697 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001698 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001699 resource_size_t offset;
1700 char bus_addr[64];
1701 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001703 b = pci_alloc_bus();
1704 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001705 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706
1707 b->sysdata = sysdata;
1708 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001709 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001710 b2 = pci_find_bus(pci_domain_nr(b), bus);
1711 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001713 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 goto err_out;
1715 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001716
Yinghai Lu7b543662012-04-02 18:31:53 -07001717 bridge = pci_alloc_host_bridge(b);
1718 if (!bridge)
1719 goto err_out;
1720
1721 bridge->dev.parent = parent;
1722 bridge->dev.release = pci_release_bus_bridge_dev;
1723 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001724 error = pcibios_root_bridge_prepare(bridge);
1725 if (error)
1726 goto bridge_dev_reg_err;
1727
Yinghai Lu7b543662012-04-02 18:31:53 -07001728 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001730 goto bridge_dev_reg_err;
1731 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001732 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001733 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734
Yinghai Lu0d358f22008-02-19 03:20:41 -08001735 if (!parent)
1736 set_dev_node(b->bridge, pcibus_to_node(b));
1737
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001738 b->dev.class = &pcibus_class;
1739 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001740 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001741 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 if (error)
1743 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
Jiang Liu10a95742013-04-12 05:44:20 +00001745 pcibios_add_bus(b);
1746
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 /* Create legacy_io and legacy_mem files for this bus */
1748 pci_create_legacy_files(b);
1749
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001750 if (parent)
1751 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1752 else
1753 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1754
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001755 /* Add initial resources to the bus */
1756 list_for_each_entry_safe(window, n, resources, list) {
1757 list_move_tail(&window->list, &bridge->windows);
1758 res = window->res;
1759 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001760 if (res->flags & IORESOURCE_BUS)
1761 pci_bus_insert_busn_res(b, bus, res->end);
1762 else
1763 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001764 if (offset) {
1765 if (resource_type(res) == IORESOURCE_IO)
1766 fmt = " (bus address [%#06llx-%#06llx])";
1767 else
1768 fmt = " (bus address [%#010llx-%#010llx])";
1769 snprintf(bus_addr, sizeof(bus_addr), fmt,
1770 (unsigned long long) (res->start - offset),
1771 (unsigned long long) (res->end - offset));
1772 } else
1773 bus_addr[0] = '\0';
1774 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001775 }
1776
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001777 down_write(&pci_bus_sem);
1778 list_add_tail(&b->node, &pci_root_buses);
1779 up_write(&pci_bus_sem);
1780
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 return b;
1782
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001784 put_device(&bridge->dev);
1785 device_unregister(&bridge->dev);
1786bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001787 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001788err_out:
1789 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 return NULL;
1791}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001792
Yinghai Lu98a35832012-05-18 11:35:50 -06001793int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1794{
1795 struct resource *res = &b->busn_res;
1796 struct resource *parent_res, *conflict;
1797
1798 res->start = bus;
1799 res->end = bus_max;
1800 res->flags = IORESOURCE_BUS;
1801
1802 if (!pci_is_root_bus(b))
1803 parent_res = &b->parent->busn_res;
1804 else {
1805 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1806 res->flags |= IORESOURCE_PCI_FIXED;
1807 }
1808
1809 conflict = insert_resource_conflict(parent_res, res);
1810
1811 if (conflict)
1812 dev_printk(KERN_DEBUG, &b->dev,
1813 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1814 res, pci_is_root_bus(b) ? "domain " : "",
1815 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001816
1817 return conflict == NULL;
1818}
1819
1820int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1821{
1822 struct resource *res = &b->busn_res;
1823 struct resource old_res = *res;
1824 resource_size_t size;
1825 int ret;
1826
1827 if (res->start > bus_max)
1828 return -EINVAL;
1829
1830 size = bus_max - res->start + 1;
1831 ret = adjust_resource(res, res->start, size);
1832 dev_printk(KERN_DEBUG, &b->dev,
1833 "busn_res: %pR end %s updated to %02x\n",
1834 &old_res, ret ? "can not be" : "is", bus_max);
1835
1836 if (!ret && !res->parent)
1837 pci_bus_insert_busn_res(b, res->start, res->end);
1838
1839 return ret;
1840}
1841
1842void pci_bus_release_busn_res(struct pci_bus *b)
1843{
1844 struct resource *res = &b->busn_res;
1845 int ret;
1846
1847 if (!res->flags || !res->parent)
1848 return;
1849
1850 ret = release_resource(res);
1851 dev_printk(KERN_DEBUG, &b->dev,
1852 "busn_res: %pR %s released\n",
1853 res, ret ? "can not be" : "is");
1854}
1855
Bill Pemberton15856ad2012-11-21 15:35:00 -05001856struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001857 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1858{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001859 struct pci_host_bridge_window *window;
1860 bool found = false;
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001861 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001862 int max;
1863
1864 list_for_each_entry(window, resources, list)
1865 if (window->res->flags & IORESOURCE_BUS) {
1866 found = true;
1867 break;
1868 }
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001869
1870 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1871 if (!b)
1872 return NULL;
1873
Yinghai Lu4d99f522012-05-17 18:51:12 -07001874 if (!found) {
1875 dev_info(&b->dev,
1876 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1877 bus);
1878 pci_bus_insert_busn_res(b, bus, 255);
1879 }
1880
1881 max = pci_scan_child_bus(b);
1882
1883 if (!found)
1884 pci_bus_update_busn_res_end(b, max);
1885
Bjorn Helgaasa2ebb8272011-10-28 16:25:50 -06001886 pci_bus_add_devices(b);
1887 return b;
1888}
1889EXPORT_SYMBOL(pci_scan_root_bus);
1890
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001891/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001892struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001893 int bus, struct pci_ops *ops, void *sysdata)
1894{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001895 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001896 struct pci_bus *b;
1897
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001898 pci_add_resource(&resources, &ioport_resource);
1899 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001900 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001901 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001902 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001903 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001904 else
1905 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001906 return b;
1907}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908EXPORT_SYMBOL(pci_scan_bus_parented);
1909
Bill Pemberton15856ad2012-11-21 15:35:00 -05001910struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001911 void *sysdata)
1912{
1913 LIST_HEAD(resources);
1914 struct pci_bus *b;
1915
1916 pci_add_resource(&resources, &ioport_resource);
1917 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001918 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001919 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1920 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001921 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001922 pci_bus_add_devices(b);
1923 } else {
1924 pci_free_resource_list(&resources);
1925 }
1926 return b;
1927}
1928EXPORT_SYMBOL(pci_scan_bus);
1929
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001930/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001931 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1932 * @bridge: PCI bridge for the bus to scan
1933 *
1934 * Scan a PCI bus and child buses for new devices, add them,
1935 * and enable them, resizing bridge mmio/io resource if necessary
1936 * and possible. The caller must ensure the child devices are already
1937 * removed for resizing to occur.
1938 *
1939 * Returns the max number of subordinate bus discovered.
1940 */
1941unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1942{
1943 unsigned int max;
1944 struct pci_bus *bus = bridge->subordinate;
1945
1946 max = pci_scan_child_bus(bus);
1947
1948 pci_assign_unassigned_bridge_resources(bridge);
1949
1950 pci_bus_add_devices(bus);
1951
1952 return max;
1953}
1954
Yinghai Lua5213a32012-10-30 14:31:21 -06001955/**
1956 * pci_rescan_bus - scan a PCI bus for devices.
1957 * @bus: PCI bus to scan
1958 *
1959 * Scan a PCI bus and child buses for new devices, adds them,
1960 * and enables them.
1961 *
1962 * Returns the max number of subordinate bus discovered.
1963 */
1964unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1965{
1966 unsigned int max;
1967
1968 max = pci_scan_child_bus(bus);
1969 pci_assign_unassigned_bus_resources(bus);
Yinghai Lue164f652012-10-30 14:31:26 -06001970 pci_enable_bridges(bus);
Yinghai Lua5213a32012-10-30 14:31:21 -06001971 pci_bus_add_devices(bus);
1972
1973 return max;
1974}
1975EXPORT_SYMBOL_GPL(pci_rescan_bus);
1976
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978EXPORT_SYMBOL(pci_scan_slot);
1979EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001981
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001982static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001983{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001984 const struct pci_dev *a = to_pci_dev(d_a);
1985 const struct pci_dev *b = to_pci_dev(d_b);
1986
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001987 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1988 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1989
1990 if (a->bus->number < b->bus->number) return -1;
1991 else if (a->bus->number > b->bus->number) return 1;
1992
1993 if (a->devfn < b->devfn) return -1;
1994 else if (a->devfn > b->devfn) return 1;
1995
1996 return 0;
1997}
1998
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001999void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002000{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002001 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002002}