blob: b163e40bf42ecfc95c030a837dd1088d26aa703e [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b39a2015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Andrew Lunnee26a222017-01-24 14:53:48 +0100225static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
226 struct mii_bus *bus,
227 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100228{
229 return mv88e6xxx_read(chip, addr, reg, val);
230}
231
Andrew Lunnee26a222017-01-24 14:53:48 +0100232static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
233 struct mii_bus *bus,
234 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100235{
236 return mv88e6xxx_write(chip, addr, reg, val);
237}
238
Andrew Lunna3c53be52017-01-24 14:53:50 +0100239static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
240{
241 struct mv88e6xxx_mdio_bus *mdio_bus;
242
243 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
244 list);
245 if (!mdio_bus)
246 return NULL;
247
248 return mdio_bus->bus;
249}
250
Vivien Didelote57e5e72016-08-15 17:19:00 -0400251static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
252 int reg, u16 *val)
253{
254 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100255 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400256
Andrew Lunna3c53be52017-01-24 14:53:50 +0100257 bus = mv88e6xxx_default_mdio_bus(chip);
258 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259 return -EOPNOTSUPP;
260
Andrew Lunna3c53be52017-01-24 14:53:50 +0100261 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100262 return -EOPNOTSUPP;
263
264 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400265}
266
267static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
268 int reg, u16 val)
269{
270 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100271 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400272
Andrew Lunna3c53be52017-01-24 14:53:50 +0100273 bus = mv88e6xxx_default_mdio_bus(chip);
274 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275 return -EOPNOTSUPP;
276
Andrew Lunna3c53be52017-01-24 14:53:50 +0100277 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100278 return -EOPNOTSUPP;
279
280 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400281}
282
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400283static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
284{
285 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
286 return -EOPNOTSUPP;
287
288 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
289}
290
291static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
292{
293 int err;
294
295 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
297 if (unlikely(err)) {
298 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
299 phy, err);
300 }
301}
302
303static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
304 u8 page, int reg, u16 *val)
305{
306 int err;
307
308 /* There is no paging for registers 22 */
309 if (reg == PHY_PAGE)
310 return -EINVAL;
311
312 err = mv88e6xxx_phy_page_get(chip, phy, page);
313 if (!err) {
314 err = mv88e6xxx_phy_read(chip, phy, reg, val);
315 mv88e6xxx_phy_page_put(chip, phy);
316 }
317
318 return err;
319}
320
321static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
322 u8 page, int reg, u16 val)
323{
324 int err;
325
326 /* There is no paging for registers 22 */
327 if (reg == PHY_PAGE)
328 return -EINVAL;
329
330 err = mv88e6xxx_phy_page_get(chip, phy, page);
331 if (!err) {
332 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
333 mv88e6xxx_phy_page_put(chip, phy);
334 }
335
336 return err;
337}
338
339static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
340{
341 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
342 reg, val);
343}
344
345static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
346{
347 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
348 reg, val);
349}
350
Andrew Lunndc30c352016-10-16 19:56:49 +0200351static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
352{
353 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
354 unsigned int n = d->hwirq;
355
356 chip->g1_irq.masked |= (1 << n);
357}
358
359static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
360{
361 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
362 unsigned int n = d->hwirq;
363
364 chip->g1_irq.masked &= ~(1 << n);
365}
366
367static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
368{
369 struct mv88e6xxx_chip *chip = dev_id;
370 unsigned int nhandled = 0;
371 unsigned int sub_irq;
372 unsigned int n;
373 u16 reg;
374 int err;
375
376 mutex_lock(&chip->reg_lock);
377 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
378 mutex_unlock(&chip->reg_lock);
379
380 if (err)
381 goto out;
382
383 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
384 if (reg & (1 << n)) {
385 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
386 handle_nested_irq(sub_irq);
387 ++nhandled;
388 }
389 }
390out:
391 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
392}
393
394static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
395{
396 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
397
398 mutex_lock(&chip->reg_lock);
399}
400
401static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
402{
403 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
404 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
405 u16 reg;
406 int err;
407
408 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
409 if (err)
410 goto out;
411
412 reg &= ~mask;
413 reg |= (~chip->g1_irq.masked & mask);
414
415 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
416 if (err)
417 goto out;
418
419out:
420 mutex_unlock(&chip->reg_lock);
421}
422
423static struct irq_chip mv88e6xxx_g1_irq_chip = {
424 .name = "mv88e6xxx-g1",
425 .irq_mask = mv88e6xxx_g1_irq_mask,
426 .irq_unmask = mv88e6xxx_g1_irq_unmask,
427 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
428 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
429};
430
431static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
432 unsigned int irq,
433 irq_hw_number_t hwirq)
434{
435 struct mv88e6xxx_chip *chip = d->host_data;
436
437 irq_set_chip_data(irq, d->host_data);
438 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
439 irq_set_noprobe(irq);
440
441 return 0;
442}
443
444static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
445 .map = mv88e6xxx_g1_irq_domain_map,
446 .xlate = irq_domain_xlate_twocell,
447};
448
449static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
450{
451 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100452 u16 mask;
453
454 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
455 mask |= GENMASK(chip->g1_irq.nirqs, 0);
456 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
458 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
Andreas Färber5edef2f2016-11-27 23:26:28 +0100460 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100461 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462 irq_dispose_mapping(virq);
463 }
464
Andrew Lunna3db3d32016-11-20 20:14:14 +0100465 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200466}
467
468static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 int err, irq, virq;
471 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200472
473 chip->g1_irq.nirqs = chip->info->g1_irqs;
474 chip->g1_irq.domain = irq_domain_add_simple(
475 NULL, chip->g1_irq.nirqs, 0,
476 &mv88e6xxx_g1_irq_domain_ops, chip);
477 if (!chip->g1_irq.domain)
478 return -ENOMEM;
479
480 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
481 irq_create_mapping(chip->g1_irq.domain, irq);
482
483 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
484 chip->g1_irq.masked = ~0;
485
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100486 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200487 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100488 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200489
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100490 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200491
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100492 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200493 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100494 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200495
496 /* Reading the interrupt status clears (most of) them */
497 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
498 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100499 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200500
501 err = request_threaded_irq(chip->irq, NULL,
502 mv88e6xxx_g1_irq_thread_fn,
503 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
504 dev_name(chip->dev), chip);
505 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100506 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200507
508 return 0;
509
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100510out_disable:
511 mask |= GENMASK(chip->g1_irq.nirqs, 0);
512 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
513
514out_mapping:
515 for (irq = 0; irq < 16; irq++) {
516 virq = irq_find_mapping(chip->g1_irq.domain, irq);
517 irq_dispose_mapping(virq);
518 }
519
520 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200521
522 return err;
523}
524
Vivien Didelotec561272016-09-02 14:45:33 -0400525int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400526{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200527 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400528
Andrew Lunn6441e6692016-08-19 00:01:55 +0200529 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400530 u16 val;
531 int err;
532
533 err = mv88e6xxx_read(chip, addr, reg, &val);
534 if (err)
535 return err;
536
537 if (!(val & mask))
538 return 0;
539
540 usleep_range(1000, 2000);
541 }
542
Andrew Lunn30853552016-08-19 00:01:57 +0200543 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400544 return -ETIMEDOUT;
545}
546
Vivien Didelotf22ab642016-07-18 20:45:31 -0400547/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400548int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400549{
550 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200551 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552
553 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
555 if (err)
556 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400557
558 /* Set the Update bit to trigger a write operation */
559 val = BIT(15) | update;
560
561 return mv88e6xxx_write(chip, addr, reg, val);
562}
563
Vivien Didelota935c052016-09-29 12:21:53 -0400564static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000565{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500566 if (!chip->info->ops->ppu_disable)
567 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000570}
571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500574 if (!chip->info->ops->ppu_enable)
575 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578}
579
580static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
581{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400582 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000583
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 if (mutex_trylock(&chip->ppu_mutex)) {
589 if (mv88e6xxx_ppu_enable(chip) == 0)
590 chip->ppu_disabled = 0;
591 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595}
596
597static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
598{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400599 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602}
603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000606 int ret;
607
Vivien Didelotfad09c72016-06-21 12:28:20 -0400608 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609
Barry Grussling3675c8d2013-01-08 16:05:53 +0000610 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 * we can access the PHY registers. If it was already
612 * disabled, cancel the timer that is going to re-enable
613 * it.
614 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400615 if (!chip->ppu_disabled) {
616 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000617 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000619 return ret;
620 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000622 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000624 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 }
626
627 return ret;
628}
629
Vivien Didelotfad09c72016-06-21 12:28:20 -0400630static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000631{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000632 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
634 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000635}
636
Vivien Didelotfad09c72016-06-21 12:28:20 -0400637static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639 mutex_init(&chip->ppu_mutex);
640 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000641 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
642 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000643}
644
Andrew Lunn930188c2016-08-22 16:01:03 +0200645static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
646{
647 del_timer_sync(&chip->ppu_timer);
648}
649
Andrew Lunnee26a222017-01-24 14:53:48 +0100650static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
651 struct mii_bus *bus,
652 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000653{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400654 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000655
Vivien Didelote57e5e72016-08-15 17:19:00 -0400656 err = mv88e6xxx_ppu_access_get(chip);
657 if (!err) {
658 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400659 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000660 }
661
Vivien Didelote57e5e72016-08-15 17:19:00 -0400662 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663}
664
Andrew Lunnee26a222017-01-24 14:53:48 +0100665static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
666 struct mii_bus *bus,
667 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100690static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
691{
692 return chip->info->family == MV88E6XXX_FAMILY_6341;
693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200703}
704
Vivien Didelotd78343d2016-11-04 03:23:36 +0100705static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
706 int link, int speed, int duplex,
707 phy_interface_t mode)
708{
709 int err;
710
711 if (!chip->info->ops->port_set_link)
712 return 0;
713
714 /* Port's MAC control must not be changed unless the link is down */
715 err = chip->info->ops->port_set_link(chip, port, 0);
716 if (err)
717 return err;
718
719 if (chip->info->ops->port_set_speed) {
720 err = chip->info->ops->port_set_speed(chip, port, speed);
721 if (err && err != -EOPNOTSUPP)
722 goto restore_link;
723 }
724
725 if (chip->info->ops->port_set_duplex) {
726 err = chip->info->ops->port_set_duplex(chip, port, duplex);
727 if (err && err != -EOPNOTSUPP)
728 goto restore_link;
729 }
730
731 if (chip->info->ops->port_set_rgmii_delay) {
732 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
733 if (err && err != -EOPNOTSUPP)
734 goto restore_link;
735 }
736
Andrew Lunnf39908d2017-02-04 20:02:50 +0100737 if (chip->info->ops->port_set_cmode) {
738 err = chip->info->ops->port_set_cmode(chip, port, mode);
739 if (err && err != -EOPNOTSUPP)
740 goto restore_link;
741 }
742
Vivien Didelotd78343d2016-11-04 03:23:36 +0100743 err = 0;
744restore_link:
745 if (chip->info->ops->port_set_link(chip, port, link))
746 netdev_err(chip->ds->ports[port].netdev,
747 "failed to restore MAC's link\n");
748
749 return err;
750}
751
Andrew Lunndea87022015-08-31 15:56:47 +0200752/* We expect the switch to perform auto negotiation if there is a real
753 * phy. However, in the case of a fixed link phy, we force the port
754 * settings from the fixed link settings.
755 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
757 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200760 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200761
762 if (!phy_is_pseudo_fixed_link(phydev))
763 return;
764
Vivien Didelotfad09c72016-06-21 12:28:20 -0400765 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100766 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
767 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400768 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100769
770 if (err && err != -EOPNOTSUPP)
771 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200772}
773
Andrew Lunna605a0f2016-11-21 23:26:58 +0100774static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000775{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100776 if (!chip->info->ops->stats_snapshot)
777 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778
Andrew Lunna605a0f2016-11-21 23:26:58 +0100779 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000780}
781
Andrew Lunne413e7e2015-04-02 04:06:38 +0200782static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100783 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
784 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
785 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
786 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
787 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
788 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
789 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
790 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
791 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
792 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
793 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
794 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
795 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
796 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
797 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
798 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
799 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
800 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
801 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
802 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
803 { "single", 4, 0x14, STATS_TYPE_BANK0, },
804 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
805 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
806 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
807 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
808 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
809 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
810 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
811 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
812 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
813 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
814 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
815 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
816 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
817 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
818 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
819 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
820 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
821 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
822 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
823 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
824 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
825 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
826 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
827 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
828 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
829 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
830 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
831 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
832 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
833 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
834 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
835 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
836 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
837 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
838 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
839 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
840 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
841 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200842};
843
Vivien Didelotfad09c72016-06-21 12:28:20 -0400844static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100845 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100846 int port, u16 bank1_select,
847 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200848{
Andrew Lunn80c46272015-06-20 18:42:30 +0200849 u32 low;
850 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100851 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200852 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200853 u64 value;
854
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100855 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100856 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200857 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
858 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200859 return UINT64_MAX;
860
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200861 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200862 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200863 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
864 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200865 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200866 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200867 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100868 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100869 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100870 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100871 /* fall through */
872 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100873 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100874 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200875 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100876 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200877 }
878 value = (((u64)high) << 16) | low;
879 return value;
880}
881
Andrew Lunndfafe442016-11-21 23:27:02 +0100882static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
883 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100884{
885 struct mv88e6xxx_hw_stat *stat;
886 int i, j;
887
888 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
889 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100890 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100891 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
892 ETH_GSTRING_LEN);
893 j++;
894 }
895 }
896}
897
Andrew Lunndfafe442016-11-21 23:27:02 +0100898static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
899 uint8_t *data)
900{
901 mv88e6xxx_stats_get_strings(chip, data,
902 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
903}
904
905static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
906 uint8_t *data)
907{
908 mv88e6xxx_stats_get_strings(chip, data,
909 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
910}
911
912static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
913 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100914{
Vivien Didelot04bed142016-08-31 18:06:13 -0400915 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100916
917 if (chip->info->ops->stats_get_strings)
918 chip->info->ops->stats_get_strings(chip, data);
919}
920
921static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
922 int types)
923{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100924 struct mv88e6xxx_hw_stat *stat;
925 int i, j;
926
927 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
928 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100929 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100930 j++;
931 }
932 return j;
933}
934
Andrew Lunndfafe442016-11-21 23:27:02 +0100935static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
936{
937 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
938 STATS_TYPE_PORT);
939}
940
941static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
942{
943 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
944 STATS_TYPE_BANK1);
945}
946
947static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
948{
949 struct mv88e6xxx_chip *chip = ds->priv;
950
951 if (chip->info->ops->stats_get_sset_count)
952 return chip->info->ops->stats_get_sset_count(chip);
953
954 return 0;
955}
956
Andrew Lunn052f9472016-11-21 23:27:03 +0100957static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100958 uint64_t *data, int types,
959 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100960{
961 struct mv88e6xxx_hw_stat *stat;
962 int i, j;
963
964 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
965 stat = &mv88e6xxx_hw_stats[i];
966 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100967 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
968 bank1_select,
969 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100970 j++;
971 }
972 }
973}
974
975static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
976 uint64_t *data)
977{
978 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100979 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
980 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100981}
982
983static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
984 uint64_t *data)
985{
986 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100987 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
988 GLOBAL_STATS_OP_BANK_1_BIT_9,
989 GLOBAL_STATS_OP_HIST_RX_TX);
990}
991
992static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
993 uint64_t *data)
994{
995 return mv88e6xxx_stats_get_stats(chip, port, data,
996 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
997 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100998}
999
1000static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1001 uint64_t *data)
1002{
1003 if (chip->info->ops->stats_get_stats)
1004 chip->info->ops->stats_get_stats(chip, port, data);
1005}
1006
Vivien Didelotf81ec902016-05-09 13:22:58 -04001007static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1008 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001009{
Vivien Didelot04bed142016-08-31 18:06:13 -04001010 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001011 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001012
Vivien Didelotfad09c72016-06-21 12:28:20 -04001013 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014
Andrew Lunna605a0f2016-11-21 23:26:58 +01001015 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001016 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001018 return;
1019 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001020
1021 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001022
Vivien Didelotfad09c72016-06-21 12:28:20 -04001023 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001024}
Ben Hutchings98e67302011-11-25 14:36:19 +00001025
Andrew Lunnde2273872016-11-21 23:27:01 +01001026static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1027{
1028 if (chip->info->ops->stats_set_histogram)
1029 return chip->info->ops->stats_set_histogram(chip);
1030
1031 return 0;
1032}
1033
Vivien Didelotf81ec902016-05-09 13:22:58 -04001034static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001035{
1036 return 32 * sizeof(u16);
1037}
1038
Vivien Didelotf81ec902016-05-09 13:22:58 -04001039static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1040 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041{
Vivien Didelot04bed142016-08-31 18:06:13 -04001042 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001043 int err;
1044 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045 u16 *p = _p;
1046 int i;
1047
1048 regs->version = 0;
1049
1050 memset(p, 0xff, 32 * sizeof(u16));
1051
Vivien Didelotfad09c72016-06-21 12:28:20 -04001052 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001053
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001054 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001055
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001056 err = mv88e6xxx_port_read(chip, port, i, &reg);
1057 if (!err)
1058 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001059 }
Vivien Didelot23062512016-05-09 13:22:45 -04001060
Vivien Didelotfad09c72016-06-21 12:28:20 -04001061 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001062}
1063
Vivien Didelotf81ec902016-05-09 13:22:58 -04001064static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1065 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001066{
Vivien Didelot04bed142016-08-31 18:06:13 -04001067 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001068 u16 reg;
1069 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001070
Vivien Didelotfad09c72016-06-21 12:28:20 -04001071 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001072 return -EOPNOTSUPP;
1073
Vivien Didelotfad09c72016-06-21 12:28:20 -04001074 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001075
Vivien Didelot9c938292016-08-15 17:19:02 -04001076 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1077 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001078 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
1080 e->eee_enabled = !!(reg & 0x0200);
1081 e->tx_lpi_enabled = !!(reg & 0x0100);
1082
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001083 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001084 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001085 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001086
Andrew Lunncca8b132015-04-02 04:06:39 +02001087 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001088out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001090
1091 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001092}
1093
Vivien Didelotf81ec902016-05-09 13:22:58 -04001094static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1095 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001096{
Vivien Didelot04bed142016-08-31 18:06:13 -04001097 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001098 u16 reg;
1099 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001100
Vivien Didelotfad09c72016-06-21 12:28:20 -04001101 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001102 return -EOPNOTSUPP;
1103
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001105
Vivien Didelot9c938292016-08-15 17:19:02 -04001106 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1107 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001108 goto out;
1109
Vivien Didelot9c938292016-08-15 17:19:02 -04001110 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001111 if (e->eee_enabled)
1112 reg |= 0x0200;
1113 if (e->tx_lpi_enabled)
1114 reg |= 0x0100;
1115
Vivien Didelot9c938292016-08-15 17:19:02 -04001116 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001118 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001119
Vivien Didelot9c938292016-08-15 17:19:02 -04001120 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001121}
1122
Vivien Didelote5887a22017-03-30 17:37:11 -04001123static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001124{
Vivien Didelote5887a22017-03-30 17:37:11 -04001125 struct dsa_switch *ds = NULL;
1126 struct net_device *br;
1127 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001128 int i;
1129
Vivien Didelote5887a22017-03-30 17:37:11 -04001130 if (dev < DSA_MAX_SWITCHES)
1131 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001132
Vivien Didelote5887a22017-03-30 17:37:11 -04001133 /* Prevent frames from unknown switch or port */
1134 if (!ds || port >= ds->num_ports)
1135 return 0;
1136
1137 /* Frames from DSA links and CPU ports can egress any local port */
1138 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1139 return mv88e6xxx_port_mask(chip);
1140
1141 br = ds->ports[port].bridge_dev;
1142 pvlan = 0;
1143
1144 /* Frames from user ports can egress any local DSA links and CPU ports,
1145 * as well as any local member of their bridge group.
1146 */
1147 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1148 if (dsa_is_cpu_port(chip->ds, i) ||
1149 dsa_is_dsa_port(chip->ds, i) ||
1150 (br && chip->ds->ports[i].bridge_dev == br))
1151 pvlan |= BIT(i);
1152
1153 return pvlan;
1154}
1155
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001156static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001157{
1158 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001159
1160 /* prevent frames from going back out of the port they came in on */
1161 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001162
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001163 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001164}
1165
Vivien Didelotf81ec902016-05-09 13:22:58 -04001166static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1167 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001168{
Vivien Didelot04bed142016-08-31 18:06:13 -04001169 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001170 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001171 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001172
1173 switch (state) {
1174 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001175 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001176 break;
1177 case BR_STATE_BLOCKING:
1178 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001179 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001180 break;
1181 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001182 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001183 break;
1184 case BR_STATE_FORWARDING:
1185 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001186 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001187 break;
1188 }
1189
Vivien Didelotfad09c72016-06-21 12:28:20 -04001190 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001191 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001192 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001193
1194 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001195 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001196}
1197
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001198static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1199{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001200 int err;
1201
Vivien Didelotdaefc942017-03-11 16:12:54 -05001202 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1203 if (err)
1204 return err;
1205
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001206 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1207 if (err)
1208 return err;
1209
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001210 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1211}
1212
Vivien Didelot17a15942017-03-30 17:37:09 -04001213static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1214{
1215 u16 pvlan = 0;
1216
1217 if (!mv88e6xxx_has_pvt(chip))
1218 return -EOPNOTSUPP;
1219
1220 /* Skip the local source device, which uses in-chip port VLAN */
1221 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001222 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001223
1224 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1225}
1226
Vivien Didelot81228992017-03-30 17:37:08 -04001227static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1228{
Vivien Didelot17a15942017-03-30 17:37:09 -04001229 int dev, port;
1230 int err;
1231
Vivien Didelot81228992017-03-30 17:37:08 -04001232 if (!mv88e6xxx_has_pvt(chip))
1233 return 0;
1234
1235 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1236 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1237 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001238 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1239 if (err)
1240 return err;
1241
1242 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1243 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1244 err = mv88e6xxx_pvt_map(chip, dev, port);
1245 if (err)
1246 return err;
1247 }
1248 }
1249
1250 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001251}
1252
Vivien Didelot749efcb2016-09-22 16:49:24 -04001253static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1254{
1255 struct mv88e6xxx_chip *chip = ds->priv;
1256 int err;
1257
1258 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001259 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001260 mutex_unlock(&chip->reg_lock);
1261
1262 if (err)
1263 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1264}
1265
Vivien Didelotfad09c72016-06-21 12:28:20 -04001266static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001267 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001268{
Vivien Didelotf169e5e2017-05-01 14:05:17 -04001269 struct mv88e6xxx_vtu_entry next = *entry;
Vivien Didelota935c052016-09-29 12:21:53 -04001270 u16 val;
1271 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001272
Vivien Didelotf169e5e2017-05-01 14:05:17 -04001273 err = mv88e6xxx_g1_vtu_getnext(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001274 if (err)
1275 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001276
Vivien Didelotb8fee952015-08-13 12:52:19 -04001277 if (next.valid) {
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001278 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot8ee51f62017-05-01 14:05:14 -04001279 err = mv88e6xxx_g1_vtu_fid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001280 if (err)
1281 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001282 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001283 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1284 * VTU DBNum[3:0] are located in VTU Operation 3:0
1285 */
Vivien Didelota935c052016-09-29 12:21:53 -04001286 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1287 if (err)
1288 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001289
Vivien Didelota935c052016-09-29 12:21:53 -04001290 next.fid = (val & 0xf00) >> 4;
1291 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001292 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001293
Vivien Didelotfad09c72016-06-21 12:28:20 -04001294 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001295 err = mv88e6xxx_g1_vtu_sid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001296 if (err)
1297 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001298 }
Vivien Didelotc499a642017-05-01 14:05:18 -04001299
1300 err = mv88e6185_g1_vtu_data_read(chip, &next);
1301 if (err)
1302 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001303 }
1304
1305 *entry = next;
1306 return 0;
1307}
1308
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001309static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1310{
1311 if (!chip->info->max_vid)
1312 return 0;
1313
1314 return mv88e6xxx_g1_vtu_flush(chip);
1315}
1316
Vivien Didelotf81ec902016-05-09 13:22:58 -04001317static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1318 struct switchdev_obj_port_vlan *vlan,
1319 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001320{
Vivien Didelot04bed142016-08-31 18:06:13 -04001321 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001322 struct mv88e6xxx_vtu_entry next = {
1323 .vid = chip->info->max_vid,
1324 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001325 u16 pvid;
1326 int err;
1327
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001328 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001329 return -EOPNOTSUPP;
1330
Vivien Didelotfad09c72016-06-21 12:28:20 -04001331 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001332
Vivien Didelot77064f32016-11-04 03:23:30 +01001333 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001334 if (err)
1335 goto unlock;
1336
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001337 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001338 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001339 if (err)
1340 break;
1341
1342 if (!next.valid)
1343 break;
1344
Vivien Didelotbd00e052017-05-01 14:05:11 -04001345 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001346 continue;
1347
1348 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001349 vlan->vid_begin = next.vid;
1350 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001351 vlan->flags = 0;
1352
Vivien Didelotbd00e052017-05-01 14:05:11 -04001353 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001354 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1355
1356 if (next.vid == pvid)
1357 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1358
1359 err = cb(&vlan->obj);
1360 if (err)
1361 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001362 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001363
1364unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001365 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001366
1367 return err;
1368}
1369
Vivien Didelotfad09c72016-06-21 12:28:20 -04001370static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001371 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001372{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001373 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelota935c052016-09-29 12:21:53 -04001374 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001375
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001376 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001377 if (err)
1378 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001379
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001380 err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
1381 if (err)
1382 return err;
1383
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001384 if (!entry->valid)
1385 goto loadpurge;
1386
1387 /* Write port member tags */
Vivien Didelotc499a642017-05-01 14:05:18 -04001388 err = mv88e6185_g1_vtu_data_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001389 if (err)
1390 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001391
Vivien Didelotfad09c72016-06-21 12:28:20 -04001392 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001393 err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001394 if (err)
1395 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001396 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001397
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001398 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot8ee51f62017-05-01 14:05:14 -04001399 err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001400 if (err)
1401 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001402 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001403 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1404 * VTU DBNum[3:0] are located in VTU Operation 3:0
1405 */
1406 op |= (entry->fid & 0xf0) << 8;
1407 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001408 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001409loadpurge:
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001410 return mv88e6xxx_g1_vtu_op(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001411}
1412
Vivien Didelotfad09c72016-06-21 12:28:20 -04001413static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001414 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001415{
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001416 struct mv88e6xxx_vtu_entry next = {
1417 .sid = sid,
1418 };
Vivien Didelota935c052016-09-29 12:21:53 -04001419 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001420
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001421 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001422 if (err)
1423 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001424
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001425 err = mv88e6xxx_g1_vtu_sid_write(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001426 if (err)
1427 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001428
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001429 err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelota935c052016-09-29 12:21:53 -04001430 if (err)
1431 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001432
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001433 err = mv88e6xxx_g1_vtu_sid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001434 if (err)
1435 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001436
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001437 err = mv88e6xxx_g1_vtu_vid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001438 if (err)
1439 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001440
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001441 if (next.valid) {
Vivien Didelotc499a642017-05-01 14:05:18 -04001442 err = mv88e6185_g1_vtu_data_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001443 if (err)
1444 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001445 }
1446
1447 *entry = next;
1448 return 0;
1449}
1450
Vivien Didelotfad09c72016-06-21 12:28:20 -04001451static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001452 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001453{
Vivien Didelota935c052016-09-29 12:21:53 -04001454 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001455
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001456 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001457 if (err)
1458 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001459
1460 if (!entry->valid)
1461 goto loadpurge;
1462
1463 /* Write port states */
Vivien Didelotc499a642017-05-01 14:05:18 -04001464 err = mv88e6185_g1_vtu_data_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001465 if (err)
1466 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001467loadpurge:
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001468 err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001469 if (err)
1470 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001471
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001472 err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001473 if (err)
1474 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001475
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001476 return mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001477}
1478
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001479static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001480{
1481 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001482 struct mv88e6xxx_vtu_entry vlan = {
1483 .vid = chip->info->max_vid,
1484 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001485 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001486
1487 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1488
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001489 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001490 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001491 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001492 if (err)
1493 return err;
1494
1495 set_bit(*fid, fid_bitmap);
1496 }
1497
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001498 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001499 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001500 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001501 if (err)
1502 return err;
1503
1504 if (!vlan.valid)
1505 break;
1506
1507 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001508 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001509
1510 /* The reset value 0x000 is used to indicate that multiple address
1511 * databases are not needed. Return the next positive available.
1512 */
1513 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001514 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001515 return -ENOSPC;
1516
1517 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001518 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001519}
1520
Vivien Didelotfad09c72016-06-21 12:28:20 -04001521static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001522 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001523{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001524 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001525 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001526 .valid = true,
1527 .vid = vid,
1528 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001529 int i, err;
1530
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001531 err = mv88e6xxx_atu_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001532 if (err)
1533 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001534
Vivien Didelot3d131f02015-11-03 10:52:52 -05001535 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001536 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotbd00e052017-05-01 14:05:11 -04001537 vlan.member[i] = dsa_is_cpu_port(ds, i) ||
1538 dsa_is_dsa_port(ds, i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001539 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1540 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001541
Vivien Didelotfad09c72016-06-21 12:28:20 -04001542 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01001543 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
1544 mv88e6xxx_6341_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001545 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001546
1547 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1548 * implemented, only one STU entry is needed to cover all VTU
1549 * entries. Thus, validate the SID 0.
1550 */
1551 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001552 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001553 if (err)
1554 return err;
1555
1556 if (vstp.sid != vlan.sid || !vstp.valid) {
1557 memset(&vstp, 0, sizeof(vstp));
1558 vstp.valid = true;
1559 vstp.sid = vlan.sid;
1560
Vivien Didelotfad09c72016-06-21 12:28:20 -04001561 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001562 if (err)
1563 return err;
1564 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001565 }
1566
1567 *entry = vlan;
1568 return 0;
1569}
1570
Vivien Didelotfad09c72016-06-21 12:28:20 -04001571static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001572 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001573{
1574 int err;
1575
1576 if (!vid)
1577 return -EINVAL;
1578
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001579 entry->vid = vid - 1;
1580 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001581
Vivien Didelotfad09c72016-06-21 12:28:20 -04001582 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001583 if (err)
1584 return err;
1585
1586 if (entry->vid != vid || !entry->valid) {
1587 if (!creat)
1588 return -EOPNOTSUPP;
1589 /* -ENOENT would've been more appropriate, but switchdev expects
1590 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1591 */
1592
Vivien Didelotfad09c72016-06-21 12:28:20 -04001593 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001594 }
1595
1596 return err;
1597}
1598
Vivien Didelotda9c3592016-02-12 12:09:40 -05001599static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1600 u16 vid_begin, u16 vid_end)
1601{
Vivien Didelot04bed142016-08-31 18:06:13 -04001602 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001603 struct mv88e6xxx_vtu_entry vlan = {
1604 .vid = vid_begin - 1,
1605 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001606 int i, err;
1607
1608 if (!vid_begin)
1609 return -EOPNOTSUPP;
1610
Vivien Didelotfad09c72016-06-21 12:28:20 -04001611 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001612
Vivien Didelotda9c3592016-02-12 12:09:40 -05001613 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001614 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001615 if (err)
1616 goto unlock;
1617
1618 if (!vlan.valid)
1619 break;
1620
1621 if (vlan.vid > vid_end)
1622 break;
1623
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001624 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001625 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1626 continue;
1627
Andrew Lunn66e28092016-12-11 21:07:19 +01001628 if (!ds->ports[port].netdev)
1629 continue;
1630
Vivien Didelotbd00e052017-05-01 14:05:11 -04001631 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001632 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1633 continue;
1634
Vivien Didelotfae8a252017-01-27 15:29:42 -05001635 if (ds->ports[i].bridge_dev ==
1636 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001637 break; /* same bridge, check next VLAN */
1638
Vivien Didelotfae8a252017-01-27 15:29:42 -05001639 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001640 continue;
1641
Andrew Lunnc8b09802016-06-04 21:16:57 +02001642 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001643 "hardware VLAN %d already used by %s\n",
1644 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001645 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001646 err = -EOPNOTSUPP;
1647 goto unlock;
1648 }
1649 } while (vlan.vid < vid_end);
1650
1651unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001652 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001653
1654 return err;
1655}
1656
Vivien Didelotf81ec902016-05-09 13:22:58 -04001657static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1658 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001659{
Vivien Didelot04bed142016-08-31 18:06:13 -04001660 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001661 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001662 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001663 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001664
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001665 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001666 return -EOPNOTSUPP;
1667
Vivien Didelotfad09c72016-06-21 12:28:20 -04001668 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001669 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001670 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001671
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001672 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001673}
1674
Vivien Didelot57d32312016-06-20 13:13:58 -04001675static int
1676mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1677 const struct switchdev_obj_port_vlan *vlan,
1678 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001679{
Vivien Didelot04bed142016-08-31 18:06:13 -04001680 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001681 int err;
1682
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001683 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001684 return -EOPNOTSUPP;
1685
Vivien Didelotda9c3592016-02-12 12:09:40 -05001686 /* If the requested port doesn't belong to the same bridge as the VLAN
1687 * members, do not support it (yet) and fallback to software VLAN.
1688 */
1689 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1690 vlan->vid_end);
1691 if (err)
1692 return err;
1693
Vivien Didelot76e398a2015-11-01 12:33:55 -05001694 /* We don't need any dynamic resource from the kernel (yet),
1695 * so skip the prepare phase.
1696 */
1697 return 0;
1698}
1699
Vivien Didelotfad09c72016-06-21 12:28:20 -04001700static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001701 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001702{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001703 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001704 int err;
1705
Vivien Didelotfad09c72016-06-21 12:28:20 -04001706 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001707 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001708 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001709
Vivien Didelotbd00e052017-05-01 14:05:11 -04001710 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001711 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1712 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1713
Vivien Didelotfad09c72016-06-21 12:28:20 -04001714 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001715}
1716
Vivien Didelotf81ec902016-05-09 13:22:58 -04001717static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1718 const struct switchdev_obj_port_vlan *vlan,
1719 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001720{
Vivien Didelot04bed142016-08-31 18:06:13 -04001721 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001722 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1723 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1724 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001725
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001726 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001727 return;
1728
Vivien Didelotfad09c72016-06-21 12:28:20 -04001729 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001730
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001731 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001732 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001733 netdev_err(ds->ports[port].netdev,
1734 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001735 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001736
Vivien Didelot77064f32016-11-04 03:23:30 +01001737 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001738 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001739 vlan->vid_end);
1740
Vivien Didelotfad09c72016-06-21 12:28:20 -04001741 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001742}
1743
Vivien Didelotfad09c72016-06-21 12:28:20 -04001744static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001745 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001746{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001747 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001748 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001749 int i, err;
1750
Vivien Didelotfad09c72016-06-21 12:28:20 -04001751 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001752 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001753 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001754
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001755 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001756 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001757 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001758
Vivien Didelotbd00e052017-05-01 14:05:11 -04001759 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001760
1761 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001762 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001763 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001764 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001765 continue;
1766
Vivien Didelotbd00e052017-05-01 14:05:11 -04001767 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001768 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001769 break;
1770 }
1771 }
1772
Vivien Didelotfad09c72016-06-21 12:28:20 -04001773 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001774 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001775 return err;
1776
Vivien Didelote606ca32017-03-11 16:12:55 -05001777 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001778}
1779
Vivien Didelotf81ec902016-05-09 13:22:58 -04001780static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1781 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001782{
Vivien Didelot04bed142016-08-31 18:06:13 -04001783 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001784 u16 pvid, vid;
1785 int err = 0;
1786
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001787 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001788 return -EOPNOTSUPP;
1789
Vivien Didelotfad09c72016-06-21 12:28:20 -04001790 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001791
Vivien Didelot77064f32016-11-04 03:23:30 +01001792 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001793 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001794 goto unlock;
1795
Vivien Didelot76e398a2015-11-01 12:33:55 -05001796 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001797 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001798 if (err)
1799 goto unlock;
1800
1801 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001802 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001803 if (err)
1804 goto unlock;
1805 }
1806 }
1807
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001808unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001809 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001810
1811 return err;
1812}
1813
Vivien Didelot83dabd12016-08-31 11:50:04 -04001814static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1815 const unsigned char *addr, u16 vid,
1816 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001817{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001818 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001819 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001820 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001821
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001822 /* Null VLAN ID corresponds to the port private database */
1823 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001824 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001825 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04001826 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001827 if (err)
1828 return err;
1829
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001830 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1831 ether_addr_copy(entry.mac, addr);
1832 eth_addr_dec(entry.mac);
1833
1834 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001835 if (err)
1836 return err;
1837
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001838 /* Initialize a fresh ATU entry if it isn't found */
1839 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1840 !ether_addr_equal(entry.mac, addr)) {
1841 memset(&entry, 0, sizeof(entry));
1842 ether_addr_copy(entry.mac, addr);
1843 }
1844
Vivien Didelot88472932016-09-19 19:56:11 -04001845 /* Purge the ATU entry only if no port is using it anymore */
1846 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001847 entry.portvec &= ~BIT(port);
1848 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001849 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1850 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001851 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001852 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001853 }
1854
Vivien Didelot9c13c022017-03-11 16:12:52 -05001855 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001856}
1857
Vivien Didelotf81ec902016-05-09 13:22:58 -04001858static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1859 const struct switchdev_obj_port_fdb *fdb,
1860 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001861{
1862 /* We don't need any dynamic resource from the kernel (yet),
1863 * so skip the prepare phase.
1864 */
1865 return 0;
1866}
1867
Vivien Didelotf81ec902016-05-09 13:22:58 -04001868static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1869 const struct switchdev_obj_port_fdb *fdb,
1870 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001871{
Vivien Didelot04bed142016-08-31 18:06:13 -04001872 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001873
Vivien Didelotfad09c72016-06-21 12:28:20 -04001874 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001875 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1876 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1877 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001878 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001879}
1880
Vivien Didelotf81ec902016-05-09 13:22:58 -04001881static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1882 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001883{
Vivien Didelot04bed142016-08-31 18:06:13 -04001884 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001885 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001886
Vivien Didelotfad09c72016-06-21 12:28:20 -04001887 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001888 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1889 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001890 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001891
Vivien Didelot83dabd12016-08-31 11:50:04 -04001892 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001893}
1894
Vivien Didelot83dabd12016-08-31 11:50:04 -04001895static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1896 u16 fid, u16 vid, int port,
1897 struct switchdev_obj *obj,
1898 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001899{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001900 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001901 int err;
1902
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001903 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1904 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001905
1906 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001907 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001908 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001909 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001910
1911 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1912 break;
1913
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001914 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001915 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001916
Vivien Didelot83dabd12016-08-31 11:50:04 -04001917 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1918 struct switchdev_obj_port_fdb *fdb;
1919
1920 if (!is_unicast_ether_addr(addr.mac))
1921 continue;
1922
1923 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001924 fdb->vid = vid;
1925 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001926 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
1927 fdb->ndm_state = NUD_NOARP;
1928 else
1929 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04001930 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
1931 struct switchdev_obj_port_mdb *mdb;
1932
1933 if (!is_multicast_ether_addr(addr.mac))
1934 continue;
1935
1936 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
1937 mdb->vid = vid;
1938 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001939 } else {
1940 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001941 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04001942
1943 err = cb(obj);
1944 if (err)
1945 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001946 } while (!is_broadcast_ether_addr(addr.mac));
1947
1948 return err;
1949}
1950
Vivien Didelot83dabd12016-08-31 11:50:04 -04001951static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1952 struct switchdev_obj *obj,
1953 int (*cb)(struct switchdev_obj *obj))
1954{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001955 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001956 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001957 };
1958 u16 fid;
1959 int err;
1960
1961 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001962 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001963 if (err)
1964 return err;
1965
1966 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1967 if (err)
1968 return err;
1969
1970 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001971 do {
1972 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1973 if (err)
1974 return err;
1975
1976 if (!vlan.valid)
1977 break;
1978
1979 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1980 obj, cb);
1981 if (err)
1982 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001983 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001984
1985 return err;
1986}
1987
Vivien Didelotf81ec902016-05-09 13:22:58 -04001988static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1989 struct switchdev_obj_port_fdb *fdb,
1990 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04001991{
Vivien Didelot04bed142016-08-31 18:06:13 -04001992 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001993 int err;
1994
Vivien Didelotfad09c72016-06-21 12:28:20 -04001995 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001996 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001997 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001998
1999 return err;
2000}
2001
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002002static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2003 struct net_device *br)
2004{
Vivien Didelote96a6e02017-03-30 17:37:13 -04002005 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002006 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04002007 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002008 int err;
2009
2010 /* Remap the Port VLAN of each local bridge group member */
2011 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
2012 if (chip->ds->ports[port].bridge_dev == br) {
2013 err = mv88e6xxx_port_vlan_map(chip, port);
2014 if (err)
2015 return err;
2016 }
2017 }
2018
Vivien Didelote96a6e02017-03-30 17:37:13 -04002019 if (!mv88e6xxx_has_pvt(chip))
2020 return 0;
2021
2022 /* Remap the Port VLAN of each cross-chip bridge group member */
2023 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
2024 ds = chip->ds->dst->ds[dev];
2025 if (!ds)
2026 break;
2027
2028 for (port = 0; port < ds->num_ports; ++port) {
2029 if (ds->ports[port].bridge_dev == br) {
2030 err = mv88e6xxx_pvt_map(chip, dev, port);
2031 if (err)
2032 return err;
2033 }
2034 }
2035 }
2036
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002037 return 0;
2038}
2039
Vivien Didelotf81ec902016-05-09 13:22:58 -04002040static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002041 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002042{
Vivien Didelot04bed142016-08-31 18:06:13 -04002043 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002044 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002045
Vivien Didelotfad09c72016-06-21 12:28:20 -04002046 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002047 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002048 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002049
Vivien Didelot466dfa02016-02-26 13:16:05 -05002050 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002051}
2052
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002053static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2054 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002055{
Vivien Didelot04bed142016-08-31 18:06:13 -04002056 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002057
Vivien Didelotfad09c72016-06-21 12:28:20 -04002058 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002059 if (mv88e6xxx_bridge_map(chip, br) ||
2060 mv88e6xxx_port_vlan_map(chip, port))
2061 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002062 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002063}
2064
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002065static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
2066 int port, struct net_device *br)
2067{
2068 struct mv88e6xxx_chip *chip = ds->priv;
2069 int err;
2070
2071 if (!mv88e6xxx_has_pvt(chip))
2072 return 0;
2073
2074 mutex_lock(&chip->reg_lock);
2075 err = mv88e6xxx_pvt_map(chip, dev, port);
2076 mutex_unlock(&chip->reg_lock);
2077
2078 return err;
2079}
2080
2081static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
2082 int port, struct net_device *br)
2083{
2084 struct mv88e6xxx_chip *chip = ds->priv;
2085
2086 if (!mv88e6xxx_has_pvt(chip))
2087 return;
2088
2089 mutex_lock(&chip->reg_lock);
2090 if (mv88e6xxx_pvt_map(chip, dev, port))
2091 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2092 mutex_unlock(&chip->reg_lock);
2093}
2094
Vivien Didelot17e708b2016-12-05 17:30:27 -05002095static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2096{
2097 if (chip->info->ops->reset)
2098 return chip->info->ops->reset(chip);
2099
2100 return 0;
2101}
2102
Vivien Didelot309eca62016-12-05 17:30:26 -05002103static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2104{
2105 struct gpio_desc *gpiod = chip->reset;
2106
2107 /* If there is a GPIO connected to the reset pin, toggle it */
2108 if (gpiod) {
2109 gpiod_set_value_cansleep(gpiod, 1);
2110 usleep_range(10000, 20000);
2111 gpiod_set_value_cansleep(gpiod, 0);
2112 usleep_range(10000, 20000);
2113 }
2114}
2115
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002116static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2117{
2118 int i, err;
2119
2120 /* Set all ports to the Disabled state */
2121 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2122 err = mv88e6xxx_port_set_state(chip, i,
2123 PORT_CONTROL_STATE_DISABLED);
2124 if (err)
2125 return err;
2126 }
2127
2128 /* Wait for transmit queues to drain,
2129 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2130 */
2131 usleep_range(2000, 4000);
2132
2133 return 0;
2134}
2135
Vivien Didelotfad09c72016-06-21 12:28:20 -04002136static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002137{
Vivien Didelota935c052016-09-29 12:21:53 -04002138 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002139
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002140 err = mv88e6xxx_disable_ports(chip);
2141 if (err)
2142 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002143
Vivien Didelot309eca62016-12-05 17:30:26 -05002144 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002145
Vivien Didelot17e708b2016-12-05 17:30:27 -05002146 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002147}
2148
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002149static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002150{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002151 u16 val;
2152 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002153
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002154 /* Clear Power Down bit */
2155 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2156 if (err)
2157 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002158
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002159 if (val & BMCR_PDOWN) {
2160 val &= ~BMCR_PDOWN;
2161 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002162 }
2163
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002164 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002165}
2166
Vivien Didelot43145572017-03-11 16:12:59 -05002167static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2168 enum mv88e6xxx_frame_mode frame, u16 egress,
2169 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002170{
2171 int err;
2172
Vivien Didelot43145572017-03-11 16:12:59 -05002173 if (!chip->info->ops->port_set_frame_mode)
2174 return -EOPNOTSUPP;
2175
2176 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002177 if (err)
2178 return err;
2179
Vivien Didelot43145572017-03-11 16:12:59 -05002180 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2181 if (err)
2182 return err;
2183
2184 if (chip->info->ops->port_set_ether_type)
2185 return chip->info->ops->port_set_ether_type(chip, port, etype);
2186
2187 return 0;
2188}
2189
2190static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2191{
2192 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2193 PORT_CONTROL_EGRESS_UNMODIFIED,
2194 PORT_ETH_TYPE_DEFAULT);
2195}
2196
2197static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2198{
2199 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2200 PORT_CONTROL_EGRESS_UNMODIFIED,
2201 PORT_ETH_TYPE_DEFAULT);
2202}
2203
2204static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2205{
2206 return mv88e6xxx_set_port_mode(chip, port,
2207 MV88E6XXX_FRAME_MODE_ETHERTYPE,
2208 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
2209}
2210
2211static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2212{
2213 if (dsa_is_dsa_port(chip->ds, port))
2214 return mv88e6xxx_set_port_mode_dsa(chip, port);
2215
2216 if (dsa_is_normal_port(chip->ds, port))
2217 return mv88e6xxx_set_port_mode_normal(chip, port);
2218
2219 /* Setup CPU port mode depending on its supported tag format */
2220 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2221 return mv88e6xxx_set_port_mode_dsa(chip, port);
2222
2223 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2224 return mv88e6xxx_set_port_mode_edsa(chip, port);
2225
2226 return -EINVAL;
2227}
2228
Vivien Didelotea698f42017-03-11 16:12:50 -05002229static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2230{
2231 bool message = dsa_is_dsa_port(chip->ds, port);
2232
2233 return mv88e6xxx_port_set_message_port(chip, port, message);
2234}
2235
Vivien Didelot601aeed2017-03-11 16:13:00 -05002236static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2237{
2238 bool flood = port == dsa_upstream_port(chip->ds);
2239
2240 /* Upstream ports flood frames with unknown unicast or multicast DA */
2241 if (chip->info->ops->port_set_egress_floods)
2242 return chip->info->ops->port_set_egress_floods(chip, port,
2243 flood, flood);
2244
2245 return 0;
2246}
2247
Vivien Didelotfad09c72016-06-21 12:28:20 -04002248static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002249{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002250 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002251 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002252 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002253
Vivien Didelotd78343d2016-11-04 03:23:36 +01002254 /* MAC Forcing register: don't force link, speed, duplex or flow control
2255 * state to any particular values on physical ports, but force the CPU
2256 * port and all DSA ports to their maximum bandwidth and full duplex.
2257 */
2258 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2259 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2260 SPEED_MAX, DUPLEX_FULL,
2261 PHY_INTERFACE_MODE_NA);
2262 else
2263 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2264 SPEED_UNFORCED, DUPLEX_UNFORCED,
2265 PHY_INTERFACE_MODE_NA);
2266 if (err)
2267 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002268
2269 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2270 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2271 * tunneling, determine priority by looking at 802.1p and IP
2272 * priority fields (IP prio has precedence), and set STP state
2273 * to Forwarding.
2274 *
2275 * If this is the CPU link, use DSA or EDSA tagging depending
2276 * on which tagging mode was configured.
2277 *
2278 * If this is a link to another switch, use DSA tagging mode.
2279 *
2280 * If this is the upstream port for this switch, enable
2281 * forwarding of unknown unicasts and multicasts.
2282 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002283 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002284 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2285 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002286 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2287 if (err)
2288 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002289
Vivien Didelot601aeed2017-03-11 16:13:00 -05002290 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002291 if (err)
2292 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002293
Vivien Didelot601aeed2017-03-11 16:13:00 -05002294 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002295 if (err)
2296 return err;
2297
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002298 /* If this port is connected to a SerDes, make sure the SerDes is not
2299 * powered down.
2300 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002301 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002302 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2303 if (err)
2304 return err;
2305 reg &= PORT_STATUS_CMODE_MASK;
2306 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2307 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2308 (reg == PORT_STATUS_CMODE_SGMII)) {
2309 err = mv88e6xxx_serdes_power_on(chip);
2310 if (err < 0)
2311 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002312 }
2313 }
2314
Vivien Didelot8efdda42015-08-13 12:52:23 -04002315 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002316 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002317 * untagged frames on this port, do a destination address lookup on all
2318 * received packets as usual, disable ARP mirroring and don't send a
2319 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002320 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002321 err = mv88e6xxx_port_set_map_da(chip, port);
2322 if (err)
2323 return err;
2324
Andrew Lunn54d792f2015-05-06 01:09:47 +02002325 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01002326 if (chip->info->ops->port_set_upstream_port) {
2327 err = chip->info->ops->port_set_upstream_port(
2328 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002329 if (err)
2330 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002331 }
2332
Andrew Lunna23b2962017-02-04 20:15:28 +01002333 err = mv88e6xxx_port_set_8021q_mode(chip, port,
2334 PORT_CONTROL_2_8021Q_DISABLED);
2335 if (err)
2336 return err;
2337
Andrew Lunn5f436662016-12-03 04:45:17 +01002338 if (chip->info->ops->port_jumbo_config) {
2339 err = chip->info->ops->port_jumbo_config(chip, port);
2340 if (err)
2341 return err;
2342 }
2343
Andrew Lunn54d792f2015-05-06 01:09:47 +02002344 /* Port Association Vector: when learning source addresses
2345 * of packets, add the address to the address database using
2346 * a port bitmap that has only the bit for this port set and
2347 * the other bits clear.
2348 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002349 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002350 /* Disable learning for CPU port */
2351 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002352 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002353
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002354 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2355 if (err)
2356 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002357
2358 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002359 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2360 if (err)
2361 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002362
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002363 if (chip->info->ops->port_pause_config) {
2364 err = chip->info->ops->port_pause_config(chip, port);
2365 if (err)
2366 return err;
2367 }
2368
Vivien Didelotc8c94892017-03-11 16:13:01 -05002369 if (chip->info->ops->port_disable_learn_limit) {
2370 err = chip->info->ops->port_disable_learn_limit(chip, port);
2371 if (err)
2372 return err;
2373 }
2374
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002375 if (chip->info->ops->port_disable_pri_override) {
2376 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002377 if (err)
2378 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002379 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002380
Andrew Lunnef0a7312016-12-03 04:35:16 +01002381 if (chip->info->ops->port_tag_remap) {
2382 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002383 if (err)
2384 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002385 }
2386
Andrew Lunnef70b112016-12-03 04:45:18 +01002387 if (chip->info->ops->port_egress_rate_limiting) {
2388 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002389 if (err)
2390 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002391 }
2392
Vivien Didelotea698f42017-03-11 16:12:50 -05002393 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002394 if (err)
2395 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002396
Vivien Didelot207afda2016-04-14 14:42:09 -04002397 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002398 * database, and allow bidirectional communication between the
2399 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002400 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002401 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002402 if (err)
2403 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002404
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002405 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002406 if (err)
2407 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002408
2409 /* Default VLAN ID and priority: don't set a default VLAN
2410 * ID, and set the default packet priority to zero.
2411 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002412 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002413}
2414
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002415static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002416{
2417 int err;
2418
Vivien Didelota935c052016-09-29 12:21:53 -04002419 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002420 if (err)
2421 return err;
2422
Vivien Didelota935c052016-09-29 12:21:53 -04002423 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002424 if (err)
2425 return err;
2426
Vivien Didelota935c052016-09-29 12:21:53 -04002427 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2428 if (err)
2429 return err;
2430
2431 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002432}
2433
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002434static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2435 unsigned int ageing_time)
2436{
Vivien Didelot04bed142016-08-31 18:06:13 -04002437 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002438 int err;
2439
2440 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002441 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002442 mutex_unlock(&chip->reg_lock);
2443
2444 return err;
2445}
2446
Vivien Didelot97299342016-07-18 20:45:30 -04002447static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002448{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002449 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002450 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002451 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002452
Vivien Didelot119477b2016-05-09 13:22:51 -04002453 /* Enable the PHY Polling Unit if present, don't discard any packets,
2454 * and mask all interrupt sources.
2455 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002456 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002457 if (err)
2458 return err;
2459
Andrew Lunn33641992016-12-03 04:35:17 +01002460 if (chip->info->ops->g1_set_cpu_port) {
2461 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2462 if (err)
2463 return err;
2464 }
2465
2466 if (chip->info->ops->g1_set_egress_port) {
2467 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2468 if (err)
2469 return err;
2470 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002471
Vivien Didelot50484ff2016-05-09 13:22:54 -04002472 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002473 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2474 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2475 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002476 if (err)
2477 return err;
2478
Vivien Didelot08a01262016-05-09 13:22:50 -04002479 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002480 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002481 if (err)
2482 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002483 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002484 if (err)
2485 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002486 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002487 if (err)
2488 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002489 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002490 if (err)
2491 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002492 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002493 if (err)
2494 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002495 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002496 if (err)
2497 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002498 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002499 if (err)
2500 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002501 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002502 if (err)
2503 return err;
2504
2505 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002506 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002507 if (err)
2508 return err;
2509
Andrew Lunnde2273872016-11-21 23:27:01 +01002510 /* Initialize the statistics unit */
2511 err = mv88e6xxx_stats_set_histogram(chip);
2512 if (err)
2513 return err;
2514
Vivien Didelot97299342016-07-18 20:45:30 -04002515 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002516 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2517 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002518 if (err)
2519 return err;
2520
2521 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002522 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002523 if (err)
2524 return err;
2525
2526 return 0;
2527}
2528
Vivien Didelotf81ec902016-05-09 13:22:58 -04002529static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002530{
Vivien Didelot04bed142016-08-31 18:06:13 -04002531 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002532 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002533 int i;
2534
Vivien Didelotfad09c72016-06-21 12:28:20 -04002535 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002536 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002537
Vivien Didelotfad09c72016-06-21 12:28:20 -04002538 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002539
Vivien Didelot97299342016-07-18 20:45:30 -04002540 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002541 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002542 err = mv88e6xxx_setup_port(chip, i);
2543 if (err)
2544 goto unlock;
2545 }
2546
2547 /* Setup Switch Global 1 Registers */
2548 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002549 if (err)
2550 goto unlock;
2551
Vivien Didelot97299342016-07-18 20:45:30 -04002552 /* Setup Switch Global 2 Registers */
2553 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2554 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002555 if (err)
2556 goto unlock;
2557 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002558
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002559 err = mv88e6xxx_vtu_setup(chip);
2560 if (err)
2561 goto unlock;
2562
Vivien Didelot81228992017-03-30 17:37:08 -04002563 err = mv88e6xxx_pvt_setup(chip);
2564 if (err)
2565 goto unlock;
2566
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002567 err = mv88e6xxx_atu_setup(chip);
2568 if (err)
2569 goto unlock;
2570
Andrew Lunn6e55f692016-12-03 04:45:16 +01002571 /* Some generations have the configuration of sending reserved
2572 * management frames to the CPU in global2, others in
2573 * global1. Hence it does not fit the two setup functions
2574 * above.
2575 */
2576 if (chip->info->ops->mgmt_rsvd2cpu) {
2577 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2578 if (err)
2579 goto unlock;
2580 }
2581
Vivien Didelot6b17e862015-08-13 12:52:18 -04002582unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002583 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002584
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002585 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002586}
2587
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002588static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2589{
Vivien Didelot04bed142016-08-31 18:06:13 -04002590 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002591 int err;
2592
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002593 if (!chip->info->ops->set_switch_mac)
2594 return -EOPNOTSUPP;
2595
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002596 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002597 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002598 mutex_unlock(&chip->reg_lock);
2599
2600 return err;
2601}
2602
Vivien Didelote57e5e72016-08-15 17:19:00 -04002603static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002604{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002605 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2606 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002607 u16 val;
2608 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002609
Andrew Lunnee26a222017-01-24 14:53:48 +01002610 if (!chip->info->ops->phy_read)
2611 return -EOPNOTSUPP;
2612
Vivien Didelotfad09c72016-06-21 12:28:20 -04002613 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002614 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002615 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002616
Andrew Lunnda9f3302017-02-01 03:40:05 +01002617 if (reg == MII_PHYSID2) {
2618 /* Some internal PHYS don't have a model number. Use
2619 * the mv88e6390 family model number instead.
2620 */
2621 if (!(val & 0x3f0))
2622 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2623 }
2624
Vivien Didelote57e5e72016-08-15 17:19:00 -04002625 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002626}
2627
Vivien Didelote57e5e72016-08-15 17:19:00 -04002628static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002629{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002630 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2631 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002632 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002633
Andrew Lunnee26a222017-01-24 14:53:48 +01002634 if (!chip->info->ops->phy_write)
2635 return -EOPNOTSUPP;
2636
Vivien Didelotfad09c72016-06-21 12:28:20 -04002637 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002638 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002639 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002640
2641 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002642}
2643
Vivien Didelotfad09c72016-06-21 12:28:20 -04002644static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002645 struct device_node *np,
2646 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002647{
2648 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002649 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002650 struct mii_bus *bus;
2651 int err;
2652
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002653 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002654 if (!bus)
2655 return -ENOMEM;
2656
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002657 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002658 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002659 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002660 INIT_LIST_HEAD(&mdio_bus->list);
2661 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002662
Andrew Lunnb516d452016-06-04 21:17:06 +02002663 if (np) {
2664 bus->name = np->full_name;
2665 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2666 } else {
2667 bus->name = "mv88e6xxx SMI";
2668 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2669 }
2670
2671 bus->read = mv88e6xxx_mdio_read;
2672 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002673 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002674
Andrew Lunna3c53be52017-01-24 14:53:50 +01002675 if (np)
2676 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002677 else
2678 err = mdiobus_register(bus);
2679 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002680 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002681 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002682 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002683
2684 if (external)
2685 list_add_tail(&mdio_bus->list, &chip->mdios);
2686 else
2687 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002688
2689 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002690}
2691
Andrew Lunna3c53be52017-01-24 14:53:50 +01002692static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2693 { .compatible = "marvell,mv88e6xxx-mdio-external",
2694 .data = (void *)true },
2695 { },
2696};
2697
2698static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2699 struct device_node *np)
2700{
2701 const struct of_device_id *match;
2702 struct device_node *child;
2703 int err;
2704
2705 /* Always register one mdio bus for the internal/default mdio
2706 * bus. This maybe represented in the device tree, but is
2707 * optional.
2708 */
2709 child = of_get_child_by_name(np, "mdio");
2710 err = mv88e6xxx_mdio_register(chip, child, false);
2711 if (err)
2712 return err;
2713
2714 /* Walk the device tree, and see if there are any other nodes
2715 * which say they are compatible with the external mdio
2716 * bus.
2717 */
2718 for_each_available_child_of_node(np, child) {
2719 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2720 if (match) {
2721 err = mv88e6xxx_mdio_register(chip, child, true);
2722 if (err)
2723 return err;
2724 }
2725 }
2726
2727 return 0;
2728}
2729
2730static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002731
2732{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002733 struct mv88e6xxx_mdio_bus *mdio_bus;
2734 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002735
Andrew Lunna3c53be52017-01-24 14:53:50 +01002736 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2737 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002738
Andrew Lunna3c53be52017-01-24 14:53:50 +01002739 mdiobus_unregister(bus);
2740 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002741}
2742
Vivien Didelot855b1932016-07-20 18:18:35 -04002743static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2744{
Vivien Didelot04bed142016-08-31 18:06:13 -04002745 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002746
2747 return chip->eeprom_len;
2748}
2749
Vivien Didelot855b1932016-07-20 18:18:35 -04002750static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2751 struct ethtool_eeprom *eeprom, u8 *data)
2752{
Vivien Didelot04bed142016-08-31 18:06:13 -04002753 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002754 int err;
2755
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002756 if (!chip->info->ops->get_eeprom)
2757 return -EOPNOTSUPP;
2758
Vivien Didelot855b1932016-07-20 18:18:35 -04002759 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002760 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002761 mutex_unlock(&chip->reg_lock);
2762
2763 if (err)
2764 return err;
2765
2766 eeprom->magic = 0xc3ec4951;
2767
2768 return 0;
2769}
2770
Vivien Didelot855b1932016-07-20 18:18:35 -04002771static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2772 struct ethtool_eeprom *eeprom, u8 *data)
2773{
Vivien Didelot04bed142016-08-31 18:06:13 -04002774 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002775 int err;
2776
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002777 if (!chip->info->ops->set_eeprom)
2778 return -EOPNOTSUPP;
2779
Vivien Didelot855b1932016-07-20 18:18:35 -04002780 if (eeprom->magic != 0xc3ec4951)
2781 return -EINVAL;
2782
2783 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002784 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002785 mutex_unlock(&chip->reg_lock);
2786
2787 return err;
2788}
2789
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002790static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002791 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002792 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002793 .phy_read = mv88e6xxx_phy_ppu_read,
2794 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002795 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002796 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002797 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002798 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002799 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002800 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002801 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002802 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002803 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002804 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002805 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002806 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002807 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2808 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002809 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002810 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2811 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002812 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002813 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002814 .ppu_enable = mv88e6185_g1_ppu_enable,
2815 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002816 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002817};
2818
2819static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002820 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002821 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002822 .phy_read = mv88e6xxx_phy_ppu_read,
2823 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002824 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002825 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002826 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002827 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002828 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002829 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002830 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002831 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2832 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002833 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002834 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002835 .ppu_enable = mv88e6185_g1_ppu_enable,
2836 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002837 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002838};
2839
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002840static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002841 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002842 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2843 .phy_read = mv88e6xxx_g2_smi_phy_read,
2844 .phy_write = mv88e6xxx_g2_smi_phy_write,
2845 .port_set_link = mv88e6xxx_port_set_link,
2846 .port_set_duplex = mv88e6xxx_port_set_duplex,
2847 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002848 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002849 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002850 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002851 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002852 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002853 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002854 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002855 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002856 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002857 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2858 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2859 .stats_get_strings = mv88e6095_stats_get_strings,
2860 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002861 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2862 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002863 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002864 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002865 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002866};
2867
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002868static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002869 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002870 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002871 .phy_read = mv88e6165_phy_read,
2872 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002873 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002874 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002875 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002876 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002877 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002878 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002879 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002880 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002881 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2882 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002883 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002884 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2885 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002886 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002887 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002888 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002889};
2890
2891static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002892 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002893 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002894 .phy_read = mv88e6xxx_phy_ppu_read,
2895 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002896 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002897 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002898 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002899 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002900 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002901 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002902 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002903 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01002904 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002905 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002906 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002907 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002908 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2909 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002910 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002911 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2912 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002913 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002914 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002915 .ppu_enable = mv88e6185_g1_ppu_enable,
2916 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002917 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002918};
2919
Vivien Didelot990e27b2017-03-28 13:50:32 -04002920static const struct mv88e6xxx_ops mv88e6141_ops = {
2921 /* MV88E6XXX_FAMILY_6341 */
2922 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2923 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2924 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2925 .phy_read = mv88e6xxx_g2_smi_phy_read,
2926 .phy_write = mv88e6xxx_g2_smi_phy_write,
2927 .port_set_link = mv88e6xxx_port_set_link,
2928 .port_set_duplex = mv88e6xxx_port_set_duplex,
2929 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2930 .port_set_speed = mv88e6390_port_set_speed,
2931 .port_tag_remap = mv88e6095_port_tag_remap,
2932 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2933 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2934 .port_set_ether_type = mv88e6351_port_set_ether_type,
2935 .port_jumbo_config = mv88e6165_port_jumbo_config,
2936 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2937 .port_pause_config = mv88e6097_port_pause_config,
2938 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2939 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2940 .stats_snapshot = mv88e6390_g1_stats_snapshot,
2941 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2942 .stats_get_strings = mv88e6320_stats_get_strings,
2943 .stats_get_stats = mv88e6390_stats_get_stats,
2944 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
2945 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
2946 .watchdog_ops = &mv88e6390_watchdog_ops,
2947 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2948 .reset = mv88e6352_g1_reset,
2949};
2950
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002951static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002952 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002953 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002954 .phy_read = mv88e6165_phy_read,
2955 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002956 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002957 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002958 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002959 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002960 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002961 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002962 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002963 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002964 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002965 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002966 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002967 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002968 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002969 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2970 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002971 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002972 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2973 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002974 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002975 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002976 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002977};
2978
2979static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002980 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002981 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002982 .phy_read = mv88e6165_phy_read,
2983 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002984 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002985 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002986 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002987 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002988 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002989 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002990 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2991 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002992 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002993 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2994 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002995 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002996 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002997 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002998};
2999
3000static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003001 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003002 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003003 .phy_read = mv88e6xxx_g2_smi_phy_read,
3004 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003005 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003006 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003007 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003008 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003009 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003010 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003011 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003012 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003013 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003014 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003015 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003016 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003017 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003018 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003019 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3020 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003021 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003022 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3023 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003024 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003025 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003026 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003027};
3028
3029static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003030 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003031 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3032 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003033 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003034 .phy_read = mv88e6xxx_g2_smi_phy_read,
3035 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003036 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003037 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003038 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003039 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003040 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003041 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003042 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003043 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003044 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003045 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003046 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003047 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003048 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003049 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003050 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3051 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003052 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003053 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3054 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003055 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003056 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003057 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003058};
3059
3060static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003061 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003062 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003063 .phy_read = mv88e6xxx_g2_smi_phy_read,
3064 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003065 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003066 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003067 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003068 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003069 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003070 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003071 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003072 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003073 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003074 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003075 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003076 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003077 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003078 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003079 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3080 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003081 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003082 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3083 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003084 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003085 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003086 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003087};
3088
3089static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003090 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003091 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3092 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003093 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003094 .phy_read = mv88e6xxx_g2_smi_phy_read,
3095 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003096 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003097 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003098 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003099 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003100 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003101 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003102 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003103 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003104 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003105 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003106 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003107 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003108 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003109 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003110 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3111 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003112 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003113 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3114 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003115 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003116 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003117 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003118};
3119
3120static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003121 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003122 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003123 .phy_read = mv88e6xxx_phy_ppu_read,
3124 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003125 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003126 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003127 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003128 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003129 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003130 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003131 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003132 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003133 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3134 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003135 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003136 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3137 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003138 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003139 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003140 .ppu_enable = mv88e6185_g1_ppu_enable,
3141 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003142 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003143};
3144
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003145static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003146 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003147 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3148 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003149 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3150 .phy_read = mv88e6xxx_g2_smi_phy_read,
3151 .phy_write = mv88e6xxx_g2_smi_phy_write,
3152 .port_set_link = mv88e6xxx_port_set_link,
3153 .port_set_duplex = mv88e6xxx_port_set_duplex,
3154 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3155 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003156 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003157 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003158 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003159 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003160 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003161 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003162 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003163 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003164 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003165 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3166 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003167 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003168 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3169 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003170 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003171 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003172 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003173};
3174
3175static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003176 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003177 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3178 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003179 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3180 .phy_read = mv88e6xxx_g2_smi_phy_read,
3181 .phy_write = mv88e6xxx_g2_smi_phy_write,
3182 .port_set_link = mv88e6xxx_port_set_link,
3183 .port_set_duplex = mv88e6xxx_port_set_duplex,
3184 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3185 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003186 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003187 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003188 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003189 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003190 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003191 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003192 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003193 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003194 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003195 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3196 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003197 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003198 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3199 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003200 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003201 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003202 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003203};
3204
3205static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003206 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003207 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3208 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003209 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3210 .phy_read = mv88e6xxx_g2_smi_phy_read,
3211 .phy_write = mv88e6xxx_g2_smi_phy_write,
3212 .port_set_link = mv88e6xxx_port_set_link,
3213 .port_set_duplex = mv88e6xxx_port_set_duplex,
3214 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3215 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003216 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003217 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003218 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003219 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003220 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003221 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003222 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003223 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003224 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003225 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3226 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003227 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003228 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3229 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003230 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003231 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003232 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003233};
3234
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003235static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003236 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003237 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3238 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003239 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003240 .phy_read = mv88e6xxx_g2_smi_phy_read,
3241 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003242 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003243 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003244 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003245 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003246 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003247 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003248 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003249 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003250 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003251 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003252 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003253 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003254 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003255 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003256 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3257 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003258 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003259 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3260 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003261 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003262 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003263 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003264};
3265
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003266static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003267 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003268 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3269 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003270 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3271 .phy_read = mv88e6xxx_g2_smi_phy_read,
3272 .phy_write = mv88e6xxx_g2_smi_phy_write,
3273 .port_set_link = mv88e6xxx_port_set_link,
3274 .port_set_duplex = mv88e6xxx_port_set_duplex,
3275 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3276 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003277 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003278 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003279 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003280 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003281 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003282 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003283 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003284 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003285 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003286 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003287 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3288 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003289 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003290 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3291 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003292 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003293 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003294 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003295};
3296
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003297static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003298 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003299 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3300 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003301 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003302 .phy_read = mv88e6xxx_g2_smi_phy_read,
3303 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003304 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003305 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003306 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003307 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003308 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003309 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003310 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003311 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003312 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003313 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003314 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003315 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003316 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003317 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3318 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003319 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003320 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3321 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003322 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003323 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003324};
3325
3326static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003327 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003328 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3329 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003330 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003331 .phy_read = mv88e6xxx_g2_smi_phy_read,
3332 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003333 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003334 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003335 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003336 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003337 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003338 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003339 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003340 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003341 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003342 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003343 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003344 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003345 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003346 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3347 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003348 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003349 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3350 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003351 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003352};
3353
Vivien Didelot16e329a2017-03-28 13:50:33 -04003354static const struct mv88e6xxx_ops mv88e6341_ops = {
3355 /* MV88E6XXX_FAMILY_6341 */
3356 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3357 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3358 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3359 .phy_read = mv88e6xxx_g2_smi_phy_read,
3360 .phy_write = mv88e6xxx_g2_smi_phy_write,
3361 .port_set_link = mv88e6xxx_port_set_link,
3362 .port_set_duplex = mv88e6xxx_port_set_duplex,
3363 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3364 .port_set_speed = mv88e6390_port_set_speed,
3365 .port_tag_remap = mv88e6095_port_tag_remap,
3366 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3367 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3368 .port_set_ether_type = mv88e6351_port_set_ether_type,
3369 .port_jumbo_config = mv88e6165_port_jumbo_config,
3370 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3371 .port_pause_config = mv88e6097_port_pause_config,
3372 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3373 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3374 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3375 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3376 .stats_get_strings = mv88e6320_stats_get_strings,
3377 .stats_get_stats = mv88e6390_stats_get_stats,
3378 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3379 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3380 .watchdog_ops = &mv88e6390_watchdog_ops,
3381 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3382 .reset = mv88e6352_g1_reset,
3383};
3384
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003385static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003386 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003387 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003388 .phy_read = mv88e6xxx_g2_smi_phy_read,
3389 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003390 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003391 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003392 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003393 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003394 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003395 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003396 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003397 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003398 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003399 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003400 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003401 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003402 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003403 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003404 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3405 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003406 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003407 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3408 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003409 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003410 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003411 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003412};
3413
3414static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003415 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003416 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003417 .phy_read = mv88e6xxx_g2_smi_phy_read,
3418 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003419 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003420 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003421 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003422 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003423 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003424 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003425 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003426 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003427 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003428 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003429 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003430 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003431 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003432 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003433 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3434 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003435 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003436 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3437 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003438 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003439 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003440 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003441};
3442
3443static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003444 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003445 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3446 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003447 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003448 .phy_read = mv88e6xxx_g2_smi_phy_read,
3449 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003450 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003451 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003452 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003453 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003454 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003455 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003456 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003457 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003458 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003459 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003460 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003461 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003462 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003463 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003464 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3465 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003466 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003467 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3468 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003469 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003470 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003471 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003472};
3473
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003474static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003475 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003476 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3477 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003478 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3479 .phy_read = mv88e6xxx_g2_smi_phy_read,
3480 .phy_write = mv88e6xxx_g2_smi_phy_write,
3481 .port_set_link = mv88e6xxx_port_set_link,
3482 .port_set_duplex = mv88e6xxx_port_set_duplex,
3483 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3484 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003485 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003486 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003487 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003488 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003489 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003490 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003491 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003492 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003493 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003494 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003495 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003496 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003497 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3498 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003499 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003500 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3501 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003502 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003503 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003504 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003505};
3506
3507static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003508 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003509 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3510 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003511 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3512 .phy_read = mv88e6xxx_g2_smi_phy_read,
3513 .phy_write = mv88e6xxx_g2_smi_phy_write,
3514 .port_set_link = mv88e6xxx_port_set_link,
3515 .port_set_duplex = mv88e6xxx_port_set_duplex,
3516 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3517 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003518 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003519 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003520 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003521 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003522 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003523 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003524 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003525 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003526 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003527 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003528 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003529 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3530 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003531 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003532 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3533 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003534 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003535 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003536 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003537};
3538
Vivien Didelotf81ec902016-05-09 13:22:58 -04003539static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3540 [MV88E6085] = {
3541 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3542 .family = MV88E6XXX_FAMILY_6097,
3543 .name = "Marvell 88E6085",
3544 .num_databases = 4096,
3545 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003546 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003547 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003548 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003549 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003550 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003551 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003552 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003553 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003554 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003555 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003556 },
3557
3558 [MV88E6095] = {
3559 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3560 .family = MV88E6XXX_FAMILY_6095,
3561 .name = "Marvell 88E6095/88E6095F",
3562 .num_databases = 256,
3563 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003564 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003565 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003566 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003567 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003568 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003569 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003570 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003571 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003572 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003573 },
3574
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003575 [MV88E6097] = {
3576 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3577 .family = MV88E6XXX_FAMILY_6097,
3578 .name = "Marvell 88E6097/88E6097F",
3579 .num_databases = 4096,
3580 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003581 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003582 .port_base_addr = 0x10,
3583 .global1_addr = 0x1b,
3584 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003585 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003586 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003587 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003588 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003589 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3590 .ops = &mv88e6097_ops,
3591 },
3592
Vivien Didelotf81ec902016-05-09 13:22:58 -04003593 [MV88E6123] = {
3594 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3595 .family = MV88E6XXX_FAMILY_6165,
3596 .name = "Marvell 88E6123",
3597 .num_databases = 4096,
3598 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003599 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003600 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003601 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003602 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003603 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003604 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003605 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003606 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003607 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003608 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003609 },
3610
3611 [MV88E6131] = {
3612 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3613 .family = MV88E6XXX_FAMILY_6185,
3614 .name = "Marvell 88E6131",
3615 .num_databases = 256,
3616 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003617 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003618 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003619 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003620 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003621 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003622 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003623 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003624 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003625 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003626 },
3627
Vivien Didelot990e27b2017-03-28 13:50:32 -04003628 [MV88E6141] = {
3629 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3630 .family = MV88E6XXX_FAMILY_6341,
3631 .name = "Marvell 88E6341",
3632 .num_databases = 4096,
3633 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003634 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003635 .port_base_addr = 0x10,
3636 .global1_addr = 0x1b,
3637 .age_time_coeff = 3750,
3638 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003639 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003640 .tag_protocol = DSA_TAG_PROTO_EDSA,
3641 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3642 .ops = &mv88e6141_ops,
3643 },
3644
Vivien Didelotf81ec902016-05-09 13:22:58 -04003645 [MV88E6161] = {
3646 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3647 .family = MV88E6XXX_FAMILY_6165,
3648 .name = "Marvell 88E6161",
3649 .num_databases = 4096,
3650 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003651 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003652 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003653 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003654 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003655 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003656 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003657 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003658 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003659 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003660 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003661 },
3662
3663 [MV88E6165] = {
3664 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3665 .family = MV88E6XXX_FAMILY_6165,
3666 .name = "Marvell 88E6165",
3667 .num_databases = 4096,
3668 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003669 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003670 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003671 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003672 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003673 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003674 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003675 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003676 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003677 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003678 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003679 },
3680
3681 [MV88E6171] = {
3682 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3683 .family = MV88E6XXX_FAMILY_6351,
3684 .name = "Marvell 88E6171",
3685 .num_databases = 4096,
3686 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003687 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003688 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003689 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003690 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003691 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003692 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003693 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003694 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003695 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003696 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003697 },
3698
3699 [MV88E6172] = {
3700 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3701 .family = MV88E6XXX_FAMILY_6352,
3702 .name = "Marvell 88E6172",
3703 .num_databases = 4096,
3704 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003705 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003706 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003707 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003708 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003709 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003710 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003711 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003712 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003713 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003714 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003715 },
3716
3717 [MV88E6175] = {
3718 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3719 .family = MV88E6XXX_FAMILY_6351,
3720 .name = "Marvell 88E6175",
3721 .num_databases = 4096,
3722 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003723 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003724 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003725 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003726 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003727 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003728 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003729 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003730 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003731 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003732 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003733 },
3734
3735 [MV88E6176] = {
3736 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3737 .family = MV88E6XXX_FAMILY_6352,
3738 .name = "Marvell 88E6176",
3739 .num_databases = 4096,
3740 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003741 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003742 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003743 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003744 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003745 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003746 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003747 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003748 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003749 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003750 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003751 },
3752
3753 [MV88E6185] = {
3754 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3755 .family = MV88E6XXX_FAMILY_6185,
3756 .name = "Marvell 88E6185",
3757 .num_databases = 256,
3758 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003759 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003760 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003761 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003762 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003763 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003764 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003765 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003766 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003767 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003768 },
3769
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003770 [MV88E6190] = {
3771 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3772 .family = MV88E6XXX_FAMILY_6390,
3773 .name = "Marvell 88E6190",
3774 .num_databases = 4096,
3775 .num_ports = 11, /* 10 + Z80 */
3776 .port_base_addr = 0x0,
3777 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003778 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003779 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003780 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003781 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003782 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003783 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3784 .ops = &mv88e6190_ops,
3785 },
3786
3787 [MV88E6190X] = {
3788 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3789 .family = MV88E6XXX_FAMILY_6390,
3790 .name = "Marvell 88E6190X",
3791 .num_databases = 4096,
3792 .num_ports = 11, /* 10 + Z80 */
3793 .port_base_addr = 0x0,
3794 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003795 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003796 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003797 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003798 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003799 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003800 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3801 .ops = &mv88e6190x_ops,
3802 },
3803
3804 [MV88E6191] = {
3805 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3806 .family = MV88E6XXX_FAMILY_6390,
3807 .name = "Marvell 88E6191",
3808 .num_databases = 4096,
3809 .num_ports = 11, /* 10 + Z80 */
3810 .port_base_addr = 0x0,
3811 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003812 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003813 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003814 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003815 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003816 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003817 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003818 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003819 },
3820
Vivien Didelotf81ec902016-05-09 13:22:58 -04003821 [MV88E6240] = {
3822 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3823 .family = MV88E6XXX_FAMILY_6352,
3824 .name = "Marvell 88E6240",
3825 .num_databases = 4096,
3826 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003827 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003828 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003829 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003830 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003831 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003832 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003833 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003834 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003835 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003836 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003837 },
3838
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003839 [MV88E6290] = {
3840 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3841 .family = MV88E6XXX_FAMILY_6390,
3842 .name = "Marvell 88E6290",
3843 .num_databases = 4096,
3844 .num_ports = 11, /* 10 + Z80 */
3845 .port_base_addr = 0x0,
3846 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003847 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003848 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003849 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003850 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003851 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003852 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3853 .ops = &mv88e6290_ops,
3854 },
3855
Vivien Didelotf81ec902016-05-09 13:22:58 -04003856 [MV88E6320] = {
3857 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3858 .family = MV88E6XXX_FAMILY_6320,
3859 .name = "Marvell 88E6320",
3860 .num_databases = 4096,
3861 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003862 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003863 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003864 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003865 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003866 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003867 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003868 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003869 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003870 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003871 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003872 },
3873
3874 [MV88E6321] = {
3875 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3876 .family = MV88E6XXX_FAMILY_6320,
3877 .name = "Marvell 88E6321",
3878 .num_databases = 4096,
3879 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003880 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003881 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003882 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003883 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003884 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003885 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003886 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003887 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003888 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003889 },
3890
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003891 [MV88E6341] = {
3892 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3893 .family = MV88E6XXX_FAMILY_6341,
3894 .name = "Marvell 88E6341",
3895 .num_databases = 4096,
3896 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003897 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003898 .port_base_addr = 0x10,
3899 .global1_addr = 0x1b,
3900 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003901 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003902 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003903 .tag_protocol = DSA_TAG_PROTO_EDSA,
3904 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3905 .ops = &mv88e6341_ops,
3906 },
3907
Vivien Didelotf81ec902016-05-09 13:22:58 -04003908 [MV88E6350] = {
3909 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3910 .family = MV88E6XXX_FAMILY_6351,
3911 .name = "Marvell 88E6350",
3912 .num_databases = 4096,
3913 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003914 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003915 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003916 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003917 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003918 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003919 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003920 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003921 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003922 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003923 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003924 },
3925
3926 [MV88E6351] = {
3927 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
3928 .family = MV88E6XXX_FAMILY_6351,
3929 .name = "Marvell 88E6351",
3930 .num_databases = 4096,
3931 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003932 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003933 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003934 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003935 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003936 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003937 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003938 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003939 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003940 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003941 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003942 },
3943
3944 [MV88E6352] = {
3945 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
3946 .family = MV88E6XXX_FAMILY_6352,
3947 .name = "Marvell 88E6352",
3948 .num_databases = 4096,
3949 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003950 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003951 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003952 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003953 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003954 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003955 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003956 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003957 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003958 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003959 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003960 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003961 [MV88E6390] = {
3962 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
3963 .family = MV88E6XXX_FAMILY_6390,
3964 .name = "Marvell 88E6390",
3965 .num_databases = 4096,
3966 .num_ports = 11, /* 10 + Z80 */
3967 .port_base_addr = 0x0,
3968 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003969 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003970 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003971 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003972 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003973 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003974 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3975 .ops = &mv88e6390_ops,
3976 },
3977 [MV88E6390X] = {
3978 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
3979 .family = MV88E6XXX_FAMILY_6390,
3980 .name = "Marvell 88E6390X",
3981 .num_databases = 4096,
3982 .num_ports = 11, /* 10 + Z80 */
3983 .port_base_addr = 0x0,
3984 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003985 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003986 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003987 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003988 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003989 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003990 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3991 .ops = &mv88e6390x_ops,
3992 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003993};
3994
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003995static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003996{
Vivien Didelota439c062016-04-17 13:23:58 -04003997 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003998
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003999 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4000 if (mv88e6xxx_table[i].prod_num == prod_num)
4001 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004002
Vivien Didelotb9b37712015-10-30 19:39:48 -04004003 return NULL;
4004}
4005
Vivien Didelotfad09c72016-06-21 12:28:20 -04004006static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004007{
4008 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004009 unsigned int prod_num, rev;
4010 u16 id;
4011 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004012
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004013 mutex_lock(&chip->reg_lock);
4014 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4015 mutex_unlock(&chip->reg_lock);
4016 if (err)
4017 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004018
4019 prod_num = (id & 0xfff0) >> 4;
4020 rev = id & 0x000f;
4021
4022 info = mv88e6xxx_lookup_info(prod_num);
4023 if (!info)
4024 return -ENODEV;
4025
Vivien Didelotcaac8542016-06-20 13:14:09 -04004026 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004027 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004028
Vivien Didelotca070c12016-09-02 14:45:34 -04004029 err = mv88e6xxx_g2_require(chip);
4030 if (err)
4031 return err;
4032
Vivien Didelotfad09c72016-06-21 12:28:20 -04004033 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4034 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004035
4036 return 0;
4037}
4038
Vivien Didelotfad09c72016-06-21 12:28:20 -04004039static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004040{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004041 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004042
Vivien Didelotfad09c72016-06-21 12:28:20 -04004043 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4044 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004045 return NULL;
4046
Vivien Didelotfad09c72016-06-21 12:28:20 -04004047 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004048
Vivien Didelotfad09c72016-06-21 12:28:20 -04004049 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004050 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004051
Vivien Didelotfad09c72016-06-21 12:28:20 -04004052 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004053}
4054
Vivien Didelote57e5e72016-08-15 17:19:00 -04004055static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4056{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004057 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004058 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004059}
4060
Andrew Lunn930188c2016-08-22 16:01:03 +02004061static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4062{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004063 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004064 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004065}
4066
Vivien Didelotfad09c72016-06-21 12:28:20 -04004067static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004068 struct mii_bus *bus, int sw_addr)
4069{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004070 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004071 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004072 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004073 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004074 else
4075 return -EINVAL;
4076
Vivien Didelotfad09c72016-06-21 12:28:20 -04004077 chip->bus = bus;
4078 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004079
4080 return 0;
4081}
4082
Andrew Lunn7b314362016-08-22 16:01:01 +02004083static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4084{
Vivien Didelot04bed142016-08-31 18:06:13 -04004085 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004086
Andrew Lunn443d5a12016-12-03 04:35:18 +01004087 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004088}
4089
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004090static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4091 struct device *host_dev, int sw_addr,
4092 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004093{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004094 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004095 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004096 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004097
Vivien Didelota439c062016-04-17 13:23:58 -04004098 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004099 if (!bus)
4100 return NULL;
4101
Vivien Didelotfad09c72016-06-21 12:28:20 -04004102 chip = mv88e6xxx_alloc_chip(dsa_dev);
4103 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004104 return NULL;
4105
Vivien Didelotcaac8542016-06-20 13:14:09 -04004106 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004107 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004108
Vivien Didelotfad09c72016-06-21 12:28:20 -04004109 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004110 if (err)
4111 goto free;
4112
Vivien Didelotfad09c72016-06-21 12:28:20 -04004113 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004114 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004115 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004116
Andrew Lunndc30c352016-10-16 19:56:49 +02004117 mutex_lock(&chip->reg_lock);
4118 err = mv88e6xxx_switch_reset(chip);
4119 mutex_unlock(&chip->reg_lock);
4120 if (err)
4121 goto free;
4122
Vivien Didelote57e5e72016-08-15 17:19:00 -04004123 mv88e6xxx_phy_init(chip);
4124
Andrew Lunna3c53be52017-01-24 14:53:50 +01004125 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004126 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004127 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004128
Vivien Didelotfad09c72016-06-21 12:28:20 -04004129 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004130
Vivien Didelotfad09c72016-06-21 12:28:20 -04004131 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004132free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004133 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004134
4135 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004136}
4137
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004138static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4139 const struct switchdev_obj_port_mdb *mdb,
4140 struct switchdev_trans *trans)
4141{
4142 /* We don't need any dynamic resource from the kernel (yet),
4143 * so skip the prepare phase.
4144 */
4145
4146 return 0;
4147}
4148
4149static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4150 const struct switchdev_obj_port_mdb *mdb,
4151 struct switchdev_trans *trans)
4152{
Vivien Didelot04bed142016-08-31 18:06:13 -04004153 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004154
4155 mutex_lock(&chip->reg_lock);
4156 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4157 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4158 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4159 mutex_unlock(&chip->reg_lock);
4160}
4161
4162static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4163 const struct switchdev_obj_port_mdb *mdb)
4164{
Vivien Didelot04bed142016-08-31 18:06:13 -04004165 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004166 int err;
4167
4168 mutex_lock(&chip->reg_lock);
4169 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4170 GLOBAL_ATU_DATA_STATE_UNUSED);
4171 mutex_unlock(&chip->reg_lock);
4172
4173 return err;
4174}
4175
4176static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4177 struct switchdev_obj_port_mdb *mdb,
4178 int (*cb)(struct switchdev_obj *obj))
4179{
Vivien Didelot04bed142016-08-31 18:06:13 -04004180 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004181 int err;
4182
4183 mutex_lock(&chip->reg_lock);
4184 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4185 mutex_unlock(&chip->reg_lock);
4186
4187 return err;
4188}
4189
Florian Fainellia82f67a2017-01-08 14:52:08 -08004190static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004191 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004192 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004193 .setup = mv88e6xxx_setup,
4194 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004195 .adjust_link = mv88e6xxx_adjust_link,
4196 .get_strings = mv88e6xxx_get_strings,
4197 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4198 .get_sset_count = mv88e6xxx_get_sset_count,
4199 .set_eee = mv88e6xxx_set_eee,
4200 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004201 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004202 .get_eeprom = mv88e6xxx_get_eeprom,
4203 .set_eeprom = mv88e6xxx_set_eeprom,
4204 .get_regs_len = mv88e6xxx_get_regs_len,
4205 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004206 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004207 .port_bridge_join = mv88e6xxx_port_bridge_join,
4208 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4209 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004210 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004211 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4212 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4213 .port_vlan_add = mv88e6xxx_port_vlan_add,
4214 .port_vlan_del = mv88e6xxx_port_vlan_del,
4215 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4216 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4217 .port_fdb_add = mv88e6xxx_port_fdb_add,
4218 .port_fdb_del = mv88e6xxx_port_fdb_del,
4219 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004220 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4221 .port_mdb_add = mv88e6xxx_port_mdb_add,
4222 .port_mdb_del = mv88e6xxx_port_mdb_del,
4223 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004224 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4225 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004226};
4227
Florian Fainelliab3d4082017-01-08 14:52:07 -08004228static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4229 .ops = &mv88e6xxx_switch_ops,
4230};
4231
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004232static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004233{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004234 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004235 struct dsa_switch *ds;
4236
Vivien Didelot73b12042017-03-30 17:37:10 -04004237 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004238 if (!ds)
4239 return -ENOMEM;
4240
Vivien Didelotfad09c72016-06-21 12:28:20 -04004241 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004242 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004243 ds->ageing_time_min = chip->info->age_time_coeff;
4244 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004245
4246 dev_set_drvdata(dev, ds);
4247
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004248 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004249}
4250
Vivien Didelotfad09c72016-06-21 12:28:20 -04004251static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004252{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004253 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004254}
4255
Vivien Didelot57d32312016-06-20 13:13:58 -04004256static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004257{
4258 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004259 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004260 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004261 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004262 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004263 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004264
Vivien Didelotcaac8542016-06-20 13:14:09 -04004265 compat_info = of_device_get_match_data(dev);
4266 if (!compat_info)
4267 return -EINVAL;
4268
Vivien Didelotfad09c72016-06-21 12:28:20 -04004269 chip = mv88e6xxx_alloc_chip(dev);
4270 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004271 return -ENOMEM;
4272
Vivien Didelotfad09c72016-06-21 12:28:20 -04004273 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004274
Vivien Didelotfad09c72016-06-21 12:28:20 -04004275 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004276 if (err)
4277 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004278
Andrew Lunnb4308f02016-11-21 23:26:55 +01004279 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4280 if (IS_ERR(chip->reset))
4281 return PTR_ERR(chip->reset);
4282
Vivien Didelotfad09c72016-06-21 12:28:20 -04004283 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004284 if (err)
4285 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004286
Vivien Didelote57e5e72016-08-15 17:19:00 -04004287 mv88e6xxx_phy_init(chip);
4288
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004289 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004290 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004291 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004292
Andrew Lunndc30c352016-10-16 19:56:49 +02004293 mutex_lock(&chip->reg_lock);
4294 err = mv88e6xxx_switch_reset(chip);
4295 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004296 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004297 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004298
Andrew Lunndc30c352016-10-16 19:56:49 +02004299 chip->irq = of_irq_get(np, 0);
4300 if (chip->irq == -EPROBE_DEFER) {
4301 err = chip->irq;
4302 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004303 }
4304
Andrew Lunndc30c352016-10-16 19:56:49 +02004305 if (chip->irq > 0) {
4306 /* Has to be performed before the MDIO bus is created,
4307 * because the PHYs will link there interrupts to these
4308 * interrupt controllers
4309 */
4310 mutex_lock(&chip->reg_lock);
4311 err = mv88e6xxx_g1_irq_setup(chip);
4312 mutex_unlock(&chip->reg_lock);
4313
4314 if (err)
4315 goto out;
4316
4317 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4318 err = mv88e6xxx_g2_irq_setup(chip);
4319 if (err)
4320 goto out_g1_irq;
4321 }
4322 }
4323
Andrew Lunna3c53be52017-01-24 14:53:50 +01004324 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004325 if (err)
4326 goto out_g2_irq;
4327
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004328 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004329 if (err)
4330 goto out_mdio;
4331
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004332 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004333
4334out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004335 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004336out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004337 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004338 mv88e6xxx_g2_irq_free(chip);
4339out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004340 if (chip->irq > 0) {
4341 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004342 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004343 mutex_unlock(&chip->reg_lock);
4344 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004345out:
4346 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004347}
4348
4349static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4350{
4351 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004352 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004353
Andrew Lunn930188c2016-08-22 16:01:03 +02004354 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004355 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004356 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004357
Andrew Lunn467126442016-11-20 20:14:15 +01004358 if (chip->irq > 0) {
4359 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4360 mv88e6xxx_g2_irq_free(chip);
4361 mv88e6xxx_g1_irq_free(chip);
4362 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004363}
4364
4365static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004366 {
4367 .compatible = "marvell,mv88e6085",
4368 .data = &mv88e6xxx_table[MV88E6085],
4369 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004370 {
4371 .compatible = "marvell,mv88e6190",
4372 .data = &mv88e6xxx_table[MV88E6190],
4373 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004374 { /* sentinel */ },
4375};
4376
4377MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4378
4379static struct mdio_driver mv88e6xxx_driver = {
4380 .probe = mv88e6xxx_probe,
4381 .remove = mv88e6xxx_remove,
4382 .mdiodrv.driver = {
4383 .name = "mv88e6085",
4384 .of_match_table = mv88e6xxx_of_match,
4385 },
4386};
4387
Ben Hutchings98e67302011-11-25 14:36:19 +00004388static int __init mv88e6xxx_init(void)
4389{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004390 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004391 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004392}
4393module_init(mv88e6xxx_init);
4394
4395static void __exit mv88e6xxx_cleanup(void)
4396{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004397 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004398 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004399}
4400module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004401
4402MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4403MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4404MODULE_LICENSE("GPL");