blob: 7ba3e1bb711aa0365ebbcfbe5336df515f39cba2 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
Ville Syrjälä5ca476f2014-10-01 16:56:56 +0300228pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293static void pps_lock(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct intel_encoder *encoder = &intel_dig_port->base;
297 struct drm_device *dev = encoder->base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
299 enum intel_display_power_domain power_domain;
300
301 /*
302 * See vlv_power_sequencer_reset() why we need
303 * a power domain reference here.
304 */
305 power_domain = intel_display_port_power_domain(encoder);
306 intel_display_power_get(dev_priv, power_domain);
307
308 mutex_lock(&dev_priv->pps_mutex);
309}
310
311static void pps_unlock(struct intel_dp *intel_dp)
312{
313 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
314 struct intel_encoder *encoder = &intel_dig_port->base;
315 struct drm_device *dev = encoder->base.dev;
316 struct drm_i915_private *dev_priv = dev->dev_private;
317 enum intel_display_power_domain power_domain;
318
319 mutex_unlock(&dev_priv->pps_mutex);
320
321 power_domain = intel_display_port_power_domain(encoder);
322 intel_display_power_put(dev_priv, power_domain);
323}
324
Jani Nikulabf13e812013-09-06 07:40:05 +0300325static enum pipe
326vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300331 struct intel_encoder *encoder;
332 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
333 struct edp_power_seq power_seq;
Jani Nikulabf13e812013-09-06 07:40:05 +0300334
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300335 lockdep_assert_held(&dev_priv->pps_mutex);
336
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300337 if (intel_dp->pps_pipe != INVALID_PIPE)
338 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300339
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300340 /*
341 * We don't have power sequencer currently.
342 * Pick one that's not used by other ports.
343 */
344 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
345 base.head) {
346 struct intel_dp *tmp;
347
348 if (encoder->type != INTEL_OUTPUT_EDP)
349 continue;
350
351 tmp = enc_to_intel_dp(&encoder->base);
352
353 if (tmp->pps_pipe != INVALID_PIPE)
354 pipes &= ~(1 << tmp->pps_pipe);
355 }
356
357 /*
358 * Didn't find one. This should not happen since there
359 * are two power sequencers and up to two eDP ports.
360 */
361 if (WARN_ON(pipes == 0))
362 return PIPE_A;
363
364 intel_dp->pps_pipe = ffs(pipes) - 1;
365
366 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
367 pipe_name(intel_dp->pps_pipe),
368 port_name(intel_dig_port->port));
369
370 /* init power sequencer on this pipe and port */
371 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
372 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
373 &power_seq);
374
375 return intel_dp->pps_pipe;
376}
377
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300378typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
379 enum pipe pipe);
380
381static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
382 enum pipe pipe)
383{
384 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
385}
386
387static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
388 enum pipe pipe)
389{
390 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
391}
392
393static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
394 enum pipe pipe)
395{
396 return true;
397}
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300400vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
401 enum port port,
402 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300403{
Jani Nikulabf13e812013-09-06 07:40:05 +0300404 enum pipe pipe;
405
Jani Nikulabf13e812013-09-06 07:40:05 +0300406 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
407 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
408 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300409
410 if (port_sel != PANEL_PORT_SELECT_VLV(port))
411 continue;
412
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300413 if (!pipe_check(dev_priv, pipe))
414 continue;
415
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300417 }
418
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419 return INVALID_PIPE;
420}
421
422static void
423vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
424{
425 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
426 struct drm_device *dev = intel_dig_port->base.base.dev;
427 struct drm_i915_private *dev_priv = dev->dev_private;
428 struct edp_power_seq power_seq;
429 enum port port = intel_dig_port->port;
430
431 lockdep_assert_held(&dev_priv->pps_mutex);
432
433 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434 /* first pick one where the panel is on */
435 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
436 vlv_pipe_has_pp_on);
437 /* didn't find one? pick one where vdd is on */
438 if (intel_dp->pps_pipe == INVALID_PIPE)
439 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
440 vlv_pipe_has_vdd_on);
441 /* didn't find one? pick one with just the correct port */
442 if (intel_dp->pps_pipe == INVALID_PIPE)
443 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
444 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300445
446 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
447 if (intel_dp->pps_pipe == INVALID_PIPE) {
448 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
449 port_name(port));
450 return;
451 }
452
453 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
454 port_name(port), pipe_name(intel_dp->pps_pipe));
455
456 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
458 &power_seq);
Jani Nikulabf13e812013-09-06 07:40:05 +0300459}
460
Ville Syrjälä773538e82014-09-04 14:54:56 +0300461void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
462{
463 struct drm_device *dev = dev_priv->dev;
464 struct intel_encoder *encoder;
465
466 if (WARN_ON(!IS_VALLEYVIEW(dev)))
467 return;
468
469 /*
470 * We can't grab pps_mutex here due to deadlock with power_domain
471 * mutex when power_domain functions are called while holding pps_mutex.
472 * That also means that in order to use pps_pipe the code needs to
473 * hold both a power domain reference and pps_mutex, and the power domain
474 * reference get/put must be done while _not_ holding pps_mutex.
475 * pps_{lock,unlock}() do these steps in the correct order, so one
476 * should use them always.
477 */
478
479 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
480 struct intel_dp *intel_dp;
481
482 if (encoder->type != INTEL_OUTPUT_EDP)
483 continue;
484
485 intel_dp = enc_to_intel_dp(&encoder->base);
486 intel_dp->pps_pipe = INVALID_PIPE;
487 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300488}
489
490static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
491{
492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
493
494 if (HAS_PCH_SPLIT(dev))
495 return PCH_PP_CONTROL;
496 else
497 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
498}
499
500static u32 _pp_stat_reg(struct intel_dp *intel_dp)
501{
502 struct drm_device *dev = intel_dp_to_dev(intel_dp);
503
504 if (HAS_PCH_SPLIT(dev))
505 return PCH_PP_STATUS;
506 else
507 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
508}
509
Clint Taylor01527b32014-07-07 13:01:46 -0700510/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
511 This function only applicable when panel PM state is not to be tracked */
512static int edp_notify_handler(struct notifier_block *this, unsigned long code,
513 void *unused)
514{
515 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
516 edp_notifier);
517 struct drm_device *dev = intel_dp_to_dev(intel_dp);
518 struct drm_i915_private *dev_priv = dev->dev_private;
519 u32 pp_div;
520 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700521
522 if (!is_edp(intel_dp) || code != SYS_RESTART)
523 return 0;
524
Ville Syrjälä773538e82014-09-04 14:54:56 +0300525 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300526
Clint Taylor01527b32014-07-07 13:01:46 -0700527 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300528 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
529
Clint Taylor01527b32014-07-07 13:01:46 -0700530 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
531 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
532 pp_div = I915_READ(pp_div_reg);
533 pp_div &= PP_REFERENCE_DIVIDER_MASK;
534
535 /* 0x1F write to PP_DIV_REG sets max cycle delay */
536 I915_WRITE(pp_div_reg, pp_div | 0x1F);
537 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
538 msleep(intel_dp->panel_power_cycle_delay);
539 }
540
Ville Syrjälä773538e82014-09-04 14:54:56 +0300541 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300542
Clint Taylor01527b32014-07-07 13:01:46 -0700543 return 0;
544}
545
Daniel Vetter4be73782014-01-17 14:39:48 +0100546static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700547{
Paulo Zanoni30add222012-10-26 19:05:45 -0200548 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700549 struct drm_i915_private *dev_priv = dev->dev_private;
550
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300551 lockdep_assert_held(&dev_priv->pps_mutex);
552
Jani Nikulabf13e812013-09-06 07:40:05 +0300553 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700554}
555
Daniel Vetter4be73782014-01-17 14:39:48 +0100556static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700557{
Paulo Zanoni30add222012-10-26 19:05:45 -0200558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700559 struct drm_i915_private *dev_priv = dev->dev_private;
560
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300561 lockdep_assert_held(&dev_priv->pps_mutex);
562
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700564}
565
Keith Packard9b984da2011-09-19 13:54:47 -0700566static void
567intel_dp_check_edp(struct intel_dp *intel_dp)
568{
Paulo Zanoni30add222012-10-26 19:05:45 -0200569 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700570 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700571
Keith Packard9b984da2011-09-19 13:54:47 -0700572 if (!is_edp(intel_dp))
573 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700574
Daniel Vetter4be73782014-01-17 14:39:48 +0100575 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700576 WARN(1, "eDP powered off while attempting aux channel communication.\n");
577 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300578 I915_READ(_pp_stat_reg(intel_dp)),
579 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700580 }
581}
582
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100583static uint32_t
584intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
585{
586 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
587 struct drm_device *dev = intel_dig_port->base.base.dev;
588 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300589 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100590 uint32_t status;
591 bool done;
592
Daniel Vetteref04f002012-12-01 21:03:59 +0100593#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100594 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300595 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300596 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100597 else
598 done = wait_for_atomic(C, 10) == 0;
599 if (!done)
600 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
601 has_aux_irq);
602#undef C
603
604 return status;
605}
606
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000607static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
608{
609 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
610 struct drm_device *dev = intel_dig_port->base.base.dev;
611
612 /*
613 * The clock divider is based off the hrawclk, and would like to run at
614 * 2MHz. So, take the hrawclk value and divide by 2 and use that
615 */
616 return index ? 0 : intel_hrawclk(dev) / 2;
617}
618
619static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
620{
621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
622 struct drm_device *dev = intel_dig_port->base.base.dev;
623
624 if (index)
625 return 0;
626
627 if (intel_dig_port->port == PORT_A) {
628 if (IS_GEN6(dev) || IS_GEN7(dev))
629 return 200; /* SNB & IVB eDP input clock at 400Mhz */
630 else
631 return 225; /* eDP input clock at 450Mhz */
632 } else {
633 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
634 }
635}
636
637static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300638{
639 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
640 struct drm_device *dev = intel_dig_port->base.base.dev;
641 struct drm_i915_private *dev_priv = dev->dev_private;
642
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000643 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100644 if (index)
645 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000646 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300647 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
648 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100649 switch (index) {
650 case 0: return 63;
651 case 1: return 72;
652 default: return 0;
653 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000654 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100655 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300656 }
657}
658
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000659static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
660{
661 return index ? 0 : 100;
662}
663
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000664static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
665{
666 /*
667 * SKL doesn't need us to program the AUX clock divider (Hardware will
668 * derive the clock from CDCLK automatically). We still implement the
669 * get_aux_clock_divider vfunc to plug-in into the existing code.
670 */
671 return index ? 0 : 1;
672}
673
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000674static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
675 bool has_aux_irq,
676 int send_bytes,
677 uint32_t aux_clock_divider)
678{
679 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
680 struct drm_device *dev = intel_dig_port->base.base.dev;
681 uint32_t precharge, timeout;
682
683 if (IS_GEN6(dev))
684 precharge = 3;
685 else
686 precharge = 5;
687
688 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
689 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
690 else
691 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
692
693 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000694 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000695 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000696 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000697 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000698 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000699 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
700 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000701 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000702}
703
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000704static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
705 bool has_aux_irq,
706 int send_bytes,
707 uint32_t unused)
708{
709 return DP_AUX_CH_CTL_SEND_BUSY |
710 DP_AUX_CH_CTL_DONE |
711 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
712 DP_AUX_CH_CTL_TIME_OUT_ERROR |
713 DP_AUX_CH_CTL_TIME_OUT_1600us |
714 DP_AUX_CH_CTL_RECEIVE_ERROR |
715 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
716 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
717}
718
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700719static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100720intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721 uint8_t *send, int send_bytes,
722 uint8_t *recv, int recv_size)
723{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200724 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
725 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300727 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100730 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000732 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100733 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200734 bool vdd;
735
Ville Syrjälä773538e82014-09-04 14:54:56 +0300736 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300737
Ville Syrjälä72c35002014-08-18 22:16:00 +0300738 /*
739 * We will be called with VDD already enabled for dpcd/edid/oui reads.
740 * In such cases we want to leave VDD enabled and it's up to upper layers
741 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
742 * ourselves.
743 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300744 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100745
746 /* dp aux is extremely sensitive to irq latency, hence request the
747 * lowest possible wakeup latency and so prevent the cpu from going into
748 * deep sleep states.
749 */
750 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700751
Keith Packard9b984da2011-09-19 13:54:47 -0700752 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800753
Paulo Zanonic67a4702013-08-19 13:18:09 -0300754 intel_aux_display_runtime_get(dev_priv);
755
Jesse Barnes11bee432011-08-01 15:02:20 -0700756 /* Try to wait for any previous AUX channel activity */
757 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100758 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700759 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
760 break;
761 msleep(1);
762 }
763
764 if (try == 3) {
765 WARN(1, "dp_aux_ch not started status 0x%08x\n",
766 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100767 ret = -EBUSY;
768 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100769 }
770
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300771 /* Only 5 data registers! */
772 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
773 ret = -E2BIG;
774 goto out;
775 }
776
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000777 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000778 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
779 has_aux_irq,
780 send_bytes,
781 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782
Chris Wilsonbc866252013-07-21 16:00:03 +0100783 /* Must try at least 3 times according to DP spec */
784 for (try = 0; try < 5; try++) {
785 /* Load the send data into the aux channel data registers */
786 for (i = 0; i < send_bytes; i += 4)
787 I915_WRITE(ch_data + i,
788 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400789
Chris Wilsonbc866252013-07-21 16:00:03 +0100790 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000791 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100792
Chris Wilsonbc866252013-07-21 16:00:03 +0100793 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400794
Chris Wilsonbc866252013-07-21 16:00:03 +0100795 /* Clear done status and any errors */
796 I915_WRITE(ch_ctl,
797 status |
798 DP_AUX_CH_CTL_DONE |
799 DP_AUX_CH_CTL_TIME_OUT_ERROR |
800 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400801
Chris Wilsonbc866252013-07-21 16:00:03 +0100802 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
803 DP_AUX_CH_CTL_RECEIVE_ERROR))
804 continue;
805 if (status & DP_AUX_CH_CTL_DONE)
806 break;
807 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100808 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 break;
810 }
811
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700812 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700813 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100814 ret = -EBUSY;
815 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816 }
817
818 /* Check for timeout or receive error.
819 * Timeouts occur when the sink is not connected
820 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700821 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700822 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100823 ret = -EIO;
824 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700825 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700826
827 /* Timeouts occur when the device isn't connected, so they're
828 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700829 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800830 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100831 ret = -ETIMEDOUT;
832 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833 }
834
835 /* Unload any bytes sent back from the other side */
836 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
837 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838 if (recv_bytes > recv_size)
839 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400840
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100841 for (i = 0; i < recv_bytes; i += 4)
842 unpack_aux(I915_READ(ch_data + i),
843 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100845 ret = recv_bytes;
846out:
847 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300848 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849
Jani Nikula884f19e2014-03-14 16:51:14 +0200850 if (vdd)
851 edp_panel_vdd_off(intel_dp, false);
852
Ville Syrjälä773538e82014-09-04 14:54:56 +0300853 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300854
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100855 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856}
857
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300858#define BARE_ADDRESS_SIZE 3
859#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200860static ssize_t
861intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200863 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
864 uint8_t txbuf[20], rxbuf[20];
865 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700866 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700867
Jani Nikula9d1a1032014-03-14 16:51:15 +0200868 txbuf[0] = msg->request << 4;
869 txbuf[1] = msg->address >> 8;
870 txbuf[2] = msg->address & 0xff;
871 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300872
Jani Nikula9d1a1032014-03-14 16:51:15 +0200873 switch (msg->request & ~DP_AUX_I2C_MOT) {
874 case DP_AUX_NATIVE_WRITE:
875 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300876 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200877 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200878
Jani Nikula9d1a1032014-03-14 16:51:15 +0200879 if (WARN_ON(txsize > 20))
880 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881
Jani Nikula9d1a1032014-03-14 16:51:15 +0200882 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700883
Jani Nikula9d1a1032014-03-14 16:51:15 +0200884 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
885 if (ret > 0) {
886 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887
Jani Nikula9d1a1032014-03-14 16:51:15 +0200888 /* Return payload size. */
889 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200891 break;
892
893 case DP_AUX_NATIVE_READ:
894 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300895 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200896 rxsize = msg->size + 1;
897
898 if (WARN_ON(rxsize > 20))
899 return -E2BIG;
900
901 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
902 if (ret > 0) {
903 msg->reply = rxbuf[0] >> 4;
904 /*
905 * Assume happy day, and copy the data. The caller is
906 * expected to check msg->reply before touching it.
907 *
908 * Return payload size.
909 */
910 ret--;
911 memcpy(msg->buffer, rxbuf + 1, ret);
912 }
913 break;
914
915 default:
916 ret = -EINVAL;
917 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200919
Jani Nikula9d1a1032014-03-14 16:51:15 +0200920 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921}
922
Jani Nikula9d1a1032014-03-14 16:51:15 +0200923static void
924intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200926 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200927 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
928 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200929 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000930 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700931
Jani Nikula33ad6622014-03-14 16:51:16 +0200932 switch (port) {
933 case PORT_A:
934 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200935 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000936 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200937 case PORT_B:
938 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200939 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200940 break;
941 case PORT_C:
942 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200943 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200944 break;
945 case PORT_D:
946 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200947 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000948 break;
949 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200950 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000951 }
952
Damien Lespiau1b1aad72013-12-03 13:56:29 +0000953 /*
954 * The AUX_CTL register is usually DP_CTL + 0x10.
955 *
956 * On Haswell and Broadwell though:
957 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
958 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
959 *
960 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
961 */
962 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +0200963 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000964
Jani Nikula0b998362014-03-14 16:51:17 +0200965 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 intel_dp->aux.dev = dev->dev;
967 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000968
Jani Nikula0b998362014-03-14 16:51:17 +0200969 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
970 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700971
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000972 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200973 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000974 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200975 name, ret);
976 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000977 }
David Flynn8316f332010-12-08 16:10:21 +0000978
Jani Nikula0b998362014-03-14 16:51:17 +0200979 ret = sysfs_create_link(&connector->base.kdev->kobj,
980 &intel_dp->aux.ddc.dev.kobj,
981 intel_dp->aux.ddc.dev.kobj.name);
982 if (ret < 0) {
983 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000984 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985 }
986}
987
Imre Deak80f65de2014-02-11 17:12:49 +0200988static void
989intel_dp_connector_unregister(struct intel_connector *intel_connector)
990{
991 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
992
Dave Airlie0e32b392014-05-02 14:02:48 +1000993 if (!intel_connector->mst_port)
994 sysfs_remove_link(&intel_connector->base.kdev->kobj,
995 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200996 intel_connector_unregister(intel_connector);
997}
998
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200999static void
Daniel Vetter0e503382014-07-04 11:26:04 -03001000hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
1001{
1002 switch (link_bw) {
1003 case DP_LINK_BW_1_62:
1004 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1005 break;
1006 case DP_LINK_BW_2_7:
1007 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1008 break;
1009 case DP_LINK_BW_5_4:
1010 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1011 break;
1012 }
1013}
1014
1015static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001016intel_dp_set_clock(struct intel_encoder *encoder,
1017 struct intel_crtc_config *pipe_config, int link_bw)
1018{
1019 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001020 const struct dp_link_dpll *divisor = NULL;
1021 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001022
1023 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001024 divisor = gen4_dpll;
1025 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001026 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001027 divisor = pch_dpll;
1028 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029 } else if (IS_CHERRYVIEW(dev)) {
1030 divisor = chv_dpll;
1031 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001032 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001033 divisor = vlv_dpll;
1034 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001035 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001036
1037 if (divisor && count) {
1038 for (i = 0; i < count; i++) {
1039 if (link_bw == divisor[i].link_bw) {
1040 pipe_config->dpll = divisor[i].dpll;
1041 pipe_config->clock_set = true;
1042 break;
1043 }
1044 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001045 }
1046}
1047
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001048bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001049intel_dp_compute_config(struct intel_encoder *encoder,
1050 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001051{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001052 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001053 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001054 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001055 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001056 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001057 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001058 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001059 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001060 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001061 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001062 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001063 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001064 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001065 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001066 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001067 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001068
Imre Deakbc7d38a2013-05-16 14:40:36 +03001069 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001070 pipe_config->has_pch_encoder = true;
1071
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001072 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001073 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001074 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001075
Jani Nikuladd06f902012-10-19 14:51:50 +03001076 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1077 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1078 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001079 if (!HAS_PCH_SPLIT(dev))
1080 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1081 intel_connector->panel.fitting_mode);
1082 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001083 intel_pch_panel_fitting(intel_crtc, pipe_config,
1084 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001085 }
1086
Daniel Vettercb1793c2012-06-04 18:39:21 +02001087 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001088 return false;
1089
Daniel Vetter083f9562012-04-20 20:23:49 +02001090 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1091 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001092 max_lane_count, bws[max_clock],
1093 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001094
Daniel Vetter36008362013-03-27 00:44:59 +01001095 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1096 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001097 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001098 if (is_edp(intel_dp)) {
1099 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1100 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1101 dev_priv->vbt.edp_bpp);
1102 bpp = dev_priv->vbt.edp_bpp;
1103 }
1104
Jani Nikula344c5bb2014-09-09 11:25:13 +03001105 /*
1106 * Use the maximum clock and number of lanes the eDP panel
1107 * advertizes being capable of. The panels are generally
1108 * designed to support only a single clock and lane
1109 * configuration, and typically these values correspond to the
1110 * native resolution of the panel.
1111 */
1112 min_lane_count = max_lane_count;
1113 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001114 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001115
Daniel Vetter36008362013-03-27 00:44:59 +01001116 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001117 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1118 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001119
Dave Airliec6930992014-07-14 11:04:39 +10001120 for (clock = min_clock; clock <= max_clock; clock++) {
1121 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001122 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1123 link_avail = intel_dp_max_data_rate(link_clock,
1124 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001125
Daniel Vetter36008362013-03-27 00:44:59 +01001126 if (mode_rate <= link_avail) {
1127 goto found;
1128 }
1129 }
1130 }
1131 }
1132
1133 return false;
1134
1135found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001136 if (intel_dp->color_range_auto) {
1137 /*
1138 * See:
1139 * CEA-861-E - 5.1 Default Encoding Parameters
1140 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1141 */
Thierry Reding18316c82012-12-20 15:41:44 +01001142 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001143 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1144 else
1145 intel_dp->color_range = 0;
1146 }
1147
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001148 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001149 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001150
Daniel Vetter36008362013-03-27 00:44:59 +01001151 intel_dp->link_bw = bws[clock];
1152 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001153 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001154 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001155
Daniel Vetter36008362013-03-27 00:44:59 +01001156 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1157 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001158 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001159 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1160 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001161
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001162 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001163 adjusted_mode->crtc_clock,
1164 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001165 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001166
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301167 if (intel_connector->panel.downclock_mode != NULL &&
1168 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001169 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301170 intel_link_compute_m_n(bpp, lane_count,
1171 intel_connector->panel.downclock_mode->clock,
1172 pipe_config->port_clock,
1173 &pipe_config->dp_m2_n2);
1174 }
1175
Damien Lespiauea155f32014-07-29 18:06:20 +01001176 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001177 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1178 else
1179 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001180
Daniel Vetter36008362013-03-27 00:44:59 +01001181 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001182}
1183
Daniel Vetter7c62a162013-06-01 17:16:20 +02001184static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001185{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001186 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1187 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1188 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001189 struct drm_i915_private *dev_priv = dev->dev_private;
1190 u32 dpa_ctl;
1191
Daniel Vetterff9a6752013-06-01 17:16:21 +02001192 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001193 dpa_ctl = I915_READ(DP_A);
1194 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1195
Daniel Vetterff9a6752013-06-01 17:16:21 +02001196 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001197 /* For a long time we've carried around a ILK-DevA w/a for the
1198 * 160MHz clock. If we're really unlucky, it's still required.
1199 */
1200 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001201 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001202 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001203 } else {
1204 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001205 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001206 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001207
Daniel Vetterea9b6002012-11-29 15:59:31 +01001208 I915_WRITE(DP_A, dpa_ctl);
1209
1210 POSTING_READ(DP_A);
1211 udelay(500);
1212}
1213
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001214static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001215{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001216 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001217 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001218 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001219 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001220 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1221 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001222
Keith Packard417e8222011-11-01 19:54:11 -07001223 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001224 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001225 *
1226 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001227 * SNB CPU
1228 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001229 * CPT PCH
1230 *
1231 * IBX PCH and CPU are the same for almost everything,
1232 * except that the CPU DP PLL is configured in this
1233 * register
1234 *
1235 * CPT PCH is quite different, having many bits moved
1236 * to the TRANS_DP_CTL register instead. That
1237 * configuration happens (oddly) in ironlake_pch_enable
1238 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001239
Keith Packard417e8222011-11-01 19:54:11 -07001240 /* Preserve the BIOS-computed detected bit. This is
1241 * supposed to be read-only.
1242 */
1243 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244
Keith Packard417e8222011-11-01 19:54:11 -07001245 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001246 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001247 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001248
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001249 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001250 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001251 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001252 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001253 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001254 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001255
Keith Packard417e8222011-11-01 19:54:11 -07001256 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001257
Imre Deakbc7d38a2013-05-16 14:40:36 +03001258 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001259 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1260 intel_dp->DP |= DP_SYNC_HS_HIGH;
1261 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1262 intel_dp->DP |= DP_SYNC_VS_HIGH;
1263 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1264
Jani Nikula6aba5b62013-10-04 15:08:10 +03001265 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001266 intel_dp->DP |= DP_ENHANCED_FRAMING;
1267
Daniel Vetter7c62a162013-06-01 17:16:20 +02001268 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001269 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001270 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001271 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001272
1273 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1274 intel_dp->DP |= DP_SYNC_HS_HIGH;
1275 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1276 intel_dp->DP |= DP_SYNC_VS_HIGH;
1277 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1278
Jani Nikula6aba5b62013-10-04 15:08:10 +03001279 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001280 intel_dp->DP |= DP_ENHANCED_FRAMING;
1281
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001282 if (!IS_CHERRYVIEW(dev)) {
1283 if (crtc->pipe == 1)
1284 intel_dp->DP |= DP_PIPEB_SELECT;
1285 } else {
1286 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1287 }
Keith Packard417e8222011-11-01 19:54:11 -07001288 } else {
1289 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001290 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001291}
1292
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001293#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1294#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001295
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001296#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1297#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001298
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001299#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1300#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001301
Daniel Vetter4be73782014-01-17 14:39:48 +01001302static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001303 u32 mask,
1304 u32 value)
1305{
Paulo Zanoni30add222012-10-26 19:05:45 -02001306 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001307 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001308 u32 pp_stat_reg, pp_ctrl_reg;
1309
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001310 lockdep_assert_held(&dev_priv->pps_mutex);
1311
Jani Nikulabf13e812013-09-06 07:40:05 +03001312 pp_stat_reg = _pp_stat_reg(intel_dp);
1313 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001314
1315 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001316 mask, value,
1317 I915_READ(pp_stat_reg),
1318 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001319
Jesse Barnes453c5422013-03-28 09:55:41 -07001320 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001321 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001322 I915_READ(pp_stat_reg),
1323 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001324 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001325
1326 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001327}
1328
Daniel Vetter4be73782014-01-17 14:39:48 +01001329static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001330{
1331 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001332 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001333}
1334
Daniel Vetter4be73782014-01-17 14:39:48 +01001335static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001336{
Keith Packardbd943152011-09-18 23:09:52 -07001337 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001338 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001339}
Keith Packardbd943152011-09-18 23:09:52 -07001340
Daniel Vetter4be73782014-01-17 14:39:48 +01001341static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001342{
1343 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001344
1345 /* When we disable the VDD override bit last we have to do the manual
1346 * wait. */
1347 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1348 intel_dp->panel_power_cycle_delay);
1349
Daniel Vetter4be73782014-01-17 14:39:48 +01001350 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001351}
Keith Packardbd943152011-09-18 23:09:52 -07001352
Daniel Vetter4be73782014-01-17 14:39:48 +01001353static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001354{
1355 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1356 intel_dp->backlight_on_delay);
1357}
1358
Daniel Vetter4be73782014-01-17 14:39:48 +01001359static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001360{
1361 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1362 intel_dp->backlight_off_delay);
1363}
Keith Packard99ea7122011-11-01 19:57:50 -07001364
Keith Packard832dd3c2011-11-01 19:34:06 -07001365/* Read the current pp_control value, unlocking the register if it
1366 * is locked
1367 */
1368
Jesse Barnes453c5422013-03-28 09:55:41 -07001369static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001370{
Jesse Barnes453c5422013-03-28 09:55:41 -07001371 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1372 struct drm_i915_private *dev_priv = dev->dev_private;
1373 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001374
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001375 lockdep_assert_held(&dev_priv->pps_mutex);
1376
Jani Nikulabf13e812013-09-06 07:40:05 +03001377 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001378 control &= ~PANEL_UNLOCK_MASK;
1379 control |= PANEL_UNLOCK_REGS;
1380 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001381}
1382
Ville Syrjälä951468f2014-09-04 14:55:31 +03001383/*
1384 * Must be paired with edp_panel_vdd_off().
1385 * Must hold pps_mutex around the whole on/off sequence.
1386 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1387 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001388static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001389{
Paulo Zanoni30add222012-10-26 19:05:45 -02001390 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001391 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1392 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001393 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001394 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001395 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001396 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001397 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001398
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001399 lockdep_assert_held(&dev_priv->pps_mutex);
1400
Keith Packard97af61f572011-09-28 16:23:51 -07001401 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001402 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001403
1404 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001405
Daniel Vetter4be73782014-01-17 14:39:48 +01001406 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001407 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001408
Imre Deak4e6e1a52014-03-27 17:45:11 +02001409 power_domain = intel_display_port_power_domain(intel_encoder);
1410 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001411
Paulo Zanonib0665d52013-10-30 19:50:27 -02001412 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001413
Daniel Vetter4be73782014-01-17 14:39:48 +01001414 if (!edp_have_panel_power(intel_dp))
1415 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001416
Jesse Barnes453c5422013-03-28 09:55:41 -07001417 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001418 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001419
Jani Nikulabf13e812013-09-06 07:40:05 +03001420 pp_stat_reg = _pp_stat_reg(intel_dp);
1421 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001422
1423 I915_WRITE(pp_ctrl_reg, pp);
1424 POSTING_READ(pp_ctrl_reg);
1425 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1426 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001427 /*
1428 * If the panel wasn't on, delay before accessing aux channel
1429 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001430 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001431 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001432 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001433 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001434
1435 return need_to_disable;
1436}
1437
Ville Syrjälä951468f2014-09-04 14:55:31 +03001438/*
1439 * Must be paired with intel_edp_panel_vdd_off() or
1440 * intel_edp_panel_off().
1441 * Nested calls to these functions are not allowed since
1442 * we drop the lock. Caller must use some higher level
1443 * locking to prevent nested calls from other threads.
1444 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001445void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001446{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001447 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001448
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001449 if (!is_edp(intel_dp))
1450 return;
1451
Ville Syrjälä773538e82014-09-04 14:54:56 +03001452 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001453 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001454 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001455
1456 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001457}
1458
Daniel Vetter4be73782014-01-17 14:39:48 +01001459static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001460{
Paulo Zanoni30add222012-10-26 19:05:45 -02001461 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001462 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001463 struct intel_digital_port *intel_dig_port =
1464 dp_to_dig_port(intel_dp);
1465 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1466 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001467 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001468 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001469
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001470 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001471
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001472 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001473
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001474 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001475 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001476
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001477 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001478
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001479 pp = ironlake_get_pp_control(intel_dp);
1480 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001481
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001482 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1483 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001484
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001485 I915_WRITE(pp_ctrl_reg, pp);
1486 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001487
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001488 /* Make sure sequencer is idle before allowing subsequent activity */
1489 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1490 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001491
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001492 if ((pp & POWER_TARGET_ON) == 0)
1493 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001494
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001495 power_domain = intel_display_port_power_domain(intel_encoder);
1496 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001497}
1498
Daniel Vetter4be73782014-01-17 14:39:48 +01001499static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001500{
1501 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1502 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001503
Ville Syrjälä773538e82014-09-04 14:54:56 +03001504 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001505 if (!intel_dp->want_panel_vdd)
1506 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001507 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001508}
1509
Imre Deakaba86892014-07-30 15:57:31 +03001510static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1511{
1512 unsigned long delay;
1513
1514 /*
1515 * Queue the timer to fire a long time from now (relative to the power
1516 * down delay) to keep the panel power up across a sequence of
1517 * operations.
1518 */
1519 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1520 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1521}
1522
Ville Syrjälä951468f2014-09-04 14:55:31 +03001523/*
1524 * Must be paired with edp_panel_vdd_on().
1525 * Must hold pps_mutex around the whole on/off sequence.
1526 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1527 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001528static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001529{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001530 struct drm_i915_private *dev_priv =
1531 intel_dp_to_dev(intel_dp)->dev_private;
1532
1533 lockdep_assert_held(&dev_priv->pps_mutex);
1534
Keith Packard97af61f572011-09-28 16:23:51 -07001535 if (!is_edp(intel_dp))
1536 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001537
Keith Packardbd943152011-09-18 23:09:52 -07001538 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001539
Keith Packardbd943152011-09-18 23:09:52 -07001540 intel_dp->want_panel_vdd = false;
1541
Imre Deakaba86892014-07-30 15:57:31 +03001542 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001543 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001544 else
1545 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001546}
1547
Ville Syrjälä951468f2014-09-04 14:55:31 +03001548/*
1549 * Must be paired with intel_edp_panel_vdd_on().
1550 * Nested calls to these functions are not allowed since
1551 * we drop the lock. Caller must use some higher level
1552 * locking to prevent nested calls from other threads.
1553 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001554static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1555{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001556 if (!is_edp(intel_dp))
1557 return;
1558
Ville Syrjälä773538e82014-09-04 14:54:56 +03001559 pps_lock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001560 edp_panel_vdd_off(intel_dp, sync);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001561 pps_unlock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001562}
1563
Daniel Vetter4be73782014-01-17 14:39:48 +01001564void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001565{
Paulo Zanoni30add222012-10-26 19:05:45 -02001566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001567 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001568 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001569 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001570
Keith Packard97af61f572011-09-28 16:23:51 -07001571 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001572 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001573
1574 DRM_DEBUG_KMS("Turn eDP power on\n");
1575
Ville Syrjälä773538e82014-09-04 14:54:56 +03001576 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001577
Daniel Vetter4be73782014-01-17 14:39:48 +01001578 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001579 DRM_DEBUG_KMS("eDP power already on\n");
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001580 goto out;
Keith Packard99ea7122011-11-01 19:57:50 -07001581 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001582
Daniel Vetter4be73782014-01-17 14:39:48 +01001583 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001584
Jani Nikulabf13e812013-09-06 07:40:05 +03001585 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001586 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001587 if (IS_GEN5(dev)) {
1588 /* ILK workaround: disable reset around power sequence */
1589 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001590 I915_WRITE(pp_ctrl_reg, pp);
1591 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001592 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001593
Keith Packard1c0ae802011-09-19 13:59:29 -07001594 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001595 if (!IS_GEN5(dev))
1596 pp |= PANEL_POWER_RESET;
1597
Jesse Barnes453c5422013-03-28 09:55:41 -07001598 I915_WRITE(pp_ctrl_reg, pp);
1599 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001600
Daniel Vetter4be73782014-01-17 14:39:48 +01001601 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001602 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001603
Keith Packard05ce1a42011-09-29 16:33:01 -07001604 if (IS_GEN5(dev)) {
1605 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001606 I915_WRITE(pp_ctrl_reg, pp);
1607 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001608 }
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001609
1610 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03001611 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001612}
1613
Daniel Vetter4be73782014-01-17 14:39:48 +01001614void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001615{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001616 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1617 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001618 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001619 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001620 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001621 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001622 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001623
Keith Packard97af61f572011-09-28 16:23:51 -07001624 if (!is_edp(intel_dp))
1625 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001626
Keith Packard99ea7122011-11-01 19:57:50 -07001627 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001628
Ville Syrjälä773538e82014-09-04 14:54:56 +03001629 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001630
Jani Nikula24f3e092014-03-17 16:43:36 +02001631 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1632
Jesse Barnes453c5422013-03-28 09:55:41 -07001633 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001634 /* We need to switch off panel power _and_ force vdd, for otherwise some
1635 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001636 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1637 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001638
Jani Nikulabf13e812013-09-06 07:40:05 +03001639 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001640
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001641 intel_dp->want_panel_vdd = false;
1642
Jesse Barnes453c5422013-03-28 09:55:41 -07001643 I915_WRITE(pp_ctrl_reg, pp);
1644 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001645
Paulo Zanonidce56b32013-12-19 14:29:40 -02001646 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001647 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001648
1649 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001650 power_domain = intel_display_port_power_domain(intel_encoder);
1651 intel_display_power_put(dev_priv, power_domain);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001652
Ville Syrjälä773538e82014-09-04 14:54:56 +03001653 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001654}
1655
Jani Nikula1250d102014-08-12 17:11:39 +03001656/* Enable backlight in the panel power control. */
1657static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001658{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001659 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1660 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001661 struct drm_i915_private *dev_priv = dev->dev_private;
1662 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001663 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001664
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001665 /*
1666 * If we enable the backlight right away following a panel power
1667 * on, we may see slight flicker as the panel syncs with the eDP
1668 * link. So delay a bit to make sure the image is solid before
1669 * allowing it to appear.
1670 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001671 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001672
Ville Syrjälä773538e82014-09-04 14:54:56 +03001673 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001674
Jesse Barnes453c5422013-03-28 09:55:41 -07001675 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001676 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001677
Jani Nikulabf13e812013-09-06 07:40:05 +03001678 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001679
1680 I915_WRITE(pp_ctrl_reg, pp);
1681 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001682
Ville Syrjälä773538e82014-09-04 14:54:56 +03001683 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001684}
1685
Jani Nikula1250d102014-08-12 17:11:39 +03001686/* Enable backlight PWM and backlight PP control. */
1687void intel_edp_backlight_on(struct intel_dp *intel_dp)
1688{
1689 if (!is_edp(intel_dp))
1690 return;
1691
1692 DRM_DEBUG_KMS("\n");
1693
1694 intel_panel_enable_backlight(intel_dp->attached_connector);
1695 _intel_edp_backlight_on(intel_dp);
1696}
1697
1698/* Disable backlight in the panel power control. */
1699static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001700{
Paulo Zanoni30add222012-10-26 19:05:45 -02001701 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001702 struct drm_i915_private *dev_priv = dev->dev_private;
1703 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001704 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001705
Keith Packardf01eca22011-09-28 16:48:10 -07001706 if (!is_edp(intel_dp))
1707 return;
1708
Ville Syrjälä773538e82014-09-04 14:54:56 +03001709 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001710
Jesse Barnes453c5422013-03-28 09:55:41 -07001711 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001712 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001713
Jani Nikulabf13e812013-09-06 07:40:05 +03001714 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001715
1716 I915_WRITE(pp_ctrl_reg, pp);
1717 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001718
Ville Syrjälä773538e82014-09-04 14:54:56 +03001719 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001720
Paulo Zanonidce56b32013-12-19 14:29:40 -02001721 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001722 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001723}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001724
Jani Nikula1250d102014-08-12 17:11:39 +03001725/* Disable backlight PP control and backlight PWM. */
1726void intel_edp_backlight_off(struct intel_dp *intel_dp)
1727{
1728 if (!is_edp(intel_dp))
1729 return;
1730
1731 DRM_DEBUG_KMS("\n");
1732
1733 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001734 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001735}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001736
Jani Nikula73580fb72014-08-12 17:11:41 +03001737/*
1738 * Hook for controlling the panel power control backlight through the bl_power
1739 * sysfs attribute. Take care to handle multiple calls.
1740 */
1741static void intel_edp_backlight_power(struct intel_connector *connector,
1742 bool enable)
1743{
1744 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001745 bool is_enabled;
1746
Ville Syrjälä773538e82014-09-04 14:54:56 +03001747 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001748 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001749 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001750
1751 if (is_enabled == enable)
1752 return;
1753
Jani Nikula23ba9372014-08-27 14:08:43 +03001754 DRM_DEBUG_KMS("panel power control backlight %s\n",
1755 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001756
1757 if (enable)
1758 _intel_edp_backlight_on(intel_dp);
1759 else
1760 _intel_edp_backlight_off(intel_dp);
1761}
1762
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001763static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001764{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001765 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1766 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1767 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001768 struct drm_i915_private *dev_priv = dev->dev_private;
1769 u32 dpa_ctl;
1770
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001771 assert_pipe_disabled(dev_priv,
1772 to_intel_crtc(crtc)->pipe);
1773
Jesse Barnesd240f202010-08-13 15:43:26 -07001774 DRM_DEBUG_KMS("\n");
1775 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001776 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1777 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1778
1779 /* We don't adjust intel_dp->DP while tearing down the link, to
1780 * facilitate link retraining (e.g. after hotplug). Hence clear all
1781 * enable bits here to ensure that we don't enable too much. */
1782 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1783 intel_dp->DP |= DP_PLL_ENABLE;
1784 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001785 POSTING_READ(DP_A);
1786 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001787}
1788
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001789static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001790{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001791 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1792 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1793 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001794 struct drm_i915_private *dev_priv = dev->dev_private;
1795 u32 dpa_ctl;
1796
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001797 assert_pipe_disabled(dev_priv,
1798 to_intel_crtc(crtc)->pipe);
1799
Jesse Barnesd240f202010-08-13 15:43:26 -07001800 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001801 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1802 "dp pll off, should be on\n");
1803 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1804
1805 /* We can't rely on the value tracked for the DP register in
1806 * intel_dp->DP because link_down must not change that (otherwise link
1807 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001808 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001809 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001810 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001811 udelay(200);
1812}
1813
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001814/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001815void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001816{
1817 int ret, i;
1818
1819 /* Should have a valid DPCD by this point */
1820 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1821 return;
1822
1823 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001824 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1825 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001826 } else {
1827 /*
1828 * When turning on, we need to retry for 1ms to give the sink
1829 * time to wake up.
1830 */
1831 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001832 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1833 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001834 if (ret == 1)
1835 break;
1836 msleep(1);
1837 }
1838 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001839
1840 if (ret != 1)
1841 DRM_DEBUG_KMS("failed to %s sink power state\n",
1842 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001843}
1844
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001845static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1846 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001847{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001848 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001849 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001850 struct drm_device *dev = encoder->base.dev;
1851 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001852 enum intel_display_power_domain power_domain;
1853 u32 tmp;
1854
1855 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001856 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001857 return false;
1858
1859 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001860
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001861 if (!(tmp & DP_PORT_EN))
1862 return false;
1863
Imre Deakbc7d38a2013-05-16 14:40:36 +03001864 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001865 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001866 } else if (IS_CHERRYVIEW(dev)) {
1867 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001868 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001869 *pipe = PORT_TO_PIPE(tmp);
1870 } else {
1871 u32 trans_sel;
1872 u32 trans_dp;
1873 int i;
1874
1875 switch (intel_dp->output_reg) {
1876 case PCH_DP_B:
1877 trans_sel = TRANS_DP_PORT_SEL_B;
1878 break;
1879 case PCH_DP_C:
1880 trans_sel = TRANS_DP_PORT_SEL_C;
1881 break;
1882 case PCH_DP_D:
1883 trans_sel = TRANS_DP_PORT_SEL_D;
1884 break;
1885 default:
1886 return true;
1887 }
1888
Damien Lespiau055e3932014-08-18 13:49:10 +01001889 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001890 trans_dp = I915_READ(TRANS_DP_CTL(i));
1891 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1892 *pipe = i;
1893 return true;
1894 }
1895 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001896
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001897 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1898 intel_dp->output_reg);
1899 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001900
1901 return true;
1902}
1903
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001904static void intel_dp_get_config(struct intel_encoder *encoder,
1905 struct intel_crtc_config *pipe_config)
1906{
1907 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001908 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001909 struct drm_device *dev = encoder->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
1911 enum port port = dp_to_dig_port(intel_dp)->port;
1912 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001913 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001914
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001915 tmp = I915_READ(intel_dp->output_reg);
1916 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1917 pipe_config->has_audio = true;
1918
Xiong Zhang63000ef2013-06-28 12:59:06 +08001919 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001920 if (tmp & DP_SYNC_HS_HIGH)
1921 flags |= DRM_MODE_FLAG_PHSYNC;
1922 else
1923 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001924
Xiong Zhang63000ef2013-06-28 12:59:06 +08001925 if (tmp & DP_SYNC_VS_HIGH)
1926 flags |= DRM_MODE_FLAG_PVSYNC;
1927 else
1928 flags |= DRM_MODE_FLAG_NVSYNC;
1929 } else {
1930 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1931 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1932 flags |= DRM_MODE_FLAG_PHSYNC;
1933 else
1934 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001935
Xiong Zhang63000ef2013-06-28 12:59:06 +08001936 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1937 flags |= DRM_MODE_FLAG_PVSYNC;
1938 else
1939 flags |= DRM_MODE_FLAG_NVSYNC;
1940 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001941
1942 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001943
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001944 pipe_config->has_dp_encoder = true;
1945
1946 intel_dp_get_m_n(crtc, pipe_config);
1947
Ville Syrjälä18442d02013-09-13 16:00:08 +03001948 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001949 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1950 pipe_config->port_clock = 162000;
1951 else
1952 pipe_config->port_clock = 270000;
1953 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001954
1955 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1956 &pipe_config->dp_m_n);
1957
1958 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1959 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1960
Damien Lespiau241bfc32013-09-25 16:45:37 +01001961 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001962
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001963 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1964 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1965 /*
1966 * This is a big fat ugly hack.
1967 *
1968 * Some machines in UEFI boot mode provide us a VBT that has 18
1969 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1970 * unknown we fail to light up. Yet the same BIOS boots up with
1971 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1972 * max, not what it tells us to use.
1973 *
1974 * Note: This will still be broken if the eDP panel is not lit
1975 * up by the BIOS, and thus we can't get the mode at module
1976 * load.
1977 */
1978 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1979 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1980 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1981 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001982}
1983
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001984static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001985{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001986 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001987}
1988
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001989static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1990{
1991 struct drm_i915_private *dev_priv = dev->dev_private;
1992
Ben Widawsky18b59922013-09-20 09:35:30 -07001993 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001994 return false;
1995
Ben Widawsky18b59922013-09-20 09:35:30 -07001996 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001997}
1998
1999static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
2000 struct edp_vsc_psr *vsc_psr)
2001{
2002 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2003 struct drm_device *dev = dig_port->base.base.dev;
2004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
2006 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
2007 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
2008 uint32_t *data = (uint32_t *) vsc_psr;
2009 unsigned int i;
2010
2011 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
2012 the video DIP being updated before program video DIP data buffer
2013 registers for DIP being updated. */
2014 I915_WRITE(ctl_reg, 0);
2015 POSTING_READ(ctl_reg);
2016
2017 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2018 if (i < sizeof(struct edp_vsc_psr))
2019 I915_WRITE(data_reg + i, *data++);
2020 else
2021 I915_WRITE(data_reg + i, 0);
2022 }
2023
2024 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2025 POSTING_READ(ctl_reg);
2026}
2027
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002028static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002029{
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002030 struct edp_vsc_psr psr_vsc;
2031
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002032 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2033 memset(&psr_vsc, 0, sizeof(psr_vsc));
2034 psr_vsc.sdp_header.HB0 = 0;
2035 psr_vsc.sdp_header.HB1 = 0x7;
2036 psr_vsc.sdp_header.HB2 = 0x2;
2037 psr_vsc.sdp_header.HB3 = 0x8;
2038 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002039}
2040
2041static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2042{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002043 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2044 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002045 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002046 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002047 int precharge = 0x3;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002048 bool only_standby = false;
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002049 static const uint8_t aux_msg[] = {
2050 [0] = DP_AUX_NATIVE_WRITE << 4,
2051 [1] = DP_SET_POWER >> 8,
2052 [2] = DP_SET_POWER & 0xff,
2053 [3] = 1 - 1,
2054 [4] = DP_SET_POWER_D0,
2055 };
2056 int i;
2057
2058 BUILD_BUG_ON(sizeof(aux_msg) > 20);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002059
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002060 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2061
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002062 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2063 only_standby = true;
2064
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002065 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002066 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002067 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2068 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002069 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002070 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2071 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002072
2073 /* Setup AUX registers */
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002074 for (i = 0; i < sizeof(aux_msg); i += 4)
2075 I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
2076 pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
2077
Ben Widawsky18b59922013-09-20 09:35:30 -07002078 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002079 DP_AUX_CH_CTL_TIME_OUT_400us |
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002080 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002081 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2082 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2083}
2084
2085static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2086{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002087 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2088 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002089 struct drm_i915_private *dev_priv = dev->dev_private;
2090 uint32_t max_sleep_time = 0x1f;
2091 uint32_t idle_frames = 1;
2092 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002093 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002094 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002095
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002096 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2097 only_standby = true;
2098
2099 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002100 val |= EDP_PSR_LINK_STANDBY;
2101 val |= EDP_PSR_TP2_TP3_TIME_0us;
2102 val |= EDP_PSR_TP1_TIME_0us;
2103 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002104 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002105 } else
2106 val |= EDP_PSR_LINK_DISABLE;
2107
Ben Widawsky18b59922013-09-20 09:35:30 -07002108 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002109 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002110 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2111 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2112 EDP_PSR_ENABLE);
2113}
2114
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002115static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2116{
2117 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2118 struct drm_device *dev = dig_port->base.base.dev;
2119 struct drm_i915_private *dev_priv = dev->dev_private;
2120 struct drm_crtc *crtc = dig_port->base.base.crtc;
2121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002122
Daniel Vetterf0355c42014-07-11 10:30:15 -07002123 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002124 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2125 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2126
Rodrigo Vivia031d702013-10-03 16:15:06 -03002127 dev_priv->psr.source_ok = false;
2128
Daniel Vetter9ca15302014-07-11 10:30:16 -07002129 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002130 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002131 return false;
2132 }
2133
Jani Nikulad330a952014-01-21 11:24:25 +02002134 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002135 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002136 return false;
2137 }
2138
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002139 /* Below limitations aren't valid for Broadwell */
2140 if (IS_BROADWELL(dev))
2141 goto out;
2142
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002143 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2144 S3D_ENABLE) {
2145 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002146 return false;
2147 }
2148
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002149 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002150 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002151 return false;
2152 }
2153
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002154 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002155 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002156 return true;
2157}
2158
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002159static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002160{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002161 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2162 struct drm_device *dev = intel_dig_port->base.base.dev;
2163 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002164
Daniel Vetter36383792014-07-11 10:30:13 -07002165 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2166 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002167 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002168
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002169 /* Enable/Re-enable PSR on the host */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002170 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002171
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002172 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002173}
2174
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002175void intel_edp_psr_enable(struct intel_dp *intel_dp)
2176{
2177 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002178 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002179
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002180 if (!HAS_PSR(dev)) {
2181 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2182 return;
2183 }
2184
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002185 if (!is_edp_psr(intel_dp)) {
2186 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2187 return;
2188 }
2189
Daniel Vetterf0355c42014-07-11 10:30:15 -07002190 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002191 if (dev_priv->psr.enabled) {
2192 DRM_DEBUG_KMS("PSR already in use\n");
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002193 goto unlock;
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002194 }
2195
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002196 if (!intel_edp_psr_match_conditions(intel_dp))
2197 goto unlock;
2198
Daniel Vetter9ca15302014-07-11 10:30:16 -07002199 dev_priv->psr.busy_frontbuffer_bits = 0;
2200
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002201 intel_edp_psr_setup_vsc(intel_dp);
2202
2203 /* Avoid continuous PSR exit by masking memup and hpd */
2204 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
2205 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi16487252014-06-12 10:16:39 -07002206
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002207 /* Enable PSR on the panel */
2208 intel_edp_psr_enable_sink(intel_dp);
2209
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002210 dev_priv->psr.enabled = intel_dp;
2211unlock:
Daniel Vetterf0355c42014-07-11 10:30:15 -07002212 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002213}
2214
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002215void intel_edp_psr_disable(struct intel_dp *intel_dp)
2216{
2217 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2218 struct drm_i915_private *dev_priv = dev->dev_private;
2219
Daniel Vetterf0355c42014-07-11 10:30:15 -07002220 mutex_lock(&dev_priv->psr.lock);
2221 if (!dev_priv->psr.enabled) {
2222 mutex_unlock(&dev_priv->psr.lock);
2223 return;
2224 }
2225
Daniel Vetter36383792014-07-11 10:30:13 -07002226 if (dev_priv->psr.active) {
2227 I915_WRITE(EDP_PSR_CTL(dev),
2228 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002229
Daniel Vetter36383792014-07-11 10:30:13 -07002230 /* Wait till PSR is idle */
2231 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2232 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2233 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2234
2235 dev_priv->psr.active = false;
2236 } else {
2237 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2238 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002239
Daniel Vetter2807cf62014-07-11 10:30:11 -07002240 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002241 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002242
2243 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002244}
2245
Daniel Vetterf02a3262014-06-16 19:51:21 +02002246static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002247{
2248 struct drm_i915_private *dev_priv =
2249 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002250 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002251
Rodrigo Vivi8d7f4fe2014-09-24 18:16:58 -04002252 /* We have to make sure PSR is ready for re-enable
2253 * otherwise it keeps disabled until next full enable/disable cycle.
2254 * PSR might take some time to get fully disabled
2255 * and be ready for re-enable.
2256 */
2257 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
2258 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
2259 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
2260 return;
2261 }
2262
Daniel Vetterf0355c42014-07-11 10:30:15 -07002263 mutex_lock(&dev_priv->psr.lock);
2264 intel_dp = dev_priv->psr.enabled;
2265
Daniel Vetter2807cf62014-07-11 10:30:11 -07002266 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002267 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002268
Daniel Vetter9ca15302014-07-11 10:30:16 -07002269 /*
2270 * The delayed work can race with an invalidate hence we need to
2271 * recheck. Since psr_flush first clears this and then reschedules we
2272 * won't ever miss a flush when bailing out here.
2273 */
2274 if (dev_priv->psr.busy_frontbuffer_bits)
2275 goto unlock;
2276
2277 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002278unlock:
2279 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002280}
2281
Daniel Vetter9ca15302014-07-11 10:30:16 -07002282static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002283{
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285
Daniel Vetter36383792014-07-11 10:30:13 -07002286 if (dev_priv->psr.active) {
2287 u32 val = I915_READ(EDP_PSR_CTL(dev));
2288
2289 WARN_ON(!(val & EDP_PSR_ENABLE));
2290
2291 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2292
2293 dev_priv->psr.active = false;
2294 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002295
Daniel Vetter9ca15302014-07-11 10:30:16 -07002296}
2297
2298void intel_edp_psr_invalidate(struct drm_device *dev,
2299 unsigned frontbuffer_bits)
2300{
2301 struct drm_i915_private *dev_priv = dev->dev_private;
2302 struct drm_crtc *crtc;
2303 enum pipe pipe;
2304
Daniel Vetter9ca15302014-07-11 10:30:16 -07002305 mutex_lock(&dev_priv->psr.lock);
2306 if (!dev_priv->psr.enabled) {
2307 mutex_unlock(&dev_priv->psr.lock);
2308 return;
2309 }
2310
2311 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2312 pipe = to_intel_crtc(crtc)->pipe;
2313
2314 intel_edp_psr_do_exit(dev);
2315
2316 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2317
2318 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2319 mutex_unlock(&dev_priv->psr.lock);
2320}
2321
2322void intel_edp_psr_flush(struct drm_device *dev,
2323 unsigned frontbuffer_bits)
2324{
2325 struct drm_i915_private *dev_priv = dev->dev_private;
2326 struct drm_crtc *crtc;
2327 enum pipe pipe;
2328
Daniel Vetter9ca15302014-07-11 10:30:16 -07002329 mutex_lock(&dev_priv->psr.lock);
2330 if (!dev_priv->psr.enabled) {
2331 mutex_unlock(&dev_priv->psr.lock);
2332 return;
2333 }
2334
2335 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2336 pipe = to_intel_crtc(crtc)->pipe;
2337 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2338
2339 /*
2340 * On Haswell sprite plane updates don't result in a psr invalidating
2341 * signal in the hardware. Which means we need to manually fake this in
2342 * software for all flushes, not just when we've seen a preceding
2343 * invalidation through frontbuffer rendering.
2344 */
2345 if (IS_HASWELL(dev) &&
2346 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2347 intel_edp_psr_do_exit(dev);
2348
2349 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2350 schedule_delayed_work(&dev_priv->psr.work,
2351 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002352 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002353}
2354
2355void intel_edp_psr_init(struct drm_device *dev)
2356{
2357 struct drm_i915_private *dev_priv = dev->dev_private;
2358
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002359 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002360 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002361}
2362
Daniel Vettere8cb4552012-07-01 13:05:48 +02002363static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002364{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002365 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002366 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002367
2368 /* Make sure the panel is off before trying to change the mode. But also
2369 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002370 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002371 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002372 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002373 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002374
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002375 /* disable the port before the pipe on g4x */
2376 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002377 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002378}
2379
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002380static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002381{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002382 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002383 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002384
Ville Syrjälä49277c32014-03-31 18:21:26 +03002385 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002386 if (port == PORT_A)
2387 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002388}
2389
2390static void vlv_post_disable_dp(struct intel_encoder *encoder)
2391{
2392 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2393
2394 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002395}
2396
Ville Syrjälä580d3812014-04-09 13:29:00 +03002397static void chv_post_disable_dp(struct intel_encoder *encoder)
2398{
2399 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2400 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2401 struct drm_device *dev = encoder->base.dev;
2402 struct drm_i915_private *dev_priv = dev->dev_private;
2403 struct intel_crtc *intel_crtc =
2404 to_intel_crtc(encoder->base.crtc);
2405 enum dpio_channel ch = vlv_dport_to_channel(dport);
2406 enum pipe pipe = intel_crtc->pipe;
2407 u32 val;
2408
2409 intel_dp_link_down(intel_dp);
2410
2411 mutex_lock(&dev_priv->dpio_lock);
2412
2413 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002414 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002415 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002416 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002417
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002418 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2419 val |= CHV_PCS_REQ_SOFTRESET_EN;
2420 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2421
2422 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002423 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002424 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2425
2426 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2427 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2428 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002429
2430 mutex_unlock(&dev_priv->dpio_lock);
2431}
2432
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002433static void
2434_intel_dp_set_link_train(struct intel_dp *intel_dp,
2435 uint32_t *DP,
2436 uint8_t dp_train_pat)
2437{
2438 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2439 struct drm_device *dev = intel_dig_port->base.base.dev;
2440 struct drm_i915_private *dev_priv = dev->dev_private;
2441 enum port port = intel_dig_port->port;
2442
2443 if (HAS_DDI(dev)) {
2444 uint32_t temp = I915_READ(DP_TP_CTL(port));
2445
2446 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2447 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2448 else
2449 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2450
2451 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2452 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2453 case DP_TRAINING_PATTERN_DISABLE:
2454 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2455
2456 break;
2457 case DP_TRAINING_PATTERN_1:
2458 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2459 break;
2460 case DP_TRAINING_PATTERN_2:
2461 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2462 break;
2463 case DP_TRAINING_PATTERN_3:
2464 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2465 break;
2466 }
2467 I915_WRITE(DP_TP_CTL(port), temp);
2468
2469 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2470 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2471
2472 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2473 case DP_TRAINING_PATTERN_DISABLE:
2474 *DP |= DP_LINK_TRAIN_OFF_CPT;
2475 break;
2476 case DP_TRAINING_PATTERN_1:
2477 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2478 break;
2479 case DP_TRAINING_PATTERN_2:
2480 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2481 break;
2482 case DP_TRAINING_PATTERN_3:
2483 DRM_ERROR("DP training pattern 3 not supported\n");
2484 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2485 break;
2486 }
2487
2488 } else {
2489 if (IS_CHERRYVIEW(dev))
2490 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2491 else
2492 *DP &= ~DP_LINK_TRAIN_MASK;
2493
2494 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2495 case DP_TRAINING_PATTERN_DISABLE:
2496 *DP |= DP_LINK_TRAIN_OFF;
2497 break;
2498 case DP_TRAINING_PATTERN_1:
2499 *DP |= DP_LINK_TRAIN_PAT_1;
2500 break;
2501 case DP_TRAINING_PATTERN_2:
2502 *DP |= DP_LINK_TRAIN_PAT_2;
2503 break;
2504 case DP_TRAINING_PATTERN_3:
2505 if (IS_CHERRYVIEW(dev)) {
2506 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2507 } else {
2508 DRM_ERROR("DP training pattern 3 not supported\n");
2509 *DP |= DP_LINK_TRAIN_PAT_2;
2510 }
2511 break;
2512 }
2513 }
2514}
2515
2516static void intel_dp_enable_port(struct intel_dp *intel_dp)
2517{
2518 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2519 struct drm_i915_private *dev_priv = dev->dev_private;
2520
2521 intel_dp->DP |= DP_PORT_EN;
2522
2523 /* enable with pattern 1 (as per spec) */
2524 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2525 DP_TRAINING_PATTERN_1);
2526
2527 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2528 POSTING_READ(intel_dp->output_reg);
2529}
2530
Daniel Vettere8cb4552012-07-01 13:05:48 +02002531static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002532{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002533 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2534 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002535 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002536 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002537
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002538 if (WARN_ON(dp_reg & DP_PORT_EN))
2539 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002541 intel_dp_enable_port(intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02002542 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002543 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002544 intel_edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002545 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2546 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002547 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002548 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002549}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002550
Jani Nikulaecff4f32013-09-06 07:38:29 +03002551static void g4x_enable_dp(struct intel_encoder *encoder)
2552{
Jani Nikula828f5c62013-09-05 16:44:45 +03002553 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2554
Jani Nikulaecff4f32013-09-06 07:38:29 +03002555 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002556 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002557}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002558
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002559static void vlv_enable_dp(struct intel_encoder *encoder)
2560{
Jani Nikula828f5c62013-09-05 16:44:45 +03002561 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2562
Daniel Vetter4be73782014-01-17 14:39:48 +01002563 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002564}
2565
Jani Nikulaecff4f32013-09-06 07:38:29 +03002566static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002567{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002568 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002569 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002570
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002571 intel_dp_prepare(encoder);
2572
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002573 /* Only ilk+ has port A */
2574 if (dport->port == PORT_A) {
2575 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002576 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002577 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002578}
2579
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002580static void vlv_steal_power_sequencer(struct drm_device *dev,
2581 enum pipe pipe)
2582{
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584 struct intel_encoder *encoder;
2585
2586 lockdep_assert_held(&dev_priv->pps_mutex);
2587
2588 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2589 base.head) {
2590 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002591 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002592
2593 if (encoder->type != INTEL_OUTPUT_EDP)
2594 continue;
2595
2596 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002597 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002598
2599 if (intel_dp->pps_pipe != pipe)
2600 continue;
2601
2602 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002603 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002604
2605 /* make sure vdd is off before we steal it */
2606 edp_panel_vdd_off_sync(intel_dp);
2607
2608 intel_dp->pps_pipe = INVALID_PIPE;
2609 }
2610}
2611
2612static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2613{
2614 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2615 struct intel_encoder *encoder = &intel_dig_port->base;
2616 struct drm_device *dev = encoder->base.dev;
2617 struct drm_i915_private *dev_priv = dev->dev_private;
2618 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2619 struct edp_power_seq power_seq;
2620
2621 lockdep_assert_held(&dev_priv->pps_mutex);
2622
2623 if (intel_dp->pps_pipe == crtc->pipe)
2624 return;
2625
2626 /*
2627 * If another power sequencer was being used on this
2628 * port previously make sure to turn off vdd there while
2629 * we still have control of it.
2630 */
2631 if (intel_dp->pps_pipe != INVALID_PIPE)
2632 edp_panel_vdd_off_sync(intel_dp);
2633
2634 /*
2635 * We may be stealing the power
2636 * sequencer from another port.
2637 */
2638 vlv_steal_power_sequencer(dev, crtc->pipe);
2639
2640 /* now it's all ours */
2641 intel_dp->pps_pipe = crtc->pipe;
2642
2643 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2644 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2645
2646 /* init power sequencer on this pipe and port */
2647 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2648 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2649 &power_seq);
2650}
2651
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002652static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2653{
2654 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2655 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002656 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002657 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002658 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002659 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002660 int pipe = intel_crtc->pipe;
2661 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002662
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002663 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002664
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002665 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002666 val = 0;
2667 if (pipe)
2668 val |= (1<<21);
2669 else
2670 val &= ~(1<<21);
2671 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002672 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2673 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2674 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002675
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002676 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002677
Imre Deak2cac6132014-01-30 16:50:42 +02002678 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002679 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002680 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002681 pps_unlock(intel_dp);
Imre Deak2cac6132014-01-30 16:50:42 +02002682 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002683
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002684 intel_enable_dp(encoder);
2685
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002686 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002687}
2688
Jani Nikulaecff4f32013-09-06 07:38:29 +03002689static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002690{
2691 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2692 struct drm_device *dev = encoder->base.dev;
2693 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002694 struct intel_crtc *intel_crtc =
2695 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002696 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002697 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002698
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002699 intel_dp_prepare(encoder);
2700
Jesse Barnes89b667f2013-04-18 14:51:36 -07002701 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002702 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002703 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002704 DPIO_PCS_TX_LANE2_RESET |
2705 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002706 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2708 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2709 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2710 DPIO_PCS_CLK_SOFT_RESET);
2711
2712 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002713 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2714 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2715 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002716 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002717}
2718
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002719static void chv_pre_enable_dp(struct intel_encoder *encoder)
2720{
2721 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2722 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2723 struct drm_device *dev = encoder->base.dev;
2724 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002725 struct intel_crtc *intel_crtc =
2726 to_intel_crtc(encoder->base.crtc);
2727 enum dpio_channel ch = vlv_dport_to_channel(dport);
2728 int pipe = intel_crtc->pipe;
2729 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002730 u32 val;
2731
2732 mutex_lock(&dev_priv->dpio_lock);
2733
2734 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002735 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002736 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002737 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002738
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002739 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2740 val |= CHV_PCS_REQ_SOFTRESET_EN;
2741 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2742
2743 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002744 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002745 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2746
2747 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2748 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2749 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002750
2751 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002752 for (i = 0; i < 4; i++) {
2753 /* Set the latency optimal bit */
2754 data = (i == 1) ? 0x0 : 0x6;
2755 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2756 data << DPIO_FRC_LATENCY_SHFIT);
2757
2758 /* Set the upar bit */
2759 data = (i == 1) ? 0x0 : 0x1;
2760 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2761 data << DPIO_UPAR_SHIFT);
2762 }
2763
2764 /* Data lane stagger programming */
2765 /* FIXME: Fix up value only after power analysis */
2766
2767 mutex_unlock(&dev_priv->dpio_lock);
2768
2769 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002770 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002771 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002772 pps_unlock(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002773 }
2774
2775 intel_enable_dp(encoder);
2776
2777 vlv_wait_port_ready(dev_priv, dport);
2778}
2779
Ville Syrjälä9197c882014-04-09 13:29:05 +03002780static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2781{
2782 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2783 struct drm_device *dev = encoder->base.dev;
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct intel_crtc *intel_crtc =
2786 to_intel_crtc(encoder->base.crtc);
2787 enum dpio_channel ch = vlv_dport_to_channel(dport);
2788 enum pipe pipe = intel_crtc->pipe;
2789 u32 val;
2790
Ville Syrjälä625695f2014-06-28 02:04:02 +03002791 intel_dp_prepare(encoder);
2792
Ville Syrjälä9197c882014-04-09 13:29:05 +03002793 mutex_lock(&dev_priv->dpio_lock);
2794
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002795 /* program left/right clock distribution */
2796 if (pipe != PIPE_B) {
2797 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2798 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2799 if (ch == DPIO_CH0)
2800 val |= CHV_BUFLEFTENA1_FORCE;
2801 if (ch == DPIO_CH1)
2802 val |= CHV_BUFRIGHTENA1_FORCE;
2803 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2804 } else {
2805 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2806 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2807 if (ch == DPIO_CH0)
2808 val |= CHV_BUFLEFTENA2_FORCE;
2809 if (ch == DPIO_CH1)
2810 val |= CHV_BUFRIGHTENA2_FORCE;
2811 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2812 }
2813
Ville Syrjälä9197c882014-04-09 13:29:05 +03002814 /* program clock channel usage */
2815 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2816 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2817 if (pipe != PIPE_B)
2818 val &= ~CHV_PCS_USEDCLKCHANNEL;
2819 else
2820 val |= CHV_PCS_USEDCLKCHANNEL;
2821 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2822
2823 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2824 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2825 if (pipe != PIPE_B)
2826 val &= ~CHV_PCS_USEDCLKCHANNEL;
2827 else
2828 val |= CHV_PCS_USEDCLKCHANNEL;
2829 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2830
2831 /*
2832 * This a a bit weird since generally CL
2833 * matches the pipe, but here we need to
2834 * pick the CL based on the port.
2835 */
2836 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2837 if (pipe != PIPE_B)
2838 val &= ~CHV_CMN_USEDCLKCHANNEL;
2839 else
2840 val |= CHV_CMN_USEDCLKCHANNEL;
2841 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2842
2843 mutex_unlock(&dev_priv->dpio_lock);
2844}
2845
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002846/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002847 * Native read with retry for link status and receiver capability reads for
2848 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002849 *
2850 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2851 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002852 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002853static ssize_t
2854intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2855 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002856{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002857 ssize_t ret;
2858 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002859
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002860 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002861 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2862 if (ret == size)
2863 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002864 msleep(1);
2865 }
2866
Jani Nikula9d1a1032014-03-14 16:51:15 +02002867 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002868}
2869
2870/*
2871 * Fetch AUX CH registers 0x202 - 0x207 which contain
2872 * link status information
2873 */
2874static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002875intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002876{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002877 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2878 DP_LANE0_1_STATUS,
2879 link_status,
2880 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002881}
2882
Paulo Zanoni11002442014-06-13 18:45:41 -03002883/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002884static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002885intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002886{
Paulo Zanoni30add222012-10-26 19:05:45 -02002887 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002888 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002889
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002890 if (INTEL_INFO(dev)->gen >= 9)
2891 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2892 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302893 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002894 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302895 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002896 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302897 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002898 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302899 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002900}
2901
2902static uint8_t
2903intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2904{
Paulo Zanoni30add222012-10-26 19:05:45 -02002905 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002906 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002907
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002908 if (INTEL_INFO(dev)->gen >= 9) {
2909 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2910 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2911 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2912 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2913 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2915 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2916 default:
2917 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2918 }
2919 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002920 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302921 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2922 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2923 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2924 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2926 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2927 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002928 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302929 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002930 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002931 } else if (IS_VALLEYVIEW(dev)) {
2932 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2934 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2936 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2938 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002940 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002942 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002943 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002944 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2946 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2947 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2949 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002950 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302951 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002952 }
2953 } else {
2954 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2956 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2957 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2958 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2960 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2961 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002962 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302963 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002964 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002965 }
2966}
2967
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002968static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2969{
2970 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2971 struct drm_i915_private *dev_priv = dev->dev_private;
2972 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002973 struct intel_crtc *intel_crtc =
2974 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002975 unsigned long demph_reg_value, preemph_reg_value,
2976 uniqtranscale_reg_value;
2977 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002978 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002979 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980
2981 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302982 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002983 preemph_reg_value = 0x0004000;
2984 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302985 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002986 demph_reg_value = 0x2B405555;
2987 uniqtranscale_reg_value = 0x552AB83A;
2988 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002990 demph_reg_value = 0x2B404040;
2991 uniqtranscale_reg_value = 0x5548B83A;
2992 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302993 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002994 demph_reg_value = 0x2B245555;
2995 uniqtranscale_reg_value = 0x5560B83A;
2996 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302997 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002998 demph_reg_value = 0x2B405555;
2999 uniqtranscale_reg_value = 0x5598DA3A;
3000 break;
3001 default:
3002 return 0;
3003 }
3004 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303005 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003006 preemph_reg_value = 0x0002000;
3007 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003009 demph_reg_value = 0x2B404040;
3010 uniqtranscale_reg_value = 0x5552B83A;
3011 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003013 demph_reg_value = 0x2B404848;
3014 uniqtranscale_reg_value = 0x5580B83A;
3015 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303016 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003017 demph_reg_value = 0x2B404040;
3018 uniqtranscale_reg_value = 0x55ADDA3A;
3019 break;
3020 default:
3021 return 0;
3022 }
3023 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303024 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003025 preemph_reg_value = 0x0000000;
3026 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003028 demph_reg_value = 0x2B305555;
3029 uniqtranscale_reg_value = 0x5570B83A;
3030 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032 demph_reg_value = 0x2B2B4040;
3033 uniqtranscale_reg_value = 0x55ADDA3A;
3034 break;
3035 default:
3036 return 0;
3037 }
3038 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003040 preemph_reg_value = 0x0006000;
3041 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303042 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003043 demph_reg_value = 0x1B405555;
3044 uniqtranscale_reg_value = 0x55ADDA3A;
3045 break;
3046 default:
3047 return 0;
3048 }
3049 break;
3050 default:
3051 return 0;
3052 }
3053
Chris Wilson0980a602013-07-26 19:57:35 +01003054 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003055 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3056 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3057 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003058 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003059 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3060 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3061 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3062 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003063 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003064
3065 return 0;
3066}
3067
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003068static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3069{
3070 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3071 struct drm_i915_private *dev_priv = dev->dev_private;
3072 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3073 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003074 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003075 uint8_t train_set = intel_dp->train_set[0];
3076 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003077 enum pipe pipe = intel_crtc->pipe;
3078 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003079
3080 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303081 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003082 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303083 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003084 deemph_reg_value = 128;
3085 margin_reg_value = 52;
3086 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003088 deemph_reg_value = 128;
3089 margin_reg_value = 77;
3090 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003092 deemph_reg_value = 128;
3093 margin_reg_value = 102;
3094 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003096 deemph_reg_value = 128;
3097 margin_reg_value = 154;
3098 /* FIXME extra to set for 1200 */
3099 break;
3100 default:
3101 return 0;
3102 }
3103 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003105 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003107 deemph_reg_value = 85;
3108 margin_reg_value = 78;
3109 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303110 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003111 deemph_reg_value = 85;
3112 margin_reg_value = 116;
3113 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003115 deemph_reg_value = 85;
3116 margin_reg_value = 154;
3117 break;
3118 default:
3119 return 0;
3120 }
3121 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303122 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003123 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303124 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003125 deemph_reg_value = 64;
3126 margin_reg_value = 104;
3127 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003129 deemph_reg_value = 64;
3130 margin_reg_value = 154;
3131 break;
3132 default:
3133 return 0;
3134 }
3135 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003137 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003139 deemph_reg_value = 43;
3140 margin_reg_value = 154;
3141 break;
3142 default:
3143 return 0;
3144 }
3145 break;
3146 default:
3147 return 0;
3148 }
3149
3150 mutex_lock(&dev_priv->dpio_lock);
3151
3152 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003153 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3154 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3155 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3156
3157 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3158 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3159 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003160
3161 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003162 for (i = 0; i < 4; i++) {
3163 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3164 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3165 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3166 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3167 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003168
3169 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003170 for (i = 0; i < 4; i++) {
3171 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003172 val &= ~DPIO_SWING_MARGIN000_MASK;
3173 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003174 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3175 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003176
3177 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003178 for (i = 0; i < 4; i++) {
3179 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3180 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3181 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3182 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003183
3184 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003186 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003188
3189 /*
3190 * The document said it needs to set bit 27 for ch0 and bit 26
3191 * for ch1. Might be a typo in the doc.
3192 * For now, for this unique transition scale selection, set bit
3193 * 27 for ch0 and ch1.
3194 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003195 for (i = 0; i < 4; i++) {
3196 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3197 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3198 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3199 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003200
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003201 for (i = 0; i < 4; i++) {
3202 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3203 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3204 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3205 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3206 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003207 }
3208
3209 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003210 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3211 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3212 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3213
3214 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3215 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3216 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003217
3218 /* LRC Bypass */
3219 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3220 val |= DPIO_LRC_BYPASS;
3221 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3222
3223 mutex_unlock(&dev_priv->dpio_lock);
3224
3225 return 0;
3226}
3227
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003228static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003229intel_get_adjust_train(struct intel_dp *intel_dp,
3230 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003231{
3232 uint8_t v = 0;
3233 uint8_t p = 0;
3234 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003235 uint8_t voltage_max;
3236 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003237
Jesse Barnes33a34e42010-09-08 12:42:02 -07003238 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003239 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3240 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003241
3242 if (this_v > v)
3243 v = this_v;
3244 if (this_p > p)
3245 p = this_p;
3246 }
3247
Keith Packard1a2eb462011-11-16 16:26:07 -08003248 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003249 if (v >= voltage_max)
3250 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003251
Keith Packard1a2eb462011-11-16 16:26:07 -08003252 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3253 if (p >= preemph_max)
3254 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003255
3256 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003257 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003258}
3259
3260static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003261intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003262{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003263 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003264
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003265 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303266 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003267 default:
3268 signal_levels |= DP_VOLTAGE_0_4;
3269 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003271 signal_levels |= DP_VOLTAGE_0_6;
3272 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303273 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003274 signal_levels |= DP_VOLTAGE_0_8;
3275 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303276 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003277 signal_levels |= DP_VOLTAGE_1_2;
3278 break;
3279 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003280 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003282 default:
3283 signal_levels |= DP_PRE_EMPHASIS_0;
3284 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303285 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003286 signal_levels |= DP_PRE_EMPHASIS_3_5;
3287 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303288 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003289 signal_levels |= DP_PRE_EMPHASIS_6;
3290 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303291 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292 signal_levels |= DP_PRE_EMPHASIS_9_5;
3293 break;
3294 }
3295 return signal_levels;
3296}
3297
Zhenyu Wange3421a12010-04-08 09:43:27 +08003298/* Gen6's DP voltage swing and pre-emphasis control */
3299static uint32_t
3300intel_gen6_edp_signal_levels(uint8_t train_set)
3301{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003302 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3303 DP_TRAIN_PRE_EMPHASIS_MASK);
3304 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003307 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303308 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003309 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3311 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003312 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003315 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303316 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003318 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003319 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003320 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3321 "0x%x\n", signal_levels);
3322 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003323 }
3324}
3325
Keith Packard1a2eb462011-11-16 16:26:07 -08003326/* Gen7's DP voltage swing and pre-emphasis control */
3327static uint32_t
3328intel_gen7_edp_signal_levels(uint8_t train_set)
3329{
3330 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3331 DP_TRAIN_PRE_EMPHASIS_MASK);
3332 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003334 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003336 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003338 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3339
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003341 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003343 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3344
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003346 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303347 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003348 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3349
3350 default:
3351 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3352 "0x%x\n", signal_levels);
3353 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3354 }
3355}
3356
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003357/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3358static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003359intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003360{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003361 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3362 DP_TRAIN_PRE_EMPHASIS_MASK);
3363 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303365 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303366 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303367 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303369 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303370 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303371 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003372
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303374 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303376 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303378 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003379
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303381 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303382 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303383 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003384 default:
3385 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3386 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303387 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003388 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003389}
3390
Paulo Zanonif0a34242012-12-06 16:51:50 -02003391/* Properly updates "DP" with the correct signal levels. */
3392static void
3393intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3394{
3395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003396 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003397 struct drm_device *dev = intel_dig_port->base.base.dev;
3398 uint32_t signal_levels, mask;
3399 uint8_t train_set = intel_dp->train_set[0];
3400
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003401 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003402 signal_levels = intel_hsw_signal_levels(train_set);
3403 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003404 } else if (IS_CHERRYVIEW(dev)) {
3405 signal_levels = intel_chv_signal_levels(intel_dp);
3406 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003407 } else if (IS_VALLEYVIEW(dev)) {
3408 signal_levels = intel_vlv_signal_levels(intel_dp);
3409 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003410 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003411 signal_levels = intel_gen7_edp_signal_levels(train_set);
3412 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003413 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003414 signal_levels = intel_gen6_edp_signal_levels(train_set);
3415 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3416 } else {
3417 signal_levels = intel_gen4_signal_levels(train_set);
3418 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3419 }
3420
3421 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3422
3423 *DP = (*DP & ~mask) | signal_levels;
3424}
3425
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003426static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003427intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003428 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003429 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003430{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003431 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3432 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003433 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003434 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3435 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003436
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003437 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003438
Jani Nikula70aff662013-09-27 15:10:44 +03003439 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003440 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003442 buf[0] = dp_train_pat;
3443 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003444 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003445 /* don't write DP_TRAINING_LANEx_SET on disable */
3446 len = 1;
3447 } else {
3448 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3449 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3450 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003451 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452
Jani Nikula9d1a1032014-03-14 16:51:15 +02003453 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3454 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003455
3456 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003457}
3458
Jani Nikula70aff662013-09-27 15:10:44 +03003459static bool
3460intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3461 uint8_t dp_train_pat)
3462{
Jani Nikula953d22e2013-10-04 15:08:47 +03003463 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003464 intel_dp_set_signal_levels(intel_dp, DP);
3465 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3466}
3467
3468static bool
3469intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003470 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003471{
3472 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3473 struct drm_device *dev = intel_dig_port->base.base.dev;
3474 struct drm_i915_private *dev_priv = dev->dev_private;
3475 int ret;
3476
3477 intel_get_adjust_train(intel_dp, link_status);
3478 intel_dp_set_signal_levels(intel_dp, DP);
3479
3480 I915_WRITE(intel_dp->output_reg, *DP);
3481 POSTING_READ(intel_dp->output_reg);
3482
Jani Nikula9d1a1032014-03-14 16:51:15 +02003483 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3484 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003485
3486 return ret == intel_dp->lane_count;
3487}
3488
Imre Deak3ab9c632013-05-03 12:57:41 +03003489static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3490{
3491 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3492 struct drm_device *dev = intel_dig_port->base.base.dev;
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494 enum port port = intel_dig_port->port;
3495 uint32_t val;
3496
3497 if (!HAS_DDI(dev))
3498 return;
3499
3500 val = I915_READ(DP_TP_CTL(port));
3501 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3502 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3503 I915_WRITE(DP_TP_CTL(port), val);
3504
3505 /*
3506 * On PORT_A we can have only eDP in SST mode. There the only reason
3507 * we need to set idle transmission mode is to work around a HW issue
3508 * where we enable the pipe while not in idle link-training mode.
3509 * In this case there is requirement to wait for a minimum number of
3510 * idle patterns to be sent.
3511 */
3512 if (port == PORT_A)
3513 return;
3514
3515 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3516 1))
3517 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3518}
3519
Jesse Barnes33a34e42010-09-08 12:42:02 -07003520/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003521void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003522intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003523{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003524 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003525 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003526 int i;
3527 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003528 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003529 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003530 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003531
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003532 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003533 intel_ddi_prepare_link_retrain(encoder);
3534
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003535 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003536 link_config[0] = intel_dp->link_bw;
3537 link_config[1] = intel_dp->lane_count;
3538 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3539 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003540 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003541
3542 link_config[0] = 0;
3543 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003544 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003545
3546 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003547
Jani Nikula70aff662013-09-27 15:10:44 +03003548 /* clock recovery */
3549 if (!intel_dp_reset_link_train(intel_dp, &DP,
3550 DP_TRAINING_PATTERN_1 |
3551 DP_LINK_SCRAMBLING_DISABLE)) {
3552 DRM_ERROR("failed to enable link training\n");
3553 return;
3554 }
3555
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003556 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003557 voltage_tries = 0;
3558 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003560 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003561
Daniel Vettera7c96552012-10-18 10:15:30 +02003562 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003563 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3564 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003565 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003566 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003567
Daniel Vetter01916272012-10-18 10:15:25 +02003568 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003569 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003570 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003571 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003572
3573 /* Check to see if we've tried the max voltage */
3574 for (i = 0; i < intel_dp->lane_count; i++)
3575 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3576 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003577 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003578 ++loop_tries;
3579 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003580 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003581 break;
3582 }
Jani Nikula70aff662013-09-27 15:10:44 +03003583 intel_dp_reset_link_train(intel_dp, &DP,
3584 DP_TRAINING_PATTERN_1 |
3585 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003586 voltage_tries = 0;
3587 continue;
3588 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003589
3590 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003591 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003592 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003593 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003594 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003595 break;
3596 }
3597 } else
3598 voltage_tries = 0;
3599 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003600
Jani Nikula70aff662013-09-27 15:10:44 +03003601 /* Update training set as requested by target */
3602 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3603 DRM_ERROR("failed to update link training\n");
3604 break;
3605 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003606 }
3607
Jesse Barnes33a34e42010-09-08 12:42:02 -07003608 intel_dp->DP = DP;
3609}
3610
Paulo Zanonic19b0662012-10-15 15:51:41 -03003611void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003612intel_dp_complete_link_train(struct intel_dp *intel_dp)
3613{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003614 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003615 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003616 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003617 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3618
3619 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3620 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3621 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003622
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003623 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003624 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003625 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003626 DP_LINK_SCRAMBLING_DISABLE)) {
3627 DRM_ERROR("failed to start channel equalization\n");
3628 return;
3629 }
3630
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003631 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003632 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633 channel_eq = false;
3634 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003635 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003636
Jesse Barnes37f80972011-01-05 14:45:24 -08003637 if (cr_tries > 5) {
3638 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003639 break;
3640 }
3641
Daniel Vettera7c96552012-10-18 10:15:30 +02003642 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003643 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3644 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003645 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003646 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003647
Jesse Barnes37f80972011-01-05 14:45:24 -08003648 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003649 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003650 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003651 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003652 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003653 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003654 cr_tries++;
3655 continue;
3656 }
3657
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003658 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003659 channel_eq = true;
3660 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003661 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003662
Jesse Barnes37f80972011-01-05 14:45:24 -08003663 /* Try 5 times, then try clock recovery if that fails */
3664 if (tries > 5) {
3665 intel_dp_link_down(intel_dp);
3666 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003667 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003668 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003669 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003670 tries = 0;
3671 cr_tries++;
3672 continue;
3673 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003674
Jani Nikula70aff662013-09-27 15:10:44 +03003675 /* Update training set as requested by target */
3676 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3677 DRM_ERROR("failed to update link training\n");
3678 break;
3679 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003680 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003681 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003682
Imre Deak3ab9c632013-05-03 12:57:41 +03003683 intel_dp_set_idle_link_train(intel_dp);
3684
3685 intel_dp->DP = DP;
3686
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003687 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003688 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003689
Imre Deak3ab9c632013-05-03 12:57:41 +03003690}
3691
3692void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3693{
Jani Nikula70aff662013-09-27 15:10:44 +03003694 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003695 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003696}
3697
3698static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003699intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003700{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003701 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003702 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003703 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003704 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003705 struct intel_crtc *intel_crtc =
3706 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003707 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003708
Daniel Vetterbc76e322014-05-20 22:46:50 +02003709 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003710 return;
3711
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003712 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003713 return;
3714
Zhao Yakui28c97732009-10-09 11:39:41 +08003715 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003716
Imre Deakbc7d38a2013-05-16 14:40:36 +03003717 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003718 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003719 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003720 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003721 if (IS_CHERRYVIEW(dev))
3722 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3723 else
3724 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003725 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003726 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003727 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003728
Daniel Vetter493a7082012-05-30 12:31:56 +02003729 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003730 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003731 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003732
Eric Anholt5bddd172010-11-18 09:32:59 +08003733 /* Hardware workaround: leaving our transcoder select
3734 * set to transcoder B while it's off will prevent the
3735 * corresponding HDMI output on transcoder A.
3736 *
3737 * Combine this with another hardware workaround:
3738 * transcoder select bit can only be cleared while the
3739 * port is enabled.
3740 */
3741 DP &= ~DP_PIPEB_SELECT;
3742 I915_WRITE(intel_dp->output_reg, DP);
3743
3744 /* Changes to enable or select take place the vblank
3745 * after being written.
3746 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003747 if (WARN_ON(crtc == NULL)) {
3748 /* We should never try to disable a port without a crtc
3749 * attached. For paranoia keep the code around for a
3750 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003751 POSTING_READ(intel_dp->output_reg);
3752 msleep(50);
3753 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003754 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003755 }
3756
Wu Fengguang832afda2011-12-09 20:42:21 +08003757 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003758 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3759 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003760 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003761}
3762
Keith Packard26d61aa2011-07-25 20:01:09 -07003763static bool
3764intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003765{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003766 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3767 struct drm_device *dev = dig_port->base.base.dev;
3768 struct drm_i915_private *dev_priv = dev->dev_private;
3769
Jani Nikula9d1a1032014-03-14 16:51:15 +02003770 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3771 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003772 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003773
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003774 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003775
Adam Jacksonedb39242012-09-18 10:58:49 -04003776 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3777 return false; /* DPCD not present */
3778
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003779 /* Check if the panel supports PSR */
3780 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003781 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003782 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3783 intel_dp->psr_dpcd,
3784 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003785 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3786 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003787 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003788 }
Jani Nikula50003932013-09-20 16:42:17 +03003789 }
3790
Todd Previte06ea66b2014-01-20 10:19:39 -07003791 /* Training Pattern 3 support */
3792 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3793 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3794 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003795 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003796 } else
3797 intel_dp->use_tps3 = false;
3798
Adam Jacksonedb39242012-09-18 10:58:49 -04003799 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3800 DP_DWN_STRM_PORT_PRESENT))
3801 return true; /* native DP sink */
3802
3803 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3804 return true; /* no per-port downstream info */
3805
Jani Nikula9d1a1032014-03-14 16:51:15 +02003806 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3807 intel_dp->downstream_ports,
3808 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003809 return false; /* downstream port status fetch failed */
3810
3811 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003812}
3813
Adam Jackson0d198322012-05-14 16:05:47 -04003814static void
3815intel_dp_probe_oui(struct intel_dp *intel_dp)
3816{
3817 u8 buf[3];
3818
3819 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3820 return;
3821
Jani Nikula24f3e092014-03-17 16:43:36 +02003822 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003823
Jani Nikula9d1a1032014-03-14 16:51:15 +02003824 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003825 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3826 buf[0], buf[1], buf[2]);
3827
Jani Nikula9d1a1032014-03-14 16:51:15 +02003828 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003829 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3830 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003831
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003832 intel_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003833}
3834
Dave Airlie0e32b392014-05-02 14:02:48 +10003835static bool
3836intel_dp_probe_mst(struct intel_dp *intel_dp)
3837{
3838 u8 buf[1];
3839
3840 if (!intel_dp->can_mst)
3841 return false;
3842
3843 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3844 return false;
3845
Ville Syrjäläd337a342014-08-18 22:15:58 +03003846 intel_edp_panel_vdd_on(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003847 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3848 if (buf[0] & DP_MST_CAP) {
3849 DRM_DEBUG_KMS("Sink is MST capable\n");
3850 intel_dp->is_mst = true;
3851 } else {
3852 DRM_DEBUG_KMS("Sink is not MST capable\n");
3853 intel_dp->is_mst = false;
3854 }
3855 }
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003856 intel_edp_panel_vdd_off(intel_dp, false);
Dave Airlie0e32b392014-05-02 14:02:48 +10003857
3858 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3859 return intel_dp->is_mst;
3860}
3861
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003862int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3863{
3864 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3865 struct drm_device *dev = intel_dig_port->base.base.dev;
3866 struct intel_crtc *intel_crtc =
3867 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003868 u8 buf;
3869 int test_crc_count;
3870 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003871
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003872 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003873 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003874
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003875 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003876 return -ENOTTY;
3877
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003878 drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf);
Jani Nikula9d1a1032014-03-14 16:51:15 +02003879 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003880 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003881 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003882
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003883 drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf);
3884 test_crc_count = buf & DP_TEST_COUNT_MASK;
3885
3886 do {
3887 drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf);
3888 intel_wait_for_vblank(dev, intel_crtc->pipe);
3889 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3890
3891 if (attempts == 0) {
3892 DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
3893 return -EIO;
3894 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003895
Jani Nikula9d1a1032014-03-14 16:51:15 +02003896 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003897 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003898
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003899 drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf);
3900 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3901 buf & ~DP_TEST_SINK_START);
3902
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003903 return 0;
3904}
3905
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003906static bool
3907intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3908{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003909 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3910 DP_DEVICE_SERVICE_IRQ_VECTOR,
3911 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003912}
3913
Dave Airlie0e32b392014-05-02 14:02:48 +10003914static bool
3915intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3916{
3917 int ret;
3918
3919 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3920 DP_SINK_COUNT_ESI,
3921 sink_irq_vector, 14);
3922 if (ret != 14)
3923 return false;
3924
3925 return true;
3926}
3927
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003928static void
3929intel_dp_handle_test_request(struct intel_dp *intel_dp)
3930{
3931 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003932 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003933}
3934
Dave Airlie0e32b392014-05-02 14:02:48 +10003935static int
3936intel_dp_check_mst_status(struct intel_dp *intel_dp)
3937{
3938 bool bret;
3939
3940 if (intel_dp->is_mst) {
3941 u8 esi[16] = { 0 };
3942 int ret = 0;
3943 int retry;
3944 bool handled;
3945 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3946go_again:
3947 if (bret == true) {
3948
3949 /* check link status - esi[10] = 0x200c */
3950 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3951 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3952 intel_dp_start_link_train(intel_dp);
3953 intel_dp_complete_link_train(intel_dp);
3954 intel_dp_stop_link_train(intel_dp);
3955 }
3956
3957 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3958 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3959
3960 if (handled) {
3961 for (retry = 0; retry < 3; retry++) {
3962 int wret;
3963 wret = drm_dp_dpcd_write(&intel_dp->aux,
3964 DP_SINK_COUNT_ESI+1,
3965 &esi[1], 3);
3966 if (wret == 3) {
3967 break;
3968 }
3969 }
3970
3971 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3972 if (bret == true) {
3973 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3974 goto go_again;
3975 }
3976 } else
3977 ret = 0;
3978
3979 return ret;
3980 } else {
3981 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3982 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3983 intel_dp->is_mst = false;
3984 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3985 /* send a hotplug event */
3986 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3987 }
3988 }
3989 return -EINVAL;
3990}
3991
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003992/*
3993 * According to DP spec
3994 * 5.1.2:
3995 * 1. Read DPCD
3996 * 2. Configure link according to Receiver Capabilities
3997 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3998 * 4. Check link status on receipt of hot-plug interrupt
3999 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004000void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004001intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004002{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004003 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004004 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004005 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004006 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004007
Dave Airlie5b215bc2014-08-05 10:40:20 +10004008 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4009
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004010 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004011 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004012
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004013 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004014 return;
4015
Imre Deak1a125d82014-08-18 14:42:46 +03004016 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4017 return;
4018
Keith Packard92fd8fd2011-07-25 19:50:10 -07004019 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004020 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004021 return;
4022 }
4023
Keith Packard92fd8fd2011-07-25 19:50:10 -07004024 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004025 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004026 return;
4027 }
4028
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004029 /* Try to read the source of the interrupt */
4030 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4031 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4032 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004033 drm_dp_dpcd_writeb(&intel_dp->aux,
4034 DP_DEVICE_SERVICE_IRQ_VECTOR,
4035 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004036
4037 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4038 intel_dp_handle_test_request(intel_dp);
4039 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4040 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4041 }
4042
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004043 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004044 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004045 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004046 intel_dp_start_link_train(intel_dp);
4047 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004048 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004049 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004050}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004051
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004052/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004053static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004054intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004055{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004056 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004057 uint8_t type;
4058
4059 if (!intel_dp_get_dpcd(intel_dp))
4060 return connector_status_disconnected;
4061
4062 /* if there's no downstream port, we're done */
4063 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004064 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004065
4066 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004067 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4068 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004069 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004070
4071 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4072 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004073 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004074
Adam Jackson23235172012-09-20 16:42:45 -04004075 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4076 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004077 }
4078
4079 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004080 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004081 return connector_status_connected;
4082
4083 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004084 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4085 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4086 if (type == DP_DS_PORT_TYPE_VGA ||
4087 type == DP_DS_PORT_TYPE_NON_EDID)
4088 return connector_status_unknown;
4089 } else {
4090 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4091 DP_DWN_STRM_PORT_TYPE_MASK;
4092 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4093 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4094 return connector_status_unknown;
4095 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004096
4097 /* Anything else is out of spec, warn and ignore */
4098 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004099 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004100}
4101
4102static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004103edp_detect(struct intel_dp *intel_dp)
4104{
4105 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4106 enum drm_connector_status status;
4107
4108 status = intel_panel_detect(dev);
4109 if (status == connector_status_unknown)
4110 status = connector_status_connected;
4111
4112 return status;
4113}
4114
4115static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004116ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004117{
Paulo Zanoni30add222012-10-26 19:05:45 -02004118 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004119 struct drm_i915_private *dev_priv = dev->dev_private;
4120 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004121
Damien Lespiau1b469632012-12-13 16:09:01 +00004122 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4123 return connector_status_disconnected;
4124
Keith Packard26d61aa2011-07-25 20:01:09 -07004125 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004126}
4127
Dave Airlie2a592be2014-09-01 16:58:12 +10004128static int g4x_digital_port_connected(struct drm_device *dev,
4129 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004130{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004132 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004133
Todd Previte232a6ee2014-01-23 00:13:41 -07004134 if (IS_VALLEYVIEW(dev)) {
4135 switch (intel_dig_port->port) {
4136 case PORT_B:
4137 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4138 break;
4139 case PORT_C:
4140 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4141 break;
4142 case PORT_D:
4143 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4144 break;
4145 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004146 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004147 }
4148 } else {
4149 switch (intel_dig_port->port) {
4150 case PORT_B:
4151 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4152 break;
4153 case PORT_C:
4154 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4155 break;
4156 case PORT_D:
4157 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4158 break;
4159 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004160 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004161 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004162 }
4163
Chris Wilson10f76a32012-05-11 18:01:32 +01004164 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004165 return 0;
4166 return 1;
4167}
4168
4169static enum drm_connector_status
4170g4x_dp_detect(struct intel_dp *intel_dp)
4171{
4172 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4173 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4174 int ret;
4175
4176 /* Can't disconnect eDP, but you can close the lid... */
4177 if (is_edp(intel_dp)) {
4178 enum drm_connector_status status;
4179
4180 status = intel_panel_detect(dev);
4181 if (status == connector_status_unknown)
4182 status = connector_status_connected;
4183 return status;
4184 }
4185
4186 ret = g4x_digital_port_connected(dev, intel_dig_port);
4187 if (ret == -EINVAL)
4188 return connector_status_unknown;
4189 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004190 return connector_status_disconnected;
4191
Keith Packard26d61aa2011-07-25 20:01:09 -07004192 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004193}
4194
Keith Packard8c241fe2011-09-28 16:38:44 -07004195static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004196intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004197{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004198 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004199
Jani Nikula9cd300e2012-10-19 14:51:52 +03004200 /* use cached edid if we have one */
4201 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004202 /* invalid edid */
4203 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004204 return NULL;
4205
Jani Nikula55e9ede2013-10-01 10:38:54 +03004206 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004207 } else
4208 return drm_get_edid(&intel_connector->base,
4209 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004210}
4211
Chris Wilsonbeb60602014-09-02 20:04:00 +01004212static void
4213intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004214{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004215 struct intel_connector *intel_connector = intel_dp->attached_connector;
4216 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004217
Chris Wilsonbeb60602014-09-02 20:04:00 +01004218 edid = intel_dp_get_edid(intel_dp);
4219 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004220
Chris Wilsonbeb60602014-09-02 20:04:00 +01004221 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4222 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4223 else
4224 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4225}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004226
Chris Wilsonbeb60602014-09-02 20:04:00 +01004227static void
4228intel_dp_unset_edid(struct intel_dp *intel_dp)
4229{
4230 struct intel_connector *intel_connector = intel_dp->attached_connector;
4231
4232 kfree(intel_connector->detect_edid);
4233 intel_connector->detect_edid = NULL;
4234
4235 intel_dp->has_audio = false;
4236}
4237
4238static enum intel_display_power_domain
4239intel_dp_power_get(struct intel_dp *dp)
4240{
4241 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4242 enum intel_display_power_domain power_domain;
4243
4244 power_domain = intel_display_port_power_domain(encoder);
4245 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4246
4247 return power_domain;
4248}
4249
4250static void
4251intel_dp_power_put(struct intel_dp *dp,
4252 enum intel_display_power_domain power_domain)
4253{
4254 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4255 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004256}
4257
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004258static enum drm_connector_status
4259intel_dp_detect(struct drm_connector *connector, bool force)
4260{
4261 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4263 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004264 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004265 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004266 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004267 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004268
Chris Wilson164c8592013-07-20 20:27:08 +01004269 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004270 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004271 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004272
Dave Airlie0e32b392014-05-02 14:02:48 +10004273 if (intel_dp->is_mst) {
4274 /* MST devices are disconnected from a monitor POV */
4275 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4276 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004277 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004278 }
4279
Chris Wilsonbeb60602014-09-02 20:04:00 +01004280 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004281
Chris Wilsond410b562014-09-02 20:03:59 +01004282 /* Can't disconnect eDP, but you can close the lid... */
4283 if (is_edp(intel_dp))
4284 status = edp_detect(intel_dp);
4285 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004286 status = ironlake_dp_detect(intel_dp);
4287 else
4288 status = g4x_dp_detect(intel_dp);
4289 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004290 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004291
Adam Jackson0d198322012-05-14 16:05:47 -04004292 intel_dp_probe_oui(intel_dp);
4293
Dave Airlie0e32b392014-05-02 14:02:48 +10004294 ret = intel_dp_probe_mst(intel_dp);
4295 if (ret) {
4296 /* if we are in MST mode then this connector
4297 won't appear connected or have anything with EDID on it */
4298 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4299 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4300 status = connector_status_disconnected;
4301 goto out;
4302 }
4303
Chris Wilsonbeb60602014-09-02 20:04:00 +01004304 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004305
Paulo Zanonid63885d2012-10-26 19:05:49 -02004306 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4307 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004308 status = connector_status_connected;
4309
4310out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004311 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004312 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004313}
4314
Chris Wilsonbeb60602014-09-02 20:04:00 +01004315static void
4316intel_dp_force(struct drm_connector *connector)
4317{
4318 struct intel_dp *intel_dp = intel_attached_dp(connector);
4319 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4320 enum intel_display_power_domain power_domain;
4321
4322 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4323 connector->base.id, connector->name);
4324 intel_dp_unset_edid(intel_dp);
4325
4326 if (connector->status != connector_status_connected)
4327 return;
4328
4329 power_domain = intel_dp_power_get(intel_dp);
4330
4331 intel_dp_set_edid(intel_dp);
4332
4333 intel_dp_power_put(intel_dp, power_domain);
4334
4335 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4336 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4337}
4338
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004339static int intel_dp_get_modes(struct drm_connector *connector)
4340{
Jani Nikuladd06f902012-10-19 14:51:50 +03004341 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004342 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004343
Chris Wilsonbeb60602014-09-02 20:04:00 +01004344 edid = intel_connector->detect_edid;
4345 if (edid) {
4346 int ret = intel_connector_update_modes(connector, edid);
4347 if (ret)
4348 return ret;
4349 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004350
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004351 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004352 if (is_edp(intel_attached_dp(connector)) &&
4353 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004354 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004355
4356 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004357 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004358 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004359 drm_mode_probed_add(connector, mode);
4360 return 1;
4361 }
4362 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004363
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004364 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004365}
4366
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004367static bool
4368intel_dp_detect_audio(struct drm_connector *connector)
4369{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004370 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004371 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004372
Chris Wilsonbeb60602014-09-02 20:04:00 +01004373 edid = to_intel_connector(connector)->detect_edid;
4374 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004375 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004376
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004377 return has_audio;
4378}
4379
Chris Wilsonf6849602010-09-19 09:29:33 +01004380static int
4381intel_dp_set_property(struct drm_connector *connector,
4382 struct drm_property *property,
4383 uint64_t val)
4384{
Chris Wilsone953fd72011-02-21 22:23:52 +00004385 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004386 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004387 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4388 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004389 int ret;
4390
Rob Clark662595d2012-10-11 20:36:04 -05004391 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004392 if (ret)
4393 return ret;
4394
Chris Wilson3f43c482011-05-12 22:17:24 +01004395 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004396 int i = val;
4397 bool has_audio;
4398
4399 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004400 return 0;
4401
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004402 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004403
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004404 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004405 has_audio = intel_dp_detect_audio(connector);
4406 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004407 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004408
4409 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004410 return 0;
4411
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004412 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004413 goto done;
4414 }
4415
Chris Wilsone953fd72011-02-21 22:23:52 +00004416 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004417 bool old_auto = intel_dp->color_range_auto;
4418 uint32_t old_range = intel_dp->color_range;
4419
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004420 switch (val) {
4421 case INTEL_BROADCAST_RGB_AUTO:
4422 intel_dp->color_range_auto = true;
4423 break;
4424 case INTEL_BROADCAST_RGB_FULL:
4425 intel_dp->color_range_auto = false;
4426 intel_dp->color_range = 0;
4427 break;
4428 case INTEL_BROADCAST_RGB_LIMITED:
4429 intel_dp->color_range_auto = false;
4430 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4431 break;
4432 default:
4433 return -EINVAL;
4434 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004435
4436 if (old_auto == intel_dp->color_range_auto &&
4437 old_range == intel_dp->color_range)
4438 return 0;
4439
Chris Wilsone953fd72011-02-21 22:23:52 +00004440 goto done;
4441 }
4442
Yuly Novikov53b41832012-10-26 12:04:00 +03004443 if (is_edp(intel_dp) &&
4444 property == connector->dev->mode_config.scaling_mode_property) {
4445 if (val == DRM_MODE_SCALE_NONE) {
4446 DRM_DEBUG_KMS("no scaling not supported\n");
4447 return -EINVAL;
4448 }
4449
4450 if (intel_connector->panel.fitting_mode == val) {
4451 /* the eDP scaling property is not changed */
4452 return 0;
4453 }
4454 intel_connector->panel.fitting_mode = val;
4455
4456 goto done;
4457 }
4458
Chris Wilsonf6849602010-09-19 09:29:33 +01004459 return -EINVAL;
4460
4461done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004462 if (intel_encoder->base.crtc)
4463 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004464
4465 return 0;
4466}
4467
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004468static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004469intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004470{
Jani Nikula1d508702012-10-19 14:51:49 +03004471 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004472
Chris Wilson10e972d2014-09-04 21:43:45 +01004473 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004474
Jani Nikula9cd300e2012-10-19 14:51:52 +03004475 if (!IS_ERR_OR_NULL(intel_connector->edid))
4476 kfree(intel_connector->edid);
4477
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004478 /* Can't call is_edp() since the encoder may have been destroyed
4479 * already. */
4480 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004481 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004482
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004483 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004484 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004485}
4486
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004487void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004488{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004489 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4490 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004491
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004492 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004493 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004494 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004495 if (is_edp(intel_dp)) {
4496 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004497 /*
4498 * vdd might still be enabled do to the delayed vdd off.
4499 * Make sure vdd is actually turned off here.
4500 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004501 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004502 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004503 pps_unlock(intel_dp);
4504
Clint Taylor01527b32014-07-07 13:01:46 -07004505 if (intel_dp->edp_notifier.notifier_call) {
4506 unregister_reboot_notifier(&intel_dp->edp_notifier);
4507 intel_dp->edp_notifier.notifier_call = NULL;
4508 }
Keith Packardbd943152011-09-18 23:09:52 -07004509 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004510 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004511}
4512
Imre Deak07f9cd02014-08-18 14:42:45 +03004513static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4514{
4515 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4516
4517 if (!is_edp(intel_dp))
4518 return;
4519
Ville Syrjälä951468f2014-09-04 14:55:31 +03004520 /*
4521 * vdd might still be enabled do to the delayed vdd off.
4522 * Make sure vdd is actually turned off here.
4523 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004524 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004525 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004526 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004527}
4528
Imre Deak6d93c0c2014-07-31 14:03:36 +03004529static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4530{
4531 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4532}
4533
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004534static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004535 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004536 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004537 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004538 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004539 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004540 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004541};
4542
4543static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4544 .get_modes = intel_dp_get_modes,
4545 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004546 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004547};
4548
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004549static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004550 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004551 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004552};
4553
Dave Airlie0e32b392014-05-02 14:02:48 +10004554void
Eric Anholt21d40d32010-03-25 11:11:14 -07004555intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004556{
Dave Airlie0e32b392014-05-02 14:02:48 +10004557 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004558}
4559
Dave Airlie13cf5502014-06-18 11:29:35 +10004560bool
4561intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4562{
4563 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004564 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004565 struct drm_device *dev = intel_dig_port->base.base.dev;
4566 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004567 enum intel_display_power_domain power_domain;
4568 bool ret = true;
4569
Dave Airlie0e32b392014-05-02 14:02:48 +10004570 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4571 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004572
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004573 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4574 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004575 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004576
Imre Deak1c767b32014-08-18 14:42:42 +03004577 power_domain = intel_display_port_power_domain(intel_encoder);
4578 intel_display_power_get(dev_priv, power_domain);
4579
Dave Airlie0e32b392014-05-02 14:02:48 +10004580 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004581
4582 if (HAS_PCH_SPLIT(dev)) {
4583 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4584 goto mst_fail;
4585 } else {
4586 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4587 goto mst_fail;
4588 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004589
4590 if (!intel_dp_get_dpcd(intel_dp)) {
4591 goto mst_fail;
4592 }
4593
4594 intel_dp_probe_oui(intel_dp);
4595
4596 if (!intel_dp_probe_mst(intel_dp))
4597 goto mst_fail;
4598
4599 } else {
4600 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004601 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004602 goto mst_fail;
4603 }
4604
4605 if (!intel_dp->is_mst) {
4606 /*
4607 * we'll check the link status via the normal hot plug path later -
4608 * but for short hpds we should check it now
4609 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004610 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004611 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004612 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004613 }
4614 }
Imre Deak1c767b32014-08-18 14:42:42 +03004615 ret = false;
4616 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004617mst_fail:
4618 /* if we were in MST mode, and device is not there get out of MST mode */
4619 if (intel_dp->is_mst) {
4620 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4621 intel_dp->is_mst = false;
4622 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4623 }
Imre Deak1c767b32014-08-18 14:42:42 +03004624put_power:
4625 intel_display_power_put(dev_priv, power_domain);
4626
4627 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004628}
4629
Zhenyu Wange3421a12010-04-08 09:43:27 +08004630/* Return which DP Port should be selected for Transcoder DP control */
4631int
Akshay Joshi0206e352011-08-16 15:34:10 -04004632intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004633{
4634 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004635 struct intel_encoder *intel_encoder;
4636 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004637
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004638 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4639 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004640
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004641 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4642 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004643 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004644 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004645
Zhenyu Wange3421a12010-04-08 09:43:27 +08004646 return -1;
4647}
4648
Zhao Yakui36e83a12010-06-12 14:32:21 +08004649/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004650bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004651{
4652 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004653 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004654 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004655 static const short port_mapping[] = {
4656 [PORT_B] = PORT_IDPB,
4657 [PORT_C] = PORT_IDPC,
4658 [PORT_D] = PORT_IDPD,
4659 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004660
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004661 if (port == PORT_A)
4662 return true;
4663
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004664 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004665 return false;
4666
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004667 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4668 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004669
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004670 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004671 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4672 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004673 return true;
4674 }
4675 return false;
4676}
4677
Dave Airlie0e32b392014-05-02 14:02:48 +10004678void
Chris Wilsonf6849602010-09-19 09:29:33 +01004679intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4680{
Yuly Novikov53b41832012-10-26 12:04:00 +03004681 struct intel_connector *intel_connector = to_intel_connector(connector);
4682
Chris Wilson3f43c482011-05-12 22:17:24 +01004683 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004684 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004685 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004686
4687 if (is_edp(intel_dp)) {
4688 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004689 drm_object_attach_property(
4690 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004691 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004692 DRM_MODE_SCALE_ASPECT);
4693 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004694 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004695}
4696
Imre Deakdada1a92014-01-29 13:25:41 +02004697static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4698{
4699 intel_dp->last_power_cycle = jiffies;
4700 intel_dp->last_power_on = jiffies;
4701 intel_dp->last_backlight_off = jiffies;
4702}
4703
Daniel Vetter67a54562012-10-20 20:57:45 +02004704static void
4705intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004706 struct intel_dp *intel_dp,
4707 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004708{
4709 struct drm_i915_private *dev_priv = dev->dev_private;
4710 struct edp_power_seq cur, vbt, spec, final;
4711 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004712 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004713
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004714 lockdep_assert_held(&dev_priv->pps_mutex);
4715
Jesse Barnes453c5422013-03-28 09:55:41 -07004716 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004717 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004718 pp_on_reg = PCH_PP_ON_DELAYS;
4719 pp_off_reg = PCH_PP_OFF_DELAYS;
4720 pp_div_reg = PCH_PP_DIVISOR;
4721 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004722 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4723
4724 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4725 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4726 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4727 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004728 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004729
4730 /* Workaround: Need to write PP_CONTROL with the unlock key as
4731 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004732 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004733 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004734
Jesse Barnes453c5422013-03-28 09:55:41 -07004735 pp_on = I915_READ(pp_on_reg);
4736 pp_off = I915_READ(pp_off_reg);
4737 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004738
4739 /* Pull timing values out of registers */
4740 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4741 PANEL_POWER_UP_DELAY_SHIFT;
4742
4743 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4744 PANEL_LIGHT_ON_DELAY_SHIFT;
4745
4746 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4747 PANEL_LIGHT_OFF_DELAY_SHIFT;
4748
4749 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4750 PANEL_POWER_DOWN_DELAY_SHIFT;
4751
4752 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4753 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4754
4755 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4756 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4757
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004758 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004759
4760 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4761 * our hw here, which are all in 100usec. */
4762 spec.t1_t3 = 210 * 10;
4763 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4764 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4765 spec.t10 = 500 * 10;
4766 /* This one is special and actually in units of 100ms, but zero
4767 * based in the hw (so we need to add 100 ms). But the sw vbt
4768 * table multiplies it with 1000 to make it in units of 100usec,
4769 * too. */
4770 spec.t11_t12 = (510 + 100) * 10;
4771
4772 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4773 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4774
4775 /* Use the max of the register settings and vbt. If both are
4776 * unset, fall back to the spec limits. */
4777#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4778 spec.field : \
4779 max(cur.field, vbt.field))
4780 assign_final(t1_t3);
4781 assign_final(t8);
4782 assign_final(t9);
4783 assign_final(t10);
4784 assign_final(t11_t12);
4785#undef assign_final
4786
4787#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4788 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4789 intel_dp->backlight_on_delay = get_delay(t8);
4790 intel_dp->backlight_off_delay = get_delay(t9);
4791 intel_dp->panel_power_down_delay = get_delay(t10);
4792 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4793#undef get_delay
4794
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004795 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4796 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4797 intel_dp->panel_power_cycle_delay);
4798
4799 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4800 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4801
4802 if (out)
4803 *out = final;
4804}
4805
4806static void
4807intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4808 struct intel_dp *intel_dp,
4809 struct edp_power_seq *seq)
4810{
4811 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004812 u32 pp_on, pp_off, pp_div, port_sel = 0;
4813 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4814 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004815 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes453c5422013-03-28 09:55:41 -07004816
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004817 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004818
4819 if (HAS_PCH_SPLIT(dev)) {
4820 pp_on_reg = PCH_PP_ON_DELAYS;
4821 pp_off_reg = PCH_PP_OFF_DELAYS;
4822 pp_div_reg = PCH_PP_DIVISOR;
4823 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004824 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4825
4826 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4827 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4828 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004829 }
4830
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004831 /*
4832 * And finally store the new values in the power sequencer. The
4833 * backlight delays are set to 1 because we do manual waits on them. For
4834 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4835 * we'll end up waiting for the backlight off delay twice: once when we
4836 * do the manual sleep, and once when we disable the panel and wait for
4837 * the PP_STATUS bit to become zero.
4838 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004839 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004840 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4841 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004842 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004843 /* Compute the divisor for the pp clock, simply match the Bspec
4844 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004845 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004846 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004847 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4848
4849 /* Haswell doesn't have any port selection bits for the panel
4850 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004851 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004852 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004853 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004854 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004855 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004856 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004857 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004858 }
4859
Jesse Barnes453c5422013-03-28 09:55:41 -07004860 pp_on |= port_sel;
4861
4862 I915_WRITE(pp_on_reg, pp_on);
4863 I915_WRITE(pp_off_reg, pp_off);
4864 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004865
Daniel Vetter67a54562012-10-20 20:57:45 +02004866 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004867 I915_READ(pp_on_reg),
4868 I915_READ(pp_off_reg),
4869 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004870}
4871
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304872void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4873{
4874 struct drm_i915_private *dev_priv = dev->dev_private;
4875 struct intel_encoder *encoder;
4876 struct intel_dp *intel_dp = NULL;
4877 struct intel_crtc_config *config = NULL;
4878 struct intel_crtc *intel_crtc = NULL;
4879 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4880 u32 reg, val;
4881 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4882
4883 if (refresh_rate <= 0) {
4884 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4885 return;
4886 }
4887
4888 if (intel_connector == NULL) {
4889 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4890 return;
4891 }
4892
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004893 /*
4894 * FIXME: This needs proper synchronization with psr state. But really
4895 * hard to tell without seeing the user of this function of this code.
4896 * Check locking and ordering once that lands.
4897 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304898 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4899 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4900 return;
4901 }
4902
4903 encoder = intel_attached_encoder(&intel_connector->base);
4904 intel_dp = enc_to_intel_dp(&encoder->base);
4905 intel_crtc = encoder->new_crtc;
4906
4907 if (!intel_crtc) {
4908 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4909 return;
4910 }
4911
4912 config = &intel_crtc->config;
4913
4914 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4915 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4916 return;
4917 }
4918
4919 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4920 index = DRRS_LOW_RR;
4921
4922 if (index == intel_dp->drrs_state.refresh_rate_type) {
4923 DRM_DEBUG_KMS(
4924 "DRRS requested for previously set RR...ignoring\n");
4925 return;
4926 }
4927
4928 if (!intel_crtc->active) {
4929 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4930 return;
4931 }
4932
4933 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4934 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4935 val = I915_READ(reg);
4936 if (index > DRRS_HIGH_RR) {
4937 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004938 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304939 } else {
4940 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4941 }
4942 I915_WRITE(reg, val);
4943 }
4944
4945 /*
4946 * mutex taken to ensure that there is no race between differnt
4947 * drrs calls trying to update refresh rate. This scenario may occur
4948 * in future when idleness detection based DRRS in kernel and
4949 * possible calls from user space to set differnt RR are made.
4950 */
4951
4952 mutex_lock(&intel_dp->drrs_state.mutex);
4953
4954 intel_dp->drrs_state.refresh_rate_type = index;
4955
4956 mutex_unlock(&intel_dp->drrs_state.mutex);
4957
4958 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4959}
4960
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304961static struct drm_display_mode *
4962intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4963 struct intel_connector *intel_connector,
4964 struct drm_display_mode *fixed_mode)
4965{
4966 struct drm_connector *connector = &intel_connector->base;
4967 struct intel_dp *intel_dp = &intel_dig_port->dp;
4968 struct drm_device *dev = intel_dig_port->base.base.dev;
4969 struct drm_i915_private *dev_priv = dev->dev_private;
4970 struct drm_display_mode *downclock_mode = NULL;
4971
4972 if (INTEL_INFO(dev)->gen <= 6) {
4973 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4974 return NULL;
4975 }
4976
4977 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004978 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304979 return NULL;
4980 }
4981
4982 downclock_mode = intel_find_panel_downclock
4983 (dev, fixed_mode, connector);
4984
4985 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004986 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304987 return NULL;
4988 }
4989
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304990 dev_priv->drrs.connector = intel_connector;
4991
4992 mutex_init(&intel_dp->drrs_state.mutex);
4993
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304994 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4995
4996 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004997 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304998 return downclock_mode;
4999}
5000
Imre Deakaba86892014-07-30 15:57:31 +03005001void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
5002{
5003 struct drm_device *dev = intel_encoder->base.dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 struct intel_dp *intel_dp;
5006 enum intel_display_power_domain power_domain;
5007
5008 if (intel_encoder->type != INTEL_OUTPUT_EDP)
5009 return;
5010
5011 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005012
5013 pps_lock(intel_dp);
5014
Imre Deakaba86892014-07-30 15:57:31 +03005015 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005016 goto out;
Imre Deakaba86892014-07-30 15:57:31 +03005017 /*
5018 * The VDD bit needs a power domain reference, so if the bit is
5019 * already enabled when we boot or resume, grab this reference and
5020 * schedule a vdd off, so we don't hold on to the reference
5021 * indefinitely.
5022 */
5023 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5024 power_domain = intel_display_port_power_domain(intel_encoder);
5025 intel_display_power_get(dev_priv, power_domain);
5026
5027 edp_panel_vdd_schedule_off(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005028 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03005029 pps_unlock(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03005030}
5031
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005032static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005033 struct intel_connector *intel_connector,
5034 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005035{
5036 struct drm_connector *connector = &intel_connector->base;
5037 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005038 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5039 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005040 struct drm_i915_private *dev_priv = dev->dev_private;
5041 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305042 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005043 bool has_dpcd;
5044 struct drm_display_mode *scan;
5045 struct edid *edid;
5046
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305047 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
5048
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005049 if (!is_edp(intel_dp))
5050 return true;
5051
Imre Deakaba86892014-07-30 15:57:31 +03005052 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03005053
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005054 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02005055 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005056 has_dpcd = intel_dp_get_dpcd(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03005057 intel_edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005058
5059 if (has_dpcd) {
5060 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5061 dev_priv->no_aux_handshake =
5062 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5063 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5064 } else {
5065 /* if this fails, presume the device is a ghost */
5066 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005067 return false;
5068 }
5069
5070 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005071 pps_lock(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005072 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005073 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005074
Daniel Vetter060c8772014-03-21 23:22:35 +01005075 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005076 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005077 if (edid) {
5078 if (drm_add_edid_modes(connector, edid)) {
5079 drm_mode_connector_update_edid_property(connector,
5080 edid);
5081 drm_edid_to_eld(connector, edid);
5082 } else {
5083 kfree(edid);
5084 edid = ERR_PTR(-EINVAL);
5085 }
5086 } else {
5087 edid = ERR_PTR(-ENOENT);
5088 }
5089 intel_connector->edid = edid;
5090
5091 /* prefer fixed mode from EDID if available */
5092 list_for_each_entry(scan, &connector->probed_modes, head) {
5093 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5094 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305095 downclock_mode = intel_dp_drrs_init(
5096 intel_dig_port,
5097 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005098 break;
5099 }
5100 }
5101
5102 /* fallback to VBT if available for eDP */
5103 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5104 fixed_mode = drm_mode_duplicate(dev,
5105 dev_priv->vbt.lfp_lvds_vbt_mode);
5106 if (fixed_mode)
5107 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5108 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005109 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005110
Clint Taylor01527b32014-07-07 13:01:46 -07005111 if (IS_VALLEYVIEW(dev)) {
5112 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5113 register_reboot_notifier(&intel_dp->edp_notifier);
5114 }
5115
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305116 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005117 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005118 intel_panel_setup_backlight(connector);
5119
5120 return true;
5121}
5122
Paulo Zanoni16c25532013-06-12 17:27:25 -03005123bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005124intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5125 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005126{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005127 struct drm_connector *connector = &intel_connector->base;
5128 struct intel_dp *intel_dp = &intel_dig_port->dp;
5129 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5130 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005131 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005132 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005133 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02005134 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005135
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005136 intel_dp->pps_pipe = INVALID_PIPE;
5137
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005138 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005139 if (INTEL_INFO(dev)->gen >= 9)
5140 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5141 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005142 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5143 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5144 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5145 else if (HAS_PCH_SPLIT(dev))
5146 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5147 else
5148 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5149
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005150 if (INTEL_INFO(dev)->gen >= 9)
5151 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5152 else
5153 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005154
Daniel Vetter07679352012-09-06 22:15:42 +02005155 /* Preserve the current hw state. */
5156 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005157 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005158
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005159 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305160 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005161 else
5162 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005163
Imre Deakf7d24902013-05-08 13:14:05 +03005164 /*
5165 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5166 * for DP the encoder type can be set by the caller to
5167 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5168 */
5169 if (type == DRM_MODE_CONNECTOR_eDP)
5170 intel_encoder->type = INTEL_OUTPUT_EDP;
5171
Imre Deake7281ea2013-05-08 13:14:08 +03005172 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5173 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5174 port_name(port));
5175
Adam Jacksonb3295302010-07-16 14:46:28 -04005176 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005177 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5178
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005179 connector->interlace_allowed = true;
5180 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005181
Daniel Vetter66a92782012-07-12 20:08:18 +02005182 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005183 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005184
Chris Wilsondf0e9242010-09-09 16:20:55 +01005185 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005186 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005187
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005188 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005189 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5190 else
5191 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005192 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005193
Jani Nikula0b998362014-03-14 16:51:17 +02005194 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005195 switch (port) {
5196 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005197 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005198 break;
5199 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005200 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005201 break;
5202 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005203 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005204 break;
5205 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005206 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005207 break;
5208 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005209 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005210 }
5211
Imre Deakdada1a92014-01-29 13:25:41 +02005212 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005213 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005214 if (IS_VALLEYVIEW(dev)) {
5215 vlv_initial_power_sequencer_setup(intel_dp);
5216 } else {
5217 intel_dp_init_panel_power_timestamps(intel_dp);
5218 intel_dp_init_panel_power_sequencer(dev, intel_dp,
5219 &power_seq);
5220 }
Ville Syrjälä773538e82014-09-04 14:54:56 +03005221 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005222 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005223
Jani Nikula9d1a1032014-03-14 16:51:15 +02005224 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005225
Dave Airlie0e32b392014-05-02 14:02:48 +10005226 /* init MST on ports that can support it */
5227 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5228 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005229 intel_dp_mst_encoder_init(intel_dig_port,
5230 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005231 }
5232 }
5233
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005234 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005235 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005236 if (is_edp(intel_dp)) {
5237 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005238 /*
5239 * vdd might still be enabled do to the delayed vdd off.
5240 * Make sure vdd is actually turned off here.
5241 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005242 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005243 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005244 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005245 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005246 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005247 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005248 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005249 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005250
Chris Wilsonf6849602010-09-19 09:29:33 +01005251 intel_dp_add_properties(intel_dp, connector);
5252
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005253 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5254 * 0xd. Failure to do so will result in spurious interrupts being
5255 * generated on the port when a cable is not attached.
5256 */
5257 if (IS_G4X(dev) && !IS_GM45(dev)) {
5258 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5259 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5260 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005261
5262 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005263}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005264
5265void
5266intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5267{
Dave Airlie13cf5502014-06-18 11:29:35 +10005268 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005269 struct intel_digital_port *intel_dig_port;
5270 struct intel_encoder *intel_encoder;
5271 struct drm_encoder *encoder;
5272 struct intel_connector *intel_connector;
5273
Daniel Vetterb14c5672013-09-19 12:18:32 +02005274 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005275 if (!intel_dig_port)
5276 return;
5277
Daniel Vetterb14c5672013-09-19 12:18:32 +02005278 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005279 if (!intel_connector) {
5280 kfree(intel_dig_port);
5281 return;
5282 }
5283
5284 intel_encoder = &intel_dig_port->base;
5285 encoder = &intel_encoder->base;
5286
5287 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5288 DRM_MODE_ENCODER_TMDS);
5289
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005290 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005291 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005292 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005293 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005294 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005295 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005296 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005297 intel_encoder->pre_enable = chv_pre_enable_dp;
5298 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005299 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005300 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005301 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005302 intel_encoder->pre_enable = vlv_pre_enable_dp;
5303 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005304 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005305 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005306 intel_encoder->pre_enable = g4x_pre_enable_dp;
5307 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005308 if (INTEL_INFO(dev)->gen >= 5)
5309 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005310 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005311
Paulo Zanoni174edf12012-10-26 19:05:50 -02005312 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005313 intel_dig_port->dp.output_reg = output_reg;
5314
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005315 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005316 if (IS_CHERRYVIEW(dev)) {
5317 if (port == PORT_D)
5318 intel_encoder->crtc_mask = 1 << 2;
5319 else
5320 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5321 } else {
5322 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5323 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005324 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005325 intel_encoder->hot_plug = intel_dp_hot_plug;
5326
Dave Airlie13cf5502014-06-18 11:29:35 +10005327 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5328 dev_priv->hpd_irq_port[port] = intel_dig_port;
5329
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005330 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5331 drm_encoder_cleanup(encoder);
5332 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005333 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005334 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005335}
Dave Airlie0e32b392014-05-02 14:02:48 +10005336
5337void intel_dp_mst_suspend(struct drm_device *dev)
5338{
5339 struct drm_i915_private *dev_priv = dev->dev_private;
5340 int i;
5341
5342 /* disable MST */
5343 for (i = 0; i < I915_MAX_PORTS; i++) {
5344 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5345 if (!intel_dig_port)
5346 continue;
5347
5348 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5349 if (!intel_dig_port->dp.can_mst)
5350 continue;
5351 if (intel_dig_port->dp.is_mst)
5352 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5353 }
5354 }
5355}
5356
5357void intel_dp_mst_resume(struct drm_device *dev)
5358{
5359 struct drm_i915_private *dev_priv = dev->dev_private;
5360 int i;
5361
5362 for (i = 0; i < I915_MAX_PORTS; i++) {
5363 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5364 if (!intel_dig_port)
5365 continue;
5366 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5367 int ret;
5368
5369 if (!intel_dig_port->dp.can_mst)
5370 continue;
5371
5372 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5373 if (ret != 0) {
5374 intel_dp_check_mst_status(&intel_dig_port->dp);
5375 }
5376 }
5377 }
5378}