blob: fabe39169b120ca6c11fb3037b2c134f0faa7b5c [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002config ARM
3 bool
4 default y
Yury Norov942fa982018-05-16 11:18:49 +03005 select ARCH_32BIT_OFF_T
Masami Hiramatsufed240d2021-10-21 09:55:35 +09006 select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
Christoph Hellwigaef0f782019-06-13 09:08:57 +02007 select ARCH_HAS_BINFMT_FLAT
Vladimir Murzinc7780ab2017-12-18 11:48:42 +01008 select ARCH_HAS_DEBUG_VIRTUAL if MMU
Christoph Hellwig419e2f12019-08-26 09:03:44 +02009 select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
Kees Cook2b68f6c2015-04-14 15:48:00 -070010 select ARCH_HAS_ELF_RANDOMIZE
Jinbum Parkee333552018-03-06 01:39:24 +010011 select ARCH_HAS_FORTIFY_SOURCE
Christoph Hellwigd8ae8a32019-05-13 17:18:30 -070012 select ARCH_HAS_KEEPINITRD
Dmitry Vyukov75851722018-06-14 15:27:44 -070013 select ARCH_HAS_KCOV
Will Deacone69244d22018-06-26 15:52:38 +010014 select ARCH_HAS_MEMBARRIER_SYNC_CORE
Daniel Borkmann0ebeea82020-05-15 12:11:16 +020015 select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
Laurent Dufour3010a5e2018-06-07 17:06:08 -070016 select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
Christoph Hellwigea8c64a2018-01-10 16:21:13 +010017 select ARCH_HAS_PHYS_TO_DMA
Christoph Hellwig347cb6a2019-01-07 13:36:20 -050018 select ARCH_HAS_SETUP_DMA_OPS
Dmitry Vyukov75851722018-06-14 15:27:44 -070019 select ARCH_HAS_SET_MEMORY
Laura Abbottad21fc42017-02-06 16:31:57 -080020 select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
21 select ARCH_HAS_STRICT_MODULE_RWX if MMU
Christoph Hellwig31b089b2021-06-23 14:04:48 +020022 select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
23 select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
Christoph Hellwigdc2acde2018-12-21 22:14:44 +010024 select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
Mark Rutland3d067702012-10-30 12:13:42 +000025 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +010026 select ARCH_HAVE_CUSTOM_GPIO_H
Daniel Thompson9aaf9bb2021-01-15 13:21:10 +010027 select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
Riku Voipio957e3fa2014-12-12 16:57:44 -080028 select ARCH_HAS_GCOV_PROFILE_ALL
Mike Rapoport5e545df2020-12-14 19:09:55 -080029 select ARCH_KEEP_MEMBLOCK
Mark Salterd7018842013-10-07 22:07:58 -040030 select ARCH_MIGHT_HAVE_PC_PARPORT
Christoph Hellwig7c703e52018-11-09 09:51:00 +010031 select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080032 select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
33 select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
Peter Zijlstra4badad32014-06-06 19:53:16 +020034 select ARCH_SUPPORTS_ATOMIC_RMW
Anshuman Khandual855f9a82021-05-04 18:38:13 -070035 select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
Kim Phillips017f1612013-11-06 05:15:24 +010036 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010037 select ARCH_USE_CMPXCHG_LOCKREF
Anshuman Khandualdce44562021-04-29 22:55:15 -070038 select ARCH_USE_MEMTEST
Alexandre Ghitidba79c32019-09-23 15:39:01 -070039 select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010040 select ARCH_WANT_IPC_PARSE_VERSION
Nathan Chancellor59612b22020-11-19 13:46:56 -070041 select ARCH_WANT_LD_ORPHAN_WARN
Christoph Hellwigbdd15a22019-06-13 09:08:51 +020042 select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
Shile Zhang10916702019-12-04 08:46:31 +080043 select BUILDTIME_TABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010044 select CLONE_BACKWARDS
Russell Kingf00790a2018-10-24 10:20:16 +010045 select CPU_PM if SUSPEND || CPU_IDLE
Will Deacondce5c9e2013-12-17 19:50:16 +010046 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Christoph Hellwigff4c25f2019-02-03 20:12:02 +010047 select DMA_DECLARE_COHERENT
Christoph Hellwig31b089b2021-06-23 14:04:48 +020048 select DMA_GLOBAL_POOL if !MMU
Christoph Hellwig2f9237d2020-07-08 09:30:00 +020049 select DMA_OPS
Christoph Hellwigf0edfea2018-08-24 10:31:08 +020050 select DMA_REMAP if MMU
Borislav Petkovb01aec92015-05-21 19:59:31 +020051 select EDAC_SUPPORT
52 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070053 select GENERIC_ALLOCATOR
Juri Lelli2ef7a292017-05-31 17:59:28 +010054 select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
Russell Kingf00790a2018-10-24 10:20:16 +010055 select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
Russell Kingb1b3f492012-10-06 17:12:25 +010056 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Marc Zyngier56afcd32020-06-23 20:38:41 +010057 select GENERIC_IRQ_IPI if SMP
Ard Biesheuvelea2d9a92017-03-19 17:23:31 +010058 select GENERIC_CPU_AUTOPROBE
Ard Biesheuvel29373672015-09-01 08:59:28 +020059 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010060 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select GENERIC_IRQ_PROBE
62 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010063 select GENERIC_IRQ_SHOW_LEVEL
Palmer Dabbelt914ee962020-07-09 12:00:10 -070064 select GENERIC_LIB_DEVMEM_IS_ALLOWED
Russell Kingb1b3f492012-10-06 17:12:25 +010065 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070066 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010067 select GENERIC_SMP_IDLE_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010068 select HARDIRQS_SW_RESEND
Russell Kingf00790a2018-10-24 10:20:16 +010069 select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
Yalin Wang0b7857d2015-01-16 02:45:55 +010070 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010071 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Wang Kefeng75969682021-12-03 10:26:33 +010072 select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
Arnd Bergmann437682ee2015-11-19 13:30:42 +010073 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Linus Walleij42101572020-10-25 23:56:18 +010074 select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
Daniel Cashmane0c25d92016-01-14 15:19:57 -080075 select HAVE_ARCH_MMAP_RND_BITS if MMU
Mike Rapoport4f5b0c12020-12-14 19:09:59 -080076 select HAVE_ARCH_PFN_VALID
YiFei Zhu282a1812020-09-24 07:44:16 -050077 select HAVE_ARCH_SECCOMP
Russell Kingf00790a2018-10-24 10:20:16 +010078 select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
Kees Cook08626a62017-08-16 14:09:13 -070079 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
Wade Farnsworth0693bf62012-04-04 16:19:47 +010080 select HAVE_ARCH_TRACEHOOK
Anshuman Khanduale8003bf62021-05-04 18:38:29 -070081 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
Jens Wiklanderb329f952016-01-04 15:42:55 +010082 select HAVE_ARM_SMCCC if CPU_V7
Shubham Bansal39c13c22017-08-22 12:02:33 +053083 select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
Russell King171b3f02013-09-12 21:24:42 +010084 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010085 select HAVE_C_RECORDMCOUNT
Vincenzo Frascinobc420c62020-01-10 13:39:26 +010086 select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
Russell Kingb1b3f492012-10-06 17:12:25 +010087 select HAVE_DMA_CONTIGUOUS if MMU
Russell Kingf00790a2018-10-24 10:20:16 +010088 select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
Abel Vesa620176f2017-05-26 21:49:47 +010089 select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
Will Deacondce5c9e2013-12-17 19:50:16 +010090 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070091 select HAVE_EXIT_THREAD
Christoph Hellwig67a929e2019-07-11 20:57:14 -070092 select HAVE_FAST_GUP if ARM_LPAE
Russell Kingf00790a2018-10-24 10:20:16 +010093 select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
Russell King503621622019-04-23 17:09:38 +010094 select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
Arnd Bergmannecb108e2021-10-18 15:30:41 +010095 select HAVE_FUNCTION_TRACER if !XIP_KERNEL && !(THUMB2_KERNEL && CC_IS_CLANG)
Emese Revfy6b90bd42016-05-24 00:09:38 +020096 select HAVE_GCC_PLUGINS
Russell Kingf00790a2018-10-24 10:20:16 +010097 select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
Russell King87c46b62013-05-04 14:38:59 +010098 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010099 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -0700100 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +0100101 select HAVE_KERNEL_LZMA
102 select HAVE_KERNEL_LZO
103 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100104 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Russell Kingf00790a2018-10-24 10:20:16 +0100105 select HAVE_KRETPROBES if HAVE_KPROBES
Ard Biesheuvel7d485f62014-11-24 16:54:35 +0100106 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -0700107 select HAVE_NMI
Wang Nan0dc016d2015-01-09 14:37:36 +0800108 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +0100109 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +0100110 select HAVE_PERF_REGS
111 select HAVE_PERF_USER_STACK_DUMP
Peter Zijlstraff2e6d722020-02-03 17:37:02 -0800112 select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
Will Deacone513f8b2010-06-25 12:24:53 +0100113 select HAVE_REGS_AND_STACK_ACCESS_API
Mathieu Desnoyers9800b9d2018-06-02 08:43:55 -0400114 select HAVE_RSEQ
Masahiro Yamadad148eac2018-06-14 19:36:45 +0900115 select HAVE_STACKPROTECTOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100116 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700117 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -0700118 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +0100119 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +0100120 select MODULES_USE_ELF_REL
Christoph Hellwigf616ab52018-05-09 06:53:49 +0200121 select NEED_DMA_MAP_STATE
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +0100122 select OF_EARLY_FLATTREE if OF
Russell King171b3f02013-09-12 21:24:42 +0100123 select OLD_SIGACTION
124 select OLD_SIGSUSPEND3
Christoph Hellwig20f1b792018-11-15 20:05:34 +0100125 select PCI_SYSCALL if PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100126 select PERF_USE_VMALLOC
127 select RTC_LIB
128 select SYS_SUPPORTS_APM_EMULATION
Ard Biesheuvel18ed1c012021-09-18 10:44:38 +0200129 select THREAD_INFO_IN_TASK if CURRENT_POINTER_IN_TPIDRURO
Masahiro Yamada4aae6832021-07-31 14:22:32 +0900130 select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
Russell King171b3f02013-09-12 21:24:42 +0100131 # Above selects are sorted alphabetically; please add new ones
132 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 help
134 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000135 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000137 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 Europe. There is an ARM Linux project with a web page at
139 <http://www.arm.linux.org.uk/>.
140
Russell King74facff2011-06-02 11:16:22 +0100141config ARM_HAS_SG_CHAIN
142 bool
143
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200144config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200145 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100146 select ARM_HAS_SG_CHAIN
147 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200148
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900149if ARM_DMA_USE_IOMMU
150
151config ARM_DMA_IOMMU_ALIGNMENT
152 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
153 range 4 9
154 default 8
155 help
156 DMA mapping framework by default aligns all buffers to the smallest
157 PAGE_SIZE order which is greater than or equal to the requested buffer
158 size. This works well for buffers up to a few hundreds kilobytes, but
159 for larger buffers it just a waste of address space. Drivers which has
160 relatively small addressing window (like 64Mib) might run out of
161 virtual space with just a few allocations.
162
163 With this parameter you can specify the maximum PAGE_SIZE order for
164 DMA IOMMU buffers. Larger buffers will be aligned only to this
165 specified order. The order is expressed as a power of two multiplied
166 by the PAGE_SIZE.
167
168endif
169
Ralf Baechle75e71532007-02-09 17:08:58 +0000170config SYS_SUPPORTS_APM_EMULATION
171 bool
172
Linus Walleijbc581772009-09-15 17:30:37 +0100173config HAVE_TCM
174 bool
175 select GENERIC_ALLOCATOR
176
Russell Kinge119bff2010-01-10 17:23:29 +0000177config HAVE_PROC_CPU
178 bool
179
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700180config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000181 bool
Al Viro5ea81762007-02-11 15:41:31 +0000182
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183config SBUS
184 bool
185
Russell Kingf16fb1e2007-04-28 09:59:37 +0100186config STACKTRACE_SUPPORT
187 bool
188 default y
189
190config LOCKDEP_SUPPORT
191 bool
192 default y
193
David Howellsf0d1b0b2006-12-08 02:37:49 -0800194config ARCH_HAS_ILOG2_U32
195 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800196
197config ARCH_HAS_ILOG2_U64
198 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800199
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100200config ARCH_HAS_BANDGAP
201 bool
202
Stefan Agnera5f4c562015-08-13 00:01:52 +0100203config FIX_EARLYCON_MEM
204 def_bool y if MMU
205
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800206config GENERIC_HWEIGHT
207 bool
208 default y
209
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210config GENERIC_CALIBRATE_DELAY
211 bool
212 default y
213
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100214config ARCH_MAY_HAVE_PC_FDC
215 bool
216
David A. Longc7edc9e2014-03-07 11:23:04 -0500217config ARCH_SUPPORTS_UPROBES
218 def_bool y
219
Rob Herring58af4a22012-03-20 14:33:01 -0500220config ARCH_HAS_DMA_SET_COHERENT_MASK
221 bool
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223config GENERIC_ISA_DMA
224 bool
225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226config FIQ
227 bool
228
Rob Herring13a50452012-02-07 09:28:22 -0600229config NEED_RET_TO_USER
230 bool
231
Al Viro034d2f52005-12-19 16:27:59 -0500232config ARCH_MTD_XIP
233 bool
234
Russell Kingdc21af92011-01-04 19:09:43 +0000235config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100236 bool "Patch physical to virtual translations at runtime" if EMBEDDED
237 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100238 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000239 help
Russell King111e9a52011-05-12 10:02:42 +0100240 Patch phys-to-virt and virt-to-phys translation functions at
241 boot and module load time according to the position of the
242 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000243
Russell King111e9a52011-05-12 10:02:42 +0100244 This can only be used with non-XIP MMU kernels where the base
Ard Biesheuvel94430762020-09-18 11:55:42 +0300245 of physical memory is at a 2 MiB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000246
Russell Kingc1beced2011-08-10 10:23:45 +0100247 Only disable this option if you know that you do not require
248 this feature (eg, building a kernel for a single machine) and
249 you need to shrink the kernel to the minimal size.
250
Rob Herringc334bc12012-03-04 22:03:33 -0600251config NEED_MACH_IO_H
252 bool
253 help
254 Select this when mach/io.h is required to provide special
255 definitions for this platform. The need for mach/io.h should
256 be avoided when possible.
257
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400258config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400259 bool
Russell King111e9a52011-05-12 10:02:42 +0100260 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400261 Select this when mach/memory.h is required to provide special
262 definitions for this platform. The need for mach/memory.h should
263 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400264
265config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100266 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100267 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100268 default DRAM_BASE if !MMU
Arnd Bergmannc6e77bb2021-10-18 15:30:39 +0100269 default 0x00000000 if ARCH_FOOTBRIDGE || ARCH_IXP4XX
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100270 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
Arnd Bergmannc6e77bb2021-10-18 15:30:39 +0100271 default 0x30000000 if ARCH_S3C24XX
272 default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
273 default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
274 default 0
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400275 help
276 Please provide the physical address corresponding to the
277 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000278
Simon Glass87e040b2011-08-16 23:44:26 +0100279config GENERIC_BUG
280 def_bool y
281 depends on BUG
282
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700283config PGTABLE_LEVELS
284 int
285 default 3 if ARM_LPAE
286 default 2
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288menu "System Type"
289
Hyok S. Choi3c427972009-07-24 12:35:00 +0100290config MMU
291 bool "MMU-based Paged Memory Management Support"
292 default y
293 help
294 Select if you want MMU-based virtualised addressing space
295 support by paged memory management. If unsure, say 'Y'.
296
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800297config ARCH_MMAP_RND_BITS_MIN
298 default 8
299
300config ARCH_MMAP_RND_BITS_MAX
301 default 14 if PAGE_OFFSET=0x40000000
302 default 15 if PAGE_OFFSET=0x80000000
303 default 16
304
Russell Kingccf50e22010-03-15 19:03:06 +0000305#
306# The "ARM system type" choice list is ordered alphabetically by option
307# text. Please add new entries in the option alphabetic order.
308#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309choice
310 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100311 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100312 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Rob Herring387798b2012-09-06 13:41:12 -0500314config ARCH_MULTIPLATFORM
315 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100316 depends on MMU
Gregory Fongfb597f22020-05-22 15:12:30 +0100317 select ARCH_FLATMEM_ENABLE
318 select ARCH_SPARSEMEM_ENABLE
319 select ARCH_SELECT_MEMORY_MODEL
Olof Johansson42dc8362014-03-09 12:46:59 -0700320 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500321 select ARM_PATCH_PHYS_VIRT
322 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200323 select TIMER_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600324 select COMMON_CLK
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700325 select GENERIC_IRQ_MULTI_HANDLER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100326 select HAVE_PCI
Christoph Hellwig2eac9c22018-11-15 20:05:33 +0100327 select PCI_DOMAINS_GENERIC if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600328 select SPARSE_IRQ
329 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600330
Stefan Agner9c77bc42015-05-20 00:03:51 +0200331config ARM_SINGLE_ARMV7M
332 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
333 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200334 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200335 select AUTO_ZRELADDR
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200336 select TIMER_OF
Stefan Agner9c77bc42015-05-20 00:03:51 +0200337 select COMMON_CLK
338 select CPU_V7M
Stefan Agner9c77bc42015-05-20 00:03:51 +0200339 select NO_IOPORT_MAP
340 select SPARSE_IRQ
341 select USE_OF
342
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000343config ARCH_EP93XX
344 bool "EP93xx-based"
H Hartley Sweeten80320922017-09-03 10:43:44 -0700345 select ARCH_SPARSEMEM_ENABLE
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000346 select ARM_AMBA
Arnd Bergmanncd5bad42014-03-26 00:17:09 +0100347 imply ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000348 select ARM_VIC
Marc Zyngier3e895f42021-02-17 18:10:35 +0000349 select GENERIC_IRQ_MULTI_HANDLER
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700350 select AUTO_ZRELADDR
Linus Walleij000bc172015-06-15 14:34:03 +0200351 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100352 select CPU_ARM920T
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200353 select GPIOLIB
Nikita Shubin9645ccc2021-10-18 12:31:05 +0200354 select COMMON_CLK
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000355 help
356 This enables support for the Cirrus EP93xx series of CPUs.
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358config ARCH_FOOTBRIDGE
359 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000360 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 select FOOTBRIDGE
Rob Herring8ef6e622012-03-01 20:48:12 -0600362 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400363 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000364 help
365 Support for systems based on the DC21285 companion chip
366 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100368config ARCH_IOP32X
369 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100370 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000371 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200372 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200373 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600374 select NEED_RET_TO_USER
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100375 select FORCE_PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100376 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000377 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100378 Support for Intel's 80219 and IOP32X (XScale) family of
379 processors.
380
Russell King3b938be2007-05-12 11:25:44 +0100381config ARCH_IXP4XX
382 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100383 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500384 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100385 select ARCH_SUPPORTS_BIG_ENDIAN
Russell Kingc7508152008-10-26 10:55:14 +0000386 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100387 select DMABOUNCE if PCI
Linus Walleij98ac0cc2018-12-29 14:30:27 +0100388 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij55ec4652019-01-25 22:58:39 +0100389 select GPIO_IXP4XX
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200390 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100391 select HAVE_PCI
Linus Walleij55ec4652019-01-25 22:58:39 +0100392 select IXP4XX_IRQ
Linus Walleij65af6662019-01-26 00:51:51 +0100393 select IXP4XX_TIMER
Linus Walleijd5d9f7a2021-04-29 23:34:10 +0200394 # With the new PCI driver this is not needed
Geert Uytterhoeven5f291bfd2021-07-14 11:33:43 +0200395 select NEED_MACH_IO_H if IXP4XX_PCI_LEGACY
Florian Fainelli9296d942013-04-09 14:29:26 +0200396 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100397 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100398 help
Russell King3b938be2007-05-12 11:25:44 +0100399 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100400
Saeed Bisharaedabd382009-08-06 15:12:43 +0300401config ARCH_DOVE
402 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100403 select CPU_PJ4
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700404 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200405 select GPIOLIB
Christoph Hellwigeb01d422018-11-15 20:05:32 +0100406 select HAVE_PCI
Russell King171b3f02013-09-12 21:24:42 +0100407 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100408 select PINCTRL
409 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200410 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100411 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000412 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300413 help
414 Support for the Marvell Dove SoC 88AP510
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700417 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100418 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100419 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100420 select ARM_CPU_SUSPEND if PM
421 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100422 select COMMON_CLK
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200423 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100424 select CLKSRC_MMIO
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200425 select TIMER_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100426 select CPU_XSCALE if !CPU_XSC3
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700427 select GENERIC_IRQ_MULTI_HANDLER
Haojian Zhuang157d2642011-10-17 20:37:52 +0800428 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200429 select GPIOLIB
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100430 select IRQ_DOMAIN
Eric Miaobd5ce432009-01-20 12:06:01 +0800431 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800432 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000433 help
eric miao2c8086a2007-09-11 19:13:17 -0700434 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436config ARCH_RPC
437 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100438 depends on MMU
Arnd Bergmann2abd6e32021-10-18 15:30:02 +0100439 depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100441 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100442 select ARCH_SPARSEMEM_ENABLE
Russell King0b40dee2019-05-04 13:35:12 +0100443 select ARM_HAS_SG_CHAIN
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100444 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100445 select FIQ
Russell Kingb1b3f492012-10-06 17:12:25 +0100446 select HAVE_PATA_PLATFORM
447 select ISA_DMA_API
Arnd Bergmann6239da22020-09-24 15:26:08 +0200448 select LEGACY_TIMER_TICK
Rob Herringc334bc12012-03-04 22:03:33 -0600449 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400450 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700451 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 help
453 On the Acorn Risc-PC, Linux can support the internal IDE disk and
454 CD-ROM interface, serial and parallel port, and the floppy drive.
455
456config ARCH_SA1100
457 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100458 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100459 select ARCH_SPARSEMEM_ENABLE
Russell Kingb1b3f492012-10-06 17:12:25 +0100460 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200461 select CLKSRC_PXA
Daniel Lezcanobb0eb052017-05-26 19:34:11 +0200462 select TIMER_OF if OF
Russell Kingd6c82042016-08-31 08:49:53 +0100463 select COMMON_CLK
Russell Kingb1b3f492012-10-06 17:12:25 +0100464 select CPU_FREQ
465 select CPU_SA1100
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700466 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200467 select GPIOLIB
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100468 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100469 select ISA
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400470 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100471 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000472 help
473 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900475config ARCH_S3C24XX
476 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100477 select ATAGS
Tomasz Figa42805062013-04-28 02:25:01 +0200478 select CLKSRC_SAMSUNG_PWM
Tomasz Figa880cf072013-06-19 01:22:20 +0900479 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200480 select GPIOLIB
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700481 select GENERIC_IRQ_MULTI_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600482 select NEED_MACH_IO_H
Krzysztof Kozlowskif6d7cde2020-08-04 21:26:49 +0200483 select S3C2410_WATCHDOG
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900484 select SAMSUNG_ATAGS
Masahiro Yamadaea04d6b2017-11-27 11:19:23 +0900485 select USE_OF
Krzysztof Kozlowskif6d7cde2020-08-04 21:26:49 +0200486 select WATCHDOG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900488 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
489 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
490 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
491 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900492
Tony Lindgrena0694862013-01-11 11:24:20 -0800493config ARCH_OMAP1
494 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600495 depends on MMU
Tony Lindgrena0694862013-01-11 11:24:20 -0800496 select ARCH_OMAP
Russell King - ARM Linux354a1832011-07-10 23:05:34 -0700497 select CLKSRC_MMIO
Tony Lindgrena0694862013-01-11 11:24:20 -0800498 select GENERIC_IRQ_CHIP
Palmer Dabbelt4c301f92018-06-22 10:01:23 -0700499 select GENERIC_IRQ_MULTI_HANDLER
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200500 select GPIOLIB
Stephen Boydbbd7ffd2020-04-08 23:44:13 -0700501 select HAVE_LEGACY_CLK
Tony Lindgrena0694862013-01-11 11:24:20 -0800502 select IRQ_DOMAIN
503 select NEED_MACH_IO_H if PCCARD
504 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700505 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100506 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800507 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509endchoice
510
Rob Herring387798b2012-09-06 13:41:12 -0500511menu "Multiple platform selection"
512 depends on ARCH_MULTIPLATFORM
513
514comment "CPU Core family selection"
515
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100516config ARCH_MULTI_V4
517 bool "ARMv4 based platforms (FA526)"
518 depends on !ARCH_MULTI_V6_V7
519 select ARCH_MULTI_V4_V5
520 select CPU_FA526
521
Rob Herring387798b2012-09-06 13:41:12 -0500522config ARCH_MULTI_V4T
523 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500524 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100525 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200526 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
527 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
528 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500529
530config ARCH_MULTI_V5
531 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500532 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100533 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100534 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200535 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
536 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500537
538config ARCH_MULTI_V4_V5
539 bool
540
541config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800542 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500543 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600544 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500545
546config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800547 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500548 default y
549 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100550 select CPU_V7
Rob Herring90bc8ac72014-01-31 15:32:02 -0600551 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500552
553config ARCH_MULTI_V6_V7
554 bool
Rob Herring9352b052014-01-31 15:36:10 -0600555 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500556
557config ARCH_MULTI_CPU_AUTO
558 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
559 select ARCH_MULTI_V5
560
561endmenu
562
Rob Herring05e2a3d2013-12-05 10:04:54 -0600563config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900564 bool "Dummy Virtual Machine"
565 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600566 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600567 select ARM_GIC
Arnd Bergmann3ee803642016-06-15 15:47:33 -0500568 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100569 select ARM_GIC_V3
Vladimir Murzinbb29cec2016-11-02 11:54:08 +0000570 select ARM_GIC_V3_ITS if PCI
Rob Herring05e2a3d2013-12-05 10:04:54 -0600571 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600572 select HAVE_ARM_ARCH_TIMER
Jason A. Donenfeld8e2649d2018-09-26 15:51:10 +0200573 select ARCH_SUPPORTS_BIG_ENDIAN
Rob Herring05e2a3d2013-12-05 10:04:54 -0600574
Russell Kingccf50e22010-03-15 19:03:06 +0000575#
576# This is sorted alphabetically by mach-* pathname. However, plat-*
577# Kconfigs may be included either alphabetically (according to the
578# plat- suffix) or along side the corresponding mach-* source.
579#
Andreas Färber6bb85362017-02-15 11:03:22 +0100580source "arch/arm/mach-actions/Kconfig"
581
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200582source "arch/arm/mach-alpine/Kconfig"
583
Lars Persson590b4602016-02-11 17:06:19 +0100584source "arch/arm/mach-artpec/Kconfig"
585
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100586source "arch/arm/mach-asm9260/Kconfig"
587
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100588source "arch/arm/mach-aspeed/Kconfig"
589
Russell King95b8f202010-01-14 11:43:54 +0000590source "arch/arm/mach-at91/Kconfig"
591
Anders Berg1d22924e2014-05-23 11:08:35 +0200592source "arch/arm/mach-axxia/Kconfig"
593
Christian Daudt8ac49e02012-11-19 09:46:10 -0800594source "arch/arm/mach-bcm/Kconfig"
595
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200596source "arch/arm/mach-berlin/Kconfig"
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598source "arch/arm/mach-clps711x/Kconfig"
599
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300600source "arch/arm/mach-cns3xxx/Kconfig"
601
Russell King95b8f202010-01-14 11:43:54 +0000602source "arch/arm/mach-davinci/Kconfig"
603
Baruch Siachdf8d7422015-01-14 10:40:30 +0200604source "arch/arm/mach-digicolor/Kconfig"
605
Russell King95b8f202010-01-14 11:43:54 +0000606source "arch/arm/mach-dove/Kconfig"
607
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000608source "arch/arm/mach-ep93xx/Kconfig"
609
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100610source "arch/arm/mach-exynos/Kconfig"
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100611
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612source "arch/arm/mach-footbridge/Kconfig"
613
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200614source "arch/arm/mach-gemini/Kconfig"
615
Rob Herring387798b2012-09-06 13:41:12 -0500616source "arch/arm/mach-highbank/Kconfig"
617
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800618source "arch/arm/mach-hisi/Kconfig"
619
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100620source "arch/arm/mach-imx/Kconfig"
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622source "arch/arm/mach-integrator/Kconfig"
623
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100624source "arch/arm/mach-iop32x/Kconfig"
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626source "arch/arm/mach-ixp4xx/Kconfig"
627
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400628source "arch/arm/mach-keystone/Kconfig"
629
Arnd Bergmann75bf1bd2019-08-09 16:40:39 +0200630source "arch/arm/mach-lpc32xx/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000631
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100632source "arch/arm/mach-mediatek/Kconfig"
633
Carlo Caione3b8f5032014-09-10 22:16:59 +0200634source "arch/arm/mach-meson/Kconfig"
635
Sugaya Taichi9fb29c72019-02-27 13:52:33 +0900636source "arch/arm/mach-milbeaut/Kconfig"
637
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100638source "arch/arm/mach-mmp/Kconfig"
639
Jonas Jensen17723fd32013-12-18 13:58:45 +0100640source "arch/arm/mach-moxart/Kconfig"
641
Daniel Palmer312b62b2020-07-10 18:45:38 +0900642source "arch/arm/mach-mstar/Kconfig"
643
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200644source "arch/arm/mach-mv78xx0/Kconfig"
645
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100646source "arch/arm/mach-mvebu/Kconfig"
Matthias Bruggerf682a212014-05-13 01:06:13 +0200647
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800648source "arch/arm/mach-mxs/Kconfig"
649
Russell King95b8f202010-01-14 11:43:54 +0000650source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000651
Brendan Higgins7bffa142017-08-16 12:18:39 -0700652source "arch/arm/mach-npcm/Kconfig"
653
Daniel Tang9851ca52013-06-11 18:40:17 +1000654source "arch/arm/mach-nspire/Kconfig"
655
Tony Lindgrend48af152005-07-10 19:58:17 +0100656source "arch/arm/plat-omap/Kconfig"
657
658source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Tony Lindgren1dbae812005-11-10 14:26:51 +0000660source "arch/arm/mach-omap2/Kconfig"
661
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400662source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400663
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100664source "arch/arm/mach-oxnas/Kconfig"
665
Russell King95b8f202010-01-14 11:43:54 +0000666source "arch/arm/mach-pxa/Kconfig"
667source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600669source "arch/arm/mach-qcom/Kconfig"
670
Andreas Färber78e3dbc12018-12-18 20:32:30 +0530671source "arch/arm/mach-rda/Kconfig"
672
Andreas Färber86aeee42017-10-05 03:59:15 +0200673source "arch/arm/mach-realtek/Kconfig"
674
Russell King95b8f202010-01-14 11:43:54 +0000675source "arch/arm/mach-realview/Kconfig"
676
Heiko Stuebnerd63dc0512013-06-02 23:09:41 +0200677source "arch/arm/mach-rockchip/Kconfig"
678
Arnd Bergmann71b91142019-09-02 17:47:55 +0200679source "arch/arm/mach-s3c/Kconfig"
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100680
681source "arch/arm/mach-s5pv210/Kconfig"
682
Russell King95b8f202010-01-14 11:43:54 +0000683source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300684
Alexandre Bellonia66c51f2018-02-27 14:37:47 +0100685source "arch/arm/mach-shmobile/Kconfig"
686
Rob Herring387798b2012-09-06 13:41:12 -0500687source "arch/arm/mach-socfpga/Kconfig"
688
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100689source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100690
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100691source "arch/arm/mach-sti/Kconfig"
692
Alexandre TORGUEbcb84fb2017-01-30 17:33:13 +0100693source "arch/arm/mach-stm32/Kconfig"
694
Maxime Ripard3b526342012-11-08 12:40:16 +0100695source "arch/arm/mach-sunxi/Kconfig"
696
Erik Gillingc5f80062010-01-21 16:53:02 -0800697source "arch/arm/mach-tegra/Kconfig"
698
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900699source "arch/arm/mach-uniphier/Kconfig"
700
Russell King95b8f202010-01-14 11:43:54 +0000701source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
703source "arch/arm/mach-versatile/Kconfig"
704
Russell Kingceade892010-02-11 21:44:53 +0000705source "arch/arm/mach-vexpress/Kconfig"
706
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300707source "arch/arm/mach-vt8500/Kconfig"
708
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600709source "arch/arm/mach-zynq/Kconfig"
710
Stefan Agner499f1642015-05-21 00:35:44 +0200711# ARMv7-M architecture
Stefan Agner499f1642015-05-21 00:35:44 +0200712config ARCH_LPC18XX
713 bool "NXP LPC18xx/LPC43xx"
714 depends on ARM_SINGLE_ARMV7M
715 select ARCH_HAS_RESET_CONTROLLER
716 select ARM_AMBA
717 select CLKSRC_LPC32XX
718 select PINCTRL
719 help
720 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
721 high performance microcontrollers.
722
Vladimir Murzin18471192016-04-25 09:49:13 +0100723config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300724 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100725 depends on ARM_SINGLE_ARMV7M
726 select ARM_AMBA
727 select CLKSRC_MPS2
728 help
729 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
730 with a range of available cores like Cortex-M3/M4/M7.
731
732 Please, note that depends which Application Note is used memory map
733 for the platform may vary, so adjustment of RAM base might be needed.
734
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735# Definitions to make life easier
736config ARCH_ACORN
737 bool
738
Lennert Buytenhek7ae1f7ec2006-09-18 23:12:53 +0100739config PLAT_IOP
740 bool
741
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400742config PLAT_ORION
743 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100744 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100745 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100746 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200747 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400748
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200749config PLAT_ORION_LEGACY
750 bool
751 select PLAT_ORION
752
Eric Miaobd5ce432009-01-20 12:06:01 +0800753config PLAT_PXA
754 bool
755
Russell Kingf4b8b312010-01-14 12:48:06 +0000756config PLAT_VERSATILE
757 bool
758
Masahiro Yamada8636a1f2018-12-11 20:01:04 +0900759source "arch/arm/mm/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100761config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100762 bool "Enable iWMMXt support"
763 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
764 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100765 help
766 Enable support for iWMMXt context switching at run time if
767 running on a CPU that supports it.
768
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100769if !MMU
770source "arch/arm/Kconfig-nommu"
771endif
772
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100773config PJ4B_ERRATA_4742
774 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
775 depends on CPU_PJ4B && MACH_ARMADA_370
776 default y
777 help
778 When coming out of either a Wait for Interrupt (WFI) or a Wait for
779 Event (WFE) IDLE states, a specific timing sensitivity exists between
780 the retiring WFI/WFE instructions and the newly issued subsequent
781 instructions. This sensitivity can result in a CPU hang scenario.
782 Workaround:
783 The software must insert either a Data Synchronization Barrier (DSB)
784 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
785 instruction
786
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100787config ARM_ERRATA_326103
788 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
789 depends on CPU_V6
790 help
791 Executing a SWP instruction to read-only memory does not set bit 11
792 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
793 treat the access as a read, preventing a COW from occurring and
794 causing the faulting task to livelock.
795
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100796config ARM_ERRATA_411920
797 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000798 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100799 help
800 Invalidation of the Instruction Cache operation can
801 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
802 It does not affect the MPCore. This option enables the ARM Ltd.
803 recommended workaround.
804
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100805config ARM_ERRATA_430973
806 bool "ARM errata: Stale prediction on replaced interworking branch"
807 depends on CPU_V7
808 help
809 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100810 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236fc2009-04-30 17:06:09 +0100811 interworking branch is replaced with another code sequence at the
812 same virtual address, whether due to self-modifying code or virtual
813 to physical address re-mapping, Cortex-A8 does not recover from the
814 stale interworking branch prediction. This results in Cortex-A8
815 executing the new code sequence in the incorrect ARM or Thumb state.
816 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
817 and also flushes the branch target cache at every context switch.
818 Note that setting specific bits in the ACTLR register may not be
819 available in non-secure mode.
820
Catalin Marinas855c5512009-04-30 17:06:15 +0100821config ARM_ERRATA_458693
822 bool "ARM errata: Processor deadlock when a false hazard is created"
823 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100824 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100825 help
826 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
827 erratum. For very specific sequences of memory operations, it is
828 possible for a hazard condition intended for a cache line to instead
829 be incorrectly associated with a different cache line. This false
830 hazard might then cause a processor deadlock. The workaround enables
831 the L1 caching of the NEON accesses and disables the PLD instruction
832 in the ACTLR register. Note that setting specific bits in the ACTLR
833 register may not be available in non-secure mode.
834
Catalin Marinas0516e462009-04-30 17:06:20 +0100835config ARM_ERRATA_460075
836 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
837 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100838 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +0100839 help
840 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
841 erratum. Any asynchronous access to the L2 cache may encounter a
842 situation in which recent store transactions to the L2 cache are lost
843 and overwritten with stale memory contents from external memory. The
844 workaround disables the write-allocate mode for the L2 cache via the
845 ACTLR register. Note that setting specific bits in the ACTLR register
846 may not be available in non-secure mode.
847
Will Deacon9f050272010-09-14 09:51:43 +0100848config ARM_ERRATA_742230
849 bool "ARM errata: DMB operation may be faulty"
850 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100851 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +0100852 help
853 This option enables the workaround for the 742230 Cortex-A9
854 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
855 between two write operations may not ensure the correct visibility
856 ordering of the two writes. This workaround sets a specific bit in
857 the diagnostic register of the Cortex-A9 which causes the DMB
858 instruction to behave as a DSB, ensuring the correct behaviour of
859 the two writes.
860
Will Deacona672e992010-09-14 09:53:02 +0100861config ARM_ERRATA_742231
862 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
863 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +0100864 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +0100865 help
866 This option enables the workaround for the 742231 Cortex-A9
867 (r2p0..r2p2) erratum. Under certain conditions, specific to the
868 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
869 accessing some data located in the same cache line, may get corrupted
870 data due to bad handling of the address hazard when the line gets
871 replaced from one of the CPUs at the same time as another CPU is
872 accessing it. This workaround sets specific bits in the diagnostic
873 register of the Cortex-A9 which reduces the linefill issuing
874 capabilities of the processor.
875
Jon Medhurst69155792013-06-07 10:35:35 +0100876config ARM_ERRATA_643719
877 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
878 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +0100879 default y
Jon Medhurst69155792013-06-07 10:35:35 +0100880 help
881 This option enables the workaround for the 643719 Cortex-A9 (prior to
882 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
883 register returns zero when it should return one. The workaround
884 corrects this value, ensuring cache maintenance operations which use
885 it behave as intended and avoiding data corruption.
886
Will Deaconcdf357f2010-08-05 11:20:51 +0100887config ARM_ERRATA_720789
888 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +0100889 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +0100890 help
891 This option enables the workaround for the 720789 Cortex-A9 (prior to
892 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
893 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
894 As a consequence of this erratum, some TLB entries which should be
895 invalidated are not, resulting in an incoherency in the system page
896 tables. The workaround changes the TLB flushing routines to invalidate
897 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +0100898
899config ARM_ERRATA_743622
900 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
901 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100902 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +0100903 help
904 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +0100905 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +0100906 optimisation in the Cortex-A9 Store Buffer may lead to data
907 corruption. This workaround sets a specific bit in the diagnostic
908 register of the Cortex-A9 which disables the Store Buffer
909 optimisation, preventing the defect from occurring. This has no
910 visible impact on the overall performance or power consumption of the
911 processor.
912
Will Deacon9a27c272011-02-18 16:36:35 +0100913config ARM_ERRATA_751472
914 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +0100915 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100916 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +0100917 help
918 This option enables the workaround for the 751472 Cortex-A9 (prior
919 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
920 completion of a following broadcasted operation if the second
921 operation is received by a CPU before the ICIALLUIS has completed,
922 potentially leading to corrupted entries in the cache or TLB.
923
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100924config ARM_ERRATA_754322
925 bool "ARM errata: possible faulty MMU translations following an ASID switch"
926 depends on CPU_V7
927 help
928 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
929 r3p*) erratum. A speculative memory access may cause a page table walk
930 which starts prior to an ASID switch but completes afterwards. This
931 can populate the micro-TLB with a stale entry which may be hit with
932 the new ASID. This workaround places two dsb instructions in the mm
933 switching code so that no page table walks can cross the ASID switch.
934
Will Deacon5dab26a2011-03-04 12:38:54 +0100935config ARM_ERRATA_754327
936 bool "ARM errata: no automatic Store Buffer drain"
937 depends on CPU_V7 && SMP
938 help
939 This option enables the workaround for the 754327 Cortex-A9 (prior to
940 r2p0) erratum. The Store Buffer does not have any automatic draining
941 mechanism and therefore a livelock may occur if an external agent
942 continuously polls a memory location waiting to observe an update.
943 This workaround defines cpu_relax() as smp_mb(), preventing correctly
944 written polling loops from denying visibility of updates to memory.
945
Catalin Marinas145e10e2011-08-15 11:04:41 +0100946config ARM_ERRATA_364296
947 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +0100948 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +0100949 help
950 This options enables the workaround for the 364296 ARM1136
951 r0p2 erratum (possible cache data corruption with
952 hit-under-miss enabled). It sets the undocumented bit 31 in
953 the auxiliary control register and the FI bit in the control
954 register, thus disabling hit-under-miss without putting the
955 processor into full low interrupt latency mode. ARM11MPCore
956 is not affected.
957
Will Deaconf630c1b2011-09-15 11:45:15 +0100958config ARM_ERRATA_764369
959 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
960 depends on CPU_V7 && SMP
961 help
962 This option enables the workaround for erratum 764369
963 affecting Cortex-A9 MPCore with two or more processors (all
964 current revisions). Under certain timing circumstances, a data
965 cache line maintenance operation by MVA targeting an Inner
966 Shareable memory region may fail to proceed up to either the
967 Point of Coherency or to the Point of Unification of the
968 system. This workaround adds a DSB instruction before the
969 relevant cache maintenance functions and sets a specific bit
970 in the diagnostic control register of the SCU.
971
Simon Horman7253b852012-09-28 02:12:45 +0100972config ARM_ERRATA_775420
973 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
974 depends on CPU_V7
975 help
976 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
Geert Uytterhoevencb737372019-10-25 12:38:43 +0100977 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
Simon Horman7253b852012-09-28 02:12:45 +0100978 operation aborts with MMU exception, it might cause the processor
979 to deadlock. This workaround puts DSB before executing ISB if
980 an abort may occur on cache maintenance.
981
Catalin Marinas93dc6882013-03-26 23:35:04 +0100982config ARM_ERRATA_798181
983 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
984 depends on CPU_V7 && SMP
985 help
986 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
987 adequately shooting down all use of the old entries. This
988 option enables the Linux kernel workaround for this erratum
989 which sends an IPI to the CPUs that are running the same ASID
990 as the one being invalidated.
991
Will Deacon84b65042013-08-20 17:29:55 +0100992config ARM_ERRATA_773022
993 bool "ARM errata: incorrect instructions may be executed from loop buffer"
994 depends on CPU_V7
995 help
996 This option enables the workaround for the 773022 Cortex-A15
997 (up to r0p4) erratum. In certain rare sequences of code, the
998 loop buffer may deliver incorrect instructions. This
999 workaround disables the loop buffer to avoid the erratum.
1000
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001001config ARM_ERRATA_818325_852422
1002 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1003 depends on CPU_V7
1004 help
1005 This option enables the workaround for:
1006 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1007 instruction might deadlock. Fixed in r0p1.
1008 - Cortex-A12 852422: Execution of a sequence of instructions might
1009 lead to either a data corruption or a CPU deadlock. Not fixed in
1010 any Cortex-A12 cores yet.
1011 This workaround for all both errata involves setting bit[12] of the
1012 Feature Register. This bit disables an optimisation applied to a
1013 sequence of 2 instructions that use opposing condition codes.
1014
Doug Anderson416bcf22016-04-07 00:26:05 +01001015config ARM_ERRATA_821420
1016 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1017 depends on CPU_V7
1018 help
1019 This option enables the workaround for the 821420 Cortex-A12
1020 (all revs) erratum. In very rare timing conditions, a sequence
1021 of VMOV to Core registers instructions, for which the second
1022 one is in the shadow of a branch or abort, can lead to a
1023 deadlock when the VMOV instructions are issued out-of-order.
1024
Doug Anderson9f6f9352016-04-07 00:27:26 +01001025config ARM_ERRATA_825619
1026 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1027 depends on CPU_V7
1028 help
1029 This option enables the workaround for the 825619 Cortex-A12
1030 (all revs) erratum. Within rare timing constraints, executing a
1031 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1032 and Device/Strongly-Ordered loads and stores might cause deadlock
1033
Doug Anderson304009a2019-04-26 23:35:46 +01001034config ARM_ERRATA_857271
1035 bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
1036 depends on CPU_V7
1037 help
1038 This option enables the workaround for the 857271 Cortex-A12
1039 (all revs) erratum. Under very rare timing conditions, the CPU might
1040 hang. The workaround is expected to have a < 1% performance impact.
1041
Doug Anderson9f6f9352016-04-07 00:27:26 +01001042config ARM_ERRATA_852421
1043 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1044 depends on CPU_V7
1045 help
1046 This option enables the workaround for the 852421 Cortex-A17
1047 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1048 execution of a DMB ST instruction might fail to properly order
1049 stores from GroupA and stores from GroupB.
1050
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001051config ARM_ERRATA_852423
1052 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1053 depends on CPU_V7
1054 help
1055 This option enables the workaround for:
1056 - Cortex-A17 852423: Execution of a sequence of instructions might
1057 lead to either a data corruption or a CPU deadlock. Not fixed in
1058 any Cortex-A17 cores yet.
1059 This is identical to Cortex-A12 erratum 852422. It is a separate
1060 config option from the A12 erratum due to the way errata are checked
1061 for and handled.
1062
Doug Anderson304009a2019-04-26 23:35:46 +01001063config ARM_ERRATA_857272
1064 bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
1065 depends on CPU_V7
1066 help
1067 This option enables the workaround for the 857272 Cortex-A17 erratum.
1068 This erratum is not known to be fixed in any A17 revision.
1069 This is identical to Cortex-A12 erratum 857271. It is a separate
1070 config option from the A12 erratum due to the way errata are checked
1071 for and handled.
1072
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073endmenu
1074
1075source "arch/arm/common/Kconfig"
1076
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077menu "Bus support"
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079config ISA
1080 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 help
1082 Find out whether you have ISA slots on your motherboard. ISA is the
1083 name of a bus system, i.e. the way the CPU talks to the other stuff
1084 inside your box. Other bus systems are PCI, EISA, MicroChannel
1085 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1086 newer boards don't support it. If you have ISA, say Y, otherwise N.
1087
Russell King065909b2006-01-04 15:44:16 +00001088# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089config ISA_DMA
1090 bool
Russell King065909b2006-01-04 15:44:16 +00001091 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092
Russell King065909b2006-01-04 15:44:16 +00001093# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001094config ISA_DMA_API
1095 bool
Al Viro5cae8412005-05-04 05:39:22 +01001096
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001097config PCI_NANOENGINE
1098 bool "BSE nanoEngine PCI support"
1099 depends on SA1100_NANOENGINE
1100 help
1101 Enable PCI on the BSE nanoEngine board.
1102
Benjamin Gaignard779eb412019-05-21 10:17:39 +01001103config ARM_ERRATA_814220
1104 bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
1105 depends on CPU_V7
1106 help
1107 The v7 ARM states that all cache and branch predictor maintenance
1108 operations that do not specify an address execute, relative to
1109 each other, in program order.
1110 However, because of this erratum, an L2 set/way cache maintenance
1111 operation can overtake an L1 set/way cache maintenance operation.
1112 This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
1113 r0p4, r0p5.
1114
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115endmenu
1116
1117menu "Kernel Features"
1118
Dave Martin3b556582011-12-07 15:38:04 +00001119config HAVE_SMP
1120 bool
1121 help
1122 This option should be selected by machines which have an SMP-
1123 capable CPU.
1124
1125 The only effect of this option is to make the SMP-related
1126 options available to the user for configuration.
1127
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001129 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001130 depends on CPU_V6K || CPU_V7
Dave Martin3b556582011-12-07 15:38:04 +00001131 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001132 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001133 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 help
1135 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001136 a system with only one CPU, say N. If you have a system with more
1137 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Robert Graffham4a474152014-01-23 15:55:29 -08001139 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001141 you say Y here, the kernel will run on many, but not all,
1142 uniprocessor machines. On a uniprocessor machine, the kernel
1143 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Mauro Carvalho Chehabcb1aaeb2019-06-07 15:54:32 -03001145 See also <file:Documentation/x86/i386/IO-APIC.rst>,
Mauro Carvalho Chehab4f4cfa62019-06-27 14:56:51 -03001146 <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001147 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
1149 If you don't know what to do here, say N.
1150
Russell Kingf00ec482010-09-04 10:47:48 +01001151config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001152 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001153 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001154 default y
1155 help
1156 SMP kernels contain instructions which fail on non-SMP processors.
1157 Enabling this option allows the kernel to modify itself to make
1158 these instructions safe. Disabling it allows about 1K of space
1159 savings.
1160
1161 If you don't know what to do here, say Y.
1162
Ard Biesheuvel50596b72021-09-18 10:44:37 +02001163
1164config CURRENT_POINTER_IN_TPIDRURO
1165 def_bool y
1166 depends on SMP && CPU_32v6K && !CPU_V6
1167
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001168config ARM_CPU_TOPOLOGY
1169 bool "Support cpu topology definition"
1170 depends on SMP && CPU_V7
1171 default y
1172 help
1173 Support ARM cpu topology definition. The MPIDR register defines
1174 affinity between processors which is then used to describe the cpu
1175 topology of an ARM System.
1176
1177config SCHED_MC
1178 bool "Multi-core scheduler support"
1179 depends on ARM_CPU_TOPOLOGY
1180 help
1181 Multi-core scheduler support improves the CPU scheduler's decision
1182 making when dealing with multi-core CPU chips at a cost of slightly
1183 increased overhead in some places. If unsure say N here.
1184
1185config SCHED_SMT
1186 bool "SMT scheduler support"
1187 depends on ARM_CPU_TOPOLOGY
1188 help
1189 Improves the CPU scheduler's decision making when dealing with
1190 MultiThreading at a cost of slightly increased overhead in some
1191 places. If unsure say N here.
1192
Russell Kinga8cbcd92009-05-16 11:51:14 +01001193config HAVE_ARM_SCU
1194 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001195 help
Geert Uytterhoeven8f433ec2019-01-08 14:28:05 +01001196 This option enables support for the ARM snoop control unit
Russell Kinga8cbcd92009-05-16 11:51:14 +01001197
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001198config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001199 bool "Architected timer support"
1200 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001201 select ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001202 help
1203 This option enables support for the ARM architected timer
1204
Russell Kingf32f4ce2009-05-16 12:14:21 +01001205config HAVE_ARM_TWD
1206 bool
Russell Kingf32f4ce2009-05-16 12:14:21 +01001207 help
1208 This options enables support for the ARM timer and watchdog unit
1209
Nicolas Pitree8db2882012-04-12 02:45:22 -04001210config MCPM
1211 bool "Multi-Cluster Power Management"
1212 depends on CPU_V7 && SMP
1213 help
1214 This option provides the common power management infrastructure
1215 for (multi-)cluster based systems, such as big.LITTLE based
1216 systems.
1217
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001218config MCPM_QUAD_CLUSTER
1219 bool
1220 depends on MCPM
1221 help
1222 To avoid wasting resources unnecessarily, MCPM only supports up
1223 to 2 clusters by default.
1224 Platforms with 3 or 4 clusters that use MCPM must select this
1225 option to allow the additional clusters to be managed.
1226
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001227config BIG_LITTLE
1228 bool "big.LITTLE support (Experimental)"
1229 depends on CPU_V7 && SMP
1230 select MCPM
1231 help
1232 This option enables support selections for the big.LITTLE
1233 system architecture.
1234
1235config BL_SWITCHER
1236 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001237 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001238 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001239 help
1240 The big.LITTLE "switcher" provides the core functionality to
1241 transparently handle transition between a cluster of A15's
1242 and a cluster of A7's in a big.LITTLE system.
1243
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001244config BL_SWITCHER_DUMMY_IF
1245 tristate "Simple big.LITTLE switcher user interface"
1246 depends on BL_SWITCHER && DEBUG_KERNEL
1247 help
1248 This is a simple and dummy char dev interface to control
1249 the big.LITTLE switcher core code. It is meant for
1250 debugging purposes only.
1251
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001252choice
1253 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001254 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001255 default VMSPLIT_3G
1256 help
1257 Select the desired split between kernel and user memory.
1258
1259 If you are not absolutely sure what you are doing, leave this
1260 option alone!
1261
1262 config VMSPLIT_3G
1263 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001264 config VMSPLIT_3G_OPT
Yisheng Xiebbeedfd2017-06-09 15:28:18 +01001265 depends on !ARM_LPAE
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001266 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001267 config VMSPLIT_2G
1268 bool "2G/2G user/kernel split"
1269 config VMSPLIT_1G
1270 bool "1G/3G user/kernel split"
1271endchoice
1272
1273config PAGE_OFFSET
1274 hex
Russell King006fa252014-02-26 19:40:46 +00001275 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001276 default 0x40000000 if VMSPLIT_1G
1277 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001278 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001279 default 0xC0000000
1280
Linus Walleijc12366b2020-10-25 23:53:46 +01001281config KASAN_SHADOW_OFFSET
1282 hex
1283 depends on KASAN
1284 default 0x1f000000 if PAGE_OFFSET=0x40000000
1285 default 0x5f000000 if PAGE_OFFSET=0x80000000
1286 default 0x9f000000 if PAGE_OFFSET=0xC0000000
1287 default 0x8f000000 if PAGE_OFFSET=0xB0000000
1288 default 0xffffffff
1289
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290config NR_CPUS
1291 int "Maximum number of CPUs (2-32)"
Ard Biesheuveld6248332021-02-17 20:26:23 +01001292 range 2 16 if DEBUG_KMAP_LOCAL
1293 range 2 32 if !DEBUG_KMAP_LOCAL
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 depends on SMP
1295 default "4"
Ard Biesheuveld6248332021-02-17 20:26:23 +01001296 help
1297 The maximum number of CPUs that the kernel can support.
1298 Up to 32 CPUs can be supported, or up to 16 if kmap_local()
1299 debugging is enabled, which uses half of the per-CPU fixmap
1300 slots as guard regions.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
Russell Kinga054a812005-11-02 22:24:33 +00001302config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001303 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001304 depends on SMP
Dietmar Eggemann1b5ba352019-01-21 14:42:42 +01001305 select GENERIC_IRQ_MIGRATION
Russell Kinga054a812005-11-02 22:24:33 +00001306 help
1307 Say Y here to experiment with turning CPUs off and on. CPUs
1308 can be controlled through /sys/devices/system/cpu.
1309
Will Deacon2bdd4242012-12-12 19:20:52 +00001310config ARM_PSCI
1311 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001312 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001313 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001314 help
1315 Say Y here if you want Linux to communicate with system firmware
1316 implementing the PSCI specification for CPU-centric power
1317 management operations described in ARM document number ARM DEN
1318 0022A ("Power State Coordination Interface System Software on
1319 ARM processors").
1320
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001321# The GPIO number here must be sorted by descending number. In case of
1322# a multiplatform kernel, we just want the highest value required by the
1323# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001324config ARCH_NR_GPIO
1325 int
Krzysztof Kozlowski910499e2021-03-11 16:25:32 +01001326 default 2048 if ARCH_INTEL_SOCFPGA
Geert Uytterhoevend9be9ce2018-04-20 15:28:27 +02001327 default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
Tao Rena3ee4fe2019-10-30 18:40:40 -07001328 ARCH_ZYNQ || ARCH_ASPEED
Tomasz Figaaa425872014-07-03 13:17:12 +02001329 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1330 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001331 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001332 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001333 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001334 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001335 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001336 default 0
1337 help
1338 Maximum number of GPIOs in the system.
1339
1340 If unsure, leave the default value.
1341
Russell Kingc9218b12013-04-27 23:31:10 +01001342config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001343 int
Alexandre Belloni1164f672015-03-13 22:57:24 +01001344 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001345 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001346
1347choice
Russell King47d84682013-09-10 23:47:55 +01001348 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001349 prompt "Timer frequency"
1350
1351config HZ_100
1352 bool "100 Hz"
1353
1354config HZ_200
1355 bool "200 Hz"
1356
1357config HZ_250
1358 bool "250 Hz"
1359
1360config HZ_300
1361 bool "300 Hz"
1362
1363config HZ_500
1364 bool "500 Hz"
1365
1366config HZ_1000
1367 bool "1000 Hz"
1368
1369endchoice
1370
1371config HZ
1372 int
Russell King47d84682013-09-10 23:47:55 +01001373 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001374 default 100 if HZ_100
1375 default 200 if HZ_200
1376 default 250 if HZ_250
1377 default 300 if HZ_300
1378 default 500 if HZ_500
1379 default 1000
1380
1381config SCHED_HRTICK
1382 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001383
Catalin Marinas16c79652009-07-24 12:33:02 +01001384config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001385 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001386 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001387 default y if CPU_THUMBONLY
Arnd Bergmann89bace62011-06-10 14:12:21 +00001388 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001389 help
1390 By enabling this option, the kernel will be compiled in
Nicolas Pitre75fea302017-11-29 07:52:52 +01001391 Thumb-2 mode.
Catalin Marinas16c79652009-07-24 12:33:02 +01001392
1393 If unsure, say N.
1394
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001395config ARM_PATCH_IDIV
1396 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1397 depends on CPU_32v7 && !XIP_KERNEL
1398 default y
1399 help
1400 The ARM compiler inserts calls to __aeabi_idiv() and
1401 __aeabi_uidiv() when it needs to perform division on signed
1402 and unsigned integers. Some v7 CPUs have support for the sdiv
1403 and udiv instructions that can be used to implement those
1404 functions.
1405
1406 Enabling this option allows the kernel to modify itself to
1407 replace the first two instructions of these library functions
1408 with the sdiv or udiv plus "bx lr" instructions when the CPU
1409 it is running on supports them. Typically this will be faster
1410 and less power intensive than running the original library
1411 code to do integer division.
1412
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001413config AEABI
Nick Desaulniersa05b9602019-07-08 20:38:15 +01001414 bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
1415 !CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
1416 default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001417 help
1418 This option allows for the kernel to be compiled using the latest
1419 ARM ABI (aka EABI). This is only useful if you are using a user
1420 space environment that is also compiled with EABI.
1421
1422 Since there are major incompatibilities between the legacy ABI and
1423 EABI, especially with regard to structure member alignment, this
1424 option also changes the kernel syscall calling convention to
1425 disambiguate both ABIs and allow for backward compatibility support
1426 (selected with CONFIG_OABI_COMPAT).
1427
1428 To use this you need GCC version 4.0.0 or later.
1429
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001430config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001431 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001432 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001433 help
1434 This option preserves the old syscall interface along with the
1435 new (ARM EABI) one. It also provides a compatibility layer to
1436 intercept syscalls that have structure arguments which layout
1437 in memory differs between the legacy ABI and the new ARM EABI
1438 (only for non "thumb" binaries). This option adds a tiny
1439 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001440
1441 The seccomp filter system will not be available when this is
1442 selected, since there is no way yet to sensibly distinguish
1443 between calling conventions during filtering.
1444
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001445 If you know you'll be using only pure EABI user space then you
1446 can say N here. If this option is not selected and you attempt
1447 to execute a legacy ABI binary then the result will be
1448 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001449 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001450
Gregory Fongfb597f22020-05-22 15:12:30 +01001451config ARCH_SELECT_MEMORY_MODEL
Russell King05944d72006-11-30 20:43:51 +00001452 bool
1453
Gregory Fongfb597f22020-05-22 15:12:30 +01001454config ARCH_FLATMEM_ENABLE
1455 bool
1456
Russell King05944d72006-11-30 20:43:51 +00001457config ARCH_SPARSEMEM_ENABLE
1458 bool
Gregory Fongfb597f22020-05-22 15:12:30 +01001459 select SPARSEMEM_STATIC if SPARSEMEM
Russell King07a2f732008-10-01 21:39:58 +01001460
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001461config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001462 bool "High Memory Support"
1463 depends on MMU
Thomas Gleixner2a15ba82020-11-03 10:27:22 +01001464 select KMAP_LOCAL
Ard Biesheuvel825c43f2021-11-19 16:43:55 -08001465 select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001466 help
1467 The address space of ARM processors is only 4 Gigabytes large
1468 and it has to accommodate user address space, kernel address
1469 space as well as some memory mapped IO. That means that, if you
1470 have a large amount of physical memory and/or IO, not all of the
1471 memory can be "permanently mapped" by the kernel. The physical
1472 memory that is not permanently mapped is called "high memory".
1473
1474 Depending on the selected kernel/user memory split, minimum
1475 vmalloc space and actual amount of RAM, you may not need this
1476 option which should result in a slightly faster kernel.
1477
1478 If unsure, say n.
1479
Russell King65cec8e2009-08-17 20:02:06 +01001480config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001481 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001482 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001483 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001484 help
1485 The VM uses one page of physical memory for each page table.
1486 For systems with a lot of processes, this can use a lot of
1487 precious low memory, eventually leading to low memory being
1488 consumed by page tables. Setting this option will allow
1489 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001490
Russell Kinga5e090a2015-08-19 20:40:41 +01001491config CPU_SW_DOMAIN_PAN
1492 bool "Enable use of CPU domains to implement privileged no-access"
1493 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001494 default y
1495 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001496 Increase kernel security by ensuring that normal kernel accesses
1497 are unable to access userspace addresses. This can help prevent
1498 use-after-free bugs becoming an exploitable privilege escalation
1499 by ensuring that magic values (such as LIST_POISON) will always
1500 fault when dereferenced.
1501
1502 CPUs with low-vector mappings use a best-efforts implementation.
1503 Their lower 1MB needs to remain accessible for the vectors, but
1504 the remainder of userspace will become appropriately inaccessible.
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001505
1506config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001507 def_bool y
1508 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001509
Steven Capper4bfab202013-07-26 14:58:22 +01001510config ARCH_WANT_GENERAL_HUGETLB
1511 def_bool y
1512
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001513config ARM_MODULE_PLTS
1514 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1515 depends on MODULES
Anders Roxelle7229f72018-03-26 14:54:25 +01001516 default y
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001517 help
1518 Allocate PLTs when loading modules so that jumps and calls whose
1519 targets are too far away for their relative offsets to be encoded
1520 in the instructions themselves can be bounced via veneers in the
1521 module's PLT. This allows modules to be allocated in the generic
1522 vmalloc area after the dedicated module memory area has been
1523 exhausted. The modules will use slightly more memory, but after
1524 rounding up to page size, the actual memory footprint is usually
1525 the same.
1526
Anders Roxelle7229f72018-03-26 14:54:25 +01001527 Disabling this is usually safe for small single-platform
1528 configurations. If unsure, say y.
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001529
Magnus Dammc1b2d972010-07-05 10:00:11 +01001530config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001531 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001532 default "12" if SOC_AM33XX
Uwe Kleine-Königcc611132021-01-15 16:51:24 +01001533 default "9" if SA1111
Magnus Dammc1b2d972010-07-05 10:00:11 +01001534 default "11"
1535 help
1536 The kernel memory allocator divides physically contiguous memory
1537 blocks into "zones", where each zone is a power of two number of
1538 pages. This option selects the largest power of two that the kernel
1539 keeps in the memory allocator. If you need to allocate very large
1540 blocks of physically contiguous memory, then you may need to
1541 increase this value.
1542
1543 This config option is actually maximum order plus one. For example,
1544 a value of 11 means that the largest free memory block is 2^10 pages.
1545
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546config ALIGNMENT_TRAP
Arnd Bergmann3e3f3542020-09-24 20:25:46 +02001547 def_bool CPU_CP15_MMU
Russell Kinge119bff2010-01-10 17:23:29 +00001548 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001550 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1552 address divisible by 4. On 32-bit ARM processors, these non-aligned
1553 fetch/store instructions will be emulated in software if you say
1554 here, which has a severe performance impact. This is necessary for
1555 correct operation of some network protocols. With an IP-only
1556 configuration it is safe to say N, otherwise say Y.
1557
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001558config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001559 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1560 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001561 default y if CPU_FEROCEON
1562 help
1563 Implement faster copy_to_user and clear_user methods for CPU
1564 cores where a 8-word STM instruction give significantly higher
1565 memory write throughput than a sequence of individual 32bit stores.
1566
1567 A possible side effect is a slight increase in scheduling latency
1568 between threads sharing the same address space if they invoke
1569 such copy operations with large buffers.
1570
1571 However, if the CPU data cache is using a write-allocate mode,
1572 this option is unlikely to provide any performance gain.
1573
Stefano Stabellini02c24332015-11-23 10:32:57 +00001574config PARAVIRT
1575 bool "Enable paravirtualization code"
1576 help
1577 This changes the kernel so it can modify itself when it is run
1578 under a hypervisor, potentially improving performance significantly
1579 over full virtualization.
1580
1581config PARAVIRT_TIME_ACCOUNTING
1582 bool "Paravirtual steal time accounting"
1583 select PARAVIRT
Stefano Stabellini02c24332015-11-23 10:32:57 +00001584 help
1585 Select this option to enable fine granularity task steal time
1586 accounting. Time spent executing other tasks in parallel with
1587 the current vCPU is discounted from the vCPU power. To account for
1588 that, there can be a small performance impact.
1589
1590 If in doubt, say N here.
1591
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001592config XEN_DOM0
1593 def_bool y
1594 depends on XEN
1595
1596config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001597 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001598 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001599 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001600 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001601 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001602 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001603 select ARM_PSCI
Christoph Hellwigf21254c2018-04-03 16:43:51 +02001604 select SWIOTLB
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001605 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001606 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001607 help
1608 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1609
Ard Biesheuvel189af462018-12-06 09:32:57 +01001610config STACKPROTECTOR_PER_TASK
1611 bool "Use a unique stack canary value for each task"
Ard Biesheuveldfbdcda2021-09-18 10:44:34 +02001612 depends on GCC_PLUGINS && STACKPROTECTOR && THREAD_INFO_IN_TASK && !XIP_DEFLATED_DATA
Ard Biesheuvel189af462018-12-06 09:32:57 +01001613 select GCC_PLUGIN_ARM_SSP_PER_TASK
1614 default y
1615 help
1616 Due to the fact that GCC uses an ordinary symbol reference from
1617 which to load the value of the stack canary, this value can only
1618 change at reboot time on SMP systems, and all tasks running in the
1619 kernel's address space are forced to use the same canary value for
1620 the entire duration that the system is up.
1621
1622 Enable this option to switch to a different method that uses a
1623 different canary value for each task.
1624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625endmenu
1626
1627menu "Boot options"
1628
Grant Likely9eb8f672011-04-28 14:27:20 -06001629config USE_OF
1630 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001631 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001632 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001633 help
1634 Include support for flattened device tree machine descriptions.
1635
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001636config ATAGS
1637 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1638 default y
1639 help
1640 This is the traditional way of passing data to the kernel at boot
1641 time. If you are solely relying on the flattened device tree (or
1642 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1643 to remove ATAGS support from your kernel binary. If unsure,
1644 leave this to y.
1645
1646config DEPRECATED_PARAM_STRUCT
1647 bool "Provide old way to pass kernel parameters"
1648 depends on ATAGS
1649 help
1650 This was deprecated in 2001 and announced to live on for 5 years.
1651 Some old boot loaders still use this way.
1652
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653# Compressed boot loader in ROM. Yes, we really want to ask about
1654# TEXT and BSS so we preserve their values in the config files.
1655config ZBOOT_ROM_TEXT
1656 hex "Compressed ROM boot loader base address"
Chris Packham39c3e302020-06-09 03:28:14 +01001657 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 help
1659 The physical address at which the ROM-able zImage is to be
1660 placed in the target. Platforms which normally make use of
1661 ROM-able zImage formats normally set this to a suitable
1662 value in their defconfig file.
1663
1664 If ZBOOT_ROM is not enabled, this has no effect.
1665
1666config ZBOOT_ROM_BSS
1667 hex "Compressed ROM boot loader BSS address"
Chris Packham39c3e302020-06-09 03:28:14 +01001668 default 0x0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001670 The base address of an area of read/write memory in the target
1671 for the ROM-able zImage which must be available while the
1672 decompressor is running. It must be large enough to hold the
1673 entire decompressed kernel plus an additional 128 KiB.
1674 Platforms which normally make use of ROM-able zImage formats
1675 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
1677 If ZBOOT_ROM is not enabled, this has no effect.
1678
1679config ZBOOT_ROM
1680 bool "Compressed boot loader in ROM/flash"
1681 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001682 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683 help
1684 Say Y here if you intend to execute your compressed kernel image
1685 (zImage) directly from ROM or flash. If unsure, say N.
1686
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001687config ARM_APPENDED_DTB
1688 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001689 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001690 help
1691 With this option, the boot code will look for a device tree binary
1692 (DTB) appended to zImage
1693 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1694
1695 This is meant as a backward compatibility convenience for those
1696 systems with a bootloader that can't be upgraded to accommodate
1697 the documented boot protocol using a device tree.
1698
1699 Beware that there is very little in terms of protection against
1700 this option being confused by leftover garbage in memory that might
1701 look like a DTB header after a reboot if no actual DTB is appended
1702 to zImage. Do not leave this option active in a production kernel
1703 if you don't intend to always append a DTB. Proper passing of the
1704 location into r2 of a bootloader provided DTB is always preferable
1705 to this option.
1706
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001707config ARM_ATAG_DTB_COMPAT
1708 bool "Supplement the appended DTB with traditional ATAG information"
1709 depends on ARM_APPENDED_DTB
1710 help
1711 Some old bootloaders can't be updated to a DTB capable one, yet
1712 they provide ATAGs with memory configuration, the ramdisk address,
1713 the kernel cmdline string, etc. Such information is dynamically
1714 provided by the bootloader and can't always be stored in a static
1715 DTB. To allow a device tree enabled kernel to be used with such
1716 bootloaders, this option allows zImage to extract the information
1717 from the ATAG list and store it at run time into the appended DTB.
1718
Genoud Richardd0f34a12012-06-26 16:37:59 +01001719choice
1720 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1721 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1722
1723config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1724 bool "Use bootloader kernel arguments if available"
1725 help
1726 Uses the command-line options passed by the boot loader instead of
1727 the device tree bootargs property. If the boot loader doesn't provide
1728 any, the device tree bootargs property will be used.
1729
1730config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1731 bool "Extend with bootloader kernel arguments"
1732 help
1733 The command-line arguments provided by the boot loader will be
1734 appended to the the device tree bootargs property.
1735
1736endchoice
1737
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738config CMDLINE
1739 string "Default kernel command string"
1740 default ""
1741 help
Arnd Bergmann3e3f3542020-09-24 20:25:46 +02001742 On some architectures (e.g. CATS), there is currently no way
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 for the boot loader to pass arguments to the kernel. For these
1744 architectures, you should supply some command-line options at build
1745 time by entering them here. As a minimum, you should specify the
1746 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1747
Victor Boivie4394c122011-05-04 17:07:55 +01001748choice
1749 prompt "Kernel command line type" if CMDLINE != ""
1750 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001751 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001752
1753config CMDLINE_FROM_BOOTLOADER
1754 bool "Use bootloader kernel arguments if available"
1755 help
1756 Uses the command-line options passed by the boot loader. If
1757 the boot loader doesn't provide any, the default kernel command
1758 string provided in CMDLINE will be used.
1759
1760config CMDLINE_EXTEND
1761 bool "Extend bootloader kernel arguments"
1762 help
1763 The command-line arguments provided by the boot loader will be
1764 appended to the default kernel command string.
1765
Alexander Holler92d20402010-02-16 19:04:53 +01001766config CMDLINE_FORCE
1767 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001768 help
1769 Always use the default kernel command string, even if the boot
1770 loader passes other arguments to the kernel.
1771 This is useful if you cannot or don't want to change the
1772 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001773endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001774
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775config XIP_KERNEL
1776 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001777 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 help
1779 Execute-In-Place allows the kernel to run from non-volatile storage
1780 directly addressable by the CPU, such as NOR flash. This saves RAM
1781 space since the text section of the kernel is not loaded from flash
1782 to RAM. Read-write sections, such as the data section and stack,
1783 are still copied to RAM. The XIP kernel is not compressed since
1784 it has to run directly from flash, so it will take more space to
1785 store it. The flash address used to link the kernel object files,
1786 and for storing it, is configuration dependent. Therefore, if you
1787 say Y here, you must know the proper physical address where to
1788 store the kernel image depending on your own flash memory usage.
1789
1790 Also note that the make target becomes "make xipImage" rather than
1791 "make zImage" or "make Image". The final kernel binary to put in
1792 ROM memory will be arch/arm/boot/xipImage.
1793
1794 If unsure, say N.
1795
1796config XIP_PHYS_ADDR
1797 hex "XIP Kernel Physical Location"
1798 depends on XIP_KERNEL
1799 default "0x00080000"
1800 help
1801 This is the physical address in your flash memory the kernel will
1802 be linked for and stored to. This address is dependent on your
1803 own flash usage.
1804
Nicolas Pitreca8b5d92017-08-25 00:54:18 -04001805config XIP_DEFLATED_DATA
1806 bool "Store kernel .data section compressed in ROM"
1807 depends on XIP_KERNEL
1808 select ZLIB_INFLATE
1809 help
1810 Before the kernel is actually executed, its .data section has to be
1811 copied to RAM from ROM. This option allows for storing that data
1812 in compressed form and decompressed to RAM rather than merely being
1813 copied, saving some precious ROM space. A possible drawback is a
1814 slightly longer boot delay.
1815
Richard Purdiec587e4a2007-02-06 21:29:00 +01001816config KEXEC
1817 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01001818 depends on (!SMP || PM_SLEEP_SMP)
Vincenzo Frascino76950f72020-01-10 13:37:59 +01001819 depends on MMU
Dave Young2965faa2015-09-09 15:38:55 -07001820 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01001821 help
1822 kexec is a system call that implements the ability to shutdown your
1823 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02001824 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01001825 you can start any kernel with it, not just Linux.
1826
1827 It is an ongoing process to be certain the hardware in a machine
1828 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02001829 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01001830
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001831config ATAGS_PROC
1832 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001833 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01001834 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01001835 help
1836 Should the atags used to boot the kernel be exported in an "atags"
1837 file in procfs. Useful with kexec.
1838
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001839config CRASH_DUMP
1840 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001841 help
1842 Generate crash dump after being started by kexec. This should
1843 be normally only set in special crash dump kernels which are
1844 loaded in the main kernel with kexec-tools into a specially
1845 reserved region and then later executed after a crash by
1846 kdump/kexec. The crash dump kernel must be compiled to a
1847 memory address not used by the main kernel
1848
Mauro Carvalho Chehab330d4812019-06-13 15:21:39 -03001849 For more details see Documentation/admin-guide/kdump/kdump.rst
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01001850
Eric Miaoe69edc792010-07-05 15:56:50 +02001851config AUTO_ZRELADDR
1852 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02001853 help
1854 ZRELADDR is the physical address where the decompressed kernel
1855 image will be placed. If AUTO_ZRELADDR is selected, the address
Geert Uytterhoeven0673cb32021-01-04 14:00:52 +01001856 will be determined at run-time, either by masking the current IP
1857 with 0xf8000000, or, if invalid, from the DTB passed in r2.
1858 This assumes the zImage being placed in the first 128MB from
1859 start of memory.
Eric Miaoe69edc792010-07-05 15:56:50 +02001860
Roy Franz81a0bc32015-09-23 20:17:54 -07001861config EFI_STUB
1862 bool
1863
1864config EFI
1865 bool "UEFI runtime support"
1866 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
1867 select UCS2_STRING
1868 select EFI_PARAMS_FROM_FDT
1869 select EFI_STUB
Atish Patra2e0eb482020-04-15 12:54:18 -07001870 select EFI_GENERIC_STUB
Roy Franz81a0bc32015-09-23 20:17:54 -07001871 select EFI_RUNTIME_WRAPPERS
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001872 help
Roy Franz81a0bc32015-09-23 20:17:54 -07001873 This option provides support for runtime services provided
1874 by UEFI firmware (such as non-volatile variables, realtime
1875 clock, and platform reset). A UEFI stub is also provided to
1876 allow the kernel to be booted as an EFI application. This
1877 is only useful for kernels that may run on systems that have
1878 UEFI firmware.
1879
Ard Biesheuvelbb817be2017-06-02 13:52:07 +00001880config DMI
1881 bool "Enable support for SMBIOS (DMI) tables"
1882 depends on EFI
1883 default y
1884 help
1885 This enables SMBIOS/DMI feature for systems.
1886
1887 This option is only useful on systems that have UEFI firmware.
1888 However, even with this option, the resultant kernel should
1889 continue to boot on existing non-UEFI platforms.
1890
1891 NOTE: This does *NOT* enable or encourage the use of DMI quirks,
1892 i.e., the the practice of identifying the platform via DMI to
1893 decide whether certain workarounds for buggy hardware and/or
1894 firmware need to be enabled. This would require the DMI subsystem
1895 to be enabled much earlier than we do on ARM, which is non-trivial.
1896
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897endmenu
1898
Russell Kingac9d7ef2008-08-18 17:26:00 +01001899menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Russell Kingac9d7ef2008-08-18 17:26:00 +01001903source "drivers/cpuidle/Kconfig"
1904
1905endmenu
1906
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907menu "Floating point emulation"
1908
1909comment "At least one emulation must be selected"
1910
1911config FPE_NWFPE
1912 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01001913 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001914 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 Say Y to include the NWFPE floating point emulator in the kernel.
1916 This is necessary to run most binaries. Linux does not currently
1917 support floating point hardware so you need to say Y here even if
1918 your machine has an FPA or floating point co-processor podule.
1919
1920 You may say N here if you are going to load the Acorn FPEmulator
1921 early in the bootup.
1922
1923config FPE_NWFPE_XP
1924 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00001925 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 help
1927 Say Y to include 80-bit support in the kernel floating-point
1928 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1929 Note that gcc does not generate 80-bit operations by default,
1930 so in most cases this option only enlarges the size of the
1931 floating point emulator without any good reason.
1932
1933 You almost surely want to say N here.
1934
1935config FPE_FASTFPE
1936 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001937 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Masahiro Yamadaa7f7f622020-06-14 01:50:22 +09001938 help
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 Say Y here to include the FAST floating point emulator in the kernel.
1940 This is an experimental much faster emulator which now also has full
1941 precision for the mantissa. It does not support any exceptions.
1942 It is very simple, and approximately 3-6 times faster than NWFPE.
1943
1944 It should be sufficient for most programs. It may be not suitable
1945 for scientific calculations, but you have to check this for yourself.
1946 If you do not feel you need a faster FP emulation you should better
1947 choose NWFPE.
1948
1949config VFP
1950 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00001951 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 help
1953 Say Y to include VFP support code in the kernel. This is needed
1954 if your hardware includes a VFP unit.
1955
Mauro Carvalho Chehabdc7a12b2019-04-14 15:51:10 -03001956 Please see <file:Documentation/arm/vfp/release-notes.rst> for
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 release notes and additional status information.
1958
1959 Say N if your target does not have VFP hardware.
1960
Catalin Marinas25ebee02007-09-25 15:22:24 +01001961config VFPv3
1962 bool
1963 depends on VFP
1964 default y if CPU_V7
1965
Catalin Marinasb5872db2008-01-10 19:16:17 +01001966config NEON
1967 bool "Advanced SIMD (NEON) Extension support"
1968 depends on VFPv3 && CPU_V7
1969 help
1970 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1971 Extension.
1972
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02001973config KERNEL_MODE_NEON
1974 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01001975 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02001976 help
1977 Say Y to include support for NEON in kernel mode.
1978
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979endmenu
1980
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981menu "Power management options"
1982
Russell Kingeceab4a2005-11-15 11:31:41 +00001983source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984
Johannes Bergf4cb5702007-12-08 02:14:00 +01001985config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01001986 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01001987 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01001988 def_bool y
1989
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02001990config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01001991 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01001992 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02001993
Sebastian Capella603fb422014-03-25 01:20:29 +01001994config ARCH_HIBERNATION_POSSIBLE
1995 bool
1996 depends on MMU
1997 default y if ARCH_SUSPEND_POSSIBLE
1998
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999endmenu
2000
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002001if CRYPTO
2002source "arch/arm/crypto/Kconfig"
2003endif
Stefan Agner2cbd1cc2020-07-09 11:21:27 +01002004
2005source "arch/arm/Kconfig.assembler"