blob: cc369b9ad8f11ccd5a725f0826dcab4f9ab507e7 [file] [log] [blame]
Thomas Gleixner20c8ccb2019-06-04 10:11:32 +02001// SPDX-License-Identifier: GPL-2.0-only
Eddie Dong97222cc2007-09-12 10:58:04 +03002
3/*
4 * Local APIC virtualization
5 *
6 * Copyright (C) 2006 Qumranet, Inc.
7 * Copyright (C) 2007 Novell
8 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02009 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +030010 *
11 * Authors:
12 * Dor Laor <dor.laor@qumranet.com>
13 * Gregory Haskins <ghaskins@novell.com>
14 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
15 *
16 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
Eddie Dong97222cc2007-09-12 10:58:04 +030017 */
18
Avi Kivityedf88412007-12-16 11:02:48 +020019#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030020#include <linux/kvm.h>
21#include <linux/mm.h>
22#include <linux/highmem.h>
23#include <linux/smp.h>
24#include <linux/hrtimer.h>
25#include <linux/io.h>
Paul Gortmaker1767e932016-07-13 20:19:00 -040026#include <linux/export.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070027#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030029#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050034#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070035#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030036#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030038#include "irq.h"
彭浩(Richard)88197e62020-05-21 05:57:49 +000039#include "ioapic.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Andrey Smetanin5c9194122015-11-10 15:36:34 +030043#include "hyperv.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030044
Marcelo Tosattib682b812009-02-10 20:41:41 -020045#ifndef CONFIG_X86_64
46#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47#else
48#define mod_64(x, y) ((x) % (y))
49#endif
50
Eddie Dong97222cc2007-09-12 10:58:04 +030051#define PRId64 "d"
52#define PRIx64 "llx"
53#define PRIu64 "u"
54#define PRIo64 "o"
55
Eddie Dong97222cc2007-09-12 10:58:04 +030056/* 14 is the version for Xeon and Pentium 8.4.8*/
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050057#define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
Eddie Dong97222cc2007-09-12 10:58:04 +030058#define LAPIC_MMIO_LENGTH (1 << 12)
59/* followed define is not in apicdef.h */
Eddie Dong97222cc2007-09-12 10:58:04 +030060#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090061#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030062
Wanpeng Lid0f5a862019-09-17 16:16:26 +080063static bool lapic_timer_advance_dynamic __read_mostly;
Wanpeng Lia0f00372019-09-26 08:54:03 +080064#define LAPIC_TIMER_ADVANCE_ADJUST_MIN 100 /* clock cycles */
65#define LAPIC_TIMER_ADVANCE_ADJUST_MAX 10000 /* clock cycles */
66#define LAPIC_TIMER_ADVANCE_NS_INIT 1000
67#define LAPIC_TIMER_ADVANCE_NS_MAX 5000
Wanpeng Li3b8a5df2018-10-09 09:02:08 +080068/* step-by-step approximation to mitigate fluctuation */
69#define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8
70
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030071static inline int apic_test_vector(int vec, void *bitmap)
72{
73 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
74}
75
Yang Zhang10606912013-04-11 19:21:38 +080076bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
77{
78 struct kvm_lapic *apic = vcpu->arch.apic;
79
80 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
81 apic_test_vector(vector, apic->regs + APIC_IRR);
82}
83
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030084static inline int __apic_test_and_set_vector(int vec, void *bitmap)
85{
86 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
87}
88
89static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
90{
91 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
92}
93
Cun Li6e4e3b42021-01-11 23:24:35 +080094__read_mostly DEFINE_STATIC_KEY_DEFERRED_FALSE(apic_hw_disabled, HZ);
95__read_mostly DEFINE_STATIC_KEY_DEFERRED_FALSE(apic_sw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +030096
Eddie Dong97222cc2007-09-12 10:58:04 +030097static inline int apic_enabled(struct kvm_lapic *apic)
98{
Gleb Natapovc48f1492012-08-05 15:58:33 +030099 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300100}
101
Eddie Dong97222cc2007-09-12 10:58:04 +0300102#define LVT_MASK \
103 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
104
105#define LINT_MASK \
106 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
107 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
108
Radim Krčmář6e500432016-12-15 18:06:46 +0100109static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
110{
111 return apic->vcpu->vcpu_id;
112}
113
Paolo Bonzini199a8b82020-05-05 06:45:35 -0400114static bool kvm_can_post_timer_interrupt(struct kvm_vcpu *vcpu)
Wanpeng Li0c5f81d2019-07-06 09:26:51 +0800115{
116 return pi_inject_timer && kvm_vcpu_apicv_active(vcpu);
117}
Paolo Bonzini199a8b82020-05-05 06:45:35 -0400118
119bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu)
120{
121 return kvm_x86_ops.set_hv_timer
122 && !(kvm_mwait_in_guest(vcpu->kvm) ||
123 kvm_can_post_timer_interrupt(vcpu));
124}
125EXPORT_SYMBOL_GPL(kvm_can_use_hv_timer);
Wanpeng Li0c5f81d2019-07-06 09:26:51 +0800126
127static bool kvm_use_posted_timer_interrupt(struct kvm_vcpu *vcpu)
128{
129 return kvm_can_post_timer_interrupt(vcpu) && vcpu->mode == IN_GUEST_MODE;
130}
131
Radim Krčmáře45115b2016-07-12 22:09:19 +0200132static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
133 u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
134 switch (map->mode) {
135 case KVM_APIC_MODE_X2APIC: {
136 u32 offset = (dest_id >> 16) * 16;
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200137 u32 max_apic_id = map->max_apic_id;
Radim Krčmář3548a252015-02-12 19:41:33 +0100138
Radim Krčmáře45115b2016-07-12 22:09:19 +0200139 if (offset <= max_apic_id) {
140 u8 cluster_size = min(max_apic_id - offset + 1, 16U);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100141
Paolo Bonzini1d487e92019-04-11 11:16:47 +0200142 offset = array_index_nospec(offset, map->max_apic_id + 1);
Radim Krčmáře45115b2016-07-12 22:09:19 +0200143 *cluster = &map->phys_map[offset];
144 *mask = dest_id & (0xffff >> (16 - cluster_size));
145 } else {
146 *mask = 0;
147 }
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100148
Radim Krčmáře45115b2016-07-12 22:09:19 +0200149 return true;
150 }
151 case KVM_APIC_MODE_XAPIC_FLAT:
152 *cluster = map->xapic_flat_map;
153 *mask = dest_id & 0xff;
154 return true;
155 case KVM_APIC_MODE_XAPIC_CLUSTER:
Radim Krčmář444fdad2016-11-22 20:20:14 +0100156 *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
Radim Krčmáře45115b2016-07-12 22:09:19 +0200157 *mask = dest_id & 0xf;
158 return true;
159 default:
160 /* Not optimized. */
161 return false;
162 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300163}
164
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200165static void kvm_apic_map_free(struct rcu_head *rcu)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100166{
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200167 struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100168
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200169 kvfree(map);
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100170}
171
Paolo Bonzini44d52712020-06-22 16:37:42 +0200172/*
173 * CLEAN -> DIRTY and UPDATE_IN_PROGRESS -> DIRTY changes happen without a lock.
174 *
175 * DIRTY -> UPDATE_IN_PROGRESS and UPDATE_IN_PROGRESS -> CLEAN happen with
176 * apic_map_lock_held.
177 */
178enum {
179 CLEAN,
180 UPDATE_IN_PROGRESS,
181 DIRTY
182};
183
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800184void kvm_recalculate_apic_map(struct kvm *kvm)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300185{
186 struct kvm_apic_map *new, *old = NULL;
187 struct kvm_vcpu *vcpu;
188 int i;
Radim Krčmář6e500432016-12-15 18:06:46 +0100189 u32 max_id = 255; /* enough space for any xAPIC ID */
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300190
Paolo Bonzini44d52712020-06-22 16:37:42 +0200191 /* Read kvm->arch.apic_map_dirty before kvm->arch.apic_map. */
192 if (atomic_read_acquire(&kvm->arch.apic_map_dirty) == CLEAN)
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800193 return;
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800194
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300195 mutex_lock(&kvm->arch.apic_map_lock);
Paolo Bonzini44d52712020-06-22 16:37:42 +0200196 /*
197 * Read kvm->arch.apic_map_dirty before kvm->arch.apic_map
198 * (if clean) or the APIC registers (if dirty).
199 */
200 if (atomic_cmpxchg_acquire(&kvm->arch.apic_map_dirty,
201 DIRTY, UPDATE_IN_PROGRESS) == CLEAN) {
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800202 /* Someone else has updated the map. */
203 mutex_unlock(&kvm->arch.apic_map_lock);
204 return;
205 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300206
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200207 kvm_for_each_vcpu(i, vcpu, kvm)
208 if (kvm_apic_present(vcpu))
Radim Krčmář6e500432016-12-15 18:06:46 +0100209 max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200210
Michal Hockoa7c3e902017-05-08 15:57:09 -0700211 new = kvzalloc(sizeof(struct kvm_apic_map) +
Ben Gardon254272c2019-02-11 11:02:50 -0800212 sizeof(struct kvm_lapic *) * ((u64)max_id + 1),
213 GFP_KERNEL_ACCOUNT);
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200214
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300215 if (!new)
216 goto out;
217
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200218 new->max_apic_id = max_id;
219
Nadav Amit173beed2014-11-02 11:54:54 +0200220 kvm_for_each_vcpu(i, vcpu, kvm) {
221 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmáře45115b2016-07-12 22:09:19 +0200222 struct kvm_lapic **cluster;
223 u16 mask;
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100224 u32 ldr;
225 u8 xapic_id;
226 u32 x2apic_id;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300227
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100228 if (!kvm_apic_present(vcpu))
229 continue;
230
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100231 xapic_id = kvm_xapic_id(apic);
232 x2apic_id = kvm_x2apic_id(apic);
233
234 /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
235 if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
236 x2apic_id <= new->max_apic_id)
237 new->phys_map[x2apic_id] = apic;
238 /*
239 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
240 * prevent them from masking VCPUs with APIC ID <= 0xff.
241 */
242 if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
243 new->phys_map[xapic_id] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100244
Radim Krcmarb14c8762019-08-13 23:37:37 -0400245 if (!kvm_apic_sw_enabled(apic))
246 continue;
247
Radim Krčmář6e500432016-12-15 18:06:46 +0100248 ldr = kvm_lapic_get_reg(apic, APIC_LDR);
249
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100250 if (apic_x2apic_mode(apic)) {
251 new->mode |= KVM_APIC_MODE_X2APIC;
252 } else if (ldr) {
253 ldr = GET_APIC_LOGICAL_ID(ldr);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500254 if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100255 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
256 else
257 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
258 }
259
Radim Krčmáře45115b2016-07-12 22:09:19 +0200260 if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
Radim Krčmář3548a252015-02-12 19:41:33 +0100261 continue;
262
Radim Krčmáře45115b2016-07-12 22:09:19 +0200263 if (mask)
264 cluster[ffs(mask) - 1] = apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300265 }
266out:
267 old = rcu_dereference_protected(kvm->arch.apic_map,
268 lockdep_is_held(&kvm->arch.apic_map_lock));
269 rcu_assign_pointer(kvm->arch.apic_map, new);
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800270 /*
Paolo Bonzini44d52712020-06-22 16:37:42 +0200271 * Write kvm->arch.apic_map before clearing apic->apic_map_dirty.
272 * If another update has come in, leave it DIRTY.
Wanpeng Li4abaffc2020-02-26 10:41:02 +0800273 */
Paolo Bonzini44d52712020-06-22 16:37:42 +0200274 atomic_cmpxchg_release(&kvm->arch.apic_map_dirty,
275 UPDATE_IN_PROGRESS, CLEAN);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300276 mutex_unlock(&kvm->arch.apic_map_lock);
277
278 if (old)
Radim Krčmářaf1bae52016-07-12 22:09:30 +0200279 call_rcu(&old->rcu, kvm_apic_map_free);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800280
Steve Rutherfordb053b2a2015-07-29 23:32:35 -0700281 kvm_make_scan_ioapic_request(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300282}
283
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300284static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
285{
Radim Krčmáře4627552014-10-30 15:06:45 +0100286 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300287
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500288 kvm_lapic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100289
290 if (enabled != apic->sw_enabled) {
291 apic->sw_enabled = enabled;
Peng Haoeb1ff0a2018-12-04 17:42:50 +0800292 if (enabled)
Cun Li6e4e3b42021-01-11 23:24:35 +0800293 static_branch_slow_dec_deferred(&apic_sw_disabled);
Peng Haoeb1ff0a2018-12-04 17:42:50 +0800294 else
Cun Li6e4e3b42021-01-11 23:24:35 +0800295 static_branch_inc(&apic_sw_disabled.key);
Radim Krcmarb14c8762019-08-13 23:37:37 -0400296
Paolo Bonzini44d52712020-06-22 16:37:42 +0200297 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300298 }
299}
300
Radim Krčmářa92e2542016-07-12 22:09:22 +0200301static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300302{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500303 kvm_lapic_set_reg(apic, APIC_ID, id << 24);
Paolo Bonzini44d52712020-06-22 16:37:42 +0200304 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300305}
306
307static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
308{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500309 kvm_lapic_set_reg(apic, APIC_LDR, id);
Paolo Bonzini44d52712020-06-22 16:37:42 +0200310 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300311}
312
Wanpeng Liae6f2492020-08-19 16:55:26 +0800313static inline void kvm_apic_set_dfr(struct kvm_lapic *apic, u32 val)
314{
315 kvm_lapic_set_reg(apic, APIC_DFR, val);
316 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
317}
318
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000319static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
320{
321 return ((id >> 4) << 16) | (1 << (id & 0xf));
322}
323
Radim Krčmářa92e2542016-07-12 22:09:22 +0200324static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
Radim Krčmář257b9a52015-05-22 18:45:11 +0200325{
Dr. David Alan Gilberte872fa92017-11-17 11:52:49 +0000326 u32 ldr = kvm_apic_calc_x2apic_ldr(id);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200327
Radim Krčmář6e500432016-12-15 18:06:46 +0100328 WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
329
Radim Krčmářa92e2542016-07-12 22:09:22 +0200330 kvm_lapic_set_reg(apic, APIC_ID, id);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500331 kvm_lapic_set_reg(apic, APIC_LDR, ldr);
Paolo Bonzini44d52712020-06-22 16:37:42 +0200332 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
Radim Krčmář257b9a52015-05-22 18:45:11 +0200333}
334
Eddie Dong97222cc2007-09-12 10:58:04 +0300335static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
336{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500337 return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300338}
339
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800340static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
341{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100342 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800343}
344
Eddie Dong97222cc2007-09-12 10:58:04 +0300345static inline int apic_lvtt_period(struct kvm_lapic *apic)
346{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100347 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800348}
349
350static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
351{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100352 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300353}
354
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200355static inline int apic_lvt_nmi_mode(u32 lvt_val)
356{
357 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
358}
359
Gleb Natapovfc61b802009-07-05 17:39:35 +0300360void kvm_apic_set_version(struct kvm_vcpu *vcpu)
361{
362 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapovfc61b802009-07-05 17:39:35 +0300363 u32 v = APIC_VERSION;
364
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100365 if (!lapic_in_kernel(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300366 return;
367
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100368 /*
369 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
370 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
371 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
372 * version first and level-triggered interrupts never get EOIed in
373 * IOAPIC.
374 */
Xiaoyao Li565b7822020-07-08 14:50:53 +0800375 if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC) &&
Vitaly Kuznetsov0bcc3fb2018-02-09 14:01:33 +0100376 !ioapic_in_kernel(vcpu->kvm))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300377 v |= APIC_LVR_DIRECTED_EOI;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500378 kvm_lapic_set_reg(apic, APIC_LVR, v);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300379}
380
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500381static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800382 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300383 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
384 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
385 LINT_MASK, LINT_MASK, /* LVT0-1 */
386 LVT_MASK /* LVTERR */
387};
388
389static int find_highest_vector(void *bitmap)
390{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900391 int vec;
392 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300393
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900394 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
395 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
396 reg = bitmap + REG_POS(vec);
397 if (*reg)
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100398 return __fls(*reg) + vec;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900399 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300400
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900401 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300402}
403
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300404static u8 count_vectors(void *bitmap)
405{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900406 int vec;
407 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300408 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900409
410 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
411 reg = bitmap + REG_POS(vec);
412 count += hweight32(*reg);
413 }
414
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300415 return count;
416}
417
Liran Alone7387b02017-12-24 18:12:54 +0200418bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
Yang Zhanga20ed542013-04-11 19:25:15 +0800419{
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100420 u32 i, vec;
Liran Alone7387b02017-12-24 18:12:54 +0200421 u32 pir_val, irr_val, prev_irr_val;
422 int max_updated_irr;
423
424 max_updated_irr = -1;
425 *max_irr = -1;
Yang Zhanga20ed542013-04-11 19:25:15 +0800426
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100427 for (i = vec = 0; i <= 7; i++, vec += 32) {
Paolo Bonziniad361092016-09-20 16:15:05 +0200428 pir_val = READ_ONCE(pir[i]);
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100429 irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
Paolo Bonziniad361092016-09-20 16:15:05 +0200430 if (pir_val) {
Liran Alone7387b02017-12-24 18:12:54 +0200431 prev_irr_val = irr_val;
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100432 irr_val |= xchg(&pir[i], 0);
433 *((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
Liran Alone7387b02017-12-24 18:12:54 +0200434 if (prev_irr_val != irr_val) {
435 max_updated_irr =
436 __fls(irr_val ^ prev_irr_val) + vec;
437 }
Paolo Bonziniad361092016-09-20 16:15:05 +0200438 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100439 if (irr_val)
Liran Alone7387b02017-12-24 18:12:54 +0200440 *max_irr = __fls(irr_val) + vec;
Yang Zhanga20ed542013-04-11 19:25:15 +0800441 }
Paolo Bonzini810e6de2016-12-19 13:05:46 +0100442
Liran Alone7387b02017-12-24 18:12:54 +0200443 return ((max_updated_irr != -1) &&
444 (max_updated_irr == *max_irr));
Yang Zhanga20ed542013-04-11 19:25:15 +0800445}
Wincy Van705699a2015-02-03 23:58:17 +0800446EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
447
Liran Alone7387b02017-12-24 18:12:54 +0200448bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
Wincy Van705699a2015-02-03 23:58:17 +0800449{
450 struct kvm_lapic *apic = vcpu->arch.apic;
451
Liran Alone7387b02017-12-24 18:12:54 +0200452 return __kvm_apic_update_irr(pir, apic->regs, max_irr);
Wincy Van705699a2015-02-03 23:58:17 +0800453}
Yang Zhanga20ed542013-04-11 19:25:15 +0800454EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
455
Gleb Natapov33e4c682009-06-11 11:06:51 +0300456static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300457{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300458 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300459}
460
461static inline int apic_find_highest_irr(struct kvm_lapic *apic)
462{
463 int result;
464
Yang Zhangc7c9c562013-01-25 10:18:51 +0800465 /*
466 * Note that irr_pending is just a hint. It will be always
467 * true with virtual interrupt delivery enabled.
468 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300469 if (!apic->irr_pending)
470 return -1;
471
472 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300473 ASSERT(result == -1 || result >= 16);
474
475 return result;
476}
477
Gleb Natapov33e4c682009-06-11 11:06:51 +0300478static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
479{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800480 struct kvm_vcpu *vcpu;
481
482 vcpu = apic->vcpu;
483
Andrey Smetanind62caab2015-11-10 15:36:33 +0300484 if (unlikely(vcpu->arch.apicv_active)) {
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100485 /* need to update RVI */
Wei Yangee171d22019-03-31 19:17:22 -0700486 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
Jason Baronb36464772021-01-14 22:27:56 -0500487 static_call(kvm_x86_hwapic_irr_update)(vcpu,
Paolo Bonzinib95234c2016-12-19 13:57:33 +0100488 apic_find_highest_irr(apic));
Nadav Amitf210f752014-11-16 23:49:07 +0200489 } else {
490 apic->irr_pending = false;
Wei Yangee171d22019-03-31 19:17:22 -0700491 kvm_lapic_clear_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200492 if (apic_search_irr(apic) != -1)
493 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800494 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300495}
496
Sean Christopherson25bb2cf2020-08-12 10:51:29 -0700497void kvm_apic_clear_irr(struct kvm_vcpu *vcpu, int vec)
498{
499 apic_clear_irr(vec, vcpu->arch.apic);
500}
501EXPORT_SYMBOL_GPL(kvm_apic_clear_irr);
502
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300503static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
504{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800505 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200506
Wanpeng Li56cc2402014-08-05 12:42:24 +0800507 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
508 return;
509
510 vcpu = apic->vcpu;
511
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300512 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800513 * With APIC virtualization enabled, all caching is disabled
514 * because the processor can modify ISR under the hood. Instead
515 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300516 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300517 if (unlikely(vcpu->arch.apicv_active))
Jason Baronb36464772021-01-14 22:27:56 -0500518 static_call(kvm_x86_hwapic_isr_update)(vcpu, vec);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800519 else {
520 ++apic->isr_count;
521 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
522 /*
523 * ISR (in service register) bit is set when injecting an interrupt.
524 * The highest vector is injected. Thus the latest bit set matches
525 * the highest bit in ISR.
526 */
527 apic->highest_isr_cache = vec;
528 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300529}
530
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200531static inline int apic_find_highest_isr(struct kvm_lapic *apic)
532{
533 int result;
534
535 /*
536 * Note that isr_count is always 1, and highest_isr_cache
537 * is always -1, with APIC virtualization enabled.
538 */
539 if (!apic->isr_count)
540 return -1;
541 if (likely(apic->highest_isr_cache != -1))
542 return apic->highest_isr_cache;
543
544 result = find_highest_vector(apic->regs + APIC_ISR);
545 ASSERT(result == -1 || result >= 16);
546
547 return result;
548}
549
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300550static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
551{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200552 struct kvm_vcpu *vcpu;
553 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
554 return;
555
556 vcpu = apic->vcpu;
557
558 /*
559 * We do get here for APIC virtualization enabled if the guest
560 * uses the Hyper-V APIC enlightenment. In this case we may need
561 * to trigger a new interrupt delivery by writing the SVI field;
562 * on the other hand isr_count and highest_isr_cache are unused
563 * and must be left alone.
564 */
Andrey Smetanind62caab2015-11-10 15:36:33 +0300565 if (unlikely(vcpu->arch.apicv_active))
Jason Baronb36464772021-01-14 22:27:56 -0500566 static_call(kvm_x86_hwapic_isr_update)(vcpu,
567 apic_find_highest_isr(apic));
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200568 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300569 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200570 BUG_ON(apic->isr_count < 0);
571 apic->highest_isr_cache = -1;
572 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300573}
574
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800575int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
576{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300577 /* This may race with setting of irr in __apic_accept_irq() and
578 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
579 * will cause vmexit immediately and the value will be recalculated
580 * on the next vmentry.
581 */
Paolo Bonzinif8543d62016-01-08 13:42:24 +0100582 return apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800583}
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100584EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800585
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200586static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800587 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100588 struct dest_map *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200589
Yang Zhangb4f22252013-04-11 19:21:37 +0800590int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100591 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300592{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800593 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800594
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200595 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800596 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300597}
598
Miaohe Lin1a686232019-11-09 17:46:49 +0800599static int __pv_send_ipi(unsigned long *ipi_bitmap, struct kvm_apic_map *map,
600 struct kvm_lapic_irq *irq, u32 min)
601{
602 int i, count = 0;
603 struct kvm_vcpu *vcpu;
604
605 if (min > map->max_apic_id)
606 return 0;
607
608 for_each_set_bit(i, ipi_bitmap,
609 min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
610 if (map->phys_map[min + i]) {
611 vcpu = map->phys_map[min + i]->vcpu;
612 count += kvm_apic_set_irq(vcpu, irq, NULL);
613 }
614 }
615
616 return count;
617}
618
Wanpeng Li4180bf12018-07-23 14:39:54 +0800619int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
Wanpeng Libdf7ffc2018-08-30 10:03:30 +0800620 unsigned long ipi_bitmap_high, u32 min,
Wanpeng Li4180bf12018-07-23 14:39:54 +0800621 unsigned long icr, int op_64_bit)
622{
Wanpeng Li4180bf12018-07-23 14:39:54 +0800623 struct kvm_apic_map *map;
Wanpeng Li4180bf12018-07-23 14:39:54 +0800624 struct kvm_lapic_irq irq = {0};
625 int cluster_size = op_64_bit ? 64 : 32;
Miaohe Lin1a686232019-11-09 17:46:49 +0800626 int count;
627
628 if (icr & (APIC_DEST_MASK | APIC_SHORT_MASK))
629 return -KVM_EINVAL;
Wanpeng Li4180bf12018-07-23 14:39:54 +0800630
631 irq.vector = icr & APIC_VECTOR_MASK;
632 irq.delivery_mode = icr & APIC_MODE_MASK;
633 irq.level = (icr & APIC_INT_ASSERT) != 0;
634 irq.trig_mode = icr & APIC_INT_LEVELTRIG;
635
Wanpeng Li4180bf12018-07-23 14:39:54 +0800636 rcu_read_lock();
637 map = rcu_dereference(kvm->arch.apic_map);
638
Miaohe Lin1a686232019-11-09 17:46:49 +0800639 count = -EOPNOTSUPP;
640 if (likely(map)) {
641 count = __pv_send_ipi(&ipi_bitmap_low, map, &irq, min);
642 min += cluster_size;
643 count += __pv_send_ipi(&ipi_bitmap_high, map, &irq, min);
Wanpeng Li38ab0122018-11-20 09:39:30 +0800644 }
645
Wanpeng Li4180bf12018-07-23 14:39:54 +0800646 rcu_read_unlock();
647 return count;
648}
649
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300650static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
651{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200652
653 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
654 sizeof(val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300655}
656
657static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
658{
Paolo Bonzini4e335d92017-05-02 16:20:18 +0200659
660 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
661 sizeof(*val));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300662}
663
664static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
665{
666 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
667}
668
669static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
670{
671 u8 val;
Miaohe Lin23520b22020-02-21 22:04:46 +0800672 if (pv_eoi_get_user(vcpu, &val) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800673 printk(KERN_WARNING "Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800674 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Miaohe Lin23520b22020-02-21 22:04:46 +0800675 return false;
676 }
Stephen Zhangde7860c82020-12-18 15:51:37 +0800677 return val & KVM_PV_EOI_ENABLED;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300678}
679
680static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
681{
682 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800683 printk(KERN_WARNING "Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800684 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300685 return;
686 }
687 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
688}
689
690static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
691{
692 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
Yi Wang0d888002019-07-06 01:08:48 +0800693 printk(KERN_WARNING "Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800694 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300695 return;
696 }
697 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
698}
699
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100700static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
701{
Paolo Bonzini3d927892016-12-19 13:29:03 +0100702 int highest_irr;
Liran Alonfa59cc02017-12-24 18:12:53 +0200703 if (apic->vcpu->arch.apicv_active)
Jason Baronb36464772021-01-14 22:27:56 -0500704 highest_irr = static_call(kvm_x86_sync_pir_to_irr)(apic->vcpu);
Paolo Bonzini76dfafd52016-12-19 17:17:11 +0100705 else
706 highest_irr = apic_find_highest_irr(apic);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100707 if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
708 return -1;
709 return highest_irr;
710}
711
712static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
Eddie Dong97222cc2007-09-12 10:58:04 +0300713{
Avi Kivity3842d132010-07-27 12:30:24 +0300714 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300715 int isr;
716
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500717 old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
718 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300719 isr = apic_find_highest_isr(apic);
720 isrv = (isr != -1) ? isr : 0;
721
722 if ((tpr & 0xf0) >= (isrv & 0xf0))
723 ppr = tpr & 0xff;
724 else
725 ppr = isrv & 0xf0;
726
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100727 *new_ppr = ppr;
728 if (old_ppr != ppr)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500729 kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100730
731 return ppr < old_ppr;
732}
733
734static void apic_update_ppr(struct kvm_lapic *apic)
735{
736 u32 ppr;
737
Paolo Bonzini26fbbee2016-12-18 13:54:58 +0100738 if (__apic_update_ppr(apic, &ppr) &&
739 apic_has_interrupt_for_ppr(apic, ppr) != -1)
Paolo Bonzinib3c045d2016-12-18 21:47:54 +0100740 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300741}
742
Paolo Bonzinieb90f342016-12-18 14:02:21 +0100743void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
744{
745 apic_update_ppr(vcpu->arch.apic);
746}
747EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
748
Eddie Dong97222cc2007-09-12 10:58:04 +0300749static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
750{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500751 kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300752 apic_update_ppr(apic);
753}
754
Radim Krčmář03d22492015-02-12 19:41:31 +0100755static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300756{
Radim Krčmářb4535b52016-12-15 18:06:47 +0100757 return mda == (apic_x2apic_mode(apic) ?
758 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300759}
760
Radim Krčmář03d22492015-02-12 19:41:31 +0100761static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300762{
Radim Krčmář03d22492015-02-12 19:41:31 +0100763 if (kvm_apic_broadcast(apic, mda))
764 return true;
765
766 if (apic_x2apic_mode(apic))
Radim Krčmář6e500432016-12-15 18:06:46 +0100767 return mda == kvm_x2apic_id(apic);
Radim Krčmář03d22492015-02-12 19:41:31 +0100768
Radim Krčmář5bd5db32016-12-15 18:06:48 +0100769 /*
770 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
771 * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and
772 * this allows unique addressing of VCPUs with APIC ID over 0xff.
773 * The 0xff condition is needed because writeable xAPIC ID.
774 */
775 if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
776 return true;
777
Radim Krčmářb4535b52016-12-15 18:06:47 +0100778 return mda == kvm_xapic_id(apic);
Nadav Amit394457a2014-10-03 00:30:52 +0300779}
780
Radim Krčmář52c233a2015-01-29 22:48:48 +0100781static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300782{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300783 u32 logical_id;
784
Nadav Amit394457a2014-10-03 00:30:52 +0300785 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100786 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300787
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500788 logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300789
Radim Krčmář9368b562015-01-29 22:48:49 +0100790 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100791 return ((logical_id >> 16) == (mda >> 16))
792 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100793
794 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Eddie Dong97222cc2007-09-12 10:58:04 +0300795
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500796 switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300797 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100798 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300799 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100800 return ((logical_id >> 4) == (mda >> 4))
801 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300802 default:
Radim Krčmář9368b562015-01-29 22:48:49 +0100803 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300804 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300805}
806
Radim Krčmářc5192652016-07-12 22:09:28 +0200807/* The KVM local APIC implementation has two quirks:
808 *
Radim Krčmářb4535b52016-12-15 18:06:47 +0100809 * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
810 * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
811 * KVM doesn't do that aliasing.
Radim Krčmářc5192652016-07-12 22:09:28 +0200812 *
813 * - in-kernel IOAPIC messages have to be delivered directly to
814 * x2APIC, because the kernel does not support interrupt remapping.
815 * In order to support broadcast without interrupt remapping, x2APIC
816 * rewrites the destination of non-IPI messages from APIC_BROADCAST
817 * to X2APIC_BROADCAST.
818 *
819 * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is
820 * important when userspace wants to use x2APIC-format MSIs, because
821 * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
Radim Krčmář03d22492015-02-12 19:41:31 +0100822 */
Radim Krčmářc5192652016-07-12 22:09:28 +0200823static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
824 struct kvm_lapic *source, struct kvm_lapic *target)
Radim Krčmář03d22492015-02-12 19:41:31 +0100825{
826 bool ipi = source != NULL;
Radim Krčmář03d22492015-02-12 19:41:31 +0100827
Radim Krčmářc5192652016-07-12 22:09:28 +0200828 if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
Radim Krčmářb4535b52016-12-15 18:06:47 +0100829 !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
Radim Krčmář03d22492015-02-12 19:41:31 +0100830 return X2APIC_BROADCAST;
831
Radim Krčmářb4535b52016-12-15 18:06:47 +0100832 return dest_id;
Radim Krčmář03d22492015-02-12 19:41:31 +0100833}
834
Radim Krčmář52c233a2015-01-29 22:48:48 +0100835bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Peter Xu5c69d5c2019-12-04 20:07:20 +0100836 int shorthand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300837{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800838 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmářc5192652016-07-12 22:09:28 +0200839 u32 mda = kvm_apic_mda(vcpu, dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300840
Zachary Amsdenbd371392010-06-14 11:42:15 -1000841 ASSERT(target);
Peter Xu5c69d5c2019-12-04 20:07:20 +0100842 switch (shorthand) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300843 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100844 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100845 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200846 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100847 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300848 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100849 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300850 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100851 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300852 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100853 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300854 default:
Radim Krčmář9368b562015-01-29 22:48:49 +0100855 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300856 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300857}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500858EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
Eddie Dong97222cc2007-09-12 10:58:04 +0300859
Feng Wu520040142016-01-25 16:53:33 +0800860int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
861 const unsigned long *bitmap, u32 bitmap_size)
862{
863 u32 mod;
864 int i, idx = -1;
865
866 mod = vector % dest_vcpus;
867
868 for (i = 0; i <= mod; i++) {
869 idx = find_next_bit(bitmap, bitmap_size, idx + 1);
870 BUG_ON(idx == bitmap_size);
871 }
872
873 return idx;
874}
875
Radim Krčmář4efd8052016-02-12 15:00:15 +0100876static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
877{
878 if (!kvm->arch.disabled_lapic_found) {
879 kvm->arch.disabled_lapic_found = true;
880 printk(KERN_INFO
881 "Disabled LAPIC found during irq injection\n");
882 }
883}
884
Radim Krčmářc5192652016-07-12 22:09:28 +0200885static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
886 struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
887{
888 if (kvm->arch.x2apic_broadcast_quirk_disabled) {
889 if ((irq->dest_id == APIC_BROADCAST &&
890 map->mode != KVM_APIC_MODE_X2APIC))
891 return true;
892 if (irq->dest_id == X2APIC_BROADCAST)
893 return true;
894 } else {
895 bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
896 if (irq->dest_id == (x2apic_ipi ?
897 X2APIC_BROADCAST : APIC_BROADCAST))
898 return true;
899 }
900
901 return false;
902}
903
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200904/* Return true if the interrupt can be handled by using *bitmap as index mask
905 * for valid destinations in *dst array.
906 * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
907 * Note: we may have zero kvm_lapic destinations when we return true, which
908 * means that the interrupt should be dropped. In this case, *bitmap would be
909 * zero and *dst undefined.
910 */
911static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
912 struct kvm_lapic **src, struct kvm_lapic_irq *irq,
913 struct kvm_apic_map *map, struct kvm_lapic ***dst,
914 unsigned long *bitmap)
915{
916 int i, lowest;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200917
918 if (irq->shorthand == APIC_DEST_SELF && src) {
919 *dst = src;
920 *bitmap = 1;
921 return true;
922 } else if (irq->shorthand)
923 return false;
924
Radim Krčmářc5192652016-07-12 22:09:28 +0200925 if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200926 return false;
927
928 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200929 if (irq->dest_id > map->max_apic_id) {
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200930 *bitmap = 0;
931 } else {
Paolo Bonzini1d487e92019-04-11 11:16:47 +0200932 u32 dest_id = array_index_nospec(irq->dest_id, map->max_apic_id + 1);
933 *dst = &map->phys_map[dest_id];
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200934 *bitmap = 1;
935 }
936 return true;
937 }
938
Radim Krčmáře45115b2016-07-12 22:09:19 +0200939 *bitmap = 0;
940 if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
941 (u16 *)bitmap))
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200942 return false;
943
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200944 if (!kvm_lowest_prio_delivery(irq))
945 return true;
946
947 if (!kvm_vector_hashing_enabled()) {
948 lowest = -1;
949 for_each_set_bit(i, bitmap, 16) {
950 if (!(*dst)[i])
951 continue;
952 if (lowest < 0)
953 lowest = i;
954 else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
955 (*dst)[lowest]->vcpu) < 0)
956 lowest = i;
957 }
958 } else {
959 if (!*bitmap)
960 return true;
961
962 lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
963 bitmap, 16);
964
965 if (!(*dst)[lowest]) {
966 kvm_apic_disabled_lapic_found(kvm);
967 *bitmap = 0;
968 return true;
969 }
970 }
971
972 *bitmap = (lowest >= 0) ? 1 << lowest : 0;
973
974 return true;
975}
976
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300977bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +0100978 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300979{
980 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200981 unsigned long bitmap;
982 struct kvm_lapic **dst = NULL;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300983 int i;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200984 bool ret;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300985
986 *r = -1;
987
988 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800989 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300990 return true;
991 }
992
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300993 rcu_read_lock();
994 map = rcu_dereference(kvm->arch.apic_map);
995
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200996 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
Paolo Bonzini0624fca2018-10-01 16:07:18 +0200997 if (ret) {
998 *r = 0;
Radim Krčmář64aa47b2016-07-12 22:09:18 +0200999 for_each_set_bit(i, &bitmap, 16) {
1000 if (!dst[i])
1001 continue;
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001002 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Radim Krčmář3548a252015-02-12 19:41:33 +01001003 }
Paolo Bonzini0624fca2018-10-01 16:07:18 +02001004 }
Radim Krčmář3548a252015-02-12 19:41:33 +01001005
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001006 rcu_read_unlock();
1007 return ret;
1008}
1009
Feng Wu6228a0d2016-01-25 16:53:34 +08001010/*
Miaohe Lin00116792019-12-11 14:26:23 +08001011 * This routine tries to handle interrupts in posted mode, here is how
Feng Wu6228a0d2016-01-25 16:53:34 +08001012 * it deals with different cases:
1013 * - For single-destination interrupts, handle it in posted mode
1014 * - Else if vector hashing is enabled and it is a lowest-priority
1015 * interrupt, handle it in posted mode and use the following mechanism
Miaohe Lin67b0ae42019-12-11 14:26:22 +08001016 * to find the destination vCPU.
Feng Wu6228a0d2016-01-25 16:53:34 +08001017 * 1. For lowest-priority interrupts, store all the possible
1018 * destination vCPUs in an array.
1019 * 2. Use "guest vector % max number of destination vCPUs" to find
1020 * the right destination vCPU in the array for the lowest-priority
1021 * interrupt.
1022 * - Otherwise, use remapped mode to inject the interrupt.
1023 */
Feng Wu8feb4a02015-09-18 22:29:47 +08001024bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
1025 struct kvm_vcpu **dest_vcpu)
1026{
1027 struct kvm_apic_map *map;
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001028 unsigned long bitmap;
1029 struct kvm_lapic **dst = NULL;
Feng Wu8feb4a02015-09-18 22:29:47 +08001030 bool ret = false;
Feng Wu8feb4a02015-09-18 22:29:47 +08001031
1032 if (irq->shorthand)
1033 return false;
1034
1035 rcu_read_lock();
1036 map = rcu_dereference(kvm->arch.apic_map);
1037
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001038 if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
1039 hweight16(bitmap) == 1) {
1040 unsigned long i = find_first_bit(&bitmap, 16);
Feng Wu8feb4a02015-09-18 22:29:47 +08001041
Radim Krčmář64aa47b2016-07-12 22:09:18 +02001042 if (dst[i]) {
1043 *dest_vcpu = dst[i]->vcpu;
1044 ret = true;
Feng Wu8feb4a02015-09-18 22:29:47 +08001045 }
Feng Wu8feb4a02015-09-18 22:29:47 +08001046 }
1047
Feng Wu8feb4a02015-09-18 22:29:47 +08001048 rcu_read_unlock();
1049 return ret;
1050}
1051
Eddie Dong97222cc2007-09-12 10:58:04 +03001052/*
1053 * Add a pending IRQ into lapic.
1054 * Return 1 if successfully added and 0 if discarded.
1055 */
1056static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +08001057 int vector, int level, int trig_mode,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +01001058 struct dest_map *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +03001059{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001060 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +03001061 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +03001062
Paolo Bonzinia183b632014-09-11 11:51:02 +02001063 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
1064 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +03001065 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001066 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +02001067 vcpu->arch.apic_arb_prio++;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001068 fallthrough;
Gleb Natapove1035712009-03-05 16:34:59 +02001069 case APIC_DM_FIXED:
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001070 if (unlikely(trig_mode && !level))
1071 break;
1072
Eddie Dong97222cc2007-09-12 10:58:04 +03001073 /* FIXME add logic for vcpu on reset */
1074 if (unlikely(!apic_enabled(apic)))
1075 break;
1076
Jan Kiszka11f5cc02013-07-25 09:58:45 +02001077 result = 1;
1078
Joerg Roedel9daa5002016-02-29 16:04:44 +01001079 if (dest_map) {
Joerg Roedel9e4aabe2016-02-29 16:04:43 +01001080 __set_bit(vcpu->vcpu_id, dest_map->map);
Joerg Roedel9daa5002016-02-29 16:04:44 +01001081 dest_map->vectors[vcpu->vcpu_id] = vector;
1082 }
Avi Kivitya5d36f82009-12-29 12:42:16 +02001083
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001084 if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
1085 if (trig_mode)
Wei Yangee171d22019-03-31 19:17:22 -07001086 kvm_lapic_set_vector(vector,
1087 apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001088 else
Wei Yangee171d22019-03-31 19:17:22 -07001089 kvm_lapic_clear_vector(vector,
1090 apic->regs + APIC_TMR);
Paolo Bonzinibdaffe12015-07-29 15:03:06 +02001091 }
1092
Jason Baronb36464772021-01-14 22:27:56 -05001093 if (static_call(kvm_x86_deliver_posted_interrupt)(vcpu, vector)) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001094 kvm_lapic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +08001095 kvm_make_request(KVM_REQ_EVENT, vcpu);
1096 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001097 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001098 break;
1099
1100 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +05301101 result = 1;
1102 vcpu->arch.pv.pv_unhalted = 1;
1103 kvm_make_request(KVM_REQ_EVENT, vcpu);
1104 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001105 break;
1106
1107 case APIC_DM_SMI:
Paolo Bonzini64d60672015-05-07 11:36:11 +02001108 result = 1;
1109 kvm_make_request(KVM_REQ_SMI, vcpu);
1110 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001111 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001112
Eddie Dong97222cc2007-09-12 10:58:04 +03001113 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001114 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +08001115 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +02001116 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001117 break;
1118
1119 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +01001120 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +02001121 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +01001122 /* assumes that there are only KVM_APIC_INIT/SIPI */
1123 apic->pending_events = (1UL << KVM_APIC_INIT);
Avi Kivity3842d132010-07-27 12:30:24 +03001124 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001125 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +03001126 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001127 break;
1128
1129 case APIC_DM_STARTUP:
Jan Kiszka66450a22013-03-13 12:42:34 +01001130 result = 1;
1131 apic->sipi_vector = vector;
1132 /* make sure sipi_vector is visible for the receiver */
1133 smp_wmb();
1134 set_bit(KVM_APIC_SIPI, &apic->pending_events);
1135 kvm_make_request(KVM_REQ_EVENT, vcpu);
1136 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001137 break;
1138
Jan Kiszka23930f92008-09-26 09:30:52 +02001139 case APIC_DM_EXTINT:
1140 /*
1141 * Should only be called by kvm_apic_local_deliver() with LVT0,
1142 * before NMI watchdog was enabled. Already handled by
1143 * kvm_apic_accept_pic_intr().
1144 */
1145 break;
1146
Eddie Dong97222cc2007-09-12 10:58:04 +03001147 default:
1148 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1149 delivery_mode);
1150 break;
1151 }
1152 return result;
1153}
1154
Nitesh Narayan Lal7ee30bc2019-11-07 07:53:43 -05001155/*
1156 * This routine identifies the destination vcpus mask meant to receive the
1157 * IOAPIC interrupts. It either uses kvm_apic_map_get_dest_lapic() to find
1158 * out the destination vcpus array and set the bitmap or it traverses to
1159 * each available vcpu to identify the same.
1160 */
1161void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
1162 unsigned long *vcpu_bitmap)
1163{
1164 struct kvm_lapic **dest_vcpu = NULL;
1165 struct kvm_lapic *src = NULL;
1166 struct kvm_apic_map *map;
1167 struct kvm_vcpu *vcpu;
1168 unsigned long bitmap;
1169 int i, vcpu_idx;
1170 bool ret;
1171
1172 rcu_read_lock();
1173 map = rcu_dereference(kvm->arch.apic_map);
1174
1175 ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dest_vcpu,
1176 &bitmap);
1177 if (ret) {
1178 for_each_set_bit(i, &bitmap, 16) {
1179 if (!dest_vcpu[i])
1180 continue;
1181 vcpu_idx = dest_vcpu[i]->vcpu->vcpu_idx;
1182 __set_bit(vcpu_idx, vcpu_bitmap);
1183 }
1184 } else {
1185 kvm_for_each_vcpu(i, vcpu, kvm) {
1186 if (!kvm_apic_present(vcpu))
1187 continue;
1188 if (!kvm_apic_match_dest(vcpu, NULL,
Peter Xub4b29632019-12-04 20:07:16 +01001189 irq->shorthand,
Nitesh Narayan Lal7ee30bc2019-11-07 07:53:43 -05001190 irq->dest_id,
1191 irq->dest_mode))
1192 continue;
1193 __set_bit(i, vcpu_bitmap);
1194 }
1195 }
1196 rcu_read_unlock();
1197}
1198
Gleb Natapove1035712009-03-05 16:34:59 +02001199int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +03001200{
Gleb Natapove1035712009-03-05 16:34:59 +02001201 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +08001202}
1203
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001204static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1205{
Andrey Smetanin63086302015-11-10 15:36:32 +03001206 return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001207}
1208
Yang Zhangc7c9c562013-01-25 10:18:51 +08001209static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1210{
Steve Rutherford7543a632015-07-29 23:21:41 -07001211 int trigger_mode;
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02001212
Steve Rutherford7543a632015-07-29 23:21:41 -07001213 /* Eoi the ioapic only if the ioapic doesn't own the vector. */
1214 if (!kvm_ioapic_handles_vector(apic, vector))
1215 return;
1216
1217 /* Request a KVM exit to inform the userspace IOAPIC. */
1218 if (irqchip_split(apic->vcpu->kvm)) {
1219 apic->vcpu->arch.pending_ioapic_eoi = vector;
1220 kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1221 return;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001222 }
Steve Rutherford7543a632015-07-29 23:21:41 -07001223
1224 if (apic_test_vector(vector, apic->regs + APIC_TMR))
1225 trigger_mode = IOAPIC_LEVEL_TRIG;
1226 else
1227 trigger_mode = IOAPIC_EDGE_TRIG;
1228
1229 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +08001230}
1231
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001232static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001233{
1234 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001235
1236 trace_kvm_eoi(apic, vector);
1237
Eddie Dong97222cc2007-09-12 10:58:04 +03001238 /*
1239 * Not every write EOI will has corresponding ISR,
1240 * one example is when Kernel check timer on setup_IO_APIC
1241 */
1242 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001243 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001244
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001245 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001246 apic_update_ppr(apic);
1247
Vitaly Kuznetsovf2bc14b2021-01-26 14:48:12 +01001248 if (to_hv_vcpu(apic->vcpu) &&
1249 test_bit(vector, to_hv_synic(apic->vcpu)->vec_bitmap))
Andrey Smetanin5c9194122015-11-10 15:36:34 +03001250 kvm_hv_synic_send_eoi(apic->vcpu, vector);
1251
Yang Zhangc7c9c562013-01-25 10:18:51 +08001252 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +03001253 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001254 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +03001255}
1256
Yang Zhangc7c9c562013-01-25 10:18:51 +08001257/*
1258 * this interface assumes a trap-like exit, which has already finished
1259 * desired side effect including vISR and vPPR update.
1260 */
1261void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1262{
1263 struct kvm_lapic *apic = vcpu->arch.apic;
1264
1265 trace_kvm_eoi(apic, vector);
1266
1267 kvm_ioapic_send_eoi(apic, vector);
1268 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1269}
1270EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1271
Wanpeng Lid5361672020-03-26 10:20:02 +08001272void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high)
Eddie Dong97222cc2007-09-12 10:58:04 +03001273{
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001274 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +03001275
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001276 irq.vector = icr_low & APIC_VECTOR_MASK;
1277 irq.delivery_mode = icr_low & APIC_MODE_MASK;
1278 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +02001279 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +02001280 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1281 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -06001282 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001283 if (apic_x2apic_mode(apic))
1284 irq.dest_id = icr_high;
1285 else
1286 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +03001287
Gleb Natapov1000ff82009-07-07 16:00:57 +03001288 trace_kvm_apic_ipi(icr_low, irq.dest_id);
1289
Yang Zhangb4f22252013-04-11 19:21:37 +08001290 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03001291}
1292
1293static u32 apic_get_tmcct(struct kvm_lapic *apic)
1294{
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001295 ktime_t remaining, now;
Marcelo Tosattib682b812009-02-10 20:41:41 -02001296 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001297 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +03001298
1299 ASSERT(apic != NULL);
1300
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001301 /* if initial count is 0, current count should also be 0 */
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001302 if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
Andy Honigb963a222013-11-19 14:12:18 -08001303 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +02001304 return 0;
1305
Paolo Bonzini55878592016-10-25 15:23:49 +02001306 now = ktime_get();
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001307 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
Marcelo Tosattib682b812009-02-10 20:41:41 -02001308 if (ktime_to_ns(remaining) < 0)
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01001309 remaining = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001310
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001311 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1312 tmcct = div64_u64(ns,
1313 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +03001314
1315 return tmcct;
1316}
1317
Avi Kivityb209749f2007-10-22 16:50:39 +02001318static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1319{
1320 struct kvm_vcpu *vcpu = apic->vcpu;
1321 struct kvm_run *run = vcpu->run;
1322
Avi Kivitya8eeb042010-05-10 12:34:53 +03001323 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001324 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +02001325 run->tpr_access.is_write = write;
1326}
1327
1328static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1329{
1330 if (apic->vcpu->arch.tpr_access_reporting)
1331 __report_tpr_access(apic, write);
1332}
1333
Eddie Dong97222cc2007-09-12 10:58:04 +03001334static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1335{
1336 u32 val = 0;
1337
1338 if (offset >= LAPIC_MMIO_LENGTH)
1339 return 0;
1340
1341 switch (offset) {
1342 case APIC_ARBPRI:
Eddie Dong97222cc2007-09-12 10:58:04 +03001343 break;
1344
1345 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001346 if (apic_lvtt_tscdeadline(apic))
1347 return 0;
1348
Eddie Dong97222cc2007-09-12 10:58:04 +03001349 val = apic_get_tmcct(apic);
1350 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001351 case APIC_PROCPRI:
1352 apic_update_ppr(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001353 val = kvm_lapic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001354 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001355 case APIC_TASKPRI:
1356 report_tpr_access(apic, false);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001357 fallthrough;
Eddie Dong97222cc2007-09-12 10:58:04 +03001358 default:
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001359 val = kvm_lapic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001360 break;
1361 }
1362
1363 return val;
1364}
1365
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001366static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1367{
1368 return container_of(dev, struct kvm_lapic, dev);
1369}
1370
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001371#define APIC_REG_MASK(reg) (1ull << ((reg) >> 4))
1372#define APIC_REGS_MASK(first, count) \
1373 (APIC_REG_MASK(first) * ((1ull << (count)) - 1))
1374
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001375int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001376 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001377{
Eddie Dong97222cc2007-09-12 10:58:04 +03001378 unsigned char alignment = offset & 0xf;
1379 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001380 /* this bitmask has a bit cleared for each reserved register */
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001381 u64 valid_reg_mask =
1382 APIC_REG_MASK(APIC_ID) |
1383 APIC_REG_MASK(APIC_LVR) |
1384 APIC_REG_MASK(APIC_TASKPRI) |
1385 APIC_REG_MASK(APIC_PROCPRI) |
1386 APIC_REG_MASK(APIC_LDR) |
1387 APIC_REG_MASK(APIC_DFR) |
1388 APIC_REG_MASK(APIC_SPIV) |
1389 APIC_REGS_MASK(APIC_ISR, APIC_ISR_NR) |
1390 APIC_REGS_MASK(APIC_TMR, APIC_ISR_NR) |
1391 APIC_REGS_MASK(APIC_IRR, APIC_ISR_NR) |
1392 APIC_REG_MASK(APIC_ESR) |
1393 APIC_REG_MASK(APIC_ICR) |
1394 APIC_REG_MASK(APIC_ICR2) |
1395 APIC_REG_MASK(APIC_LVTT) |
1396 APIC_REG_MASK(APIC_LVTTHMR) |
1397 APIC_REG_MASK(APIC_LVTPC) |
1398 APIC_REG_MASK(APIC_LVT0) |
1399 APIC_REG_MASK(APIC_LVT1) |
1400 APIC_REG_MASK(APIC_LVTERR) |
1401 APIC_REG_MASK(APIC_TMICT) |
1402 APIC_REG_MASK(APIC_TMCCT) |
1403 APIC_REG_MASK(APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001404
Paolo Bonzini01402cf2019-07-05 14:57:58 +02001405 /* ARBPRI is not valid on x2APIC */
1406 if (!apic_x2apic_mode(apic))
1407 valid_reg_mask |= APIC_REG_MASK(APIC_ARBPRI);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001408
Yi Wang0d888002019-07-06 01:08:48 +08001409 if (offset > 0x3f0 || !(valid_reg_mask & APIC_REG_MASK(offset)))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001410 return 1;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001411
Eddie Dong97222cc2007-09-12 10:58:04 +03001412 result = __apic_read(apic, offset & ~0xf);
1413
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001414 trace_kvm_apic_read(offset, result);
1415
Eddie Dong97222cc2007-09-12 10:58:04 +03001416 switch (len) {
1417 case 1:
1418 case 2:
1419 case 4:
1420 memcpy(data, (char *)&result + alignment, len);
1421 break;
1422 default:
1423 printk(KERN_ERR "Local APIC read with len = %x, "
1424 "should be 1,2, or 4 instead\n", len);
1425 break;
1426 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001427 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001428}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001429EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
Eddie Dong97222cc2007-09-12 10:58:04 +03001430
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001431static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1432{
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02001433 return addr >= apic->base_address &&
1434 addr < apic->base_address + LAPIC_MMIO_LENGTH;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001435}
1436
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001437static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001438 gpa_t address, int len, void *data)
1439{
1440 struct kvm_lapic *apic = to_lapic(this);
1441 u32 offset = address - apic->base_address;
1442
1443 if (!apic_mmio_in_range(apic, address))
1444 return -EOPNOTSUPP;
1445
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02001446 if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
1447 if (!kvm_check_has_quirk(vcpu->kvm,
1448 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
1449 return -EOPNOTSUPP;
1450
1451 memset(data, 0xff, len);
1452 return 0;
1453 }
1454
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001455 kvm_lapic_reg_read(apic, offset, len, data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001456
1457 return 0;
1458}
1459
Eddie Dong97222cc2007-09-12 10:58:04 +03001460static void update_divide_count(struct kvm_lapic *apic)
1461{
1462 u32 tmp1, tmp2, tdcr;
1463
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001464 tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001465 tmp1 = tdcr & 0xf;
1466 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001467 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001468}
1469
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001470static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
1471{
1472 /*
1473 * Do not allow the guest to program periodic timers with small
1474 * interval, since the hrtimers are not throttled by the host
1475 * scheduler.
1476 */
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001477 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001478 s64 min_period = min_timer_period_us * 1000LL;
1479
1480 if (apic->lapic_timer.period < min_period) {
1481 pr_info_ratelimited(
1482 "kvm: vcpu %i: requested %lld ns "
1483 "lapic timer period limited to %lld ns\n",
1484 apic->vcpu->vcpu_id,
1485 apic->lapic_timer.period, min_period);
1486 apic->lapic_timer.period = min_period;
1487 }
1488 }
1489}
1490
Wanpeng Li94be4b82020-03-24 14:32:10 +08001491static void cancel_hv_timer(struct kvm_lapic *apic);
1492
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001493static void apic_update_lvtt(struct kvm_lapic *apic)
1494{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001495 u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001496 apic->lapic_timer.timer_mode_mask;
1497
1498 if (apic->lapic_timer.timer_mode != timer_mode) {
Wanpeng Lic69518c2017-10-05 03:53:51 -07001499 if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001500 APIC_LVT_TIMER_TSCDEADLINE)) {
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001501 hrtimer_cancel(&apic->lapic_timer.timer);
Wanpeng Li94be4b82020-03-24 14:32:10 +08001502 preempt_disable();
1503 if (apic->lapic_timer.hv_timer_in_use)
1504 cancel_hv_timer(apic);
1505 preempt_enable();
Radim Krčmář44275932017-10-06 19:25:55 +02001506 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
1507 apic->lapic_timer.period = 0;
1508 apic->lapic_timer.tscdeadline = 0;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001509 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001510 apic->lapic_timer.timer_mode = timer_mode;
Wanpeng Lidedf9c52017-10-05 18:54:25 -07001511 limit_periodic_timer_frequency(apic);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02001512 }
1513}
1514
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001515/*
1516 * On APICv, this test will cause a busy wait
1517 * during a higher-priority task.
1518 */
1519
1520static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1521{
1522 struct kvm_lapic *apic = vcpu->arch.apic;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05001523 u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001524
1525 if (kvm_apic_hw_enabled(apic)) {
1526 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001527 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001528
Andrey Smetanind62caab2015-11-10 15:36:33 +03001529 if (vcpu->arch.apicv_active)
Marcelo Tosattif9339862015-02-02 15:26:08 -02001530 bitmap = apic->regs + APIC_IRR;
1531
1532 if (apic_test_vector(vec, bitmap))
1533 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001534 }
1535 return false;
1536}
1537
Sean Christophersonb6aa57c2019-04-17 10:15:34 -07001538static inline void __wait_lapic_expire(struct kvm_vcpu *vcpu, u64 guest_cycles)
1539{
1540 u64 timer_advance_ns = vcpu->arch.apic->lapic_timer.timer_advance_ns;
1541
1542 /*
1543 * If the guest TSC is running at a different ratio than the host, then
1544 * convert the delay to nanoseconds to achieve an accurate delay. Note
1545 * that __delay() uses delay_tsc whenever the hardware has TSC, thus
1546 * always for VMX enabled hardware.
1547 */
1548 if (vcpu->arch.tsc_scaling_ratio == kvm_default_tsc_scaling_ratio) {
1549 __delay(min(guest_cycles,
1550 nsec_to_cycles(vcpu, timer_advance_ns)));
1551 } else {
1552 u64 delay_ns = guest_cycles * 1000000ULL;
1553 do_div(delay_ns, vcpu->arch.virtual_tsc_khz);
1554 ndelay(min_t(u32, delay_ns, timer_advance_ns));
1555 }
1556}
1557
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001558static inline void adjust_lapic_timer_advance(struct kvm_vcpu *vcpu,
Wanpeng Liec0671d2019-05-20 16:18:08 +08001559 s64 advance_expire_delta)
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001560{
1561 struct kvm_lapic *apic = vcpu->arch.apic;
Sean Christopherson39497d72019-04-17 10:15:32 -07001562 u32 timer_advance_ns = apic->lapic_timer.timer_advance_ns;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001563 u64 ns;
1564
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001565 /* Do not adjust for tiny fluctuations or large random spikes. */
1566 if (abs(advance_expire_delta) > LAPIC_TIMER_ADVANCE_ADJUST_MAX ||
1567 abs(advance_expire_delta) < LAPIC_TIMER_ADVANCE_ADJUST_MIN)
1568 return;
1569
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001570 /* too early */
Wanpeng Liec0671d2019-05-20 16:18:08 +08001571 if (advance_expire_delta < 0) {
1572 ns = -advance_expire_delta * 1000000ULL;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001573 do_div(ns, vcpu->arch.virtual_tsc_khz);
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001574 timer_advance_ns -= ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001575 } else {
1576 /* too late */
Wanpeng Liec0671d2019-05-20 16:18:08 +08001577 ns = advance_expire_delta * 1000000ULL;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001578 do_div(ns, vcpu->arch.virtual_tsc_khz);
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001579 timer_advance_ns += ns/LAPIC_TIMER_ADVANCE_ADJUST_STEP;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001580 }
1581
Wanpeng Lia0f00372019-09-26 08:54:03 +08001582 if (unlikely(timer_advance_ns > LAPIC_TIMER_ADVANCE_NS_MAX))
1583 timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001584 apic->lapic_timer.timer_advance_ns = timer_advance_ns;
1585}
1586
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001587static void __kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
Wanpeng Li84ea3ac2019-05-20 16:18:05 +08001588{
1589 struct kvm_lapic *apic = vcpu->arch.apic;
1590 u64 guest_tsc, tsc_deadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001591
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001592 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1593 apic->lapic_timer.expired_tscdeadline = 0;
Haozhong Zhang4ba76532015-10-20 15:39:07 +08001594 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Wanpeng Liec0671d2019-05-20 16:18:08 +08001595 apic->lapic_timer.advance_expire_delta = guest_tsc - tsc_deadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001596
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001597 if (guest_tsc < tsc_deadline)
Sean Christophersonb6aa57c2019-04-17 10:15:34 -07001598 __wait_lapic_expire(vcpu, tsc_deadline - guest_tsc);
Wanpeng Li3b8a5df2018-10-09 09:02:08 +08001599
Wanpeng Lid0f5a862019-09-17 16:16:26 +08001600 if (lapic_timer_advance_dynamic)
Wanpeng Liec0671d2019-05-20 16:18:08 +08001601 adjust_lapic_timer_advance(vcpu, apic->lapic_timer.advance_expire_delta);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001602}
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001603
1604void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu)
1605{
Wanpeng Li010fd372020-09-10 17:50:41 +08001606 if (lapic_in_kernel(vcpu) &&
1607 vcpu->arch.apic->lapic_timer.expired_tscdeadline &&
1608 vcpu->arch.apic->lapic_timer.timer_advance_ns &&
1609 lapic_timer_int_injected(vcpu))
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001610 __kvm_wait_lapic_expire(vcpu);
1611}
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08001612EXPORT_SYMBOL_GPL(kvm_wait_lapic_expire);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001613
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001614static void kvm_apic_inject_pending_timer_irqs(struct kvm_lapic *apic)
1615{
1616 struct kvm_timer *ktimer = &apic->lapic_timer;
1617
1618 kvm_apic_local_deliver(apic, APIC_LVTT);
Haiwei Li17ac43a2020-01-16 16:50:21 +08001619 if (apic_lvtt_tscdeadline(apic)) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001620 ktimer->tscdeadline = 0;
Haiwei Li17ac43a2020-01-16 16:50:21 +08001621 } else if (apic_lvtt_oneshot(apic)) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001622 ktimer->tscdeadline = 0;
1623 ktimer->target_expiration = 0;
1624 }
1625}
1626
Wanpeng Liae95f562020-04-28 14:23:28 +08001627static void apic_timer_expired(struct kvm_lapic *apic, bool from_timer_fn)
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001628{
1629 struct kvm_vcpu *vcpu = apic->vcpu;
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001630 struct kvm_timer *ktimer = &apic->lapic_timer;
1631
1632 if (atomic_read(&apic->lapic_timer.pending))
1633 return;
1634
1635 if (apic_lvtt_tscdeadline(apic) || ktimer->hv_timer_in_use)
1636 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1637
Wanpeng Liae95f562020-04-28 14:23:28 +08001638 if (!from_timer_fn && vcpu->arch.apicv_active) {
1639 WARN_ON(kvm_get_running_vcpu() != vcpu);
1640 kvm_apic_inject_pending_timer_irqs(apic);
1641 return;
1642 }
1643
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001644 if (kvm_use_posted_timer_interrupt(apic->vcpu)) {
Sean Christophersonbeda4302021-03-04 18:18:08 -08001645 /*
1646 * Ensure the guest's timer has truly expired before posting an
1647 * interrupt. Open code the relevant checks to avoid querying
1648 * lapic_timer_int_injected(), which will be false since the
1649 * interrupt isn't yet injected. Waiting until after injecting
1650 * is not an option since that won't help a posted interrupt.
1651 */
1652 if (vcpu->arch.apic->lapic_timer.expired_tscdeadline &&
1653 vcpu->arch.apic->lapic_timer.timer_advance_ns)
1654 __kvm_wait_lapic_expire(vcpu);
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001655 kvm_apic_inject_pending_timer_irqs(apic);
1656 return;
1657 }
1658
1659 atomic_inc(&apic->lapic_timer.pending);
Wanpeng Li68ca76632020-09-10 17:50:40 +08001660 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1661 if (from_timer_fn)
1662 kvm_vcpu_kick(vcpu);
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08001663}
1664
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001665static void start_sw_tscdeadline(struct kvm_lapic *apic)
1666{
Sean Christopherson39497d72019-04-17 10:15:32 -07001667 struct kvm_timer *ktimer = &apic->lapic_timer;
1668 u64 guest_tsc, tscdeadline = ktimer->tscdeadline;
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001669 u64 ns = 0;
1670 ktime_t expire;
1671 struct kvm_vcpu *vcpu = apic->vcpu;
1672 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1673 unsigned long flags;
1674 ktime_t now;
1675
1676 if (unlikely(!tscdeadline || !this_tsc_khz))
1677 return;
1678
1679 local_irq_save(flags);
1680
Paolo Bonzini55878592016-10-25 15:23:49 +02001681 now = ktime_get();
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001682 guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
Liran Alonc09d65d2019-04-16 20:36:34 +03001683
1684 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1685 do_div(ns, this_tsc_khz);
1686
1687 if (likely(tscdeadline > guest_tsc) &&
Sean Christopherson39497d72019-04-17 10:15:32 -07001688 likely(ns > apic->lapic_timer.timer_advance_ns)) {
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001689 expire = ktime_add_ns(now, ns);
Sean Christopherson39497d72019-04-17 10:15:32 -07001690 expire = ktime_sub_ns(expire, ktimer->timer_advance_ns);
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02001691 hrtimer_start(&ktimer->timer, expire, HRTIMER_MODE_ABS_HARD);
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001692 } else
Wanpeng Liae95f562020-04-28 14:23:28 +08001693 apic_timer_expired(apic, false);
Yunhong Jiang53f9eed2016-06-13 14:20:00 -07001694
1695 local_irq_restore(flags);
1696}
1697
Peter Shier24647e02018-10-10 15:56:53 -07001698static inline u64 tmict_to_ns(struct kvm_lapic *apic, u32 tmict)
1699{
1700 return (u64)tmict * APIC_BUS_CYCLE_NS * (u64)apic->divide_count;
1701}
1702
Wanpeng Lic301b902017-10-06 07:38:32 -07001703static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
1704{
1705 ktime_t now, remaining;
1706 u64 ns_remaining_old, ns_remaining_new;
1707
Peter Shier24647e02018-10-10 15:56:53 -07001708 apic->lapic_timer.period =
1709 tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
Wanpeng Lic301b902017-10-06 07:38:32 -07001710 limit_periodic_timer_frequency(apic);
1711
1712 now = ktime_get();
1713 remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1714 if (ktime_to_ns(remaining) < 0)
1715 remaining = 0;
1716
1717 ns_remaining_old = ktime_to_ns(remaining);
1718 ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
1719 apic->divide_count, old_divisor);
1720
1721 apic->lapic_timer.tscdeadline +=
1722 nsec_to_cycles(apic->vcpu, ns_remaining_new) -
1723 nsec_to_cycles(apic->vcpu, ns_remaining_old);
1724 apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
1725}
1726
Peter Shier24647e02018-10-10 15:56:53 -07001727static bool set_target_expiration(struct kvm_lapic *apic, u32 count_reg)
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001728{
1729 ktime_t now;
1730 u64 tscl = rdtsc();
Peter Shier24647e02018-10-10 15:56:53 -07001731 s64 deadline;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001732
Paolo Bonzini55878592016-10-25 15:23:49 +02001733 now = ktime_get();
Peter Shier24647e02018-10-10 15:56:53 -07001734 apic->lapic_timer.period =
1735 tmict_to_ns(apic, kvm_lapic_get_reg(apic, APIC_TMICT));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001736
Radim Krčmář5d74a692017-10-06 19:25:54 +02001737 if (!apic->lapic_timer.period) {
1738 apic->lapic_timer.tscdeadline = 0;
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001739 return false;
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001740 }
1741
Wanpeng Liccbfa1d2017-10-05 18:54:24 -07001742 limit_periodic_timer_frequency(apic);
Peter Shier24647e02018-10-10 15:56:53 -07001743 deadline = apic->lapic_timer.period;
1744
1745 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
1746 if (unlikely(count_reg != APIC_TMICT)) {
1747 deadline = tmict_to_ns(apic,
1748 kvm_lapic_get_reg(apic, count_reg));
1749 if (unlikely(deadline <= 0))
1750 deadline = apic->lapic_timer.period;
1751 else if (unlikely(deadline > apic->lapic_timer.period)) {
1752 pr_info_ratelimited(
1753 "kvm: vcpu %i: requested lapic timer restore with "
1754 "starting count register %#x=%u (%lld ns) > initial count (%lld ns). "
1755 "Using initial count to start timer.\n",
1756 apic->vcpu->vcpu_id,
1757 count_reg,
1758 kvm_lapic_get_reg(apic, count_reg),
1759 deadline, apic->lapic_timer.period);
1760 kvm_lapic_set_reg(apic, count_reg, 0);
1761 deadline = apic->lapic_timer.period;
1762 }
1763 }
1764 }
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001765
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001766 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
Peter Shier24647e02018-10-10 15:56:53 -07001767 nsec_to_cycles(apic->vcpu, deadline);
1768 apic->lapic_timer.target_expiration = ktime_add_ns(now, deadline);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001769
1770 return true;
1771}
1772
1773static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1774{
David Vrabeld8f2f492018-05-18 16:55:46 +01001775 ktime_t now = ktime_get();
1776 u64 tscl = rdtsc();
1777 ktime_t delta;
1778
1779 /*
1780 * Synchronize both deadlines to the same time source or
1781 * differences in the periods (caused by differences in the
1782 * underlying clocks or numerical approximation errors) will
1783 * cause the two to drift apart over time as the errors
1784 * accumulate.
1785 */
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001786 apic->lapic_timer.target_expiration =
1787 ktime_add_ns(apic->lapic_timer.target_expiration,
1788 apic->lapic_timer.period);
David Vrabeld8f2f492018-05-18 16:55:46 +01001789 delta = ktime_sub(apic->lapic_timer.target_expiration, now);
1790 apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1791 nsec_to_cycles(apic->vcpu, delta);
Wanpeng Li7d7f7da2016-10-24 18:23:09 +08001792}
1793
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001794static void start_sw_period(struct kvm_lapic *apic)
1795{
1796 if (!apic->lapic_timer.period)
1797 return;
1798
1799 if (ktime_after(ktime_get(),
1800 apic->lapic_timer.target_expiration)) {
Wanpeng Liae95f562020-04-28 14:23:28 +08001801 apic_timer_expired(apic, false);
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001802
1803 if (apic_lvtt_oneshot(apic))
1804 return;
1805
1806 advance_periodic_target_expiration(apic);
1807 }
1808
1809 hrtimer_start(&apic->lapic_timer.timer,
1810 apic->lapic_timer.target_expiration,
He Zheedec6e02020-03-20 15:06:07 +08001811 HRTIMER_MODE_ABS_HARD);
Anthoine Bourgeoisecf08da2018-04-29 22:05:58 +00001812}
1813
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001814bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1815{
Wanpeng Li91005302016-08-03 12:04:12 +08001816 if (!lapic_in_kernel(vcpu))
1817 return false;
1818
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001819 return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1820}
1821EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1822
Wanpeng Li7e810a32016-10-24 18:23:12 +08001823static void cancel_hv_timer(struct kvm_lapic *apic)
Wanpeng Libd97ad02016-06-30 08:52:49 +08001824{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001825 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001826 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
Jason Baronb36464772021-01-14 22:27:56 -05001827 static_call(kvm_x86_cancel_hv_timer)(apic->vcpu);
Wanpeng Libd97ad02016-06-30 08:52:49 +08001828 apic->lapic_timer.hv_timer_in_use = false;
1829}
1830
Paolo Bonzinia749e242017-06-29 17:14:50 +02001831static bool start_hv_timer(struct kvm_lapic *apic)
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001832{
1833 struct kvm_timer *ktimer = &apic->lapic_timer;
Sean Christophersonf9927982019-04-16 13:32:46 -07001834 struct kvm_vcpu *vcpu = apic->vcpu;
1835 bool expired;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001836
Wanpeng Li1d518c62017-07-25 00:43:15 -07001837 WARN_ON(preemptible());
Paolo Bonzini199a8b82020-05-05 06:45:35 -04001838 if (!kvm_can_use_hv_timer(vcpu))
Paolo Bonzinia749e242017-06-29 17:14:50 +02001839 return false;
1840
Radim Krčmář86bbc1e2017-10-06 19:25:53 +02001841 if (!ktimer->tscdeadline)
1842 return false;
1843
Jason Baronb36464772021-01-14 22:27:56 -05001844 if (static_call(kvm_x86_set_hv_timer)(vcpu, ktimer->tscdeadline, &expired))
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001845 return false;
1846
1847 ktimer->hv_timer_in_use = true;
1848 hrtimer_cancel(&ktimer->timer);
1849
1850 /*
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001851 * To simplify handling the periodic timer, leave the hv timer running
1852 * even if the deadline timer has expired, i.e. rely on the resulting
1853 * VM-Exit to recompute the periodic timer's target expiration.
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001854 */
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001855 if (!apic_lvtt_period(apic)) {
1856 /*
1857 * Cancel the hv timer if the sw timer fired while the hv timer
1858 * was being programmed, or if the hv timer itself expired.
1859 */
1860 if (atomic_read(&ktimer->pending)) {
1861 cancel_hv_timer(apic);
Sean Christophersonf9927982019-04-16 13:32:46 -07001862 } else if (expired) {
Wanpeng Liae95f562020-04-28 14:23:28 +08001863 apic_timer_expired(apic, false);
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001864 cancel_hv_timer(apic);
1865 }
Wanpeng Lic8533542017-06-29 06:28:09 -07001866 }
Paolo Bonzinia749e242017-06-29 17:14:50 +02001867
Sean Christophersonf9927982019-04-16 13:32:46 -07001868 trace_kvm_hv_timer_state(vcpu->vcpu_id, ktimer->hv_timer_in_use);
Sean Christophersonf1ba5cf2019-04-16 13:32:45 -07001869
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001870 return true;
1871}
1872
Paolo Bonzinia749e242017-06-29 17:14:50 +02001873static void start_sw_timer(struct kvm_lapic *apic)
Wanpeng Li196f20c2016-06-28 14:54:19 +08001874{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001875 struct kvm_timer *ktimer = &apic->lapic_timer;
Wanpeng Li1d518c62017-07-25 00:43:15 -07001876
1877 WARN_ON(preemptible());
Paolo Bonzinia749e242017-06-29 17:14:50 +02001878 if (apic->lapic_timer.hv_timer_in_use)
1879 cancel_hv_timer(apic);
1880 if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
1881 return;
Paolo Bonzini35ee9e42017-06-29 17:14:50 +02001882
Paolo Bonzinia749e242017-06-29 17:14:50 +02001883 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1884 start_sw_period(apic);
1885 else if (apic_lvtt_tscdeadline(apic))
1886 start_sw_tscdeadline(apic);
1887 trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
1888}
1889
1890static void restart_apic_timer(struct kvm_lapic *apic)
1891{
Wanpeng Li1d518c62017-07-25 00:43:15 -07001892 preempt_disable();
Sean Christopherson4ca88b32019-04-16 13:32:47 -07001893
1894 if (!apic_lvtt_period(apic) && atomic_read(&apic->lapic_timer.pending))
1895 goto out;
1896
Paolo Bonzinia749e242017-06-29 17:14:50 +02001897 if (!start_hv_timer(apic))
1898 start_sw_timer(apic);
Sean Christopherson4ca88b32019-04-16 13:32:47 -07001899out:
Wanpeng Li1d518c62017-07-25 00:43:15 -07001900 preempt_enable();
Wanpeng Li196f20c2016-06-28 14:54:19 +08001901}
1902
Eddie Dong97222cc2007-09-12 10:58:04 +03001903void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1904{
1905 struct kvm_lapic *apic = vcpu->arch.apic;
1906
Wanpeng Li1d518c62017-07-25 00:43:15 -07001907 preempt_disable();
1908 /* If the preempt notifier has already run, it also called apic_timer_expired */
1909 if (!apic->lapic_timer.hv_timer_in_use)
1910 goto out;
Davidlohr Buesoda4ad882020-04-23 22:48:37 -07001911 WARN_ON(rcuwait_active(&vcpu->wait));
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001912 cancel_hv_timer(apic);
Wanpeng Liae95f562020-04-28 14:23:28 +08001913 apic_timer_expired(apic, false);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001914
1915 if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1916 advance_periodic_target_expiration(apic);
Paolo Bonzinia749e242017-06-29 17:14:50 +02001917 restart_apic_timer(apic);
Wanpeng Li8003c9a2016-10-24 18:23:13 +08001918 }
Wanpeng Li1d518c62017-07-25 00:43:15 -07001919out:
1920 preempt_enable();
Eddie Dong97222cc2007-09-12 10:58:04 +03001921}
1922EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1923
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001924void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1925{
Paolo Bonzinia749e242017-06-29 17:14:50 +02001926 restart_apic_timer(vcpu->arch.apic);
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001927}
1928EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1929
1930void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1931{
1932 struct kvm_lapic *apic = vcpu->arch.apic;
1933
Wanpeng Li1d518c62017-07-25 00:43:15 -07001934 preempt_disable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001935 /* Possibly the TSC deadline timer is not enabled yet */
Paolo Bonzinia749e242017-06-29 17:14:50 +02001936 if (apic->lapic_timer.hv_timer_in_use)
1937 start_sw_timer(apic);
Wanpeng Li1d518c62017-07-25 00:43:15 -07001938 preempt_enable();
Yunhong Jiangce7a0582016-06-13 14:20:01 -07001939}
1940EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1941
Paolo Bonzinia749e242017-06-29 17:14:50 +02001942void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
1943{
1944 struct kvm_lapic *apic = vcpu->arch.apic;
1945
1946 WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1947 restart_apic_timer(apic);
1948}
1949
Peter Shier24647e02018-10-10 15:56:53 -07001950static void __start_apic_timer(struct kvm_lapic *apic, u32 count_reg)
Eddie Dong97222cc2007-09-12 10:58:04 +03001951{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001952 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001953
Paolo Bonzinia749e242017-06-29 17:14:50 +02001954 if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
Peter Shier24647e02018-10-10 15:56:53 -07001955 && !set_target_expiration(apic, count_reg))
Paolo Bonzinia749e242017-06-29 17:14:50 +02001956 return;
1957
1958 restart_apic_timer(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001959}
1960
Peter Shier24647e02018-10-10 15:56:53 -07001961static void start_apic_timer(struct kvm_lapic *apic)
1962{
1963 __start_apic_timer(apic, APIC_TMICT);
1964}
1965
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001966static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1967{
Radim Krčmář59fd1322015-06-30 22:19:16 +02001968 bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001969
Radim Krčmář59fd1322015-06-30 22:19:16 +02001970 if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1971 apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1972 if (lvt0_in_nmi_mode) {
Radim Krčmář42720132015-07-01 15:31:49 +02001973 atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
Radim Krčmář59fd1322015-06-30 22:19:16 +02001974 } else
1975 atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1976 }
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001977}
1978
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05001979int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001980{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001981 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001982
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001983 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001984
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001985 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001986 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001987 if (!apic_x2apic_mode(apic))
Radim Krčmářa92e2542016-07-12 22:09:22 +02001988 kvm_apic_set_xapic_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001989 else
1990 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001991 break;
1992
1993 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001994 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001995 apic_set_tpr(apic, val & 0xff);
1996 break;
1997
1998 case APIC_EOI:
1999 apic_set_eoi(apic);
2000 break;
2001
2002 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002003 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03002004 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002005 else
2006 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03002007 break;
2008
2009 case APIC_DFR:
Wanpeng Liae6f2492020-08-19 16:55:26 +08002010 if (!apic_x2apic_mode(apic))
2011 kvm_apic_set_dfr(apic, val | 0x0FFFFFFF);
2012 else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002013 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03002014 break;
2015
Gleb Natapovfc61b802009-07-05 17:39:35 +03002016 case APIC_SPIV: {
2017 u32 mask = 0x3ff;
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002018 if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03002019 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002020 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03002021 if (!(val & APIC_SPIV_APIC_ENABLED)) {
2022 int i;
2023 u32 lvt_val;
2024
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002025 for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002026 lvt_val = kvm_lapic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03002027 APIC_LVTT + 0x10 * i);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002028 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
Eddie Dong97222cc2007-09-12 10:58:04 +03002029 lvt_val | APIC_LVT_MASKED);
2030 }
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002031 apic_update_lvtt(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002032 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002033
2034 }
2035 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03002036 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002037 case APIC_ICR:
2038 /* No delay here, so we always clear the pending bit */
Wanpeng Li2b0911d2019-09-05 14:26:27 +08002039 val &= ~(1 << 12);
Wanpeng Lid5361672020-03-26 10:20:02 +08002040 kvm_apic_send_ipi(apic, val, kvm_lapic_get_reg(apic, APIC_ICR2));
Wanpeng Li2b0911d2019-09-05 14:26:27 +08002041 kvm_lapic_set_reg(apic, APIC_ICR, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002042 break;
2043
2044 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002045 if (!apic_x2apic_mode(apic))
2046 val &= 0xff000000;
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002047 kvm_lapic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002048 break;
2049
Jan Kiszka23930f92008-09-26 09:30:52 +02002050 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02002051 apic_manage_nmi_watchdog(apic, val);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002052 fallthrough;
Eddie Dong97222cc2007-09-12 10:58:04 +03002053 case APIC_LVTTHMR:
2054 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03002055 case APIC_LVT1:
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002056 case APIC_LVTERR: {
Eddie Dong97222cc2007-09-12 10:58:04 +03002057 /* TODO: Check vector */
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002058 size_t size;
2059 u32 index;
2060
Gleb Natapovc48f1492012-08-05 15:58:33 +03002061 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03002062 val |= APIC_LVT_MASKED;
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002063 size = ARRAY_SIZE(apic_lvt_mask);
2064 index = array_index_nospec(
2065 (reg - APIC_LVTT) >> 4, size);
2066 val &= apic_lvt_mask[index];
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002067 kvm_lapic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002068 break;
Marios Pomonis4bf79cb2019-12-11 12:47:46 -08002069 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002070
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002071 case APIC_LVTT:
Gleb Natapovc48f1492012-08-05 15:58:33 +03002072 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002073 val |= APIC_LVT_MASKED;
2074 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002075 kvm_lapic_set_reg(apic, APIC_LVTT, val);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002076 apic_update_lvtt(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002077 break;
2078
Eddie Dong97222cc2007-09-12 10:58:04 +03002079 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002080 if (apic_lvtt_tscdeadline(apic))
2081 break;
2082
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002083 hrtimer_cancel(&apic->lapic_timer.timer);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002084 kvm_lapic_set_reg(apic, APIC_TMICT, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03002085 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002086 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03002087
Wanpeng Lic301b902017-10-06 07:38:32 -07002088 case APIC_TDCR: {
2089 uint32_t old_divisor = apic->divide_count;
2090
Wanpeng Lia445fc42020-07-31 11:12:20 +08002091 kvm_lapic_set_reg(apic, APIC_TDCR, val & 0xb);
Eddie Dong97222cc2007-09-12 10:58:04 +03002092 update_divide_count(apic);
Wanpeng Lic301b902017-10-06 07:38:32 -07002093 if (apic->divide_count != old_divisor &&
2094 apic->lapic_timer.period) {
2095 hrtimer_cancel(&apic->lapic_timer.timer);
2096 update_target_expiration(apic, old_divisor);
2097 restart_apic_timer(apic);
2098 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002099 break;
Wanpeng Lic301b902017-10-06 07:38:32 -07002100 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002101 case APIC_ESR:
Yi Wang0d888002019-07-06 01:08:48 +08002102 if (apic_x2apic_mode(apic) && val != 0)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002103 ret = 1;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002104 break;
2105
2106 case APIC_SELF_IPI:
2107 if (apic_x2apic_mode(apic)) {
Haiwei Li9c2475f2020-07-21 16:23:54 +08002108 kvm_lapic_reg_write(apic, APIC_ICR,
2109 APIC_DEST_SELF | (val & APIC_VECTOR_MASK));
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002110 } else
2111 ret = 1;
2112 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03002113 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002114 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03002115 break;
2116 }
Yi Wang0d888002019-07-06 01:08:48 +08002117
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002118 kvm_recalculate_apic_map(apic->vcpu->kvm);
2119
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002120 return ret;
2121}
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002122EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002123
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00002124static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002125 gpa_t address, int len, const void *data)
2126{
2127 struct kvm_lapic *apic = to_lapic(this);
2128 unsigned int offset = address - apic->base_address;
2129 u32 val;
2130
2131 if (!apic_mmio_in_range(apic, address))
2132 return -EOPNOTSUPP;
2133
Vitaly Kuznetsovd1766202018-08-02 17:08:16 +02002134 if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) {
2135 if (!kvm_check_has_quirk(vcpu->kvm,
2136 KVM_X86_QUIRK_LAPIC_MMIO_HOLE))
2137 return -EOPNOTSUPP;
2138
2139 return 0;
2140 }
2141
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002142 /*
2143 * APIC register must be aligned on 128-bits boundary.
2144 * 32/64/128 bits registers must be accessed thru 32 bits.
2145 * Refer SDM 8.4.1
2146 */
Yi Wang0d888002019-07-06 01:08:48 +08002147 if (len != 4 || (offset & 0xf))
Sheng Yang756975b2009-07-06 11:05:39 +08002148 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002149
2150 val = *(u32*)data;
2151
Yi Wang0d888002019-07-06 01:08:48 +08002152 kvm_lapic_reg_write(apic, offset & 0xff0, val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002153
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03002154 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002155}
2156
Kevin Tian58fbbf22011-08-30 13:56:17 +03002157void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
2158{
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002159 kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
Kevin Tian58fbbf22011-08-30 13:56:17 +03002160}
2161EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
2162
Yang Zhang83d4c282013-01-25 10:18:49 +08002163/* emulate APIC access in a trap manner */
2164void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
2165{
2166 u32 val = 0;
2167
2168 /* hw has done the conditional check and inst decode */
2169 offset &= 0xff0;
2170
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002171 kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
Yang Zhang83d4c282013-01-25 10:18:49 +08002172
2173 /* TODO: optimize to just emulate side effect w/o one more write */
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002174 kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
Yang Zhang83d4c282013-01-25 10:18:49 +08002175}
2176EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
2177
Rusty Russelld5894442007-10-08 10:48:30 +10002178void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03002179{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002180 struct kvm_lapic *apic = vcpu->arch.apic;
2181
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002182 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002183 return;
2184
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002185 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002186
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002187 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
Cun Li6e4e3b42021-01-11 23:24:35 +08002188 static_branch_slow_dec_deferred(&apic_hw_disabled);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002189
Radim Krčmáře4627552014-10-30 15:06:45 +01002190 if (!apic->sw_enabled)
Cun Li6e4e3b42021-01-11 23:24:35 +08002191 static_branch_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03002192
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002193 if (apic->regs)
2194 free_page((unsigned long)apic->regs);
2195
2196 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002197}
2198
2199/*
2200 *----------------------------------------------------------------------
2201 * LAPIC interface
2202 *----------------------------------------------------------------------
2203 */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002204u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
2205{
2206 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002207
Wanpeng Lia970e9b2020-09-10 17:50:36 +08002208 if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002209 return 0;
2210
2211 return apic->lapic_timer.tscdeadline;
2212}
2213
2214void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
2215{
2216 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002217
Wanpeng Li27503832020-09-10 17:50:37 +08002218 if (!kvm_apic_present(vcpu) || !apic_lvtt_tscdeadline(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08002219 return;
2220
2221 hrtimer_cancel(&apic->lapic_timer.timer);
2222 apic->lapic_timer.tscdeadline = data;
2223 start_apic_timer(apic);
2224}
2225
Eddie Dong97222cc2007-09-12 10:58:04 +03002226void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
2227{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002228 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002229
Avi Kivityb93463a2007-10-25 16:52:32 +02002230 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002231 | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03002232}
2233
2234u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
2235{
Eddie Dong97222cc2007-09-12 10:58:04 +03002236 u64 tpr;
2237
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002238 tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03002239
2240 return (tpr & 0xf0) >> 4;
2241}
2242
2243void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
2244{
Yang Zhang8d146952013-01-25 10:18:50 +08002245 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002246 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002247
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002248 if (!apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002249 value |= MSR_IA32_APICBASE_BSP;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002250
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01002251 vcpu->arch.apic_base = value;
2252
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002253 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
Xiaoyao Liaedbaf42020-07-09 12:34:23 +08002254 kvm_update_cpuid_runtime(vcpu);
Jim Mattsonc7dd15b2016-11-09 09:50:11 -08002255
2256 if (!apic)
2257 return;
2258
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002259 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01002260 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Radim Krčmář49bd29b2016-07-12 22:09:23 +02002261 if (value & MSR_IA32_APICBASE_ENABLE) {
2262 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Cun Li6e4e3b42021-01-11 23:24:35 +08002263 static_branch_slow_dec_deferred(&apic_hw_disabled);
Wanpeng Li187ca842016-08-03 12:04:13 +08002264 } else {
Cun Li6e4e3b42021-01-11 23:24:35 +08002265 static_branch_inc(&apic_hw_disabled.key);
Paolo Bonzini44d52712020-06-22 16:37:42 +02002266 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
Wanpeng Li187ca842016-08-03 12:04:13 +08002267 }
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002268 }
2269
Jim Mattson8d860bb2018-05-09 16:56:05 -04002270 if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
2271 kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
2272
2273 if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
Jason Baronb36464772021-01-14 22:27:56 -05002274 static_call(kvm_x86_set_virtual_apic_mode)(vcpu);
Yang Zhang8d146952013-01-25 10:18:50 +08002275
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002276 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03002277 MSR_IA32_APICBASE_BASE;
2278
Nadav Amitdb324fe2014-11-02 11:54:59 +02002279 if ((value & MSR_IA32_APICBASE_ENABLE) &&
2280 apic->base_address != APIC_DEFAULT_PHYS_BASE)
2281 pr_warn_once("APIC base relocation is unsupported by KVM");
Eddie Dong97222cc2007-09-12 10:58:04 +03002282}
2283
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002284void kvm_apic_update_apicv(struct kvm_vcpu *vcpu)
2285{
2286 struct kvm_lapic *apic = vcpu->arch.apic;
2287
2288 if (vcpu->arch.apicv_active) {
2289 /* irr_pending is always true when apicv is activated. */
2290 apic->irr_pending = true;
2291 apic->isr_count = 1;
2292 } else {
2293 apic->irr_pending = (apic_search_irr(apic) != -1);
2294 apic->isr_count = count_vectors(apic->regs + APIC_ISR);
2295 }
2296}
2297EXPORT_SYMBOL_GPL(kvm_apic_update_apicv);
2298
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002299void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03002300{
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002301 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002302 int i;
2303
Radim Krčmářb7e31be2018-03-01 15:24:25 +01002304 if (!apic)
2305 return;
Eddie Dong97222cc2007-09-12 10:58:04 +03002306
Eddie Dong97222cc2007-09-12 10:58:04 +03002307 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002308 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03002309
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002310 if (!init_event) {
2311 kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
2312 MSR_IA32_APICBASE_ENABLE);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002313 kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
Radim Krčmář4d8e7722016-07-12 22:09:25 +02002314 }
Gleb Natapovfc61b802009-07-05 17:39:35 +03002315 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03002316
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002317 for (i = 0; i < KVM_APIC_LVT_NUM; i++)
2318 kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002319 apic_update_lvtt(apic);
Jan H. Schönherr52b54192017-05-20 13:24:32 +02002320 if (kvm_vcpu_is_reset_bsp(vcpu) &&
2321 kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002322 kvm_lapic_set_reg(apic, APIC_LVT0,
Nadav Amit90de4a12015-04-13 01:53:41 +03002323 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002324 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong97222cc2007-09-12 10:58:04 +03002325
Wanpeng Liae6f2492020-08-19 16:55:26 +08002326 kvm_apic_set_dfr(apic, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002327 apic_set_spiv(apic, 0xff);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002328 kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
Radim Krčmářc028dd62015-05-22 19:22:10 +02002329 if (!apic_x2apic_mode(apic))
2330 kvm_apic_set_ldr(apic, 0);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002331 kvm_lapic_set_reg(apic, APIC_ESR, 0);
2332 kvm_lapic_set_reg(apic, APIC_ICR, 0);
2333 kvm_lapic_set_reg(apic, APIC_ICR2, 0);
2334 kvm_lapic_set_reg(apic, APIC_TDCR, 0);
2335 kvm_lapic_set_reg(apic, APIC_TMICT, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002336 for (i = 0; i < 8; i++) {
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002337 kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
2338 kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
2339 kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03002340 }
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002341 kvm_apic_update_apicv(vcpu);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002342 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02002343 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002344 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03002345 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002346 kvm_lapic_set_base(vcpu,
2347 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002348 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03002349 apic_update_ppr(apic);
Jan H. Schönherr4191db22017-10-25 16:43:27 +02002350 if (vcpu->arch.apicv_active) {
Jason Baronb36464772021-01-14 22:27:56 -05002351 static_call(kvm_x86_apicv_post_state_restore)(vcpu);
2352 static_call(kvm_x86_hwapic_irr_update)(vcpu, -1);
2353 static_call(kvm_x86_hwapic_isr_update)(vcpu, -1);
Jan H. Schönherr4191db22017-10-25 16:43:27 +02002354 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002355
Gleb Natapove1035712009-03-05 16:34:59 +02002356 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03002357 vcpu->arch.apic_attention = 0;
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002358
2359 kvm_recalculate_apic_map(vcpu->kvm);
Eddie Dong97222cc2007-09-12 10:58:04 +03002360}
2361
Eddie Dong97222cc2007-09-12 10:58:04 +03002362/*
2363 *----------------------------------------------------------------------
2364 * timer interface
2365 *----------------------------------------------------------------------
2366 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03002367
Avi Kivity2a6eac92012-07-26 18:01:51 +03002368static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03002369{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002370 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03002371}
2372
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002373int apic_has_pending_timer(struct kvm_vcpu *vcpu)
2374{
Gleb Natapov54e98182012-08-05 15:58:32 +03002375 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002376
Paolo Bonzini1e3161b42016-01-08 13:41:16 +01002377 if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
Gleb Natapov54e98182012-08-05 15:58:32 +03002378 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03002379
2380 return 0;
2381}
2382
Avi Kivity89342082011-11-10 14:57:21 +02002383int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03002384{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002385 u32 reg = kvm_lapic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02002386 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002387
Gleb Natapovc48f1492012-08-05 15:58:33 +03002388 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02002389 vector = reg & APIC_VECTOR_MASK;
2390 mode = reg & APIC_MODE_MASK;
2391 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08002392 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
2393 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02002394 }
2395 return 0;
2396}
2397
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002398void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02002399{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02002400 struct kvm_lapic *apic = vcpu->arch.apic;
2401
2402 if (apic)
2403 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002404}
2405
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002406static const struct kvm_io_device_ops apic_mmio_ops = {
2407 .read = apic_mmio_read,
2408 .write = apic_mmio_write,
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002409};
2410
Avi Kivitye9d90d42012-07-26 18:01:50 +03002411static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2412{
2413 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03002414 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002415
Wanpeng Liae95f562020-04-28 14:23:28 +08002416 apic_timer_expired(apic, true);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002417
Avi Kivity2a6eac92012-07-26 18:01:51 +03002418 if (lapic_is_periodic(apic)) {
Wanpeng Li8003c9a2016-10-24 18:23:13 +08002419 advance_periodic_target_expiration(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002420 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2421 return HRTIMER_RESTART;
2422 } else
2423 return HRTIMER_NORESTART;
2424}
2425
Sean Christophersonc3941d92019-04-17 10:15:33 -07002426int kvm_create_lapic(struct kvm_vcpu *vcpu, int timer_advance_ns)
Eddie Dong97222cc2007-09-12 10:58:04 +03002427{
2428 struct kvm_lapic *apic;
2429
2430 ASSERT(vcpu != NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +03002431
Ben Gardon254272c2019-02-11 11:02:50 -08002432 apic = kzalloc(sizeof(*apic), GFP_KERNEL_ACCOUNT);
Eddie Dong97222cc2007-09-12 10:58:04 +03002433 if (!apic)
2434 goto nomem;
2435
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002436 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002437
Ben Gardon254272c2019-02-11 11:02:50 -08002438 apic->regs = (void *)get_zeroed_page(GFP_KERNEL_ACCOUNT);
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09002439 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03002440 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2441 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10002442 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03002443 }
Eddie Dong97222cc2007-09-12 10:58:04 +03002444 apic->vcpu = vcpu;
2445
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002446 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02002447 HRTIMER_MODE_ABS_HARD);
Avi Kivitye9d90d42012-07-26 18:01:50 +03002448 apic->lapic_timer.timer.function = apic_timer_fn;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002449 if (timer_advance_ns == -1) {
Wanpeng Lia0f00372019-09-26 08:54:03 +08002450 apic->lapic_timer.timer_advance_ns = LAPIC_TIMER_ADVANCE_NS_INIT;
Wanpeng Lid0f5a862019-09-17 16:16:26 +08002451 lapic_timer_advance_dynamic = true;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002452 } else {
2453 apic->lapic_timer.timer_advance_ns = timer_advance_ns;
Wanpeng Lid0f5a862019-09-17 16:16:26 +08002454 lapic_timer_advance_dynamic = false;
Sean Christophersonc3941d92019-04-17 10:15:33 -07002455 }
2456
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002457 /*
2458 * APIC is created enabled. This will prevent kvm_lapic_set_base from
Wei Yangee171d22019-03-31 19:17:22 -07002459 * thinking that APIC state has changed.
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002460 */
2461 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Cun Li6e4e3b42021-01-11 23:24:35 +08002462 static_branch_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Gregory Haskinsd76685c42009-06-01 12:54:50 -04002463 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03002464
2465 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10002466nomem_free_apic:
2467 kfree(apic);
Saar Amara251fb902019-05-06 11:29:16 +03002468 vcpu->arch.apic = NULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03002469nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03002470 return -ENOMEM;
2471}
Eddie Dong97222cc2007-09-12 10:58:04 +03002472
2473int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2474{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002475 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002476 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002477
Paolo Bonzini72c3bcd2020-11-27 08:53:52 +01002478 if (!kvm_apic_present(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03002479 return -1;
2480
Paolo Bonzinib3c045d2016-12-18 21:47:54 +01002481 __apic_update_ppr(apic, &ppr);
2482 return apic_has_interrupt_for_ppr(apic, ppr);
Eddie Dong97222cc2007-09-12 10:58:04 +03002483}
Sean Christopherson25bb2cf2020-08-12 10:51:29 -07002484EXPORT_SYMBOL_GPL(kvm_apic_has_interrupt);
Eddie Dong97222cc2007-09-12 10:58:04 +03002485
Qing He40487c62007-09-17 14:47:13 +08002486int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2487{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002488 u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08002489
Gleb Natapovc48f1492012-08-05 15:58:33 +03002490 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Miaohe Lin3ce4dc12020-01-18 10:50:37 +08002491 return 1;
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04002492 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2493 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
Miaohe Lin3ce4dc12020-01-18 10:50:37 +08002494 return 1;
2495 return 0;
Qing He40487c62007-09-17 14:47:13 +08002496}
2497
Eddie Dong1b9778d2007-09-03 16:56:58 +03002498void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2499{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002500 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03002501
Gleb Natapov54e98182012-08-05 15:58:32 +03002502 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08002503 kvm_apic_inject_pending_timer_irqs(apic);
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02002504 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03002505 }
2506}
2507
Eddie Dong97222cc2007-09-12 10:58:04 +03002508int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2509{
2510 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002511 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002512 u32 ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +03002513
2514 if (vector == -1)
2515 return -1;
2516
Wanpeng Li56cc2402014-08-05 12:42:24 +08002517 /*
2518 * We get here even with APIC virtualization enabled, if doing
2519 * nested virtualization and L1 runs with the "acknowledge interrupt
2520 * on exit" mode. Then we cannot inject the interrupt via RVI,
2521 * because the process would deliver it through the IDT.
2522 */
2523
Eddie Dong97222cc2007-09-12 10:58:04 +03002524 apic_clear_irr(vector, apic);
Vitaly Kuznetsovf2bc14b2021-01-26 14:48:12 +01002525 if (to_hv_vcpu(vcpu) && test_bit(vector, to_hv_synic(vcpu)->auto_eoi_bitmap)) {
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002526 /*
2527 * For auto-EOI interrupts, there might be another pending
2528 * interrupt above PPR, so check whether to raise another
2529 * KVM_REQ_EVENT.
2530 */
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002531 apic_update_ppr(apic);
Paolo Bonzini4d82d122016-12-18 21:43:41 +01002532 } else {
2533 /*
2534 * For normal interrupts, PPR has been raised and there cannot
2535 * be a higher-priority pending interrupt---except if there was
2536 * a concurrent interrupt injection, but that would have
2537 * triggered KVM_REQ_EVENT already.
2538 */
2539 apic_set_isr(vector, apic);
2540 __apic_update_ppr(apic, &ppr);
Andrey Smetanin5c9194122015-11-10 15:36:34 +03002541 }
2542
Eddie Dong97222cc2007-09-12 10:58:04 +03002543 return vector;
2544}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002545
Radim Krčmářa92e2542016-07-12 22:09:22 +02002546static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2547 struct kvm_lapic_state *s, bool set)
2548{
2549 if (apic_x2apic_mode(vcpu->arch.apic)) {
2550 u32 *id = (u32 *)(s->regs + APIC_ID);
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002551 u32 *ldr = (u32 *)(s->regs + APIC_LDR);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002552
Radim Krčmář371313132016-07-12 22:09:27 +02002553 if (vcpu->kvm->arch.x2apic_format) {
2554 if (*id != vcpu->vcpu_id)
2555 return -EINVAL;
2556 } else {
2557 if (set)
2558 *id >>= 24;
2559 else
2560 *id <<= 24;
2561 }
Dr. David Alan Gilbert12806ba2017-11-17 11:52:50 +00002562
2563 /* In x2APIC mode, the LDR is fixed and based on the id */
2564 if (set)
2565 *ldr = kvm_apic_calc_x2apic_ldr(*id);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002566 }
2567
2568 return 0;
2569}
2570
2571int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2572{
2573 memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
Peter Shier24647e02018-10-10 15:56:53 -07002574
2575 /*
2576 * Get calculated timer current count for remaining timer period (if
2577 * any) and store it in the returned register set.
2578 */
2579 __kvm_lapic_set_reg(s->regs, APIC_TMCCT,
2580 __apic_read(vcpu->arch.apic, APIC_TMCCT));
2581
Radim Krčmářa92e2542016-07-12 22:09:22 +02002582 return kvm_apic_state_fixup(vcpu, s, false);
2583}
2584
2585int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002586{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002587 struct kvm_lapic *apic = vcpu->arch.apic;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002588 int r;
2589
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03002590 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03002591 /* set SPIV separately to get count of SW disabled APICs right */
2592 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002593
2594 r = kvm_apic_state_fixup(vcpu, s, true);
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002595 if (r) {
2596 kvm_recalculate_apic_map(vcpu->kvm);
Radim Krčmářa92e2542016-07-12 22:09:22 +02002597 return r;
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002598 }
Jordan Borgner0e96f312018-10-28 12:58:28 +00002599 memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s));
Radim Krčmářa92e2542016-07-12 22:09:22 +02002600
Paolo Bonzini44d52712020-06-22 16:37:42 +02002601 atomic_set_release(&apic->vcpu->kvm->arch.apic_map_dirty, DIRTY);
Wanpeng Li4abaffc2020-02-26 10:41:02 +08002602 kvm_recalculate_apic_map(vcpu->kvm);
Gleb Natapovfc61b802009-07-05 17:39:35 +03002603 kvm_apic_set_version(vcpu);
2604
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002605 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03002606 hrtimer_cancel(&apic->lapic_timer.timer);
Wanpeng Li35737d22021-03-04 08:35:18 +08002607 apic->lapic_timer.expired_tscdeadline = 0;
Radim Krčmářb6ac0692015-06-05 20:57:41 +02002608 apic_update_lvtt(apic);
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002609 apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002610 update_divide_count(apic);
Peter Shier24647e02018-10-10 15:56:53 -07002611 __start_apic_timer(apic, APIC_TMCCT);
Suravee Suthikulpanitb26a6952019-11-14 14:15:04 -06002612 kvm_apic_update_apicv(vcpu);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03002613 apic->highest_isr_cache = -1;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002614 if (vcpu->arch.apicv_active) {
Jason Baronb36464772021-01-14 22:27:56 -05002615 static_call(kvm_x86_apicv_post_state_restore)(vcpu);
2616 static_call(kvm_x86_hwapic_irr_update)(vcpu,
Wei Wang4114c272014-11-05 10:53:43 +08002617 apic_find_highest_irr(apic));
Jason Baronb36464772021-01-14 22:27:56 -05002618 static_call(kvm_x86_hwapic_isr_update)(vcpu,
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01002619 apic_find_highest_isr(apic));
Andrey Smetanind62caab2015-11-10 15:36:33 +03002620 }
Avi Kivity3842d132010-07-27 12:30:24 +03002621 kvm_make_request(KVM_REQ_EVENT, vcpu);
Steve Rutherford49df6392015-07-29 23:21:40 -07002622 if (ioapic_in_kernel(vcpu->kvm))
2623 kvm_rtc_eoi_tracking_restore_one(vcpu);
Radim Krčmář0669a512015-10-30 15:48:20 +01002624
2625 vcpu->arch.apic_arb_prio = 0;
Radim Krčmářa92e2542016-07-12 22:09:22 +02002626
2627 return 0;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03002628}
Eddie Donga3d7f852007-09-03 16:15:12 +03002629
Avi Kivity2f52d582008-01-16 12:49:30 +02002630void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03002631{
Eddie Donga3d7f852007-09-03 16:15:12 +03002632 struct hrtimer *timer;
2633
Wanpeng Li0c5f81d2019-07-06 09:26:51 +08002634 if (!lapic_in_kernel(vcpu) ||
2635 kvm_can_post_timer_interrupt(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03002636 return;
2637
Gleb Natapov54e98182012-08-05 15:58:32 +03002638 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03002639 if (hrtimer_cancel(timer))
Sebastian Andrzej Siewior2c0d2782019-07-26 20:30:55 +02002640 hrtimer_start_expires(timer, HRTIMER_MODE_ABS_HARD);
Eddie Donga3d7f852007-09-03 16:15:12 +03002641}
Avi Kivityb93463a2007-10-25 16:52:32 +02002642
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002643/*
2644 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2645 *
2646 * Detect whether guest triggered PV EOI since the
2647 * last entry. If yes, set EOI on guests's behalf.
2648 * Clear PV EOI in guest memory in any case.
2649 */
2650static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2651 struct kvm_lapic *apic)
2652{
2653 bool pending;
2654 int vector;
2655 /*
2656 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2657 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2658 *
2659 * KVM_APIC_PV_EOI_PENDING is unset:
2660 * -> host disabled PV EOI.
2661 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2662 * -> host enabled PV EOI, guest did not execute EOI yet.
2663 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2664 * -> host enabled PV EOI, guest executed EOI.
2665 */
2666 BUG_ON(!pv_eoi_enabled(vcpu));
2667 pending = pv_eoi_get_pending(vcpu);
2668 /*
2669 * Clear pending bit in any case: it will be set again on vmentry.
2670 * While this might not be ideal from performance point of view,
2671 * this makes sure pv eoi is only enabled when we know it's safe.
2672 */
2673 pv_eoi_clr_pending(vcpu);
2674 if (pending)
2675 return;
2676 vector = apic_set_eoi(apic);
2677 trace_kvm_pv_eoi(apic, vector);
2678}
2679
Avi Kivityb93463a2007-10-25 16:52:32 +02002680void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2681{
2682 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02002683
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002684 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2685 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2686
Gleb Natapov41383772012-04-19 14:06:29 +03002687 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002688 return;
2689
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002690 if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2691 sizeof(u32)))
Nicholas Krause603242a2015-08-05 10:44:40 -04002692 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02002693
2694 apic_set_tpr(vcpu->arch.apic, data & 0xff);
2695}
2696
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002697/*
2698 * apic_sync_pv_eoi_to_guest - called before vmentry
2699 *
2700 * Detect whether it's safe to enable PV EOI and
2701 * if yes do so.
2702 */
2703static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2704 struct kvm_lapic *apic)
2705{
2706 if (!pv_eoi_enabled(vcpu) ||
2707 /* IRR set or many bits in ISR: could be nested. */
2708 apic->irr_pending ||
2709 /* Cache not set: could be safe but we don't bother. */
2710 apic->highest_isr_cache == -1 ||
2711 /* Need EOI to update ioapic. */
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02002712 kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002713 /*
2714 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2715 * so we need not do anything here.
2716 */
2717 return;
2718 }
2719
2720 pv_eoi_set_pending(apic->vcpu);
2721}
2722
Avi Kivityb93463a2007-10-25 16:52:32 +02002723void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2724{
2725 u32 data, tpr;
2726 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002727 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02002728
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002729 apic_sync_pv_eoi_to_guest(vcpu, apic);
2730
Gleb Natapov41383772012-04-19 14:06:29 +03002731 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02002732 return;
2733
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -05002734 tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02002735 max_irr = apic_find_highest_irr(apic);
2736 if (max_irr < 0)
2737 max_irr = 0;
2738 max_isr = apic_find_highest_isr(apic);
2739 if (max_isr < 0)
2740 max_isr = 0;
2741 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2742
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002743 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2744 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02002745}
2746
Andy Honigfda4e2e2013-11-20 10:23:22 -08002747int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02002748{
Andy Honigfda4e2e2013-11-20 10:23:22 -08002749 if (vapic_addr) {
Paolo Bonzini4e335d92017-05-02 16:20:18 +02002750 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
Andy Honigfda4e2e2013-11-20 10:23:22 -08002751 &vcpu->arch.apic->vapic_cache,
2752 vapic_addr, sizeof(u32)))
2753 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03002754 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002755 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03002756 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08002757 }
2758
2759 vcpu->arch.apic->vapic_addr = vapic_addr;
2760 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02002761}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002762
2763int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2764{
2765 struct kvm_lapic *apic = vcpu->arch.apic;
2766 u32 reg = (msr - APIC_BASE_MSR) << 4;
2767
Paolo Bonzini35754c92015-07-29 12:05:37 +02002768 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002769 return 1;
2770
Nadav Amitc69d3d92014-11-26 17:56:25 +02002771 if (reg == APIC_ICR2)
2772 return 1;
2773
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002774 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01002775 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002776 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2777 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002778}
2779
2780int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2781{
2782 struct kvm_lapic *apic = vcpu->arch.apic;
2783 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2784
Paolo Bonzini35754c92015-07-29 12:05:37 +02002785 if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002786 return 1;
2787
Yi Wang0d888002019-07-06 01:08:48 +08002788 if (reg == APIC_DFR || reg == APIC_ICR2)
Nadav Amitc69d3d92014-11-26 17:56:25 +02002789 return 1;
Nadav Amitc69d3d92014-11-26 17:56:25 +02002790
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002791 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002792 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01002793 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002794 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03002795
2796 *data = (((u64)high) << 32) | low;
2797
2798 return 0;
2799}
Gleb Natapov10388a02010-01-17 15:51:23 +02002800
2801int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2802{
2803 struct kvm_lapic *apic = vcpu->arch.apic;
2804
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002805 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002806 return 1;
2807
2808 /* if this is ICR write vector before command */
2809 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002810 kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2811 return kvm_lapic_reg_write(apic, reg, (u32)data);
Gleb Natapov10388a02010-01-17 15:51:23 +02002812}
2813
2814int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2815{
2816 struct kvm_lapic *apic = vcpu->arch.apic;
2817 u32 low, high = 0;
2818
Paolo Bonzinibce87cc2016-01-08 13:48:51 +01002819 if (!lapic_in_kernel(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002820 return 1;
2821
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002822 if (kvm_lapic_reg_read(apic, reg, 4, &low))
Gleb Natapov10388a02010-01-17 15:51:23 +02002823 return 1;
2824 if (reg == APIC_ICR)
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -05002825 kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
Gleb Natapov10388a02010-01-17 15:51:23 +02002826
2827 *data = (((u64)high) << 32) | low;
2828
2829 return 0;
2830}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002831
Ladi Prosek72bbf932018-10-16 18:49:59 +02002832int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002833{
2834 u64 addr = data & ~KVM_MSR_ENABLED;
Vitaly Kuznetsova7c42bb2018-10-16 18:50:06 +02002835 struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data;
2836 unsigned long new_len;
2837
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002838 if (!IS_ALIGNED(addr, 4))
2839 return 1;
2840
2841 vcpu->arch.pv_eoi.msr_val = data;
2842 if (!pv_eoi_enabled(vcpu))
2843 return 0;
Vitaly Kuznetsova7c42bb2018-10-16 18:50:06 +02002844
2845 if (addr == ghc->gpa && len <= ghc->len)
2846 new_len = ghc->len;
2847 else
2848 new_len = len;
2849
2850 return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002851}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002852
Jan Kiszka66450a22013-03-13 12:42:34 +01002853void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2854{
2855 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002856 u8 sipi_vector;
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05002857 int r;
Gleb Natapov299018f2013-06-03 11:30:02 +03002858 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002859
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05002860 if (!lapic_in_kernel(vcpu))
Jan Kiszka66450a22013-03-13 12:42:34 +01002861 return;
2862
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002863 /*
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05002864 * Read pending events before calling the check_events
2865 * callback.
2866 */
2867 pe = smp_load_acquire(&apic->pending_events);
2868 if (!pe)
2869 return;
2870
2871 if (is_guest_mode(vcpu)) {
2872 r = kvm_x86_ops.nested_ops->check_events(vcpu);
2873 if (r < 0)
2874 return;
2875 /*
2876 * If an event has happened and caused a vmexit,
2877 * we know INITs are latched and therefore
2878 * we will not incorrectly deliver an APIC
2879 * event instead of a vmexit.
2880 */
2881 }
2882
2883 /*
Liran Alon4b9852f2019-08-26 13:24:49 +03002884 * INITs are latched while CPU is in specific states
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05002885 * (SMM, VMX root mode, SVM with GIF=0).
Liran Alon4b9852f2019-08-26 13:24:49 +03002886 * Because a CPU cannot be in these states immediately
2887 * after it has processed an INIT signal (and thus in
2888 * KVM_MP_STATE_INIT_RECEIVED state), just eat SIPIs
2889 * and leave the INIT pending.
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002890 */
Liran Alon27cbe7d2019-11-11 11:16:40 +02002891 if (kvm_vcpu_latch_init(vcpu)) {
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002892 WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05002893 if (test_bit(KVM_APIC_SIPI, &pe))
Paolo Bonzinicd7764f2015-06-04 10:41:21 +02002894 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2895 return;
2896 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002897
2898 if (test_bit(KVM_APIC_INIT, &pe)) {
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05002899 clear_bit(KVM_APIC_INIT, &apic->pending_events);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002900 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002901 if (kvm_vcpu_is_bsp(apic->vcpu))
2902 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2903 else
2904 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2905 }
Maxim Levitskyf57ad632020-12-03 16:33:19 +02002906 if (test_bit(KVM_APIC_SIPI, &pe)) {
Paolo Bonzini1c96dcc2020-11-05 11:20:49 -05002907 clear_bit(KVM_APIC_SIPI, &apic->pending_events);
Maxim Levitskyf57ad632020-12-03 16:33:19 +02002908 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2909 /* evaluate pending_events before reading the vector */
2910 smp_rmb();
2911 sipi_vector = apic->sipi_vector;
Tom Lendacky647daca2021-01-04 14:20:01 -06002912 kvm_x86_ops.vcpu_deliver_sipi_vector(vcpu, sipi_vector);
Maxim Levitskyf57ad632020-12-03 16:33:19 +02002913 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2914 }
Jan Kiszka66450a22013-03-13 12:42:34 +01002915 }
2916}
2917
David Matlackcef84c32016-12-16 14:30:36 -08002918void kvm_lapic_exit(void)
2919{
2920 static_key_deferred_flush(&apic_hw_disabled);
2921 static_key_deferred_flush(&apic_sw_disabled);
2922}