blob: 2573b29bbbb39da529e4798ba03f85d043041dfd [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Marcelo Tosattid0659d92014-12-16 09:08:15 -050036#include <asm/delay.h>
Arun Sharma600634972011-07-26 16:09:06 -070037#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030038#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030039#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030042#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020043#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030044
Marcelo Tosattib682b812009-02-10 20:41:41 -020045#ifndef CONFIG_X86_64
46#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
47#else
48#define mod_64(x, y) ((x) % (y))
49#endif
50
Eddie Dong97222cc2007-09-12 10:58:04 +030051#define PRId64 "d"
52#define PRIx64 "llx"
53#define PRIu64 "u"
54#define PRIo64 "o"
55
56#define APIC_BUS_CYCLE_NS 1
57
58/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
59#define apic_debug(fmt, arg...)
60
61#define APIC_LVT_NUM 6
62/* 14 is the version for Xeon and Pentium 8.4.8*/
63#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
64#define LAPIC_MMIO_LENGTH (1 << 12)
65/* followed define is not in apicdef.h */
66#define APIC_SHORT_MASK 0xc0000
67#define APIC_DEST_NOSHORT 0x0
68#define APIC_DEST_MASK 0x800
69#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090070#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030071
Nadav Amit394457a2014-10-03 00:30:52 +030072#define APIC_BROADCAST 0xFF
73#define X2APIC_BROADCAST 0xFFFFFFFFul
74
Eddie Dong97222cc2007-09-12 10:58:04 +030075#define VEC_POS(v) ((v) & (32 - 1))
76#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080077
Eddie Dong97222cc2007-09-12 10:58:04 +030078static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
79{
80 *((u32 *) (apic->regs + reg_off)) = val;
81}
82
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030083static inline int apic_test_vector(int vec, void *bitmap)
84{
85 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
86}
87
Yang Zhang10606912013-04-11 19:21:38 +080088bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
89{
90 struct kvm_lapic *apic = vcpu->arch.apic;
91
92 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
93 apic_test_vector(vector, apic->regs + APIC_IRR);
94}
95
Eddie Dong97222cc2007-09-12 10:58:04 +030096static inline void apic_set_vector(int vec, void *bitmap)
97{
98 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99}
100
101static inline void apic_clear_vector(int vec, void *bitmap)
102{
103 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
104}
105
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300106static inline int __apic_test_and_set_vector(int vec, void *bitmap)
107{
108 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
109}
110
111static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
112{
113 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
114}
115
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300116struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300117struct static_key_deferred apic_sw_disabled __read_mostly;
118
Eddie Dong97222cc2007-09-12 10:58:04 +0300119static inline int apic_enabled(struct kvm_lapic *apic)
120{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300121 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300122}
123
Eddie Dong97222cc2007-09-12 10:58:04 +0300124#define LVT_MASK \
125 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
126
127#define LINT_MASK \
128 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
129 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
130
131static inline int kvm_apic_id(struct kvm_lapic *apic)
132{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300133 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300134}
135
Radim Krčmář3548a252015-02-12 19:41:33 +0100136/* The logical map is definitely wrong if we have multiple
137 * modes at the same time. (Physical map is always right.)
138 */
139static inline bool kvm_apic_logical_map_valid(struct kvm_apic_map *map)
140{
141 return !(map->mode & (map->mode - 1));
142}
143
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100144static inline void
145apic_logical_id(struct kvm_apic_map *map, u32 dest_id, u16 *cid, u16 *lid)
146{
147 unsigned lid_bits;
148
149 BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_CLUSTER != 4);
150 BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_FLAT != 8);
151 BUILD_BUG_ON(KVM_APIC_MODE_X2APIC != 16);
152 lid_bits = map->mode;
153
154 *cid = dest_id >> lid_bits;
155 *lid = dest_id & ((1 << lid_bits) - 1);
156}
157
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300158static void recalculate_apic_map(struct kvm *kvm)
159{
160 struct kvm_apic_map *new, *old = NULL;
161 struct kvm_vcpu *vcpu;
162 int i;
163
164 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
165
166 mutex_lock(&kvm->arch.apic_map_lock);
167
168 if (!new)
169 goto out;
170
Nadav Amit173beed2014-11-02 11:54:54 +0200171 kvm_for_each_vcpu(i, vcpu, kvm) {
172 struct kvm_lapic *apic = vcpu->arch.apic;
173 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100174 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300175
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100176 if (!kvm_apic_present(vcpu))
177 continue;
178
Radim Krčmář25995e52014-11-27 23:30:19 +0100179 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300180 ldr = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300181
Radim Krčmář25995e52014-11-27 23:30:19 +0100182 if (aid < ARRAY_SIZE(new->phys_map))
183 new->phys_map[aid] = apic;
Radim Krčmář3548a252015-02-12 19:41:33 +0100184
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100185 if (apic_x2apic_mode(apic)) {
186 new->mode |= KVM_APIC_MODE_X2APIC;
187 } else if (ldr) {
188 ldr = GET_APIC_LOGICAL_ID(ldr);
189 if (kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
190 new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
191 else
192 new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
193 }
194
195 if (!kvm_apic_logical_map_valid(new))
Radim Krčmář3548a252015-02-12 19:41:33 +0100196 continue;
197
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100198 apic_logical_id(new, ldr, &cid, &lid);
199
Radim Krčmář25995e52014-11-27 23:30:19 +0100200 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300201 new->logical_map[cid][ffs(lid) - 1] = apic;
202 }
203out:
204 old = rcu_dereference_protected(kvm->arch.apic_map,
205 lockdep_is_held(&kvm->arch.apic_map_lock));
206 rcu_assign_pointer(kvm->arch.apic_map, new);
207 mutex_unlock(&kvm->arch.apic_map_lock);
208
209 if (old)
210 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800211
Yang Zhang3d81bc72013-04-11 19:25:13 +0800212 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300213}
214
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300215static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
216{
Radim Krčmáře4627552014-10-30 15:06:45 +0100217 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300218
219 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100220
221 if (enabled != apic->sw_enabled) {
222 apic->sw_enabled = enabled;
223 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300224 static_key_slow_dec_deferred(&apic_sw_disabled);
225 recalculate_apic_map(apic->vcpu->kvm);
226 } else
227 static_key_slow_inc(&apic_sw_disabled.key);
228 }
229}
230
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300231static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
232{
233 apic_set_reg(apic, APIC_ID, id << 24);
234 recalculate_apic_map(apic->vcpu->kvm);
235}
236
237static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
238{
239 apic_set_reg(apic, APIC_LDR, id);
240 recalculate_apic_map(apic->vcpu->kvm);
241}
242
Eddie Dong97222cc2007-09-12 10:58:04 +0300243static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
244{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300245 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300246}
247
248static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
249{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300250 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300251}
252
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800253static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
254{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100255 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800256}
257
Eddie Dong97222cc2007-09-12 10:58:04 +0300258static inline int apic_lvtt_period(struct kvm_lapic *apic)
259{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100260 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800261}
262
263static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
264{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100265 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300266}
267
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200268static inline int apic_lvt_nmi_mode(u32 lvt_val)
269{
270 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
271}
272
Gleb Natapovfc61b802009-07-05 17:39:35 +0300273void kvm_apic_set_version(struct kvm_vcpu *vcpu)
274{
275 struct kvm_lapic *apic = vcpu->arch.apic;
276 struct kvm_cpuid_entry2 *feat;
277 u32 v = APIC_VERSION;
278
Gleb Natapovc48f1492012-08-05 15:58:33 +0300279 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300280 return;
281
282 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
283 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
284 v |= APIC_LVR_DIRECTED_EOI;
285 apic_set_reg(apic, APIC_LVR, v);
286}
287
Mathias Krausef1d24832012-08-30 01:30:18 +0200288static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800289 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300290 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
291 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
292 LINT_MASK, LINT_MASK, /* LVT0-1 */
293 LVT_MASK /* LVTERR */
294};
295
296static int find_highest_vector(void *bitmap)
297{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900298 int vec;
299 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300300
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900301 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
302 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
303 reg = bitmap + REG_POS(vec);
304 if (*reg)
305 return fls(*reg) - 1 + vec;
306 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300307
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900308 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300309}
310
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300311static u8 count_vectors(void *bitmap)
312{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900313 int vec;
314 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300315 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900316
317 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
318 reg = bitmap + REG_POS(vec);
319 count += hweight32(*reg);
320 }
321
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300322 return count;
323}
324
Wincy Van705699a2015-02-03 23:58:17 +0800325void __kvm_apic_update_irr(u32 *pir, void *regs)
Yang Zhanga20ed542013-04-11 19:25:15 +0800326{
327 u32 i, pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800328
329 for (i = 0; i <= 7; i++) {
330 pir_val = xchg(&pir[i], 0);
331 if (pir_val)
Wincy Van705699a2015-02-03 23:58:17 +0800332 *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
Yang Zhanga20ed542013-04-11 19:25:15 +0800333 }
334}
Wincy Van705699a2015-02-03 23:58:17 +0800335EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
336
337void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
338{
339 struct kvm_lapic *apic = vcpu->arch.apic;
340
341 __kvm_apic_update_irr(pir, apic->regs);
342}
Yang Zhanga20ed542013-04-11 19:25:15 +0800343EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
344
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200345static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300346{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200347 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200348 /*
349 * irr_pending must be true if any interrupt is pending; set it after
350 * APIC_IRR to avoid race with apic_clear_irr
351 */
352 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300353}
354
Gleb Natapov33e4c682009-06-11 11:06:51 +0300355static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300356{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300357 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300358}
359
360static inline int apic_find_highest_irr(struct kvm_lapic *apic)
361{
362 int result;
363
Yang Zhangc7c9c562013-01-25 10:18:51 +0800364 /*
365 * Note that irr_pending is just a hint. It will be always
366 * true with virtual interrupt delivery enabled.
367 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300368 if (!apic->irr_pending)
369 return -1;
370
Yang Zhang5a717852013-04-11 19:25:16 +0800371 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300372 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300373 ASSERT(result == -1 || result >= 16);
374
375 return result;
376}
377
Gleb Natapov33e4c682009-06-11 11:06:51 +0300378static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
379{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800380 struct kvm_vcpu *vcpu;
381
382 vcpu = apic->vcpu;
383
Nadav Amitf210f752014-11-16 23:49:07 +0200384 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800385 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200386 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800387 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200388 } else {
389 apic->irr_pending = false;
390 apic_clear_vector(vec, apic->regs + APIC_IRR);
391 if (apic_search_irr(apic) != -1)
392 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800393 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300394}
395
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300396static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
397{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800398 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200399
Wanpeng Li56cc2402014-08-05 12:42:24 +0800400 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
401 return;
402
403 vcpu = apic->vcpu;
404
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300405 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800406 * With APIC virtualization enabled, all caching is disabled
407 * because the processor can modify ISR under the hood. Instead
408 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300409 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100410 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Wanpeng Li56cc2402014-08-05 12:42:24 +0800411 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
412 else {
413 ++apic->isr_count;
414 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
415 /*
416 * ISR (in service register) bit is set when injecting an interrupt.
417 * The highest vector is injected. Thus the latest bit set matches
418 * the highest bit in ISR.
419 */
420 apic->highest_isr_cache = vec;
421 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300422}
423
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200424static inline int apic_find_highest_isr(struct kvm_lapic *apic)
425{
426 int result;
427
428 /*
429 * Note that isr_count is always 1, and highest_isr_cache
430 * is always -1, with APIC virtualization enabled.
431 */
432 if (!apic->isr_count)
433 return -1;
434 if (likely(apic->highest_isr_cache != -1))
435 return apic->highest_isr_cache;
436
437 result = find_highest_vector(apic->regs + APIC_ISR);
438 ASSERT(result == -1 || result >= 16);
439
440 return result;
441}
442
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300443static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
444{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200445 struct kvm_vcpu *vcpu;
446 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
447 return;
448
449 vcpu = apic->vcpu;
450
451 /*
452 * We do get here for APIC virtualization enabled if the guest
453 * uses the Hyper-V APIC enlightenment. In this case we may need
454 * to trigger a new interrupt delivery by writing the SVI field;
455 * on the other hand isr_count and highest_isr_cache are unused
456 * and must be left alone.
457 */
Tiejun Chenb4eef9b2014-12-22 10:32:57 +0100458 if (unlikely(kvm_x86_ops->hwapic_isr_update))
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200459 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
460 apic_find_highest_isr(apic));
461 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300462 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200463 BUG_ON(apic->isr_count < 0);
464 apic->highest_isr_cache = -1;
465 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300466}
467
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800468int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
469{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800470 int highest_irr;
471
Gleb Natapov33e4c682009-06-11 11:06:51 +0300472 /* This may race with setting of irr in __apic_accept_irq() and
473 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
474 * will cause vmexit immediately and the value will be recalculated
475 * on the next vmentry.
476 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300477 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800478 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300479 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800480
481 return highest_irr;
482}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800483
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200484static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800485 int vector, int level, int trig_mode,
486 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200487
Yang Zhangb4f22252013-04-11 19:21:37 +0800488int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
489 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300490{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800491 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800492
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200493 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800494 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300495}
496
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300497static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
498{
499
500 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
501 sizeof(val));
502}
503
504static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
505{
506
507 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
508 sizeof(*val));
509}
510
511static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
512{
513 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
514}
515
516static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
517{
518 u8 val;
519 if (pv_eoi_get_user(vcpu, &val) < 0)
520 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800521 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300522 return val & 0x1;
523}
524
525static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
526{
527 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
528 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800529 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300530 return;
531 }
532 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
533}
534
535static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
536{
537 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
538 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800539 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300540 return;
541 }
542 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
543}
544
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800545void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
546{
547 struct kvm_lapic *apic = vcpu->arch.apic;
548 int i;
549
550 for (i = 0; i < 8; i++)
551 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
552}
553
Eddie Dong97222cc2007-09-12 10:58:04 +0300554static void apic_update_ppr(struct kvm_lapic *apic)
555{
Avi Kivity3842d132010-07-27 12:30:24 +0300556 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300557 int isr;
558
Gleb Natapovc48f1492012-08-05 15:58:33 +0300559 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
560 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300561 isr = apic_find_highest_isr(apic);
562 isrv = (isr != -1) ? isr : 0;
563
564 if ((tpr & 0xf0) >= (isrv & 0xf0))
565 ppr = tpr & 0xff;
566 else
567 ppr = isrv & 0xf0;
568
569 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
570 apic, ppr, isr, isrv);
571
Avi Kivity3842d132010-07-27 12:30:24 +0300572 if (old_ppr != ppr) {
573 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200574 if (ppr < old_ppr)
575 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300576 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300577}
578
579static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
580{
581 apic_set_reg(apic, APIC_TASKPRI, tpr);
582 apic_update_ppr(apic);
583}
584
Radim Krčmář03d22492015-02-12 19:41:31 +0100585static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300586{
Radim Krčmář03d22492015-02-12 19:41:31 +0100587 if (apic_x2apic_mode(apic))
588 return mda == X2APIC_BROADCAST;
589
590 return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
Eddie Dong97222cc2007-09-12 10:58:04 +0300591}
592
Radim Krčmář03d22492015-02-12 19:41:31 +0100593static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
Nadav Amit394457a2014-10-03 00:30:52 +0300594{
Radim Krčmář03d22492015-02-12 19:41:31 +0100595 if (kvm_apic_broadcast(apic, mda))
596 return true;
597
598 if (apic_x2apic_mode(apic))
599 return mda == kvm_apic_id(apic);
600
601 return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
Nadav Amit394457a2014-10-03 00:30:52 +0300602}
603
Radim Krčmář52c233a2015-01-29 22:48:48 +0100604static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300605{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300606 u32 logical_id;
607
Nadav Amit394457a2014-10-03 00:30:52 +0300608 if (kvm_apic_broadcast(apic, mda))
Radim Krčmář9368b562015-01-29 22:48:49 +0100609 return true;
Nadav Amit394457a2014-10-03 00:30:52 +0300610
Radim Krčmář9368b562015-01-29 22:48:49 +0100611 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300612
Radim Krčmář9368b562015-01-29 22:48:49 +0100613 if (apic_x2apic_mode(apic))
Radim Krčmář8a395362015-01-29 22:48:51 +0100614 return ((logical_id >> 16) == (mda >> 16))
615 && (logical_id & mda & 0xffff) != 0;
Radim Krčmář9368b562015-01-29 22:48:49 +0100616
617 logical_id = GET_APIC_LOGICAL_ID(logical_id);
Radim Krčmář03d22492015-02-12 19:41:31 +0100618 mda = GET_APIC_DEST_FIELD(mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300619
Gleb Natapovc48f1492012-08-05 15:58:33 +0300620 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300621 case APIC_DFR_FLAT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100622 return (logical_id & mda) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300623 case APIC_DFR_CLUSTER:
Radim Krčmář9368b562015-01-29 22:48:49 +0100624 return ((logical_id >> 4) == (mda >> 4))
625 && (logical_id & mda & 0xf) != 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300626 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200627 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300628 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Radim Krčmář9368b562015-01-29 22:48:49 +0100629 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300630 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300631}
632
Radim Krčmář03d22492015-02-12 19:41:31 +0100633/* KVM APIC implementation has two quirks
634 * - dest always begins at 0 while xAPIC MDA has offset 24,
635 * - IOxAPIC messages have to be delivered (directly) to x2APIC.
636 */
637static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
638 struct kvm_lapic *target)
639{
640 bool ipi = source != NULL;
641 bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);
642
643 if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
644 return X2APIC_BROADCAST;
645
646 return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
647}
648
Radim Krčmář52c233a2015-01-29 22:48:48 +0100649bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300650 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300651{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800652 struct kvm_lapic *target = vcpu->arch.apic;
Radim Krčmář03d22492015-02-12 19:41:31 +0100653 u32 mda = kvm_apic_mda(dest, source, target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300654
655 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200656 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300657 target, source, dest, dest_mode, short_hand);
658
Zachary Amsdenbd371392010-06-14 11:42:15 -1000659 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300660 switch (short_hand) {
661 case APIC_DEST_NOSHORT:
Radim Krčmář3697f302015-01-29 22:48:50 +0100662 if (dest_mode == APIC_DEST_PHYSICAL)
Radim Krčmář03d22492015-02-12 19:41:31 +0100663 return kvm_apic_match_physical_addr(target, mda);
Gleb Natapov343f94f2009-03-05 16:34:54 +0200664 else
Radim Krčmář03d22492015-02-12 19:41:31 +0100665 return kvm_apic_match_logical_addr(target, mda);
Eddie Dong97222cc2007-09-12 10:58:04 +0300666 case APIC_DEST_SELF:
Radim Krčmář9368b562015-01-29 22:48:49 +0100667 return target == source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300668 case APIC_DEST_ALLINC:
Radim Krčmář9368b562015-01-29 22:48:49 +0100669 return true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300670 case APIC_DEST_ALLBUT:
Radim Krčmář9368b562015-01-29 22:48:49 +0100671 return target != source;
Eddie Dong97222cc2007-09-12 10:58:04 +0300672 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200673 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
674 short_hand);
Radim Krčmář9368b562015-01-29 22:48:49 +0100675 return false;
Eddie Dong97222cc2007-09-12 10:58:04 +0300676 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300677}
678
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300679bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800680 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300681{
682 struct kvm_apic_map *map;
683 unsigned long bitmap = 1;
684 struct kvm_lapic **dst;
685 int i;
Paolo Bonzinibea15422015-04-13 15:40:02 +0200686 bool ret, x2apic_ipi;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300687
688 *r = -1;
689
690 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800691 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300692 return true;
693 }
694
695 if (irq->shorthand)
696 return false;
697
Paolo Bonzinibea15422015-04-13 15:40:02 +0200698 x2apic_ipi = src && apic_x2apic_mode(src);
Radim Krčmář9ea369b2015-02-12 19:41:32 +0100699 if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
700 return false;
701
Paolo Bonzinibea15422015-04-13 15:40:02 +0200702 ret = true;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300703 rcu_read_lock();
704 map = rcu_dereference(kvm->arch.apic_map);
705
Paolo Bonzinibea15422015-04-13 15:40:02 +0200706 if (!map) {
707 ret = false;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300708 goto out;
Paolo Bonzinibea15422015-04-13 15:40:02 +0200709 }
Radim Krčmář698f9752014-11-27 20:03:14 +0100710
Radim Krčmář3697f302015-01-29 22:48:50 +0100711 if (irq->dest_mode == APIC_DEST_PHYSICAL) {
Radim Krčmářfa834e92014-11-27 20:03:12 +0100712 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
713 goto out;
714
715 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300716 } else {
Radim Krčmář3548a252015-02-12 19:41:33 +0100717 u16 cid;
718
719 if (!kvm_apic_logical_map_valid(map)) {
720 ret = false;
721 goto out;
722 }
723
Radim Krčmář3b5a5ff2015-02-12 19:41:34 +0100724 apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300725
Radim Krčmář45c30942014-11-27 20:03:13 +0100726 if (cid >= ARRAY_SIZE(map->logical_map))
727 goto out;
728
729 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300730
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300731 if (irq->delivery_mode == APIC_DM_LOWEST) {
732 int l = -1;
733 for_each_set_bit(i, &bitmap, 16) {
734 if (!dst[i])
735 continue;
736 if (l < 0)
737 l = i;
738 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
739 l = i;
740 }
741
742 bitmap = (l >= 0) ? 1 << l : 0;
743 }
744 }
745
746 for_each_set_bit(i, &bitmap, 16) {
747 if (!dst[i])
748 continue;
749 if (*r < 0)
750 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800751 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300752 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300753out:
754 rcu_read_unlock();
755 return ret;
756}
757
Eddie Dong97222cc2007-09-12 10:58:04 +0300758/*
759 * Add a pending IRQ into lapic.
760 * Return 1 if successfully added and 0 if discarded.
761 */
762static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800763 int vector, int level, int trig_mode,
764 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300765{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200766 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300767 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300768
Paolo Bonzinia183b632014-09-11 11:51:02 +0200769 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
770 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300771 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300772 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200773 vcpu->arch.apic_arb_prio++;
774 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300775 /* FIXME add logic for vcpu on reset */
776 if (unlikely(!apic_enabled(apic)))
777 break;
778
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200779 result = 1;
780
Yang Zhangb4f22252013-04-11 19:21:37 +0800781 if (dest_map)
782 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200783
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200784 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800785 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200786 else {
787 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800788
789 kvm_make_request(KVM_REQ_EVENT, vcpu);
790 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300791 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300792 break;
793
794 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530795 result = 1;
796 vcpu->arch.pv.pv_unhalted = 1;
797 kvm_make_request(KVM_REQ_EVENT, vcpu);
798 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300799 break;
800
801 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200802 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300803 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800804
Eddie Dong97222cc2007-09-12 10:58:04 +0300805 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200806 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800807 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200808 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300809 break;
810
811 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100812 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200813 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100814 /* assumes that there are only KVM_APIC_INIT/SIPI */
815 apic->pending_events = (1UL << KVM_APIC_INIT);
816 /* make sure pending_events is visible before sending
817 * the request */
818 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300819 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300820 kvm_vcpu_kick(vcpu);
821 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200822 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
823 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300824 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300825 break;
826
827 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200828 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
829 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100830 result = 1;
831 apic->sipi_vector = vector;
832 /* make sure sipi_vector is visible for the receiver */
833 smp_wmb();
834 set_bit(KVM_APIC_SIPI, &apic->pending_events);
835 kvm_make_request(KVM_REQ_EVENT, vcpu);
836 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300837 break;
838
Jan Kiszka23930f92008-09-26 09:30:52 +0200839 case APIC_DM_EXTINT:
840 /*
841 * Should only be called by kvm_apic_local_deliver() with LVT0,
842 * before NMI watchdog was enabled. Already handled by
843 * kvm_apic_accept_pic_intr().
844 */
845 break;
846
Eddie Dong97222cc2007-09-12 10:58:04 +0300847 default:
848 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
849 delivery_mode);
850 break;
851 }
852 return result;
853}
854
Gleb Natapove1035712009-03-05 16:34:59 +0200855int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300856{
Gleb Natapove1035712009-03-05 16:34:59 +0200857 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800858}
859
Yang Zhangc7c9c562013-01-25 10:18:51 +0800860static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
861{
Radim Krčmářc806a6a2015-03-18 19:38:22 +0100862 if (kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +0800863 int trigger_mode;
864 if (apic_test_vector(vector, apic->regs + APIC_TMR))
865 trigger_mode = IOAPIC_LEVEL_TRIG;
866 else
867 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800868 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800869 }
870}
871
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300872static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300873{
874 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300875
876 trace_kvm_eoi(apic, vector);
877
Eddie Dong97222cc2007-09-12 10:58:04 +0300878 /*
879 * Not every write EOI will has corresponding ISR,
880 * one example is when Kernel check timer on setup_IO_APIC
881 */
882 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300883 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300884
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300885 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300886 apic_update_ppr(apic);
887
Yang Zhangc7c9c562013-01-25 10:18:51 +0800888 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300889 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300890 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300891}
892
Yang Zhangc7c9c562013-01-25 10:18:51 +0800893/*
894 * this interface assumes a trap-like exit, which has already finished
895 * desired side effect including vISR and vPPR update.
896 */
897void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
898{
899 struct kvm_lapic *apic = vcpu->arch.apic;
900
901 trace_kvm_eoi(apic, vector);
902
903 kvm_ioapic_send_eoi(apic, vector);
904 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
905}
906EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
907
Eddie Dong97222cc2007-09-12 10:58:04 +0300908static void apic_send_ipi(struct kvm_lapic *apic)
909{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300910 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
911 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200912 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300913
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200914 irq.vector = icr_low & APIC_VECTOR_MASK;
915 irq.delivery_mode = icr_low & APIC_MODE_MASK;
916 irq.dest_mode = icr_low & APIC_DEST_MASK;
Paolo Bonzinib7cb2232015-04-21 14:57:05 +0200917 irq.level = (icr_low & APIC_INT_ASSERT) != 0;
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200918 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
919 irq.shorthand = icr_low & APIC_SHORT_MASK;
James Sullivan93bbf0b2015-03-18 19:26:03 -0600920 irq.msi_redir_hint = false;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300921 if (apic_x2apic_mode(apic))
922 irq.dest_id = icr_high;
923 else
924 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300925
Gleb Natapov1000ff82009-07-07 16:00:57 +0300926 trace_kvm_apic_ipi(icr_low, irq.dest_id);
927
Eddie Dong97222cc2007-09-12 10:58:04 +0300928 apic_debug("icr_high 0x%x, icr_low 0x%x, "
929 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
James Sullivan93bbf0b2015-03-18 19:26:03 -0600930 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
931 "msi_redir_hint 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -0400932 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200933 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
James Sullivan93bbf0b2015-03-18 19:26:03 -0600934 irq.vector, irq.msi_redir_hint);
Eddie Dong97222cc2007-09-12 10:58:04 +0300935
Yang Zhangb4f22252013-04-11 19:21:37 +0800936 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300937}
938
939static u32 apic_get_tmcct(struct kvm_lapic *apic)
940{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200941 ktime_t remaining;
942 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200943 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300944
945 ASSERT(apic != NULL);
946
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200947 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800948 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
949 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200950 return 0;
951
Marcelo Tosattiace15462009-10-08 10:55:03 -0300952 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200953 if (ktime_to_ns(remaining) < 0)
954 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300955
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300956 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
957 tmcct = div64_u64(ns,
958 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300959
960 return tmcct;
961}
962
Avi Kivityb209749f2007-10-22 16:50:39 +0200963static void __report_tpr_access(struct kvm_lapic *apic, bool write)
964{
965 struct kvm_vcpu *vcpu = apic->vcpu;
966 struct kvm_run *run = vcpu->run;
967
Avi Kivitya8eeb042010-05-10 12:34:53 +0300968 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300969 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200970 run->tpr_access.is_write = write;
971}
972
973static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
974{
975 if (apic->vcpu->arch.tpr_access_reporting)
976 __report_tpr_access(apic, write);
977}
978
Eddie Dong97222cc2007-09-12 10:58:04 +0300979static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
980{
981 u32 val = 0;
982
983 if (offset >= LAPIC_MMIO_LENGTH)
984 return 0;
985
986 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300987 case APIC_ID:
988 if (apic_x2apic_mode(apic))
989 val = kvm_apic_id(apic);
990 else
991 val = kvm_apic_id(apic) << 24;
992 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300993 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200994 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300995 break;
996
997 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800998 if (apic_lvtt_tscdeadline(apic))
999 return 0;
1000
Eddie Dong97222cc2007-09-12 10:58:04 +03001001 val = apic_get_tmcct(apic);
1002 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +03001003 case APIC_PROCPRI:
1004 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +03001005 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +03001006 break;
Avi Kivityb209749f2007-10-22 16:50:39 +02001007 case APIC_TASKPRI:
1008 report_tpr_access(apic, false);
1009 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +03001010 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +03001011 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +03001012 break;
1013 }
1014
1015 return val;
1016}
1017
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001018static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1019{
1020 return container_of(dev, struct kvm_lapic, dev);
1021}
1022
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001023static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1024 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001025{
Eddie Dong97222cc2007-09-12 10:58:04 +03001026 unsigned char alignment = offset & 0xf;
1027 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001028 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001029 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001030
1031 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001032 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1033 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001034 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001035 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001036
1037 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001038 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1039 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001040 return 1;
1041 }
1042
Eddie Dong97222cc2007-09-12 10:58:04 +03001043 result = __apic_read(apic, offset & ~0xf);
1044
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001045 trace_kvm_apic_read(offset, result);
1046
Eddie Dong97222cc2007-09-12 10:58:04 +03001047 switch (len) {
1048 case 1:
1049 case 2:
1050 case 4:
1051 memcpy(data, (char *)&result + alignment, len);
1052 break;
1053 default:
1054 printk(KERN_ERR "Local APIC read with len = %x, "
1055 "should be 1,2, or 4 instead\n", len);
1056 break;
1057 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001058 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001059}
1060
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001061static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1062{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001063 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001064 addr >= apic->base_address &&
1065 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1066}
1067
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001068static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001069 gpa_t address, int len, void *data)
1070{
1071 struct kvm_lapic *apic = to_lapic(this);
1072 u32 offset = address - apic->base_address;
1073
1074 if (!apic_mmio_in_range(apic, address))
1075 return -EOPNOTSUPP;
1076
1077 apic_reg_read(apic, offset, len, data);
1078
1079 return 0;
1080}
1081
Eddie Dong97222cc2007-09-12 10:58:04 +03001082static void update_divide_count(struct kvm_lapic *apic)
1083{
1084 u32 tmp1, tmp2, tdcr;
1085
Gleb Natapovc48f1492012-08-05 15:58:33 +03001086 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001087 tmp1 = tdcr & 0xf;
1088 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001089 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001090
1091 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -04001092 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001093}
1094
Radim Krčmář5d87db72014-10-10 19:15:08 +02001095static void apic_timer_expired(struct kvm_lapic *apic)
1096{
1097 struct kvm_vcpu *vcpu = apic->vcpu;
1098 wait_queue_head_t *q = &vcpu->wq;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001099 struct kvm_timer *ktimer = &apic->lapic_timer;
Radim Krčmář5d87db72014-10-10 19:15:08 +02001100
Radim Krčmář5d87db72014-10-10 19:15:08 +02001101 if (atomic_read(&apic->lapic_timer.pending))
1102 return;
1103
1104 atomic_inc(&apic->lapic_timer.pending);
Nicholas Krausebab5bb32015-01-01 22:05:18 -05001105 kvm_set_pending_timer(vcpu);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001106
1107 if (waitqueue_active(q))
1108 wake_up_interruptible(q);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001109
1110 if (apic_lvtt_tscdeadline(apic))
1111 ktimer->expired_tscdeadline = ktimer->tscdeadline;
1112}
1113
1114/*
1115 * On APICv, this test will cause a busy wait
1116 * during a higher-priority task.
1117 */
1118
1119static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1120{
1121 struct kvm_lapic *apic = vcpu->arch.apic;
1122 u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
1123
1124 if (kvm_apic_hw_enabled(apic)) {
1125 int vec = reg & APIC_VECTOR_MASK;
Marcelo Tosattif9339862015-02-02 15:26:08 -02001126 void *bitmap = apic->regs + APIC_ISR;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001127
Marcelo Tosattif9339862015-02-02 15:26:08 -02001128 if (kvm_x86_ops->deliver_posted_interrupt)
1129 bitmap = apic->regs + APIC_IRR;
1130
1131 if (apic_test_vector(vec, bitmap))
1132 return true;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001133 }
1134 return false;
1135}
1136
1137void wait_lapic_expire(struct kvm_vcpu *vcpu)
1138{
1139 struct kvm_lapic *apic = vcpu->arch.apic;
1140 u64 guest_tsc, tsc_deadline;
1141
1142 if (!kvm_vcpu_has_lapic(vcpu))
1143 return;
1144
1145 if (apic->lapic_timer.expired_tscdeadline == 0)
1146 return;
1147
1148 if (!lapic_timer_int_injected(vcpu))
1149 return;
1150
1151 tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1152 apic->lapic_timer.expired_tscdeadline = 0;
1153 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Marcelo Tosatti6c19b752014-12-16 09:08:16 -05001154 trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001155
1156 /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
1157 if (guest_tsc < tsc_deadline)
1158 __delay(tsc_deadline - guest_tsc);
Radim Krčmář5d87db72014-10-10 19:15:08 +02001159}
1160
Eddie Dong97222cc2007-09-12 10:58:04 +03001161static void start_apic_timer(struct kvm_lapic *apic)
1162{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001163 ktime_t now;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001164
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001165 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001166
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001167 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001168 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001169 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001170 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001171 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001172
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001173 if (!apic->lapic_timer.period)
1174 return;
1175 /*
1176 * Do not allow the guest to program periodic timers with small
1177 * interval, since the hrtimers are not throttled by the host
1178 * scheduler.
1179 */
1180 if (apic_lvtt_period(apic)) {
1181 s64 min_period = min_timer_period_us * 1000LL;
1182
1183 if (apic->lapic_timer.period < min_period) {
1184 pr_info_ratelimited(
1185 "kvm: vcpu %i: requested %lld ns "
1186 "lapic timer period limited to %lld ns\n",
1187 apic->vcpu->vcpu_id,
1188 apic->lapic_timer.period, min_period);
1189 apic->lapic_timer.period = min_period;
1190 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001191 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001192
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001193 hrtimer_start(&apic->lapic_timer.timer,
1194 ktime_add_ns(now, apic->lapic_timer.period),
1195 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001196
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001197 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001198 PRIx64 ", "
1199 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001200 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001201 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001202 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001203 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001204 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001205 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001206 } else if (apic_lvtt_tscdeadline(apic)) {
1207 /* lapic timer in tsc deadline mode */
1208 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1209 u64 ns = 0;
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001210 ktime_t expire;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001211 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001212 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001213 unsigned long flags;
1214
1215 if (unlikely(!tscdeadline || !this_tsc_khz))
1216 return;
1217
1218 local_irq_save(flags);
1219
1220 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001221 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001222 if (likely(tscdeadline > guest_tsc)) {
1223 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1224 do_div(ns, this_tsc_khz);
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001225 expire = ktime_add_ns(now, ns);
1226 expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001227 hrtimer_start(&apic->lapic_timer.timer,
Marcelo Tosattid0659d92014-12-16 09:08:15 -05001228 expire, HRTIMER_MODE_ABS);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001229 } else
1230 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001231
1232 local_irq_restore(flags);
1233 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001234}
1235
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001236static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1237{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001238 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001239
1240 if (apic_lvt_nmi_mode(lvt0_val)) {
1241 if (!nmi_wd_enabled) {
1242 apic_debug("Receive NMI setting on APIC_LVT0 "
1243 "for cpu %d\n", apic->vcpu->vcpu_id);
1244 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1245 }
1246 } else if (nmi_wd_enabled)
1247 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1248}
1249
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001250static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001251{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001252 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001253
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001254 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001255
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001256 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001257 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001258 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001259 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001260 else
1261 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001262 break;
1263
1264 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001265 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001266 apic_set_tpr(apic, val & 0xff);
1267 break;
1268
1269 case APIC_EOI:
1270 apic_set_eoi(apic);
1271 break;
1272
1273 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001274 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001275 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001276 else
1277 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001278 break;
1279
1280 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001281 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001282 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001283 recalculate_apic_map(apic->vcpu->kvm);
1284 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001285 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001286 break;
1287
Gleb Natapovfc61b802009-07-05 17:39:35 +03001288 case APIC_SPIV: {
1289 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001290 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001291 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001292 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001293 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1294 int i;
1295 u32 lvt_val;
1296
1297 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001298 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001299 APIC_LVTT + 0x10 * i);
1300 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1301 lvt_val | APIC_LVT_MASKED);
1302 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001303 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001304
1305 }
1306 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001307 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001308 case APIC_ICR:
1309 /* No delay here, so we always clear the pending bit */
1310 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1311 apic_send_ipi(apic);
1312 break;
1313
1314 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001315 if (!apic_x2apic_mode(apic))
1316 val &= 0xff000000;
1317 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001318 break;
1319
Jan Kiszka23930f92008-09-26 09:30:52 +02001320 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001321 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001322 case APIC_LVTTHMR:
1323 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001324 case APIC_LVT1:
1325 case APIC_LVTERR:
1326 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001327 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001328 val |= APIC_LVT_MASKED;
1329
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001330 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1331 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001332
1333 break;
1334
Radim Krčmářa323b402014-10-30 15:06:46 +01001335 case APIC_LVTT: {
1336 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1337
1338 if (apic->lapic_timer.timer_mode != timer_mode) {
1339 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001340 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001341 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001342
Gleb Natapovc48f1492012-08-05 15:58:33 +03001343 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001344 val |= APIC_LVT_MASKED;
1345 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1346 apic_set_reg(apic, APIC_LVTT, val);
1347 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001348 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001349
Eddie Dong97222cc2007-09-12 10:58:04 +03001350 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001351 if (apic_lvtt_tscdeadline(apic))
1352 break;
1353
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001354 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001355 apic_set_reg(apic, APIC_TMICT, val);
1356 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001357 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001358
1359 case APIC_TDCR:
1360 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001361 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001362 apic_set_reg(apic, APIC_TDCR, val);
1363 update_divide_count(apic);
1364 break;
1365
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001366 case APIC_ESR:
1367 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001368 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001369 ret = 1;
1370 }
1371 break;
1372
1373 case APIC_SELF_IPI:
1374 if (apic_x2apic_mode(apic)) {
1375 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1376 } else
1377 ret = 1;
1378 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001379 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001380 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001381 break;
1382 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001383 if (ret)
1384 apic_debug("Local APIC Write to read-only register %x\n", reg);
1385 return ret;
1386}
1387
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00001388static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001389 gpa_t address, int len, const void *data)
1390{
1391 struct kvm_lapic *apic = to_lapic(this);
1392 unsigned int offset = address - apic->base_address;
1393 u32 val;
1394
1395 if (!apic_mmio_in_range(apic, address))
1396 return -EOPNOTSUPP;
1397
1398 /*
1399 * APIC register must be aligned on 128-bits boundary.
1400 * 32/64/128 bits registers must be accessed thru 32 bits.
1401 * Refer SDM 8.4.1
1402 */
1403 if (len != 4 || (offset & 0xf)) {
1404 /* Don't shout loud, $infamous_os would cause only noise. */
1405 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001406 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001407 }
1408
1409 val = *(u32*)data;
1410
1411 /* too common printing */
1412 if (offset != APIC_EOI)
1413 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1414 "0x%x\n", __func__, offset, len, val);
1415
1416 apic_reg_write(apic, offset & 0xff0, val);
1417
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001418 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001419}
1420
Kevin Tian58fbbf22011-08-30 13:56:17 +03001421void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1422{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001423 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001424 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1425}
1426EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1427
Yang Zhang83d4c282013-01-25 10:18:49 +08001428/* emulate APIC access in a trap manner */
1429void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1430{
1431 u32 val = 0;
1432
1433 /* hw has done the conditional check and inst decode */
1434 offset &= 0xff0;
1435
1436 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1437
1438 /* TODO: optimize to just emulate side effect w/o one more write */
1439 apic_reg_write(vcpu->arch.apic, offset, val);
1440}
1441EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1442
Rusty Russelld5894442007-10-08 10:48:30 +10001443void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001444{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001445 struct kvm_lapic *apic = vcpu->arch.apic;
1446
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001447 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001448 return;
1449
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001450 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001451
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001452 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1453 static_key_slow_dec_deferred(&apic_hw_disabled);
1454
Radim Krčmáře4627552014-10-30 15:06:45 +01001455 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001456 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001457
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001458 if (apic->regs)
1459 free_page((unsigned long)apic->regs);
1460
1461 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001462}
1463
1464/*
1465 *----------------------------------------------------------------------
1466 * LAPIC interface
1467 *----------------------------------------------------------------------
1468 */
1469
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001470u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1471{
1472 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001473
Gleb Natapovc48f1492012-08-05 15:58:33 +03001474 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001475 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001476 return 0;
1477
1478 return apic->lapic_timer.tscdeadline;
1479}
1480
1481void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1482{
1483 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001484
Gleb Natapovc48f1492012-08-05 15:58:33 +03001485 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001486 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001487 return;
1488
1489 hrtimer_cancel(&apic->lapic_timer.timer);
1490 apic->lapic_timer.tscdeadline = data;
1491 start_apic_timer(apic);
1492}
1493
Eddie Dong97222cc2007-09-12 10:58:04 +03001494void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1495{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001496 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001497
Gleb Natapovc48f1492012-08-05 15:58:33 +03001498 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001499 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001500
Avi Kivityb93463a2007-10-25 16:52:32 +02001501 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001502 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001503}
1504
1505u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1506{
Eddie Dong97222cc2007-09-12 10:58:04 +03001507 u64 tpr;
1508
Gleb Natapovc48f1492012-08-05 15:58:33 +03001509 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001510 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001511
Gleb Natapovc48f1492012-08-05 15:58:33 +03001512 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001513
1514 return (tpr & 0xf0) >> 4;
1515}
1516
1517void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1518{
Yang Zhang8d146952013-01-25 10:18:50 +08001519 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001520 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001521
1522 if (!apic) {
1523 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001524 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001525 return;
1526 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001527
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001528 vcpu->arch.apic_base = value;
1529
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001530 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001531 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001532 if (value & MSR_IA32_APICBASE_ENABLE)
1533 static_key_slow_dec_deferred(&apic_hw_disabled);
1534 else
1535 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001536 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001537 }
1538
Yang Zhang8d146952013-01-25 10:18:50 +08001539 if ((old_value ^ value) & X2APIC_ENABLE) {
1540 if (value & X2APIC_ENABLE) {
1541 u32 id = kvm_apic_id(apic);
1542 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1543 kvm_apic_set_ldr(apic, ldr);
1544 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1545 } else
1546 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001547 }
Yang Zhang8d146952013-01-25 10:18:50 +08001548
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001549 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001550 MSR_IA32_APICBASE_BASE;
1551
Nadav Amitdb324fe2014-11-02 11:54:59 +02001552 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1553 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1554 pr_warn_once("APIC base relocation is unsupported by KVM");
1555
Eddie Dong97222cc2007-09-12 10:58:04 +03001556 /* with FSB delivery interrupt, we can restart APIC functionality */
1557 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001558 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001559
1560}
1561
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001562void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
Eddie Dong97222cc2007-09-12 10:58:04 +03001563{
1564 struct kvm_lapic *apic;
1565 int i;
1566
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001567 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001568
1569 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001570 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001571 ASSERT(apic != NULL);
1572
1573 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001574 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001575
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001576 if (!init_event)
1577 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001578 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001579
1580 for (i = 0; i < APIC_LVT_NUM; i++)
1581 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001582 apic->lapic_timer.timer_mode = 0;
Nadav Amit90de4a12015-04-13 01:53:41 +03001583 if (!(vcpu->kvm->arch.disabled_quirks & KVM_QUIRK_LINT0_REENABLED))
1584 apic_set_reg(apic, APIC_LVT0,
1585 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001586
1587 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001588 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001589 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001590 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001591 apic_set_reg(apic, APIC_ESR, 0);
1592 apic_set_reg(apic, APIC_ICR, 0);
1593 apic_set_reg(apic, APIC_ICR2, 0);
1594 apic_set_reg(apic, APIC_TDCR, 0);
1595 apic_set_reg(apic, APIC_TMICT, 0);
1596 for (i = 0; i < 8; i++) {
1597 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1598 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1599 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1600 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001601 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
Radim Krčmářf563db42015-02-27 16:32:38 +01001602 apic->isr_count = kvm_x86_ops->hwapic_isr_update ? 1 : 0;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001603 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001604 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001605 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001606 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001607 kvm_lapic_set_base(vcpu,
1608 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001609 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001610 apic_update_ppr(apic);
1611
Gleb Natapove1035712009-03-05 16:34:59 +02001612 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001613 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001614
Nadav Amit98eff522014-06-29 12:28:51 +03001615 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001616 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001617 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001618 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001619}
1620
Eddie Dong97222cc2007-09-12 10:58:04 +03001621/*
1622 *----------------------------------------------------------------------
1623 * timer interface
1624 *----------------------------------------------------------------------
1625 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001626
Avi Kivity2a6eac92012-07-26 18:01:51 +03001627static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001628{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001629 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001630}
1631
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001632int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1633{
Gleb Natapov54e98182012-08-05 15:58:32 +03001634 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001635
Gleb Natapovc48f1492012-08-05 15:58:33 +03001636 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001637 apic_lvt_enabled(apic, APIC_LVTT))
1638 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001639
1640 return 0;
1641}
1642
Avi Kivity89342082011-11-10 14:57:21 +02001643int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001644{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001645 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001646 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001647
Gleb Natapovc48f1492012-08-05 15:58:33 +03001648 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001649 vector = reg & APIC_VECTOR_MASK;
1650 mode = reg & APIC_MODE_MASK;
1651 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001652 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1653 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001654 }
1655 return 0;
1656}
1657
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001658void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001659{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001660 struct kvm_lapic *apic = vcpu->arch.apic;
1661
1662 if (apic)
1663 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001664}
1665
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001666static const struct kvm_io_device_ops apic_mmio_ops = {
1667 .read = apic_mmio_read,
1668 .write = apic_mmio_write,
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001669};
1670
Avi Kivitye9d90d42012-07-26 18:01:50 +03001671static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1672{
1673 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001674 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001675
Radim Krčmář5d87db72014-10-10 19:15:08 +02001676 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001677
Avi Kivity2a6eac92012-07-26 18:01:51 +03001678 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001679 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1680 return HRTIMER_RESTART;
1681 } else
1682 return HRTIMER_NORESTART;
1683}
1684
Eddie Dong97222cc2007-09-12 10:58:04 +03001685int kvm_create_lapic(struct kvm_vcpu *vcpu)
1686{
1687 struct kvm_lapic *apic;
1688
1689 ASSERT(vcpu != NULL);
1690 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1691
1692 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1693 if (!apic)
1694 goto nomem;
1695
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001696 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001697
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001698 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1699 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001700 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1701 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001702 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001703 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001704 apic->vcpu = vcpu;
1705
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001706 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1707 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001708 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001709
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001710 /*
1711 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1712 * thinking that APIC satet has changed.
1713 */
1714 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001715 kvm_lapic_set_base(vcpu,
1716 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001717
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001718 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001719 kvm_lapic_reset(vcpu, false);
Gregory Haskinsd76685c42009-06-01 12:54:50 -04001720 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001721
1722 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001723nomem_free_apic:
1724 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001725nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001726 return -ENOMEM;
1727}
Eddie Dong97222cc2007-09-12 10:58:04 +03001728
1729int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1730{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001731 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001732 int highest_irr;
1733
Gleb Natapovc48f1492012-08-05 15:58:33 +03001734 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001735 return -1;
1736
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001737 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001738 highest_irr = apic_find_highest_irr(apic);
1739 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001740 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001741 return -1;
1742 return highest_irr;
1743}
1744
Qing He40487c62007-09-17 14:47:13 +08001745int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1746{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001747 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001748 int r = 0;
1749
Gleb Natapovc48f1492012-08-05 15:58:33 +03001750 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001751 r = 1;
1752 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1753 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1754 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001755 return r;
1756}
1757
Eddie Dong1b9778d2007-09-03 16:56:58 +03001758void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1759{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001760 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001761
Gleb Natapovc48f1492012-08-05 15:58:33 +03001762 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001763 return;
1764
1765 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001766 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001767 if (apic_lvtt_tscdeadline(apic))
1768 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001769 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001770 }
1771}
1772
Eddie Dong97222cc2007-09-12 10:58:04 +03001773int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1774{
1775 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001776 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001777
1778 if (vector == -1)
1779 return -1;
1780
Wanpeng Li56cc2402014-08-05 12:42:24 +08001781 /*
1782 * We get here even with APIC virtualization enabled, if doing
1783 * nested virtualization and L1 runs with the "acknowledge interrupt
1784 * on exit" mode. Then we cannot inject the interrupt via RVI,
1785 * because the process would deliver it through the IDT.
1786 */
1787
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001788 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001789 apic_update_ppr(apic);
1790 apic_clear_irr(vector, apic);
1791 return vector;
1792}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001793
Gleb Natapov64eb0622012-08-08 15:24:36 +03001794void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1795 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001796{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001797 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001798
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001799 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001800 /* set SPIV separately to get count of SW disabled APICs right */
1801 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1802 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001803 /* call kvm_apic_set_id() to put apic into apic_map */
1804 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001805 kvm_apic_set_version(vcpu);
1806
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001807 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001808 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001809 update_divide_count(apic);
1810 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001811 apic->irr_pending = true;
Radim Krčmářf563db42015-02-27 16:32:38 +01001812 apic->isr_count = kvm_x86_ops->hwapic_isr_update ?
Yang Zhangc7c9c562013-01-25 10:18:51 +08001813 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001814 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001815 if (kvm_x86_ops->hwapic_irr_update)
1816 kvm_x86_ops->hwapic_irr_update(vcpu,
1817 apic_find_highest_irr(apic));
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01001818 if (unlikely(kvm_x86_ops->hwapic_isr_update))
1819 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
1820 apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001821 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001822 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001823}
Eddie Donga3d7f852007-09-03 16:15:12 +03001824
Avi Kivity2f52d582008-01-16 12:49:30 +02001825void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001826{
Eddie Donga3d7f852007-09-03 16:15:12 +03001827 struct hrtimer *timer;
1828
Gleb Natapovc48f1492012-08-05 15:58:33 +03001829 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001830 return;
1831
Gleb Natapov54e98182012-08-05 15:58:32 +03001832 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001833 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001834 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001835}
Avi Kivityb93463a2007-10-25 16:52:32 +02001836
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001837/*
1838 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1839 *
1840 * Detect whether guest triggered PV EOI since the
1841 * last entry. If yes, set EOI on guests's behalf.
1842 * Clear PV EOI in guest memory in any case.
1843 */
1844static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1845 struct kvm_lapic *apic)
1846{
1847 bool pending;
1848 int vector;
1849 /*
1850 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1851 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1852 *
1853 * KVM_APIC_PV_EOI_PENDING is unset:
1854 * -> host disabled PV EOI.
1855 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1856 * -> host enabled PV EOI, guest did not execute EOI yet.
1857 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1858 * -> host enabled PV EOI, guest executed EOI.
1859 */
1860 BUG_ON(!pv_eoi_enabled(vcpu));
1861 pending = pv_eoi_get_pending(vcpu);
1862 /*
1863 * Clear pending bit in any case: it will be set again on vmentry.
1864 * While this might not be ideal from performance point of view,
1865 * this makes sure pv eoi is only enabled when we know it's safe.
1866 */
1867 pv_eoi_clr_pending(vcpu);
1868 if (pending)
1869 return;
1870 vector = apic_set_eoi(apic);
1871 trace_kvm_pv_eoi(apic, vector);
1872}
1873
Avi Kivityb93463a2007-10-25 16:52:32 +02001874void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1875{
1876 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001877
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001878 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1879 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1880
Gleb Natapov41383772012-04-19 14:06:29 +03001881 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001882 return;
1883
Andy Honigfda4e2e2013-11-20 10:23:22 -08001884 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1885 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001886
1887 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1888}
1889
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001890/*
1891 * apic_sync_pv_eoi_to_guest - called before vmentry
1892 *
1893 * Detect whether it's safe to enable PV EOI and
1894 * if yes do so.
1895 */
1896static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1897 struct kvm_lapic *apic)
1898{
1899 if (!pv_eoi_enabled(vcpu) ||
1900 /* IRR set or many bits in ISR: could be nested. */
1901 apic->irr_pending ||
1902 /* Cache not set: could be safe but we don't bother. */
1903 apic->highest_isr_cache == -1 ||
1904 /* Need EOI to update ioapic. */
1905 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1906 /*
1907 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1908 * so we need not do anything here.
1909 */
1910 return;
1911 }
1912
1913 pv_eoi_set_pending(apic->vcpu);
1914}
1915
Avi Kivityb93463a2007-10-25 16:52:32 +02001916void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1917{
1918 u32 data, tpr;
1919 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001920 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001921
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001922 apic_sync_pv_eoi_to_guest(vcpu, apic);
1923
Gleb Natapov41383772012-04-19 14:06:29 +03001924 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001925 return;
1926
Gleb Natapovc48f1492012-08-05 15:58:33 +03001927 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001928 max_irr = apic_find_highest_irr(apic);
1929 if (max_irr < 0)
1930 max_irr = 0;
1931 max_isr = apic_find_highest_isr(apic);
1932 if (max_isr < 0)
1933 max_isr = 0;
1934 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1935
Andy Honigfda4e2e2013-11-20 10:23:22 -08001936 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1937 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001938}
1939
Andy Honigfda4e2e2013-11-20 10:23:22 -08001940int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001941{
Andy Honigfda4e2e2013-11-20 10:23:22 -08001942 if (vapic_addr) {
1943 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1944 &vcpu->arch.apic->vapic_cache,
1945 vapic_addr, sizeof(u32)))
1946 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001947 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08001948 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001949 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e2013-11-20 10:23:22 -08001950 }
1951
1952 vcpu->arch.apic->vapic_addr = vapic_addr;
1953 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001954}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001955
1956int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1957{
1958 struct kvm_lapic *apic = vcpu->arch.apic;
1959 u32 reg = (msr - APIC_BASE_MSR) << 4;
1960
1961 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1962 return 1;
1963
Nadav Amitc69d3d92014-11-26 17:56:25 +02001964 if (reg == APIC_ICR2)
1965 return 1;
1966
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001967 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01001968 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001969 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1970 return apic_reg_write(apic, reg, (u32)data);
1971}
1972
1973int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1974{
1975 struct kvm_lapic *apic = vcpu->arch.apic;
1976 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1977
1978 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1979 return 1;
1980
Nadav Amitc69d3d92014-11-26 17:56:25 +02001981 if (reg == APIC_DFR || reg == APIC_ICR2) {
1982 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1983 reg);
1984 return 1;
1985 }
1986
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001987 if (apic_reg_read(apic, reg, 4, &low))
1988 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01001989 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001990 apic_reg_read(apic, APIC_ICR2, 4, &high);
1991
1992 *data = (((u64)high) << 32) | low;
1993
1994 return 0;
1995}
Gleb Natapov10388a02010-01-17 15:51:23 +02001996
1997int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1998{
1999 struct kvm_lapic *apic = vcpu->arch.apic;
2000
Gleb Natapovc48f1492012-08-05 15:58:33 +03002001 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002002 return 1;
2003
2004 /* if this is ICR write vector before command */
2005 if (reg == APIC_ICR)
2006 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2007 return apic_reg_write(apic, reg, (u32)data);
2008}
2009
2010int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2011{
2012 struct kvm_lapic *apic = vcpu->arch.apic;
2013 u32 low, high = 0;
2014
Gleb Natapovc48f1492012-08-05 15:58:33 +03002015 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02002016 return 1;
2017
2018 if (apic_reg_read(apic, reg, 4, &low))
2019 return 1;
2020 if (reg == APIC_ICR)
2021 apic_reg_read(apic, APIC_ICR2, 4, &high);
2022
2023 *data = (((u64)high) << 32) | low;
2024
2025 return 0;
2026}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002027
2028int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2029{
2030 u64 addr = data & ~KVM_MSR_ENABLED;
2031 if (!IS_ALIGNED(addr, 4))
2032 return 1;
2033
2034 vcpu->arch.pv_eoi.msr_val = data;
2035 if (!pv_eoi_enabled(vcpu))
2036 return 0;
2037 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07002038 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03002039}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002040
Jan Kiszka66450a22013-03-13 12:42:34 +01002041void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2042{
2043 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01002044 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03002045 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01002046
Gleb Natapov299018f2013-06-03 11:30:02 +03002047 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01002048 return;
2049
Gleb Natapov299018f2013-06-03 11:30:02 +03002050 pe = xchg(&apic->pending_events, 0);
2051
2052 if (test_bit(KVM_APIC_INIT, &pe)) {
Nadav Amitd28bc9d2015-04-13 14:34:08 +03002053 kvm_lapic_reset(vcpu, true);
2054 kvm_vcpu_reset(vcpu, true);
Jan Kiszka66450a22013-03-13 12:42:34 +01002055 if (kvm_vcpu_is_bsp(apic->vcpu))
2056 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2057 else
2058 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2059 }
Gleb Natapov299018f2013-06-03 11:30:02 +03002060 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01002061 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2062 /* evaluate pending_events before reading the vector */
2063 smp_rmb();
2064 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03002065 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01002066 vcpu->vcpu_id, sipi_vector);
2067 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2068 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2069 }
2070}
2071
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002072void kvm_lapic_init(void)
2073{
2074 /* do not patch jump label more than once per second */
2075 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002076 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002077}